1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org> 5*4882a593Smuzhiyun * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org> 6*4882a593Smuzhiyun * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef MTK_ETH_H 10*4882a593Smuzhiyun #define MTK_ETH_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <linux/dma-mapping.h> 13*4882a593Smuzhiyun #include <linux/netdevice.h> 14*4882a593Smuzhiyun #include <linux/of_net.h> 15*4882a593Smuzhiyun #include <linux/u64_stats_sync.h> 16*4882a593Smuzhiyun #include <linux/refcount.h> 17*4882a593Smuzhiyun #include <linux/phylink.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define MTK_QDMA_PAGE_SIZE 2048 20*4882a593Smuzhiyun #define MTK_MAX_RX_LENGTH 1536 21*4882a593Smuzhiyun #define MTK_TX_DMA_BUF_LEN 0x3fff 22*4882a593Smuzhiyun #define MTK_DMA_SIZE 256 23*4882a593Smuzhiyun #define MTK_NAPI_WEIGHT 64 24*4882a593Smuzhiyun #define MTK_MAC_COUNT 2 25*4882a593Smuzhiyun #define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN) 26*4882a593Smuzhiyun #define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN) 27*4882a593Smuzhiyun #define MTK_DMA_DUMMY_DESC 0xffffffff 28*4882a593Smuzhiyun #define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \ 29*4882a593Smuzhiyun NETIF_MSG_PROBE | \ 30*4882a593Smuzhiyun NETIF_MSG_LINK | \ 31*4882a593Smuzhiyun NETIF_MSG_TIMER | \ 32*4882a593Smuzhiyun NETIF_MSG_IFDOWN | \ 33*4882a593Smuzhiyun NETIF_MSG_IFUP | \ 34*4882a593Smuzhiyun NETIF_MSG_RX_ERR | \ 35*4882a593Smuzhiyun NETIF_MSG_TX_ERR) 36*4882a593Smuzhiyun #define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \ 37*4882a593Smuzhiyun NETIF_F_RXCSUM | \ 38*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_TX | \ 39*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_RX | \ 40*4882a593Smuzhiyun NETIF_F_SG | NETIF_F_TSO | \ 41*4882a593Smuzhiyun NETIF_F_TSO6 | \ 42*4882a593Smuzhiyun NETIF_F_IPV6_CSUM) 43*4882a593Smuzhiyun #define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM) 44*4882a593Smuzhiyun #define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1)) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define MTK_MAX_RX_RING_NUM 4 47*4882a593Smuzhiyun #define MTK_HW_LRO_DMA_SIZE 8 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define MTK_MAX_LRO_RX_LENGTH (4096 * 3) 50*4882a593Smuzhiyun #define MTK_MAX_LRO_IP_CNT 2 51*4882a593Smuzhiyun #define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */ 52*4882a593Smuzhiyun #define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */ 53*4882a593Smuzhiyun #define MTK_HW_LRO_AGG_TIME 10 /* 200us */ 54*4882a593Smuzhiyun #define MTK_HW_LRO_AGE_TIME 50 /* 1ms */ 55*4882a593Smuzhiyun #define MTK_HW_LRO_MAX_AGG_CNT 64 56*4882a593Smuzhiyun #define MTK_HW_LRO_BW_THRE 3000 57*4882a593Smuzhiyun #define MTK_HW_LRO_REPLACE_DELTA 1000 58*4882a593Smuzhiyun #define MTK_HW_LRO_SDL_REMAIN_ROOM 1522 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* Frame Engine Global Reset Register */ 61*4882a593Smuzhiyun #define MTK_RST_GL 0x04 62*4882a593Smuzhiyun #define RST_GL_PSE BIT(0) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* Frame Engine Interrupt Status Register */ 65*4882a593Smuzhiyun #define MTK_INT_STATUS2 0x08 66*4882a593Smuzhiyun #define MTK_GDM1_AF BIT(28) 67*4882a593Smuzhiyun #define MTK_GDM2_AF BIT(29) 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* PDMA HW LRO Alter Flow Timer Register */ 70*4882a593Smuzhiyun #define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* Frame Engine Interrupt Grouping Register */ 73*4882a593Smuzhiyun #define MTK_FE_INT_GRP 0x20 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* CDMP Ingress Control Register */ 76*4882a593Smuzhiyun #define MTK_CDMQ_IG_CTRL 0x1400 77*4882a593Smuzhiyun #define MTK_CDMQ_STAG_EN BIT(0) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* CDMP Exgress Control Register */ 80*4882a593Smuzhiyun #define MTK_CDMP_EG_CTRL 0x404 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* GDM Exgress Control Register */ 83*4882a593Smuzhiyun #define MTK_GDMA_FWD_CFG(x) (0x500 + (x * 0x1000)) 84*4882a593Smuzhiyun #define MTK_GDMA_ICS_EN BIT(22) 85*4882a593Smuzhiyun #define MTK_GDMA_TCS_EN BIT(21) 86*4882a593Smuzhiyun #define MTK_GDMA_UCS_EN BIT(20) 87*4882a593Smuzhiyun #define MTK_GDMA_TO_PDMA 0x0 88*4882a593Smuzhiyun #define MTK_GDMA_DROP_ALL 0x7777 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* Unicast Filter MAC Address Register - Low */ 91*4882a593Smuzhiyun #define MTK_GDMA_MAC_ADRL(x) (0x508 + (x * 0x1000)) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* Unicast Filter MAC Address Register - High */ 94*4882a593Smuzhiyun #define MTK_GDMA_MAC_ADRH(x) (0x50C + (x * 0x1000)) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* PDMA RX Base Pointer Register */ 97*4882a593Smuzhiyun #define MTK_PRX_BASE_PTR0 0x900 98*4882a593Smuzhiyun #define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10)) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* PDMA RX Maximum Count Register */ 101*4882a593Smuzhiyun #define MTK_PRX_MAX_CNT0 0x904 102*4882a593Smuzhiyun #define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10)) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* PDMA RX CPU Pointer Register */ 105*4882a593Smuzhiyun #define MTK_PRX_CRX_IDX0 0x908 106*4882a593Smuzhiyun #define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10)) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* PDMA HW LRO Control Registers */ 109*4882a593Smuzhiyun #define MTK_PDMA_LRO_CTRL_DW0 0x980 110*4882a593Smuzhiyun #define MTK_LRO_EN BIT(0) 111*4882a593Smuzhiyun #define MTK_L3_CKS_UPD_EN BIT(7) 112*4882a593Smuzhiyun #define MTK_LRO_ALT_PKT_CNT_MODE BIT(21) 113*4882a593Smuzhiyun #define MTK_LRO_RING_RELINQUISH_REQ (0x7 << 26) 114*4882a593Smuzhiyun #define MTK_LRO_RING_RELINQUISH_DONE (0x7 << 29) 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define MTK_PDMA_LRO_CTRL_DW1 0x984 117*4882a593Smuzhiyun #define MTK_PDMA_LRO_CTRL_DW2 0x988 118*4882a593Smuzhiyun #define MTK_PDMA_LRO_CTRL_DW3 0x98c 119*4882a593Smuzhiyun #define MTK_ADMA_MODE BIT(15) 120*4882a593Smuzhiyun #define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16) 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* PDMA Global Configuration Register */ 123*4882a593Smuzhiyun #define MTK_PDMA_GLO_CFG 0xa04 124*4882a593Smuzhiyun #define MTK_MULTI_EN BIT(10) 125*4882a593Smuzhiyun #define MTK_PDMA_SIZE_8DWORDS (1 << 4) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* PDMA Reset Index Register */ 128*4882a593Smuzhiyun #define MTK_PDMA_RST_IDX 0xa08 129*4882a593Smuzhiyun #define MTK_PST_DRX_IDX0 BIT(16) 130*4882a593Smuzhiyun #define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x)) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* PDMA Delay Interrupt Register */ 133*4882a593Smuzhiyun #define MTK_PDMA_DELAY_INT 0xa0c 134*4882a593Smuzhiyun #define MTK_PDMA_DELAY_RX_EN BIT(15) 135*4882a593Smuzhiyun #define MTK_PDMA_DELAY_RX_PINT 4 136*4882a593Smuzhiyun #define MTK_PDMA_DELAY_RX_PINT_SHIFT 8 137*4882a593Smuzhiyun #define MTK_PDMA_DELAY_RX_PTIME 4 138*4882a593Smuzhiyun #define MTK_PDMA_DELAY_RX_DELAY \ 139*4882a593Smuzhiyun (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \ 140*4882a593Smuzhiyun (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT)) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* PDMA Interrupt Status Register */ 143*4882a593Smuzhiyun #define MTK_PDMA_INT_STATUS 0xa20 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* PDMA Interrupt Mask Register */ 146*4882a593Smuzhiyun #define MTK_PDMA_INT_MASK 0xa28 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* PDMA HW LRO Alter Flow Delta Register */ 149*4882a593Smuzhiyun #define MTK_PDMA_LRO_ALT_SCORE_DELTA 0xa4c 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* PDMA Interrupt grouping registers */ 152*4882a593Smuzhiyun #define MTK_PDMA_INT_GRP1 0xa50 153*4882a593Smuzhiyun #define MTK_PDMA_INT_GRP2 0xa54 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* PDMA HW LRO IP Setting Registers */ 156*4882a593Smuzhiyun #define MTK_LRO_RX_RING0_DIP_DW0 0xb04 157*4882a593Smuzhiyun #define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40)) 158*4882a593Smuzhiyun #define MTK_RING_MYIP_VLD BIT(9) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* PDMA HW LRO Ring Control Registers */ 161*4882a593Smuzhiyun #define MTK_LRO_RX_RING0_CTRL_DW1 0xb28 162*4882a593Smuzhiyun #define MTK_LRO_RX_RING0_CTRL_DW2 0xb2c 163*4882a593Smuzhiyun #define MTK_LRO_RX_RING0_CTRL_DW3 0xb30 164*4882a593Smuzhiyun #define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40)) 165*4882a593Smuzhiyun #define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40)) 166*4882a593Smuzhiyun #define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40)) 167*4882a593Smuzhiyun #define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22) 168*4882a593Smuzhiyun #define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f) 169*4882a593Smuzhiyun #define MTK_RING_AUTO_LERAN_MODE (3 << 6) 170*4882a593Smuzhiyun #define MTK_RING_VLD BIT(8) 171*4882a593Smuzhiyun #define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10) 172*4882a593Smuzhiyun #define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26) 173*4882a593Smuzhiyun #define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* QDMA TX Queue Configuration Registers */ 176*4882a593Smuzhiyun #define MTK_QTX_CFG(x) (0x1800 + (x * 0x10)) 177*4882a593Smuzhiyun #define QDMA_RES_THRES 4 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* QDMA TX Queue Scheduler Registers */ 180*4882a593Smuzhiyun #define MTK_QTX_SCH(x) (0x1804 + (x * 0x10)) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* QDMA RX Base Pointer Register */ 183*4882a593Smuzhiyun #define MTK_QRX_BASE_PTR0 0x1900 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* QDMA RX Maximum Count Register */ 186*4882a593Smuzhiyun #define MTK_QRX_MAX_CNT0 0x1904 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* QDMA RX CPU Pointer Register */ 189*4882a593Smuzhiyun #define MTK_QRX_CRX_IDX0 0x1908 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* QDMA RX DMA Pointer Register */ 192*4882a593Smuzhiyun #define MTK_QRX_DRX_IDX0 0x190C 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* QDMA Global Configuration Register */ 195*4882a593Smuzhiyun #define MTK_QDMA_GLO_CFG 0x1A04 196*4882a593Smuzhiyun #define MTK_RX_2B_OFFSET BIT(31) 197*4882a593Smuzhiyun #define MTK_RX_BT_32DWORDS (3 << 11) 198*4882a593Smuzhiyun #define MTK_NDP_CO_PRO BIT(10) 199*4882a593Smuzhiyun #define MTK_TX_WB_DDONE BIT(6) 200*4882a593Smuzhiyun #define MTK_DMA_SIZE_16DWORDS (2 << 4) 201*4882a593Smuzhiyun #define MTK_RX_DMA_BUSY BIT(3) 202*4882a593Smuzhiyun #define MTK_TX_DMA_BUSY BIT(1) 203*4882a593Smuzhiyun #define MTK_RX_DMA_EN BIT(2) 204*4882a593Smuzhiyun #define MTK_TX_DMA_EN BIT(0) 205*4882a593Smuzhiyun #define MTK_DMA_BUSY_TIMEOUT HZ 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* QDMA Reset Index Register */ 208*4882a593Smuzhiyun #define MTK_QDMA_RST_IDX 0x1A08 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* QDMA Delay Interrupt Register */ 211*4882a593Smuzhiyun #define MTK_QDMA_DELAY_INT 0x1A0C 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* QDMA Flow Control Register */ 214*4882a593Smuzhiyun #define MTK_QDMA_FC_THRES 0x1A10 215*4882a593Smuzhiyun #define FC_THRES_DROP_MODE BIT(20) 216*4882a593Smuzhiyun #define FC_THRES_DROP_EN (7 << 16) 217*4882a593Smuzhiyun #define FC_THRES_MIN 0x4444 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* QDMA Interrupt Status Register */ 220*4882a593Smuzhiyun #define MTK_QDMA_INT_STATUS 0x1A18 221*4882a593Smuzhiyun #define MTK_RX_DONE_DLY BIT(30) 222*4882a593Smuzhiyun #define MTK_RX_DONE_INT3 BIT(19) 223*4882a593Smuzhiyun #define MTK_RX_DONE_INT2 BIT(18) 224*4882a593Smuzhiyun #define MTK_RX_DONE_INT1 BIT(17) 225*4882a593Smuzhiyun #define MTK_RX_DONE_INT0 BIT(16) 226*4882a593Smuzhiyun #define MTK_TX_DONE_INT3 BIT(3) 227*4882a593Smuzhiyun #define MTK_TX_DONE_INT2 BIT(2) 228*4882a593Smuzhiyun #define MTK_TX_DONE_INT1 BIT(1) 229*4882a593Smuzhiyun #define MTK_TX_DONE_INT0 BIT(0) 230*4882a593Smuzhiyun #define MTK_RX_DONE_INT MTK_RX_DONE_DLY 231*4882a593Smuzhiyun #define MTK_TX_DONE_INT (MTK_TX_DONE_INT0 | MTK_TX_DONE_INT1 | \ 232*4882a593Smuzhiyun MTK_TX_DONE_INT2 | MTK_TX_DONE_INT3) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* QDMA Interrupt grouping registers */ 235*4882a593Smuzhiyun #define MTK_QDMA_INT_GRP1 0x1a20 236*4882a593Smuzhiyun #define MTK_QDMA_INT_GRP2 0x1a24 237*4882a593Smuzhiyun #define MTK_RLS_DONE_INT BIT(0) 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* QDMA Interrupt Status Register */ 240*4882a593Smuzhiyun #define MTK_QDMA_INT_MASK 0x1A1C 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* QDMA Interrupt Mask Register */ 243*4882a593Smuzhiyun #define MTK_QDMA_HRED2 0x1A44 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun /* QDMA TX Forward CPU Pointer Register */ 246*4882a593Smuzhiyun #define MTK_QTX_CTX_PTR 0x1B00 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* QDMA TX Forward DMA Pointer Register */ 249*4882a593Smuzhiyun #define MTK_QTX_DTX_PTR 0x1B04 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* QDMA TX Release CPU Pointer Register */ 252*4882a593Smuzhiyun #define MTK_QTX_CRX_PTR 0x1B10 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* QDMA TX Release DMA Pointer Register */ 255*4882a593Smuzhiyun #define MTK_QTX_DRX_PTR 0x1B14 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* QDMA FQ Head Pointer Register */ 258*4882a593Smuzhiyun #define MTK_QDMA_FQ_HEAD 0x1B20 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* QDMA FQ Head Pointer Register */ 261*4882a593Smuzhiyun #define MTK_QDMA_FQ_TAIL 0x1B24 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* QDMA FQ Free Page Counter Register */ 264*4882a593Smuzhiyun #define MTK_QDMA_FQ_CNT 0x1B28 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* QDMA FQ Free Page Buffer Length Register */ 267*4882a593Smuzhiyun #define MTK_QDMA_FQ_BLEN 0x1B2C 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* GMA1 counter / statics register */ 270*4882a593Smuzhiyun #define MTK_GDM1_RX_GBCNT_L 0x2400 271*4882a593Smuzhiyun #define MTK_GDM1_RX_GBCNT_H 0x2404 272*4882a593Smuzhiyun #define MTK_GDM1_RX_GPCNT 0x2408 273*4882a593Smuzhiyun #define MTK_GDM1_RX_OERCNT 0x2410 274*4882a593Smuzhiyun #define MTK_GDM1_RX_FERCNT 0x2414 275*4882a593Smuzhiyun #define MTK_GDM1_RX_SERCNT 0x2418 276*4882a593Smuzhiyun #define MTK_GDM1_RX_LENCNT 0x241c 277*4882a593Smuzhiyun #define MTK_GDM1_RX_CERCNT 0x2420 278*4882a593Smuzhiyun #define MTK_GDM1_RX_FCCNT 0x2424 279*4882a593Smuzhiyun #define MTK_GDM1_TX_SKIPCNT 0x2428 280*4882a593Smuzhiyun #define MTK_GDM1_TX_COLCNT 0x242c 281*4882a593Smuzhiyun #define MTK_GDM1_TX_GBCNT_L 0x2430 282*4882a593Smuzhiyun #define MTK_GDM1_TX_GBCNT_H 0x2434 283*4882a593Smuzhiyun #define MTK_GDM1_TX_GPCNT 0x2438 284*4882a593Smuzhiyun #define MTK_STAT_OFFSET 0x40 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* QDMA descriptor txd4 */ 287*4882a593Smuzhiyun #define TX_DMA_CHKSUM (0x7 << 29) 288*4882a593Smuzhiyun #define TX_DMA_TSO BIT(28) 289*4882a593Smuzhiyun #define TX_DMA_FPORT_SHIFT 25 290*4882a593Smuzhiyun #define TX_DMA_FPORT_MASK 0x7 291*4882a593Smuzhiyun #define TX_DMA_INS_VLAN BIT(16) 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* QDMA descriptor txd3 */ 294*4882a593Smuzhiyun #define TX_DMA_OWNER_CPU BIT(31) 295*4882a593Smuzhiyun #define TX_DMA_LS0 BIT(30) 296*4882a593Smuzhiyun #define TX_DMA_PLEN0(_x) (((_x) & MTK_TX_DMA_BUF_LEN) << 16) 297*4882a593Smuzhiyun #define TX_DMA_PLEN1(_x) ((_x) & MTK_TX_DMA_BUF_LEN) 298*4882a593Smuzhiyun #define TX_DMA_SWC BIT(14) 299*4882a593Smuzhiyun #define TX_DMA_SDL(_x) (((_x) & 0x3fff) << 16) 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun /* PDMA on MT7628 */ 302*4882a593Smuzhiyun #define TX_DMA_DONE BIT(31) 303*4882a593Smuzhiyun #define TX_DMA_LS1 BIT(14) 304*4882a593Smuzhiyun #define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* QDMA descriptor rxd2 */ 307*4882a593Smuzhiyun #define RX_DMA_DONE BIT(31) 308*4882a593Smuzhiyun #define RX_DMA_LSO BIT(30) 309*4882a593Smuzhiyun #define RX_DMA_PLEN0(_x) (((_x) & 0x3fff) << 16) 310*4882a593Smuzhiyun #define RX_DMA_GET_PLEN0(_x) (((_x) >> 16) & 0x3fff) 311*4882a593Smuzhiyun #define RX_DMA_VTAG BIT(15) 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun /* QDMA descriptor rxd3 */ 314*4882a593Smuzhiyun #define RX_DMA_VID(_x) ((_x) & 0xfff) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* QDMA descriptor rxd4 */ 317*4882a593Smuzhiyun #define RX_DMA_L4_VALID BIT(24) 318*4882a593Smuzhiyun #define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */ 319*4882a593Smuzhiyun #define RX_DMA_FPORT_SHIFT 19 320*4882a593Smuzhiyun #define RX_DMA_FPORT_MASK 0x7 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* PHY Indirect Access Control registers */ 323*4882a593Smuzhiyun #define MTK_PHY_IAC 0x10004 324*4882a593Smuzhiyun #define PHY_IAC_ACCESS BIT(31) 325*4882a593Smuzhiyun #define PHY_IAC_READ BIT(19) 326*4882a593Smuzhiyun #define PHY_IAC_WRITE BIT(18) 327*4882a593Smuzhiyun #define PHY_IAC_START BIT(16) 328*4882a593Smuzhiyun #define PHY_IAC_ADDR_SHIFT 20 329*4882a593Smuzhiyun #define PHY_IAC_REG_SHIFT 25 330*4882a593Smuzhiyun #define PHY_IAC_TIMEOUT HZ 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun #define MTK_MAC_MISC 0x1000c 333*4882a593Smuzhiyun #define MTK_MUX_TO_ESW BIT(0) 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun /* Mac control registers */ 336*4882a593Smuzhiyun #define MTK_MAC_MCR(x) (0x10100 + (x * 0x100)) 337*4882a593Smuzhiyun #define MAC_MCR_MAX_RX_1536 BIT(24) 338*4882a593Smuzhiyun #define MAC_MCR_IPG_CFG (BIT(18) | BIT(16)) 339*4882a593Smuzhiyun #define MAC_MCR_FORCE_MODE BIT(15) 340*4882a593Smuzhiyun #define MAC_MCR_TX_EN BIT(14) 341*4882a593Smuzhiyun #define MAC_MCR_RX_EN BIT(13) 342*4882a593Smuzhiyun #define MAC_MCR_BACKOFF_EN BIT(9) 343*4882a593Smuzhiyun #define MAC_MCR_BACKPR_EN BIT(8) 344*4882a593Smuzhiyun #define MAC_MCR_FORCE_RX_FC BIT(5) 345*4882a593Smuzhiyun #define MAC_MCR_FORCE_TX_FC BIT(4) 346*4882a593Smuzhiyun #define MAC_MCR_SPEED_1000 BIT(3) 347*4882a593Smuzhiyun #define MAC_MCR_SPEED_100 BIT(2) 348*4882a593Smuzhiyun #define MAC_MCR_FORCE_DPX BIT(1) 349*4882a593Smuzhiyun #define MAC_MCR_FORCE_LINK BIT(0) 350*4882a593Smuzhiyun #define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE) 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* Mac status registers */ 353*4882a593Smuzhiyun #define MTK_MAC_MSR(x) (0x10108 + (x * 0x100)) 354*4882a593Smuzhiyun #define MAC_MSR_EEE1G BIT(7) 355*4882a593Smuzhiyun #define MAC_MSR_EEE100M BIT(6) 356*4882a593Smuzhiyun #define MAC_MSR_RX_FC BIT(5) 357*4882a593Smuzhiyun #define MAC_MSR_TX_FC BIT(4) 358*4882a593Smuzhiyun #define MAC_MSR_SPEED_1000 BIT(3) 359*4882a593Smuzhiyun #define MAC_MSR_SPEED_100 BIT(2) 360*4882a593Smuzhiyun #define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100) 361*4882a593Smuzhiyun #define MAC_MSR_DPX BIT(1) 362*4882a593Smuzhiyun #define MAC_MSR_LINK BIT(0) 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun /* TRGMII RXC control register */ 365*4882a593Smuzhiyun #define TRGMII_RCK_CTRL 0x10300 366*4882a593Smuzhiyun #define DQSI0(x) ((x << 0) & GENMASK(6, 0)) 367*4882a593Smuzhiyun #define DQSI1(x) ((x << 8) & GENMASK(14, 8)) 368*4882a593Smuzhiyun #define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16)) 369*4882a593Smuzhiyun #define RXC_RST BIT(31) 370*4882a593Smuzhiyun #define RXC_DQSISEL BIT(30) 371*4882a593Smuzhiyun #define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16)) 372*4882a593Smuzhiyun #define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2) 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun #define NUM_TRGMII_CTRL 5 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun /* TRGMII RXC control register */ 377*4882a593Smuzhiyun #define TRGMII_TCK_CTRL 0x10340 378*4882a593Smuzhiyun #define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16)) 379*4882a593Smuzhiyun #define TXC_INV BIT(30) 380*4882a593Smuzhiyun #define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2) 381*4882a593Smuzhiyun #define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2)) 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun /* TRGMII TX Drive Strength */ 384*4882a593Smuzhiyun #define TRGMII_TD_ODT(i) (0x10354 + 8 * (i)) 385*4882a593Smuzhiyun #define TD_DM_DRVP(x) ((x) & 0xf) 386*4882a593Smuzhiyun #define TD_DM_DRVN(x) (((x) & 0xf) << 4) 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* TRGMII Interface mode register */ 389*4882a593Smuzhiyun #define INTF_MODE 0x10390 390*4882a593Smuzhiyun #define TRGMII_INTF_DIS BIT(0) 391*4882a593Smuzhiyun #define TRGMII_MODE BIT(1) 392*4882a593Smuzhiyun #define TRGMII_CENTRAL_ALIGNED BIT(2) 393*4882a593Smuzhiyun #define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED) 394*4882a593Smuzhiyun #define INTF_MODE_RGMII_10_100 0 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /* GPIO port control registers for GMAC 2*/ 397*4882a593Smuzhiyun #define GPIO_OD33_CTRL8 0x4c0 398*4882a593Smuzhiyun #define GPIO_BIAS_CTRL 0xed0 399*4882a593Smuzhiyun #define GPIO_DRV_SEL10 0xf00 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun /* ethernet subsystem chip id register */ 402*4882a593Smuzhiyun #define ETHSYS_CHIPID0_3 0x0 403*4882a593Smuzhiyun #define ETHSYS_CHIPID4_7 0x4 404*4882a593Smuzhiyun #define MT7623_ETH 7623 405*4882a593Smuzhiyun #define MT7622_ETH 7622 406*4882a593Smuzhiyun #define MT7621_ETH 7621 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun /* ethernet system control register */ 409*4882a593Smuzhiyun #define ETHSYS_SYSCFG 0x10 410*4882a593Smuzhiyun #define SYSCFG_DRAM_TYPE_DDR2 BIT(4) 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* ethernet subsystem config register */ 413*4882a593Smuzhiyun #define ETHSYS_SYSCFG0 0x14 414*4882a593Smuzhiyun #define SYSCFG0_GE_MASK 0x3 415*4882a593Smuzhiyun #define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2))) 416*4882a593Smuzhiyun #define SYSCFG0_SGMII_MASK GENMASK(9, 8) 417*4882a593Smuzhiyun #define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK) 418*4882a593Smuzhiyun #define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK) 419*4882a593Smuzhiyun #define SYSCFG0_SGMII_GMAC1_V2 BIT(9) 420*4882a593Smuzhiyun #define SYSCFG0_SGMII_GMAC2_V2 BIT(8) 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun /* ethernet subsystem clock register */ 424*4882a593Smuzhiyun #define ETHSYS_CLKCFG0 0x2c 425*4882a593Smuzhiyun #define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11) 426*4882a593Smuzhiyun #define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6)) 427*4882a593Smuzhiyun #define ETHSYS_TRGMII_MT7621_APLL BIT(6) 428*4882a593Smuzhiyun #define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5) 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun /* ethernet reset control register */ 431*4882a593Smuzhiyun #define ETHSYS_RSTCTRL 0x34 432*4882a593Smuzhiyun #define RSTCTRL_FE BIT(6) 433*4882a593Smuzhiyun #define RSTCTRL_PPE BIT(31) 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun /* SGMII subsystem config registers */ 436*4882a593Smuzhiyun /* Register to auto-negotiation restart */ 437*4882a593Smuzhiyun #define SGMSYS_PCS_CONTROL_1 0x0 438*4882a593Smuzhiyun #define SGMII_AN_RESTART BIT(9) 439*4882a593Smuzhiyun #define SGMII_ISOLATE BIT(10) 440*4882a593Smuzhiyun #define SGMII_AN_ENABLE BIT(12) 441*4882a593Smuzhiyun #define SGMII_LINK_STATYS BIT(18) 442*4882a593Smuzhiyun #define SGMII_AN_ABILITY BIT(19) 443*4882a593Smuzhiyun #define SGMII_AN_COMPLETE BIT(21) 444*4882a593Smuzhiyun #define SGMII_PCS_FAULT BIT(23) 445*4882a593Smuzhiyun #define SGMII_AN_EXPANSION_CLR BIT(30) 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun /* Register to programmable link timer, the unit in 2 * 8ns */ 448*4882a593Smuzhiyun #define SGMSYS_PCS_LINK_TIMER 0x18 449*4882a593Smuzhiyun #define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0)) 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun /* Register to control remote fault */ 452*4882a593Smuzhiyun #define SGMSYS_SGMII_MODE 0x20 453*4882a593Smuzhiyun #define SGMII_IF_MODE_BIT0 BIT(0) 454*4882a593Smuzhiyun #define SGMII_SPEED_DUPLEX_AN BIT(1) 455*4882a593Smuzhiyun #define SGMII_SPEED_10 0x0 456*4882a593Smuzhiyun #define SGMII_SPEED_100 BIT(2) 457*4882a593Smuzhiyun #define SGMII_SPEED_1000 BIT(3) 458*4882a593Smuzhiyun #define SGMII_DUPLEX_FULL BIT(4) 459*4882a593Smuzhiyun #define SGMII_IF_MODE_BIT5 BIT(5) 460*4882a593Smuzhiyun #define SGMII_REMOTE_FAULT_DIS BIT(8) 461*4882a593Smuzhiyun #define SGMII_CODE_SYNC_SET_VAL BIT(9) 462*4882a593Smuzhiyun #define SGMII_CODE_SYNC_SET_EN BIT(10) 463*4882a593Smuzhiyun #define SGMII_SEND_AN_ERROR_EN BIT(11) 464*4882a593Smuzhiyun #define SGMII_IF_MODE_MASK GENMASK(5, 1) 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun /* Register to set SGMII speed, ANA RG_ Control Signals III*/ 467*4882a593Smuzhiyun #define SGMSYS_ANA_RG_CS3 0x2028 468*4882a593Smuzhiyun #define RG_PHY_SPEED_MASK (BIT(2) | BIT(3)) 469*4882a593Smuzhiyun #define RG_PHY_SPEED_1_25G 0x0 470*4882a593Smuzhiyun #define RG_PHY_SPEED_3_125G BIT(2) 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun /* Register to power up QPHY */ 473*4882a593Smuzhiyun #define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8 474*4882a593Smuzhiyun #define SGMII_PHYA_PWD BIT(4) 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun /* Infrasys subsystem config registers */ 477*4882a593Smuzhiyun #define INFRA_MISC2 0x70c 478*4882a593Smuzhiyun #define CO_QPHY_SEL BIT(0) 479*4882a593Smuzhiyun #define GEPHY_MAC_SEL BIT(1) 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun /* MT7628/88 specific stuff */ 482*4882a593Smuzhiyun #define MT7628_PDMA_OFFSET 0x0800 483*4882a593Smuzhiyun #define MT7628_SDM_OFFSET 0x0c00 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun #define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00) 486*4882a593Smuzhiyun #define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04) 487*4882a593Smuzhiyun #define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08) 488*4882a593Smuzhiyun #define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c) 489*4882a593Smuzhiyun #define MT7628_PST_DTX_IDX0 BIT(0) 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c) 492*4882a593Smuzhiyun #define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10) 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun /* Counter / stat register */ 495*4882a593Smuzhiyun #define MT7628_SDM_TPCNT (MT7628_SDM_OFFSET + 0x100) 496*4882a593Smuzhiyun #define MT7628_SDM_TBCNT (MT7628_SDM_OFFSET + 0x104) 497*4882a593Smuzhiyun #define MT7628_SDM_RPCNT (MT7628_SDM_OFFSET + 0x108) 498*4882a593Smuzhiyun #define MT7628_SDM_RBCNT (MT7628_SDM_OFFSET + 0x10c) 499*4882a593Smuzhiyun #define MT7628_SDM_CS_ERR (MT7628_SDM_OFFSET + 0x110) 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun struct mtk_rx_dma { 502*4882a593Smuzhiyun unsigned int rxd1; 503*4882a593Smuzhiyun unsigned int rxd2; 504*4882a593Smuzhiyun unsigned int rxd3; 505*4882a593Smuzhiyun unsigned int rxd4; 506*4882a593Smuzhiyun } __packed __aligned(4); 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun struct mtk_tx_dma { 509*4882a593Smuzhiyun unsigned int txd1; 510*4882a593Smuzhiyun unsigned int txd2; 511*4882a593Smuzhiyun unsigned int txd3; 512*4882a593Smuzhiyun unsigned int txd4; 513*4882a593Smuzhiyun } __packed __aligned(4); 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun struct mtk_eth; 516*4882a593Smuzhiyun struct mtk_mac; 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun /* struct mtk_hw_stats - the structure that holds the traffic statistics. 519*4882a593Smuzhiyun * @stats_lock: make sure that stats operations are atomic 520*4882a593Smuzhiyun * @reg_offset: the status register offset of the SoC 521*4882a593Smuzhiyun * @syncp: the refcount 522*4882a593Smuzhiyun * 523*4882a593Smuzhiyun * All of the supported SoCs have hardware counters for traffic statistics. 524*4882a593Smuzhiyun * Whenever the status IRQ triggers we can read the latest stats from these 525*4882a593Smuzhiyun * counters and store them in this struct. 526*4882a593Smuzhiyun */ 527*4882a593Smuzhiyun struct mtk_hw_stats { 528*4882a593Smuzhiyun u64 tx_bytes; 529*4882a593Smuzhiyun u64 tx_packets; 530*4882a593Smuzhiyun u64 tx_skip; 531*4882a593Smuzhiyun u64 tx_collisions; 532*4882a593Smuzhiyun u64 rx_bytes; 533*4882a593Smuzhiyun u64 rx_packets; 534*4882a593Smuzhiyun u64 rx_overflow; 535*4882a593Smuzhiyun u64 rx_fcs_errors; 536*4882a593Smuzhiyun u64 rx_short_errors; 537*4882a593Smuzhiyun u64 rx_long_errors; 538*4882a593Smuzhiyun u64 rx_checksum_errors; 539*4882a593Smuzhiyun u64 rx_flow_control_packets; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun spinlock_t stats_lock; 542*4882a593Smuzhiyun u32 reg_offset; 543*4882a593Smuzhiyun struct u64_stats_sync syncp; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun enum mtk_tx_flags { 547*4882a593Smuzhiyun /* PDMA descriptor can point at 1-2 segments. This enum allows us to 548*4882a593Smuzhiyun * track how memory was allocated so that it can be freed properly. 549*4882a593Smuzhiyun */ 550*4882a593Smuzhiyun MTK_TX_FLAGS_SINGLE0 = 0x01, 551*4882a593Smuzhiyun MTK_TX_FLAGS_PAGE0 = 0x02, 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted 554*4882a593Smuzhiyun * SKB out instead of looking up through hardware TX descriptor. 555*4882a593Smuzhiyun */ 556*4882a593Smuzhiyun MTK_TX_FLAGS_FPORT0 = 0x04, 557*4882a593Smuzhiyun MTK_TX_FLAGS_FPORT1 = 0x08, 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun /* This enum allows us to identify how the clock is defined on the array of the 561*4882a593Smuzhiyun * clock in the order 562*4882a593Smuzhiyun */ 563*4882a593Smuzhiyun enum mtk_clks_map { 564*4882a593Smuzhiyun MTK_CLK_ETHIF, 565*4882a593Smuzhiyun MTK_CLK_SGMIITOP, 566*4882a593Smuzhiyun MTK_CLK_ESW, 567*4882a593Smuzhiyun MTK_CLK_GP0, 568*4882a593Smuzhiyun MTK_CLK_GP1, 569*4882a593Smuzhiyun MTK_CLK_GP2, 570*4882a593Smuzhiyun MTK_CLK_FE, 571*4882a593Smuzhiyun MTK_CLK_TRGPLL, 572*4882a593Smuzhiyun MTK_CLK_SGMII_TX_250M, 573*4882a593Smuzhiyun MTK_CLK_SGMII_RX_250M, 574*4882a593Smuzhiyun MTK_CLK_SGMII_CDR_REF, 575*4882a593Smuzhiyun MTK_CLK_SGMII_CDR_FB, 576*4882a593Smuzhiyun MTK_CLK_SGMII2_TX_250M, 577*4882a593Smuzhiyun MTK_CLK_SGMII2_RX_250M, 578*4882a593Smuzhiyun MTK_CLK_SGMII2_CDR_REF, 579*4882a593Smuzhiyun MTK_CLK_SGMII2_CDR_FB, 580*4882a593Smuzhiyun MTK_CLK_SGMII_CK, 581*4882a593Smuzhiyun MTK_CLK_ETH2PLL, 582*4882a593Smuzhiyun MTK_CLK_MAX 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun #define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \ 586*4882a593Smuzhiyun BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \ 587*4882a593Smuzhiyun BIT(MTK_CLK_TRGPLL)) 588*4882a593Smuzhiyun #define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \ 589*4882a593Smuzhiyun BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \ 590*4882a593Smuzhiyun BIT(MTK_CLK_GP2) | \ 591*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_TX_250M) | \ 592*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_RX_250M) | \ 593*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_CDR_REF) | \ 594*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_CDR_FB) | \ 595*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_CK) | \ 596*4882a593Smuzhiyun BIT(MTK_CLK_ETH2PLL)) 597*4882a593Smuzhiyun #define MT7621_CLKS_BITMAP (0) 598*4882a593Smuzhiyun #define MT7628_CLKS_BITMAP (0) 599*4882a593Smuzhiyun #define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \ 600*4882a593Smuzhiyun BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \ 601*4882a593Smuzhiyun BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \ 602*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_TX_250M) | \ 603*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_RX_250M) | \ 604*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_CDR_REF) | \ 605*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_CDR_FB) | \ 606*4882a593Smuzhiyun BIT(MTK_CLK_SGMII2_TX_250M) | \ 607*4882a593Smuzhiyun BIT(MTK_CLK_SGMII2_RX_250M) | \ 608*4882a593Smuzhiyun BIT(MTK_CLK_SGMII2_CDR_REF) | \ 609*4882a593Smuzhiyun BIT(MTK_CLK_SGMII2_CDR_FB) | \ 610*4882a593Smuzhiyun BIT(MTK_CLK_SGMII_CK) | \ 611*4882a593Smuzhiyun BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP)) 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun enum mtk_dev_state { 614*4882a593Smuzhiyun MTK_HW_INIT, 615*4882a593Smuzhiyun MTK_RESETTING 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun /* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at 619*4882a593Smuzhiyun * by the TX descriptor s 620*4882a593Smuzhiyun * @skb: The SKB pointer of the packet being sent 621*4882a593Smuzhiyun * @dma_addr0: The base addr of the first segment 622*4882a593Smuzhiyun * @dma_len0: The length of the first segment 623*4882a593Smuzhiyun * @dma_addr1: The base addr of the second segment 624*4882a593Smuzhiyun * @dma_len1: The length of the second segment 625*4882a593Smuzhiyun */ 626*4882a593Smuzhiyun struct mtk_tx_buf { 627*4882a593Smuzhiyun struct sk_buff *skb; 628*4882a593Smuzhiyun u32 flags; 629*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(dma_addr0); 630*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(dma_len0); 631*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(dma_addr1); 632*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(dma_len1); 633*4882a593Smuzhiyun }; 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun /* struct mtk_tx_ring - This struct holds info describing a TX ring 636*4882a593Smuzhiyun * @dma: The descriptor ring 637*4882a593Smuzhiyun * @buf: The memory pointed at by the ring 638*4882a593Smuzhiyun * @phys: The physical addr of tx_buf 639*4882a593Smuzhiyun * @next_free: Pointer to the next free descriptor 640*4882a593Smuzhiyun * @last_free: Pointer to the last free descriptor 641*4882a593Smuzhiyun * @thresh: The threshold of minimum amount of free descriptors 642*4882a593Smuzhiyun * @free_count: QDMA uses a linked list. Track how many free descriptors 643*4882a593Smuzhiyun * are present 644*4882a593Smuzhiyun */ 645*4882a593Smuzhiyun struct mtk_tx_ring { 646*4882a593Smuzhiyun struct mtk_tx_dma *dma; 647*4882a593Smuzhiyun struct mtk_tx_buf *buf; 648*4882a593Smuzhiyun dma_addr_t phys; 649*4882a593Smuzhiyun struct mtk_tx_dma *next_free; 650*4882a593Smuzhiyun struct mtk_tx_dma *last_free; 651*4882a593Smuzhiyun u16 thresh; 652*4882a593Smuzhiyun atomic_t free_count; 653*4882a593Smuzhiyun int dma_size; 654*4882a593Smuzhiyun struct mtk_tx_dma *dma_pdma; /* For MT7628/88 PDMA handling */ 655*4882a593Smuzhiyun dma_addr_t phys_pdma; 656*4882a593Smuzhiyun int cpu_idx; 657*4882a593Smuzhiyun }; 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun /* PDMA rx ring mode */ 660*4882a593Smuzhiyun enum mtk_rx_flags { 661*4882a593Smuzhiyun MTK_RX_FLAGS_NORMAL = 0, 662*4882a593Smuzhiyun MTK_RX_FLAGS_HWLRO, 663*4882a593Smuzhiyun MTK_RX_FLAGS_QDMA, 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun /* struct mtk_rx_ring - This struct holds info describing a RX ring 667*4882a593Smuzhiyun * @dma: The descriptor ring 668*4882a593Smuzhiyun * @data: The memory pointed at by the ring 669*4882a593Smuzhiyun * @phys: The physical addr of rx_buf 670*4882a593Smuzhiyun * @frag_size: How big can each fragment be 671*4882a593Smuzhiyun * @buf_size: The size of each packet buffer 672*4882a593Smuzhiyun * @calc_idx: The current head of ring 673*4882a593Smuzhiyun */ 674*4882a593Smuzhiyun struct mtk_rx_ring { 675*4882a593Smuzhiyun struct mtk_rx_dma *dma; 676*4882a593Smuzhiyun u8 **data; 677*4882a593Smuzhiyun dma_addr_t phys; 678*4882a593Smuzhiyun u16 frag_size; 679*4882a593Smuzhiyun u16 buf_size; 680*4882a593Smuzhiyun u16 dma_size; 681*4882a593Smuzhiyun bool calc_idx_update; 682*4882a593Smuzhiyun u16 calc_idx; 683*4882a593Smuzhiyun u32 crx_idx_reg; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun enum mkt_eth_capabilities { 687*4882a593Smuzhiyun MTK_RGMII_BIT = 0, 688*4882a593Smuzhiyun MTK_TRGMII_BIT, 689*4882a593Smuzhiyun MTK_SGMII_BIT, 690*4882a593Smuzhiyun MTK_ESW_BIT, 691*4882a593Smuzhiyun MTK_GEPHY_BIT, 692*4882a593Smuzhiyun MTK_MUX_BIT, 693*4882a593Smuzhiyun MTK_INFRA_BIT, 694*4882a593Smuzhiyun MTK_SHARED_SGMII_BIT, 695*4882a593Smuzhiyun MTK_HWLRO_BIT, 696*4882a593Smuzhiyun MTK_SHARED_INT_BIT, 697*4882a593Smuzhiyun MTK_TRGMII_MT7621_CLK_BIT, 698*4882a593Smuzhiyun MTK_QDMA_BIT, 699*4882a593Smuzhiyun MTK_SOC_MT7628_BIT, 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun /* MUX BITS*/ 702*4882a593Smuzhiyun MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT, 703*4882a593Smuzhiyun MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT, 704*4882a593Smuzhiyun MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT, 705*4882a593Smuzhiyun MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT, 706*4882a593Smuzhiyun MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT, 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun /* PATH BITS */ 709*4882a593Smuzhiyun MTK_ETH_PATH_GMAC1_RGMII_BIT, 710*4882a593Smuzhiyun MTK_ETH_PATH_GMAC1_TRGMII_BIT, 711*4882a593Smuzhiyun MTK_ETH_PATH_GMAC1_SGMII_BIT, 712*4882a593Smuzhiyun MTK_ETH_PATH_GMAC2_RGMII_BIT, 713*4882a593Smuzhiyun MTK_ETH_PATH_GMAC2_SGMII_BIT, 714*4882a593Smuzhiyun MTK_ETH_PATH_GMAC2_GEPHY_BIT, 715*4882a593Smuzhiyun MTK_ETH_PATH_GDM1_ESW_BIT, 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun /* Supported hardware group on SoCs */ 719*4882a593Smuzhiyun #define MTK_RGMII BIT(MTK_RGMII_BIT) 720*4882a593Smuzhiyun #define MTK_TRGMII BIT(MTK_TRGMII_BIT) 721*4882a593Smuzhiyun #define MTK_SGMII BIT(MTK_SGMII_BIT) 722*4882a593Smuzhiyun #define MTK_ESW BIT(MTK_ESW_BIT) 723*4882a593Smuzhiyun #define MTK_GEPHY BIT(MTK_GEPHY_BIT) 724*4882a593Smuzhiyun #define MTK_MUX BIT(MTK_MUX_BIT) 725*4882a593Smuzhiyun #define MTK_INFRA BIT(MTK_INFRA_BIT) 726*4882a593Smuzhiyun #define MTK_SHARED_SGMII BIT(MTK_SHARED_SGMII_BIT) 727*4882a593Smuzhiyun #define MTK_HWLRO BIT(MTK_HWLRO_BIT) 728*4882a593Smuzhiyun #define MTK_SHARED_INT BIT(MTK_SHARED_INT_BIT) 729*4882a593Smuzhiyun #define MTK_TRGMII_MT7621_CLK BIT(MTK_TRGMII_MT7621_CLK_BIT) 730*4882a593Smuzhiyun #define MTK_QDMA BIT(MTK_QDMA_BIT) 731*4882a593Smuzhiyun #define MTK_SOC_MT7628 BIT(MTK_SOC_MT7628_BIT) 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun #define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \ 734*4882a593Smuzhiyun BIT(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT) 735*4882a593Smuzhiyun #define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \ 736*4882a593Smuzhiyun BIT(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT) 737*4882a593Smuzhiyun #define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \ 738*4882a593Smuzhiyun BIT(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT) 739*4882a593Smuzhiyun #define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \ 740*4882a593Smuzhiyun BIT(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT) 741*4882a593Smuzhiyun #define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \ 742*4882a593Smuzhiyun BIT(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT) 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun /* Supported path present on SoCs */ 745*4882a593Smuzhiyun #define MTK_ETH_PATH_GMAC1_RGMII BIT(MTK_ETH_PATH_GMAC1_RGMII_BIT) 746*4882a593Smuzhiyun #define MTK_ETH_PATH_GMAC1_TRGMII BIT(MTK_ETH_PATH_GMAC1_TRGMII_BIT) 747*4882a593Smuzhiyun #define MTK_ETH_PATH_GMAC1_SGMII BIT(MTK_ETH_PATH_GMAC1_SGMII_BIT) 748*4882a593Smuzhiyun #define MTK_ETH_PATH_GMAC2_RGMII BIT(MTK_ETH_PATH_GMAC2_RGMII_BIT) 749*4882a593Smuzhiyun #define MTK_ETH_PATH_GMAC2_SGMII BIT(MTK_ETH_PATH_GMAC2_SGMII_BIT) 750*4882a593Smuzhiyun #define MTK_ETH_PATH_GMAC2_GEPHY BIT(MTK_ETH_PATH_GMAC2_GEPHY_BIT) 751*4882a593Smuzhiyun #define MTK_ETH_PATH_GDM1_ESW BIT(MTK_ETH_PATH_GDM1_ESW_BIT) 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun #define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII) 754*4882a593Smuzhiyun #define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII) 755*4882a593Smuzhiyun #define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII) 756*4882a593Smuzhiyun #define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII) 757*4882a593Smuzhiyun #define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII) 758*4882a593Smuzhiyun #define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY) 759*4882a593Smuzhiyun #define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW) 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun /* MUXes present on SoCs */ 762*4882a593Smuzhiyun /* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */ 763*4882a593Smuzhiyun #define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX) 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun /* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */ 766*4882a593Smuzhiyun #define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \ 767*4882a593Smuzhiyun (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA) 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun /* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */ 770*4882a593Smuzhiyun #define MTK_MUX_U3_GMAC2_TO_QPHY \ 771*4882a593Smuzhiyun (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA) 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun /* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */ 774*4882a593Smuzhiyun #define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \ 775*4882a593Smuzhiyun (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \ 776*4882a593Smuzhiyun MTK_SHARED_SGMII) 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun /* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */ 779*4882a593Smuzhiyun #define MTK_MUX_GMAC12_TO_GEPHY_SGMII \ 780*4882a593Smuzhiyun (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX) 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun #define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x)) 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun #define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \ 785*4882a593Smuzhiyun MTK_GMAC2_RGMII | MTK_SHARED_INT | \ 786*4882a593Smuzhiyun MTK_TRGMII_MT7621_CLK | MTK_QDMA) 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun #define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \ 789*4882a593Smuzhiyun MTK_GMAC2_SGMII | MTK_GDM1_ESW | \ 790*4882a593Smuzhiyun MTK_MUX_GDM1_TO_GMAC1_ESW | \ 791*4882a593Smuzhiyun MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA) 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun #define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \ 794*4882a593Smuzhiyun MTK_QDMA) 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun #define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628) 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun #define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \ 799*4882a593Smuzhiyun MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \ 800*4882a593Smuzhiyun MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \ 801*4882a593Smuzhiyun MTK_MUX_U3_GMAC2_TO_QPHY | \ 802*4882a593Smuzhiyun MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA) 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun /* struct mtk_eth_data - This is the structure holding all differences 805*4882a593Smuzhiyun * among various plaforms 806*4882a593Smuzhiyun * @ana_rgc3: The offset for register ANA_RGC3 related to 807*4882a593Smuzhiyun * sgmiisys syscon 808*4882a593Smuzhiyun * @caps Flags shown the extra capability for the SoC 809*4882a593Smuzhiyun * @hw_features Flags shown HW features 810*4882a593Smuzhiyun * @required_clks Flags shown the bitmap for required clocks on 811*4882a593Smuzhiyun * the target SoC 812*4882a593Smuzhiyun * @required_pctl A bool value to show whether the SoC requires 813*4882a593Smuzhiyun * the extra setup for those pins used by GMAC. 814*4882a593Smuzhiyun */ 815*4882a593Smuzhiyun struct mtk_soc_data { 816*4882a593Smuzhiyun u32 ana_rgc3; 817*4882a593Smuzhiyun u32 caps; 818*4882a593Smuzhiyun u32 required_clks; 819*4882a593Smuzhiyun bool required_pctl; 820*4882a593Smuzhiyun netdev_features_t hw_features; 821*4882a593Smuzhiyun }; 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun /* currently no SoC has more than 2 macs */ 824*4882a593Smuzhiyun #define MTK_MAX_DEVS 2 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun #define MTK_SGMII_PHYSPEED_AN BIT(31) 827*4882a593Smuzhiyun #define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0) 828*4882a593Smuzhiyun #define MTK_SGMII_PHYSPEED_1000 BIT(0) 829*4882a593Smuzhiyun #define MTK_SGMII_PHYSPEED_2500 BIT(1) 830*4882a593Smuzhiyun #define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x)) 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun /* struct mtk_sgmii - This is the structure holding sgmii regmap and its 833*4882a593Smuzhiyun * characteristics 834*4882a593Smuzhiyun * @regmap: The register map pointing at the range used to setup 835*4882a593Smuzhiyun * SGMII modes 836*4882a593Smuzhiyun * @flags: The enum refers to which mode the sgmii wants to run on 837*4882a593Smuzhiyun * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap 838*4882a593Smuzhiyun */ 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun struct mtk_sgmii { 841*4882a593Smuzhiyun struct regmap *regmap[MTK_MAX_DEVS]; 842*4882a593Smuzhiyun u32 flags[MTK_MAX_DEVS]; 843*4882a593Smuzhiyun u32 ana_rgc3; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun /* struct mtk_eth - This is the main datasructure for holding the state 847*4882a593Smuzhiyun * of the driver 848*4882a593Smuzhiyun * @dev: The device pointer 849*4882a593Smuzhiyun * @base: The mapped register i/o base 850*4882a593Smuzhiyun * @page_lock: Make sure that register operations are atomic 851*4882a593Smuzhiyun * @tx_irq__lock: Make sure that IRQ register operations are atomic 852*4882a593Smuzhiyun * @rx_irq__lock: Make sure that IRQ register operations are atomic 853*4882a593Smuzhiyun * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a 854*4882a593Smuzhiyun * dummy for NAPI to work 855*4882a593Smuzhiyun * @netdev: The netdev instances 856*4882a593Smuzhiyun * @mac: Each netdev is linked to a physical MAC 857*4882a593Smuzhiyun * @irq: The IRQ that we are using 858*4882a593Smuzhiyun * @msg_enable: Ethtool msg level 859*4882a593Smuzhiyun * @ethsys: The register map pointing at the range used to setup 860*4882a593Smuzhiyun * MII modes 861*4882a593Smuzhiyun * @infra: The register map pointing at the range used to setup 862*4882a593Smuzhiyun * SGMII and GePHY path 863*4882a593Smuzhiyun * @pctl: The register map pointing at the range used to setup 864*4882a593Smuzhiyun * GMAC port drive/slew values 865*4882a593Smuzhiyun * @dma_refcnt: track how many netdevs are using the DMA engine 866*4882a593Smuzhiyun * @tx_ring: Pointer to the memory holding info about the TX ring 867*4882a593Smuzhiyun * @rx_ring: Pointer to the memory holding info about the RX ring 868*4882a593Smuzhiyun * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring 869*4882a593Smuzhiyun * @tx_napi: The TX NAPI struct 870*4882a593Smuzhiyun * @rx_napi: The RX NAPI struct 871*4882a593Smuzhiyun * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring 872*4882a593Smuzhiyun * @phy_scratch_ring: physical address of scratch_ring 873*4882a593Smuzhiyun * @scratch_head: The scratch memory that scratch_ring points to. 874*4882a593Smuzhiyun * @clks: clock array for all clocks required 875*4882a593Smuzhiyun * @mii_bus: If there is a bus we need to create an instance for it 876*4882a593Smuzhiyun * @pending_work: The workqueue used to reset the dma ring 877*4882a593Smuzhiyun * @state: Initialization and runtime state of the device 878*4882a593Smuzhiyun * @soc: Holding specific data among vaious SoCs 879*4882a593Smuzhiyun */ 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun struct mtk_eth { 882*4882a593Smuzhiyun struct device *dev; 883*4882a593Smuzhiyun void __iomem *base; 884*4882a593Smuzhiyun spinlock_t page_lock; 885*4882a593Smuzhiyun spinlock_t tx_irq_lock; 886*4882a593Smuzhiyun spinlock_t rx_irq_lock; 887*4882a593Smuzhiyun struct net_device dummy_dev; 888*4882a593Smuzhiyun struct net_device *netdev[MTK_MAX_DEVS]; 889*4882a593Smuzhiyun struct mtk_mac *mac[MTK_MAX_DEVS]; 890*4882a593Smuzhiyun int irq[3]; 891*4882a593Smuzhiyun u32 msg_enable; 892*4882a593Smuzhiyun unsigned long sysclk; 893*4882a593Smuzhiyun struct regmap *ethsys; 894*4882a593Smuzhiyun struct regmap *infra; 895*4882a593Smuzhiyun struct mtk_sgmii *sgmii; 896*4882a593Smuzhiyun struct regmap *pctl; 897*4882a593Smuzhiyun bool hwlro; 898*4882a593Smuzhiyun refcount_t dma_refcnt; 899*4882a593Smuzhiyun struct mtk_tx_ring tx_ring; 900*4882a593Smuzhiyun struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM]; 901*4882a593Smuzhiyun struct mtk_rx_ring rx_ring_qdma; 902*4882a593Smuzhiyun struct napi_struct tx_napi; 903*4882a593Smuzhiyun struct napi_struct rx_napi; 904*4882a593Smuzhiyun struct mtk_tx_dma *scratch_ring; 905*4882a593Smuzhiyun dma_addr_t phy_scratch_ring; 906*4882a593Smuzhiyun void *scratch_head; 907*4882a593Smuzhiyun struct clk *clks[MTK_CLK_MAX]; 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun struct mii_bus *mii_bus; 910*4882a593Smuzhiyun struct work_struct pending_work; 911*4882a593Smuzhiyun unsigned long state; 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun const struct mtk_soc_data *soc; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun u32 tx_int_mask_reg; 916*4882a593Smuzhiyun u32 tx_int_status_reg; 917*4882a593Smuzhiyun u32 rx_dma_l4_valid; 918*4882a593Smuzhiyun int ip_align; 919*4882a593Smuzhiyun }; 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun /* struct mtk_mac - the structure that holds the info about the MACs of the 922*4882a593Smuzhiyun * SoC 923*4882a593Smuzhiyun * @id: The number of the MAC 924*4882a593Smuzhiyun * @interface: Interface mode kept for detecting change in hw settings 925*4882a593Smuzhiyun * @of_node: Our devicetree node 926*4882a593Smuzhiyun * @hw: Backpointer to our main datastruture 927*4882a593Smuzhiyun * @hw_stats: Packet statistics counter 928*4882a593Smuzhiyun */ 929*4882a593Smuzhiyun struct mtk_mac { 930*4882a593Smuzhiyun int id; 931*4882a593Smuzhiyun phy_interface_t interface; 932*4882a593Smuzhiyun unsigned int mode; 933*4882a593Smuzhiyun int speed; 934*4882a593Smuzhiyun struct device_node *of_node; 935*4882a593Smuzhiyun struct phylink *phylink; 936*4882a593Smuzhiyun struct phylink_config phylink_config; 937*4882a593Smuzhiyun struct mtk_eth *hw; 938*4882a593Smuzhiyun struct mtk_hw_stats *hw_stats; 939*4882a593Smuzhiyun __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT]; 940*4882a593Smuzhiyun int hwlro_ip_cnt; 941*4882a593Smuzhiyun }; 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun /* the struct describing the SoC. these are declared in the soc_xyz.c files */ 944*4882a593Smuzhiyun extern const struct of_device_id of_mtk_match[]; 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun /* read the hardware status register */ 947*4882a593Smuzhiyun void mtk_stats_update_mac(struct mtk_mac *mac); 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg); 950*4882a593Smuzhiyun u32 mtk_r32(struct mtk_eth *eth, unsigned reg); 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *np, 953*4882a593Smuzhiyun u32 ana_rgc3); 954*4882a593Smuzhiyun int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, int id); 955*4882a593Smuzhiyun int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, int id, 956*4882a593Smuzhiyun const struct phylink_link_state *state); 957*4882a593Smuzhiyun void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id); 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id); 960*4882a593Smuzhiyun int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id); 961*4882a593Smuzhiyun int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id); 962*4882a593Smuzhiyun 963*4882a593Smuzhiyun #endif /* MTK_ETH_H */ 964