1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * New driver for Marvell Yukon 2 chipset.
4*4882a593Smuzhiyun * Based on earlier sk98lin, and skge driver.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This driver intentionally does not support all the features
7*4882a593Smuzhiyun * of the original driver such as link fail-over and link management because
8*4882a593Smuzhiyun * those should be done at higher levels.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/crc32.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/netdevice.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun #include <linux/etherdevice.h>
21*4882a593Smuzhiyun #include <linux/ethtool.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/ip.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <net/ip.h>
27*4882a593Smuzhiyun #include <linux/tcp.h>
28*4882a593Smuzhiyun #include <linux/in.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/workqueue.h>
31*4882a593Smuzhiyun #include <linux/if_vlan.h>
32*4882a593Smuzhiyun #include <linux/prefetch.h>
33*4882a593Smuzhiyun #include <linux/debugfs.h>
34*4882a593Smuzhiyun #include <linux/mii.h>
35*4882a593Smuzhiyun #include <linux/of_device.h>
36*4882a593Smuzhiyun #include <linux/of_net.h>
37*4882a593Smuzhiyun #include <linux/dmi.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <asm/irq.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "sky2.h"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define DRV_NAME "sky2"
44*4882a593Smuzhiyun #define DRV_VERSION "1.30"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun * The Yukon II chipset takes 64 bit command blocks (called list elements)
48*4882a593Smuzhiyun * that are organized into three (receive, transmit, status) different rings
49*4882a593Smuzhiyun * similar to Tigon3.
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define RX_LE_SIZE 1024
53*4882a593Smuzhiyun #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
54*4882a593Smuzhiyun #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
55*4882a593Smuzhiyun #define RX_DEF_PENDING RX_MAX_PENDING
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* This is the worst case number of transmit list elements for a single skb:
58*4882a593Smuzhiyun VLAN:GSO + CKSUM + Data + skb_frags * DMA */
59*4882a593Smuzhiyun #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
60*4882a593Smuzhiyun #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
61*4882a593Smuzhiyun #define TX_MAX_PENDING 1024
62*4882a593Smuzhiyun #define TX_DEF_PENDING 63
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define TX_WATCHDOG (5 * HZ)
65*4882a593Smuzhiyun #define NAPI_WEIGHT 64
66*4882a593Smuzhiyun #define PHY_RETRIES 1000
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define SKY2_EEPROM_MAGIC 0x9955aabb
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static const u32 default_msg =
73*4882a593Smuzhiyun NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
74*4882a593Smuzhiyun | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
75*4882a593Smuzhiyun | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static int debug = -1; /* defaults above */
78*4882a593Smuzhiyun module_param(debug, int, 0);
79*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static int copybreak __read_mostly = 128;
82*4882a593Smuzhiyun module_param(copybreak, int, 0);
83*4882a593Smuzhiyun MODULE_PARM_DESC(copybreak, "Receive copy threshold");
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static int disable_msi = -1;
86*4882a593Smuzhiyun module_param(disable_msi, int, 0);
87*4882a593Smuzhiyun MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static int legacy_pme = 0;
90*4882a593Smuzhiyun module_param(legacy_pme, int, 0);
91*4882a593Smuzhiyun MODULE_PARM_DESC(legacy_pme, "Legacy power management");
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct pci_device_id sky2_id_table[] = {
94*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
95*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
96*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
97*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
98*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
99*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
100*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
101*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
102*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
103*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
104*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
105*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
106*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
107*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
108*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
109*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
110*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
111*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
112*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
113*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
114*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
115*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
116*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
117*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
118*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
119*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
120*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
121*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
122*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
123*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
124*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
125*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
126*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
127*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
128*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
129*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
130*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
131*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
132*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
133*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
134*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
135*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
136*4882a593Smuzhiyun { 0 }
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sky2_id_table);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Avoid conditionals by using array */
142*4882a593Smuzhiyun static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
143*4882a593Smuzhiyun static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
144*4882a593Smuzhiyun static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static void sky2_set_multicast(struct net_device *dev);
147*4882a593Smuzhiyun static irqreturn_t sky2_intr(int irq, void *dev_id);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Access to PHY via serial interconnect */
gm_phy_write(struct sky2_hw * hw,unsigned port,u16 reg,u16 val)150*4882a593Smuzhiyun static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun int i;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun gma_write16(hw, port, GM_SMI_DATA, val);
155*4882a593Smuzhiyun gma_write16(hw, port, GM_SMI_CTRL,
156*4882a593Smuzhiyun GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun for (i = 0; i < PHY_RETRIES; i++) {
159*4882a593Smuzhiyun u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
160*4882a593Smuzhiyun if (ctrl == 0xffff)
161*4882a593Smuzhiyun goto io_error;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (!(ctrl & GM_SMI_CT_BUSY))
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun udelay(10);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
170*4882a593Smuzhiyun return -ETIMEDOUT;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun io_error:
173*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
174*4882a593Smuzhiyun return -EIO;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
__gm_phy_read(struct sky2_hw * hw,unsigned port,u16 reg,u16 * val)177*4882a593Smuzhiyun static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun int i;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
182*4882a593Smuzhiyun | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun for (i = 0; i < PHY_RETRIES; i++) {
185*4882a593Smuzhiyun u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
186*4882a593Smuzhiyun if (ctrl == 0xffff)
187*4882a593Smuzhiyun goto io_error;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (ctrl & GM_SMI_CT_RD_VAL) {
190*4882a593Smuzhiyun *val = gma_read16(hw, port, GM_SMI_DATA);
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun udelay(10);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
198*4882a593Smuzhiyun return -ETIMEDOUT;
199*4882a593Smuzhiyun io_error:
200*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
201*4882a593Smuzhiyun return -EIO;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
gm_phy_read(struct sky2_hw * hw,unsigned port,u16 reg)204*4882a593Smuzhiyun static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun u16 v = 0;
207*4882a593Smuzhiyun __gm_phy_read(hw, port, reg, &v);
208*4882a593Smuzhiyun return v;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun
sky2_power_on(struct sky2_hw * hw)212*4882a593Smuzhiyun static void sky2_power_on(struct sky2_hw *hw)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun /* switch power to VCC (WA for VAUX problem) */
215*4882a593Smuzhiyun sky2_write8(hw, B0_POWER_CTRL,
216*4882a593Smuzhiyun PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* disable Core Clock Division, */
219*4882a593Smuzhiyun sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
222*4882a593Smuzhiyun /* enable bits are inverted */
223*4882a593Smuzhiyun sky2_write8(hw, B2_Y2_CLK_GATE,
224*4882a593Smuzhiyun Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
225*4882a593Smuzhiyun Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
226*4882a593Smuzhiyun Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
227*4882a593Smuzhiyun else
228*4882a593Smuzhiyun sky2_write8(hw, B2_Y2_CLK_GATE, 0);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
231*4882a593Smuzhiyun u32 reg;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_DEV_REG3, 0);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun reg = sky2_pci_read32(hw, PCI_DEV_REG4);
236*4882a593Smuzhiyun /* set all bits to 0 except bits 15..12 and 8 */
237*4882a593Smuzhiyun reg &= P_ASPM_CONTROL_MSK;
238*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_DEV_REG4, reg);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun reg = sky2_pci_read32(hw, PCI_DEV_REG5);
241*4882a593Smuzhiyun /* set all bits to 0 except bits 28 & 27 */
242*4882a593Smuzhiyun reg &= P_CTL_TIM_VMAIN_AV_MSK;
243*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_DEV_REG5, reg);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
250*4882a593Smuzhiyun reg = sky2_read32(hw, B2_GP_IO);
251*4882a593Smuzhiyun reg |= GLB_GPIO_STAT_RACE_DIS;
252*4882a593Smuzhiyun sky2_write32(hw, B2_GP_IO, reg);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun sky2_read32(hw, B2_GP_IO);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Turn on "driver loaded" LED */
258*4882a593Smuzhiyun sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
sky2_power_aux(struct sky2_hw * hw)261*4882a593Smuzhiyun static void sky2_power_aux(struct sky2_hw *hw)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
264*4882a593Smuzhiyun sky2_write8(hw, B2_Y2_CLK_GATE, 0);
265*4882a593Smuzhiyun else
266*4882a593Smuzhiyun /* enable bits are inverted */
267*4882a593Smuzhiyun sky2_write8(hw, B2_Y2_CLK_GATE,
268*4882a593Smuzhiyun Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
269*4882a593Smuzhiyun Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
270*4882a593Smuzhiyun Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* switch power to VAUX if supported and PME from D3cold */
273*4882a593Smuzhiyun if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
274*4882a593Smuzhiyun pci_pme_capable(hw->pdev, PCI_D3cold))
275*4882a593Smuzhiyun sky2_write8(hw, B0_POWER_CTRL,
276*4882a593Smuzhiyun (PC_VAUX_ENA | PC_VCC_ENA |
277*4882a593Smuzhiyun PC_VAUX_ON | PC_VCC_OFF));
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* turn off "driver loaded LED" */
280*4882a593Smuzhiyun sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
sky2_gmac_reset(struct sky2_hw * hw,unsigned port)283*4882a593Smuzhiyun static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun u16 reg;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* disable all GMAC IRQ's */
288*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
291*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H2, 0);
292*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H3, 0);
293*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H4, 0);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun reg = gma_read16(hw, port, GM_RX_CTRL);
296*4882a593Smuzhiyun reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
297*4882a593Smuzhiyun gma_write16(hw, port, GM_RX_CTRL, reg);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* flow control to advertise bits */
301*4882a593Smuzhiyun static const u16 copper_fc_adv[] = {
302*4882a593Smuzhiyun [FC_NONE] = 0,
303*4882a593Smuzhiyun [FC_TX] = PHY_M_AN_ASP,
304*4882a593Smuzhiyun [FC_RX] = PHY_M_AN_PC,
305*4882a593Smuzhiyun [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* flow control to advertise bits when using 1000BaseX */
309*4882a593Smuzhiyun static const u16 fiber_fc_adv[] = {
310*4882a593Smuzhiyun [FC_NONE] = PHY_M_P_NO_PAUSE_X,
311*4882a593Smuzhiyun [FC_TX] = PHY_M_P_ASYM_MD_X,
312*4882a593Smuzhiyun [FC_RX] = PHY_M_P_SYM_MD_X,
313*4882a593Smuzhiyun [FC_BOTH] = PHY_M_P_BOTH_MD_X,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* flow control to GMA disable bits */
317*4882a593Smuzhiyun static const u16 gm_fc_disable[] = {
318*4882a593Smuzhiyun [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
319*4882a593Smuzhiyun [FC_TX] = GM_GPCR_FC_RX_DIS,
320*4882a593Smuzhiyun [FC_RX] = GM_GPCR_FC_TX_DIS,
321*4882a593Smuzhiyun [FC_BOTH] = 0,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun
sky2_phy_init(struct sky2_hw * hw,unsigned port)325*4882a593Smuzhiyun static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
328*4882a593Smuzhiyun u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
331*4882a593Smuzhiyun !(hw->flags & SKY2_HW_NEWER_PHY)) {
332*4882a593Smuzhiyun u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
335*4882a593Smuzhiyun PHY_M_EC_MAC_S_MSK);
336*4882a593Smuzhiyun ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
339*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EC)
340*4882a593Smuzhiyun /* set downshift counter to 3x and enable downshift */
341*4882a593Smuzhiyun ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
342*4882a593Smuzhiyun else
343*4882a593Smuzhiyun /* set master & slave downshift counter to 1x */
344*4882a593Smuzhiyun ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
350*4882a593Smuzhiyun if (sky2_is_copper(hw)) {
351*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_GIGABIT)) {
352*4882a593Smuzhiyun /* enable automatic crossover */
353*4882a593Smuzhiyun ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
356*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_FE2_A0) {
357*4882a593Smuzhiyun u16 spec;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Enable Class A driver for FE+ A0 */
360*4882a593Smuzhiyun spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
361*4882a593Smuzhiyun spec |= PHY_M_FESC_SEL_CL_A;
362*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun } else {
365*4882a593Smuzhiyun /* disable energy detect */
366*4882a593Smuzhiyun ctrl &= ~PHY_M_PC_EN_DET_MSK;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* enable automatic crossover */
369*4882a593Smuzhiyun ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* downshift on PHY 88E1112 and 88E1149 is changed */
372*4882a593Smuzhiyun if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
373*4882a593Smuzhiyun (hw->flags & SKY2_HW_NEWER_PHY)) {
374*4882a593Smuzhiyun /* set downshift counter to 3x and enable downshift */
375*4882a593Smuzhiyun ctrl &= ~PHY_M_PC_DSC_MSK;
376*4882a593Smuzhiyun ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun } else {
380*4882a593Smuzhiyun /* workaround for deviation #4.88 (CRC errors) */
381*4882a593Smuzhiyun /* disable Automatic Crossover */
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun ctrl &= ~PHY_M_PC_MDIX_MSK;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* special setup for PHY 88E1112 Fiber */
389*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
390*4882a593Smuzhiyun pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
393*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
394*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
395*4882a593Smuzhiyun ctrl &= ~PHY_M_MAC_MD_MSK;
396*4882a593Smuzhiyun ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
397*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (hw->pmd_type == 'P') {
400*4882a593Smuzhiyun /* select page 1 to access Fiber registers */
401*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* for SFP-module set SIGDET polarity to low */
404*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
405*4882a593Smuzhiyun ctrl |= PHY_M_FIB_SIGD_POL;
406*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun ctrl = PHY_CT_RESET;
413*4882a593Smuzhiyun ct1000 = 0;
414*4882a593Smuzhiyun adv = PHY_AN_CSMA;
415*4882a593Smuzhiyun reg = 0;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
418*4882a593Smuzhiyun if (sky2_is_copper(hw)) {
419*4882a593Smuzhiyun if (sky2->advertising & ADVERTISED_1000baseT_Full)
420*4882a593Smuzhiyun ct1000 |= PHY_M_1000C_AFD;
421*4882a593Smuzhiyun if (sky2->advertising & ADVERTISED_1000baseT_Half)
422*4882a593Smuzhiyun ct1000 |= PHY_M_1000C_AHD;
423*4882a593Smuzhiyun if (sky2->advertising & ADVERTISED_100baseT_Full)
424*4882a593Smuzhiyun adv |= PHY_M_AN_100_FD;
425*4882a593Smuzhiyun if (sky2->advertising & ADVERTISED_100baseT_Half)
426*4882a593Smuzhiyun adv |= PHY_M_AN_100_HD;
427*4882a593Smuzhiyun if (sky2->advertising & ADVERTISED_10baseT_Full)
428*4882a593Smuzhiyun adv |= PHY_M_AN_10_FD;
429*4882a593Smuzhiyun if (sky2->advertising & ADVERTISED_10baseT_Half)
430*4882a593Smuzhiyun adv |= PHY_M_AN_10_HD;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun } else { /* special defines for FIBER (88E1040S only) */
433*4882a593Smuzhiyun if (sky2->advertising & ADVERTISED_1000baseT_Full)
434*4882a593Smuzhiyun adv |= PHY_M_AN_1000X_AFD;
435*4882a593Smuzhiyun if (sky2->advertising & ADVERTISED_1000baseT_Half)
436*4882a593Smuzhiyun adv |= PHY_M_AN_1000X_AHD;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* Restart Auto-negotiation */
440*4882a593Smuzhiyun ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
441*4882a593Smuzhiyun } else {
442*4882a593Smuzhiyun /* forced speed/duplex settings */
443*4882a593Smuzhiyun ct1000 = PHY_M_1000C_MSE;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* Disable auto update for duplex flow control and duplex */
446*4882a593Smuzhiyun reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun switch (sky2->speed) {
449*4882a593Smuzhiyun case SPEED_1000:
450*4882a593Smuzhiyun ctrl |= PHY_CT_SP1000;
451*4882a593Smuzhiyun reg |= GM_GPCR_SPEED_1000;
452*4882a593Smuzhiyun break;
453*4882a593Smuzhiyun case SPEED_100:
454*4882a593Smuzhiyun ctrl |= PHY_CT_SP100;
455*4882a593Smuzhiyun reg |= GM_GPCR_SPEED_100;
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (sky2->duplex == DUPLEX_FULL) {
460*4882a593Smuzhiyun reg |= GM_GPCR_DUP_FULL;
461*4882a593Smuzhiyun ctrl |= PHY_CT_DUP_MD;
462*4882a593Smuzhiyun } else if (sky2->speed < SPEED_1000)
463*4882a593Smuzhiyun sky2->flow_mode = FC_NONE;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
467*4882a593Smuzhiyun if (sky2_is_copper(hw))
468*4882a593Smuzhiyun adv |= copper_fc_adv[sky2->flow_mode];
469*4882a593Smuzhiyun else
470*4882a593Smuzhiyun adv |= fiber_fc_adv[sky2->flow_mode];
471*4882a593Smuzhiyun } else {
472*4882a593Smuzhiyun reg |= GM_GPCR_AU_FCT_DIS;
473*4882a593Smuzhiyun reg |= gm_fc_disable[sky2->flow_mode];
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* Forward pause packets to GMAC? */
476*4882a593Smuzhiyun if (sky2->flow_mode & FC_RX)
477*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
478*4882a593Smuzhiyun else
479*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, reg);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (hw->flags & SKY2_HW_GIGABIT)
485*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
488*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Setup Phy LED's */
491*4882a593Smuzhiyun ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
492*4882a593Smuzhiyun ledover = 0;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun switch (hw->chip_id) {
495*4882a593Smuzhiyun case CHIP_ID_YUKON_FE:
496*4882a593Smuzhiyun /* on 88E3082 these bits are at 11..9 (shifted left) */
497*4882a593Smuzhiyun ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* delete ACT LED control bits */
502*4882a593Smuzhiyun ctrl &= ~PHY_M_FELP_LED1_MSK;
503*4882a593Smuzhiyun /* change ACT LED control to blink mode */
504*4882a593Smuzhiyun ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
505*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
506*4882a593Smuzhiyun break;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun case CHIP_ID_YUKON_FE_P:
509*4882a593Smuzhiyun /* Enable Link Partner Next Page */
510*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
511*4882a593Smuzhiyun ctrl |= PHY_M_PC_ENA_LIP_NP;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* disable Energy Detect and enable scrambler */
514*4882a593Smuzhiyun ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
515*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
518*4882a593Smuzhiyun ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
519*4882a593Smuzhiyun PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
520*4882a593Smuzhiyun PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
523*4882a593Smuzhiyun break;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun case CHIP_ID_YUKON_XL:
526*4882a593Smuzhiyun pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* select page 3 to access LED control register */
529*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* set LED Function Control register */
532*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
533*4882a593Smuzhiyun (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
534*4882a593Smuzhiyun PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
535*4882a593Smuzhiyun PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
536*4882a593Smuzhiyun PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* set Polarity Control register */
539*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
540*4882a593Smuzhiyun (PHY_M_POLC_LS1_P_MIX(4) |
541*4882a593Smuzhiyun PHY_M_POLC_IS0_P_MIX(4) |
542*4882a593Smuzhiyun PHY_M_POLC_LOS_CTRL(2) |
543*4882a593Smuzhiyun PHY_M_POLC_INIT_CTRL(2) |
544*4882a593Smuzhiyun PHY_M_POLC_STA1_CTRL(2) |
545*4882a593Smuzhiyun PHY_M_POLC_STA0_CTRL(2)));
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* restore page register */
548*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun case CHIP_ID_YUKON_EC_U:
552*4882a593Smuzhiyun case CHIP_ID_YUKON_EX:
553*4882a593Smuzhiyun case CHIP_ID_YUKON_SUPR:
554*4882a593Smuzhiyun pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* select page 3 to access LED control register */
557*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* set LED Function Control register */
560*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
561*4882a593Smuzhiyun (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
562*4882a593Smuzhiyun PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
563*4882a593Smuzhiyun PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
564*4882a593Smuzhiyun PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* set Blink Rate in LED Timer Control Register */
567*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK,
568*4882a593Smuzhiyun ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
569*4882a593Smuzhiyun /* restore page register */
570*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun default:
574*4882a593Smuzhiyun /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
575*4882a593Smuzhiyun ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* turn off the Rx LED (LED_RX) */
578*4882a593Smuzhiyun ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
582*4882a593Smuzhiyun /* apply fixes in PHY AFE */
583*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* increase differential signal amplitude in 10BASE-T */
586*4882a593Smuzhiyun gm_phy_write(hw, port, 0x18, 0xaa99);
587*4882a593Smuzhiyun gm_phy_write(hw, port, 0x17, 0x2011);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
590*4882a593Smuzhiyun /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
591*4882a593Smuzhiyun gm_phy_write(hw, port, 0x18, 0xa204);
592*4882a593Smuzhiyun gm_phy_write(hw, port, 0x17, 0x2002);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* set page register to 0 */
596*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
597*4882a593Smuzhiyun } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
598*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_FE2_A0) {
599*4882a593Smuzhiyun /* apply workaround for integrated resistors calibration */
600*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
601*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
602*4882a593Smuzhiyun } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
603*4882a593Smuzhiyun /* apply fixes in PHY AFE */
604*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* apply RDAC termination workaround */
607*4882a593Smuzhiyun gm_phy_write(hw, port, 24, 0x2800);
608*4882a593Smuzhiyun gm_phy_write(hw, port, 23, 0x2001);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* set page register back to 0 */
611*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
612*4882a593Smuzhiyun } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
613*4882a593Smuzhiyun hw->chip_id < CHIP_ID_YUKON_SUPR) {
614*4882a593Smuzhiyun /* no effect on Yukon-XL */
615*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
618*4882a593Smuzhiyun sky2->speed == SPEED_100) {
619*4882a593Smuzhiyun /* turn on 100 Mbps LED (LED_LINK100) */
620*4882a593Smuzhiyun ledover |= PHY_M_LED_MO_100(MO_LED_ON);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (ledover)
624*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
627*4882a593Smuzhiyun (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
628*4882a593Smuzhiyun int i;
629*4882a593Smuzhiyun /* This a phy register setup workaround copied from vendor driver. */
630*4882a593Smuzhiyun static const struct {
631*4882a593Smuzhiyun u16 reg, val;
632*4882a593Smuzhiyun } eee_afe[] = {
633*4882a593Smuzhiyun { 0x156, 0x58ce },
634*4882a593Smuzhiyun { 0x153, 0x99eb },
635*4882a593Smuzhiyun { 0x141, 0x8064 },
636*4882a593Smuzhiyun /* { 0x155, 0x130b },*/
637*4882a593Smuzhiyun { 0x000, 0x0000 },
638*4882a593Smuzhiyun { 0x151, 0x8433 },
639*4882a593Smuzhiyun { 0x14b, 0x8c44 },
640*4882a593Smuzhiyun { 0x14c, 0x0f90 },
641*4882a593Smuzhiyun { 0x14f, 0x39aa },
642*4882a593Smuzhiyun /* { 0x154, 0x2f39 },*/
643*4882a593Smuzhiyun { 0x14d, 0xba33 },
644*4882a593Smuzhiyun { 0x144, 0x0048 },
645*4882a593Smuzhiyun { 0x152, 0x2010 },
646*4882a593Smuzhiyun /* { 0x158, 0x1223 },*/
647*4882a593Smuzhiyun { 0x140, 0x4444 },
648*4882a593Smuzhiyun { 0x154, 0x2f3b },
649*4882a593Smuzhiyun { 0x158, 0xb203 },
650*4882a593Smuzhiyun { 0x157, 0x2029 },
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Start Workaround for OptimaEEE Rev.Z0 */
654*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun gm_phy_write(hw, port, 1, 0x4099);
657*4882a593Smuzhiyun gm_phy_write(hw, port, 3, 0x1120);
658*4882a593Smuzhiyun gm_phy_write(hw, port, 11, 0x113c);
659*4882a593Smuzhiyun gm_phy_write(hw, port, 14, 0x8100);
660*4882a593Smuzhiyun gm_phy_write(hw, port, 15, 0x112a);
661*4882a593Smuzhiyun gm_phy_write(hw, port, 17, 0x1008);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
664*4882a593Smuzhiyun gm_phy_write(hw, port, 1, 0x20b0);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
669*4882a593Smuzhiyun /* apply AFE settings */
670*4882a593Smuzhiyun gm_phy_write(hw, port, 17, eee_afe[i].val);
671*4882a593Smuzhiyun gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* End Workaround for OptimaEEE */
675*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* Enable 10Base-Te (EEE) */
678*4882a593Smuzhiyun if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
679*4882a593Smuzhiyun reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
680*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
681*4882a593Smuzhiyun reg | PHY_M_10B_TE_ENABLE);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* Enable phy interrupt on auto-negotiation complete (or link up) */
686*4882a593Smuzhiyun if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
687*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
688*4882a593Smuzhiyun else
689*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
693*4882a593Smuzhiyun static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
694*4882a593Smuzhiyun
sky2_phy_power_up(struct sky2_hw * hw,unsigned port)695*4882a593Smuzhiyun static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun u32 reg1;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
700*4882a593Smuzhiyun reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
701*4882a593Smuzhiyun reg1 &= ~phy_power[port];
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
704*4882a593Smuzhiyun reg1 |= coma_mode[port];
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
707*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
708*4882a593Smuzhiyun sky2_pci_read32(hw, PCI_DEV_REG1);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_FE)
711*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
712*4882a593Smuzhiyun else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
713*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
sky2_phy_power_down(struct sky2_hw * hw,unsigned port)716*4882a593Smuzhiyun static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun u32 reg1;
719*4882a593Smuzhiyun u16 ctrl;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* release GPHY Control reset */
722*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* release GMAC reset */
725*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (hw->flags & SKY2_HW_NEWER_PHY) {
728*4882a593Smuzhiyun /* select page 2 to access MAC control register */
729*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
732*4882a593Smuzhiyun /* allow GMII Power Down */
733*4882a593Smuzhiyun ctrl &= ~PHY_M_MAC_GMIF_PUP;
734*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* set page register back to 0 */
737*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* setup General Purpose Control Register */
741*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL,
742*4882a593Smuzhiyun GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
743*4882a593Smuzhiyun GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
744*4882a593Smuzhiyun GM_GPCR_AU_SPD_DIS);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (hw->chip_id != CHIP_ID_YUKON_EC) {
747*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
748*4882a593Smuzhiyun /* select page 2 to access MAC control register */
749*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
752*4882a593Smuzhiyun /* enable Power Down */
753*4882a593Smuzhiyun ctrl |= PHY_M_PC_POW_D_ENA;
754*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* set page register back to 0 */
757*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* set IEEE compatible Power Down Mode (dev. #4.99) */
761*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
765*4882a593Smuzhiyun reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
766*4882a593Smuzhiyun reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
767*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
768*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* configure IPG according to used link speed */
sky2_set_ipg(struct sky2_port * sky2)772*4882a593Smuzhiyun static void sky2_set_ipg(struct sky2_port *sky2)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun u16 reg;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
777*4882a593Smuzhiyun reg &= ~GM_SMOD_IPG_MSK;
778*4882a593Smuzhiyun if (sky2->speed > SPEED_100)
779*4882a593Smuzhiyun reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
780*4882a593Smuzhiyun else
781*4882a593Smuzhiyun reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
782*4882a593Smuzhiyun gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Enable Rx/Tx */
sky2_enable_rx_tx(struct sky2_port * sky2)786*4882a593Smuzhiyun static void sky2_enable_rx_tx(struct sky2_port *sky2)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
789*4882a593Smuzhiyun unsigned port = sky2->port;
790*4882a593Smuzhiyun u16 reg;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun reg = gma_read16(hw, port, GM_GP_CTRL);
793*4882a593Smuzhiyun reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
794*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, reg);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* Force a renegotiation */
sky2_phy_reinit(struct sky2_port * sky2)798*4882a593Smuzhiyun static void sky2_phy_reinit(struct sky2_port *sky2)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun spin_lock_bh(&sky2->phy_lock);
801*4882a593Smuzhiyun sky2_phy_init(sky2->hw, sky2->port);
802*4882a593Smuzhiyun sky2_enable_rx_tx(sky2);
803*4882a593Smuzhiyun spin_unlock_bh(&sky2->phy_lock);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* Put device in state to listen for Wake On Lan */
sky2_wol_init(struct sky2_port * sky2)807*4882a593Smuzhiyun static void sky2_wol_init(struct sky2_port *sky2)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
810*4882a593Smuzhiyun unsigned port = sky2->port;
811*4882a593Smuzhiyun enum flow_control save_mode;
812*4882a593Smuzhiyun u16 ctrl;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* Bring hardware out of reset */
815*4882a593Smuzhiyun sky2_write16(hw, B0_CTST, CS_RST_CLR);
816*4882a593Smuzhiyun sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
819*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* Force to 10/100
822*4882a593Smuzhiyun * sky2_reset will re-enable on resume
823*4882a593Smuzhiyun */
824*4882a593Smuzhiyun save_mode = sky2->flow_mode;
825*4882a593Smuzhiyun ctrl = sky2->advertising;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
828*4882a593Smuzhiyun sky2->flow_mode = FC_NONE;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun spin_lock_bh(&sky2->phy_lock);
831*4882a593Smuzhiyun sky2_phy_power_up(hw, port);
832*4882a593Smuzhiyun sky2_phy_init(hw, port);
833*4882a593Smuzhiyun spin_unlock_bh(&sky2->phy_lock);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun sky2->flow_mode = save_mode;
836*4882a593Smuzhiyun sky2->advertising = ctrl;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* Set GMAC to no flow control and auto update for speed/duplex */
839*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL,
840*4882a593Smuzhiyun GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
841*4882a593Smuzhiyun GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* Set WOL address */
844*4882a593Smuzhiyun memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
845*4882a593Smuzhiyun sky2->netdev->dev_addr, ETH_ALEN);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Turn on appropriate WOL control bits */
848*4882a593Smuzhiyun sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
849*4882a593Smuzhiyun ctrl = 0;
850*4882a593Smuzhiyun if (sky2->wol & WAKE_PHY)
851*4882a593Smuzhiyun ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
852*4882a593Smuzhiyun else
853*4882a593Smuzhiyun ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (sky2->wol & WAKE_MAGIC)
856*4882a593Smuzhiyun ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
857*4882a593Smuzhiyun else
858*4882a593Smuzhiyun ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
861*4882a593Smuzhiyun sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /* Disable PiG firmware */
864*4882a593Smuzhiyun sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
867*4882a593Smuzhiyun if (legacy_pme) {
868*4882a593Smuzhiyun u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
869*4882a593Smuzhiyun reg1 |= PCI_Y2_PME_LEGACY;
870*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* block receiver */
874*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
875*4882a593Smuzhiyun sky2_read32(hw, B0_CTST);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
sky2_set_tx_stfwd(struct sky2_hw * hw,unsigned port)878*4882a593Smuzhiyun static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
883*4882a593Smuzhiyun hw->chip_rev != CHIP_REV_YU_EX_A0) ||
884*4882a593Smuzhiyun hw->chip_id >= CHIP_ID_YUKON_FE_P) {
885*4882a593Smuzhiyun /* Yukon-Extreme B0 and further Extreme devices */
886*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
887*4882a593Smuzhiyun } else if (dev->mtu > ETH_DATA_LEN) {
888*4882a593Smuzhiyun /* set Tx GMAC FIFO Almost Empty Threshold */
889*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
890*4882a593Smuzhiyun (ECU_JUMBO_WM << 16) | ECU_AE_THR);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
893*4882a593Smuzhiyun } else
894*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
sky2_mac_init(struct sky2_hw * hw,unsigned port)897*4882a593Smuzhiyun static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
900*4882a593Smuzhiyun u16 reg;
901*4882a593Smuzhiyun u32 rx_reg;
902*4882a593Smuzhiyun int i;
903*4882a593Smuzhiyun const u8 *addr = hw->dev[port]->dev_addr;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
906*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_XL &&
911*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_XL_A0 &&
912*4882a593Smuzhiyun port == 1) {
913*4882a593Smuzhiyun /* WA DEV_472 -- looks like crossed wires on port 2 */
914*4882a593Smuzhiyun /* clear GMAC 1 Control reset */
915*4882a593Smuzhiyun sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
916*4882a593Smuzhiyun do {
917*4882a593Smuzhiyun sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
918*4882a593Smuzhiyun sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
919*4882a593Smuzhiyun } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
920*4882a593Smuzhiyun gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
921*4882a593Smuzhiyun gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* Enable Transmit FIFO Underrun */
927*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun spin_lock_bh(&sky2->phy_lock);
930*4882a593Smuzhiyun sky2_phy_power_up(hw, port);
931*4882a593Smuzhiyun sky2_phy_init(hw, port);
932*4882a593Smuzhiyun spin_unlock_bh(&sky2->phy_lock);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* MIB clear */
935*4882a593Smuzhiyun reg = gma_read16(hw, port, GM_PHY_ADDR);
936*4882a593Smuzhiyun gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
939*4882a593Smuzhiyun gma_read16(hw, port, i);
940*4882a593Smuzhiyun gma_write16(hw, port, GM_PHY_ADDR, reg);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* transmit control */
943*4882a593Smuzhiyun gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* receive control reg: unicast + multicast + no FCS */
946*4882a593Smuzhiyun gma_write16(hw, port, GM_RX_CTRL,
947*4882a593Smuzhiyun GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /* transmit flow control */
950*4882a593Smuzhiyun gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* transmit parameter */
953*4882a593Smuzhiyun gma_write16(hw, port, GM_TX_PARAM,
954*4882a593Smuzhiyun TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
955*4882a593Smuzhiyun TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
956*4882a593Smuzhiyun TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
957*4882a593Smuzhiyun TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* serial mode register */
960*4882a593Smuzhiyun reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
961*4882a593Smuzhiyun GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun if (hw->dev[port]->mtu > ETH_DATA_LEN)
964*4882a593Smuzhiyun reg |= GM_SMOD_JUMBO_ENA;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
967*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_EC_U_B1)
968*4882a593Smuzhiyun reg |= GM_NEW_FLOW_CTRL;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun gma_write16(hw, port, GM_SERIAL_MODE, reg);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* virtual address for data */
973*4882a593Smuzhiyun gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* physical address: used for pause frames */
976*4882a593Smuzhiyun gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /* ignore counter overflows */
979*4882a593Smuzhiyun gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
980*4882a593Smuzhiyun gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
981*4882a593Smuzhiyun gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /* Configure Rx MAC FIFO */
984*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
985*4882a593Smuzhiyun rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
986*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EX ||
987*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_FE_P)
988*4882a593Smuzhiyun rx_reg |= GMF_RX_OVER_ON;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_XL) {
993*4882a593Smuzhiyun /* Hardware errata - clear flush mask */
994*4882a593Smuzhiyun sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
995*4882a593Smuzhiyun } else {
996*4882a593Smuzhiyun /* Flush Rx MAC FIFO on any flow control or error */
997*4882a593Smuzhiyun sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
1001*4882a593Smuzhiyun reg = RX_GMF_FL_THR_DEF + 1;
1002*4882a593Smuzhiyun /* Another magic mystery workaround from sk98lin */
1003*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1004*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_FE2_A0)
1005*4882a593Smuzhiyun reg = 0x178;
1006*4882a593Smuzhiyun sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /* Configure Tx MAC FIFO */
1009*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1010*4882a593Smuzhiyun sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* On chips without ram buffer, pause is controlled by MAC level */
1013*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
1014*4882a593Smuzhiyun /* Pause threshold is scaled by 8 in bytes */
1015*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1016*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_FE2_A0)
1017*4882a593Smuzhiyun reg = 1568 / 8;
1018*4882a593Smuzhiyun else
1019*4882a593Smuzhiyun reg = 1024 / 8;
1020*4882a593Smuzhiyun sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1021*4882a593Smuzhiyun sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun sky2_set_tx_stfwd(hw, port);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1027*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1028*4882a593Smuzhiyun /* disable dynamic watermark */
1029*4882a593Smuzhiyun reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1030*4882a593Smuzhiyun reg &= ~TX_DYN_WM_ENA;
1031*4882a593Smuzhiyun sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /* Assign Ram Buffer allocation to queue */
sky2_ramset(struct sky2_hw * hw,u16 q,u32 start,u32 space)1036*4882a593Smuzhiyun static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun u32 end;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* convert from K bytes to qwords used for hw register */
1041*4882a593Smuzhiyun start *= 1024/8;
1042*4882a593Smuzhiyun space *= 1024/8;
1043*4882a593Smuzhiyun end = start + space - 1;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1046*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(q, RB_START), start);
1047*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(q, RB_END), end);
1048*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1049*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (q == Q_R1 || q == Q_R2) {
1052*4882a593Smuzhiyun u32 tp = space - space/4;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* On receive queue's set the thresholds
1055*4882a593Smuzhiyun * give receiver priority when > 3/4 full
1056*4882a593Smuzhiyun * send pause when down to 2K
1057*4882a593Smuzhiyun */
1058*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1059*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun tp = space - 8192/8;
1062*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1063*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
1064*4882a593Smuzhiyun } else {
1065*4882a593Smuzhiyun /* Enable store & forward on Tx queue's because
1066*4882a593Smuzhiyun * Tx FIFO is only 1K on Yukon
1067*4882a593Smuzhiyun */
1068*4882a593Smuzhiyun sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
1072*4882a593Smuzhiyun sky2_read8(hw, RB_ADDR(q, RB_CTRL));
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /* Setup Bus Memory Interface */
sky2_qset(struct sky2_hw * hw,u16 q)1076*4882a593Smuzhiyun static void sky2_qset(struct sky2_hw *hw, u16 q)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1079*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1080*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
1081*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* Setup prefetch unit registers. This is the interface between
1085*4882a593Smuzhiyun * hardware and driver list elements
1086*4882a593Smuzhiyun */
sky2_prefetch_init(struct sky2_hw * hw,u32 qaddr,dma_addr_t addr,u32 last)1087*4882a593Smuzhiyun static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1088*4882a593Smuzhiyun dma_addr_t addr, u32 last)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1091*4882a593Smuzhiyun sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1092*4882a593Smuzhiyun sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1093*4882a593Smuzhiyun sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1094*4882a593Smuzhiyun sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1095*4882a593Smuzhiyun sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
get_tx_le(struct sky2_port * sky2,u16 * slot)1100*4882a593Smuzhiyun static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun struct sky2_tx_le *le = sky2->tx_le + *slot;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun *slot = RING_NEXT(*slot, sky2->tx_ring_size);
1105*4882a593Smuzhiyun le->ctrl = 0;
1106*4882a593Smuzhiyun return le;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
tx_init(struct sky2_port * sky2)1109*4882a593Smuzhiyun static void tx_init(struct sky2_port *sky2)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun struct sky2_tx_le *le;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun sky2->tx_prod = sky2->tx_cons = 0;
1114*4882a593Smuzhiyun sky2->tx_tcpsum = 0;
1115*4882a593Smuzhiyun sky2->tx_last_mss = 0;
1116*4882a593Smuzhiyun netdev_reset_queue(sky2->netdev);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun le = get_tx_le(sky2, &sky2->tx_prod);
1119*4882a593Smuzhiyun le->addr = 0;
1120*4882a593Smuzhiyun le->opcode = OP_ADDR64 | HW_OWNER;
1121*4882a593Smuzhiyun sky2->tx_last_upper = 0;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /* Update chip's next pointer */
sky2_put_idx(struct sky2_hw * hw,unsigned q,u16 idx)1125*4882a593Smuzhiyun static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun /* Make sure write' to descriptors are complete before we tell hardware */
1128*4882a593Smuzhiyun wmb();
1129*4882a593Smuzhiyun sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun
sky2_next_rx(struct sky2_port * sky2)1133*4882a593Smuzhiyun static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1136*4882a593Smuzhiyun sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1137*4882a593Smuzhiyun le->ctrl = 0;
1138*4882a593Smuzhiyun return le;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
sky2_get_rx_threshold(struct sky2_port * sky2)1141*4882a593Smuzhiyun static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun unsigned size;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun /* Space needed for frame data + headers rounded up */
1146*4882a593Smuzhiyun size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* Stopping point for hardware truncation */
1149*4882a593Smuzhiyun return (size - 8) / sizeof(u32);
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
sky2_get_rx_data_size(struct sky2_port * sky2)1152*4882a593Smuzhiyun static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun struct rx_ring_info *re;
1155*4882a593Smuzhiyun unsigned size;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* Space needed for frame data + headers rounded up */
1158*4882a593Smuzhiyun size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun sky2->rx_nfrags = size >> PAGE_SHIFT;
1161*4882a593Smuzhiyun BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* Compute residue after pages */
1164*4882a593Smuzhiyun size -= sky2->rx_nfrags << PAGE_SHIFT;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* Optimize to handle small packets and headers */
1167*4882a593Smuzhiyun if (size < copybreak)
1168*4882a593Smuzhiyun size = copybreak;
1169*4882a593Smuzhiyun if (size < ETH_HLEN)
1170*4882a593Smuzhiyun size = ETH_HLEN;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun return size;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* Build description to hardware for one receive segment */
sky2_rx_add(struct sky2_port * sky2,u8 op,dma_addr_t map,unsigned len)1176*4882a593Smuzhiyun static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1177*4882a593Smuzhiyun dma_addr_t map, unsigned len)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun struct sky2_rx_le *le;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (sizeof(dma_addr_t) > sizeof(u32)) {
1182*4882a593Smuzhiyun le = sky2_next_rx(sky2);
1183*4882a593Smuzhiyun le->addr = cpu_to_le32(upper_32_bits(map));
1184*4882a593Smuzhiyun le->opcode = OP_ADDR64 | HW_OWNER;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun le = sky2_next_rx(sky2);
1188*4882a593Smuzhiyun le->addr = cpu_to_le32(lower_32_bits(map));
1189*4882a593Smuzhiyun le->length = cpu_to_le16(len);
1190*4882a593Smuzhiyun le->opcode = op | HW_OWNER;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* Build description to hardware for one possibly fragmented skb */
sky2_rx_submit(struct sky2_port * sky2,const struct rx_ring_info * re)1194*4882a593Smuzhiyun static void sky2_rx_submit(struct sky2_port *sky2,
1195*4882a593Smuzhiyun const struct rx_ring_info *re)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun int i;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1202*4882a593Smuzhiyun sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun
sky2_rx_map_skb(struct pci_dev * pdev,struct rx_ring_info * re,unsigned size)1206*4882a593Smuzhiyun static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1207*4882a593Smuzhiyun unsigned size)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun struct sk_buff *skb = re->skb;
1210*4882a593Smuzhiyun int i;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun re->data_addr = dma_map_single(&pdev->dev, skb->data, size,
1213*4882a593Smuzhiyun DMA_FROM_DEVICE);
1214*4882a593Smuzhiyun if (dma_mapping_error(&pdev->dev, re->data_addr))
1215*4882a593Smuzhiyun goto mapping_error;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun dma_unmap_len_set(re, data_size, size);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1220*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
1223*4882a593Smuzhiyun skb_frag_size(frag),
1224*4882a593Smuzhiyun DMA_FROM_DEVICE);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
1227*4882a593Smuzhiyun goto map_page_error;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun return 0;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun map_page_error:
1232*4882a593Smuzhiyun while (--i >= 0) {
1233*4882a593Smuzhiyun dma_unmap_page(&pdev->dev, re->frag_addr[i],
1234*4882a593Smuzhiyun skb_frag_size(&skb_shinfo(skb)->frags[i]),
1235*4882a593Smuzhiyun DMA_FROM_DEVICE);
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, re->data_addr,
1239*4882a593Smuzhiyun dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun mapping_error:
1242*4882a593Smuzhiyun if (net_ratelimit())
1243*4882a593Smuzhiyun dev_warn(&pdev->dev, "%s: rx mapping error\n",
1244*4882a593Smuzhiyun skb->dev->name);
1245*4882a593Smuzhiyun return -EIO;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
sky2_rx_unmap_skb(struct pci_dev * pdev,struct rx_ring_info * re)1248*4882a593Smuzhiyun static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun struct sk_buff *skb = re->skb;
1251*4882a593Smuzhiyun int i;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, re->data_addr,
1254*4882a593Smuzhiyun dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1257*4882a593Smuzhiyun dma_unmap_page(&pdev->dev, re->frag_addr[i],
1258*4882a593Smuzhiyun skb_frag_size(&skb_shinfo(skb)->frags[i]),
1259*4882a593Smuzhiyun DMA_FROM_DEVICE);
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* Tell chip where to start receive checksum.
1263*4882a593Smuzhiyun * Actually has two checksums, but set both same to avoid possible byte
1264*4882a593Smuzhiyun * order problems.
1265*4882a593Smuzhiyun */
rx_set_checksum(struct sky2_port * sky2)1266*4882a593Smuzhiyun static void rx_set_checksum(struct sky2_port *sky2)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun struct sky2_rx_le *le = sky2_next_rx(sky2);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1271*4882a593Smuzhiyun le->ctrl = 0;
1272*4882a593Smuzhiyun le->opcode = OP_TCPSTART | HW_OWNER;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun sky2_write32(sky2->hw,
1275*4882a593Smuzhiyun Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1276*4882a593Smuzhiyun (sky2->netdev->features & NETIF_F_RXCSUM)
1277*4882a593Smuzhiyun ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /* Enable/disable receive hash calculation (RSS) */
rx_set_rss(struct net_device * dev,netdev_features_t features)1281*4882a593Smuzhiyun static void rx_set_rss(struct net_device *dev, netdev_features_t features)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
1284*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1285*4882a593Smuzhiyun int i, nkeys = 4;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* Supports IPv6 and other modes */
1288*4882a593Smuzhiyun if (hw->flags & SKY2_HW_NEW_LE) {
1289*4882a593Smuzhiyun nkeys = 10;
1290*4882a593Smuzhiyun sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* Program RSS initial values */
1294*4882a593Smuzhiyun if (features & NETIF_F_RXHASH) {
1295*4882a593Smuzhiyun u32 rss_key[10];
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun netdev_rss_key_fill(rss_key, sizeof(rss_key));
1298*4882a593Smuzhiyun for (i = 0; i < nkeys; i++)
1299*4882a593Smuzhiyun sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1300*4882a593Smuzhiyun rss_key[i]);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /* Need to turn on (undocumented) flag to make hashing work */
1303*4882a593Smuzhiyun sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1304*4882a593Smuzhiyun RX_STFW_ENA);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1307*4882a593Smuzhiyun BMU_ENA_RX_RSS_HASH);
1308*4882a593Smuzhiyun } else
1309*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1310*4882a593Smuzhiyun BMU_DIS_RX_RSS_HASH);
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /*
1314*4882a593Smuzhiyun * The RX Stop command will not work for Yukon-2 if the BMU does not
1315*4882a593Smuzhiyun * reach the end of packet and since we can't make sure that we have
1316*4882a593Smuzhiyun * incoming data, we must reset the BMU while it is not doing a DMA
1317*4882a593Smuzhiyun * transfer. Since it is possible that the RX path is still active,
1318*4882a593Smuzhiyun * the RX RAM buffer will be stopped first, so any possible incoming
1319*4882a593Smuzhiyun * data will not trigger a DMA. After the RAM buffer is stopped, the
1320*4882a593Smuzhiyun * BMU is polled until any DMA in progress is ended and only then it
1321*4882a593Smuzhiyun * will be reset.
1322*4882a593Smuzhiyun */
sky2_rx_stop(struct sky2_port * sky2)1323*4882a593Smuzhiyun static void sky2_rx_stop(struct sky2_port *sky2)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1326*4882a593Smuzhiyun unsigned rxq = rxqaddr[sky2->port];
1327*4882a593Smuzhiyun int i;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /* disable the RAM Buffer receive queue */
1330*4882a593Smuzhiyun sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun for (i = 0; i < 0xffff; i++)
1333*4882a593Smuzhiyun if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1334*4882a593Smuzhiyun == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1335*4882a593Smuzhiyun goto stopped;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun netdev_warn(sky2->netdev, "receiver stop failed\n");
1338*4882a593Smuzhiyun stopped:
1339*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun /* reset the Rx prefetch unit */
1342*4882a593Smuzhiyun sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /* Clean out receive buffer area, assumes receiver hardware stopped */
sky2_rx_clean(struct sky2_port * sky2)1346*4882a593Smuzhiyun static void sky2_rx_clean(struct sky2_port *sky2)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun unsigned i;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun if (sky2->rx_le)
1351*4882a593Smuzhiyun memset(sky2->rx_le, 0, RX_LE_BYTES);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun for (i = 0; i < sky2->rx_pending; i++) {
1354*4882a593Smuzhiyun struct rx_ring_info *re = sky2->rx_ring + i;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun if (re->skb) {
1357*4882a593Smuzhiyun sky2_rx_unmap_skb(sky2->hw->pdev, re);
1358*4882a593Smuzhiyun kfree_skb(re->skb);
1359*4882a593Smuzhiyun re->skb = NULL;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun /* Basic MII support */
sky2_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)1365*4882a593Smuzhiyun static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun struct mii_ioctl_data *data = if_mii(ifr);
1368*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
1369*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1370*4882a593Smuzhiyun int err = -EOPNOTSUPP;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (!netif_running(dev))
1373*4882a593Smuzhiyun return -ENODEV; /* Phy still in reset */
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun switch (cmd) {
1376*4882a593Smuzhiyun case SIOCGMIIPHY:
1377*4882a593Smuzhiyun data->phy_id = PHY_ADDR_MARV;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun fallthrough;
1380*4882a593Smuzhiyun case SIOCGMIIREG: {
1381*4882a593Smuzhiyun u16 val = 0;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun spin_lock_bh(&sky2->phy_lock);
1384*4882a593Smuzhiyun err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1385*4882a593Smuzhiyun spin_unlock_bh(&sky2->phy_lock);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun data->val_out = val;
1388*4882a593Smuzhiyun break;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun case SIOCSMIIREG:
1392*4882a593Smuzhiyun spin_lock_bh(&sky2->phy_lock);
1393*4882a593Smuzhiyun err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1394*4882a593Smuzhiyun data->val_in);
1395*4882a593Smuzhiyun spin_unlock_bh(&sky2->phy_lock);
1396*4882a593Smuzhiyun break;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun return err;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
1402*4882a593Smuzhiyun
sky2_vlan_mode(struct net_device * dev,netdev_features_t features)1403*4882a593Smuzhiyun static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
1406*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1407*4882a593Smuzhiyun u16 port = sky2->port;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_RX)
1410*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1411*4882a593Smuzhiyun RX_VLAN_STRIP_ON);
1412*4882a593Smuzhiyun else
1413*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1414*4882a593Smuzhiyun RX_VLAN_STRIP_OFF);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_TX) {
1417*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1418*4882a593Smuzhiyun TX_VLAN_TAG_ON);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1421*4882a593Smuzhiyun } else {
1422*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1423*4882a593Smuzhiyun TX_VLAN_TAG_OFF);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun /* Can't do transmit offload of vlan without hw vlan */
1426*4882a593Smuzhiyun dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun /* Amount of required worst case padding in rx buffer */
sky2_rx_pad(const struct sky2_hw * hw)1431*4882a593Smuzhiyun static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun /*
1437*4882a593Smuzhiyun * Allocate an skb for receiving. If the MTU is large enough
1438*4882a593Smuzhiyun * make the skb non-linear with a fragment list of pages.
1439*4882a593Smuzhiyun */
sky2_rx_alloc(struct sky2_port * sky2,gfp_t gfp)1440*4882a593Smuzhiyun static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun struct sk_buff *skb;
1443*4882a593Smuzhiyun int i;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun skb = __netdev_alloc_skb(sky2->netdev,
1446*4882a593Smuzhiyun sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1447*4882a593Smuzhiyun gfp);
1448*4882a593Smuzhiyun if (!skb)
1449*4882a593Smuzhiyun goto nomem;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1452*4882a593Smuzhiyun unsigned char *start;
1453*4882a593Smuzhiyun /*
1454*4882a593Smuzhiyun * Workaround for a bug in FIFO that cause hang
1455*4882a593Smuzhiyun * if the FIFO if the receive buffer is not 64 byte aligned.
1456*4882a593Smuzhiyun * The buffer returned from netdev_alloc_skb is
1457*4882a593Smuzhiyun * aligned except if slab debugging is enabled.
1458*4882a593Smuzhiyun */
1459*4882a593Smuzhiyun start = PTR_ALIGN(skb->data, 8);
1460*4882a593Smuzhiyun skb_reserve(skb, start - skb->data);
1461*4882a593Smuzhiyun } else
1462*4882a593Smuzhiyun skb_reserve(skb, NET_IP_ALIGN);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun for (i = 0; i < sky2->rx_nfrags; i++) {
1465*4882a593Smuzhiyun struct page *page = alloc_page(gfp);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun if (!page)
1468*4882a593Smuzhiyun goto free_partial;
1469*4882a593Smuzhiyun skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun return skb;
1473*4882a593Smuzhiyun free_partial:
1474*4882a593Smuzhiyun kfree_skb(skb);
1475*4882a593Smuzhiyun nomem:
1476*4882a593Smuzhiyun return NULL;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
sky2_rx_update(struct sky2_port * sky2,unsigned rxq)1479*4882a593Smuzhiyun static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun
sky2_alloc_rx_skbs(struct sky2_port * sky2)1484*4882a593Smuzhiyun static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1485*4882a593Smuzhiyun {
1486*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1487*4882a593Smuzhiyun unsigned i;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /* Fill Rx ring */
1492*4882a593Smuzhiyun for (i = 0; i < sky2->rx_pending; i++) {
1493*4882a593Smuzhiyun struct rx_ring_info *re = sky2->rx_ring + i;
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
1496*4882a593Smuzhiyun if (!re->skb)
1497*4882a593Smuzhiyun return -ENOMEM;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1500*4882a593Smuzhiyun dev_kfree_skb(re->skb);
1501*4882a593Smuzhiyun re->skb = NULL;
1502*4882a593Smuzhiyun return -ENOMEM;
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun return 0;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /*
1509*4882a593Smuzhiyun * Setup receiver buffer pool.
1510*4882a593Smuzhiyun * Normal case this ends up creating one list element for skb
1511*4882a593Smuzhiyun * in the receive ring. Worst case if using large MTU and each
1512*4882a593Smuzhiyun * allocation falls on a different 64 bit region, that results
1513*4882a593Smuzhiyun * in 6 list elements per ring entry.
1514*4882a593Smuzhiyun * One element is used for checksum enable/disable, and one
1515*4882a593Smuzhiyun * extra to avoid wrap.
1516*4882a593Smuzhiyun */
sky2_rx_start(struct sky2_port * sky2)1517*4882a593Smuzhiyun static void sky2_rx_start(struct sky2_port *sky2)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1520*4882a593Smuzhiyun struct rx_ring_info *re;
1521*4882a593Smuzhiyun unsigned rxq = rxqaddr[sky2->port];
1522*4882a593Smuzhiyun unsigned i, thresh;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun sky2->rx_put = sky2->rx_next = 0;
1525*4882a593Smuzhiyun sky2_qset(hw, rxq);
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* On PCI express lowering the watermark gives better performance */
1528*4882a593Smuzhiyun if (pci_is_pcie(hw->pdev))
1529*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun /* These chips have no ram buffer?
1532*4882a593Smuzhiyun * MAC Rx RAM Read is controlled by hardware */
1533*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1534*4882a593Smuzhiyun hw->chip_rev > CHIP_REV_YU_EC_U_A0)
1535*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_NEW_LE))
1540*4882a593Smuzhiyun rx_set_checksum(sky2);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_RSS_BROKEN))
1543*4882a593Smuzhiyun rx_set_rss(sky2->netdev, sky2->netdev->features);
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun /* submit Rx ring */
1546*4882a593Smuzhiyun for (i = 0; i < sky2->rx_pending; i++) {
1547*4882a593Smuzhiyun re = sky2->rx_ring + i;
1548*4882a593Smuzhiyun sky2_rx_submit(sky2, re);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun /*
1552*4882a593Smuzhiyun * The receiver hangs if it receives frames larger than the
1553*4882a593Smuzhiyun * packet buffer. As a workaround, truncate oversize frames, but
1554*4882a593Smuzhiyun * the register is limited to 9 bits, so if you do frames > 2052
1555*4882a593Smuzhiyun * you better get the MTU right!
1556*4882a593Smuzhiyun */
1557*4882a593Smuzhiyun thresh = sky2_get_rx_threshold(sky2);
1558*4882a593Smuzhiyun if (thresh > 0x1ff)
1559*4882a593Smuzhiyun sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1560*4882a593Smuzhiyun else {
1561*4882a593Smuzhiyun sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1562*4882a593Smuzhiyun sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /* Tell chip about available buffers */
1566*4882a593Smuzhiyun sky2_rx_update(sky2, rxq);
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EX ||
1569*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_SUPR) {
1570*4882a593Smuzhiyun /*
1571*4882a593Smuzhiyun * Disable flushing of non ASF packets;
1572*4882a593Smuzhiyun * must be done after initializing the BMUs;
1573*4882a593Smuzhiyun * drivers without ASF support should do this too, otherwise
1574*4882a593Smuzhiyun * it may happen that they cannot run on ASF devices;
1575*4882a593Smuzhiyun * remember that the MAC FIFO isn't reset during initialization.
1576*4882a593Smuzhiyun */
1577*4882a593Smuzhiyun sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1581*4882a593Smuzhiyun /* Enable RX Home Address & Routing Header checksum fix */
1582*4882a593Smuzhiyun sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1583*4882a593Smuzhiyun RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun /* Enable TX Home Address & Routing Header checksum fix */
1586*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1587*4882a593Smuzhiyun TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
sky2_alloc_buffers(struct sky2_port * sky2)1591*4882a593Smuzhiyun static int sky2_alloc_buffers(struct sky2_port *sky2)
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /* must be power of 2 */
1596*4882a593Smuzhiyun sky2->tx_le = dma_alloc_coherent(&hw->pdev->dev,
1597*4882a593Smuzhiyun sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1598*4882a593Smuzhiyun &sky2->tx_le_map, GFP_KERNEL);
1599*4882a593Smuzhiyun if (!sky2->tx_le)
1600*4882a593Smuzhiyun goto nomem;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1603*4882a593Smuzhiyun GFP_KERNEL);
1604*4882a593Smuzhiyun if (!sky2->tx_ring)
1605*4882a593Smuzhiyun goto nomem;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun sky2->rx_le = dma_alloc_coherent(&hw->pdev->dev, RX_LE_BYTES,
1608*4882a593Smuzhiyun &sky2->rx_le_map, GFP_KERNEL);
1609*4882a593Smuzhiyun if (!sky2->rx_le)
1610*4882a593Smuzhiyun goto nomem;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1613*4882a593Smuzhiyun GFP_KERNEL);
1614*4882a593Smuzhiyun if (!sky2->rx_ring)
1615*4882a593Smuzhiyun goto nomem;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun return sky2_alloc_rx_skbs(sky2);
1618*4882a593Smuzhiyun nomem:
1619*4882a593Smuzhiyun return -ENOMEM;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
sky2_free_buffers(struct sky2_port * sky2)1622*4882a593Smuzhiyun static void sky2_free_buffers(struct sky2_port *sky2)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun sky2_rx_clean(sky2);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun if (sky2->rx_le) {
1629*4882a593Smuzhiyun dma_free_coherent(&hw->pdev->dev, RX_LE_BYTES, sky2->rx_le,
1630*4882a593Smuzhiyun sky2->rx_le_map);
1631*4882a593Smuzhiyun sky2->rx_le = NULL;
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun if (sky2->tx_le) {
1634*4882a593Smuzhiyun dma_free_coherent(&hw->pdev->dev,
1635*4882a593Smuzhiyun sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1636*4882a593Smuzhiyun sky2->tx_le, sky2->tx_le_map);
1637*4882a593Smuzhiyun sky2->tx_le = NULL;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun kfree(sky2->tx_ring);
1640*4882a593Smuzhiyun kfree(sky2->rx_ring);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun sky2->tx_ring = NULL;
1643*4882a593Smuzhiyun sky2->rx_ring = NULL;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
sky2_hw_up(struct sky2_port * sky2)1646*4882a593Smuzhiyun static void sky2_hw_up(struct sky2_port *sky2)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1649*4882a593Smuzhiyun unsigned port = sky2->port;
1650*4882a593Smuzhiyun u32 ramsize;
1651*4882a593Smuzhiyun int cap;
1652*4882a593Smuzhiyun struct net_device *otherdev = hw->dev[sky2->port^1];
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun tx_init(sky2);
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun /*
1657*4882a593Smuzhiyun * On dual port PCI-X card, there is an problem where status
1658*4882a593Smuzhiyun * can be received out of order due to split transactions
1659*4882a593Smuzhiyun */
1660*4882a593Smuzhiyun if (otherdev && netif_running(otherdev) &&
1661*4882a593Smuzhiyun (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1662*4882a593Smuzhiyun u16 cmd;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1665*4882a593Smuzhiyun cmd &= ~PCI_X_CMD_MAX_SPLIT;
1666*4882a593Smuzhiyun sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun sky2_mac_init(hw, port);
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun /* Register is number of 4K blocks on internal RAM buffer. */
1672*4882a593Smuzhiyun ramsize = sky2_read8(hw, B2_E_0) * 4;
1673*4882a593Smuzhiyun if (ramsize > 0) {
1674*4882a593Smuzhiyun u32 rxspace;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1677*4882a593Smuzhiyun if (ramsize < 16)
1678*4882a593Smuzhiyun rxspace = ramsize / 2;
1679*4882a593Smuzhiyun else
1680*4882a593Smuzhiyun rxspace = 8 + (2*(ramsize - 16))/3;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1683*4882a593Smuzhiyun sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun /* Make sure SyncQ is disabled */
1686*4882a593Smuzhiyun sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1687*4882a593Smuzhiyun RB_RST_SET);
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun sky2_qset(hw, txqaddr[port]);
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1693*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1694*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun /* Set almost empty threshold */
1697*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1698*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1699*4882a593Smuzhiyun sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1702*4882a593Smuzhiyun sky2->tx_ring_size - 1);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1705*4882a593Smuzhiyun netdev_update_features(sky2->netdev);
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun sky2_rx_start(sky2);
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun /* Setup device IRQ and enable napi to process */
sky2_setup_irq(struct sky2_hw * hw,const char * name)1711*4882a593Smuzhiyun static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun struct pci_dev *pdev = hw->pdev;
1714*4882a593Smuzhiyun int err;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun err = request_irq(pdev->irq, sky2_intr,
1717*4882a593Smuzhiyun (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1718*4882a593Smuzhiyun name, hw);
1719*4882a593Smuzhiyun if (err)
1720*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1721*4882a593Smuzhiyun else {
1722*4882a593Smuzhiyun hw->flags |= SKY2_HW_IRQ_SETUP;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun napi_enable(&hw->napi);
1725*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1726*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun return err;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun /* Bring up network interface. */
sky2_open(struct net_device * dev)1734*4882a593Smuzhiyun static int sky2_open(struct net_device *dev)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
1737*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1738*4882a593Smuzhiyun unsigned port = sky2->port;
1739*4882a593Smuzhiyun u32 imask;
1740*4882a593Smuzhiyun int err;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun netif_carrier_off(dev);
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun err = sky2_alloc_buffers(sky2);
1745*4882a593Smuzhiyun if (err)
1746*4882a593Smuzhiyun goto err_out;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun /* With single port, IRQ is setup when device is brought up */
1749*4882a593Smuzhiyun if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1750*4882a593Smuzhiyun goto err_out;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun sky2_hw_up(sky2);
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun /* Enable interrupts from phy/mac for port */
1755*4882a593Smuzhiyun imask = sky2_read32(hw, B0_IMSK);
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1758*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_PRM ||
1759*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_OP_2)
1760*4882a593Smuzhiyun imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun imask |= portirq_msk[port];
1763*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, imask);
1764*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun netif_info(sky2, ifup, dev, "enabling interface\n");
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun return 0;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun err_out:
1771*4882a593Smuzhiyun sky2_free_buffers(sky2);
1772*4882a593Smuzhiyun return err;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /* Modular subtraction in ring */
tx_inuse(const struct sky2_port * sky2)1776*4882a593Smuzhiyun static inline int tx_inuse(const struct sky2_port *sky2)
1777*4882a593Smuzhiyun {
1778*4882a593Smuzhiyun return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun /* Number of list elements available for next tx */
tx_avail(const struct sky2_port * sky2)1782*4882a593Smuzhiyun static inline int tx_avail(const struct sky2_port *sky2)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun return sky2->tx_pending - tx_inuse(sky2);
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* Estimate of number of transmit list elements required */
tx_le_req(const struct sk_buff * skb)1788*4882a593Smuzhiyun static unsigned tx_le_req(const struct sk_buff *skb)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun unsigned count;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun count = (skb_shinfo(skb)->nr_frags + 1)
1793*4882a593Smuzhiyun * (sizeof(dma_addr_t) / sizeof(u32));
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun if (skb_is_gso(skb))
1796*4882a593Smuzhiyun ++count;
1797*4882a593Smuzhiyun else if (sizeof(dma_addr_t) == sizeof(u32))
1798*4882a593Smuzhiyun ++count; /* possible vlan */
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL)
1801*4882a593Smuzhiyun ++count;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun return count;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun
sky2_tx_unmap(struct pci_dev * pdev,struct tx_ring_info * re)1806*4882a593Smuzhiyun static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun if (re->flags & TX_MAP_SINGLE)
1809*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, dma_unmap_addr(re, mapaddr),
1810*4882a593Smuzhiyun dma_unmap_len(re, maplen), DMA_TO_DEVICE);
1811*4882a593Smuzhiyun else if (re->flags & TX_MAP_PAGE)
1812*4882a593Smuzhiyun dma_unmap_page(&pdev->dev, dma_unmap_addr(re, mapaddr),
1813*4882a593Smuzhiyun dma_unmap_len(re, maplen), DMA_TO_DEVICE);
1814*4882a593Smuzhiyun re->flags = 0;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun /*
1818*4882a593Smuzhiyun * Put one packet in ring for transmit.
1819*4882a593Smuzhiyun * A single packet can generate multiple list elements, and
1820*4882a593Smuzhiyun * the number of ring elements will probably be less than the number
1821*4882a593Smuzhiyun * of list elements used.
1822*4882a593Smuzhiyun */
sky2_xmit_frame(struct sk_buff * skb,struct net_device * dev)1823*4882a593Smuzhiyun static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1824*4882a593Smuzhiyun struct net_device *dev)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
1827*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
1828*4882a593Smuzhiyun struct sky2_tx_le *le = NULL;
1829*4882a593Smuzhiyun struct tx_ring_info *re;
1830*4882a593Smuzhiyun unsigned i, len;
1831*4882a593Smuzhiyun dma_addr_t mapping;
1832*4882a593Smuzhiyun u32 upper;
1833*4882a593Smuzhiyun u16 slot;
1834*4882a593Smuzhiyun u16 mss;
1835*4882a593Smuzhiyun u8 ctrl;
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1838*4882a593Smuzhiyun return NETDEV_TX_BUSY;
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun len = skb_headlen(skb);
1841*4882a593Smuzhiyun mapping = dma_map_single(&hw->pdev->dev, skb->data, len,
1842*4882a593Smuzhiyun DMA_TO_DEVICE);
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun if (dma_mapping_error(&hw->pdev->dev, mapping))
1845*4882a593Smuzhiyun goto mapping_error;
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun slot = sky2->tx_prod;
1848*4882a593Smuzhiyun netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1849*4882a593Smuzhiyun "tx queued, slot %u, len %d\n", slot, skb->len);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun /* Send high bits if needed */
1852*4882a593Smuzhiyun upper = upper_32_bits(mapping);
1853*4882a593Smuzhiyun if (upper != sky2->tx_last_upper) {
1854*4882a593Smuzhiyun le = get_tx_le(sky2, &slot);
1855*4882a593Smuzhiyun le->addr = cpu_to_le32(upper);
1856*4882a593Smuzhiyun sky2->tx_last_upper = upper;
1857*4882a593Smuzhiyun le->opcode = OP_ADDR64 | HW_OWNER;
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun /* Check for TCP Segmentation Offload */
1861*4882a593Smuzhiyun mss = skb_shinfo(skb)->gso_size;
1862*4882a593Smuzhiyun if (mss != 0) {
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_NEW_LE))
1865*4882a593Smuzhiyun mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun if (mss != sky2->tx_last_mss) {
1868*4882a593Smuzhiyun le = get_tx_le(sky2, &slot);
1869*4882a593Smuzhiyun le->addr = cpu_to_le32(mss);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun if (hw->flags & SKY2_HW_NEW_LE)
1872*4882a593Smuzhiyun le->opcode = OP_MSS | HW_OWNER;
1873*4882a593Smuzhiyun else
1874*4882a593Smuzhiyun le->opcode = OP_LRGLEN | HW_OWNER;
1875*4882a593Smuzhiyun sky2->tx_last_mss = mss;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun ctrl = 0;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1882*4882a593Smuzhiyun if (skb_vlan_tag_present(skb)) {
1883*4882a593Smuzhiyun if (!le) {
1884*4882a593Smuzhiyun le = get_tx_le(sky2, &slot);
1885*4882a593Smuzhiyun le->addr = 0;
1886*4882a593Smuzhiyun le->opcode = OP_VLAN|HW_OWNER;
1887*4882a593Smuzhiyun } else
1888*4882a593Smuzhiyun le->opcode |= OP_VLAN;
1889*4882a593Smuzhiyun le->length = cpu_to_be16(skb_vlan_tag_get(skb));
1890*4882a593Smuzhiyun ctrl |= INS_VLAN;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun /* Handle TCP checksum offload */
1894*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL) {
1895*4882a593Smuzhiyun /* On Yukon EX (some versions) encoding change. */
1896*4882a593Smuzhiyun if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1897*4882a593Smuzhiyun ctrl |= CALSUM; /* auto checksum */
1898*4882a593Smuzhiyun else {
1899*4882a593Smuzhiyun const unsigned offset = skb_transport_offset(skb);
1900*4882a593Smuzhiyun u32 tcpsum;
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun tcpsum = offset << 16; /* sum start */
1903*4882a593Smuzhiyun tcpsum |= offset + skb->csum_offset; /* sum write */
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1906*4882a593Smuzhiyun if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1907*4882a593Smuzhiyun ctrl |= UDPTCP;
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun if (tcpsum != sky2->tx_tcpsum) {
1910*4882a593Smuzhiyun sky2->tx_tcpsum = tcpsum;
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun le = get_tx_le(sky2, &slot);
1913*4882a593Smuzhiyun le->addr = cpu_to_le32(tcpsum);
1914*4882a593Smuzhiyun le->length = 0; /* initial checksum value */
1915*4882a593Smuzhiyun le->ctrl = 1; /* one packet */
1916*4882a593Smuzhiyun le->opcode = OP_TCPLISW | HW_OWNER;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun re = sky2->tx_ring + slot;
1922*4882a593Smuzhiyun re->flags = TX_MAP_SINGLE;
1923*4882a593Smuzhiyun dma_unmap_addr_set(re, mapaddr, mapping);
1924*4882a593Smuzhiyun dma_unmap_len_set(re, maplen, len);
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun le = get_tx_le(sky2, &slot);
1927*4882a593Smuzhiyun le->addr = cpu_to_le32(lower_32_bits(mapping));
1928*4882a593Smuzhiyun le->length = cpu_to_le16(len);
1929*4882a593Smuzhiyun le->ctrl = ctrl;
1930*4882a593Smuzhiyun le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1934*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
1937*4882a593Smuzhiyun skb_frag_size(frag), DMA_TO_DEVICE);
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun if (dma_mapping_error(&hw->pdev->dev, mapping))
1940*4882a593Smuzhiyun goto mapping_unwind;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun upper = upper_32_bits(mapping);
1943*4882a593Smuzhiyun if (upper != sky2->tx_last_upper) {
1944*4882a593Smuzhiyun le = get_tx_le(sky2, &slot);
1945*4882a593Smuzhiyun le->addr = cpu_to_le32(upper);
1946*4882a593Smuzhiyun sky2->tx_last_upper = upper;
1947*4882a593Smuzhiyun le->opcode = OP_ADDR64 | HW_OWNER;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun re = sky2->tx_ring + slot;
1951*4882a593Smuzhiyun re->flags = TX_MAP_PAGE;
1952*4882a593Smuzhiyun dma_unmap_addr_set(re, mapaddr, mapping);
1953*4882a593Smuzhiyun dma_unmap_len_set(re, maplen, skb_frag_size(frag));
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun le = get_tx_le(sky2, &slot);
1956*4882a593Smuzhiyun le->addr = cpu_to_le32(lower_32_bits(mapping));
1957*4882a593Smuzhiyun le->length = cpu_to_le16(skb_frag_size(frag));
1958*4882a593Smuzhiyun le->ctrl = ctrl;
1959*4882a593Smuzhiyun le->opcode = OP_BUFFER | HW_OWNER;
1960*4882a593Smuzhiyun }
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun re->skb = skb;
1963*4882a593Smuzhiyun le->ctrl |= EOP;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun sky2->tx_prod = slot;
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1968*4882a593Smuzhiyun netif_stop_queue(dev);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun netdev_sent_queue(dev, skb->len);
1971*4882a593Smuzhiyun sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun return NETDEV_TX_OK;
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun mapping_unwind:
1976*4882a593Smuzhiyun for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1977*4882a593Smuzhiyun re = sky2->tx_ring + i;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun sky2_tx_unmap(hw->pdev, re);
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun mapping_error:
1983*4882a593Smuzhiyun if (net_ratelimit())
1984*4882a593Smuzhiyun dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1985*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1986*4882a593Smuzhiyun return NETDEV_TX_OK;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun /*
1990*4882a593Smuzhiyun * Free ring elements from starting at tx_cons until "done"
1991*4882a593Smuzhiyun *
1992*4882a593Smuzhiyun * NB:
1993*4882a593Smuzhiyun * 1. The hardware will tell us about partial completion of multi-part
1994*4882a593Smuzhiyun * buffers so make sure not to free skb to early.
1995*4882a593Smuzhiyun * 2. This may run in parallel start_xmit because the it only
1996*4882a593Smuzhiyun * looks at the tail of the queue of FIFO (tx_cons), not
1997*4882a593Smuzhiyun * the head (tx_prod)
1998*4882a593Smuzhiyun */
sky2_tx_complete(struct sky2_port * sky2,u16 done)1999*4882a593Smuzhiyun static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
2000*4882a593Smuzhiyun {
2001*4882a593Smuzhiyun struct net_device *dev = sky2->netdev;
2002*4882a593Smuzhiyun u16 idx;
2003*4882a593Smuzhiyun unsigned int bytes_compl = 0, pkts_compl = 0;
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun BUG_ON(done >= sky2->tx_ring_size);
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun for (idx = sky2->tx_cons; idx != done;
2008*4882a593Smuzhiyun idx = RING_NEXT(idx, sky2->tx_ring_size)) {
2009*4882a593Smuzhiyun struct tx_ring_info *re = sky2->tx_ring + idx;
2010*4882a593Smuzhiyun struct sk_buff *skb = re->skb;
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun sky2_tx_unmap(sky2->hw->pdev, re);
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun if (skb) {
2015*4882a593Smuzhiyun netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2016*4882a593Smuzhiyun "tx done %u\n", idx);
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun pkts_compl++;
2019*4882a593Smuzhiyun bytes_compl += skb->len;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun re->skb = NULL;
2022*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun sky2->tx_cons = idx;
2029*4882a593Smuzhiyun smp_mb();
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun netdev_completed_queue(dev, pkts_compl, bytes_compl);
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun u64_stats_update_begin(&sky2->tx_stats.syncp);
2034*4882a593Smuzhiyun sky2->tx_stats.packets += pkts_compl;
2035*4882a593Smuzhiyun sky2->tx_stats.bytes += bytes_compl;
2036*4882a593Smuzhiyun u64_stats_update_end(&sky2->tx_stats.syncp);
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun
sky2_tx_reset(struct sky2_hw * hw,unsigned port)2039*4882a593Smuzhiyun static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
2040*4882a593Smuzhiyun {
2041*4882a593Smuzhiyun /* Disable Force Sync bit and Enable Alloc bit */
2042*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, TXA_CTRL),
2043*4882a593Smuzhiyun TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2046*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2047*4882a593Smuzhiyun sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun /* Reset the PCI FIFO of the async Tx queue */
2050*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2051*4882a593Smuzhiyun BMU_RST_SET | BMU_FIFO_RST);
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun /* Reset the Tx prefetch units */
2054*4882a593Smuzhiyun sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2055*4882a593Smuzhiyun PREF_UNIT_RST_SET);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2058*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun sky2_read32(hw, B0_CTST);
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun
sky2_hw_down(struct sky2_port * sky2)2063*4882a593Smuzhiyun static void sky2_hw_down(struct sky2_port *sky2)
2064*4882a593Smuzhiyun {
2065*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
2066*4882a593Smuzhiyun unsigned port = sky2->port;
2067*4882a593Smuzhiyun u16 ctrl;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun /* Force flow control off */
2070*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun /* Stop transmitter */
2073*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2074*4882a593Smuzhiyun sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2077*4882a593Smuzhiyun RB_RST_SET | RB_DIS_OP_MD);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun ctrl = gma_read16(hw, port, GM_GP_CTRL);
2080*4882a593Smuzhiyun ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
2081*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, ctrl);
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /* Workaround shared GMAC reset */
2086*4882a593Smuzhiyun if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2087*4882a593Smuzhiyun port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
2088*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun /* Force any delayed status interrupt and NAPI */
2093*4882a593Smuzhiyun sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2094*4882a593Smuzhiyun sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2095*4882a593Smuzhiyun sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2096*4882a593Smuzhiyun sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun sky2_rx_stop(sky2);
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun spin_lock_bh(&sky2->phy_lock);
2101*4882a593Smuzhiyun sky2_phy_power_down(hw, port);
2102*4882a593Smuzhiyun spin_unlock_bh(&sky2->phy_lock);
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun sky2_tx_reset(hw, port);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun /* Free any pending frames stuck in HW queue */
2107*4882a593Smuzhiyun sky2_tx_complete(sky2, sky2->tx_prod);
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun /* Network shutdown */
sky2_close(struct net_device * dev)2111*4882a593Smuzhiyun static int sky2_close(struct net_device *dev)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2114*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun /* Never really got started! */
2117*4882a593Smuzhiyun if (!sky2->tx_le)
2118*4882a593Smuzhiyun return 0;
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun netif_info(sky2, ifdown, dev, "disabling interface\n");
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun if (hw->ports == 1) {
2123*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, 0);
2124*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun napi_disable(&hw->napi);
2127*4882a593Smuzhiyun free_irq(hw->pdev->irq, hw);
2128*4882a593Smuzhiyun hw->flags &= ~SKY2_HW_IRQ_SETUP;
2129*4882a593Smuzhiyun } else {
2130*4882a593Smuzhiyun u32 imask;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun /* Disable port IRQ */
2133*4882a593Smuzhiyun imask = sky2_read32(hw, B0_IMSK);
2134*4882a593Smuzhiyun imask &= ~portirq_msk[sky2->port];
2135*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, imask);
2136*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun synchronize_irq(hw->pdev->irq);
2139*4882a593Smuzhiyun napi_synchronize(&hw->napi);
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun sky2_hw_down(sky2);
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun sky2_free_buffers(sky2);
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun return 0;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun
sky2_phy_speed(const struct sky2_hw * hw,u16 aux)2149*4882a593Smuzhiyun static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun if (hw->flags & SKY2_HW_FIBRE_PHY)
2152*4882a593Smuzhiyun return SPEED_1000;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_GIGABIT)) {
2155*4882a593Smuzhiyun if (aux & PHY_M_PS_SPEED_100)
2156*4882a593Smuzhiyun return SPEED_100;
2157*4882a593Smuzhiyun else
2158*4882a593Smuzhiyun return SPEED_10;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun switch (aux & PHY_M_PS_SPEED_MSK) {
2162*4882a593Smuzhiyun case PHY_M_PS_SPEED_1000:
2163*4882a593Smuzhiyun return SPEED_1000;
2164*4882a593Smuzhiyun case PHY_M_PS_SPEED_100:
2165*4882a593Smuzhiyun return SPEED_100;
2166*4882a593Smuzhiyun default:
2167*4882a593Smuzhiyun return SPEED_10;
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun
sky2_link_up(struct sky2_port * sky2)2171*4882a593Smuzhiyun static void sky2_link_up(struct sky2_port *sky2)
2172*4882a593Smuzhiyun {
2173*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
2174*4882a593Smuzhiyun unsigned port = sky2->port;
2175*4882a593Smuzhiyun static const char *fc_name[] = {
2176*4882a593Smuzhiyun [FC_NONE] = "none",
2177*4882a593Smuzhiyun [FC_TX] = "tx",
2178*4882a593Smuzhiyun [FC_RX] = "rx",
2179*4882a593Smuzhiyun [FC_BOTH] = "both",
2180*4882a593Smuzhiyun };
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun sky2_set_ipg(sky2);
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun sky2_enable_rx_tx(sky2);
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun netif_carrier_on(sky2->netdev);
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun mod_timer(&hw->watchdog_timer, jiffies + 1);
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun /* Turn on link LED */
2193*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2194*4882a593Smuzhiyun LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun netif_info(sky2, link, sky2->netdev,
2197*4882a593Smuzhiyun "Link is up at %d Mbps, %s duplex, flow control %s\n",
2198*4882a593Smuzhiyun sky2->speed,
2199*4882a593Smuzhiyun sky2->duplex == DUPLEX_FULL ? "full" : "half",
2200*4882a593Smuzhiyun fc_name[sky2->flow_status]);
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun
sky2_link_down(struct sky2_port * sky2)2203*4882a593Smuzhiyun static void sky2_link_down(struct sky2_port *sky2)
2204*4882a593Smuzhiyun {
2205*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
2206*4882a593Smuzhiyun unsigned port = sky2->port;
2207*4882a593Smuzhiyun u16 reg;
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun reg = gma_read16(hw, port, GM_GP_CTRL);
2212*4882a593Smuzhiyun reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2213*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, reg);
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun netif_carrier_off(sky2->netdev);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun /* Turn off link LED */
2218*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun netif_info(sky2, link, sky2->netdev, "Link is down\n");
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun sky2_phy_init(hw, port);
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun
sky2_flow(int rx,int tx)2225*4882a593Smuzhiyun static enum flow_control sky2_flow(int rx, int tx)
2226*4882a593Smuzhiyun {
2227*4882a593Smuzhiyun if (rx)
2228*4882a593Smuzhiyun return tx ? FC_BOTH : FC_RX;
2229*4882a593Smuzhiyun else
2230*4882a593Smuzhiyun return tx ? FC_TX : FC_NONE;
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun
sky2_autoneg_done(struct sky2_port * sky2,u16 aux)2233*4882a593Smuzhiyun static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2234*4882a593Smuzhiyun {
2235*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
2236*4882a593Smuzhiyun unsigned port = sky2->port;
2237*4882a593Smuzhiyun u16 advert, lpa;
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2240*4882a593Smuzhiyun lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
2241*4882a593Smuzhiyun if (lpa & PHY_M_AN_RF) {
2242*4882a593Smuzhiyun netdev_err(sky2->netdev, "remote fault\n");
2243*4882a593Smuzhiyun return -1;
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun if (!(aux & PHY_M_PS_SPDUP_RES)) {
2247*4882a593Smuzhiyun netdev_err(sky2->netdev, "speed/duplex mismatch\n");
2248*4882a593Smuzhiyun return -1;
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun sky2->speed = sky2_phy_speed(hw, aux);
2252*4882a593Smuzhiyun sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun /* Since the pause result bits seem to in different positions on
2255*4882a593Smuzhiyun * different chips. look at registers.
2256*4882a593Smuzhiyun */
2257*4882a593Smuzhiyun if (hw->flags & SKY2_HW_FIBRE_PHY) {
2258*4882a593Smuzhiyun /* Shift for bits in fiber PHY */
2259*4882a593Smuzhiyun advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2260*4882a593Smuzhiyun lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun if (advert & ADVERTISE_1000XPAUSE)
2263*4882a593Smuzhiyun advert |= ADVERTISE_PAUSE_CAP;
2264*4882a593Smuzhiyun if (advert & ADVERTISE_1000XPSE_ASYM)
2265*4882a593Smuzhiyun advert |= ADVERTISE_PAUSE_ASYM;
2266*4882a593Smuzhiyun if (lpa & LPA_1000XPAUSE)
2267*4882a593Smuzhiyun lpa |= LPA_PAUSE_CAP;
2268*4882a593Smuzhiyun if (lpa & LPA_1000XPAUSE_ASYM)
2269*4882a593Smuzhiyun lpa |= LPA_PAUSE_ASYM;
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun sky2->flow_status = FC_NONE;
2273*4882a593Smuzhiyun if (advert & ADVERTISE_PAUSE_CAP) {
2274*4882a593Smuzhiyun if (lpa & LPA_PAUSE_CAP)
2275*4882a593Smuzhiyun sky2->flow_status = FC_BOTH;
2276*4882a593Smuzhiyun else if (advert & ADVERTISE_PAUSE_ASYM)
2277*4882a593Smuzhiyun sky2->flow_status = FC_RX;
2278*4882a593Smuzhiyun } else if (advert & ADVERTISE_PAUSE_ASYM) {
2279*4882a593Smuzhiyun if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2280*4882a593Smuzhiyun sky2->flow_status = FC_TX;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2284*4882a593Smuzhiyun !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2285*4882a593Smuzhiyun sky2->flow_status = FC_NONE;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun if (sky2->flow_status & FC_TX)
2288*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2289*4882a593Smuzhiyun else
2290*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun return 0;
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun /* Interrupt from PHY */
sky2_phy_intr(struct sky2_hw * hw,unsigned port)2296*4882a593Smuzhiyun static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2297*4882a593Smuzhiyun {
2298*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
2299*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2300*4882a593Smuzhiyun u16 istatus, phystat;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun if (!netif_running(dev))
2303*4882a593Smuzhiyun return;
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun spin_lock(&sky2->phy_lock);
2306*4882a593Smuzhiyun istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2307*4882a593Smuzhiyun phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2310*4882a593Smuzhiyun istatus, phystat);
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun if (istatus & PHY_M_IS_AN_COMPL) {
2313*4882a593Smuzhiyun if (sky2_autoneg_done(sky2, phystat) == 0 &&
2314*4882a593Smuzhiyun !netif_carrier_ok(dev))
2315*4882a593Smuzhiyun sky2_link_up(sky2);
2316*4882a593Smuzhiyun goto out;
2317*4882a593Smuzhiyun }
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun if (istatus & PHY_M_IS_LSP_CHANGE)
2320*4882a593Smuzhiyun sky2->speed = sky2_phy_speed(hw, phystat);
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun if (istatus & PHY_M_IS_DUP_CHANGE)
2323*4882a593Smuzhiyun sky2->duplex =
2324*4882a593Smuzhiyun (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun if (istatus & PHY_M_IS_LST_CHANGE) {
2327*4882a593Smuzhiyun if (phystat & PHY_M_PS_LINK_UP)
2328*4882a593Smuzhiyun sky2_link_up(sky2);
2329*4882a593Smuzhiyun else
2330*4882a593Smuzhiyun sky2_link_down(sky2);
2331*4882a593Smuzhiyun }
2332*4882a593Smuzhiyun out:
2333*4882a593Smuzhiyun spin_unlock(&sky2->phy_lock);
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun /* Special quick link interrupt (Yukon-2 Optima only) */
sky2_qlink_intr(struct sky2_hw * hw)2337*4882a593Smuzhiyun static void sky2_qlink_intr(struct sky2_hw *hw)
2338*4882a593Smuzhiyun {
2339*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2340*4882a593Smuzhiyun u32 imask;
2341*4882a593Smuzhiyun u16 phy;
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun /* disable irq */
2344*4882a593Smuzhiyun imask = sky2_read32(hw, B0_IMSK);
2345*4882a593Smuzhiyun imask &= ~Y2_IS_PHY_QLNK;
2346*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, imask);
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun /* reset PHY Link Detect */
2349*4882a593Smuzhiyun phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2350*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2351*4882a593Smuzhiyun sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2352*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun sky2_link_up(sky2);
2355*4882a593Smuzhiyun }
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun /* Transmit timeout is only called if we are running, carrier is up
2358*4882a593Smuzhiyun * and tx queue is full (stopped).
2359*4882a593Smuzhiyun */
sky2_tx_timeout(struct net_device * dev,unsigned int txqueue)2360*4882a593Smuzhiyun static void sky2_tx_timeout(struct net_device *dev, unsigned int txqueue)
2361*4882a593Smuzhiyun {
2362*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2363*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun netif_err(sky2, timer, dev, "tx timeout\n");
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2368*4882a593Smuzhiyun sky2->tx_cons, sky2->tx_prod,
2369*4882a593Smuzhiyun sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2370*4882a593Smuzhiyun sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun /* can't restart safely under softirq */
2373*4882a593Smuzhiyun schedule_work(&hw->restart_work);
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
sky2_change_mtu(struct net_device * dev,int new_mtu)2376*4882a593Smuzhiyun static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2379*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
2380*4882a593Smuzhiyun unsigned port = sky2->port;
2381*4882a593Smuzhiyun int err;
2382*4882a593Smuzhiyun u16 ctl, mode;
2383*4882a593Smuzhiyun u32 imask;
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun if (!netif_running(dev)) {
2386*4882a593Smuzhiyun dev->mtu = new_mtu;
2387*4882a593Smuzhiyun netdev_update_features(dev);
2388*4882a593Smuzhiyun return 0;
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun imask = sky2_read32(hw, B0_IMSK);
2392*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, 0);
2393*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun netif_trans_update(dev); /* prevent tx timeout */
2396*4882a593Smuzhiyun napi_disable(&hw->napi);
2397*4882a593Smuzhiyun netif_tx_disable(dev);
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun synchronize_irq(hw->pdev->irq);
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2402*4882a593Smuzhiyun sky2_set_tx_stfwd(hw, port);
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun ctl = gma_read16(hw, port, GM_GP_CTRL);
2405*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2406*4882a593Smuzhiyun sky2_rx_stop(sky2);
2407*4882a593Smuzhiyun sky2_rx_clean(sky2);
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun dev->mtu = new_mtu;
2410*4882a593Smuzhiyun netdev_update_features(dev);
2411*4882a593Smuzhiyun
2412*4882a593Smuzhiyun mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2413*4882a593Smuzhiyun if (sky2->speed > SPEED_100)
2414*4882a593Smuzhiyun mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2415*4882a593Smuzhiyun else
2416*4882a593Smuzhiyun mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun if (dev->mtu > ETH_DATA_LEN)
2419*4882a593Smuzhiyun mode |= GM_SMOD_JUMBO_ENA;
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun gma_write16(hw, port, GM_SERIAL_MODE, mode);
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun err = sky2_alloc_rx_skbs(sky2);
2426*4882a593Smuzhiyun if (!err)
2427*4882a593Smuzhiyun sky2_rx_start(sky2);
2428*4882a593Smuzhiyun else
2429*4882a593Smuzhiyun sky2_rx_clean(sky2);
2430*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, imask);
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun sky2_read32(hw, B0_Y2_SP_LISR);
2433*4882a593Smuzhiyun napi_enable(&hw->napi);
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun if (err)
2436*4882a593Smuzhiyun dev_close(dev);
2437*4882a593Smuzhiyun else {
2438*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, ctl);
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun netif_wake_queue(dev);
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun return err;
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
needs_copy(const struct rx_ring_info * re,unsigned length)2446*4882a593Smuzhiyun static inline bool needs_copy(const struct rx_ring_info *re,
2447*4882a593Smuzhiyun unsigned length)
2448*4882a593Smuzhiyun {
2449*4882a593Smuzhiyun #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2450*4882a593Smuzhiyun /* Some architectures need the IP header to be aligned */
2451*4882a593Smuzhiyun if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2452*4882a593Smuzhiyun return true;
2453*4882a593Smuzhiyun #endif
2454*4882a593Smuzhiyun return length < copybreak;
2455*4882a593Smuzhiyun }
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun /* For small just reuse existing skb for next receive */
receive_copy(struct sky2_port * sky2,const struct rx_ring_info * re,unsigned length)2458*4882a593Smuzhiyun static struct sk_buff *receive_copy(struct sky2_port *sky2,
2459*4882a593Smuzhiyun const struct rx_ring_info *re,
2460*4882a593Smuzhiyun unsigned length)
2461*4882a593Smuzhiyun {
2462*4882a593Smuzhiyun struct sk_buff *skb;
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2465*4882a593Smuzhiyun if (likely(skb)) {
2466*4882a593Smuzhiyun dma_sync_single_for_cpu(&sky2->hw->pdev->dev, re->data_addr,
2467*4882a593Smuzhiyun length, DMA_FROM_DEVICE);
2468*4882a593Smuzhiyun skb_copy_from_linear_data(re->skb, skb->data, length);
2469*4882a593Smuzhiyun skb->ip_summed = re->skb->ip_summed;
2470*4882a593Smuzhiyun skb->csum = re->skb->csum;
2471*4882a593Smuzhiyun skb_copy_hash(skb, re->skb);
2472*4882a593Smuzhiyun __vlan_hwaccel_copy_tag(skb, re->skb);
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun dma_sync_single_for_device(&sky2->hw->pdev->dev,
2475*4882a593Smuzhiyun re->data_addr, length,
2476*4882a593Smuzhiyun DMA_FROM_DEVICE);
2477*4882a593Smuzhiyun __vlan_hwaccel_clear_tag(re->skb);
2478*4882a593Smuzhiyun skb_clear_hash(re->skb);
2479*4882a593Smuzhiyun re->skb->ip_summed = CHECKSUM_NONE;
2480*4882a593Smuzhiyun skb_put(skb, length);
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun return skb;
2483*4882a593Smuzhiyun }
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun /* Adjust length of skb with fragments to match received data */
skb_put_frags(struct sk_buff * skb,unsigned int hdr_space,unsigned int length)2486*4882a593Smuzhiyun static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2487*4882a593Smuzhiyun unsigned int length)
2488*4882a593Smuzhiyun {
2489*4882a593Smuzhiyun int i, num_frags;
2490*4882a593Smuzhiyun unsigned int size;
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun /* put header into skb */
2493*4882a593Smuzhiyun size = min(length, hdr_space);
2494*4882a593Smuzhiyun skb->tail += size;
2495*4882a593Smuzhiyun skb->len += size;
2496*4882a593Smuzhiyun length -= size;
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun num_frags = skb_shinfo(skb)->nr_frags;
2499*4882a593Smuzhiyun for (i = 0; i < num_frags; i++) {
2500*4882a593Smuzhiyun skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun if (length == 0) {
2503*4882a593Smuzhiyun /* don't need this page */
2504*4882a593Smuzhiyun __skb_frag_unref(frag);
2505*4882a593Smuzhiyun --skb_shinfo(skb)->nr_frags;
2506*4882a593Smuzhiyun } else {
2507*4882a593Smuzhiyun size = min(length, (unsigned) PAGE_SIZE);
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun skb_frag_size_set(frag, size);
2510*4882a593Smuzhiyun skb->data_len += size;
2511*4882a593Smuzhiyun skb->truesize += PAGE_SIZE;
2512*4882a593Smuzhiyun skb->len += size;
2513*4882a593Smuzhiyun length -= size;
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun }
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun /* Normal packet - take skb from ring element and put in a new one */
receive_new(struct sky2_port * sky2,struct rx_ring_info * re,unsigned int length)2519*4882a593Smuzhiyun static struct sk_buff *receive_new(struct sky2_port *sky2,
2520*4882a593Smuzhiyun struct rx_ring_info *re,
2521*4882a593Smuzhiyun unsigned int length)
2522*4882a593Smuzhiyun {
2523*4882a593Smuzhiyun struct sk_buff *skb;
2524*4882a593Smuzhiyun struct rx_ring_info nre;
2525*4882a593Smuzhiyun unsigned hdr_space = sky2->rx_data_size;
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
2528*4882a593Smuzhiyun if (unlikely(!nre.skb))
2529*4882a593Smuzhiyun goto nobuf;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2532*4882a593Smuzhiyun goto nomap;
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun skb = re->skb;
2535*4882a593Smuzhiyun sky2_rx_unmap_skb(sky2->hw->pdev, re);
2536*4882a593Smuzhiyun prefetch(skb->data);
2537*4882a593Smuzhiyun *re = nre;
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun if (skb_shinfo(skb)->nr_frags)
2540*4882a593Smuzhiyun skb_put_frags(skb, hdr_space, length);
2541*4882a593Smuzhiyun else
2542*4882a593Smuzhiyun skb_put(skb, length);
2543*4882a593Smuzhiyun return skb;
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun nomap:
2546*4882a593Smuzhiyun dev_kfree_skb(nre.skb);
2547*4882a593Smuzhiyun nobuf:
2548*4882a593Smuzhiyun return NULL;
2549*4882a593Smuzhiyun }
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun /*
2552*4882a593Smuzhiyun * Receive one packet.
2553*4882a593Smuzhiyun * For larger packets, get new buffer.
2554*4882a593Smuzhiyun */
sky2_receive(struct net_device * dev,u16 length,u32 status)2555*4882a593Smuzhiyun static struct sk_buff *sky2_receive(struct net_device *dev,
2556*4882a593Smuzhiyun u16 length, u32 status)
2557*4882a593Smuzhiyun {
2558*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2559*4882a593Smuzhiyun struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2560*4882a593Smuzhiyun struct sk_buff *skb = NULL;
2561*4882a593Smuzhiyun u16 count = (status & GMR_FS_LEN) >> 16;
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2564*4882a593Smuzhiyun "rx slot %u status 0x%x len %d\n",
2565*4882a593Smuzhiyun sky2->rx_next, status, length);
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2568*4882a593Smuzhiyun prefetch(sky2->rx_ring + sky2->rx_next);
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun if (skb_vlan_tag_present(re->skb))
2571*4882a593Smuzhiyun count -= VLAN_HLEN; /* Account for vlan tag */
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun /* This chip has hardware problems that generates bogus status.
2574*4882a593Smuzhiyun * So do only marginal checking and expect higher level protocols
2575*4882a593Smuzhiyun * to handle crap frames.
2576*4882a593Smuzhiyun */
2577*4882a593Smuzhiyun if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2578*4882a593Smuzhiyun sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2579*4882a593Smuzhiyun length != count)
2580*4882a593Smuzhiyun goto okay;
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun if (status & GMR_FS_ANY_ERR)
2583*4882a593Smuzhiyun goto error;
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun if (!(status & GMR_FS_RX_OK))
2586*4882a593Smuzhiyun goto resubmit;
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun /* if length reported by DMA does not match PHY, packet was truncated */
2589*4882a593Smuzhiyun if (length != count)
2590*4882a593Smuzhiyun goto error;
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun okay:
2593*4882a593Smuzhiyun if (needs_copy(re, length))
2594*4882a593Smuzhiyun skb = receive_copy(sky2, re, length);
2595*4882a593Smuzhiyun else
2596*4882a593Smuzhiyun skb = receive_new(sky2, re, length);
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun dev->stats.rx_dropped += (skb == NULL);
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun resubmit:
2601*4882a593Smuzhiyun sky2_rx_submit(sky2, re);
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun return skb;
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun error:
2606*4882a593Smuzhiyun ++dev->stats.rx_errors;
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun if (net_ratelimit())
2609*4882a593Smuzhiyun netif_info(sky2, rx_err, dev,
2610*4882a593Smuzhiyun "rx error, status 0x%x length %d\n", status, length);
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun goto resubmit;
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun /* Transmit complete */
sky2_tx_done(struct net_device * dev,u16 last)2616*4882a593Smuzhiyun static inline void sky2_tx_done(struct net_device *dev, u16 last)
2617*4882a593Smuzhiyun {
2618*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun if (netif_running(dev)) {
2621*4882a593Smuzhiyun sky2_tx_complete(sky2, last);
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun /* Wake unless it's detached, and called e.g. from sky2_close() */
2624*4882a593Smuzhiyun if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2625*4882a593Smuzhiyun netif_wake_queue(dev);
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun
sky2_skb_rx(const struct sky2_port * sky2,struct sk_buff * skb)2629*4882a593Smuzhiyun static inline void sky2_skb_rx(const struct sky2_port *sky2,
2630*4882a593Smuzhiyun struct sk_buff *skb)
2631*4882a593Smuzhiyun {
2632*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_NONE)
2633*4882a593Smuzhiyun netif_receive_skb(skb);
2634*4882a593Smuzhiyun else
2635*4882a593Smuzhiyun napi_gro_receive(&sky2->hw->napi, skb);
2636*4882a593Smuzhiyun }
2637*4882a593Smuzhiyun
sky2_rx_done(struct sky2_hw * hw,unsigned port,unsigned packets,unsigned bytes)2638*4882a593Smuzhiyun static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2639*4882a593Smuzhiyun unsigned packets, unsigned bytes)
2640*4882a593Smuzhiyun {
2641*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
2642*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun if (packets == 0)
2645*4882a593Smuzhiyun return;
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun u64_stats_update_begin(&sky2->rx_stats.syncp);
2648*4882a593Smuzhiyun sky2->rx_stats.packets += packets;
2649*4882a593Smuzhiyun sky2->rx_stats.bytes += bytes;
2650*4882a593Smuzhiyun u64_stats_update_end(&sky2->rx_stats.syncp);
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun sky2->last_rx = jiffies;
2653*4882a593Smuzhiyun sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun
sky2_rx_checksum(struct sky2_port * sky2,u32 status)2656*4882a593Smuzhiyun static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2657*4882a593Smuzhiyun {
2658*4882a593Smuzhiyun /* If this happens then driver assuming wrong format for chip type */
2659*4882a593Smuzhiyun BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun /* Both checksum counters are programmed to start at
2662*4882a593Smuzhiyun * the same offset, so unless there is a problem they
2663*4882a593Smuzhiyun * should match. This failure is an early indication that
2664*4882a593Smuzhiyun * hardware receive checksumming won't work.
2665*4882a593Smuzhiyun */
2666*4882a593Smuzhiyun if (likely((u16)(status >> 16) == (u16)status)) {
2667*4882a593Smuzhiyun struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2668*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_COMPLETE;
2669*4882a593Smuzhiyun skb->csum = le16_to_cpu(status);
2670*4882a593Smuzhiyun } else {
2671*4882a593Smuzhiyun dev_notice(&sky2->hw->pdev->dev,
2672*4882a593Smuzhiyun "%s: receive checksum problem (status = %#x)\n",
2673*4882a593Smuzhiyun sky2->netdev->name, status);
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun /* Disable checksum offload
2676*4882a593Smuzhiyun * It will be reenabled on next ndo_set_features, but if it's
2677*4882a593Smuzhiyun * really broken, will get disabled again
2678*4882a593Smuzhiyun */
2679*4882a593Smuzhiyun sky2->netdev->features &= ~NETIF_F_RXCSUM;
2680*4882a593Smuzhiyun sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2681*4882a593Smuzhiyun BMU_DIS_RX_CHKSUM);
2682*4882a593Smuzhiyun }
2683*4882a593Smuzhiyun }
2684*4882a593Smuzhiyun
sky2_rx_tag(struct sky2_port * sky2,u16 length)2685*4882a593Smuzhiyun static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2686*4882a593Smuzhiyun {
2687*4882a593Smuzhiyun struct sk_buff *skb;
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun skb = sky2->rx_ring[sky2->rx_next].skb;
2690*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
2691*4882a593Smuzhiyun }
2692*4882a593Smuzhiyun
sky2_rx_hash(struct sky2_port * sky2,u32 status)2693*4882a593Smuzhiyun static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2694*4882a593Smuzhiyun {
2695*4882a593Smuzhiyun struct sk_buff *skb;
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun skb = sky2->rx_ring[sky2->rx_next].skb;
2698*4882a593Smuzhiyun skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun /* Process status response ring */
sky2_status_intr(struct sky2_hw * hw,int to_do,u16 idx)2702*4882a593Smuzhiyun static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2703*4882a593Smuzhiyun {
2704*4882a593Smuzhiyun int work_done = 0;
2705*4882a593Smuzhiyun unsigned int total_bytes[2] = { 0 };
2706*4882a593Smuzhiyun unsigned int total_packets[2] = { 0 };
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun if (to_do <= 0)
2709*4882a593Smuzhiyun return work_done;
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun rmb();
2712*4882a593Smuzhiyun do {
2713*4882a593Smuzhiyun struct sky2_port *sky2;
2714*4882a593Smuzhiyun struct sky2_status_le *le = hw->st_le + hw->st_idx;
2715*4882a593Smuzhiyun unsigned port;
2716*4882a593Smuzhiyun struct net_device *dev;
2717*4882a593Smuzhiyun struct sk_buff *skb;
2718*4882a593Smuzhiyun u32 status;
2719*4882a593Smuzhiyun u16 length;
2720*4882a593Smuzhiyun u8 opcode = le->opcode;
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun if (!(opcode & HW_OWNER))
2723*4882a593Smuzhiyun break;
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun port = le->css & CSS_LINK_BIT;
2728*4882a593Smuzhiyun dev = hw->dev[port];
2729*4882a593Smuzhiyun sky2 = netdev_priv(dev);
2730*4882a593Smuzhiyun length = le16_to_cpu(le->length);
2731*4882a593Smuzhiyun status = le32_to_cpu(le->status);
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun le->opcode = 0;
2734*4882a593Smuzhiyun switch (opcode & ~HW_OWNER) {
2735*4882a593Smuzhiyun case OP_RXSTAT:
2736*4882a593Smuzhiyun total_packets[port]++;
2737*4882a593Smuzhiyun total_bytes[port] += length;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun skb = sky2_receive(dev, length, status);
2740*4882a593Smuzhiyun if (!skb)
2741*4882a593Smuzhiyun break;
2742*4882a593Smuzhiyun
2743*4882a593Smuzhiyun /* This chip reports checksum status differently */
2744*4882a593Smuzhiyun if (hw->flags & SKY2_HW_NEW_LE) {
2745*4882a593Smuzhiyun if ((dev->features & NETIF_F_RXCSUM) &&
2746*4882a593Smuzhiyun (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2747*4882a593Smuzhiyun (le->css & CSS_TCPUDPCSOK))
2748*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
2749*4882a593Smuzhiyun else
2750*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_NONE;
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
2754*4882a593Smuzhiyun sky2_skb_rx(sky2, skb);
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun /* Stop after net poll weight */
2757*4882a593Smuzhiyun if (++work_done >= to_do)
2758*4882a593Smuzhiyun goto exit_loop;
2759*4882a593Smuzhiyun break;
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun case OP_RXVLAN:
2762*4882a593Smuzhiyun sky2_rx_tag(sky2, length);
2763*4882a593Smuzhiyun break;
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun case OP_RXCHKSVLAN:
2766*4882a593Smuzhiyun sky2_rx_tag(sky2, length);
2767*4882a593Smuzhiyun fallthrough;
2768*4882a593Smuzhiyun case OP_RXCHKS:
2769*4882a593Smuzhiyun if (likely(dev->features & NETIF_F_RXCSUM))
2770*4882a593Smuzhiyun sky2_rx_checksum(sky2, status);
2771*4882a593Smuzhiyun break;
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun case OP_RSS_HASH:
2774*4882a593Smuzhiyun sky2_rx_hash(sky2, status);
2775*4882a593Smuzhiyun break;
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun case OP_TXINDEXLE:
2778*4882a593Smuzhiyun /* TX index reports status for both ports */
2779*4882a593Smuzhiyun sky2_tx_done(hw->dev[0], status & 0xfff);
2780*4882a593Smuzhiyun if (hw->dev[1])
2781*4882a593Smuzhiyun sky2_tx_done(hw->dev[1],
2782*4882a593Smuzhiyun ((status >> 24) & 0xff)
2783*4882a593Smuzhiyun | (u16)(length & 0xf) << 8);
2784*4882a593Smuzhiyun break;
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun default:
2787*4882a593Smuzhiyun if (net_ratelimit())
2788*4882a593Smuzhiyun pr_warn("unknown status opcode 0x%x\n", opcode);
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun } while (hw->st_idx != idx);
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun /* Fully processed status ring so clear irq */
2793*4882a593Smuzhiyun sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun exit_loop:
2796*4882a593Smuzhiyun sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2797*4882a593Smuzhiyun sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun return work_done;
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun
sky2_hw_error(struct sky2_hw * hw,unsigned port,u32 status)2802*4882a593Smuzhiyun static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2803*4882a593Smuzhiyun {
2804*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun if (net_ratelimit())
2807*4882a593Smuzhiyun netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun if (status & Y2_IS_PAR_RD1) {
2810*4882a593Smuzhiyun if (net_ratelimit())
2811*4882a593Smuzhiyun netdev_err(dev, "ram data read parity error\n");
2812*4882a593Smuzhiyun /* Clear IRQ */
2813*4882a593Smuzhiyun sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun if (status & Y2_IS_PAR_WR1) {
2817*4882a593Smuzhiyun if (net_ratelimit())
2818*4882a593Smuzhiyun netdev_err(dev, "ram data write parity error\n");
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun if (status & Y2_IS_PAR_MAC1) {
2824*4882a593Smuzhiyun if (net_ratelimit())
2825*4882a593Smuzhiyun netdev_err(dev, "MAC parity error\n");
2826*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun if (status & Y2_IS_PAR_RX1) {
2830*4882a593Smuzhiyun if (net_ratelimit())
2831*4882a593Smuzhiyun netdev_err(dev, "RX parity error\n");
2832*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun
2835*4882a593Smuzhiyun if (status & Y2_IS_TCP_TXA1) {
2836*4882a593Smuzhiyun if (net_ratelimit())
2837*4882a593Smuzhiyun netdev_err(dev, "TCP segmentation error\n");
2838*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun }
2841*4882a593Smuzhiyun
sky2_hw_intr(struct sky2_hw * hw)2842*4882a593Smuzhiyun static void sky2_hw_intr(struct sky2_hw *hw)
2843*4882a593Smuzhiyun {
2844*4882a593Smuzhiyun struct pci_dev *pdev = hw->pdev;
2845*4882a593Smuzhiyun u32 status = sky2_read32(hw, B0_HWE_ISRC);
2846*4882a593Smuzhiyun u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun status &= hwmsk;
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun if (status & Y2_IS_TIST_OV)
2851*4882a593Smuzhiyun sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2854*4882a593Smuzhiyun u16 pci_err;
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2857*4882a593Smuzhiyun pci_err = sky2_pci_read16(hw, PCI_STATUS);
2858*4882a593Smuzhiyun if (net_ratelimit())
2859*4882a593Smuzhiyun dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2860*4882a593Smuzhiyun pci_err);
2861*4882a593Smuzhiyun
2862*4882a593Smuzhiyun sky2_pci_write16(hw, PCI_STATUS,
2863*4882a593Smuzhiyun pci_err | PCI_STATUS_ERROR_BITS);
2864*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2865*4882a593Smuzhiyun }
2866*4882a593Smuzhiyun
2867*4882a593Smuzhiyun if (status & Y2_IS_PCI_EXP) {
2868*4882a593Smuzhiyun /* PCI-Express uncorrectable Error occurred */
2869*4882a593Smuzhiyun u32 err;
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2872*4882a593Smuzhiyun err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2873*4882a593Smuzhiyun sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2874*4882a593Smuzhiyun 0xfffffffful);
2875*4882a593Smuzhiyun if (net_ratelimit())
2876*4882a593Smuzhiyun dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2877*4882a593Smuzhiyun
2878*4882a593Smuzhiyun sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2879*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun if (status & Y2_HWE_L1_MASK)
2883*4882a593Smuzhiyun sky2_hw_error(hw, 0, status);
2884*4882a593Smuzhiyun status >>= 8;
2885*4882a593Smuzhiyun if (status & Y2_HWE_L1_MASK)
2886*4882a593Smuzhiyun sky2_hw_error(hw, 1, status);
2887*4882a593Smuzhiyun }
2888*4882a593Smuzhiyun
sky2_mac_intr(struct sky2_hw * hw,unsigned port)2889*4882a593Smuzhiyun static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2890*4882a593Smuzhiyun {
2891*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
2892*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2893*4882a593Smuzhiyun u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2896*4882a593Smuzhiyun
2897*4882a593Smuzhiyun if (status & GM_IS_RX_CO_OV)
2898*4882a593Smuzhiyun gma_read16(hw, port, GM_RX_IRQ_SRC);
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun if (status & GM_IS_TX_CO_OV)
2901*4882a593Smuzhiyun gma_read16(hw, port, GM_TX_IRQ_SRC);
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun if (status & GM_IS_RX_FF_OR) {
2904*4882a593Smuzhiyun ++dev->stats.rx_fifo_errors;
2905*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun if (status & GM_IS_TX_FF_UR) {
2909*4882a593Smuzhiyun ++dev->stats.tx_fifo_errors;
2910*4882a593Smuzhiyun sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun }
2913*4882a593Smuzhiyun
2914*4882a593Smuzhiyun /* This should never happen it is a bug. */
sky2_le_error(struct sky2_hw * hw,unsigned port,u16 q)2915*4882a593Smuzhiyun static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2916*4882a593Smuzhiyun {
2917*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
2918*4882a593Smuzhiyun u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2921*4882a593Smuzhiyun dev->name, (unsigned) q, (unsigned) idx,
2922*4882a593Smuzhiyun (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2923*4882a593Smuzhiyun
2924*4882a593Smuzhiyun sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2925*4882a593Smuzhiyun }
2926*4882a593Smuzhiyun
sky2_rx_hung(struct net_device * dev)2927*4882a593Smuzhiyun static int sky2_rx_hung(struct net_device *dev)
2928*4882a593Smuzhiyun {
2929*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
2930*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
2931*4882a593Smuzhiyun unsigned port = sky2->port;
2932*4882a593Smuzhiyun unsigned rxq = rxqaddr[port];
2933*4882a593Smuzhiyun u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2934*4882a593Smuzhiyun u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2935*4882a593Smuzhiyun u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2936*4882a593Smuzhiyun u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun /* If idle and MAC or PCI is stuck */
2939*4882a593Smuzhiyun if (sky2->check.last == sky2->last_rx &&
2940*4882a593Smuzhiyun ((mac_rp == sky2->check.mac_rp &&
2941*4882a593Smuzhiyun mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2942*4882a593Smuzhiyun /* Check if the PCI RX hang */
2943*4882a593Smuzhiyun (fifo_rp == sky2->check.fifo_rp &&
2944*4882a593Smuzhiyun fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2945*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, dev,
2946*4882a593Smuzhiyun "hung mac %d:%d fifo %d (%d:%d)\n",
2947*4882a593Smuzhiyun mac_lev, mac_rp, fifo_lev,
2948*4882a593Smuzhiyun fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2949*4882a593Smuzhiyun return 1;
2950*4882a593Smuzhiyun } else {
2951*4882a593Smuzhiyun sky2->check.last = sky2->last_rx;
2952*4882a593Smuzhiyun sky2->check.mac_rp = mac_rp;
2953*4882a593Smuzhiyun sky2->check.mac_lev = mac_lev;
2954*4882a593Smuzhiyun sky2->check.fifo_rp = fifo_rp;
2955*4882a593Smuzhiyun sky2->check.fifo_lev = fifo_lev;
2956*4882a593Smuzhiyun return 0;
2957*4882a593Smuzhiyun }
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun
sky2_watchdog(struct timer_list * t)2960*4882a593Smuzhiyun static void sky2_watchdog(struct timer_list *t)
2961*4882a593Smuzhiyun {
2962*4882a593Smuzhiyun struct sky2_hw *hw = from_timer(hw, t, watchdog_timer);
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun /* Check for lost IRQ once a second */
2965*4882a593Smuzhiyun if (sky2_read32(hw, B0_ISRC)) {
2966*4882a593Smuzhiyun napi_schedule(&hw->napi);
2967*4882a593Smuzhiyun } else {
2968*4882a593Smuzhiyun int i, active = 0;
2969*4882a593Smuzhiyun
2970*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
2971*4882a593Smuzhiyun struct net_device *dev = hw->dev[i];
2972*4882a593Smuzhiyun if (!netif_running(dev))
2973*4882a593Smuzhiyun continue;
2974*4882a593Smuzhiyun ++active;
2975*4882a593Smuzhiyun
2976*4882a593Smuzhiyun /* For chips with Rx FIFO, check if stuck */
2977*4882a593Smuzhiyun if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
2978*4882a593Smuzhiyun sky2_rx_hung(dev)) {
2979*4882a593Smuzhiyun netdev_info(dev, "receiver hang detected\n");
2980*4882a593Smuzhiyun schedule_work(&hw->restart_work);
2981*4882a593Smuzhiyun return;
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun }
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun if (active == 0)
2986*4882a593Smuzhiyun return;
2987*4882a593Smuzhiyun }
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2990*4882a593Smuzhiyun }
2991*4882a593Smuzhiyun
2992*4882a593Smuzhiyun /* Hardware/software error handling */
sky2_err_intr(struct sky2_hw * hw,u32 status)2993*4882a593Smuzhiyun static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2994*4882a593Smuzhiyun {
2995*4882a593Smuzhiyun if (net_ratelimit())
2996*4882a593Smuzhiyun dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun if (status & Y2_IS_HW_ERR)
2999*4882a593Smuzhiyun sky2_hw_intr(hw);
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun if (status & Y2_IS_IRQ_MAC1)
3002*4882a593Smuzhiyun sky2_mac_intr(hw, 0);
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun if (status & Y2_IS_IRQ_MAC2)
3005*4882a593Smuzhiyun sky2_mac_intr(hw, 1);
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun if (status & Y2_IS_CHK_RX1)
3008*4882a593Smuzhiyun sky2_le_error(hw, 0, Q_R1);
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun if (status & Y2_IS_CHK_RX2)
3011*4882a593Smuzhiyun sky2_le_error(hw, 1, Q_R2);
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun if (status & Y2_IS_CHK_TXA1)
3014*4882a593Smuzhiyun sky2_le_error(hw, 0, Q_XA1);
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun if (status & Y2_IS_CHK_TXA2)
3017*4882a593Smuzhiyun sky2_le_error(hw, 1, Q_XA2);
3018*4882a593Smuzhiyun }
3019*4882a593Smuzhiyun
sky2_poll(struct napi_struct * napi,int work_limit)3020*4882a593Smuzhiyun static int sky2_poll(struct napi_struct *napi, int work_limit)
3021*4882a593Smuzhiyun {
3022*4882a593Smuzhiyun struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
3023*4882a593Smuzhiyun u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
3024*4882a593Smuzhiyun int work_done = 0;
3025*4882a593Smuzhiyun u16 idx;
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun if (unlikely(status & Y2_IS_ERROR))
3028*4882a593Smuzhiyun sky2_err_intr(hw, status);
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun if (status & Y2_IS_IRQ_PHY1)
3031*4882a593Smuzhiyun sky2_phy_intr(hw, 0);
3032*4882a593Smuzhiyun
3033*4882a593Smuzhiyun if (status & Y2_IS_IRQ_PHY2)
3034*4882a593Smuzhiyun sky2_phy_intr(hw, 1);
3035*4882a593Smuzhiyun
3036*4882a593Smuzhiyun if (status & Y2_IS_PHY_QLNK)
3037*4882a593Smuzhiyun sky2_qlink_intr(hw);
3038*4882a593Smuzhiyun
3039*4882a593Smuzhiyun while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3040*4882a593Smuzhiyun work_done += sky2_status_intr(hw, work_limit - work_done, idx);
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun if (work_done >= work_limit)
3043*4882a593Smuzhiyun goto done;
3044*4882a593Smuzhiyun }
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun napi_complete_done(napi, work_done);
3047*4882a593Smuzhiyun sky2_read32(hw, B0_Y2_SP_LISR);
3048*4882a593Smuzhiyun done:
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun return work_done;
3051*4882a593Smuzhiyun }
3052*4882a593Smuzhiyun
sky2_intr(int irq,void * dev_id)3053*4882a593Smuzhiyun static irqreturn_t sky2_intr(int irq, void *dev_id)
3054*4882a593Smuzhiyun {
3055*4882a593Smuzhiyun struct sky2_hw *hw = dev_id;
3056*4882a593Smuzhiyun u32 status;
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun /* Reading this mask interrupts as side effect */
3059*4882a593Smuzhiyun status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3060*4882a593Smuzhiyun if (status == 0 || status == ~0) {
3061*4882a593Smuzhiyun sky2_write32(hw, B0_Y2_SP_ICR, 2);
3062*4882a593Smuzhiyun return IRQ_NONE;
3063*4882a593Smuzhiyun }
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun prefetch(&hw->st_le[hw->st_idx]);
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun napi_schedule(&hw->napi);
3068*4882a593Smuzhiyun
3069*4882a593Smuzhiyun return IRQ_HANDLED;
3070*4882a593Smuzhiyun }
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
sky2_netpoll(struct net_device * dev)3073*4882a593Smuzhiyun static void sky2_netpoll(struct net_device *dev)
3074*4882a593Smuzhiyun {
3075*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun napi_schedule(&sky2->hw->napi);
3078*4882a593Smuzhiyun }
3079*4882a593Smuzhiyun #endif
3080*4882a593Smuzhiyun
3081*4882a593Smuzhiyun /* Chip internal frequency for clock calculations */
sky2_mhz(const struct sky2_hw * hw)3082*4882a593Smuzhiyun static u32 sky2_mhz(const struct sky2_hw *hw)
3083*4882a593Smuzhiyun {
3084*4882a593Smuzhiyun switch (hw->chip_id) {
3085*4882a593Smuzhiyun case CHIP_ID_YUKON_EC:
3086*4882a593Smuzhiyun case CHIP_ID_YUKON_EC_U:
3087*4882a593Smuzhiyun case CHIP_ID_YUKON_EX:
3088*4882a593Smuzhiyun case CHIP_ID_YUKON_SUPR:
3089*4882a593Smuzhiyun case CHIP_ID_YUKON_UL_2:
3090*4882a593Smuzhiyun case CHIP_ID_YUKON_OPT:
3091*4882a593Smuzhiyun case CHIP_ID_YUKON_PRM:
3092*4882a593Smuzhiyun case CHIP_ID_YUKON_OP_2:
3093*4882a593Smuzhiyun return 125;
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun case CHIP_ID_YUKON_FE:
3096*4882a593Smuzhiyun return 100;
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun case CHIP_ID_YUKON_FE_P:
3099*4882a593Smuzhiyun return 50;
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun case CHIP_ID_YUKON_XL:
3102*4882a593Smuzhiyun return 156;
3103*4882a593Smuzhiyun
3104*4882a593Smuzhiyun default:
3105*4882a593Smuzhiyun BUG();
3106*4882a593Smuzhiyun }
3107*4882a593Smuzhiyun }
3108*4882a593Smuzhiyun
sky2_us2clk(const struct sky2_hw * hw,u32 us)3109*4882a593Smuzhiyun static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3110*4882a593Smuzhiyun {
3111*4882a593Smuzhiyun return sky2_mhz(hw) * us;
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun
sky2_clk2us(const struct sky2_hw * hw,u32 clk)3114*4882a593Smuzhiyun static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3115*4882a593Smuzhiyun {
3116*4882a593Smuzhiyun return clk / sky2_mhz(hw);
3117*4882a593Smuzhiyun }
3118*4882a593Smuzhiyun
3119*4882a593Smuzhiyun
sky2_init(struct sky2_hw * hw)3120*4882a593Smuzhiyun static int sky2_init(struct sky2_hw *hw)
3121*4882a593Smuzhiyun {
3122*4882a593Smuzhiyun u8 t8;
3123*4882a593Smuzhiyun
3124*4882a593Smuzhiyun /* Enable all clocks and check for bad PCI access */
3125*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_RST_CLR);
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
3130*4882a593Smuzhiyun hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun switch (hw->chip_id) {
3133*4882a593Smuzhiyun case CHIP_ID_YUKON_XL:
3134*4882a593Smuzhiyun hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
3135*4882a593Smuzhiyun if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3136*4882a593Smuzhiyun hw->flags |= SKY2_HW_RSS_BROKEN;
3137*4882a593Smuzhiyun break;
3138*4882a593Smuzhiyun
3139*4882a593Smuzhiyun case CHIP_ID_YUKON_EC_U:
3140*4882a593Smuzhiyun hw->flags = SKY2_HW_GIGABIT
3141*4882a593Smuzhiyun | SKY2_HW_NEWER_PHY
3142*4882a593Smuzhiyun | SKY2_HW_ADV_POWER_CTL;
3143*4882a593Smuzhiyun break;
3144*4882a593Smuzhiyun
3145*4882a593Smuzhiyun case CHIP_ID_YUKON_EX:
3146*4882a593Smuzhiyun hw->flags = SKY2_HW_GIGABIT
3147*4882a593Smuzhiyun | SKY2_HW_NEWER_PHY
3148*4882a593Smuzhiyun | SKY2_HW_NEW_LE
3149*4882a593Smuzhiyun | SKY2_HW_ADV_POWER_CTL
3150*4882a593Smuzhiyun | SKY2_HW_RSS_CHKSUM;
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun /* New transmit checksum */
3153*4882a593Smuzhiyun if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3154*4882a593Smuzhiyun hw->flags |= SKY2_HW_AUTO_TX_SUM;
3155*4882a593Smuzhiyun break;
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun case CHIP_ID_YUKON_EC:
3158*4882a593Smuzhiyun /* This rev is really old, and requires untested workarounds */
3159*4882a593Smuzhiyun if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3160*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3161*4882a593Smuzhiyun return -EOPNOTSUPP;
3162*4882a593Smuzhiyun }
3163*4882a593Smuzhiyun hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
3164*4882a593Smuzhiyun break;
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun case CHIP_ID_YUKON_FE:
3167*4882a593Smuzhiyun hw->flags = SKY2_HW_RSS_BROKEN;
3168*4882a593Smuzhiyun break;
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun case CHIP_ID_YUKON_FE_P:
3171*4882a593Smuzhiyun hw->flags = SKY2_HW_NEWER_PHY
3172*4882a593Smuzhiyun | SKY2_HW_NEW_LE
3173*4882a593Smuzhiyun | SKY2_HW_AUTO_TX_SUM
3174*4882a593Smuzhiyun | SKY2_HW_ADV_POWER_CTL;
3175*4882a593Smuzhiyun
3176*4882a593Smuzhiyun /* The workaround for status conflicts VLAN tag detection. */
3177*4882a593Smuzhiyun if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
3178*4882a593Smuzhiyun hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
3179*4882a593Smuzhiyun break;
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun case CHIP_ID_YUKON_SUPR:
3182*4882a593Smuzhiyun hw->flags = SKY2_HW_GIGABIT
3183*4882a593Smuzhiyun | SKY2_HW_NEWER_PHY
3184*4882a593Smuzhiyun | SKY2_HW_NEW_LE
3185*4882a593Smuzhiyun | SKY2_HW_AUTO_TX_SUM
3186*4882a593Smuzhiyun | SKY2_HW_ADV_POWER_CTL;
3187*4882a593Smuzhiyun
3188*4882a593Smuzhiyun if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3189*4882a593Smuzhiyun hw->flags |= SKY2_HW_RSS_CHKSUM;
3190*4882a593Smuzhiyun break;
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun case CHIP_ID_YUKON_UL_2:
3193*4882a593Smuzhiyun hw->flags = SKY2_HW_GIGABIT
3194*4882a593Smuzhiyun | SKY2_HW_ADV_POWER_CTL;
3195*4882a593Smuzhiyun break;
3196*4882a593Smuzhiyun
3197*4882a593Smuzhiyun case CHIP_ID_YUKON_OPT:
3198*4882a593Smuzhiyun case CHIP_ID_YUKON_PRM:
3199*4882a593Smuzhiyun case CHIP_ID_YUKON_OP_2:
3200*4882a593Smuzhiyun hw->flags = SKY2_HW_GIGABIT
3201*4882a593Smuzhiyun | SKY2_HW_NEW_LE
3202*4882a593Smuzhiyun | SKY2_HW_ADV_POWER_CTL;
3203*4882a593Smuzhiyun break;
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun default:
3206*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3207*4882a593Smuzhiyun hw->chip_id);
3208*4882a593Smuzhiyun return -EOPNOTSUPP;
3209*4882a593Smuzhiyun }
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
3212*4882a593Smuzhiyun if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3213*4882a593Smuzhiyun hw->flags |= SKY2_HW_FIBRE_PHY;
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun hw->ports = 1;
3216*4882a593Smuzhiyun t8 = sky2_read8(hw, B2_Y2_HW_RES);
3217*4882a593Smuzhiyun if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3218*4882a593Smuzhiyun if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3219*4882a593Smuzhiyun ++hw->ports;
3220*4882a593Smuzhiyun }
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun if (sky2_read8(hw, B2_E_0))
3223*4882a593Smuzhiyun hw->flags |= SKY2_HW_RAM_BUFFER;
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun return 0;
3226*4882a593Smuzhiyun }
3227*4882a593Smuzhiyun
sky2_reset(struct sky2_hw * hw)3228*4882a593Smuzhiyun static void sky2_reset(struct sky2_hw *hw)
3229*4882a593Smuzhiyun {
3230*4882a593Smuzhiyun struct pci_dev *pdev = hw->pdev;
3231*4882a593Smuzhiyun u16 status;
3232*4882a593Smuzhiyun int i;
3233*4882a593Smuzhiyun u32 hwe_mask = Y2_HWE_ALL_MASK;
3234*4882a593Smuzhiyun
3235*4882a593Smuzhiyun /* disable ASF */
3236*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EX
3237*4882a593Smuzhiyun || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3238*4882a593Smuzhiyun sky2_write32(hw, CPU_WDOG, 0);
3239*4882a593Smuzhiyun status = sky2_read16(hw, HCU_CCSR);
3240*4882a593Smuzhiyun status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3241*4882a593Smuzhiyun HCU_CCSR_UC_STATE_MSK);
3242*4882a593Smuzhiyun /*
3243*4882a593Smuzhiyun * CPU clock divider shouldn't be used because
3244*4882a593Smuzhiyun * - ASF firmware may malfunction
3245*4882a593Smuzhiyun * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3246*4882a593Smuzhiyun */
3247*4882a593Smuzhiyun status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3248*4882a593Smuzhiyun sky2_write16(hw, HCU_CCSR, status);
3249*4882a593Smuzhiyun sky2_write32(hw, CPU_WDOG, 0);
3250*4882a593Smuzhiyun } else
3251*4882a593Smuzhiyun sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3252*4882a593Smuzhiyun sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3253*4882a593Smuzhiyun
3254*4882a593Smuzhiyun /* do a SW reset */
3255*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_RST_SET);
3256*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_RST_CLR);
3257*4882a593Smuzhiyun
3258*4882a593Smuzhiyun /* allow writes to PCI config */
3259*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3260*4882a593Smuzhiyun
3261*4882a593Smuzhiyun /* clear PCI errors, if any */
3262*4882a593Smuzhiyun status = sky2_pci_read16(hw, PCI_STATUS);
3263*4882a593Smuzhiyun status |= PCI_STATUS_ERROR_BITS;
3264*4882a593Smuzhiyun sky2_pci_write16(hw, PCI_STATUS, status);
3265*4882a593Smuzhiyun
3266*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun if (pci_is_pcie(pdev)) {
3269*4882a593Smuzhiyun sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3270*4882a593Smuzhiyun 0xfffffffful);
3271*4882a593Smuzhiyun
3272*4882a593Smuzhiyun /* If error bit is stuck on ignore it */
3273*4882a593Smuzhiyun if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3274*4882a593Smuzhiyun dev_info(&pdev->dev, "ignoring stuck error report bit\n");
3275*4882a593Smuzhiyun else
3276*4882a593Smuzhiyun hwe_mask |= Y2_IS_PCI_EXP;
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun
3279*4882a593Smuzhiyun sky2_power_on(hw);
3280*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3281*4882a593Smuzhiyun
3282*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
3283*4882a593Smuzhiyun sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3284*4882a593Smuzhiyun sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EX ||
3287*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_SUPR)
3288*4882a593Smuzhiyun sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3289*4882a593Smuzhiyun GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3290*4882a593Smuzhiyun | GMC_BYP_RETR_ON);
3291*4882a593Smuzhiyun
3292*4882a593Smuzhiyun }
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3295*4882a593Smuzhiyun /* enable MACSec clock gating */
3296*4882a593Smuzhiyun sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3297*4882a593Smuzhiyun }
3298*4882a593Smuzhiyun
3299*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3300*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_PRM ||
3301*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_OP_2) {
3302*4882a593Smuzhiyun u16 reg;
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
3305*4882a593Smuzhiyun /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3306*4882a593Smuzhiyun sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3307*4882a593Smuzhiyun
3308*4882a593Smuzhiyun /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3309*4882a593Smuzhiyun reg = 10;
3310*4882a593Smuzhiyun
3311*4882a593Smuzhiyun /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3312*4882a593Smuzhiyun sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3313*4882a593Smuzhiyun } else {
3314*4882a593Smuzhiyun /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3315*4882a593Smuzhiyun reg = 3;
3316*4882a593Smuzhiyun }
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3319*4882a593Smuzhiyun reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun /* reset PHY Link Detect */
3322*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3323*4882a593Smuzhiyun sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun /* check if PSMv2 was running before */
3326*4882a593Smuzhiyun reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3327*4882a593Smuzhiyun if (reg & PCI_EXP_LNKCTL_ASPMC)
3328*4882a593Smuzhiyun /* restore the PCIe Link Control register */
3329*4882a593Smuzhiyun sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3330*4882a593Smuzhiyun reg);
3331*4882a593Smuzhiyun
3332*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3333*4882a593Smuzhiyun hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3334*4882a593Smuzhiyun /* change PHY Interrupt polarity to low active */
3335*4882a593Smuzhiyun reg = sky2_read16(hw, GPHY_CTRL);
3336*4882a593Smuzhiyun sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun /* adapt HW for low active PHY Interrupt */
3339*4882a593Smuzhiyun reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3340*4882a593Smuzhiyun sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3341*4882a593Smuzhiyun }
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3346*4882a593Smuzhiyun sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3347*4882a593Smuzhiyun }
3348*4882a593Smuzhiyun
3349*4882a593Smuzhiyun /* Clear I2C IRQ noise */
3350*4882a593Smuzhiyun sky2_write32(hw, B2_I2C_IRQ, 1);
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun /* turn off hardware timer (unused) */
3353*4882a593Smuzhiyun sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3354*4882a593Smuzhiyun sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3355*4882a593Smuzhiyun
3356*4882a593Smuzhiyun /* Turn off descriptor polling */
3357*4882a593Smuzhiyun sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3358*4882a593Smuzhiyun
3359*4882a593Smuzhiyun /* Turn off receive timestamp */
3360*4882a593Smuzhiyun sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
3361*4882a593Smuzhiyun sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3362*4882a593Smuzhiyun
3363*4882a593Smuzhiyun /* enable the Tx Arbiters */
3364*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++)
3365*4882a593Smuzhiyun sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3366*4882a593Smuzhiyun
3367*4882a593Smuzhiyun /* Initialize ram interface */
3368*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
3369*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3370*4882a593Smuzhiyun
3371*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3372*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3373*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3374*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3375*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3376*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3377*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3378*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3379*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3380*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3381*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3382*4882a593Smuzhiyun sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3383*4882a593Smuzhiyun }
3384*4882a593Smuzhiyun
3385*4882a593Smuzhiyun sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++)
3388*4882a593Smuzhiyun sky2_gmac_reset(hw, i);
3389*4882a593Smuzhiyun
3390*4882a593Smuzhiyun memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
3391*4882a593Smuzhiyun hw->st_idx = 0;
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3394*4882a593Smuzhiyun sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3395*4882a593Smuzhiyun
3396*4882a593Smuzhiyun sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
3397*4882a593Smuzhiyun sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun /* Set the list last index */
3400*4882a593Smuzhiyun sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
3401*4882a593Smuzhiyun
3402*4882a593Smuzhiyun sky2_write16(hw, STAT_TX_IDX_TH, 10);
3403*4882a593Smuzhiyun sky2_write8(hw, STAT_FIFO_WM, 16);
3404*4882a593Smuzhiyun
3405*4882a593Smuzhiyun /* set Status-FIFO ISR watermark */
3406*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3407*4882a593Smuzhiyun sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3408*4882a593Smuzhiyun else
3409*4882a593Smuzhiyun sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3410*4882a593Smuzhiyun
3411*4882a593Smuzhiyun sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3412*4882a593Smuzhiyun sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3413*4882a593Smuzhiyun sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun /* enable status unit */
3416*4882a593Smuzhiyun sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3417*4882a593Smuzhiyun
3418*4882a593Smuzhiyun sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3419*4882a593Smuzhiyun sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3420*4882a593Smuzhiyun sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3421*4882a593Smuzhiyun }
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun /* Take device down (offline).
3424*4882a593Smuzhiyun * Equivalent to doing dev_stop() but this does not
3425*4882a593Smuzhiyun * inform upper layers of the transition.
3426*4882a593Smuzhiyun */
sky2_detach(struct net_device * dev)3427*4882a593Smuzhiyun static void sky2_detach(struct net_device *dev)
3428*4882a593Smuzhiyun {
3429*4882a593Smuzhiyun if (netif_running(dev)) {
3430*4882a593Smuzhiyun netif_tx_lock(dev);
3431*4882a593Smuzhiyun netif_device_detach(dev); /* stop txq */
3432*4882a593Smuzhiyun netif_tx_unlock(dev);
3433*4882a593Smuzhiyun sky2_close(dev);
3434*4882a593Smuzhiyun }
3435*4882a593Smuzhiyun }
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun /* Bring device back after doing sky2_detach */
sky2_reattach(struct net_device * dev)3438*4882a593Smuzhiyun static int sky2_reattach(struct net_device *dev)
3439*4882a593Smuzhiyun {
3440*4882a593Smuzhiyun int err = 0;
3441*4882a593Smuzhiyun
3442*4882a593Smuzhiyun if (netif_running(dev)) {
3443*4882a593Smuzhiyun err = sky2_open(dev);
3444*4882a593Smuzhiyun if (err) {
3445*4882a593Smuzhiyun netdev_info(dev, "could not restart %d\n", err);
3446*4882a593Smuzhiyun dev_close(dev);
3447*4882a593Smuzhiyun } else {
3448*4882a593Smuzhiyun netif_device_attach(dev);
3449*4882a593Smuzhiyun sky2_set_multicast(dev);
3450*4882a593Smuzhiyun }
3451*4882a593Smuzhiyun }
3452*4882a593Smuzhiyun
3453*4882a593Smuzhiyun return err;
3454*4882a593Smuzhiyun }
3455*4882a593Smuzhiyun
sky2_all_down(struct sky2_hw * hw)3456*4882a593Smuzhiyun static void sky2_all_down(struct sky2_hw *hw)
3457*4882a593Smuzhiyun {
3458*4882a593Smuzhiyun int i;
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun if (hw->flags & SKY2_HW_IRQ_SETUP) {
3461*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, 0);
3462*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun synchronize_irq(hw->pdev->irq);
3465*4882a593Smuzhiyun napi_disable(&hw->napi);
3466*4882a593Smuzhiyun }
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
3469*4882a593Smuzhiyun struct net_device *dev = hw->dev[i];
3470*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3471*4882a593Smuzhiyun
3472*4882a593Smuzhiyun if (!netif_running(dev))
3473*4882a593Smuzhiyun continue;
3474*4882a593Smuzhiyun
3475*4882a593Smuzhiyun netif_carrier_off(dev);
3476*4882a593Smuzhiyun netif_tx_disable(dev);
3477*4882a593Smuzhiyun sky2_hw_down(sky2);
3478*4882a593Smuzhiyun }
3479*4882a593Smuzhiyun }
3480*4882a593Smuzhiyun
sky2_all_up(struct sky2_hw * hw)3481*4882a593Smuzhiyun static void sky2_all_up(struct sky2_hw *hw)
3482*4882a593Smuzhiyun {
3483*4882a593Smuzhiyun u32 imask = Y2_IS_BASE;
3484*4882a593Smuzhiyun int i;
3485*4882a593Smuzhiyun
3486*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
3487*4882a593Smuzhiyun struct net_device *dev = hw->dev[i];
3488*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3489*4882a593Smuzhiyun
3490*4882a593Smuzhiyun if (!netif_running(dev))
3491*4882a593Smuzhiyun continue;
3492*4882a593Smuzhiyun
3493*4882a593Smuzhiyun sky2_hw_up(sky2);
3494*4882a593Smuzhiyun sky2_set_multicast(dev);
3495*4882a593Smuzhiyun imask |= portirq_msk[i];
3496*4882a593Smuzhiyun netif_wake_queue(dev);
3497*4882a593Smuzhiyun }
3498*4882a593Smuzhiyun
3499*4882a593Smuzhiyun if (hw->flags & SKY2_HW_IRQ_SETUP) {
3500*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, imask);
3501*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
3502*4882a593Smuzhiyun sky2_read32(hw, B0_Y2_SP_LISR);
3503*4882a593Smuzhiyun napi_enable(&hw->napi);
3504*4882a593Smuzhiyun }
3505*4882a593Smuzhiyun }
3506*4882a593Smuzhiyun
sky2_restart(struct work_struct * work)3507*4882a593Smuzhiyun static void sky2_restart(struct work_struct *work)
3508*4882a593Smuzhiyun {
3509*4882a593Smuzhiyun struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3510*4882a593Smuzhiyun
3511*4882a593Smuzhiyun rtnl_lock();
3512*4882a593Smuzhiyun
3513*4882a593Smuzhiyun sky2_all_down(hw);
3514*4882a593Smuzhiyun sky2_reset(hw);
3515*4882a593Smuzhiyun sky2_all_up(hw);
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun rtnl_unlock();
3518*4882a593Smuzhiyun }
3519*4882a593Smuzhiyun
sky2_wol_supported(const struct sky2_hw * hw)3520*4882a593Smuzhiyun static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3521*4882a593Smuzhiyun {
3522*4882a593Smuzhiyun return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3523*4882a593Smuzhiyun }
3524*4882a593Smuzhiyun
sky2_get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)3525*4882a593Smuzhiyun static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3526*4882a593Smuzhiyun {
3527*4882a593Smuzhiyun const struct sky2_port *sky2 = netdev_priv(dev);
3528*4882a593Smuzhiyun
3529*4882a593Smuzhiyun wol->supported = sky2_wol_supported(sky2->hw);
3530*4882a593Smuzhiyun wol->wolopts = sky2->wol;
3531*4882a593Smuzhiyun }
3532*4882a593Smuzhiyun
sky2_set_wol(struct net_device * dev,struct ethtool_wolinfo * wol)3533*4882a593Smuzhiyun static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3534*4882a593Smuzhiyun {
3535*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3536*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
3537*4882a593Smuzhiyun bool enable_wakeup = false;
3538*4882a593Smuzhiyun int i;
3539*4882a593Smuzhiyun
3540*4882a593Smuzhiyun if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3541*4882a593Smuzhiyun !device_can_wakeup(&hw->pdev->dev))
3542*4882a593Smuzhiyun return -EOPNOTSUPP;
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun sky2->wol = wol->wolopts;
3545*4882a593Smuzhiyun
3546*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
3547*4882a593Smuzhiyun struct net_device *dev = hw->dev[i];
3548*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3549*4882a593Smuzhiyun
3550*4882a593Smuzhiyun if (sky2->wol)
3551*4882a593Smuzhiyun enable_wakeup = true;
3552*4882a593Smuzhiyun }
3553*4882a593Smuzhiyun device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun return 0;
3556*4882a593Smuzhiyun }
3557*4882a593Smuzhiyun
sky2_supported_modes(const struct sky2_hw * hw)3558*4882a593Smuzhiyun static u32 sky2_supported_modes(const struct sky2_hw *hw)
3559*4882a593Smuzhiyun {
3560*4882a593Smuzhiyun if (sky2_is_copper(hw)) {
3561*4882a593Smuzhiyun u32 modes = SUPPORTED_10baseT_Half
3562*4882a593Smuzhiyun | SUPPORTED_10baseT_Full
3563*4882a593Smuzhiyun | SUPPORTED_100baseT_Half
3564*4882a593Smuzhiyun | SUPPORTED_100baseT_Full;
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun if (hw->flags & SKY2_HW_GIGABIT)
3567*4882a593Smuzhiyun modes |= SUPPORTED_1000baseT_Half
3568*4882a593Smuzhiyun | SUPPORTED_1000baseT_Full;
3569*4882a593Smuzhiyun return modes;
3570*4882a593Smuzhiyun } else
3571*4882a593Smuzhiyun return SUPPORTED_1000baseT_Half
3572*4882a593Smuzhiyun | SUPPORTED_1000baseT_Full;
3573*4882a593Smuzhiyun }
3574*4882a593Smuzhiyun
sky2_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)3575*4882a593Smuzhiyun static int sky2_get_link_ksettings(struct net_device *dev,
3576*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
3577*4882a593Smuzhiyun {
3578*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3579*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
3580*4882a593Smuzhiyun u32 supported, advertising;
3581*4882a593Smuzhiyun
3582*4882a593Smuzhiyun supported = sky2_supported_modes(hw);
3583*4882a593Smuzhiyun cmd->base.phy_address = PHY_ADDR_MARV;
3584*4882a593Smuzhiyun if (sky2_is_copper(hw)) {
3585*4882a593Smuzhiyun cmd->base.port = PORT_TP;
3586*4882a593Smuzhiyun cmd->base.speed = sky2->speed;
3587*4882a593Smuzhiyun supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
3588*4882a593Smuzhiyun } else {
3589*4882a593Smuzhiyun cmd->base.speed = SPEED_1000;
3590*4882a593Smuzhiyun cmd->base.port = PORT_FIBRE;
3591*4882a593Smuzhiyun supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
3592*4882a593Smuzhiyun }
3593*4882a593Smuzhiyun
3594*4882a593Smuzhiyun advertising = sky2->advertising;
3595*4882a593Smuzhiyun cmd->base.autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3596*4882a593Smuzhiyun ? AUTONEG_ENABLE : AUTONEG_DISABLE;
3597*4882a593Smuzhiyun cmd->base.duplex = sky2->duplex;
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
3600*4882a593Smuzhiyun supported);
3601*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
3602*4882a593Smuzhiyun advertising);
3603*4882a593Smuzhiyun
3604*4882a593Smuzhiyun return 0;
3605*4882a593Smuzhiyun }
3606*4882a593Smuzhiyun
sky2_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)3607*4882a593Smuzhiyun static int sky2_set_link_ksettings(struct net_device *dev,
3608*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
3609*4882a593Smuzhiyun {
3610*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3611*4882a593Smuzhiyun const struct sky2_hw *hw = sky2->hw;
3612*4882a593Smuzhiyun u32 supported = sky2_supported_modes(hw);
3613*4882a593Smuzhiyun u32 new_advertising;
3614*4882a593Smuzhiyun
3615*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&new_advertising,
3616*4882a593Smuzhiyun cmd->link_modes.advertising);
3617*4882a593Smuzhiyun
3618*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_ENABLE) {
3619*4882a593Smuzhiyun if (new_advertising & ~supported)
3620*4882a593Smuzhiyun return -EINVAL;
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun if (sky2_is_copper(hw))
3623*4882a593Smuzhiyun sky2->advertising = new_advertising |
3624*4882a593Smuzhiyun ADVERTISED_TP |
3625*4882a593Smuzhiyun ADVERTISED_Autoneg;
3626*4882a593Smuzhiyun else
3627*4882a593Smuzhiyun sky2->advertising = new_advertising |
3628*4882a593Smuzhiyun ADVERTISED_FIBRE |
3629*4882a593Smuzhiyun ADVERTISED_Autoneg;
3630*4882a593Smuzhiyun
3631*4882a593Smuzhiyun sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3632*4882a593Smuzhiyun sky2->duplex = -1;
3633*4882a593Smuzhiyun sky2->speed = -1;
3634*4882a593Smuzhiyun } else {
3635*4882a593Smuzhiyun u32 setting;
3636*4882a593Smuzhiyun u32 speed = cmd->base.speed;
3637*4882a593Smuzhiyun
3638*4882a593Smuzhiyun switch (speed) {
3639*4882a593Smuzhiyun case SPEED_1000:
3640*4882a593Smuzhiyun if (cmd->base.duplex == DUPLEX_FULL)
3641*4882a593Smuzhiyun setting = SUPPORTED_1000baseT_Full;
3642*4882a593Smuzhiyun else if (cmd->base.duplex == DUPLEX_HALF)
3643*4882a593Smuzhiyun setting = SUPPORTED_1000baseT_Half;
3644*4882a593Smuzhiyun else
3645*4882a593Smuzhiyun return -EINVAL;
3646*4882a593Smuzhiyun break;
3647*4882a593Smuzhiyun case SPEED_100:
3648*4882a593Smuzhiyun if (cmd->base.duplex == DUPLEX_FULL)
3649*4882a593Smuzhiyun setting = SUPPORTED_100baseT_Full;
3650*4882a593Smuzhiyun else if (cmd->base.duplex == DUPLEX_HALF)
3651*4882a593Smuzhiyun setting = SUPPORTED_100baseT_Half;
3652*4882a593Smuzhiyun else
3653*4882a593Smuzhiyun return -EINVAL;
3654*4882a593Smuzhiyun break;
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun case SPEED_10:
3657*4882a593Smuzhiyun if (cmd->base.duplex == DUPLEX_FULL)
3658*4882a593Smuzhiyun setting = SUPPORTED_10baseT_Full;
3659*4882a593Smuzhiyun else if (cmd->base.duplex == DUPLEX_HALF)
3660*4882a593Smuzhiyun setting = SUPPORTED_10baseT_Half;
3661*4882a593Smuzhiyun else
3662*4882a593Smuzhiyun return -EINVAL;
3663*4882a593Smuzhiyun break;
3664*4882a593Smuzhiyun default:
3665*4882a593Smuzhiyun return -EINVAL;
3666*4882a593Smuzhiyun }
3667*4882a593Smuzhiyun
3668*4882a593Smuzhiyun if ((setting & supported) == 0)
3669*4882a593Smuzhiyun return -EINVAL;
3670*4882a593Smuzhiyun
3671*4882a593Smuzhiyun sky2->speed = speed;
3672*4882a593Smuzhiyun sky2->duplex = cmd->base.duplex;
3673*4882a593Smuzhiyun sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3674*4882a593Smuzhiyun }
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun if (netif_running(dev)) {
3677*4882a593Smuzhiyun sky2_phy_reinit(sky2);
3678*4882a593Smuzhiyun sky2_set_multicast(dev);
3679*4882a593Smuzhiyun }
3680*4882a593Smuzhiyun
3681*4882a593Smuzhiyun return 0;
3682*4882a593Smuzhiyun }
3683*4882a593Smuzhiyun
sky2_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)3684*4882a593Smuzhiyun static void sky2_get_drvinfo(struct net_device *dev,
3685*4882a593Smuzhiyun struct ethtool_drvinfo *info)
3686*4882a593Smuzhiyun {
3687*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3688*4882a593Smuzhiyun
3689*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3690*4882a593Smuzhiyun strlcpy(info->version, DRV_VERSION, sizeof(info->version));
3691*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
3692*4882a593Smuzhiyun sizeof(info->bus_info));
3693*4882a593Smuzhiyun }
3694*4882a593Smuzhiyun
3695*4882a593Smuzhiyun static const struct sky2_stat {
3696*4882a593Smuzhiyun char name[ETH_GSTRING_LEN];
3697*4882a593Smuzhiyun u16 offset;
3698*4882a593Smuzhiyun } sky2_stats[] = {
3699*4882a593Smuzhiyun { "tx_bytes", GM_TXO_OK_HI },
3700*4882a593Smuzhiyun { "rx_bytes", GM_RXO_OK_HI },
3701*4882a593Smuzhiyun { "tx_broadcast", GM_TXF_BC_OK },
3702*4882a593Smuzhiyun { "rx_broadcast", GM_RXF_BC_OK },
3703*4882a593Smuzhiyun { "tx_multicast", GM_TXF_MC_OK },
3704*4882a593Smuzhiyun { "rx_multicast", GM_RXF_MC_OK },
3705*4882a593Smuzhiyun { "tx_unicast", GM_TXF_UC_OK },
3706*4882a593Smuzhiyun { "rx_unicast", GM_RXF_UC_OK },
3707*4882a593Smuzhiyun { "tx_mac_pause", GM_TXF_MPAUSE },
3708*4882a593Smuzhiyun { "rx_mac_pause", GM_RXF_MPAUSE },
3709*4882a593Smuzhiyun { "collisions", GM_TXF_COL },
3710*4882a593Smuzhiyun { "late_collision",GM_TXF_LAT_COL },
3711*4882a593Smuzhiyun { "aborted", GM_TXF_ABO_COL },
3712*4882a593Smuzhiyun { "single_collisions", GM_TXF_SNG_COL },
3713*4882a593Smuzhiyun { "multi_collisions", GM_TXF_MUL_COL },
3714*4882a593Smuzhiyun
3715*4882a593Smuzhiyun { "rx_short", GM_RXF_SHT },
3716*4882a593Smuzhiyun { "rx_runt", GM_RXE_FRAG },
3717*4882a593Smuzhiyun { "rx_64_byte_packets", GM_RXF_64B },
3718*4882a593Smuzhiyun { "rx_65_to_127_byte_packets", GM_RXF_127B },
3719*4882a593Smuzhiyun { "rx_128_to_255_byte_packets", GM_RXF_255B },
3720*4882a593Smuzhiyun { "rx_256_to_511_byte_packets", GM_RXF_511B },
3721*4882a593Smuzhiyun { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3722*4882a593Smuzhiyun { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3723*4882a593Smuzhiyun { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3724*4882a593Smuzhiyun { "rx_too_long", GM_RXF_LNG_ERR },
3725*4882a593Smuzhiyun { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3726*4882a593Smuzhiyun { "rx_jabber", GM_RXF_JAB_PKT },
3727*4882a593Smuzhiyun { "rx_fcs_error", GM_RXF_FCS_ERR },
3728*4882a593Smuzhiyun
3729*4882a593Smuzhiyun { "tx_64_byte_packets", GM_TXF_64B },
3730*4882a593Smuzhiyun { "tx_65_to_127_byte_packets", GM_TXF_127B },
3731*4882a593Smuzhiyun { "tx_128_to_255_byte_packets", GM_TXF_255B },
3732*4882a593Smuzhiyun { "tx_256_to_511_byte_packets", GM_TXF_511B },
3733*4882a593Smuzhiyun { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3734*4882a593Smuzhiyun { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3735*4882a593Smuzhiyun { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3736*4882a593Smuzhiyun { "tx_fifo_underrun", GM_TXE_FIFO_UR },
3737*4882a593Smuzhiyun };
3738*4882a593Smuzhiyun
sky2_get_msglevel(struct net_device * netdev)3739*4882a593Smuzhiyun static u32 sky2_get_msglevel(struct net_device *netdev)
3740*4882a593Smuzhiyun {
3741*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(netdev);
3742*4882a593Smuzhiyun return sky2->msg_enable;
3743*4882a593Smuzhiyun }
3744*4882a593Smuzhiyun
sky2_nway_reset(struct net_device * dev)3745*4882a593Smuzhiyun static int sky2_nway_reset(struct net_device *dev)
3746*4882a593Smuzhiyun {
3747*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3748*4882a593Smuzhiyun
3749*4882a593Smuzhiyun if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3750*4882a593Smuzhiyun return -EINVAL;
3751*4882a593Smuzhiyun
3752*4882a593Smuzhiyun sky2_phy_reinit(sky2);
3753*4882a593Smuzhiyun sky2_set_multicast(dev);
3754*4882a593Smuzhiyun
3755*4882a593Smuzhiyun return 0;
3756*4882a593Smuzhiyun }
3757*4882a593Smuzhiyun
sky2_phy_stats(struct sky2_port * sky2,u64 * data,unsigned count)3758*4882a593Smuzhiyun static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3759*4882a593Smuzhiyun {
3760*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
3761*4882a593Smuzhiyun unsigned port = sky2->port;
3762*4882a593Smuzhiyun int i;
3763*4882a593Smuzhiyun
3764*4882a593Smuzhiyun data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3765*4882a593Smuzhiyun data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
3766*4882a593Smuzhiyun
3767*4882a593Smuzhiyun for (i = 2; i < count; i++)
3768*4882a593Smuzhiyun data[i] = get_stats32(hw, port, sky2_stats[i].offset);
3769*4882a593Smuzhiyun }
3770*4882a593Smuzhiyun
sky2_set_msglevel(struct net_device * netdev,u32 value)3771*4882a593Smuzhiyun static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3772*4882a593Smuzhiyun {
3773*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(netdev);
3774*4882a593Smuzhiyun sky2->msg_enable = value;
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun
sky2_get_sset_count(struct net_device * dev,int sset)3777*4882a593Smuzhiyun static int sky2_get_sset_count(struct net_device *dev, int sset)
3778*4882a593Smuzhiyun {
3779*4882a593Smuzhiyun switch (sset) {
3780*4882a593Smuzhiyun case ETH_SS_STATS:
3781*4882a593Smuzhiyun return ARRAY_SIZE(sky2_stats);
3782*4882a593Smuzhiyun default:
3783*4882a593Smuzhiyun return -EOPNOTSUPP;
3784*4882a593Smuzhiyun }
3785*4882a593Smuzhiyun }
3786*4882a593Smuzhiyun
sky2_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)3787*4882a593Smuzhiyun static void sky2_get_ethtool_stats(struct net_device *dev,
3788*4882a593Smuzhiyun struct ethtool_stats *stats, u64 * data)
3789*4882a593Smuzhiyun {
3790*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3791*4882a593Smuzhiyun
3792*4882a593Smuzhiyun sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3793*4882a593Smuzhiyun }
3794*4882a593Smuzhiyun
sky2_get_strings(struct net_device * dev,u32 stringset,u8 * data)3795*4882a593Smuzhiyun static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3796*4882a593Smuzhiyun {
3797*4882a593Smuzhiyun int i;
3798*4882a593Smuzhiyun
3799*4882a593Smuzhiyun switch (stringset) {
3800*4882a593Smuzhiyun case ETH_SS_STATS:
3801*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3802*4882a593Smuzhiyun memcpy(data + i * ETH_GSTRING_LEN,
3803*4882a593Smuzhiyun sky2_stats[i].name, ETH_GSTRING_LEN);
3804*4882a593Smuzhiyun break;
3805*4882a593Smuzhiyun }
3806*4882a593Smuzhiyun }
3807*4882a593Smuzhiyun
sky2_set_mac_address(struct net_device * dev,void * p)3808*4882a593Smuzhiyun static int sky2_set_mac_address(struct net_device *dev, void *p)
3809*4882a593Smuzhiyun {
3810*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3811*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
3812*4882a593Smuzhiyun unsigned port = sky2->port;
3813*4882a593Smuzhiyun const struct sockaddr *addr = p;
3814*4882a593Smuzhiyun
3815*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
3816*4882a593Smuzhiyun return -EADDRNOTAVAIL;
3817*4882a593Smuzhiyun
3818*4882a593Smuzhiyun memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3819*4882a593Smuzhiyun memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3820*4882a593Smuzhiyun dev->dev_addr, ETH_ALEN);
3821*4882a593Smuzhiyun memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3822*4882a593Smuzhiyun dev->dev_addr, ETH_ALEN);
3823*4882a593Smuzhiyun
3824*4882a593Smuzhiyun /* virtual address for data */
3825*4882a593Smuzhiyun gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3826*4882a593Smuzhiyun
3827*4882a593Smuzhiyun /* physical address: used for pause frames */
3828*4882a593Smuzhiyun gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3829*4882a593Smuzhiyun
3830*4882a593Smuzhiyun return 0;
3831*4882a593Smuzhiyun }
3832*4882a593Smuzhiyun
sky2_add_filter(u8 filter[8],const u8 * addr)3833*4882a593Smuzhiyun static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
3834*4882a593Smuzhiyun {
3835*4882a593Smuzhiyun u32 bit;
3836*4882a593Smuzhiyun
3837*4882a593Smuzhiyun bit = ether_crc(ETH_ALEN, addr) & 63;
3838*4882a593Smuzhiyun filter[bit >> 3] |= 1 << (bit & 7);
3839*4882a593Smuzhiyun }
3840*4882a593Smuzhiyun
sky2_set_multicast(struct net_device * dev)3841*4882a593Smuzhiyun static void sky2_set_multicast(struct net_device *dev)
3842*4882a593Smuzhiyun {
3843*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3844*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
3845*4882a593Smuzhiyun unsigned port = sky2->port;
3846*4882a593Smuzhiyun struct netdev_hw_addr *ha;
3847*4882a593Smuzhiyun u16 reg;
3848*4882a593Smuzhiyun u8 filter[8];
3849*4882a593Smuzhiyun int rx_pause;
3850*4882a593Smuzhiyun static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3851*4882a593Smuzhiyun
3852*4882a593Smuzhiyun rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3853*4882a593Smuzhiyun memset(filter, 0, sizeof(filter));
3854*4882a593Smuzhiyun
3855*4882a593Smuzhiyun reg = gma_read16(hw, port, GM_RX_CTRL);
3856*4882a593Smuzhiyun reg |= GM_RXCR_UCF_ENA;
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) /* promiscuous */
3859*4882a593Smuzhiyun reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3860*4882a593Smuzhiyun else if (dev->flags & IFF_ALLMULTI)
3861*4882a593Smuzhiyun memset(filter, 0xff, sizeof(filter));
3862*4882a593Smuzhiyun else if (netdev_mc_empty(dev) && !rx_pause)
3863*4882a593Smuzhiyun reg &= ~GM_RXCR_MCF_ENA;
3864*4882a593Smuzhiyun else {
3865*4882a593Smuzhiyun reg |= GM_RXCR_MCF_ENA;
3866*4882a593Smuzhiyun
3867*4882a593Smuzhiyun if (rx_pause)
3868*4882a593Smuzhiyun sky2_add_filter(filter, pause_mc_addr);
3869*4882a593Smuzhiyun
3870*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev)
3871*4882a593Smuzhiyun sky2_add_filter(filter, ha->addr);
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun
3874*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H1,
3875*4882a593Smuzhiyun (u16) filter[0] | ((u16) filter[1] << 8));
3876*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H2,
3877*4882a593Smuzhiyun (u16) filter[2] | ((u16) filter[3] << 8));
3878*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H3,
3879*4882a593Smuzhiyun (u16) filter[4] | ((u16) filter[5] << 8));
3880*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H4,
3881*4882a593Smuzhiyun (u16) filter[6] | ((u16) filter[7] << 8));
3882*4882a593Smuzhiyun
3883*4882a593Smuzhiyun gma_write16(hw, port, GM_RX_CTRL, reg);
3884*4882a593Smuzhiyun }
3885*4882a593Smuzhiyun
sky2_get_stats(struct net_device * dev,struct rtnl_link_stats64 * stats)3886*4882a593Smuzhiyun static void sky2_get_stats(struct net_device *dev,
3887*4882a593Smuzhiyun struct rtnl_link_stats64 *stats)
3888*4882a593Smuzhiyun {
3889*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3890*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
3891*4882a593Smuzhiyun unsigned port = sky2->port;
3892*4882a593Smuzhiyun unsigned int start;
3893*4882a593Smuzhiyun u64 _bytes, _packets;
3894*4882a593Smuzhiyun
3895*4882a593Smuzhiyun do {
3896*4882a593Smuzhiyun start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
3897*4882a593Smuzhiyun _bytes = sky2->rx_stats.bytes;
3898*4882a593Smuzhiyun _packets = sky2->rx_stats.packets;
3899*4882a593Smuzhiyun } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
3900*4882a593Smuzhiyun
3901*4882a593Smuzhiyun stats->rx_packets = _packets;
3902*4882a593Smuzhiyun stats->rx_bytes = _bytes;
3903*4882a593Smuzhiyun
3904*4882a593Smuzhiyun do {
3905*4882a593Smuzhiyun start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
3906*4882a593Smuzhiyun _bytes = sky2->tx_stats.bytes;
3907*4882a593Smuzhiyun _packets = sky2->tx_stats.packets;
3908*4882a593Smuzhiyun } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
3909*4882a593Smuzhiyun
3910*4882a593Smuzhiyun stats->tx_packets = _packets;
3911*4882a593Smuzhiyun stats->tx_bytes = _bytes;
3912*4882a593Smuzhiyun
3913*4882a593Smuzhiyun stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3914*4882a593Smuzhiyun + get_stats32(hw, port, GM_RXF_BC_OK);
3915*4882a593Smuzhiyun
3916*4882a593Smuzhiyun stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3917*4882a593Smuzhiyun
3918*4882a593Smuzhiyun stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3919*4882a593Smuzhiyun stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3920*4882a593Smuzhiyun stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3921*4882a593Smuzhiyun + get_stats32(hw, port, GM_RXE_FRAG);
3922*4882a593Smuzhiyun stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3923*4882a593Smuzhiyun
3924*4882a593Smuzhiyun stats->rx_dropped = dev->stats.rx_dropped;
3925*4882a593Smuzhiyun stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3926*4882a593Smuzhiyun stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3927*4882a593Smuzhiyun }
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun /* Can have one global because blinking is controlled by
3930*4882a593Smuzhiyun * ethtool and that is always under RTNL mutex
3931*4882a593Smuzhiyun */
sky2_led(struct sky2_port * sky2,enum led_mode mode)3932*4882a593Smuzhiyun static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3933*4882a593Smuzhiyun {
3934*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
3935*4882a593Smuzhiyun unsigned port = sky2->port;
3936*4882a593Smuzhiyun
3937*4882a593Smuzhiyun spin_lock_bh(&sky2->phy_lock);
3938*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3939*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_EX ||
3940*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_SUPR) {
3941*4882a593Smuzhiyun u16 pg;
3942*4882a593Smuzhiyun pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3943*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun switch (mode) {
3946*4882a593Smuzhiyun case MO_LED_OFF:
3947*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3948*4882a593Smuzhiyun PHY_M_LEDC_LOS_CTRL(8) |
3949*4882a593Smuzhiyun PHY_M_LEDC_INIT_CTRL(8) |
3950*4882a593Smuzhiyun PHY_M_LEDC_STA1_CTRL(8) |
3951*4882a593Smuzhiyun PHY_M_LEDC_STA0_CTRL(8));
3952*4882a593Smuzhiyun break;
3953*4882a593Smuzhiyun case MO_LED_ON:
3954*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3955*4882a593Smuzhiyun PHY_M_LEDC_LOS_CTRL(9) |
3956*4882a593Smuzhiyun PHY_M_LEDC_INIT_CTRL(9) |
3957*4882a593Smuzhiyun PHY_M_LEDC_STA1_CTRL(9) |
3958*4882a593Smuzhiyun PHY_M_LEDC_STA0_CTRL(9));
3959*4882a593Smuzhiyun break;
3960*4882a593Smuzhiyun case MO_LED_BLINK:
3961*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3962*4882a593Smuzhiyun PHY_M_LEDC_LOS_CTRL(0xa) |
3963*4882a593Smuzhiyun PHY_M_LEDC_INIT_CTRL(0xa) |
3964*4882a593Smuzhiyun PHY_M_LEDC_STA1_CTRL(0xa) |
3965*4882a593Smuzhiyun PHY_M_LEDC_STA0_CTRL(0xa));
3966*4882a593Smuzhiyun break;
3967*4882a593Smuzhiyun case MO_LED_NORM:
3968*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3969*4882a593Smuzhiyun PHY_M_LEDC_LOS_CTRL(1) |
3970*4882a593Smuzhiyun PHY_M_LEDC_INIT_CTRL(8) |
3971*4882a593Smuzhiyun PHY_M_LEDC_STA1_CTRL(7) |
3972*4882a593Smuzhiyun PHY_M_LEDC_STA0_CTRL(7));
3973*4882a593Smuzhiyun }
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3976*4882a593Smuzhiyun } else
3977*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3978*4882a593Smuzhiyun PHY_M_LED_MO_DUP(mode) |
3979*4882a593Smuzhiyun PHY_M_LED_MO_10(mode) |
3980*4882a593Smuzhiyun PHY_M_LED_MO_100(mode) |
3981*4882a593Smuzhiyun PHY_M_LED_MO_1000(mode) |
3982*4882a593Smuzhiyun PHY_M_LED_MO_RX(mode) |
3983*4882a593Smuzhiyun PHY_M_LED_MO_TX(mode));
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun spin_unlock_bh(&sky2->phy_lock);
3986*4882a593Smuzhiyun }
3987*4882a593Smuzhiyun
3988*4882a593Smuzhiyun /* blink LED's for finding board */
sky2_set_phys_id(struct net_device * dev,enum ethtool_phys_id_state state)3989*4882a593Smuzhiyun static int sky2_set_phys_id(struct net_device *dev,
3990*4882a593Smuzhiyun enum ethtool_phys_id_state state)
3991*4882a593Smuzhiyun {
3992*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
3993*4882a593Smuzhiyun
3994*4882a593Smuzhiyun switch (state) {
3995*4882a593Smuzhiyun case ETHTOOL_ID_ACTIVE:
3996*4882a593Smuzhiyun return 1; /* cycle on/off once per second */
3997*4882a593Smuzhiyun case ETHTOOL_ID_INACTIVE:
3998*4882a593Smuzhiyun sky2_led(sky2, MO_LED_NORM);
3999*4882a593Smuzhiyun break;
4000*4882a593Smuzhiyun case ETHTOOL_ID_ON:
4001*4882a593Smuzhiyun sky2_led(sky2, MO_LED_ON);
4002*4882a593Smuzhiyun break;
4003*4882a593Smuzhiyun case ETHTOOL_ID_OFF:
4004*4882a593Smuzhiyun sky2_led(sky2, MO_LED_OFF);
4005*4882a593Smuzhiyun break;
4006*4882a593Smuzhiyun }
4007*4882a593Smuzhiyun
4008*4882a593Smuzhiyun return 0;
4009*4882a593Smuzhiyun }
4010*4882a593Smuzhiyun
sky2_get_pauseparam(struct net_device * dev,struct ethtool_pauseparam * ecmd)4011*4882a593Smuzhiyun static void sky2_get_pauseparam(struct net_device *dev,
4012*4882a593Smuzhiyun struct ethtool_pauseparam *ecmd)
4013*4882a593Smuzhiyun {
4014*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4015*4882a593Smuzhiyun
4016*4882a593Smuzhiyun switch (sky2->flow_mode) {
4017*4882a593Smuzhiyun case FC_NONE:
4018*4882a593Smuzhiyun ecmd->tx_pause = ecmd->rx_pause = 0;
4019*4882a593Smuzhiyun break;
4020*4882a593Smuzhiyun case FC_TX:
4021*4882a593Smuzhiyun ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4022*4882a593Smuzhiyun break;
4023*4882a593Smuzhiyun case FC_RX:
4024*4882a593Smuzhiyun ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4025*4882a593Smuzhiyun break;
4026*4882a593Smuzhiyun case FC_BOTH:
4027*4882a593Smuzhiyun ecmd->tx_pause = ecmd->rx_pause = 1;
4028*4882a593Smuzhiyun }
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4031*4882a593Smuzhiyun ? AUTONEG_ENABLE : AUTONEG_DISABLE;
4032*4882a593Smuzhiyun }
4033*4882a593Smuzhiyun
sky2_set_pauseparam(struct net_device * dev,struct ethtool_pauseparam * ecmd)4034*4882a593Smuzhiyun static int sky2_set_pauseparam(struct net_device *dev,
4035*4882a593Smuzhiyun struct ethtool_pauseparam *ecmd)
4036*4882a593Smuzhiyun {
4037*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun if (ecmd->autoneg == AUTONEG_ENABLE)
4040*4882a593Smuzhiyun sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4041*4882a593Smuzhiyun else
4042*4882a593Smuzhiyun sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4043*4882a593Smuzhiyun
4044*4882a593Smuzhiyun sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
4045*4882a593Smuzhiyun
4046*4882a593Smuzhiyun if (netif_running(dev))
4047*4882a593Smuzhiyun sky2_phy_reinit(sky2);
4048*4882a593Smuzhiyun
4049*4882a593Smuzhiyun return 0;
4050*4882a593Smuzhiyun }
4051*4882a593Smuzhiyun
sky2_get_coalesce(struct net_device * dev,struct ethtool_coalesce * ecmd)4052*4882a593Smuzhiyun static int sky2_get_coalesce(struct net_device *dev,
4053*4882a593Smuzhiyun struct ethtool_coalesce *ecmd)
4054*4882a593Smuzhiyun {
4055*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4056*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
4057*4882a593Smuzhiyun
4058*4882a593Smuzhiyun if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4059*4882a593Smuzhiyun ecmd->tx_coalesce_usecs = 0;
4060*4882a593Smuzhiyun else {
4061*4882a593Smuzhiyun u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4062*4882a593Smuzhiyun ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4063*4882a593Smuzhiyun }
4064*4882a593Smuzhiyun ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4065*4882a593Smuzhiyun
4066*4882a593Smuzhiyun if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4067*4882a593Smuzhiyun ecmd->rx_coalesce_usecs = 0;
4068*4882a593Smuzhiyun else {
4069*4882a593Smuzhiyun u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4070*4882a593Smuzhiyun ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4071*4882a593Smuzhiyun }
4072*4882a593Smuzhiyun ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4073*4882a593Smuzhiyun
4074*4882a593Smuzhiyun if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4075*4882a593Smuzhiyun ecmd->rx_coalesce_usecs_irq = 0;
4076*4882a593Smuzhiyun else {
4077*4882a593Smuzhiyun u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4078*4882a593Smuzhiyun ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4079*4882a593Smuzhiyun }
4080*4882a593Smuzhiyun
4081*4882a593Smuzhiyun ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4082*4882a593Smuzhiyun
4083*4882a593Smuzhiyun return 0;
4084*4882a593Smuzhiyun }
4085*4882a593Smuzhiyun
4086*4882a593Smuzhiyun /* Note: this affect both ports */
sky2_set_coalesce(struct net_device * dev,struct ethtool_coalesce * ecmd)4087*4882a593Smuzhiyun static int sky2_set_coalesce(struct net_device *dev,
4088*4882a593Smuzhiyun struct ethtool_coalesce *ecmd)
4089*4882a593Smuzhiyun {
4090*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4091*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
4092*4882a593Smuzhiyun const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
4093*4882a593Smuzhiyun
4094*4882a593Smuzhiyun if (ecmd->tx_coalesce_usecs > tmax ||
4095*4882a593Smuzhiyun ecmd->rx_coalesce_usecs > tmax ||
4096*4882a593Smuzhiyun ecmd->rx_coalesce_usecs_irq > tmax)
4097*4882a593Smuzhiyun return -EINVAL;
4098*4882a593Smuzhiyun
4099*4882a593Smuzhiyun if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
4100*4882a593Smuzhiyun return -EINVAL;
4101*4882a593Smuzhiyun if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
4102*4882a593Smuzhiyun return -EINVAL;
4103*4882a593Smuzhiyun if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
4104*4882a593Smuzhiyun return -EINVAL;
4105*4882a593Smuzhiyun
4106*4882a593Smuzhiyun if (ecmd->tx_coalesce_usecs == 0)
4107*4882a593Smuzhiyun sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4108*4882a593Smuzhiyun else {
4109*4882a593Smuzhiyun sky2_write32(hw, STAT_TX_TIMER_INI,
4110*4882a593Smuzhiyun sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4111*4882a593Smuzhiyun sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4112*4882a593Smuzhiyun }
4113*4882a593Smuzhiyun sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4114*4882a593Smuzhiyun
4115*4882a593Smuzhiyun if (ecmd->rx_coalesce_usecs == 0)
4116*4882a593Smuzhiyun sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4117*4882a593Smuzhiyun else {
4118*4882a593Smuzhiyun sky2_write32(hw, STAT_LEV_TIMER_INI,
4119*4882a593Smuzhiyun sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4120*4882a593Smuzhiyun sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4121*4882a593Smuzhiyun }
4122*4882a593Smuzhiyun sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4123*4882a593Smuzhiyun
4124*4882a593Smuzhiyun if (ecmd->rx_coalesce_usecs_irq == 0)
4125*4882a593Smuzhiyun sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4126*4882a593Smuzhiyun else {
4127*4882a593Smuzhiyun sky2_write32(hw, STAT_ISR_TIMER_INI,
4128*4882a593Smuzhiyun sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4129*4882a593Smuzhiyun sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4130*4882a593Smuzhiyun }
4131*4882a593Smuzhiyun sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4132*4882a593Smuzhiyun return 0;
4133*4882a593Smuzhiyun }
4134*4882a593Smuzhiyun
4135*4882a593Smuzhiyun /*
4136*4882a593Smuzhiyun * Hardware is limited to min of 128 and max of 2048 for ring size
4137*4882a593Smuzhiyun * and rounded up to next power of two
4138*4882a593Smuzhiyun * to avoid division in modulus calclation
4139*4882a593Smuzhiyun */
roundup_ring_size(unsigned long pending)4140*4882a593Smuzhiyun static unsigned long roundup_ring_size(unsigned long pending)
4141*4882a593Smuzhiyun {
4142*4882a593Smuzhiyun return max(128ul, roundup_pow_of_two(pending+1));
4143*4882a593Smuzhiyun }
4144*4882a593Smuzhiyun
sky2_get_ringparam(struct net_device * dev,struct ethtool_ringparam * ering)4145*4882a593Smuzhiyun static void sky2_get_ringparam(struct net_device *dev,
4146*4882a593Smuzhiyun struct ethtool_ringparam *ering)
4147*4882a593Smuzhiyun {
4148*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4149*4882a593Smuzhiyun
4150*4882a593Smuzhiyun ering->rx_max_pending = RX_MAX_PENDING;
4151*4882a593Smuzhiyun ering->tx_max_pending = TX_MAX_PENDING;
4152*4882a593Smuzhiyun
4153*4882a593Smuzhiyun ering->rx_pending = sky2->rx_pending;
4154*4882a593Smuzhiyun ering->tx_pending = sky2->tx_pending;
4155*4882a593Smuzhiyun }
4156*4882a593Smuzhiyun
sky2_set_ringparam(struct net_device * dev,struct ethtool_ringparam * ering)4157*4882a593Smuzhiyun static int sky2_set_ringparam(struct net_device *dev,
4158*4882a593Smuzhiyun struct ethtool_ringparam *ering)
4159*4882a593Smuzhiyun {
4160*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun if (ering->rx_pending > RX_MAX_PENDING ||
4163*4882a593Smuzhiyun ering->rx_pending < 8 ||
4164*4882a593Smuzhiyun ering->tx_pending < TX_MIN_PENDING ||
4165*4882a593Smuzhiyun ering->tx_pending > TX_MAX_PENDING)
4166*4882a593Smuzhiyun return -EINVAL;
4167*4882a593Smuzhiyun
4168*4882a593Smuzhiyun sky2_detach(dev);
4169*4882a593Smuzhiyun
4170*4882a593Smuzhiyun sky2->rx_pending = ering->rx_pending;
4171*4882a593Smuzhiyun sky2->tx_pending = ering->tx_pending;
4172*4882a593Smuzhiyun sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
4173*4882a593Smuzhiyun
4174*4882a593Smuzhiyun return sky2_reattach(dev);
4175*4882a593Smuzhiyun }
4176*4882a593Smuzhiyun
sky2_get_regs_len(struct net_device * dev)4177*4882a593Smuzhiyun static int sky2_get_regs_len(struct net_device *dev)
4178*4882a593Smuzhiyun {
4179*4882a593Smuzhiyun return 0x4000;
4180*4882a593Smuzhiyun }
4181*4882a593Smuzhiyun
sky2_reg_access_ok(struct sky2_hw * hw,unsigned int b)4182*4882a593Smuzhiyun static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4183*4882a593Smuzhiyun {
4184*4882a593Smuzhiyun /* This complicated switch statement is to make sure and
4185*4882a593Smuzhiyun * only access regions that are unreserved.
4186*4882a593Smuzhiyun * Some blocks are only valid on dual port cards.
4187*4882a593Smuzhiyun */
4188*4882a593Smuzhiyun switch (b) {
4189*4882a593Smuzhiyun /* second port */
4190*4882a593Smuzhiyun case 5: /* Tx Arbiter 2 */
4191*4882a593Smuzhiyun case 9: /* RX2 */
4192*4882a593Smuzhiyun case 14 ... 15: /* TX2 */
4193*4882a593Smuzhiyun case 17: case 19: /* Ram Buffer 2 */
4194*4882a593Smuzhiyun case 22 ... 23: /* Tx Ram Buffer 2 */
4195*4882a593Smuzhiyun case 25: /* Rx MAC Fifo 1 */
4196*4882a593Smuzhiyun case 27: /* Tx MAC Fifo 2 */
4197*4882a593Smuzhiyun case 31: /* GPHY 2 */
4198*4882a593Smuzhiyun case 40 ... 47: /* Pattern Ram 2 */
4199*4882a593Smuzhiyun case 52: case 54: /* TCP Segmentation 2 */
4200*4882a593Smuzhiyun case 112 ... 116: /* GMAC 2 */
4201*4882a593Smuzhiyun return hw->ports > 1;
4202*4882a593Smuzhiyun
4203*4882a593Smuzhiyun case 0: /* Control */
4204*4882a593Smuzhiyun case 2: /* Mac address */
4205*4882a593Smuzhiyun case 4: /* Tx Arbiter 1 */
4206*4882a593Smuzhiyun case 7: /* PCI express reg */
4207*4882a593Smuzhiyun case 8: /* RX1 */
4208*4882a593Smuzhiyun case 12 ... 13: /* TX1 */
4209*4882a593Smuzhiyun case 16: case 18:/* Rx Ram Buffer 1 */
4210*4882a593Smuzhiyun case 20 ... 21: /* Tx Ram Buffer 1 */
4211*4882a593Smuzhiyun case 24: /* Rx MAC Fifo 1 */
4212*4882a593Smuzhiyun case 26: /* Tx MAC Fifo 1 */
4213*4882a593Smuzhiyun case 28 ... 29: /* Descriptor and status unit */
4214*4882a593Smuzhiyun case 30: /* GPHY 1*/
4215*4882a593Smuzhiyun case 32 ... 39: /* Pattern Ram 1 */
4216*4882a593Smuzhiyun case 48: case 50: /* TCP Segmentation 1 */
4217*4882a593Smuzhiyun case 56 ... 60: /* PCI space */
4218*4882a593Smuzhiyun case 80 ... 84: /* GMAC 1 */
4219*4882a593Smuzhiyun return 1;
4220*4882a593Smuzhiyun
4221*4882a593Smuzhiyun default:
4222*4882a593Smuzhiyun return 0;
4223*4882a593Smuzhiyun }
4224*4882a593Smuzhiyun }
4225*4882a593Smuzhiyun
4226*4882a593Smuzhiyun /*
4227*4882a593Smuzhiyun * Returns copy of control register region
4228*4882a593Smuzhiyun * Note: ethtool_get_regs always provides full size (16k) buffer
4229*4882a593Smuzhiyun */
sky2_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * p)4230*4882a593Smuzhiyun static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4231*4882a593Smuzhiyun void *p)
4232*4882a593Smuzhiyun {
4233*4882a593Smuzhiyun const struct sky2_port *sky2 = netdev_priv(dev);
4234*4882a593Smuzhiyun const void __iomem *io = sky2->hw->regs;
4235*4882a593Smuzhiyun unsigned int b;
4236*4882a593Smuzhiyun
4237*4882a593Smuzhiyun regs->version = 1;
4238*4882a593Smuzhiyun
4239*4882a593Smuzhiyun for (b = 0; b < 128; b++) {
4240*4882a593Smuzhiyun /* skip poisonous diagnostic ram region in block 3 */
4241*4882a593Smuzhiyun if (b == 3)
4242*4882a593Smuzhiyun memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
4243*4882a593Smuzhiyun else if (sky2_reg_access_ok(sky2->hw, b))
4244*4882a593Smuzhiyun memcpy_fromio(p, io, 128);
4245*4882a593Smuzhiyun else
4246*4882a593Smuzhiyun memset(p, 0, 128);
4247*4882a593Smuzhiyun
4248*4882a593Smuzhiyun p += 128;
4249*4882a593Smuzhiyun io += 128;
4250*4882a593Smuzhiyun }
4251*4882a593Smuzhiyun }
4252*4882a593Smuzhiyun
sky2_get_eeprom_len(struct net_device * dev)4253*4882a593Smuzhiyun static int sky2_get_eeprom_len(struct net_device *dev)
4254*4882a593Smuzhiyun {
4255*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4256*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
4257*4882a593Smuzhiyun u16 reg2;
4258*4882a593Smuzhiyun
4259*4882a593Smuzhiyun reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4260*4882a593Smuzhiyun return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4261*4882a593Smuzhiyun }
4262*4882a593Smuzhiyun
sky2_vpd_wait(const struct sky2_hw * hw,int cap,u16 busy)4263*4882a593Smuzhiyun static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4264*4882a593Smuzhiyun {
4265*4882a593Smuzhiyun unsigned long start = jiffies;
4266*4882a593Smuzhiyun
4267*4882a593Smuzhiyun while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4268*4882a593Smuzhiyun /* Can take up to 10.6 ms for write */
4269*4882a593Smuzhiyun if (time_after(jiffies, start + HZ/4)) {
4270*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
4271*4882a593Smuzhiyun return -ETIMEDOUT;
4272*4882a593Smuzhiyun }
4273*4882a593Smuzhiyun msleep(1);
4274*4882a593Smuzhiyun }
4275*4882a593Smuzhiyun
4276*4882a593Smuzhiyun return 0;
4277*4882a593Smuzhiyun }
4278*4882a593Smuzhiyun
sky2_vpd_read(struct sky2_hw * hw,int cap,void * data,u16 offset,size_t length)4279*4882a593Smuzhiyun static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4280*4882a593Smuzhiyun u16 offset, size_t length)
4281*4882a593Smuzhiyun {
4282*4882a593Smuzhiyun int rc = 0;
4283*4882a593Smuzhiyun
4284*4882a593Smuzhiyun while (length > 0) {
4285*4882a593Smuzhiyun u32 val;
4286*4882a593Smuzhiyun
4287*4882a593Smuzhiyun sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4288*4882a593Smuzhiyun rc = sky2_vpd_wait(hw, cap, 0);
4289*4882a593Smuzhiyun if (rc)
4290*4882a593Smuzhiyun break;
4291*4882a593Smuzhiyun
4292*4882a593Smuzhiyun val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4293*4882a593Smuzhiyun
4294*4882a593Smuzhiyun memcpy(data, &val, min(sizeof(val), length));
4295*4882a593Smuzhiyun offset += sizeof(u32);
4296*4882a593Smuzhiyun data += sizeof(u32);
4297*4882a593Smuzhiyun length -= sizeof(u32);
4298*4882a593Smuzhiyun }
4299*4882a593Smuzhiyun
4300*4882a593Smuzhiyun return rc;
4301*4882a593Smuzhiyun }
4302*4882a593Smuzhiyun
sky2_vpd_write(struct sky2_hw * hw,int cap,const void * data,u16 offset,unsigned int length)4303*4882a593Smuzhiyun static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4304*4882a593Smuzhiyun u16 offset, unsigned int length)
4305*4882a593Smuzhiyun {
4306*4882a593Smuzhiyun unsigned int i;
4307*4882a593Smuzhiyun int rc = 0;
4308*4882a593Smuzhiyun
4309*4882a593Smuzhiyun for (i = 0; i < length; i += sizeof(u32)) {
4310*4882a593Smuzhiyun u32 val = *(u32 *)(data + i);
4311*4882a593Smuzhiyun
4312*4882a593Smuzhiyun sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4313*4882a593Smuzhiyun sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4314*4882a593Smuzhiyun
4315*4882a593Smuzhiyun rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4316*4882a593Smuzhiyun if (rc)
4317*4882a593Smuzhiyun break;
4318*4882a593Smuzhiyun }
4319*4882a593Smuzhiyun return rc;
4320*4882a593Smuzhiyun }
4321*4882a593Smuzhiyun
sky2_get_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)4322*4882a593Smuzhiyun static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4323*4882a593Smuzhiyun u8 *data)
4324*4882a593Smuzhiyun {
4325*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4326*4882a593Smuzhiyun int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
4327*4882a593Smuzhiyun
4328*4882a593Smuzhiyun if (!cap)
4329*4882a593Smuzhiyun return -EINVAL;
4330*4882a593Smuzhiyun
4331*4882a593Smuzhiyun eeprom->magic = SKY2_EEPROM_MAGIC;
4332*4882a593Smuzhiyun
4333*4882a593Smuzhiyun return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4334*4882a593Smuzhiyun }
4335*4882a593Smuzhiyun
sky2_set_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)4336*4882a593Smuzhiyun static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4337*4882a593Smuzhiyun u8 *data)
4338*4882a593Smuzhiyun {
4339*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4340*4882a593Smuzhiyun int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
4341*4882a593Smuzhiyun
4342*4882a593Smuzhiyun if (!cap)
4343*4882a593Smuzhiyun return -EINVAL;
4344*4882a593Smuzhiyun
4345*4882a593Smuzhiyun if (eeprom->magic != SKY2_EEPROM_MAGIC)
4346*4882a593Smuzhiyun return -EINVAL;
4347*4882a593Smuzhiyun
4348*4882a593Smuzhiyun /* Partial writes not supported */
4349*4882a593Smuzhiyun if ((eeprom->offset & 3) || (eeprom->len & 3))
4350*4882a593Smuzhiyun return -EINVAL;
4351*4882a593Smuzhiyun
4352*4882a593Smuzhiyun return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4353*4882a593Smuzhiyun }
4354*4882a593Smuzhiyun
sky2_fix_features(struct net_device * dev,netdev_features_t features)4355*4882a593Smuzhiyun static netdev_features_t sky2_fix_features(struct net_device *dev,
4356*4882a593Smuzhiyun netdev_features_t features)
4357*4882a593Smuzhiyun {
4358*4882a593Smuzhiyun const struct sky2_port *sky2 = netdev_priv(dev);
4359*4882a593Smuzhiyun const struct sky2_hw *hw = sky2->hw;
4360*4882a593Smuzhiyun
4361*4882a593Smuzhiyun /* In order to do Jumbo packets on these chips, need to turn off the
4362*4882a593Smuzhiyun * transmit store/forward. Therefore checksum offload won't work.
4363*4882a593Smuzhiyun */
4364*4882a593Smuzhiyun if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4365*4882a593Smuzhiyun netdev_info(dev, "checksum offload not possible with jumbo frames\n");
4366*4882a593Smuzhiyun features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
4367*4882a593Smuzhiyun }
4368*4882a593Smuzhiyun
4369*4882a593Smuzhiyun /* Some hardware requires receive checksum for RSS to work. */
4370*4882a593Smuzhiyun if ( (features & NETIF_F_RXHASH) &&
4371*4882a593Smuzhiyun !(features & NETIF_F_RXCSUM) &&
4372*4882a593Smuzhiyun (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4373*4882a593Smuzhiyun netdev_info(dev, "receive hashing forces receive checksum\n");
4374*4882a593Smuzhiyun features |= NETIF_F_RXCSUM;
4375*4882a593Smuzhiyun }
4376*4882a593Smuzhiyun
4377*4882a593Smuzhiyun return features;
4378*4882a593Smuzhiyun }
4379*4882a593Smuzhiyun
sky2_set_features(struct net_device * dev,netdev_features_t features)4380*4882a593Smuzhiyun static int sky2_set_features(struct net_device *dev, netdev_features_t features)
4381*4882a593Smuzhiyun {
4382*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4383*4882a593Smuzhiyun netdev_features_t changed = dev->features ^ features;
4384*4882a593Smuzhiyun
4385*4882a593Smuzhiyun if ((changed & NETIF_F_RXCSUM) &&
4386*4882a593Smuzhiyun !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4387*4882a593Smuzhiyun sky2_write32(sky2->hw,
4388*4882a593Smuzhiyun Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4389*4882a593Smuzhiyun (features & NETIF_F_RXCSUM)
4390*4882a593Smuzhiyun ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4391*4882a593Smuzhiyun }
4392*4882a593Smuzhiyun
4393*4882a593Smuzhiyun if (changed & NETIF_F_RXHASH)
4394*4882a593Smuzhiyun rx_set_rss(dev, features);
4395*4882a593Smuzhiyun
4396*4882a593Smuzhiyun if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
4397*4882a593Smuzhiyun sky2_vlan_mode(dev, features);
4398*4882a593Smuzhiyun
4399*4882a593Smuzhiyun return 0;
4400*4882a593Smuzhiyun }
4401*4882a593Smuzhiyun
4402*4882a593Smuzhiyun static const struct ethtool_ops sky2_ethtool_ops = {
4403*4882a593Smuzhiyun .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
4404*4882a593Smuzhiyun ETHTOOL_COALESCE_MAX_FRAMES |
4405*4882a593Smuzhiyun ETHTOOL_COALESCE_RX_USECS_IRQ |
4406*4882a593Smuzhiyun ETHTOOL_COALESCE_RX_MAX_FRAMES_IRQ,
4407*4882a593Smuzhiyun .get_drvinfo = sky2_get_drvinfo,
4408*4882a593Smuzhiyun .get_wol = sky2_get_wol,
4409*4882a593Smuzhiyun .set_wol = sky2_set_wol,
4410*4882a593Smuzhiyun .get_msglevel = sky2_get_msglevel,
4411*4882a593Smuzhiyun .set_msglevel = sky2_set_msglevel,
4412*4882a593Smuzhiyun .nway_reset = sky2_nway_reset,
4413*4882a593Smuzhiyun .get_regs_len = sky2_get_regs_len,
4414*4882a593Smuzhiyun .get_regs = sky2_get_regs,
4415*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
4416*4882a593Smuzhiyun .get_eeprom_len = sky2_get_eeprom_len,
4417*4882a593Smuzhiyun .get_eeprom = sky2_get_eeprom,
4418*4882a593Smuzhiyun .set_eeprom = sky2_set_eeprom,
4419*4882a593Smuzhiyun .get_strings = sky2_get_strings,
4420*4882a593Smuzhiyun .get_coalesce = sky2_get_coalesce,
4421*4882a593Smuzhiyun .set_coalesce = sky2_set_coalesce,
4422*4882a593Smuzhiyun .get_ringparam = sky2_get_ringparam,
4423*4882a593Smuzhiyun .set_ringparam = sky2_set_ringparam,
4424*4882a593Smuzhiyun .get_pauseparam = sky2_get_pauseparam,
4425*4882a593Smuzhiyun .set_pauseparam = sky2_set_pauseparam,
4426*4882a593Smuzhiyun .set_phys_id = sky2_set_phys_id,
4427*4882a593Smuzhiyun .get_sset_count = sky2_get_sset_count,
4428*4882a593Smuzhiyun .get_ethtool_stats = sky2_get_ethtool_stats,
4429*4882a593Smuzhiyun .get_link_ksettings = sky2_get_link_ksettings,
4430*4882a593Smuzhiyun .set_link_ksettings = sky2_set_link_ksettings,
4431*4882a593Smuzhiyun };
4432*4882a593Smuzhiyun
4433*4882a593Smuzhiyun #ifdef CONFIG_SKY2_DEBUG
4434*4882a593Smuzhiyun
4435*4882a593Smuzhiyun static struct dentry *sky2_debug;
4436*4882a593Smuzhiyun
4437*4882a593Smuzhiyun
4438*4882a593Smuzhiyun /*
4439*4882a593Smuzhiyun * Read and parse the first part of Vital Product Data
4440*4882a593Smuzhiyun */
4441*4882a593Smuzhiyun #define VPD_SIZE 128
4442*4882a593Smuzhiyun #define VPD_MAGIC 0x82
4443*4882a593Smuzhiyun
4444*4882a593Smuzhiyun static const struct vpd_tag {
4445*4882a593Smuzhiyun char tag[2];
4446*4882a593Smuzhiyun char *label;
4447*4882a593Smuzhiyun } vpd_tags[] = {
4448*4882a593Smuzhiyun { "PN", "Part Number" },
4449*4882a593Smuzhiyun { "EC", "Engineering Level" },
4450*4882a593Smuzhiyun { "MN", "Manufacturer" },
4451*4882a593Smuzhiyun { "SN", "Serial Number" },
4452*4882a593Smuzhiyun { "YA", "Asset Tag" },
4453*4882a593Smuzhiyun { "VL", "First Error Log Message" },
4454*4882a593Smuzhiyun { "VF", "Second Error Log Message" },
4455*4882a593Smuzhiyun { "VB", "Boot Agent ROM Configuration" },
4456*4882a593Smuzhiyun { "VE", "EFI UNDI Configuration" },
4457*4882a593Smuzhiyun };
4458*4882a593Smuzhiyun
sky2_show_vpd(struct seq_file * seq,struct sky2_hw * hw)4459*4882a593Smuzhiyun static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4460*4882a593Smuzhiyun {
4461*4882a593Smuzhiyun size_t vpd_size;
4462*4882a593Smuzhiyun loff_t offs;
4463*4882a593Smuzhiyun u8 len;
4464*4882a593Smuzhiyun unsigned char *buf;
4465*4882a593Smuzhiyun u16 reg2;
4466*4882a593Smuzhiyun
4467*4882a593Smuzhiyun reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4468*4882a593Smuzhiyun vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4469*4882a593Smuzhiyun
4470*4882a593Smuzhiyun seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4471*4882a593Smuzhiyun buf = kmalloc(vpd_size, GFP_KERNEL);
4472*4882a593Smuzhiyun if (!buf) {
4473*4882a593Smuzhiyun seq_puts(seq, "no memory!\n");
4474*4882a593Smuzhiyun return;
4475*4882a593Smuzhiyun }
4476*4882a593Smuzhiyun
4477*4882a593Smuzhiyun if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4478*4882a593Smuzhiyun seq_puts(seq, "VPD read failed\n");
4479*4882a593Smuzhiyun goto out;
4480*4882a593Smuzhiyun }
4481*4882a593Smuzhiyun
4482*4882a593Smuzhiyun if (buf[0] != VPD_MAGIC) {
4483*4882a593Smuzhiyun seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4484*4882a593Smuzhiyun goto out;
4485*4882a593Smuzhiyun }
4486*4882a593Smuzhiyun len = buf[1];
4487*4882a593Smuzhiyun if (len == 0 || len > vpd_size - 4) {
4488*4882a593Smuzhiyun seq_printf(seq, "Invalid id length: %d\n", len);
4489*4882a593Smuzhiyun goto out;
4490*4882a593Smuzhiyun }
4491*4882a593Smuzhiyun
4492*4882a593Smuzhiyun seq_printf(seq, "%.*s\n", len, buf + 3);
4493*4882a593Smuzhiyun offs = len + 3;
4494*4882a593Smuzhiyun
4495*4882a593Smuzhiyun while (offs < vpd_size - 4) {
4496*4882a593Smuzhiyun int i;
4497*4882a593Smuzhiyun
4498*4882a593Smuzhiyun if (!memcmp("RW", buf + offs, 2)) /* end marker */
4499*4882a593Smuzhiyun break;
4500*4882a593Smuzhiyun len = buf[offs + 2];
4501*4882a593Smuzhiyun if (offs + len + 3 >= vpd_size)
4502*4882a593Smuzhiyun break;
4503*4882a593Smuzhiyun
4504*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4505*4882a593Smuzhiyun if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4506*4882a593Smuzhiyun seq_printf(seq, " %s: %.*s\n",
4507*4882a593Smuzhiyun vpd_tags[i].label, len, buf + offs + 3);
4508*4882a593Smuzhiyun break;
4509*4882a593Smuzhiyun }
4510*4882a593Smuzhiyun }
4511*4882a593Smuzhiyun offs += len + 3;
4512*4882a593Smuzhiyun }
4513*4882a593Smuzhiyun out:
4514*4882a593Smuzhiyun kfree(buf);
4515*4882a593Smuzhiyun }
4516*4882a593Smuzhiyun
sky2_debug_show(struct seq_file * seq,void * v)4517*4882a593Smuzhiyun static int sky2_debug_show(struct seq_file *seq, void *v)
4518*4882a593Smuzhiyun {
4519*4882a593Smuzhiyun struct net_device *dev = seq->private;
4520*4882a593Smuzhiyun const struct sky2_port *sky2 = netdev_priv(dev);
4521*4882a593Smuzhiyun struct sky2_hw *hw = sky2->hw;
4522*4882a593Smuzhiyun unsigned port = sky2->port;
4523*4882a593Smuzhiyun unsigned idx, last;
4524*4882a593Smuzhiyun int sop;
4525*4882a593Smuzhiyun
4526*4882a593Smuzhiyun sky2_show_vpd(seq, hw);
4527*4882a593Smuzhiyun
4528*4882a593Smuzhiyun seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
4529*4882a593Smuzhiyun sky2_read32(hw, B0_ISRC),
4530*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK),
4531*4882a593Smuzhiyun sky2_read32(hw, B0_Y2_SP_ICR));
4532*4882a593Smuzhiyun
4533*4882a593Smuzhiyun if (!netif_running(dev)) {
4534*4882a593Smuzhiyun seq_puts(seq, "network not running\n");
4535*4882a593Smuzhiyun return 0;
4536*4882a593Smuzhiyun }
4537*4882a593Smuzhiyun
4538*4882a593Smuzhiyun napi_disable(&hw->napi);
4539*4882a593Smuzhiyun last = sky2_read16(hw, STAT_PUT_IDX);
4540*4882a593Smuzhiyun
4541*4882a593Smuzhiyun seq_printf(seq, "Status ring %u\n", hw->st_size);
4542*4882a593Smuzhiyun if (hw->st_idx == last)
4543*4882a593Smuzhiyun seq_puts(seq, "Status ring (empty)\n");
4544*4882a593Smuzhiyun else {
4545*4882a593Smuzhiyun seq_puts(seq, "Status ring\n");
4546*4882a593Smuzhiyun for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4547*4882a593Smuzhiyun idx = RING_NEXT(idx, hw->st_size)) {
4548*4882a593Smuzhiyun const struct sky2_status_le *le = hw->st_le + idx;
4549*4882a593Smuzhiyun seq_printf(seq, "[%d] %#x %d %#x\n",
4550*4882a593Smuzhiyun idx, le->opcode, le->length, le->status);
4551*4882a593Smuzhiyun }
4552*4882a593Smuzhiyun seq_puts(seq, "\n");
4553*4882a593Smuzhiyun }
4554*4882a593Smuzhiyun
4555*4882a593Smuzhiyun seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4556*4882a593Smuzhiyun sky2->tx_cons, sky2->tx_prod,
4557*4882a593Smuzhiyun sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4558*4882a593Smuzhiyun sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4559*4882a593Smuzhiyun
4560*4882a593Smuzhiyun /* Dump contents of tx ring */
4561*4882a593Smuzhiyun sop = 1;
4562*4882a593Smuzhiyun for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4563*4882a593Smuzhiyun idx = RING_NEXT(idx, sky2->tx_ring_size)) {
4564*4882a593Smuzhiyun const struct sky2_tx_le *le = sky2->tx_le + idx;
4565*4882a593Smuzhiyun u32 a = le32_to_cpu(le->addr);
4566*4882a593Smuzhiyun
4567*4882a593Smuzhiyun if (sop)
4568*4882a593Smuzhiyun seq_printf(seq, "%u:", idx);
4569*4882a593Smuzhiyun sop = 0;
4570*4882a593Smuzhiyun
4571*4882a593Smuzhiyun switch (le->opcode & ~HW_OWNER) {
4572*4882a593Smuzhiyun case OP_ADDR64:
4573*4882a593Smuzhiyun seq_printf(seq, " %#x:", a);
4574*4882a593Smuzhiyun break;
4575*4882a593Smuzhiyun case OP_LRGLEN:
4576*4882a593Smuzhiyun seq_printf(seq, " mtu=%d", a);
4577*4882a593Smuzhiyun break;
4578*4882a593Smuzhiyun case OP_VLAN:
4579*4882a593Smuzhiyun seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4580*4882a593Smuzhiyun break;
4581*4882a593Smuzhiyun case OP_TCPLISW:
4582*4882a593Smuzhiyun seq_printf(seq, " csum=%#x", a);
4583*4882a593Smuzhiyun break;
4584*4882a593Smuzhiyun case OP_LARGESEND:
4585*4882a593Smuzhiyun seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4586*4882a593Smuzhiyun break;
4587*4882a593Smuzhiyun case OP_PACKET:
4588*4882a593Smuzhiyun seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4589*4882a593Smuzhiyun break;
4590*4882a593Smuzhiyun case OP_BUFFER:
4591*4882a593Smuzhiyun seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4592*4882a593Smuzhiyun break;
4593*4882a593Smuzhiyun default:
4594*4882a593Smuzhiyun seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4595*4882a593Smuzhiyun a, le16_to_cpu(le->length));
4596*4882a593Smuzhiyun }
4597*4882a593Smuzhiyun
4598*4882a593Smuzhiyun if (le->ctrl & EOP) {
4599*4882a593Smuzhiyun seq_putc(seq, '\n');
4600*4882a593Smuzhiyun sop = 1;
4601*4882a593Smuzhiyun }
4602*4882a593Smuzhiyun }
4603*4882a593Smuzhiyun
4604*4882a593Smuzhiyun seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4605*4882a593Smuzhiyun sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4606*4882a593Smuzhiyun sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
4607*4882a593Smuzhiyun sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4608*4882a593Smuzhiyun
4609*4882a593Smuzhiyun sky2_read32(hw, B0_Y2_SP_LISR);
4610*4882a593Smuzhiyun napi_enable(&hw->napi);
4611*4882a593Smuzhiyun return 0;
4612*4882a593Smuzhiyun }
4613*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(sky2_debug);
4614*4882a593Smuzhiyun
4615*4882a593Smuzhiyun /*
4616*4882a593Smuzhiyun * Use network device events to create/remove/rename
4617*4882a593Smuzhiyun * debugfs file entries
4618*4882a593Smuzhiyun */
sky2_device_event(struct notifier_block * unused,unsigned long event,void * ptr)4619*4882a593Smuzhiyun static int sky2_device_event(struct notifier_block *unused,
4620*4882a593Smuzhiyun unsigned long event, void *ptr)
4621*4882a593Smuzhiyun {
4622*4882a593Smuzhiyun struct net_device *dev = netdev_notifier_info_to_dev(ptr);
4623*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
4624*4882a593Smuzhiyun
4625*4882a593Smuzhiyun if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
4626*4882a593Smuzhiyun return NOTIFY_DONE;
4627*4882a593Smuzhiyun
4628*4882a593Smuzhiyun switch (event) {
4629*4882a593Smuzhiyun case NETDEV_CHANGENAME:
4630*4882a593Smuzhiyun if (sky2->debugfs) {
4631*4882a593Smuzhiyun sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4632*4882a593Smuzhiyun sky2_debug, dev->name);
4633*4882a593Smuzhiyun }
4634*4882a593Smuzhiyun break;
4635*4882a593Smuzhiyun
4636*4882a593Smuzhiyun case NETDEV_GOING_DOWN:
4637*4882a593Smuzhiyun if (sky2->debugfs) {
4638*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
4639*4882a593Smuzhiyun debugfs_remove(sky2->debugfs);
4640*4882a593Smuzhiyun sky2->debugfs = NULL;
4641*4882a593Smuzhiyun }
4642*4882a593Smuzhiyun break;
4643*4882a593Smuzhiyun
4644*4882a593Smuzhiyun case NETDEV_UP:
4645*4882a593Smuzhiyun sky2->debugfs = debugfs_create_file(dev->name, 0444,
4646*4882a593Smuzhiyun sky2_debug, dev,
4647*4882a593Smuzhiyun &sky2_debug_fops);
4648*4882a593Smuzhiyun if (IS_ERR(sky2->debugfs))
4649*4882a593Smuzhiyun sky2->debugfs = NULL;
4650*4882a593Smuzhiyun }
4651*4882a593Smuzhiyun
4652*4882a593Smuzhiyun return NOTIFY_DONE;
4653*4882a593Smuzhiyun }
4654*4882a593Smuzhiyun
4655*4882a593Smuzhiyun static struct notifier_block sky2_notifier = {
4656*4882a593Smuzhiyun .notifier_call = sky2_device_event,
4657*4882a593Smuzhiyun };
4658*4882a593Smuzhiyun
4659*4882a593Smuzhiyun
sky2_debug_init(void)4660*4882a593Smuzhiyun static __init void sky2_debug_init(void)
4661*4882a593Smuzhiyun {
4662*4882a593Smuzhiyun struct dentry *ent;
4663*4882a593Smuzhiyun
4664*4882a593Smuzhiyun ent = debugfs_create_dir("sky2", NULL);
4665*4882a593Smuzhiyun if (!ent || IS_ERR(ent))
4666*4882a593Smuzhiyun return;
4667*4882a593Smuzhiyun
4668*4882a593Smuzhiyun sky2_debug = ent;
4669*4882a593Smuzhiyun register_netdevice_notifier(&sky2_notifier);
4670*4882a593Smuzhiyun }
4671*4882a593Smuzhiyun
sky2_debug_cleanup(void)4672*4882a593Smuzhiyun static __exit void sky2_debug_cleanup(void)
4673*4882a593Smuzhiyun {
4674*4882a593Smuzhiyun if (sky2_debug) {
4675*4882a593Smuzhiyun unregister_netdevice_notifier(&sky2_notifier);
4676*4882a593Smuzhiyun debugfs_remove(sky2_debug);
4677*4882a593Smuzhiyun sky2_debug = NULL;
4678*4882a593Smuzhiyun }
4679*4882a593Smuzhiyun }
4680*4882a593Smuzhiyun
4681*4882a593Smuzhiyun #else
4682*4882a593Smuzhiyun #define sky2_debug_init()
4683*4882a593Smuzhiyun #define sky2_debug_cleanup()
4684*4882a593Smuzhiyun #endif
4685*4882a593Smuzhiyun
4686*4882a593Smuzhiyun /* Two copies of network device operations to handle special case of
4687*4882a593Smuzhiyun not allowing netpoll on second port */
4688*4882a593Smuzhiyun static const struct net_device_ops sky2_netdev_ops[2] = {
4689*4882a593Smuzhiyun {
4690*4882a593Smuzhiyun .ndo_open = sky2_open,
4691*4882a593Smuzhiyun .ndo_stop = sky2_close,
4692*4882a593Smuzhiyun .ndo_start_xmit = sky2_xmit_frame,
4693*4882a593Smuzhiyun .ndo_do_ioctl = sky2_ioctl,
4694*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
4695*4882a593Smuzhiyun .ndo_set_mac_address = sky2_set_mac_address,
4696*4882a593Smuzhiyun .ndo_set_rx_mode = sky2_set_multicast,
4697*4882a593Smuzhiyun .ndo_change_mtu = sky2_change_mtu,
4698*4882a593Smuzhiyun .ndo_fix_features = sky2_fix_features,
4699*4882a593Smuzhiyun .ndo_set_features = sky2_set_features,
4700*4882a593Smuzhiyun .ndo_tx_timeout = sky2_tx_timeout,
4701*4882a593Smuzhiyun .ndo_get_stats64 = sky2_get_stats,
4702*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
4703*4882a593Smuzhiyun .ndo_poll_controller = sky2_netpoll,
4704*4882a593Smuzhiyun #endif
4705*4882a593Smuzhiyun },
4706*4882a593Smuzhiyun {
4707*4882a593Smuzhiyun .ndo_open = sky2_open,
4708*4882a593Smuzhiyun .ndo_stop = sky2_close,
4709*4882a593Smuzhiyun .ndo_start_xmit = sky2_xmit_frame,
4710*4882a593Smuzhiyun .ndo_do_ioctl = sky2_ioctl,
4711*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
4712*4882a593Smuzhiyun .ndo_set_mac_address = sky2_set_mac_address,
4713*4882a593Smuzhiyun .ndo_set_rx_mode = sky2_set_multicast,
4714*4882a593Smuzhiyun .ndo_change_mtu = sky2_change_mtu,
4715*4882a593Smuzhiyun .ndo_fix_features = sky2_fix_features,
4716*4882a593Smuzhiyun .ndo_set_features = sky2_set_features,
4717*4882a593Smuzhiyun .ndo_tx_timeout = sky2_tx_timeout,
4718*4882a593Smuzhiyun .ndo_get_stats64 = sky2_get_stats,
4719*4882a593Smuzhiyun },
4720*4882a593Smuzhiyun };
4721*4882a593Smuzhiyun
4722*4882a593Smuzhiyun /* Initialize network device */
sky2_init_netdev(struct sky2_hw * hw,unsigned port,int highmem,int wol)4723*4882a593Smuzhiyun static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4724*4882a593Smuzhiyun int highmem, int wol)
4725*4882a593Smuzhiyun {
4726*4882a593Smuzhiyun struct sky2_port *sky2;
4727*4882a593Smuzhiyun struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4728*4882a593Smuzhiyun const void *iap;
4729*4882a593Smuzhiyun
4730*4882a593Smuzhiyun if (!dev)
4731*4882a593Smuzhiyun return NULL;
4732*4882a593Smuzhiyun
4733*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &hw->pdev->dev);
4734*4882a593Smuzhiyun dev->irq = hw->pdev->irq;
4735*4882a593Smuzhiyun dev->ethtool_ops = &sky2_ethtool_ops;
4736*4882a593Smuzhiyun dev->watchdog_timeo = TX_WATCHDOG;
4737*4882a593Smuzhiyun dev->netdev_ops = &sky2_netdev_ops[port];
4738*4882a593Smuzhiyun
4739*4882a593Smuzhiyun sky2 = netdev_priv(dev);
4740*4882a593Smuzhiyun sky2->netdev = dev;
4741*4882a593Smuzhiyun sky2->hw = hw;
4742*4882a593Smuzhiyun sky2->msg_enable = netif_msg_init(debug, default_msg);
4743*4882a593Smuzhiyun
4744*4882a593Smuzhiyun u64_stats_init(&sky2->tx_stats.syncp);
4745*4882a593Smuzhiyun u64_stats_init(&sky2->rx_stats.syncp);
4746*4882a593Smuzhiyun
4747*4882a593Smuzhiyun /* Auto speed and flow control */
4748*4882a593Smuzhiyun sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4749*4882a593Smuzhiyun if (hw->chip_id != CHIP_ID_YUKON_XL)
4750*4882a593Smuzhiyun dev->hw_features |= NETIF_F_RXCSUM;
4751*4882a593Smuzhiyun
4752*4882a593Smuzhiyun sky2->flow_mode = FC_BOTH;
4753*4882a593Smuzhiyun
4754*4882a593Smuzhiyun sky2->duplex = -1;
4755*4882a593Smuzhiyun sky2->speed = -1;
4756*4882a593Smuzhiyun sky2->advertising = sky2_supported_modes(hw);
4757*4882a593Smuzhiyun sky2->wol = wol;
4758*4882a593Smuzhiyun
4759*4882a593Smuzhiyun spin_lock_init(&sky2->phy_lock);
4760*4882a593Smuzhiyun
4761*4882a593Smuzhiyun sky2->tx_pending = TX_DEF_PENDING;
4762*4882a593Smuzhiyun sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
4763*4882a593Smuzhiyun sky2->rx_pending = RX_DEF_PENDING;
4764*4882a593Smuzhiyun
4765*4882a593Smuzhiyun hw->dev[port] = dev;
4766*4882a593Smuzhiyun
4767*4882a593Smuzhiyun sky2->port = port;
4768*4882a593Smuzhiyun
4769*4882a593Smuzhiyun dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
4770*4882a593Smuzhiyun
4771*4882a593Smuzhiyun if (highmem)
4772*4882a593Smuzhiyun dev->features |= NETIF_F_HIGHDMA;
4773*4882a593Smuzhiyun
4774*4882a593Smuzhiyun /* Enable receive hashing unless hardware is known broken */
4775*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_RSS_BROKEN))
4776*4882a593Smuzhiyun dev->hw_features |= NETIF_F_RXHASH;
4777*4882a593Smuzhiyun
4778*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4779*4882a593Smuzhiyun dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4780*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_RX;
4781*4882a593Smuzhiyun dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4782*4882a593Smuzhiyun }
4783*4882a593Smuzhiyun
4784*4882a593Smuzhiyun dev->features |= dev->hw_features;
4785*4882a593Smuzhiyun
4786*4882a593Smuzhiyun /* MTU range: 60 - 1500 or 9000 */
4787*4882a593Smuzhiyun dev->min_mtu = ETH_ZLEN;
4788*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_FE ||
4789*4882a593Smuzhiyun hw->chip_id == CHIP_ID_YUKON_FE_P)
4790*4882a593Smuzhiyun dev->max_mtu = ETH_DATA_LEN;
4791*4882a593Smuzhiyun else
4792*4882a593Smuzhiyun dev->max_mtu = ETH_JUMBO_MTU;
4793*4882a593Smuzhiyun
4794*4882a593Smuzhiyun /* try to get mac address in the following order:
4795*4882a593Smuzhiyun * 1) from device tree data
4796*4882a593Smuzhiyun * 2) from internal registers set by bootloader
4797*4882a593Smuzhiyun */
4798*4882a593Smuzhiyun iap = of_get_mac_address(hw->pdev->dev.of_node);
4799*4882a593Smuzhiyun if (!IS_ERR(iap))
4800*4882a593Smuzhiyun ether_addr_copy(dev->dev_addr, iap);
4801*4882a593Smuzhiyun else
4802*4882a593Smuzhiyun memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
4803*4882a593Smuzhiyun ETH_ALEN);
4804*4882a593Smuzhiyun
4805*4882a593Smuzhiyun /* if the address is invalid, use a random value */
4806*4882a593Smuzhiyun if (!is_valid_ether_addr(dev->dev_addr)) {
4807*4882a593Smuzhiyun struct sockaddr sa = { AF_UNSPEC };
4808*4882a593Smuzhiyun
4809*4882a593Smuzhiyun netdev_warn(dev,
4810*4882a593Smuzhiyun "Invalid MAC address, defaulting to random\n");
4811*4882a593Smuzhiyun eth_hw_addr_random(dev);
4812*4882a593Smuzhiyun memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
4813*4882a593Smuzhiyun if (sky2_set_mac_address(dev, &sa))
4814*4882a593Smuzhiyun netdev_warn(dev, "Failed to set MAC address.\n");
4815*4882a593Smuzhiyun }
4816*4882a593Smuzhiyun
4817*4882a593Smuzhiyun return dev;
4818*4882a593Smuzhiyun }
4819*4882a593Smuzhiyun
sky2_show_addr(struct net_device * dev)4820*4882a593Smuzhiyun static void sky2_show_addr(struct net_device *dev)
4821*4882a593Smuzhiyun {
4822*4882a593Smuzhiyun const struct sky2_port *sky2 = netdev_priv(dev);
4823*4882a593Smuzhiyun
4824*4882a593Smuzhiyun netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4825*4882a593Smuzhiyun }
4826*4882a593Smuzhiyun
4827*4882a593Smuzhiyun /* Handle software interrupt used during MSI test */
sky2_test_intr(int irq,void * dev_id)4828*4882a593Smuzhiyun static irqreturn_t sky2_test_intr(int irq, void *dev_id)
4829*4882a593Smuzhiyun {
4830*4882a593Smuzhiyun struct sky2_hw *hw = dev_id;
4831*4882a593Smuzhiyun u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4832*4882a593Smuzhiyun
4833*4882a593Smuzhiyun if (status == 0)
4834*4882a593Smuzhiyun return IRQ_NONE;
4835*4882a593Smuzhiyun
4836*4882a593Smuzhiyun if (status & Y2_IS_IRQ_SW) {
4837*4882a593Smuzhiyun hw->flags |= SKY2_HW_USE_MSI;
4838*4882a593Smuzhiyun wake_up(&hw->msi_wait);
4839*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4840*4882a593Smuzhiyun }
4841*4882a593Smuzhiyun sky2_write32(hw, B0_Y2_SP_ICR, 2);
4842*4882a593Smuzhiyun
4843*4882a593Smuzhiyun return IRQ_HANDLED;
4844*4882a593Smuzhiyun }
4845*4882a593Smuzhiyun
4846*4882a593Smuzhiyun /* Test interrupt path by forcing a a software IRQ */
sky2_test_msi(struct sky2_hw * hw)4847*4882a593Smuzhiyun static int sky2_test_msi(struct sky2_hw *hw)
4848*4882a593Smuzhiyun {
4849*4882a593Smuzhiyun struct pci_dev *pdev = hw->pdev;
4850*4882a593Smuzhiyun int err;
4851*4882a593Smuzhiyun
4852*4882a593Smuzhiyun init_waitqueue_head(&hw->msi_wait);
4853*4882a593Smuzhiyun
4854*4882a593Smuzhiyun err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4855*4882a593Smuzhiyun if (err) {
4856*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4857*4882a593Smuzhiyun return err;
4858*4882a593Smuzhiyun }
4859*4882a593Smuzhiyun
4860*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4861*4882a593Smuzhiyun
4862*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4863*4882a593Smuzhiyun sky2_read8(hw, B0_CTST);
4864*4882a593Smuzhiyun
4865*4882a593Smuzhiyun wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4866*4882a593Smuzhiyun
4867*4882a593Smuzhiyun if (!(hw->flags & SKY2_HW_USE_MSI)) {
4868*4882a593Smuzhiyun /* MSI test failed, go back to INTx mode */
4869*4882a593Smuzhiyun dev_info(&pdev->dev, "No interrupt generated using MSI, "
4870*4882a593Smuzhiyun "switching to INTx mode.\n");
4871*4882a593Smuzhiyun
4872*4882a593Smuzhiyun err = -EOPNOTSUPP;
4873*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4874*4882a593Smuzhiyun }
4875*4882a593Smuzhiyun
4876*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, 0);
4877*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
4878*4882a593Smuzhiyun
4879*4882a593Smuzhiyun free_irq(pdev->irq, hw);
4880*4882a593Smuzhiyun
4881*4882a593Smuzhiyun return err;
4882*4882a593Smuzhiyun }
4883*4882a593Smuzhiyun
4884*4882a593Smuzhiyun /* This driver supports yukon2 chipset only */
sky2_name(u8 chipid,char * buf,int sz)4885*4882a593Smuzhiyun static const char *sky2_name(u8 chipid, char *buf, int sz)
4886*4882a593Smuzhiyun {
4887*4882a593Smuzhiyun const char *name[] = {
4888*4882a593Smuzhiyun "XL", /* 0xb3 */
4889*4882a593Smuzhiyun "EC Ultra", /* 0xb4 */
4890*4882a593Smuzhiyun "Extreme", /* 0xb5 */
4891*4882a593Smuzhiyun "EC", /* 0xb6 */
4892*4882a593Smuzhiyun "FE", /* 0xb7 */
4893*4882a593Smuzhiyun "FE+", /* 0xb8 */
4894*4882a593Smuzhiyun "Supreme", /* 0xb9 */
4895*4882a593Smuzhiyun "UL 2", /* 0xba */
4896*4882a593Smuzhiyun "Unknown", /* 0xbb */
4897*4882a593Smuzhiyun "Optima", /* 0xbc */
4898*4882a593Smuzhiyun "OptimaEEE", /* 0xbd */
4899*4882a593Smuzhiyun "Optima 2", /* 0xbe */
4900*4882a593Smuzhiyun };
4901*4882a593Smuzhiyun
4902*4882a593Smuzhiyun if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
4903*4882a593Smuzhiyun strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4904*4882a593Smuzhiyun else
4905*4882a593Smuzhiyun snprintf(buf, sz, "(chip %#x)", chipid);
4906*4882a593Smuzhiyun return buf;
4907*4882a593Smuzhiyun }
4908*4882a593Smuzhiyun
4909*4882a593Smuzhiyun static const struct dmi_system_id msi_blacklist[] = {
4910*4882a593Smuzhiyun {
4911*4882a593Smuzhiyun .ident = "Dell Inspiron 1545",
4912*4882a593Smuzhiyun .matches = {
4913*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
4914*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "Inspiron 1545"),
4915*4882a593Smuzhiyun },
4916*4882a593Smuzhiyun },
4917*4882a593Smuzhiyun {
4918*4882a593Smuzhiyun .ident = "Gateway P-79",
4919*4882a593Smuzhiyun .matches = {
4920*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "Gateway"),
4921*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "P-79"),
4922*4882a593Smuzhiyun },
4923*4882a593Smuzhiyun },
4924*4882a593Smuzhiyun {
4925*4882a593Smuzhiyun .ident = "ASUS P5W DH Deluxe",
4926*4882a593Smuzhiyun .matches = {
4927*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "ASUSTEK COMPUTER INC"),
4928*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
4929*4882a593Smuzhiyun },
4930*4882a593Smuzhiyun },
4931*4882a593Smuzhiyun {
4932*4882a593Smuzhiyun .ident = "ASUS P6T",
4933*4882a593Smuzhiyun .matches = {
4934*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4935*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "P6T"),
4936*4882a593Smuzhiyun },
4937*4882a593Smuzhiyun },
4938*4882a593Smuzhiyun {
4939*4882a593Smuzhiyun .ident = "ASUS P6X",
4940*4882a593Smuzhiyun .matches = {
4941*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4942*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "P6X"),
4943*4882a593Smuzhiyun },
4944*4882a593Smuzhiyun },
4945*4882a593Smuzhiyun {}
4946*4882a593Smuzhiyun };
4947*4882a593Smuzhiyun
sky2_probe(struct pci_dev * pdev,const struct pci_device_id * ent)4948*4882a593Smuzhiyun static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
4949*4882a593Smuzhiyun {
4950*4882a593Smuzhiyun struct net_device *dev, *dev1;
4951*4882a593Smuzhiyun struct sky2_hw *hw;
4952*4882a593Smuzhiyun int err, using_dac = 0, wol_default;
4953*4882a593Smuzhiyun u32 reg;
4954*4882a593Smuzhiyun char buf1[16];
4955*4882a593Smuzhiyun
4956*4882a593Smuzhiyun err = pci_enable_device(pdev);
4957*4882a593Smuzhiyun if (err) {
4958*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot enable PCI device\n");
4959*4882a593Smuzhiyun goto err_out;
4960*4882a593Smuzhiyun }
4961*4882a593Smuzhiyun
4962*4882a593Smuzhiyun /* Get configuration information
4963*4882a593Smuzhiyun * Note: only regular PCI config access once to test for HW issues
4964*4882a593Smuzhiyun * other PCI access through shared memory for speed and to
4965*4882a593Smuzhiyun * avoid MMCONFIG problems.
4966*4882a593Smuzhiyun */
4967*4882a593Smuzhiyun err = pci_read_config_dword(pdev, PCI_DEV_REG2, ®);
4968*4882a593Smuzhiyun if (err) {
4969*4882a593Smuzhiyun dev_err(&pdev->dev, "PCI read config failed\n");
4970*4882a593Smuzhiyun goto err_out_disable;
4971*4882a593Smuzhiyun }
4972*4882a593Smuzhiyun
4973*4882a593Smuzhiyun if (~reg == 0) {
4974*4882a593Smuzhiyun dev_err(&pdev->dev, "PCI configuration read error\n");
4975*4882a593Smuzhiyun err = -EIO;
4976*4882a593Smuzhiyun goto err_out_disable;
4977*4882a593Smuzhiyun }
4978*4882a593Smuzhiyun
4979*4882a593Smuzhiyun err = pci_request_regions(pdev, DRV_NAME);
4980*4882a593Smuzhiyun if (err) {
4981*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4982*4882a593Smuzhiyun goto err_out_disable;
4983*4882a593Smuzhiyun }
4984*4882a593Smuzhiyun
4985*4882a593Smuzhiyun pci_set_master(pdev);
4986*4882a593Smuzhiyun
4987*4882a593Smuzhiyun if (sizeof(dma_addr_t) > sizeof(u32) &&
4988*4882a593Smuzhiyun !(err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)))) {
4989*4882a593Smuzhiyun using_dac = 1;
4990*4882a593Smuzhiyun err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
4991*4882a593Smuzhiyun if (err < 0) {
4992*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4993*4882a593Smuzhiyun "for consistent allocations\n");
4994*4882a593Smuzhiyun goto err_out_free_regions;
4995*4882a593Smuzhiyun }
4996*4882a593Smuzhiyun } else {
4997*4882a593Smuzhiyun err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
4998*4882a593Smuzhiyun if (err) {
4999*4882a593Smuzhiyun dev_err(&pdev->dev, "no usable DMA configuration\n");
5000*4882a593Smuzhiyun goto err_out_free_regions;
5001*4882a593Smuzhiyun }
5002*4882a593Smuzhiyun }
5003*4882a593Smuzhiyun
5004*4882a593Smuzhiyun
5005*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
5006*4882a593Smuzhiyun /* The sk98lin vendor driver uses hardware byte swapping but
5007*4882a593Smuzhiyun * this driver uses software swapping.
5008*4882a593Smuzhiyun */
5009*4882a593Smuzhiyun reg &= ~PCI_REV_DESC;
5010*4882a593Smuzhiyun err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
5011*4882a593Smuzhiyun if (err) {
5012*4882a593Smuzhiyun dev_err(&pdev->dev, "PCI write config failed\n");
5013*4882a593Smuzhiyun goto err_out_free_regions;
5014*4882a593Smuzhiyun }
5015*4882a593Smuzhiyun #endif
5016*4882a593Smuzhiyun
5017*4882a593Smuzhiyun wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
5018*4882a593Smuzhiyun
5019*4882a593Smuzhiyun err = -ENOMEM;
5020*4882a593Smuzhiyun
5021*4882a593Smuzhiyun hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
5022*4882a593Smuzhiyun + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
5023*4882a593Smuzhiyun if (!hw)
5024*4882a593Smuzhiyun goto err_out_free_regions;
5025*4882a593Smuzhiyun
5026*4882a593Smuzhiyun hw->pdev = pdev;
5027*4882a593Smuzhiyun sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
5028*4882a593Smuzhiyun
5029*4882a593Smuzhiyun hw->regs = ioremap(pci_resource_start(pdev, 0), 0x4000);
5030*4882a593Smuzhiyun if (!hw->regs) {
5031*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot map device registers\n");
5032*4882a593Smuzhiyun goto err_out_free_hw;
5033*4882a593Smuzhiyun }
5034*4882a593Smuzhiyun
5035*4882a593Smuzhiyun err = sky2_init(hw);
5036*4882a593Smuzhiyun if (err)
5037*4882a593Smuzhiyun goto err_out_iounmap;
5038*4882a593Smuzhiyun
5039*4882a593Smuzhiyun /* ring for status responses */
5040*4882a593Smuzhiyun hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
5041*4882a593Smuzhiyun hw->st_le = dma_alloc_coherent(&pdev->dev,
5042*4882a593Smuzhiyun hw->st_size * sizeof(struct sky2_status_le),
5043*4882a593Smuzhiyun &hw->st_dma, GFP_KERNEL);
5044*4882a593Smuzhiyun if (!hw->st_le) {
5045*4882a593Smuzhiyun err = -ENOMEM;
5046*4882a593Smuzhiyun goto err_out_reset;
5047*4882a593Smuzhiyun }
5048*4882a593Smuzhiyun
5049*4882a593Smuzhiyun dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
5050*4882a593Smuzhiyun sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
5051*4882a593Smuzhiyun
5052*4882a593Smuzhiyun sky2_reset(hw);
5053*4882a593Smuzhiyun
5054*4882a593Smuzhiyun dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
5055*4882a593Smuzhiyun if (!dev) {
5056*4882a593Smuzhiyun err = -ENOMEM;
5057*4882a593Smuzhiyun goto err_out_free_pci;
5058*4882a593Smuzhiyun }
5059*4882a593Smuzhiyun
5060*4882a593Smuzhiyun if (disable_msi == -1)
5061*4882a593Smuzhiyun disable_msi = !!dmi_check_system(msi_blacklist);
5062*4882a593Smuzhiyun
5063*4882a593Smuzhiyun if (!disable_msi && pci_enable_msi(pdev) == 0) {
5064*4882a593Smuzhiyun err = sky2_test_msi(hw);
5065*4882a593Smuzhiyun if (err) {
5066*4882a593Smuzhiyun pci_disable_msi(pdev);
5067*4882a593Smuzhiyun if (err != -EOPNOTSUPP)
5068*4882a593Smuzhiyun goto err_out_free_netdev;
5069*4882a593Smuzhiyun }
5070*4882a593Smuzhiyun }
5071*4882a593Smuzhiyun
5072*4882a593Smuzhiyun netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5073*4882a593Smuzhiyun
5074*4882a593Smuzhiyun err = register_netdev(dev);
5075*4882a593Smuzhiyun if (err) {
5076*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot register net device\n");
5077*4882a593Smuzhiyun goto err_out_free_netdev;
5078*4882a593Smuzhiyun }
5079*4882a593Smuzhiyun
5080*4882a593Smuzhiyun netif_carrier_off(dev);
5081*4882a593Smuzhiyun
5082*4882a593Smuzhiyun sky2_show_addr(dev);
5083*4882a593Smuzhiyun
5084*4882a593Smuzhiyun if (hw->ports > 1) {
5085*4882a593Smuzhiyun dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
5086*4882a593Smuzhiyun if (!dev1) {
5087*4882a593Smuzhiyun err = -ENOMEM;
5088*4882a593Smuzhiyun goto err_out_unregister;
5089*4882a593Smuzhiyun }
5090*4882a593Smuzhiyun
5091*4882a593Smuzhiyun err = register_netdev(dev1);
5092*4882a593Smuzhiyun if (err) {
5093*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot register second net device\n");
5094*4882a593Smuzhiyun goto err_out_free_dev1;
5095*4882a593Smuzhiyun }
5096*4882a593Smuzhiyun
5097*4882a593Smuzhiyun err = sky2_setup_irq(hw, hw->irq_name);
5098*4882a593Smuzhiyun if (err)
5099*4882a593Smuzhiyun goto err_out_unregister_dev1;
5100*4882a593Smuzhiyun
5101*4882a593Smuzhiyun sky2_show_addr(dev1);
5102*4882a593Smuzhiyun }
5103*4882a593Smuzhiyun
5104*4882a593Smuzhiyun timer_setup(&hw->watchdog_timer, sky2_watchdog, 0);
5105*4882a593Smuzhiyun INIT_WORK(&hw->restart_work, sky2_restart);
5106*4882a593Smuzhiyun
5107*4882a593Smuzhiyun pci_set_drvdata(pdev, hw);
5108*4882a593Smuzhiyun pdev->d3hot_delay = 300;
5109*4882a593Smuzhiyun
5110*4882a593Smuzhiyun return 0;
5111*4882a593Smuzhiyun
5112*4882a593Smuzhiyun err_out_unregister_dev1:
5113*4882a593Smuzhiyun unregister_netdev(dev1);
5114*4882a593Smuzhiyun err_out_free_dev1:
5115*4882a593Smuzhiyun free_netdev(dev1);
5116*4882a593Smuzhiyun err_out_unregister:
5117*4882a593Smuzhiyun unregister_netdev(dev);
5118*4882a593Smuzhiyun err_out_free_netdev:
5119*4882a593Smuzhiyun if (hw->flags & SKY2_HW_USE_MSI)
5120*4882a593Smuzhiyun pci_disable_msi(pdev);
5121*4882a593Smuzhiyun free_netdev(dev);
5122*4882a593Smuzhiyun err_out_free_pci:
5123*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
5124*4882a593Smuzhiyun hw->st_size * sizeof(struct sky2_status_le),
5125*4882a593Smuzhiyun hw->st_le, hw->st_dma);
5126*4882a593Smuzhiyun err_out_reset:
5127*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_RST_SET);
5128*4882a593Smuzhiyun err_out_iounmap:
5129*4882a593Smuzhiyun iounmap(hw->regs);
5130*4882a593Smuzhiyun err_out_free_hw:
5131*4882a593Smuzhiyun kfree(hw);
5132*4882a593Smuzhiyun err_out_free_regions:
5133*4882a593Smuzhiyun pci_release_regions(pdev);
5134*4882a593Smuzhiyun err_out_disable:
5135*4882a593Smuzhiyun pci_disable_device(pdev);
5136*4882a593Smuzhiyun err_out:
5137*4882a593Smuzhiyun return err;
5138*4882a593Smuzhiyun }
5139*4882a593Smuzhiyun
sky2_remove(struct pci_dev * pdev)5140*4882a593Smuzhiyun static void sky2_remove(struct pci_dev *pdev)
5141*4882a593Smuzhiyun {
5142*4882a593Smuzhiyun struct sky2_hw *hw = pci_get_drvdata(pdev);
5143*4882a593Smuzhiyun int i;
5144*4882a593Smuzhiyun
5145*4882a593Smuzhiyun if (!hw)
5146*4882a593Smuzhiyun return;
5147*4882a593Smuzhiyun
5148*4882a593Smuzhiyun del_timer_sync(&hw->watchdog_timer);
5149*4882a593Smuzhiyun cancel_work_sync(&hw->restart_work);
5150*4882a593Smuzhiyun
5151*4882a593Smuzhiyun for (i = hw->ports-1; i >= 0; --i)
5152*4882a593Smuzhiyun unregister_netdev(hw->dev[i]);
5153*4882a593Smuzhiyun
5154*4882a593Smuzhiyun sky2_write32(hw, B0_IMSK, 0);
5155*4882a593Smuzhiyun sky2_read32(hw, B0_IMSK);
5156*4882a593Smuzhiyun
5157*4882a593Smuzhiyun sky2_power_aux(hw);
5158*4882a593Smuzhiyun
5159*4882a593Smuzhiyun sky2_write8(hw, B0_CTST, CS_RST_SET);
5160*4882a593Smuzhiyun sky2_read8(hw, B0_CTST);
5161*4882a593Smuzhiyun
5162*4882a593Smuzhiyun if (hw->ports > 1) {
5163*4882a593Smuzhiyun napi_disable(&hw->napi);
5164*4882a593Smuzhiyun free_irq(pdev->irq, hw);
5165*4882a593Smuzhiyun }
5166*4882a593Smuzhiyun
5167*4882a593Smuzhiyun if (hw->flags & SKY2_HW_USE_MSI)
5168*4882a593Smuzhiyun pci_disable_msi(pdev);
5169*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
5170*4882a593Smuzhiyun hw->st_size * sizeof(struct sky2_status_le),
5171*4882a593Smuzhiyun hw->st_le, hw->st_dma);
5172*4882a593Smuzhiyun pci_release_regions(pdev);
5173*4882a593Smuzhiyun pci_disable_device(pdev);
5174*4882a593Smuzhiyun
5175*4882a593Smuzhiyun for (i = hw->ports-1; i >= 0; --i)
5176*4882a593Smuzhiyun free_netdev(hw->dev[i]);
5177*4882a593Smuzhiyun
5178*4882a593Smuzhiyun iounmap(hw->regs);
5179*4882a593Smuzhiyun kfree(hw);
5180*4882a593Smuzhiyun }
5181*4882a593Smuzhiyun
sky2_suspend(struct device * dev)5182*4882a593Smuzhiyun static int sky2_suspend(struct device *dev)
5183*4882a593Smuzhiyun {
5184*4882a593Smuzhiyun struct sky2_hw *hw = dev_get_drvdata(dev);
5185*4882a593Smuzhiyun int i;
5186*4882a593Smuzhiyun
5187*4882a593Smuzhiyun if (!hw)
5188*4882a593Smuzhiyun return 0;
5189*4882a593Smuzhiyun
5190*4882a593Smuzhiyun del_timer_sync(&hw->watchdog_timer);
5191*4882a593Smuzhiyun cancel_work_sync(&hw->restart_work);
5192*4882a593Smuzhiyun
5193*4882a593Smuzhiyun rtnl_lock();
5194*4882a593Smuzhiyun
5195*4882a593Smuzhiyun sky2_all_down(hw);
5196*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
5197*4882a593Smuzhiyun struct net_device *dev = hw->dev[i];
5198*4882a593Smuzhiyun struct sky2_port *sky2 = netdev_priv(dev);
5199*4882a593Smuzhiyun
5200*4882a593Smuzhiyun if (sky2->wol)
5201*4882a593Smuzhiyun sky2_wol_init(sky2);
5202*4882a593Smuzhiyun }
5203*4882a593Smuzhiyun
5204*4882a593Smuzhiyun sky2_power_aux(hw);
5205*4882a593Smuzhiyun rtnl_unlock();
5206*4882a593Smuzhiyun
5207*4882a593Smuzhiyun return 0;
5208*4882a593Smuzhiyun }
5209*4882a593Smuzhiyun
5210*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sky2_resume(struct device * dev)5211*4882a593Smuzhiyun static int sky2_resume(struct device *dev)
5212*4882a593Smuzhiyun {
5213*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
5214*4882a593Smuzhiyun struct sky2_hw *hw = pci_get_drvdata(pdev);
5215*4882a593Smuzhiyun int err;
5216*4882a593Smuzhiyun
5217*4882a593Smuzhiyun if (!hw)
5218*4882a593Smuzhiyun return 0;
5219*4882a593Smuzhiyun
5220*4882a593Smuzhiyun /* Re-enable all clocks */
5221*4882a593Smuzhiyun err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5222*4882a593Smuzhiyun if (err) {
5223*4882a593Smuzhiyun dev_err(&pdev->dev, "PCI write config failed\n");
5224*4882a593Smuzhiyun goto out;
5225*4882a593Smuzhiyun }
5226*4882a593Smuzhiyun
5227*4882a593Smuzhiyun rtnl_lock();
5228*4882a593Smuzhiyun sky2_reset(hw);
5229*4882a593Smuzhiyun sky2_all_up(hw);
5230*4882a593Smuzhiyun rtnl_unlock();
5231*4882a593Smuzhiyun
5232*4882a593Smuzhiyun return 0;
5233*4882a593Smuzhiyun out:
5234*4882a593Smuzhiyun
5235*4882a593Smuzhiyun dev_err(&pdev->dev, "resume failed (%d)\n", err);
5236*4882a593Smuzhiyun pci_disable_device(pdev);
5237*4882a593Smuzhiyun return err;
5238*4882a593Smuzhiyun }
5239*4882a593Smuzhiyun
5240*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5241*4882a593Smuzhiyun #define SKY2_PM_OPS (&sky2_pm_ops)
5242*4882a593Smuzhiyun
5243*4882a593Smuzhiyun #else
5244*4882a593Smuzhiyun
5245*4882a593Smuzhiyun #define SKY2_PM_OPS NULL
5246*4882a593Smuzhiyun #endif
5247*4882a593Smuzhiyun
sky2_shutdown(struct pci_dev * pdev)5248*4882a593Smuzhiyun static void sky2_shutdown(struct pci_dev *pdev)
5249*4882a593Smuzhiyun {
5250*4882a593Smuzhiyun struct sky2_hw *hw = pci_get_drvdata(pdev);
5251*4882a593Smuzhiyun int port;
5252*4882a593Smuzhiyun
5253*4882a593Smuzhiyun for (port = 0; port < hw->ports; port++) {
5254*4882a593Smuzhiyun struct net_device *ndev = hw->dev[port];
5255*4882a593Smuzhiyun
5256*4882a593Smuzhiyun rtnl_lock();
5257*4882a593Smuzhiyun if (netif_running(ndev)) {
5258*4882a593Smuzhiyun dev_close(ndev);
5259*4882a593Smuzhiyun netif_device_detach(ndev);
5260*4882a593Smuzhiyun }
5261*4882a593Smuzhiyun rtnl_unlock();
5262*4882a593Smuzhiyun }
5263*4882a593Smuzhiyun sky2_suspend(&pdev->dev);
5264*4882a593Smuzhiyun pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5265*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D3hot);
5266*4882a593Smuzhiyun }
5267*4882a593Smuzhiyun
5268*4882a593Smuzhiyun static struct pci_driver sky2_driver = {
5269*4882a593Smuzhiyun .name = DRV_NAME,
5270*4882a593Smuzhiyun .id_table = sky2_id_table,
5271*4882a593Smuzhiyun .probe = sky2_probe,
5272*4882a593Smuzhiyun .remove = sky2_remove,
5273*4882a593Smuzhiyun .shutdown = sky2_shutdown,
5274*4882a593Smuzhiyun .driver.pm = SKY2_PM_OPS,
5275*4882a593Smuzhiyun };
5276*4882a593Smuzhiyun
sky2_init_module(void)5277*4882a593Smuzhiyun static int __init sky2_init_module(void)
5278*4882a593Smuzhiyun {
5279*4882a593Smuzhiyun pr_info("driver version " DRV_VERSION "\n");
5280*4882a593Smuzhiyun
5281*4882a593Smuzhiyun sky2_debug_init();
5282*4882a593Smuzhiyun return pci_register_driver(&sky2_driver);
5283*4882a593Smuzhiyun }
5284*4882a593Smuzhiyun
sky2_cleanup_module(void)5285*4882a593Smuzhiyun static void __exit sky2_cleanup_module(void)
5286*4882a593Smuzhiyun {
5287*4882a593Smuzhiyun pci_unregister_driver(&sky2_driver);
5288*4882a593Smuzhiyun sky2_debug_cleanup();
5289*4882a593Smuzhiyun }
5290*4882a593Smuzhiyun
5291*4882a593Smuzhiyun module_init(sky2_init_module);
5292*4882a593Smuzhiyun module_exit(sky2_cleanup_module);
5293*4882a593Smuzhiyun
5294*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
5295*4882a593Smuzhiyun MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
5296*4882a593Smuzhiyun MODULE_LICENSE("GPL");
5297*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
5298