xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/marvell/skge.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Definitions for the new Marvell Yukon / SysKonnect driver.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #ifndef _SKGE_H
6*4882a593Smuzhiyun #define _SKGE_H
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /* PCI config registers */
10*4882a593Smuzhiyun #define PCI_DEV_REG1	0x40
11*4882a593Smuzhiyun #define  PCI_PHY_COMA	0x8000000
12*4882a593Smuzhiyun #define  PCI_VIO	0x2000000
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define PCI_DEV_REG2	0x44
15*4882a593Smuzhiyun #define  PCI_VPD_ROM_SZ	7L<<14	/* VPD ROM size 0=256, 1=512, ... */
16*4882a593Smuzhiyun #define  PCI_REV_DESC	1<<2	/* Reverse Descriptor bytes */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun enum csr_regs {
19*4882a593Smuzhiyun 	B0_RAP	= 0x0000,
20*4882a593Smuzhiyun 	B0_CTST	= 0x0004,
21*4882a593Smuzhiyun 	B0_LED	= 0x0006,
22*4882a593Smuzhiyun 	B0_POWER_CTRL	= 0x0007,
23*4882a593Smuzhiyun 	B0_ISRC	= 0x0008,
24*4882a593Smuzhiyun 	B0_IMSK	= 0x000c,
25*4882a593Smuzhiyun 	B0_HWE_ISRC	= 0x0010,
26*4882a593Smuzhiyun 	B0_HWE_IMSK	= 0x0014,
27*4882a593Smuzhiyun 	B0_SP_ISRC	= 0x0018,
28*4882a593Smuzhiyun 	B0_XM1_IMSK	= 0x0020,
29*4882a593Smuzhiyun 	B0_XM1_ISRC	= 0x0028,
30*4882a593Smuzhiyun 	B0_XM1_PHY_ADDR	= 0x0030,
31*4882a593Smuzhiyun 	B0_XM1_PHY_DATA	= 0x0034,
32*4882a593Smuzhiyun 	B0_XM2_IMSK	= 0x0040,
33*4882a593Smuzhiyun 	B0_XM2_ISRC	= 0x0048,
34*4882a593Smuzhiyun 	B0_XM2_PHY_ADDR	= 0x0050,
35*4882a593Smuzhiyun 	B0_XM2_PHY_DATA	= 0x0054,
36*4882a593Smuzhiyun 	B0_R1_CSR	= 0x0060,
37*4882a593Smuzhiyun 	B0_R2_CSR	= 0x0064,
38*4882a593Smuzhiyun 	B0_XS1_CSR	= 0x0068,
39*4882a593Smuzhiyun 	B0_XA1_CSR	= 0x006c,
40*4882a593Smuzhiyun 	B0_XS2_CSR	= 0x0070,
41*4882a593Smuzhiyun 	B0_XA2_CSR	= 0x0074,
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	B2_MAC_1	= 0x0100,
44*4882a593Smuzhiyun 	B2_MAC_2	= 0x0108,
45*4882a593Smuzhiyun 	B2_MAC_3	= 0x0110,
46*4882a593Smuzhiyun 	B2_CONN_TYP	= 0x0118,
47*4882a593Smuzhiyun 	B2_PMD_TYP	= 0x0119,
48*4882a593Smuzhiyun 	B2_MAC_CFG	= 0x011a,
49*4882a593Smuzhiyun 	B2_CHIP_ID	= 0x011b,
50*4882a593Smuzhiyun 	B2_E_0		= 0x011c,
51*4882a593Smuzhiyun 	B2_E_1		= 0x011d,
52*4882a593Smuzhiyun 	B2_E_2		= 0x011e,
53*4882a593Smuzhiyun 	B2_E_3		= 0x011f,
54*4882a593Smuzhiyun 	B2_FAR		= 0x0120,
55*4882a593Smuzhiyun 	B2_FDP		= 0x0124,
56*4882a593Smuzhiyun 	B2_LD_CTRL	= 0x0128,
57*4882a593Smuzhiyun 	B2_LD_TEST	= 0x0129,
58*4882a593Smuzhiyun 	B2_TI_INI	= 0x0130,
59*4882a593Smuzhiyun 	B2_TI_VAL	= 0x0134,
60*4882a593Smuzhiyun 	B2_TI_CTRL	= 0x0138,
61*4882a593Smuzhiyun 	B2_TI_TEST	= 0x0139,
62*4882a593Smuzhiyun 	B2_IRQM_INI	= 0x0140,
63*4882a593Smuzhiyun 	B2_IRQM_VAL	= 0x0144,
64*4882a593Smuzhiyun 	B2_IRQM_CTRL	= 0x0148,
65*4882a593Smuzhiyun 	B2_IRQM_TEST	= 0x0149,
66*4882a593Smuzhiyun 	B2_IRQM_MSK	= 0x014c,
67*4882a593Smuzhiyun 	B2_IRQM_HWE_MSK	= 0x0150,
68*4882a593Smuzhiyun 	B2_TST_CTRL1	= 0x0158,
69*4882a593Smuzhiyun 	B2_TST_CTRL2	= 0x0159,
70*4882a593Smuzhiyun 	B2_GP_IO	= 0x015c,
71*4882a593Smuzhiyun 	B2_I2C_CTRL	= 0x0160,
72*4882a593Smuzhiyun 	B2_I2C_DATA	= 0x0164,
73*4882a593Smuzhiyun 	B2_I2C_IRQ	= 0x0168,
74*4882a593Smuzhiyun 	B2_I2C_SW	= 0x016c,
75*4882a593Smuzhiyun 	B2_BSC_INI	= 0x0170,
76*4882a593Smuzhiyun 	B2_BSC_VAL	= 0x0174,
77*4882a593Smuzhiyun 	B2_BSC_CTRL	= 0x0178,
78*4882a593Smuzhiyun 	B2_BSC_STAT	= 0x0179,
79*4882a593Smuzhiyun 	B2_BSC_TST	= 0x017a,
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	B3_RAM_ADDR	= 0x0180,
82*4882a593Smuzhiyun 	B3_RAM_DATA_LO	= 0x0184,
83*4882a593Smuzhiyun 	B3_RAM_DATA_HI	= 0x0188,
84*4882a593Smuzhiyun 	B3_RI_WTO_R1	= 0x0190,
85*4882a593Smuzhiyun 	B3_RI_WTO_XA1	= 0x0191,
86*4882a593Smuzhiyun 	B3_RI_WTO_XS1	= 0x0192,
87*4882a593Smuzhiyun 	B3_RI_RTO_R1	= 0x0193,
88*4882a593Smuzhiyun 	B3_RI_RTO_XA1	= 0x0194,
89*4882a593Smuzhiyun 	B3_RI_RTO_XS1	= 0x0195,
90*4882a593Smuzhiyun 	B3_RI_WTO_R2	= 0x0196,
91*4882a593Smuzhiyun 	B3_RI_WTO_XA2	= 0x0197,
92*4882a593Smuzhiyun 	B3_RI_WTO_XS2	= 0x0198,
93*4882a593Smuzhiyun 	B3_RI_RTO_R2	= 0x0199,
94*4882a593Smuzhiyun 	B3_RI_RTO_XA2	= 0x019a,
95*4882a593Smuzhiyun 	B3_RI_RTO_XS2	= 0x019b,
96*4882a593Smuzhiyun 	B3_RI_TO_VAL	= 0x019c,
97*4882a593Smuzhiyun 	B3_RI_CTRL	= 0x01a0,
98*4882a593Smuzhiyun 	B3_RI_TEST	= 0x01a2,
99*4882a593Smuzhiyun 	B3_MA_TOINI_RX1	= 0x01b0,
100*4882a593Smuzhiyun 	B3_MA_TOINI_RX2	= 0x01b1,
101*4882a593Smuzhiyun 	B3_MA_TOINI_TX1	= 0x01b2,
102*4882a593Smuzhiyun 	B3_MA_TOINI_TX2	= 0x01b3,
103*4882a593Smuzhiyun 	B3_MA_TOVAL_RX1	= 0x01b4,
104*4882a593Smuzhiyun 	B3_MA_TOVAL_RX2	= 0x01b5,
105*4882a593Smuzhiyun 	B3_MA_TOVAL_TX1	= 0x01b6,
106*4882a593Smuzhiyun 	B3_MA_TOVAL_TX2	= 0x01b7,
107*4882a593Smuzhiyun 	B3_MA_TO_CTRL	= 0x01b8,
108*4882a593Smuzhiyun 	B3_MA_TO_TEST	= 0x01ba,
109*4882a593Smuzhiyun 	B3_MA_RCINI_RX1	= 0x01c0,
110*4882a593Smuzhiyun 	B3_MA_RCINI_RX2	= 0x01c1,
111*4882a593Smuzhiyun 	B3_MA_RCINI_TX1	= 0x01c2,
112*4882a593Smuzhiyun 	B3_MA_RCINI_TX2	= 0x01c3,
113*4882a593Smuzhiyun 	B3_MA_RCVAL_RX1	= 0x01c4,
114*4882a593Smuzhiyun 	B3_MA_RCVAL_RX2	= 0x01c5,
115*4882a593Smuzhiyun 	B3_MA_RCVAL_TX1	= 0x01c6,
116*4882a593Smuzhiyun 	B3_MA_RCVAL_TX2	= 0x01c7,
117*4882a593Smuzhiyun 	B3_MA_RC_CTRL	= 0x01c8,
118*4882a593Smuzhiyun 	B3_MA_RC_TEST	= 0x01ca,
119*4882a593Smuzhiyun 	B3_PA_TOINI_RX1	= 0x01d0,
120*4882a593Smuzhiyun 	B3_PA_TOINI_RX2	= 0x01d4,
121*4882a593Smuzhiyun 	B3_PA_TOINI_TX1	= 0x01d8,
122*4882a593Smuzhiyun 	B3_PA_TOINI_TX2	= 0x01dc,
123*4882a593Smuzhiyun 	B3_PA_TOVAL_RX1	= 0x01e0,
124*4882a593Smuzhiyun 	B3_PA_TOVAL_RX2	= 0x01e4,
125*4882a593Smuzhiyun 	B3_PA_TOVAL_TX1	= 0x01e8,
126*4882a593Smuzhiyun 	B3_PA_TOVAL_TX2	= 0x01ec,
127*4882a593Smuzhiyun 	B3_PA_CTRL	= 0x01f0,
128*4882a593Smuzhiyun 	B3_PA_TEST	= 0x01f2,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*	B0_CTST			16 bit	Control/Status register */
132*4882a593Smuzhiyun enum {
133*4882a593Smuzhiyun 	CS_CLK_RUN_HOT	= 1<<13,/* CLK_RUN hot m. (YUKON-Lite only) */
134*4882a593Smuzhiyun 	CS_CLK_RUN_RST	= 1<<12,/* CLK_RUN reset  (YUKON-Lite only) */
135*4882a593Smuzhiyun 	CS_CLK_RUN_ENA	= 1<<11,/* CLK_RUN enable (YUKON-Lite only) */
136*4882a593Smuzhiyun 	CS_VAUX_AVAIL	= 1<<10,/* VAUX available (YUKON only) */
137*4882a593Smuzhiyun 	CS_BUS_CLOCK	= 1<<9,	/* Bus Clock 0/1 = 33/66 MHz */
138*4882a593Smuzhiyun 	CS_BUS_SLOT_SZ	= 1<<8,	/* Slot Size 0/1 = 32/64 bit slot */
139*4882a593Smuzhiyun 	CS_ST_SW_IRQ	= 1<<7,	/* Set IRQ SW Request */
140*4882a593Smuzhiyun 	CS_CL_SW_IRQ	= 1<<6,	/* Clear IRQ SW Request */
141*4882a593Smuzhiyun 	CS_STOP_DONE	= 1<<5,	/* Stop Master is finished */
142*4882a593Smuzhiyun 	CS_STOP_MAST	= 1<<4,	/* Command Bit to stop the master */
143*4882a593Smuzhiyun 	CS_MRST_CLR	= 1<<3,	/* Clear Master reset	*/
144*4882a593Smuzhiyun 	CS_MRST_SET	= 1<<2,	/* Set Master reset	*/
145*4882a593Smuzhiyun 	CS_RST_CLR	= 1<<1,	/* Clear Software reset	*/
146*4882a593Smuzhiyun 	CS_RST_SET	= 1,	/* Set   Software reset	*/
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*	B0_LED			 8 Bit	LED register */
149*4882a593Smuzhiyun /* Bit  7.. 2:	reserved */
150*4882a593Smuzhiyun 	LED_STAT_ON	= 1<<1,	/* Status LED on	*/
151*4882a593Smuzhiyun 	LED_STAT_OFF	= 1,		/* Status LED off	*/
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /*	B0_POWER_CTRL	 8 Bit	Power Control reg (YUKON only) */
154*4882a593Smuzhiyun 	PC_VAUX_ENA	= 1<<7,	/* Switch VAUX Enable  */
155*4882a593Smuzhiyun 	PC_VAUX_DIS	= 1<<6,	/* Switch VAUX Disable */
156*4882a593Smuzhiyun 	PC_VCC_ENA	= 1<<5,	/* Switch VCC Enable  */
157*4882a593Smuzhiyun 	PC_VCC_DIS	= 1<<4,	/* Switch VCC Disable */
158*4882a593Smuzhiyun 	PC_VAUX_ON	= 1<<3,	/* Switch VAUX On  */
159*4882a593Smuzhiyun 	PC_VAUX_OFF	= 1<<2,	/* Switch VAUX Off */
160*4882a593Smuzhiyun 	PC_VCC_ON	= 1<<1,	/* Switch VCC On  */
161*4882a593Smuzhiyun 	PC_VCC_OFF	= 1<<0,	/* Switch VCC Off */
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /*	B2_IRQM_MSK 	32 bit	IRQ Moderation Mask */
165*4882a593Smuzhiyun enum {
166*4882a593Smuzhiyun 	IS_ALL_MSK	= 0xbffffffful,	/* All Interrupt bits */
167*4882a593Smuzhiyun 	IS_HW_ERR	= 1<<31,	/* Interrupt HW Error */
168*4882a593Smuzhiyun 					/* Bit 30:	reserved */
169*4882a593Smuzhiyun 	IS_PA_TO_RX1	= 1<<29,	/* Packet Arb Timeout Rx1 */
170*4882a593Smuzhiyun 	IS_PA_TO_RX2	= 1<<28,	/* Packet Arb Timeout Rx2 */
171*4882a593Smuzhiyun 	IS_PA_TO_TX1	= 1<<27,	/* Packet Arb Timeout Tx1 */
172*4882a593Smuzhiyun 	IS_PA_TO_TX2	= 1<<26,	/* Packet Arb Timeout Tx2 */
173*4882a593Smuzhiyun 	IS_I2C_READY	= 1<<25,	/* IRQ on end of I2C Tx */
174*4882a593Smuzhiyun 	IS_IRQ_SW	= 1<<24,	/* SW forced IRQ	*/
175*4882a593Smuzhiyun 	IS_EXT_REG	= 1<<23,	/* IRQ from LM80 or PHY (GENESIS only) */
176*4882a593Smuzhiyun 					/* IRQ from PHY (YUKON only) */
177*4882a593Smuzhiyun 	IS_TIMINT	= 1<<22,	/* IRQ from Timer	*/
178*4882a593Smuzhiyun 	IS_MAC1		= 1<<21,	/* IRQ from MAC 1	*/
179*4882a593Smuzhiyun 	IS_LNK_SYNC_M1	= 1<<20,	/* Link Sync Cnt wrap MAC 1 */
180*4882a593Smuzhiyun 	IS_MAC2		= 1<<19,	/* IRQ from MAC 2	*/
181*4882a593Smuzhiyun 	IS_LNK_SYNC_M2	= 1<<18,	/* Link Sync Cnt wrap MAC 2 */
182*4882a593Smuzhiyun /* Receive Queue 1 */
183*4882a593Smuzhiyun 	IS_R1_B		= 1<<17,	/* Q_R1 End of Buffer */
184*4882a593Smuzhiyun 	IS_R1_F		= 1<<16,	/* Q_R1 End of Frame */
185*4882a593Smuzhiyun 	IS_R1_C		= 1<<15,	/* Q_R1 Encoding Error */
186*4882a593Smuzhiyun /* Receive Queue 2 */
187*4882a593Smuzhiyun 	IS_R2_B		= 1<<14,	/* Q_R2 End of Buffer */
188*4882a593Smuzhiyun 	IS_R2_F		= 1<<13,	/* Q_R2 End of Frame */
189*4882a593Smuzhiyun 	IS_R2_C		= 1<<12,	/* Q_R2 Encoding Error */
190*4882a593Smuzhiyun /* Synchronous Transmit Queue 1 */
191*4882a593Smuzhiyun 	IS_XS1_B	= 1<<11,	/* Q_XS1 End of Buffer */
192*4882a593Smuzhiyun 	IS_XS1_F	= 1<<10,	/* Q_XS1 End of Frame */
193*4882a593Smuzhiyun 	IS_XS1_C	= 1<<9,		/* Q_XS1 Encoding Error */
194*4882a593Smuzhiyun /* Asynchronous Transmit Queue 1 */
195*4882a593Smuzhiyun 	IS_XA1_B	= 1<<8,		/* Q_XA1 End of Buffer */
196*4882a593Smuzhiyun 	IS_XA1_F	= 1<<7,		/* Q_XA1 End of Frame */
197*4882a593Smuzhiyun 	IS_XA1_C	= 1<<6,		/* Q_XA1 Encoding Error */
198*4882a593Smuzhiyun /* Synchronous Transmit Queue 2 */
199*4882a593Smuzhiyun 	IS_XS2_B	= 1<<5,		/* Q_XS2 End of Buffer */
200*4882a593Smuzhiyun 	IS_XS2_F	= 1<<4,		/* Q_XS2 End of Frame */
201*4882a593Smuzhiyun 	IS_XS2_C	= 1<<3,		/* Q_XS2 Encoding Error */
202*4882a593Smuzhiyun /* Asynchronous Transmit Queue 2 */
203*4882a593Smuzhiyun 	IS_XA2_B	= 1<<2,		/* Q_XA2 End of Buffer */
204*4882a593Smuzhiyun 	IS_XA2_F	= 1<<1,		/* Q_XA2 End of Frame */
205*4882a593Smuzhiyun 	IS_XA2_C	= 1<<0,		/* Q_XA2 Encoding Error */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	IS_TO_PORT1	= IS_PA_TO_RX1 | IS_PA_TO_TX1,
208*4882a593Smuzhiyun 	IS_TO_PORT2	= IS_PA_TO_RX2 | IS_PA_TO_TX2,
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	IS_PORT_1	= IS_XA1_F| IS_R1_F | IS_TO_PORT1 | IS_MAC1,
211*4882a593Smuzhiyun 	IS_PORT_2	= IS_XA2_F| IS_R2_F | IS_TO_PORT2 | IS_MAC2,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /*	B2_IRQM_HWE_MSK	32 bit	IRQ Moderation HW Error Mask */
216*4882a593Smuzhiyun enum {
217*4882a593Smuzhiyun 	IS_IRQ_TIST_OV	= 1<<13, /* Time Stamp Timer Overflow (YUKON only) */
218*4882a593Smuzhiyun 	IS_IRQ_SENSOR	= 1<<12, /* IRQ from Sensor (YUKON only) */
219*4882a593Smuzhiyun 	IS_IRQ_MST_ERR	= 1<<11, /* IRQ master error detected */
220*4882a593Smuzhiyun 	IS_IRQ_STAT	= 1<<10, /* IRQ status exception */
221*4882a593Smuzhiyun 	IS_NO_STAT_M1	= 1<<9,	/* No Rx Status from MAC 1 */
222*4882a593Smuzhiyun 	IS_NO_STAT_M2	= 1<<8,	/* No Rx Status from MAC 2 */
223*4882a593Smuzhiyun 	IS_NO_TIST_M1	= 1<<7,	/* No Time Stamp from MAC 1 */
224*4882a593Smuzhiyun 	IS_NO_TIST_M2	= 1<<6,	/* No Time Stamp from MAC 2 */
225*4882a593Smuzhiyun 	IS_RAM_RD_PAR	= 1<<5,	/* RAM Read  Parity Error */
226*4882a593Smuzhiyun 	IS_RAM_WR_PAR	= 1<<4,	/* RAM Write Parity Error */
227*4882a593Smuzhiyun 	IS_M1_PAR_ERR	= 1<<3,	/* MAC 1 Parity Error */
228*4882a593Smuzhiyun 	IS_M2_PAR_ERR	= 1<<2,	/* MAC 2 Parity Error */
229*4882a593Smuzhiyun 	IS_R1_PAR_ERR	= 1<<1,	/* Queue R1 Parity Error */
230*4882a593Smuzhiyun 	IS_R2_PAR_ERR	= 1<<0,	/* Queue R2 Parity Error */
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	IS_ERR_MSK	= IS_IRQ_MST_ERR | IS_IRQ_STAT
233*4882a593Smuzhiyun 			| IS_RAM_RD_PAR | IS_RAM_WR_PAR
234*4882a593Smuzhiyun 			| IS_M1_PAR_ERR | IS_M2_PAR_ERR
235*4882a593Smuzhiyun 			| IS_R1_PAR_ERR | IS_R2_PAR_ERR,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /*	B2_TST_CTRL1	 8 bit	Test Control Register 1 */
239*4882a593Smuzhiyun enum {
240*4882a593Smuzhiyun 	TST_FRC_DPERR_MR = 1<<7, /* force DATAPERR on MST RD */
241*4882a593Smuzhiyun 	TST_FRC_DPERR_MW = 1<<6, /* force DATAPERR on MST WR */
242*4882a593Smuzhiyun 	TST_FRC_DPERR_TR = 1<<5, /* force DATAPERR on TRG RD */
243*4882a593Smuzhiyun 	TST_FRC_DPERR_TW = 1<<4, /* force DATAPERR on TRG WR */
244*4882a593Smuzhiyun 	TST_FRC_APERR_M	 = 1<<3, /* force ADDRPERR on MST */
245*4882a593Smuzhiyun 	TST_FRC_APERR_T	 = 1<<2, /* force ADDRPERR on TRG */
246*4882a593Smuzhiyun 	TST_CFG_WRITE_ON = 1<<1, /* Enable  Config Reg WR */
247*4882a593Smuzhiyun 	TST_CFG_WRITE_OFF= 1<<0, /* Disable Config Reg WR */
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /*	B2_MAC_CFG		 8 bit	MAC Configuration / Chip Revision */
251*4882a593Smuzhiyun enum {
252*4882a593Smuzhiyun 	CFG_CHIP_R_MSK	  = 0xf<<4,	/* Bit 7.. 4: Chip Revision */
253*4882a593Smuzhiyun 					/* Bit 3.. 2:	reserved */
254*4882a593Smuzhiyun 	CFG_DIS_M2_CLK	  = 1<<1,	/* Disable Clock for 2nd MAC */
255*4882a593Smuzhiyun 	CFG_SNG_MAC	  = 1<<0,	/* MAC Config: 0=2 MACs / 1=1 MAC*/
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /*	B2_CHIP_ID		 8 bit 	Chip Identification Number */
259*4882a593Smuzhiyun enum {
260*4882a593Smuzhiyun 	CHIP_ID_GENESIS	   = 0x0a, /* Chip ID for GENESIS */
261*4882a593Smuzhiyun 	CHIP_ID_YUKON	   = 0xb0, /* Chip ID for YUKON */
262*4882a593Smuzhiyun 	CHIP_ID_YUKON_LITE = 0xb1, /* Chip ID for YUKON-Lite (Rev. A1-A3) */
263*4882a593Smuzhiyun 	CHIP_ID_YUKON_LP   = 0xb2, /* Chip ID for YUKON-LP */
264*4882a593Smuzhiyun 	CHIP_ID_YUKON_XL   = 0xb3, /* Chip ID for YUKON-2 XL */
265*4882a593Smuzhiyun 	CHIP_ID_YUKON_EC   = 0xb6, /* Chip ID for YUKON-2 EC */
266*4882a593Smuzhiyun  	CHIP_ID_YUKON_FE   = 0xb7, /* Chip ID for YUKON-2 FE */
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	CHIP_REV_YU_LITE_A1  = 3,	/* Chip Rev. for YUKON-Lite A1,A2 */
269*4882a593Smuzhiyun 	CHIP_REV_YU_LITE_A3  = 7,	/* Chip Rev. for YUKON-Lite A3 */
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /*	B2_TI_CTRL		 8 bit	Timer control */
273*4882a593Smuzhiyun /*	B2_IRQM_CTRL	 8 bit	IRQ Moderation Timer Control */
274*4882a593Smuzhiyun enum {
275*4882a593Smuzhiyun 	TIM_START	= 1<<2,	/* Start Timer */
276*4882a593Smuzhiyun 	TIM_STOP	= 1<<1,	/* Stop  Timer */
277*4882a593Smuzhiyun 	TIM_CLR_IRQ	= 1<<0,	/* Clear Timer IRQ (!IRQM) */
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /*	B2_TI_TEST		 8 Bit	Timer Test */
281*4882a593Smuzhiyun /*	B2_IRQM_TEST	 8 bit	IRQ Moderation Timer Test */
282*4882a593Smuzhiyun /*	B28_DPT_TST		 8 bit	Descriptor Poll Timer Test Reg */
283*4882a593Smuzhiyun enum {
284*4882a593Smuzhiyun 	TIM_T_ON	= 1<<2,	/* Test mode on */
285*4882a593Smuzhiyun 	TIM_T_OFF	= 1<<1,	/* Test mode off */
286*4882a593Smuzhiyun 	TIM_T_STEP	= 1<<0,	/* Test step */
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /*	B2_GP_IO		32 bit	General Purpose I/O Register */
290*4882a593Smuzhiyun enum {
291*4882a593Smuzhiyun 	GP_DIR_9 = 1<<25, /* IO_9 direct, 0=In/1=Out */
292*4882a593Smuzhiyun 	GP_DIR_8 = 1<<24, /* IO_8 direct, 0=In/1=Out */
293*4882a593Smuzhiyun 	GP_DIR_7 = 1<<23, /* IO_7 direct, 0=In/1=Out */
294*4882a593Smuzhiyun 	GP_DIR_6 = 1<<22, /* IO_6 direct, 0=In/1=Out */
295*4882a593Smuzhiyun 	GP_DIR_5 = 1<<21, /* IO_5 direct, 0=In/1=Out */
296*4882a593Smuzhiyun 	GP_DIR_4 = 1<<20, /* IO_4 direct, 0=In/1=Out */
297*4882a593Smuzhiyun 	GP_DIR_3 = 1<<19, /* IO_3 direct, 0=In/1=Out */
298*4882a593Smuzhiyun 	GP_DIR_2 = 1<<18, /* IO_2 direct, 0=In/1=Out */
299*4882a593Smuzhiyun 	GP_DIR_1 = 1<<17, /* IO_1 direct, 0=In/1=Out */
300*4882a593Smuzhiyun 	GP_DIR_0 = 1<<16, /* IO_0 direct, 0=In/1=Out */
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	GP_IO_9	= 1<<9,	/* IO_9 pin */
303*4882a593Smuzhiyun 	GP_IO_8	= 1<<8,	/* IO_8 pin */
304*4882a593Smuzhiyun 	GP_IO_7	= 1<<7,	/* IO_7 pin */
305*4882a593Smuzhiyun 	GP_IO_6	= 1<<6,	/* IO_6 pin */
306*4882a593Smuzhiyun 	GP_IO_5	= 1<<5,	/* IO_5 pin */
307*4882a593Smuzhiyun 	GP_IO_4	= 1<<4,	/* IO_4 pin */
308*4882a593Smuzhiyun 	GP_IO_3	= 1<<3,	/* IO_3 pin */
309*4882a593Smuzhiyun 	GP_IO_2	= 1<<2,	/* IO_2 pin */
310*4882a593Smuzhiyun 	GP_IO_1	= 1<<1,	/* IO_1 pin */
311*4882a593Smuzhiyun 	GP_IO_0	= 1<<0,	/* IO_0 pin */
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* Descriptor Bit Definition */
315*4882a593Smuzhiyun /*	TxCtrl		Transmit Buffer Control Field */
316*4882a593Smuzhiyun /*	RxCtrl		Receive  Buffer Control Field */
317*4882a593Smuzhiyun enum {
318*4882a593Smuzhiyun 	BMU_OWN		= 1<<31, /* OWN bit: 0=host/1=BMU */
319*4882a593Smuzhiyun 	BMU_STF		= 1<<30, /* Start of Frame */
320*4882a593Smuzhiyun 	BMU_EOF		= 1<<29, /* End of Frame */
321*4882a593Smuzhiyun 	BMU_IRQ_EOB	= 1<<28, /* Req "End of Buffer" IRQ */
322*4882a593Smuzhiyun 	BMU_IRQ_EOF	= 1<<27, /* Req "End of Frame" IRQ */
323*4882a593Smuzhiyun 				/* TxCtrl specific bits */
324*4882a593Smuzhiyun 	BMU_STFWD	= 1<<26, /* (Tx)	Store & Forward Frame */
325*4882a593Smuzhiyun 	BMU_NO_FCS	= 1<<25, /* (Tx) Disable MAC FCS (CRC) generation */
326*4882a593Smuzhiyun 	BMU_SW	= 1<<24, /* (Tx)	1 bit res. for SW use */
327*4882a593Smuzhiyun 				/* RxCtrl specific bits */
328*4882a593Smuzhiyun 	BMU_DEV_0	= 1<<26, /* (Rx)	Transfer data to Dev0 */
329*4882a593Smuzhiyun 	BMU_STAT_VAL	= 1<<25, /* (Rx)	Rx Status Valid */
330*4882a593Smuzhiyun 	BMU_TIST_VAL	= 1<<24, /* (Rx)	Rx TimeStamp Valid */
331*4882a593Smuzhiyun 			/* Bit 23..16:	BMU Check Opcodes */
332*4882a593Smuzhiyun 	BMU_CHECK	= 0x55<<16, /* Default BMU check */
333*4882a593Smuzhiyun 	BMU_TCP_CHECK	= 0x56<<16, /* Descr with TCP ext */
334*4882a593Smuzhiyun 	BMU_UDP_CHECK	= 0x57<<16, /* Descr with UDP ext (YUKON only) */
335*4882a593Smuzhiyun 	BMU_BBC		= 0xffffL, /* Bit 15.. 0:	Buffer Byte Counter */
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /*	B2_BSC_CTRL		 8 bit	Blink Source Counter Control */
339*4882a593Smuzhiyun enum {
340*4882a593Smuzhiyun 	 BSC_START	= 1<<1,	/* Start Blink Source Counter */
341*4882a593Smuzhiyun 	 BSC_STOP	= 1<<0,	/* Stop  Blink Source Counter */
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /*	B2_BSC_STAT		 8 bit	Blink Source Counter Status */
345*4882a593Smuzhiyun enum {
346*4882a593Smuzhiyun 	BSC_SRC		= 1<<0,	/* Blink Source, 0=Off / 1=On */
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /*	B2_BSC_TST		16 bit	Blink Source Counter Test Reg */
350*4882a593Smuzhiyun enum {
351*4882a593Smuzhiyun 	BSC_T_ON	= 1<<2,	/* Test mode on */
352*4882a593Smuzhiyun 	BSC_T_OFF	= 1<<1,	/* Test mode off */
353*4882a593Smuzhiyun 	BSC_T_STEP	= 1<<0,	/* Test step */
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /*	B3_RAM_ADDR		32 bit	RAM Address, to read or write */
357*4882a593Smuzhiyun 					/* Bit 31..19:	reserved */
358*4882a593Smuzhiyun #define RAM_ADR_RAN	0x0007ffffL	/* Bit 18.. 0:	RAM Address Range */
359*4882a593Smuzhiyun /* RAM Interface Registers */
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*	B3_RI_CTRL		16 bit	RAM Iface Control Register */
362*4882a593Smuzhiyun enum {
363*4882a593Smuzhiyun 	RI_CLR_RD_PERR	= 1<<9,	/* Clear IRQ RAM Read Parity Err */
364*4882a593Smuzhiyun 	RI_CLR_WR_PERR	= 1<<8,	/* Clear IRQ RAM Write Parity Err*/
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	RI_RST_CLR	= 1<<1,	/* Clear RAM Interface Reset */
367*4882a593Smuzhiyun 	RI_RST_SET	= 1<<0,	/* Set   RAM Interface Reset */
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /* MAC Arbiter Registers */
371*4882a593Smuzhiyun /*	B3_MA_TO_CTRL	16 bit	MAC Arbiter Timeout Ctrl Reg */
372*4882a593Smuzhiyun enum {
373*4882a593Smuzhiyun 	MA_FOE_ON	= 1<<3,	/* XMAC Fast Output Enable ON */
374*4882a593Smuzhiyun 	MA_FOE_OFF	= 1<<2,	/* XMAC Fast Output Enable OFF */
375*4882a593Smuzhiyun 	MA_RST_CLR	= 1<<1,	/* Clear MAC Arbiter Reset */
376*4882a593Smuzhiyun 	MA_RST_SET	= 1<<0,	/* Set   MAC Arbiter Reset */
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /* Timeout values */
381*4882a593Smuzhiyun #define SK_MAC_TO_53	72		/* MAC arbiter timeout */
382*4882a593Smuzhiyun #define SK_PKT_TO_53	0x2000		/* Packet arbiter timeout */
383*4882a593Smuzhiyun #define SK_PKT_TO_MAX	0xffff		/* Maximum value */
384*4882a593Smuzhiyun #define SK_RI_TO_53	36		/* RAM interface timeout */
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* Packet Arbiter Registers */
387*4882a593Smuzhiyun /*	B3_PA_CTRL		16 bit	Packet Arbiter Ctrl Register */
388*4882a593Smuzhiyun enum {
389*4882a593Smuzhiyun 	PA_CLR_TO_TX2	= 1<<13,/* Clear IRQ Packet Timeout TX2 */
390*4882a593Smuzhiyun 	PA_CLR_TO_TX1	= 1<<12,/* Clear IRQ Packet Timeout TX1 */
391*4882a593Smuzhiyun 	PA_CLR_TO_RX2	= 1<<11,/* Clear IRQ Packet Timeout RX2 */
392*4882a593Smuzhiyun 	PA_CLR_TO_RX1	= 1<<10,/* Clear IRQ Packet Timeout RX1 */
393*4882a593Smuzhiyun 	PA_ENA_TO_TX2	= 1<<9,	/* Enable  Timeout Timer TX2 */
394*4882a593Smuzhiyun 	PA_DIS_TO_TX2	= 1<<8,	/* Disable Timeout Timer TX2 */
395*4882a593Smuzhiyun 	PA_ENA_TO_TX1	= 1<<7,	/* Enable  Timeout Timer TX1 */
396*4882a593Smuzhiyun 	PA_DIS_TO_TX1	= 1<<6,	/* Disable Timeout Timer TX1 */
397*4882a593Smuzhiyun 	PA_ENA_TO_RX2	= 1<<5,	/* Enable  Timeout Timer RX2 */
398*4882a593Smuzhiyun 	PA_DIS_TO_RX2	= 1<<4,	/* Disable Timeout Timer RX2 */
399*4882a593Smuzhiyun 	PA_ENA_TO_RX1	= 1<<3,	/* Enable  Timeout Timer RX1 */
400*4882a593Smuzhiyun 	PA_DIS_TO_RX1	= 1<<2,	/* Disable Timeout Timer RX1 */
401*4882a593Smuzhiyun 	PA_RST_CLR	= 1<<1,	/* Clear MAC Arbiter Reset */
402*4882a593Smuzhiyun 	PA_RST_SET	= 1<<0,	/* Set   MAC Arbiter Reset */
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #define PA_ENA_TO_ALL	(PA_ENA_TO_RX1 | PA_ENA_TO_RX2 |\
406*4882a593Smuzhiyun 						PA_ENA_TO_TX1 | PA_ENA_TO_TX2)
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
410*4882a593Smuzhiyun /*	TXA_ITI_INI		32 bit	Tx Arb Interval Timer Init Val */
411*4882a593Smuzhiyun /*	TXA_ITI_VAL		32 bit	Tx Arb Interval Timer Value */
412*4882a593Smuzhiyun /*	TXA_LIM_INI		32 bit	Tx Arb Limit Counter Init Val */
413*4882a593Smuzhiyun /*	TXA_LIM_VAL		32 bit	Tx Arb Limit Counter Value */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define TXA_MAX_VAL	0x00ffffffUL	/* Bit 23.. 0:	Max TXA Timer/Cnt Val */
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /*	TXA_CTRL		 8 bit	Tx Arbiter Control Register */
418*4882a593Smuzhiyun enum {
419*4882a593Smuzhiyun 	TXA_ENA_FSYNC	= 1<<7,	/* Enable  force of sync Tx queue */
420*4882a593Smuzhiyun 	TXA_DIS_FSYNC	= 1<<6,	/* Disable force of sync Tx queue */
421*4882a593Smuzhiyun 	TXA_ENA_ALLOC	= 1<<5,	/* Enable  alloc of free bandwidth */
422*4882a593Smuzhiyun 	TXA_DIS_ALLOC	= 1<<4,	/* Disable alloc of free bandwidth */
423*4882a593Smuzhiyun 	TXA_START_RC	= 1<<3,	/* Start sync Rate Control */
424*4882a593Smuzhiyun 	TXA_STOP_RC	= 1<<2,	/* Stop  sync Rate Control */
425*4882a593Smuzhiyun 	TXA_ENA_ARB	= 1<<1,	/* Enable  Tx Arbiter */
426*4882a593Smuzhiyun 	TXA_DIS_ARB	= 1<<0,	/* Disable Tx Arbiter */
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun  *	Bank 4 - 5
431*4882a593Smuzhiyun  */
432*4882a593Smuzhiyun /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
433*4882a593Smuzhiyun enum {
434*4882a593Smuzhiyun 	TXA_ITI_INI	= 0x0200,/* 32 bit	Tx Arb Interval Timer Init Val*/
435*4882a593Smuzhiyun 	TXA_ITI_VAL	= 0x0204,/* 32 bit	Tx Arb Interval Timer Value */
436*4882a593Smuzhiyun 	TXA_LIM_INI	= 0x0208,/* 32 bit	Tx Arb Limit Counter Init Val */
437*4882a593Smuzhiyun 	TXA_LIM_VAL	= 0x020c,/* 32 bit	Tx Arb Limit Counter Value */
438*4882a593Smuzhiyun 	TXA_CTRL	= 0x0210,/*  8 bit	Tx Arbiter Control Register */
439*4882a593Smuzhiyun 	TXA_TEST	= 0x0211,/*  8 bit	Tx Arbiter Test Register */
440*4882a593Smuzhiyun 	TXA_STAT	= 0x0212,/*  8 bit	Tx Arbiter Status Register */
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun enum {
445*4882a593Smuzhiyun 	B6_EXT_REG	= 0x0300,/* External registers (GENESIS only) */
446*4882a593Smuzhiyun 	B7_CFG_SPC	= 0x0380,/* copy of the Configuration register */
447*4882a593Smuzhiyun 	B8_RQ1_REGS	= 0x0400,/* Receive Queue 1 */
448*4882a593Smuzhiyun 	B8_RQ2_REGS	= 0x0480,/* Receive Queue 2 */
449*4882a593Smuzhiyun 	B8_TS1_REGS	= 0x0600,/* Transmit sync queue 1 */
450*4882a593Smuzhiyun 	B8_TA1_REGS	= 0x0680,/* Transmit async queue 1 */
451*4882a593Smuzhiyun 	B8_TS2_REGS	= 0x0700,/* Transmit sync queue 2 */
452*4882a593Smuzhiyun 	B8_TA2_REGS	= 0x0780,/* Transmit sync queue 2 */
453*4882a593Smuzhiyun 	B16_RAM_REGS	= 0x0800,/* RAM Buffer Registers */
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /* Queue Register Offsets, use Q_ADDR() to access */
457*4882a593Smuzhiyun enum {
458*4882a593Smuzhiyun 	B8_Q_REGS = 0x0400, /* base of Queue registers */
459*4882a593Smuzhiyun 	Q_D	= 0x00,	/* 8*32	bit	Current Descriptor */
460*4882a593Smuzhiyun 	Q_DA_L	= 0x20,	/* 32 bit	Current Descriptor Address Low dWord */
461*4882a593Smuzhiyun 	Q_DA_H	= 0x24,	/* 32 bit	Current Descriptor Address High dWord */
462*4882a593Smuzhiyun 	Q_AC_L	= 0x28,	/* 32 bit	Current Address Counter Low dWord */
463*4882a593Smuzhiyun 	Q_AC_H	= 0x2c,	/* 32 bit	Current Address Counter High dWord */
464*4882a593Smuzhiyun 	Q_BC	= 0x30,	/* 32 bit	Current Byte Counter */
465*4882a593Smuzhiyun 	Q_CSR	= 0x34,	/* 32 bit	BMU Control/Status Register */
466*4882a593Smuzhiyun 	Q_F	= 0x38,	/* 32 bit	Flag Register */
467*4882a593Smuzhiyun 	Q_T1	= 0x3c,	/* 32 bit	Test Register 1 */
468*4882a593Smuzhiyun 	Q_T1_TR	= 0x3c,	/*  8 bit	Test Register 1 Transfer SM */
469*4882a593Smuzhiyun 	Q_T1_WR	= 0x3d,	/*  8 bit	Test Register 1 Write Descriptor SM */
470*4882a593Smuzhiyun 	Q_T1_RD	= 0x3e,	/*  8 bit	Test Register 1 Read Descriptor SM */
471*4882a593Smuzhiyun 	Q_T1_SV	= 0x3f,	/*  8 bit	Test Register 1 Supervisor SM */
472*4882a593Smuzhiyun 	Q_T2	= 0x40,	/* 32 bit	Test Register 2	*/
473*4882a593Smuzhiyun 	Q_T3	= 0x44,	/* 32 bit	Test Register 3	*/
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun #define Q_ADDR(reg, offs) (B8_Q_REGS + (reg) + (offs))
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /* RAM Buffer Register Offsets */
479*4882a593Smuzhiyun enum {
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	RB_START= 0x00,/* 32 bit	RAM Buffer Start Address */
482*4882a593Smuzhiyun 	RB_END	= 0x04,/* 32 bit	RAM Buffer End Address */
483*4882a593Smuzhiyun 	RB_WP	= 0x08,/* 32 bit	RAM Buffer Write Pointer */
484*4882a593Smuzhiyun 	RB_RP	= 0x0c,/* 32 bit	RAM Buffer Read Pointer */
485*4882a593Smuzhiyun 	RB_RX_UTPP= 0x10,/* 32 bit	Rx Upper Threshold, Pause Packet */
486*4882a593Smuzhiyun 	RB_RX_LTPP= 0x14,/* 32 bit	Rx Lower Threshold, Pause Packet */
487*4882a593Smuzhiyun 	RB_RX_UTHP= 0x18,/* 32 bit	Rx Upper Threshold, High Prio */
488*4882a593Smuzhiyun 	RB_RX_LTHP= 0x1c,/* 32 bit	Rx Lower Threshold, High Prio */
489*4882a593Smuzhiyun 	/* 0x10 - 0x1f:	reserved at Tx RAM Buffer Registers */
490*4882a593Smuzhiyun 	RB_PC	= 0x20,/* 32 bit	RAM Buffer Packet Counter */
491*4882a593Smuzhiyun 	RB_LEV	= 0x24,/* 32 bit	RAM Buffer Level Register */
492*4882a593Smuzhiyun 	RB_CTRL	= 0x28,/* 32 bit	RAM Buffer Control Register */
493*4882a593Smuzhiyun 	RB_TST1	= 0x29,/*  8 bit	RAM Buffer Test Register 1 */
494*4882a593Smuzhiyun 	RB_TST2	= 0x2a,/*  8 bit	RAM Buffer Test Register 2 */
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /* Receive and Transmit Queues */
498*4882a593Smuzhiyun enum {
499*4882a593Smuzhiyun 	Q_R1	= 0x0000,	/* Receive Queue 1 */
500*4882a593Smuzhiyun 	Q_R2	= 0x0080,	/* Receive Queue 2 */
501*4882a593Smuzhiyun 	Q_XS1	= 0x0200,	/* Synchronous Transmit Queue 1 */
502*4882a593Smuzhiyun 	Q_XA1	= 0x0280,	/* Asynchronous Transmit Queue 1 */
503*4882a593Smuzhiyun 	Q_XS2	= 0x0300,	/* Synchronous Transmit Queue 2 */
504*4882a593Smuzhiyun 	Q_XA2	= 0x0380,	/* Asynchronous Transmit Queue 2 */
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun /* Different MAC Types */
508*4882a593Smuzhiyun enum {
509*4882a593Smuzhiyun 	SK_MAC_XMAC =	0,	/* Xaqti XMAC II */
510*4882a593Smuzhiyun 	SK_MAC_GMAC =	1,	/* Marvell GMAC */
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun /* Different PHY Types */
514*4882a593Smuzhiyun enum {
515*4882a593Smuzhiyun 	SK_PHY_XMAC	= 0,/* integrated in XMAC II */
516*4882a593Smuzhiyun 	SK_PHY_BCOM	= 1,/* Broadcom BCM5400 */
517*4882a593Smuzhiyun 	SK_PHY_LONE	= 2,/* Level One LXT1000  [not supported]*/
518*4882a593Smuzhiyun 	SK_PHY_NAT	= 3,/* National DP83891  [not supported] */
519*4882a593Smuzhiyun 	SK_PHY_MARV_COPPER= 4,/* Marvell 88E1011S */
520*4882a593Smuzhiyun 	SK_PHY_MARV_FIBER = 5,/* Marvell 88E1011S working on fiber */
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /* PHY addresses (bits 12..8 of PHY address reg) */
524*4882a593Smuzhiyun enum {
525*4882a593Smuzhiyun 	PHY_ADDR_XMAC	= 0<<8,
526*4882a593Smuzhiyun 	PHY_ADDR_BCOM	= 1<<8,
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /* GPHY address (bits 15..11 of SMI control reg) */
529*4882a593Smuzhiyun 	PHY_ADDR_MARV	= 0,
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun #define RB_ADDR(offs, queue) ((u16)B16_RAM_REGS + (u16)(queue) + (offs))
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* Receive MAC FIFO, Receive LED, and Link_Sync regs (GENESIS only) */
535*4882a593Smuzhiyun enum {
536*4882a593Smuzhiyun 	RX_MFF_EA	= 0x0c00,/* 32 bit	Receive MAC FIFO End Address */
537*4882a593Smuzhiyun 	RX_MFF_WP	= 0x0c04,/* 32 bit	Receive MAC FIFO Write Pointer */
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	RX_MFF_RP	= 0x0c0c,/* 32 bit	Receive MAC FIFO Read Pointer */
540*4882a593Smuzhiyun 	RX_MFF_PC	= 0x0c10,/* 32 bit	Receive MAC FIFO Packet Cnt */
541*4882a593Smuzhiyun 	RX_MFF_LEV	= 0x0c14,/* 32 bit	Receive MAC FIFO Level */
542*4882a593Smuzhiyun 	RX_MFF_CTRL1	= 0x0c18,/* 16 bit	Receive MAC FIFO Control Reg 1*/
543*4882a593Smuzhiyun 	RX_MFF_STAT_TO	= 0x0c1a,/*  8 bit	Receive MAC Status Timeout */
544*4882a593Smuzhiyun 	RX_MFF_TIST_TO	= 0x0c1b,/*  8 bit	Receive MAC Time Stamp Timeout */
545*4882a593Smuzhiyun 	RX_MFF_CTRL2	= 0x0c1c,/*  8 bit	Receive MAC FIFO Control Reg 2*/
546*4882a593Smuzhiyun 	RX_MFF_TST1	= 0x0c1d,/*  8 bit	Receive MAC FIFO Test Reg 1 */
547*4882a593Smuzhiyun 	RX_MFF_TST2	= 0x0c1e,/*  8 bit	Receive MAC FIFO Test Reg 2 */
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	RX_LED_INI	= 0x0c20,/* 32 bit	Receive LED Cnt Init Value */
550*4882a593Smuzhiyun 	RX_LED_VAL	= 0x0c24,/* 32 bit	Receive LED Cnt Current Value */
551*4882a593Smuzhiyun 	RX_LED_CTRL	= 0x0c28,/*  8 bit	Receive LED Cnt Control Reg */
552*4882a593Smuzhiyun 	RX_LED_TST	= 0x0c29,/*  8 bit	Receive LED Cnt Test Register */
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	LNK_SYNC_INI	= 0x0c30,/* 32 bit	Link Sync Cnt Init Value */
555*4882a593Smuzhiyun 	LNK_SYNC_VAL	= 0x0c34,/* 32 bit	Link Sync Cnt Current Value */
556*4882a593Smuzhiyun 	LNK_SYNC_CTRL	= 0x0c38,/*  8 bit	Link Sync Cnt Control Register */
557*4882a593Smuzhiyun 	LNK_SYNC_TST	= 0x0c39,/*  8 bit	Link Sync Cnt Test Register */
558*4882a593Smuzhiyun 	LNK_LED_REG	= 0x0c3c,/*  8 bit	Link LED Register */
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /* Receive and Transmit MAC FIFO Registers (GENESIS only) */
562*4882a593Smuzhiyun /*	RX_MFF_CTRL1	16 bit	Receive MAC FIFO Control Reg 1 */
563*4882a593Smuzhiyun enum {
564*4882a593Smuzhiyun 	MFF_ENA_RDY_PAT	= 1<<13,	/* Enable  Ready Patch */
565*4882a593Smuzhiyun 	MFF_DIS_RDY_PAT	= 1<<12,	/* Disable Ready Patch */
566*4882a593Smuzhiyun 	MFF_ENA_TIM_PAT	= 1<<11,	/* Enable  Timing Patch */
567*4882a593Smuzhiyun 	MFF_DIS_TIM_PAT	= 1<<10,	/* Disable Timing Patch */
568*4882a593Smuzhiyun 	MFF_ENA_ALM_FUL	= 1<<9,	/* Enable  AlmostFull Sign */
569*4882a593Smuzhiyun 	MFF_DIS_ALM_FUL	= 1<<8,	/* Disable AlmostFull Sign */
570*4882a593Smuzhiyun 	MFF_ENA_PAUSE	= 1<<7,	/* Enable  Pause Signaling */
571*4882a593Smuzhiyun 	MFF_DIS_PAUSE	= 1<<6,	/* Disable Pause Signaling */
572*4882a593Smuzhiyun 	MFF_ENA_FLUSH	= 1<<5,	/* Enable  Frame Flushing */
573*4882a593Smuzhiyun 	MFF_DIS_FLUSH	= 1<<4,	/* Disable Frame Flushing */
574*4882a593Smuzhiyun 	MFF_ENA_TIST	= 1<<3,	/* Enable  Time Stamp Gener */
575*4882a593Smuzhiyun 	MFF_DIS_TIST	= 1<<2,	/* Disable Time Stamp Gener */
576*4882a593Smuzhiyun 	MFF_CLR_INTIST	= 1<<1,	/* Clear IRQ No Time Stamp */
577*4882a593Smuzhiyun 	MFF_CLR_INSTAT	= 1<<0,	/* Clear IRQ No Status */
578*4882a593Smuzhiyun 	MFF_RX_CTRL_DEF = MFF_ENA_TIM_PAT,
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun /*	TX_MFF_CTRL1	16 bit	Transmit MAC FIFO Control Reg 1 */
582*4882a593Smuzhiyun enum {
583*4882a593Smuzhiyun 	MFF_CLR_PERR	= 1<<15, /* Clear Parity Error IRQ */
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	MFF_ENA_PKT_REC	= 1<<13, /* Enable  Packet Recovery */
586*4882a593Smuzhiyun 	MFF_DIS_PKT_REC	= 1<<12, /* Disable Packet Recovery */
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	MFF_ENA_W4E	= 1<<7,	/* Enable  Wait for Empty */
589*4882a593Smuzhiyun 	MFF_DIS_W4E	= 1<<6,	/* Disable Wait for Empty */
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	MFF_ENA_LOOPB	= 1<<3,	/* Enable  Loopback */
592*4882a593Smuzhiyun 	MFF_DIS_LOOPB	= 1<<2,	/* Disable Loopback */
593*4882a593Smuzhiyun 	MFF_CLR_MAC_RST	= 1<<1,	/* Clear XMAC Reset */
594*4882a593Smuzhiyun 	MFF_SET_MAC_RST	= 1<<0,	/* Set   XMAC Reset */
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	MFF_TX_CTRL_DEF	 = MFF_ENA_PKT_REC | (u16) MFF_ENA_TIM_PAT | MFF_ENA_FLUSH,
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun /*	RX_MFF_TST2	 	 8 bit	Receive MAC FIFO Test Register 2 */
601*4882a593Smuzhiyun /*	TX_MFF_TST2	 	 8 bit	Transmit MAC FIFO Test Register 2 */
602*4882a593Smuzhiyun enum {
603*4882a593Smuzhiyun 	MFF_WSP_T_ON	= 1<<6,	/* Tx: Write Shadow Ptr TestOn */
604*4882a593Smuzhiyun 	MFF_WSP_T_OFF	= 1<<5,	/* Tx: Write Shadow Ptr TstOff */
605*4882a593Smuzhiyun 	MFF_WSP_INC	= 1<<4,	/* Tx: Write Shadow Ptr Increment */
606*4882a593Smuzhiyun 	MFF_PC_DEC	= 1<<3,	/* Packet Counter Decrement */
607*4882a593Smuzhiyun 	MFF_PC_T_ON	= 1<<2,	/* Packet Counter Test On */
608*4882a593Smuzhiyun 	MFF_PC_T_OFF	= 1<<1,	/* Packet Counter Test Off */
609*4882a593Smuzhiyun 	MFF_PC_INC	= 1<<0,	/* Packet Counter Increment */
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun /*	RX_MFF_TST1	 	 8 bit	Receive MAC FIFO Test Register 1 */
613*4882a593Smuzhiyun /*	TX_MFF_TST1	 	 8 bit	Transmit MAC FIFO Test Register 1 */
614*4882a593Smuzhiyun enum {
615*4882a593Smuzhiyun 	MFF_WP_T_ON	= 1<<6,	/* Write Pointer Test On */
616*4882a593Smuzhiyun 	MFF_WP_T_OFF	= 1<<5,	/* Write Pointer Test Off */
617*4882a593Smuzhiyun 	MFF_WP_INC	= 1<<4,	/* Write Pointer Increm */
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	MFF_RP_T_ON	= 1<<2,	/* Read Pointer Test On */
620*4882a593Smuzhiyun 	MFF_RP_T_OFF	= 1<<1,	/* Read Pointer Test Off */
621*4882a593Smuzhiyun 	MFF_RP_DEC	= 1<<0,	/* Read Pointer Decrement */
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /*	RX_MFF_CTRL2	 8 bit	Receive MAC FIFO Control Reg 2 */
625*4882a593Smuzhiyun /*	TX_MFF_CTRL2	 8 bit	Transmit MAC FIFO Control Reg 2 */
626*4882a593Smuzhiyun enum {
627*4882a593Smuzhiyun 	MFF_ENA_OP_MD	= 1<<3,	/* Enable  Operation Mode */
628*4882a593Smuzhiyun 	MFF_DIS_OP_MD	= 1<<2,	/* Disable Operation Mode */
629*4882a593Smuzhiyun 	MFF_RST_CLR	= 1<<1,	/* Clear MAC FIFO Reset */
630*4882a593Smuzhiyun 	MFF_RST_SET	= 1<<0,	/* Set   MAC FIFO Reset */
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun /*	Link LED Counter Registers (GENESIS only) */
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /*	RX_LED_CTRL		 8 bit	Receive LED Cnt Control Reg */
637*4882a593Smuzhiyun /*	TX_LED_CTRL		 8 bit	Transmit LED Cnt Control Reg */
638*4882a593Smuzhiyun /*	LNK_SYNC_CTRL	 8 bit	Link Sync Cnt Control Register */
639*4882a593Smuzhiyun enum {
640*4882a593Smuzhiyun 	LED_START	= 1<<2,	/* Start Timer */
641*4882a593Smuzhiyun 	LED_STOP	= 1<<1,	/* Stop Timer */
642*4882a593Smuzhiyun 	LED_STATE	= 1<<0,	/* Rx/Tx: LED State, 1=LED on */
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun /*	RX_LED_TST		 8 bit	Receive LED Cnt Test Register */
646*4882a593Smuzhiyun /*	TX_LED_TST		 8 bit	Transmit LED Cnt Test Register */
647*4882a593Smuzhiyun /*	LNK_SYNC_TST	 8 bit	Link Sync Cnt Test Register */
648*4882a593Smuzhiyun enum {
649*4882a593Smuzhiyun 	LED_T_ON	= 1<<2,	/* LED Counter Test mode On */
650*4882a593Smuzhiyun 	LED_T_OFF	= 1<<1,	/* LED Counter Test mode Off */
651*4882a593Smuzhiyun 	LED_T_STEP	= 1<<0,	/* LED Counter Step */
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun /*	LNK_LED_REG	 	 8 bit	Link LED Register */
655*4882a593Smuzhiyun enum {
656*4882a593Smuzhiyun 	LED_BLK_ON	= 1<<5,	/* Link LED Blinking On */
657*4882a593Smuzhiyun 	LED_BLK_OFF	= 1<<4,	/* Link LED Blinking Off */
658*4882a593Smuzhiyun 	LED_SYNC_ON	= 1<<3,	/* Use Sync Wire to switch LED */
659*4882a593Smuzhiyun 	LED_SYNC_OFF	= 1<<2,	/* Disable Sync Wire Input */
660*4882a593Smuzhiyun 	LED_REG_ON	= 1<<1,	/* switch LED on */
661*4882a593Smuzhiyun 	LED_REG_OFF	= 1<<0,	/* switch LED off */
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun /* Receive GMAC FIFO (YUKON) */
665*4882a593Smuzhiyun enum {
666*4882a593Smuzhiyun 	RX_GMF_EA	= 0x0c40,/* 32 bit	Rx GMAC FIFO End Address */
667*4882a593Smuzhiyun 	RX_GMF_AF_THR	= 0x0c44,/* 32 bit	Rx GMAC FIFO Almost Full Thresh. */
668*4882a593Smuzhiyun 	RX_GMF_CTRL_T	= 0x0c48,/* 32 bit	Rx GMAC FIFO Control/Test */
669*4882a593Smuzhiyun 	RX_GMF_FL_MSK	= 0x0c4c,/* 32 bit	Rx GMAC FIFO Flush Mask */
670*4882a593Smuzhiyun 	RX_GMF_FL_THR	= 0x0c50,/* 32 bit	Rx GMAC FIFO Flush Threshold */
671*4882a593Smuzhiyun 	RX_GMF_WP	= 0x0c60,/* 32 bit	Rx GMAC FIFO Write Pointer */
672*4882a593Smuzhiyun 	RX_GMF_WLEV	= 0x0c68,/* 32 bit	Rx GMAC FIFO Write Level */
673*4882a593Smuzhiyun 	RX_GMF_RP	= 0x0c70,/* 32 bit	Rx GMAC FIFO Read Pointer */
674*4882a593Smuzhiyun 	RX_GMF_RLEV	= 0x0c78,/* 32 bit	Rx GMAC FIFO Read Level */
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /*	TXA_TEST		 8 bit	Tx Arbiter Test Register */
679*4882a593Smuzhiyun enum {
680*4882a593Smuzhiyun 	TXA_INT_T_ON	= 1<<5,	/* Tx Arb Interval Timer Test On */
681*4882a593Smuzhiyun 	TXA_INT_T_OFF	= 1<<4,	/* Tx Arb Interval Timer Test Off */
682*4882a593Smuzhiyun 	TXA_INT_T_STEP	= 1<<3,	/* Tx Arb Interval Timer Step */
683*4882a593Smuzhiyun 	TXA_LIM_T_ON	= 1<<2,	/* Tx Arb Limit Timer Test On */
684*4882a593Smuzhiyun 	TXA_LIM_T_OFF	= 1<<1,	/* Tx Arb Limit Timer Test Off */
685*4882a593Smuzhiyun 	TXA_LIM_T_STEP	= 1<<0,	/* Tx Arb Limit Timer Step */
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun /*	TXA_STAT		 8 bit	Tx Arbiter Status Register */
689*4882a593Smuzhiyun enum {
690*4882a593Smuzhiyun 	TXA_PRIO_XS	= 1<<0,	/* sync queue has prio to send */
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /*	Q_BC			32 bit	Current Byte Counter */
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun /* BMU Control Status Registers */
697*4882a593Smuzhiyun /*	B0_R1_CSR		32 bit	BMU Ctrl/Stat Rx Queue 1 */
698*4882a593Smuzhiyun /*	B0_R2_CSR		32 bit	BMU Ctrl/Stat Rx Queue 2 */
699*4882a593Smuzhiyun /*	B0_XA1_CSR		32 bit	BMU Ctrl/Stat Sync Tx Queue 1 */
700*4882a593Smuzhiyun /*	B0_XS1_CSR		32 bit	BMU Ctrl/Stat Async Tx Queue 1 */
701*4882a593Smuzhiyun /*	B0_XA2_CSR		32 bit	BMU Ctrl/Stat Sync Tx Queue 2 */
702*4882a593Smuzhiyun /*	B0_XS2_CSR		32 bit	BMU Ctrl/Stat Async Tx Queue 2 */
703*4882a593Smuzhiyun /*	Q_CSR			32 bit	BMU Control/Status Register */
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun enum {
706*4882a593Smuzhiyun 	CSR_SV_IDLE	= 1<<24,	/* BMU SM Idle */
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	CSR_DESC_CLR	= 1<<21,	/* Clear Reset for Descr */
709*4882a593Smuzhiyun 	CSR_DESC_SET	= 1<<20,	/* Set   Reset for Descr */
710*4882a593Smuzhiyun 	CSR_FIFO_CLR	= 1<<19,	/* Clear Reset for FIFO */
711*4882a593Smuzhiyun 	CSR_FIFO_SET	= 1<<18,	/* Set   Reset for FIFO */
712*4882a593Smuzhiyun 	CSR_HPI_RUN	= 1<<17,	/* Release HPI SM */
713*4882a593Smuzhiyun 	CSR_HPI_RST	= 1<<16,	/* Reset   HPI SM to Idle */
714*4882a593Smuzhiyun 	CSR_SV_RUN	= 1<<15,	/* Release Supervisor SM */
715*4882a593Smuzhiyun 	CSR_SV_RST	= 1<<14,	/* Reset   Supervisor SM */
716*4882a593Smuzhiyun 	CSR_DREAD_RUN	= 1<<13,	/* Release Descr Read SM */
717*4882a593Smuzhiyun 	CSR_DREAD_RST	= 1<<12,	/* Reset   Descr Read SM */
718*4882a593Smuzhiyun 	CSR_DWRITE_RUN	= 1<<11,	/* Release Descr Write SM */
719*4882a593Smuzhiyun 	CSR_DWRITE_RST	= 1<<10,	/* Reset   Descr Write SM */
720*4882a593Smuzhiyun 	CSR_TRANS_RUN	= 1<<9,		/* Release Transfer SM */
721*4882a593Smuzhiyun 	CSR_TRANS_RST	= 1<<8,		/* Reset   Transfer SM */
722*4882a593Smuzhiyun 	CSR_ENA_POL	= 1<<7,		/* Enable  Descr Polling */
723*4882a593Smuzhiyun 	CSR_DIS_POL	= 1<<6,		/* Disable Descr Polling */
724*4882a593Smuzhiyun 	CSR_STOP	= 1<<5,		/* Stop  Rx/Tx Queue */
725*4882a593Smuzhiyun 	CSR_START	= 1<<4,		/* Start Rx/Tx Queue */
726*4882a593Smuzhiyun 	CSR_IRQ_CL_P	= 1<<3,		/* (Rx)	Clear Parity IRQ */
727*4882a593Smuzhiyun 	CSR_IRQ_CL_B	= 1<<2,		/* Clear EOB IRQ */
728*4882a593Smuzhiyun 	CSR_IRQ_CL_F	= 1<<1,		/* Clear EOF IRQ */
729*4882a593Smuzhiyun 	CSR_IRQ_CL_C	= 1<<0,		/* Clear ERR IRQ */
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun #define CSR_SET_RESET	(CSR_DESC_SET | CSR_FIFO_SET | CSR_HPI_RST |\
733*4882a593Smuzhiyun 			CSR_SV_RST | CSR_DREAD_RST | CSR_DWRITE_RST |\
734*4882a593Smuzhiyun 			CSR_TRANS_RST)
735*4882a593Smuzhiyun #define CSR_CLR_RESET	(CSR_DESC_CLR | CSR_FIFO_CLR | CSR_HPI_RUN |\
736*4882a593Smuzhiyun 			CSR_SV_RUN | CSR_DREAD_RUN | CSR_DWRITE_RUN |\
737*4882a593Smuzhiyun 			CSR_TRANS_RUN)
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun /*	Q_F				32 bit	Flag Register */
740*4882a593Smuzhiyun enum {
741*4882a593Smuzhiyun 	F_ALM_FULL	= 1<<27,	/* Rx FIFO: almost full */
742*4882a593Smuzhiyun 	F_EMPTY		= 1<<27,	/* Tx FIFO: empty flag */
743*4882a593Smuzhiyun 	F_FIFO_EOF	= 1<<26,	/* Tag (EOF Flag) bit in FIFO */
744*4882a593Smuzhiyun 	F_WM_REACHED	= 1<<25,	/* Watermark reached */
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	F_FIFO_LEVEL	= 0x1fL<<16,	/* Bit 23..16:	# of Qwords in FIFO */
747*4882a593Smuzhiyun 	F_WATER_MARK	= 0x0007ffL,	/* Bit 10.. 0:	Watermark */
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
751*4882a593Smuzhiyun /*	RB_START		32 bit	RAM Buffer Start Address */
752*4882a593Smuzhiyun /*	RB_END			32 bit	RAM Buffer End Address */
753*4882a593Smuzhiyun /*	RB_WP			32 bit	RAM Buffer Write Pointer */
754*4882a593Smuzhiyun /*	RB_RP			32 bit	RAM Buffer Read Pointer */
755*4882a593Smuzhiyun /*	RB_RX_UTPP		32 bit	Rx Upper Threshold, Pause Pack */
756*4882a593Smuzhiyun /*	RB_RX_LTPP		32 bit	Rx Lower Threshold, Pause Pack */
757*4882a593Smuzhiyun /*	RB_RX_UTHP		32 bit	Rx Upper Threshold, High Prio */
758*4882a593Smuzhiyun /*	RB_RX_LTHP		32 bit	Rx Lower Threshold, High Prio */
759*4882a593Smuzhiyun /*	RB_PC			32 bit	RAM Buffer Packet Counter */
760*4882a593Smuzhiyun /*	RB_LEV			32 bit	RAM Buffer Level Register */
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun #define RB_MSK	0x0007ffff	/* Bit 18.. 0:	RAM Buffer Pointer Bits */
763*4882a593Smuzhiyun /*	RB_TST2			 8 bit	RAM Buffer Test Register 2 */
764*4882a593Smuzhiyun /*	RB_TST1			 8 bit	RAM Buffer Test Register 1 */
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun /*	RB_CTRL			 8 bit	RAM Buffer Control Register */
767*4882a593Smuzhiyun enum {
768*4882a593Smuzhiyun 	RB_ENA_STFWD	= 1<<5,	/* Enable  Store & Forward */
769*4882a593Smuzhiyun 	RB_DIS_STFWD	= 1<<4,	/* Disable Store & Forward */
770*4882a593Smuzhiyun 	RB_ENA_OP_MD	= 1<<3,	/* Enable  Operation Mode */
771*4882a593Smuzhiyun 	RB_DIS_OP_MD	= 1<<2,	/* Disable Operation Mode */
772*4882a593Smuzhiyun 	RB_RST_CLR	= 1<<1,	/* Clear RAM Buf STM Reset */
773*4882a593Smuzhiyun 	RB_RST_SET	= 1<<0,	/* Set   RAM Buf STM Reset */
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun /* Transmit MAC FIFO and Transmit LED Registers (GENESIS only), */
777*4882a593Smuzhiyun enum {
778*4882a593Smuzhiyun 	TX_MFF_EA	= 0x0d00,/* 32 bit	Transmit MAC FIFO End Address */
779*4882a593Smuzhiyun 	TX_MFF_WP	= 0x0d04,/* 32 bit	Transmit MAC FIFO WR Pointer */
780*4882a593Smuzhiyun 	TX_MFF_WSP	= 0x0d08,/* 32 bit	Transmit MAC FIFO WR Shadow Ptr */
781*4882a593Smuzhiyun 	TX_MFF_RP	= 0x0d0c,/* 32 bit	Transmit MAC FIFO RD Pointer */
782*4882a593Smuzhiyun 	TX_MFF_PC	= 0x0d10,/* 32 bit	Transmit MAC FIFO Packet Cnt */
783*4882a593Smuzhiyun 	TX_MFF_LEV	= 0x0d14,/* 32 bit	Transmit MAC FIFO Level */
784*4882a593Smuzhiyun 	TX_MFF_CTRL1	= 0x0d18,/* 16 bit	Transmit MAC FIFO Ctrl Reg 1 */
785*4882a593Smuzhiyun 	TX_MFF_WAF	= 0x0d1a,/*  8 bit	Transmit MAC Wait after flush */
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	TX_MFF_CTRL2	= 0x0d1c,/*  8 bit	Transmit MAC FIFO Ctrl Reg 2 */
788*4882a593Smuzhiyun 	TX_MFF_TST1	= 0x0d1d,/*  8 bit	Transmit MAC FIFO Test Reg 1 */
789*4882a593Smuzhiyun 	TX_MFF_TST2	= 0x0d1e,/*  8 bit	Transmit MAC FIFO Test Reg 2 */
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	TX_LED_INI	= 0x0d20,/* 32 bit	Transmit LED Cnt Init Value */
792*4882a593Smuzhiyun 	TX_LED_VAL	= 0x0d24,/* 32 bit	Transmit LED Cnt Current Val */
793*4882a593Smuzhiyun 	TX_LED_CTRL	= 0x0d28,/*  8 bit	Transmit LED Cnt Control Reg */
794*4882a593Smuzhiyun 	TX_LED_TST	= 0x0d29,/*  8 bit	Transmit LED Cnt Test Reg */
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun /* Counter and Timer constants, for a host clock of 62.5 MHz */
798*4882a593Smuzhiyun #define SK_XMIT_DUR		0x002faf08UL	/*  50 ms */
799*4882a593Smuzhiyun #define SK_BLK_DUR		0x01dcd650UL	/* 500 ms */
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun #define SK_DPOLL_DEF	0x00ee6b28UL	/* 250 ms at 62.5 MHz */
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun #define SK_DPOLL_MAX	0x00ffffffUL	/* 268 ms at 62.5 MHz */
804*4882a593Smuzhiyun 					/* 215 ms at 78.12 MHz */
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun #define SK_FACT_62		100	/* is given in percent */
807*4882a593Smuzhiyun #define SK_FACT_53		 85     /* on GENESIS:	53.12 MHz */
808*4882a593Smuzhiyun #define SK_FACT_78		125	/* on YUKON:	78.12 MHz */
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun /* Transmit GMAC FIFO (YUKON only) */
812*4882a593Smuzhiyun enum {
813*4882a593Smuzhiyun 	TX_GMF_EA	= 0x0d40,/* 32 bit	Tx GMAC FIFO End Address */
814*4882a593Smuzhiyun 	TX_GMF_AE_THR	= 0x0d44,/* 32 bit	Tx GMAC FIFO Almost Empty Thresh.*/
815*4882a593Smuzhiyun 	TX_GMF_CTRL_T	= 0x0d48,/* 32 bit	Tx GMAC FIFO Control/Test */
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	TX_GMF_WP	= 0x0d60,/* 32 bit 	Tx GMAC FIFO Write Pointer */
818*4882a593Smuzhiyun 	TX_GMF_WSP	= 0x0d64,/* 32 bit 	Tx GMAC FIFO Write Shadow Ptr. */
819*4882a593Smuzhiyun 	TX_GMF_WLEV	= 0x0d68,/* 32 bit 	Tx GMAC FIFO Write Level */
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	TX_GMF_RP	= 0x0d70,/* 32 bit 	Tx GMAC FIFO Read Pointer */
822*4882a593Smuzhiyun 	TX_GMF_RSTP	= 0x0d74,/* 32 bit 	Tx GMAC FIFO Restart Pointer */
823*4882a593Smuzhiyun 	TX_GMF_RLEV	= 0x0d78,/* 32 bit 	Tx GMAC FIFO Read Level */
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* Descriptor Poll Timer Registers */
826*4882a593Smuzhiyun 	B28_DPT_INI	= 0x0e00,/* 24 bit	Descriptor Poll Timer Init Val */
827*4882a593Smuzhiyun 	B28_DPT_VAL	= 0x0e04,/* 24 bit	Descriptor Poll Timer Curr Val */
828*4882a593Smuzhiyun 	B28_DPT_CTRL	= 0x0e08,/*  8 bit	Descriptor Poll Timer Ctrl Reg */
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	B28_DPT_TST	= 0x0e0a,/*  8 bit	Descriptor Poll Timer Test Reg */
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* Time Stamp Timer Registers (YUKON only) */
833*4882a593Smuzhiyun 	GMAC_TI_ST_VAL	= 0x0e14,/* 32 bit	Time Stamp Timer Curr Val */
834*4882a593Smuzhiyun 	GMAC_TI_ST_CTRL	= 0x0e18,/*  8 bit	Time Stamp Timer Ctrl Reg */
835*4882a593Smuzhiyun 	GMAC_TI_ST_TST	= 0x0e1a,/*  8 bit	Time Stamp Timer Test Reg */
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun enum {
840*4882a593Smuzhiyun 	LINKLED_OFF 	     = 0x01,
841*4882a593Smuzhiyun 	LINKLED_ON  	     = 0x02,
842*4882a593Smuzhiyun 	LINKLED_LINKSYNC_OFF = 0x04,
843*4882a593Smuzhiyun 	LINKLED_LINKSYNC_ON  = 0x08,
844*4882a593Smuzhiyun 	LINKLED_BLINK_OFF    = 0x10,
845*4882a593Smuzhiyun 	LINKLED_BLINK_ON     = 0x20,
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun /* GMAC and GPHY Control Registers (YUKON only) */
849*4882a593Smuzhiyun enum {
850*4882a593Smuzhiyun 	GMAC_CTRL	= 0x0f00,/* 32 bit	GMAC Control Reg */
851*4882a593Smuzhiyun 	GPHY_CTRL	= 0x0f04,/* 32 bit	GPHY Control Reg */
852*4882a593Smuzhiyun 	GMAC_IRQ_SRC	= 0x0f08,/*  8 bit	GMAC Interrupt Source Reg */
853*4882a593Smuzhiyun 	GMAC_IRQ_MSK	= 0x0f0c,/*  8 bit	GMAC Interrupt Mask Reg */
854*4882a593Smuzhiyun 	GMAC_LINK_CTRL	= 0x0f10,/* 16 bit	Link Control Reg */
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	WOL_REG_OFFS	= 0x20,/* HW-Bug: Address is + 0x20 against spec. */
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	WOL_CTRL_STAT	= 0x0f20,/* 16 bit	WOL Control/Status Reg */
861*4882a593Smuzhiyun 	WOL_MATCH_CTL	= 0x0f22,/*  8 bit	WOL Match Control Reg */
862*4882a593Smuzhiyun 	WOL_MATCH_RES	= 0x0f23,/*  8 bit	WOL Match Result Reg */
863*4882a593Smuzhiyun 	WOL_MAC_ADDR	= 0x0f24,/* 32 bit	WOL MAC Address */
864*4882a593Smuzhiyun 	WOL_PATT_RPTR	= 0x0f2c,/*  8 bit	WOL Pattern Read Pointer */
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun /* WOL Pattern Length Registers (YUKON only) */
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	WOL_PATT_LEN_LO	= 0x0f30,/* 32 bit	WOL Pattern Length 3..0 */
869*4882a593Smuzhiyun 	WOL_PATT_LEN_HI	= 0x0f34,/* 24 bit	WOL Pattern Length 6..4 */
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun /* WOL Pattern Counter Registers (YUKON only) */
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	WOL_PATT_CNT_0	= 0x0f38,/* 32 bit	WOL Pattern Counter 3..0 */
874*4882a593Smuzhiyun 	WOL_PATT_CNT_4	= 0x0f3c,/* 24 bit	WOL Pattern Counter 6..4 */
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun #define WOL_REGS(port, x)	(x + (port)*0x80)
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun enum {
879*4882a593Smuzhiyun 	WOL_PATT_RAM_1	= 0x1000,/*  WOL Pattern RAM Link 1 */
880*4882a593Smuzhiyun 	WOL_PATT_RAM_2	= 0x1400,/*  WOL Pattern RAM Link 2 */
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun #define WOL_PATT_RAM_BASE(port)	(WOL_PATT_RAM_1 + (port)*0x400)
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun enum {
885*4882a593Smuzhiyun 	BASE_XMAC_1	= 0x2000,/* XMAC 1 registers */
886*4882a593Smuzhiyun 	BASE_GMAC_1	= 0x2800,/* GMAC 1 registers */
887*4882a593Smuzhiyun 	BASE_XMAC_2	= 0x3000,/* XMAC 2 registers */
888*4882a593Smuzhiyun 	BASE_GMAC_2	= 0x3800,/* GMAC 2 registers */
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun /*
892*4882a593Smuzhiyun  * Receive Frame Status Encoding
893*4882a593Smuzhiyun  */
894*4882a593Smuzhiyun enum {
895*4882a593Smuzhiyun 	XMR_FS_LEN	= 0x3fff<<18,	/* Bit 31..18:	Rx Frame Length */
896*4882a593Smuzhiyun 	XMR_FS_LEN_SHIFT = 18,
897*4882a593Smuzhiyun 	XMR_FS_2L_VLAN	= 1<<17, /* Bit 17:	tagged wh 2Lev VLAN ID*/
898*4882a593Smuzhiyun 	XMR_FS_1_VLAN	= 1<<16, /* Bit 16:	tagged wh 1ev VLAN ID*/
899*4882a593Smuzhiyun 	XMR_FS_BC	= 1<<15, /* Bit 15:	Broadcast Frame */
900*4882a593Smuzhiyun 	XMR_FS_MC	= 1<<14, /* Bit 14:	Multicast Frame */
901*4882a593Smuzhiyun 	XMR_FS_UC	= 1<<13, /* Bit 13:	Unicast Frame */
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	XMR_FS_BURST	= 1<<11, /* Bit 11:	Burst Mode */
904*4882a593Smuzhiyun 	XMR_FS_CEX_ERR	= 1<<10, /* Bit 10:	Carrier Ext. Error */
905*4882a593Smuzhiyun 	XMR_FS_802_3	= 1<<9, /* Bit  9:	802.3 Frame */
906*4882a593Smuzhiyun 	XMR_FS_COL_ERR	= 1<<8, /* Bit  8:	Collision Error */
907*4882a593Smuzhiyun 	XMR_FS_CAR_ERR	= 1<<7, /* Bit  7:	Carrier Event Error */
908*4882a593Smuzhiyun 	XMR_FS_LEN_ERR	= 1<<6, /* Bit  6:	In-Range Length Error */
909*4882a593Smuzhiyun 	XMR_FS_FRA_ERR	= 1<<5, /* Bit  5:	Framing Error */
910*4882a593Smuzhiyun 	XMR_FS_RUNT	= 1<<4, /* Bit  4:	Runt Frame */
911*4882a593Smuzhiyun 	XMR_FS_LNG_ERR	= 1<<3, /* Bit  3:	Giant (Jumbo) Frame */
912*4882a593Smuzhiyun 	XMR_FS_FCS_ERR	= 1<<2, /* Bit  2:	Frame Check Sequ Err */
913*4882a593Smuzhiyun 	XMR_FS_ERR	= 1<<1, /* Bit  1:	Frame Error */
914*4882a593Smuzhiyun 	XMR_FS_MCTRL	= 1<<0, /* Bit  0:	MAC Control Packet */
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun /*
917*4882a593Smuzhiyun  * XMR_FS_ERR will be set if
918*4882a593Smuzhiyun  *	XMR_FS_FCS_ERR, XMR_FS_LNG_ERR, XMR_FS_RUNT,
919*4882a593Smuzhiyun  *	XMR_FS_FRA_ERR, XMR_FS_LEN_ERR, or XMR_FS_CEX_ERR
920*4882a593Smuzhiyun  * is set. XMR_FS_LNG_ERR and XMR_FS_LEN_ERR will issue
921*4882a593Smuzhiyun  * XMR_FS_ERR unless the corresponding bit in the Receive Command
922*4882a593Smuzhiyun  * Register is set.
923*4882a593Smuzhiyun  */
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun /*
927*4882a593Smuzhiyun ,* XMAC-PHY Registers, indirect addressed over the XMAC
928*4882a593Smuzhiyun  */
929*4882a593Smuzhiyun enum {
930*4882a593Smuzhiyun 	PHY_XMAC_CTRL		= 0x00,/* 16 bit r/w	PHY Control Register */
931*4882a593Smuzhiyun 	PHY_XMAC_STAT		= 0x01,/* 16 bit r/w	PHY Status Register */
932*4882a593Smuzhiyun 	PHY_XMAC_ID0		= 0x02,/* 16 bit r/o	PHY ID0 Register */
933*4882a593Smuzhiyun 	PHY_XMAC_ID1		= 0x03,/* 16 bit r/o	PHY ID1 Register */
934*4882a593Smuzhiyun 	PHY_XMAC_AUNE_ADV	= 0x04,/* 16 bit r/w	Auto-Neg. Advertisement */
935*4882a593Smuzhiyun 	PHY_XMAC_AUNE_LP	= 0x05,/* 16 bit r/o	Link Partner Abi Reg */
936*4882a593Smuzhiyun 	PHY_XMAC_AUNE_EXP	= 0x06,/* 16 bit r/o	Auto-Neg. Expansion Reg */
937*4882a593Smuzhiyun 	PHY_XMAC_NEPG		= 0x07,/* 16 bit r/w	Next Page Register */
938*4882a593Smuzhiyun 	PHY_XMAC_NEPG_LP	= 0x08,/* 16 bit r/o	Next Page Link Partner */
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	PHY_XMAC_EXT_STAT	= 0x0f,/* 16 bit r/o	Ext Status Register */
941*4882a593Smuzhiyun 	PHY_XMAC_RES_ABI	= 0x10,/* 16 bit r/o	PHY Resolved Ability */
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun /*
944*4882a593Smuzhiyun  * Broadcom-PHY Registers, indirect addressed over XMAC
945*4882a593Smuzhiyun  */
946*4882a593Smuzhiyun enum {
947*4882a593Smuzhiyun 	PHY_BCOM_CTRL		= 0x00,/* 16 bit r/w	PHY Control Register */
948*4882a593Smuzhiyun 	PHY_BCOM_STAT		= 0x01,/* 16 bit r/o	PHY Status Register */
949*4882a593Smuzhiyun 	PHY_BCOM_ID0		= 0x02,/* 16 bit r/o	PHY ID0 Register */
950*4882a593Smuzhiyun 	PHY_BCOM_ID1		= 0x03,/* 16 bit r/o	PHY ID1 Register */
951*4882a593Smuzhiyun 	PHY_BCOM_AUNE_ADV	= 0x04,/* 16 bit r/w	Auto-Neg. Advertisement */
952*4882a593Smuzhiyun 	PHY_BCOM_AUNE_LP	= 0x05,/* 16 bit r/o	Link Part Ability Reg */
953*4882a593Smuzhiyun 	PHY_BCOM_AUNE_EXP	= 0x06,/* 16 bit r/o	Auto-Neg. Expansion Reg */
954*4882a593Smuzhiyun 	PHY_BCOM_NEPG		= 0x07,/* 16 bit r/w	Next Page Register */
955*4882a593Smuzhiyun 	PHY_BCOM_NEPG_LP	= 0x08,/* 16 bit r/o	Next Page Link Partner */
956*4882a593Smuzhiyun 	/* Broadcom-specific registers */
957*4882a593Smuzhiyun 	PHY_BCOM_1000T_CTRL	= 0x09,/* 16 bit r/w	1000Base-T Control Reg */
958*4882a593Smuzhiyun 	PHY_BCOM_1000T_STAT	= 0x0a,/* 16 bit r/o	1000Base-T Status Reg */
959*4882a593Smuzhiyun 	PHY_BCOM_EXT_STAT	= 0x0f,/* 16 bit r/o	Extended Status Reg */
960*4882a593Smuzhiyun 	PHY_BCOM_P_EXT_CTRL	= 0x10,/* 16 bit r/w	PHY Extended Ctrl Reg */
961*4882a593Smuzhiyun 	PHY_BCOM_P_EXT_STAT	= 0x11,/* 16 bit r/o	PHY Extended Stat Reg */
962*4882a593Smuzhiyun 	PHY_BCOM_RE_CTR		= 0x12,/* 16 bit r/w	Receive Error Counter */
963*4882a593Smuzhiyun 	PHY_BCOM_FC_CTR		= 0x13,/* 16 bit r/w	False Carrier Sense Cnt */
964*4882a593Smuzhiyun 	PHY_BCOM_RNO_CTR	= 0x14,/* 16 bit r/w	Receiver NOT_OK Cnt */
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	PHY_BCOM_AUX_CTRL	= 0x18,/* 16 bit r/w	Auxiliary Control Reg */
967*4882a593Smuzhiyun 	PHY_BCOM_AUX_STAT	= 0x19,/* 16 bit r/o	Auxiliary Stat Summary */
968*4882a593Smuzhiyun 	PHY_BCOM_INT_STAT	= 0x1a,/* 16 bit r/o	Interrupt Status Reg */
969*4882a593Smuzhiyun 	PHY_BCOM_INT_MASK	= 0x1b,/* 16 bit r/w	Interrupt Mask Reg */
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun /*
973*4882a593Smuzhiyun  * Marvel-PHY Registers, indirect addressed over GMAC
974*4882a593Smuzhiyun  */
975*4882a593Smuzhiyun enum {
976*4882a593Smuzhiyun 	PHY_MARV_CTRL		= 0x00,/* 16 bit r/w	PHY Control Register */
977*4882a593Smuzhiyun 	PHY_MARV_STAT		= 0x01,/* 16 bit r/o	PHY Status Register */
978*4882a593Smuzhiyun 	PHY_MARV_ID0		= 0x02,/* 16 bit r/o	PHY ID0 Register */
979*4882a593Smuzhiyun 	PHY_MARV_ID1		= 0x03,/* 16 bit r/o	PHY ID1 Register */
980*4882a593Smuzhiyun 	PHY_MARV_AUNE_ADV	= 0x04,/* 16 bit r/w	Auto-Neg. Advertisement */
981*4882a593Smuzhiyun 	PHY_MARV_AUNE_LP	= 0x05,/* 16 bit r/o	Link Part Ability Reg */
982*4882a593Smuzhiyun 	PHY_MARV_AUNE_EXP	= 0x06,/* 16 bit r/o	Auto-Neg. Expansion Reg */
983*4882a593Smuzhiyun 	PHY_MARV_NEPG		= 0x07,/* 16 bit r/w	Next Page Register */
984*4882a593Smuzhiyun 	PHY_MARV_NEPG_LP	= 0x08,/* 16 bit r/o	Next Page Link Partner */
985*4882a593Smuzhiyun 	/* Marvel-specific registers */
986*4882a593Smuzhiyun 	PHY_MARV_1000T_CTRL	= 0x09,/* 16 bit r/w	1000Base-T Control Reg */
987*4882a593Smuzhiyun 	PHY_MARV_1000T_STAT	= 0x0a,/* 16 bit r/o	1000Base-T Status Reg */
988*4882a593Smuzhiyun 	PHY_MARV_EXT_STAT	= 0x0f,/* 16 bit r/o	Extended Status Reg */
989*4882a593Smuzhiyun 	PHY_MARV_PHY_CTRL	= 0x10,/* 16 bit r/w	PHY Specific Ctrl Reg */
990*4882a593Smuzhiyun 	PHY_MARV_PHY_STAT	= 0x11,/* 16 bit r/o	PHY Specific Stat Reg */
991*4882a593Smuzhiyun 	PHY_MARV_INT_MASK	= 0x12,/* 16 bit r/w	Interrupt Mask Reg */
992*4882a593Smuzhiyun 	PHY_MARV_INT_STAT	= 0x13,/* 16 bit r/o	Interrupt Status Reg */
993*4882a593Smuzhiyun 	PHY_MARV_EXT_CTRL	= 0x14,/* 16 bit r/w	Ext. PHY Specific Ctrl */
994*4882a593Smuzhiyun 	PHY_MARV_RXE_CNT	= 0x15,/* 16 bit r/w	Receive Error Counter */
995*4882a593Smuzhiyun 	PHY_MARV_EXT_ADR	= 0x16,/* 16 bit r/w	Ext. Ad. for Cable Diag. */
996*4882a593Smuzhiyun 	PHY_MARV_PORT_IRQ	= 0x17,/* 16 bit r/o	Port 0 IRQ (88E1111 only) */
997*4882a593Smuzhiyun 	PHY_MARV_LED_CTRL	= 0x18,/* 16 bit r/w	LED Control Reg */
998*4882a593Smuzhiyun 	PHY_MARV_LED_OVER	= 0x19,/* 16 bit r/w	Manual LED Override Reg */
999*4882a593Smuzhiyun 	PHY_MARV_EXT_CTRL_2	= 0x1a,/* 16 bit r/w	Ext. PHY Specific Ctrl 2 */
1000*4882a593Smuzhiyun 	PHY_MARV_EXT_P_STAT	= 0x1b,/* 16 bit r/w	Ext. PHY Spec. Stat Reg */
1001*4882a593Smuzhiyun 	PHY_MARV_CABLE_DIAG	= 0x1c,/* 16 bit r/o	Cable Diagnostic Reg */
1002*4882a593Smuzhiyun 	PHY_MARV_PAGE_ADDR	= 0x1d,/* 16 bit r/w	Extended Page Address Reg */
1003*4882a593Smuzhiyun 	PHY_MARV_PAGE_DATA	= 0x1e,/* 16 bit r/w	Extended Page Data Reg */
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1006*4882a593Smuzhiyun 	PHY_MARV_FE_LED_PAR	= 0x16,/* 16 bit r/w	LED Parallel Select Reg. */
1007*4882a593Smuzhiyun 	PHY_MARV_FE_LED_SER	= 0x17,/* 16 bit r/w	LED Stream Select S. LED */
1008*4882a593Smuzhiyun 	PHY_MARV_FE_VCT_TX	= 0x1a,/* 16 bit r/w	VCT Reg. for TXP/N Pins */
1009*4882a593Smuzhiyun 	PHY_MARV_FE_VCT_RX	= 0x1b,/* 16 bit r/o	VCT Reg. for RXP/N Pins */
1010*4882a593Smuzhiyun 	PHY_MARV_FE_SPEC_2	= 0x1c,/* 16 bit r/w	Specific Control Reg. 2 */
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun enum {
1014*4882a593Smuzhiyun 	PHY_CT_RESET	= 1<<15, /* Bit 15: (sc)	clear all PHY related regs */
1015*4882a593Smuzhiyun 	PHY_CT_LOOP	= 1<<14, /* Bit 14:	enable Loopback over PHY */
1016*4882a593Smuzhiyun 	PHY_CT_SPS_LSB	= 1<<13, /* Bit 13:	Speed select, lower bit */
1017*4882a593Smuzhiyun 	PHY_CT_ANE	= 1<<12, /* Bit 12:	Auto-Negotiation Enabled */
1018*4882a593Smuzhiyun 	PHY_CT_PDOWN	= 1<<11, /* Bit 11:	Power Down Mode */
1019*4882a593Smuzhiyun 	PHY_CT_ISOL	= 1<<10, /* Bit 10:	Isolate Mode */
1020*4882a593Smuzhiyun 	PHY_CT_RE_CFG	= 1<<9, /* Bit  9:	(sc) Restart Auto-Negotiation */
1021*4882a593Smuzhiyun 	PHY_CT_DUP_MD	= 1<<8, /* Bit  8:	Duplex Mode */
1022*4882a593Smuzhiyun 	PHY_CT_COL_TST	= 1<<7, /* Bit  7:	Collision Test enabled */
1023*4882a593Smuzhiyun 	PHY_CT_SPS_MSB	= 1<<6, /* Bit  6:	Speed select, upper bit */
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun enum {
1027*4882a593Smuzhiyun 	PHY_CT_SP1000	= PHY_CT_SPS_MSB, /* enable speed of 1000 Mbps */
1028*4882a593Smuzhiyun 	PHY_CT_SP100	= PHY_CT_SPS_LSB, /* enable speed of  100 Mbps */
1029*4882a593Smuzhiyun 	PHY_CT_SP10	= 0,		  /* enable speed of   10 Mbps */
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun enum {
1033*4882a593Smuzhiyun 	PHY_ST_EXT_ST	= 1<<8, /* Bit  8:	Extended Status Present */
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	PHY_ST_PRE_SUP	= 1<<6, /* Bit  6:	Preamble Suppression */
1036*4882a593Smuzhiyun 	PHY_ST_AN_OVER	= 1<<5, /* Bit  5:	Auto-Negotiation Over */
1037*4882a593Smuzhiyun 	PHY_ST_REM_FLT	= 1<<4, /* Bit  4:	Remote Fault Condition Occurred */
1038*4882a593Smuzhiyun 	PHY_ST_AN_CAP	= 1<<3, /* Bit  3:	Auto-Negotiation Capability */
1039*4882a593Smuzhiyun 	PHY_ST_LSYNC	= 1<<2, /* Bit  2:	Link Synchronized */
1040*4882a593Smuzhiyun 	PHY_ST_JAB_DET	= 1<<1, /* Bit  1:	Jabber Detected */
1041*4882a593Smuzhiyun 	PHY_ST_EXT_REG	= 1<<0, /* Bit  0:	Extended Register available */
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun enum {
1045*4882a593Smuzhiyun 	PHY_I1_OUI_MSK	= 0x3f<<10, /* Bit 15..10:	Organization Unique ID */
1046*4882a593Smuzhiyun 	PHY_I1_MOD_NUM	= 0x3f<<4, /* Bit  9.. 4:	Model Number */
1047*4882a593Smuzhiyun 	PHY_I1_REV_MSK	= 0xf, /* Bit  3.. 0:	Revision Number */
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun /* different Broadcom PHY Ids */
1051*4882a593Smuzhiyun enum {
1052*4882a593Smuzhiyun 	PHY_BCOM_ID1_A1	= 0x6041,
1053*4882a593Smuzhiyun 	PHY_BCOM_ID1_B2 = 0x6043,
1054*4882a593Smuzhiyun 	PHY_BCOM_ID1_C0	= 0x6044,
1055*4882a593Smuzhiyun 	PHY_BCOM_ID1_C5	= 0x6047,
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun /* different Marvell PHY Ids */
1059*4882a593Smuzhiyun enum {
1060*4882a593Smuzhiyun 	PHY_MARV_ID0_VAL= 0x0141, /* Marvell Unique Identifier */
1061*4882a593Smuzhiyun 	PHY_MARV_ID1_B0	= 0x0C23, /* Yukon (PHY 88E1011) */
1062*4882a593Smuzhiyun 	PHY_MARV_ID1_B2	= 0x0C25, /* Yukon-Plus (PHY 88E1011) */
1063*4882a593Smuzhiyun 	PHY_MARV_ID1_C2	= 0x0CC2, /* Yukon-EC (PHY 88E1111) */
1064*4882a593Smuzhiyun 	PHY_MARV_ID1_Y2	= 0x0C91, /* Yukon-2 (PHY 88E1112) */
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun /* Advertisement register bits */
1068*4882a593Smuzhiyun enum {
1069*4882a593Smuzhiyun 	PHY_AN_NXT_PG	= 1<<15, /* Bit 15:	Request Next Page */
1070*4882a593Smuzhiyun 	PHY_AN_ACK	= 1<<14, /* Bit 14:	(ro) Acknowledge Received */
1071*4882a593Smuzhiyun 	PHY_AN_RF	= 1<<13, /* Bit 13:	Remote Fault Bits */
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	PHY_AN_PAUSE_ASYM = 1<<11,/* Bit 11:	Try for asymmetric */
1074*4882a593Smuzhiyun 	PHY_AN_PAUSE_CAP = 1<<10, /* Bit 10:	Try for pause */
1075*4882a593Smuzhiyun 	PHY_AN_100BASE4	= 1<<9, /* Bit 9:	Try for 100mbps 4k packets */
1076*4882a593Smuzhiyun 	PHY_AN_100FULL	= 1<<8, /* Bit 8:	Try for 100mbps full-duplex */
1077*4882a593Smuzhiyun 	PHY_AN_100HALF	= 1<<7, /* Bit 7:	Try for 100mbps half-duplex */
1078*4882a593Smuzhiyun 	PHY_AN_10FULL	= 1<<6, /* Bit 6:	Try for 10mbps full-duplex */
1079*4882a593Smuzhiyun 	PHY_AN_10HALF	= 1<<5, /* Bit 5:	Try for 10mbps half-duplex */
1080*4882a593Smuzhiyun 	PHY_AN_CSMA	= 1<<0, /* Bit 0:	Only selector supported */
1081*4882a593Smuzhiyun 	PHY_AN_SEL	= 0x1f, /* Bit 4..0:	Selector Field, 00001=Ethernet*/
1082*4882a593Smuzhiyun 	PHY_AN_FULL	= PHY_AN_100FULL | PHY_AN_10FULL | PHY_AN_CSMA,
1083*4882a593Smuzhiyun 	PHY_AN_ALL	= PHY_AN_10HALF | PHY_AN_10FULL |
1084*4882a593Smuzhiyun 		  	  PHY_AN_100HALF | PHY_AN_100FULL,
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun /* Xmac Specific */
1088*4882a593Smuzhiyun enum {
1089*4882a593Smuzhiyun 	PHY_X_AN_NXT_PG	= 1<<15, /* Bit 15:	Request Next Page */
1090*4882a593Smuzhiyun 	PHY_X_AN_ACK	= 1<<14, /* Bit 14:	(ro) Acknowledge Received */
1091*4882a593Smuzhiyun 	PHY_X_AN_RFB	= 3<<12,/* Bit 13..12:	Remote Fault Bits */
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	PHY_X_AN_PAUSE	= 3<<7,/* Bit  8.. 7:	Pause Bits */
1094*4882a593Smuzhiyun 	PHY_X_AN_HD	= 1<<6, /* Bit  6:	Half Duplex */
1095*4882a593Smuzhiyun 	PHY_X_AN_FD	= 1<<5, /* Bit  5:	Full Duplex */
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun /* Pause Bits (PHY_X_AN_PAUSE and PHY_X_RS_PAUSE) encoding */
1099*4882a593Smuzhiyun enum {
1100*4882a593Smuzhiyun 	PHY_X_P_NO_PAUSE= 0<<7,/* Bit  8..7:	no Pause Mode */
1101*4882a593Smuzhiyun 	PHY_X_P_SYM_MD	= 1<<7, /* Bit  8..7:	symmetric Pause Mode */
1102*4882a593Smuzhiyun 	PHY_X_P_ASYM_MD	= 2<<7,/* Bit  8..7:	asymmetric Pause Mode */
1103*4882a593Smuzhiyun 	PHY_X_P_BOTH_MD	= 3<<7,/* Bit  8..7:	both Pause Mode */
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun /*****  PHY_XMAC_EXT_STAT	16 bit r/w	Extended Status Register *****/
1108*4882a593Smuzhiyun enum {
1109*4882a593Smuzhiyun 	PHY_X_EX_FD	= 1<<15, /* Bit 15:	Device Supports Full Duplex */
1110*4882a593Smuzhiyun 	PHY_X_EX_HD	= 1<<14, /* Bit 14:	Device Supports Half Duplex */
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun /*****  PHY_XMAC_RES_ABI	16 bit r/o	PHY Resolved Ability *****/
1114*4882a593Smuzhiyun enum {
1115*4882a593Smuzhiyun 	PHY_X_RS_PAUSE	= 3<<7,	/* Bit  8..7:	selected Pause Mode */
1116*4882a593Smuzhiyun 	PHY_X_RS_HD	= 1<<6,	/* Bit  6:	Half Duplex Mode selected */
1117*4882a593Smuzhiyun 	PHY_X_RS_FD	= 1<<5,	/* Bit  5:	Full Duplex Mode selected */
1118*4882a593Smuzhiyun 	PHY_X_RS_ABLMIS = 1<<4,	/* Bit  4:	duplex or pause cap mismatch */
1119*4882a593Smuzhiyun 	PHY_X_RS_PAUMIS = 1<<3,	/* Bit  3:	pause capability mismatch */
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun /* Remote Fault Bits (PHY_X_AN_RFB) encoding */
1123*4882a593Smuzhiyun enum {
1124*4882a593Smuzhiyun 	X_RFB_OK	= 0<<12,/* Bit 13..12	No errors, Link OK */
1125*4882a593Smuzhiyun 	X_RFB_LF	= 1<<12,/* Bit 13..12	Link Failure */
1126*4882a593Smuzhiyun 	X_RFB_OFF	= 2<<12,/* Bit 13..12	Offline */
1127*4882a593Smuzhiyun 	X_RFB_AN_ERR	= 3<<12,/* Bit 13..12	Auto-Negotiation Error */
1128*4882a593Smuzhiyun };
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun /* Broadcom-Specific */
1131*4882a593Smuzhiyun /*****  PHY_BCOM_1000T_CTRL	16 bit r/w	1000Base-T Control Reg *****/
1132*4882a593Smuzhiyun enum {
1133*4882a593Smuzhiyun 	PHY_B_1000C_TEST	= 7<<13,/* Bit 15..13:	Test Modes */
1134*4882a593Smuzhiyun 	PHY_B_1000C_MSE	= 1<<12, /* Bit 12:	Master/Slave Enable */
1135*4882a593Smuzhiyun 	PHY_B_1000C_MSC	= 1<<11, /* Bit 11:	M/S Configuration */
1136*4882a593Smuzhiyun 	PHY_B_1000C_RD	= 1<<10, /* Bit 10:	Repeater/DTE */
1137*4882a593Smuzhiyun 	PHY_B_1000C_AFD	= 1<<9, /* Bit  9:	Advertise Full Duplex */
1138*4882a593Smuzhiyun 	PHY_B_1000C_AHD	= 1<<8, /* Bit  8:	Advertise Half Duplex */
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun /*****  PHY_BCOM_1000T_STAT	16 bit r/o	1000Base-T Status Reg *****/
1142*4882a593Smuzhiyun /*****  PHY_MARV_1000T_STAT	16 bit r/o	1000Base-T Status Reg *****/
1143*4882a593Smuzhiyun enum {
1144*4882a593Smuzhiyun 	PHY_B_1000S_MSF	= 1<<15, /* Bit 15:	Master/Slave Fault */
1145*4882a593Smuzhiyun 	PHY_B_1000S_MSR	= 1<<14, /* Bit 14:	Master/Slave Result */
1146*4882a593Smuzhiyun 	PHY_B_1000S_LRS	= 1<<13, /* Bit 13:	Local Receiver Status */
1147*4882a593Smuzhiyun 	PHY_B_1000S_RRS	= 1<<12, /* Bit 12:	Remote Receiver Status */
1148*4882a593Smuzhiyun 	PHY_B_1000S_LP_FD	= 1<<11, /* Bit 11:	Link Partner can FD */
1149*4882a593Smuzhiyun 	PHY_B_1000S_LP_HD	= 1<<10, /* Bit 10:	Link Partner can HD */
1150*4882a593Smuzhiyun 									/* Bit  9..8:	reserved */
1151*4882a593Smuzhiyun 	PHY_B_1000S_IEC	= 0xff, /* Bit  7..0:	Idle Error Count */
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun /*****  PHY_BCOM_EXT_STAT	16 bit r/o	Extended Status Register *****/
1155*4882a593Smuzhiyun enum {
1156*4882a593Smuzhiyun 	PHY_B_ES_X_FD_CAP	= 1<<15, /* Bit 15:	1000Base-X FD capable */
1157*4882a593Smuzhiyun 	PHY_B_ES_X_HD_CAP	= 1<<14, /* Bit 14:	1000Base-X HD capable */
1158*4882a593Smuzhiyun 	PHY_B_ES_T_FD_CAP	= 1<<13, /* Bit 13:	1000Base-T FD capable */
1159*4882a593Smuzhiyun 	PHY_B_ES_T_HD_CAP	= 1<<12, /* Bit 12:	1000Base-T HD capable */
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun /*****  PHY_BCOM_P_EXT_CTRL	16 bit r/w	PHY Extended Control Reg *****/
1163*4882a593Smuzhiyun enum {
1164*4882a593Smuzhiyun 	PHY_B_PEC_MAC_PHY	= 1<<15, /* Bit 15:	10BIT/GMI-Interface */
1165*4882a593Smuzhiyun 	PHY_B_PEC_DIS_CROSS	= 1<<14, /* Bit 14:	Disable MDI Crossover */
1166*4882a593Smuzhiyun 	PHY_B_PEC_TX_DIS	= 1<<13, /* Bit 13:	Tx output Disabled */
1167*4882a593Smuzhiyun 	PHY_B_PEC_INT_DIS	= 1<<12, /* Bit 12:	Interrupts Disabled */
1168*4882a593Smuzhiyun 	PHY_B_PEC_F_INT	= 1<<11, /* Bit 11:	Force Interrupt */
1169*4882a593Smuzhiyun 	PHY_B_PEC_BY_45	= 1<<10, /* Bit 10:	Bypass 4B5B-Decoder */
1170*4882a593Smuzhiyun 	PHY_B_PEC_BY_SCR	= 1<<9, /* Bit  9:	Bypass Scrambler */
1171*4882a593Smuzhiyun 	PHY_B_PEC_BY_MLT3	= 1<<8, /* Bit  8:	Bypass MLT3 Encoder */
1172*4882a593Smuzhiyun 	PHY_B_PEC_BY_RXA	= 1<<7, /* Bit  7:	Bypass Rx Alignm. */
1173*4882a593Smuzhiyun 	PHY_B_PEC_RES_SCR	= 1<<6, /* Bit  6:	Reset Scrambler */
1174*4882a593Smuzhiyun 	PHY_B_PEC_EN_LTR	= 1<<5, /* Bit  5:	Ena LED Traffic Mode */
1175*4882a593Smuzhiyun 	PHY_B_PEC_LED_ON	= 1<<4, /* Bit  4:	Force LED's on */
1176*4882a593Smuzhiyun 	PHY_B_PEC_LED_OFF	= 1<<3, /* Bit  3:	Force LED's off */
1177*4882a593Smuzhiyun 	PHY_B_PEC_EX_IPG	= 1<<2, /* Bit  2:	Extend Tx IPG Mode */
1178*4882a593Smuzhiyun 	PHY_B_PEC_3_LED	= 1<<1, /* Bit  1:	Three Link LED mode */
1179*4882a593Smuzhiyun 	PHY_B_PEC_HIGH_LA	= 1<<0, /* Bit  0:	GMII FIFO Elasticy */
1180*4882a593Smuzhiyun };
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun /*****  PHY_BCOM_P_EXT_STAT	16 bit r/o	PHY Extended Status Reg *****/
1183*4882a593Smuzhiyun enum {
1184*4882a593Smuzhiyun 	PHY_B_PES_CROSS_STAT	= 1<<13, /* Bit 13:	MDI Crossover Status */
1185*4882a593Smuzhiyun 	PHY_B_PES_INT_STAT	= 1<<12, /* Bit 12:	Interrupt Status */
1186*4882a593Smuzhiyun 	PHY_B_PES_RRS	= 1<<11, /* Bit 11:	Remote Receiver Stat. */
1187*4882a593Smuzhiyun 	PHY_B_PES_LRS	= 1<<10, /* Bit 10:	Local Receiver Stat. */
1188*4882a593Smuzhiyun 	PHY_B_PES_LOCKED	= 1<<9, /* Bit  9:	Locked */
1189*4882a593Smuzhiyun 	PHY_B_PES_LS	= 1<<8, /* Bit  8:	Link Status */
1190*4882a593Smuzhiyun 	PHY_B_PES_RF	= 1<<7, /* Bit  7:	Remote Fault */
1191*4882a593Smuzhiyun 	PHY_B_PES_CE_ER	= 1<<6, /* Bit  6:	Carrier Ext Error */
1192*4882a593Smuzhiyun 	PHY_B_PES_BAD_SSD	= 1<<5, /* Bit  5:	Bad SSD */
1193*4882a593Smuzhiyun 	PHY_B_PES_BAD_ESD	= 1<<4, /* Bit  4:	Bad ESD */
1194*4882a593Smuzhiyun 	PHY_B_PES_RX_ER	= 1<<3, /* Bit  3:	Receive Error */
1195*4882a593Smuzhiyun 	PHY_B_PES_TX_ER	= 1<<2, /* Bit  2:	Transmit Error */
1196*4882a593Smuzhiyun 	PHY_B_PES_LOCK_ER	= 1<<1, /* Bit  1:	Lock Error */
1197*4882a593Smuzhiyun 	PHY_B_PES_MLT3_ER	= 1<<0, /* Bit  0:	MLT3 code Error */
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun /*  PHY_BCOM_AUNE_ADV	16 bit r/w	Auto-Negotiation Advertisement *****/
1201*4882a593Smuzhiyun /*  PHY_BCOM_AUNE_LP	16 bit r/o	Link Partner Ability Reg *****/
1202*4882a593Smuzhiyun enum {
1203*4882a593Smuzhiyun 	PHY_B_AN_RF	= 1<<13, /* Bit 13:	Remote Fault */
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	PHY_B_AN_ASP	= 1<<11, /* Bit 11:	Asymmetric Pause */
1206*4882a593Smuzhiyun 	PHY_B_AN_PC	= 1<<10, /* Bit 10:	Pause Capable */
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun /*****  PHY_BCOM_FC_CTR		16 bit r/w	False Carrier Counter *****/
1211*4882a593Smuzhiyun enum {
1212*4882a593Smuzhiyun 	PHY_B_FC_CTR	= 0xff, /* Bit  7..0:	False Carrier Counter */
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun /*****  PHY_BCOM_RNO_CTR	16 bit r/w	Receive NOT_OK Counter *****/
1215*4882a593Smuzhiyun 	PHY_B_RC_LOC_MSK	= 0xff00, /* Bit 15..8:	Local Rx NOT_OK cnt */
1216*4882a593Smuzhiyun 	PHY_B_RC_REM_MSK	= 0x00ff, /* Bit  7..0:	Remote Rx NOT_OK cnt */
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun /*****  PHY_BCOM_AUX_CTRL	16 bit r/w	Auxiliary Control Reg *****/
1219*4882a593Smuzhiyun 	PHY_B_AC_L_SQE		= 1<<15, /* Bit 15:	Low Squelch */
1220*4882a593Smuzhiyun 	PHY_B_AC_LONG_PACK	= 1<<14, /* Bit 14:	Rx Long Packets */
1221*4882a593Smuzhiyun 	PHY_B_AC_ER_CTRL	= 3<<12,/* Bit 13..12:	Edgerate Control */
1222*4882a593Smuzhiyun 									/* Bit 11:	reserved */
1223*4882a593Smuzhiyun 	PHY_B_AC_TX_TST	= 1<<10, /* Bit 10:	Tx test bit, always 1 */
1224*4882a593Smuzhiyun 									/* Bit  9.. 8:	reserved */
1225*4882a593Smuzhiyun 	PHY_B_AC_DIS_PRF	= 1<<7, /* Bit  7:	dis part resp filter */
1226*4882a593Smuzhiyun 									/* Bit  6:	reserved */
1227*4882a593Smuzhiyun 	PHY_B_AC_DIS_PM	= 1<<5, /* Bit  5:	dis power management */
1228*4882a593Smuzhiyun 									/* Bit  4:	reserved */
1229*4882a593Smuzhiyun 	PHY_B_AC_DIAG	= 1<<3, /* Bit  3:	Diagnostic Mode */
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun /*****  PHY_BCOM_AUX_STAT	16 bit r/o	Auxiliary Status Reg *****/
1233*4882a593Smuzhiyun enum {
1234*4882a593Smuzhiyun 	PHY_B_AS_AN_C	= 1<<15, /* Bit 15:	AutoNeg complete */
1235*4882a593Smuzhiyun 	PHY_B_AS_AN_CA	= 1<<14, /* Bit 14:	AN Complete Ack */
1236*4882a593Smuzhiyun 	PHY_B_AS_ANACK_D	= 1<<13, /* Bit 13:	AN Ack Detect */
1237*4882a593Smuzhiyun 	PHY_B_AS_ANAB_D	= 1<<12, /* Bit 12:	AN Ability Detect */
1238*4882a593Smuzhiyun 	PHY_B_AS_NPW	= 1<<11, /* Bit 11:	AN Next Page Wait */
1239*4882a593Smuzhiyun 	PHY_B_AS_AN_RES_MSK	= 7<<8,/* Bit 10..8:	AN HDC */
1240*4882a593Smuzhiyun 	PHY_B_AS_PDF	= 1<<7, /* Bit  7:	Parallel Detect. Fault */
1241*4882a593Smuzhiyun 	PHY_B_AS_RF	= 1<<6, /* Bit  6:	Remote Fault */
1242*4882a593Smuzhiyun 	PHY_B_AS_ANP_R	= 1<<5, /* Bit  5:	AN Page Received */
1243*4882a593Smuzhiyun 	PHY_B_AS_LP_ANAB	= 1<<4, /* Bit  4:	LP AN Ability */
1244*4882a593Smuzhiyun 	PHY_B_AS_LP_NPAB	= 1<<3, /* Bit  3:	LP Next Page Ability */
1245*4882a593Smuzhiyun 	PHY_B_AS_LS	= 1<<2, /* Bit  2:	Link Status */
1246*4882a593Smuzhiyun 	PHY_B_AS_PRR	= 1<<1, /* Bit  1:	Pause Resolution-Rx */
1247*4882a593Smuzhiyun 	PHY_B_AS_PRT	= 1<<0, /* Bit  0:	Pause Resolution-Tx */
1248*4882a593Smuzhiyun };
1249*4882a593Smuzhiyun #define PHY_B_AS_PAUSE_MSK	(PHY_B_AS_PRR | PHY_B_AS_PRT)
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun /*****  PHY_BCOM_INT_STAT	16 bit r/o	Interrupt Status Reg *****/
1252*4882a593Smuzhiyun /*****  PHY_BCOM_INT_MASK	16 bit r/w	Interrupt Mask Reg *****/
1253*4882a593Smuzhiyun enum {
1254*4882a593Smuzhiyun 	PHY_B_IS_PSE	= 1<<14, /* Bit 14:	Pair Swap Error */
1255*4882a593Smuzhiyun 	PHY_B_IS_MDXI_SC	= 1<<13, /* Bit 13:	MDIX Status Change */
1256*4882a593Smuzhiyun 	PHY_B_IS_HCT	= 1<<12, /* Bit 12:	counter above 32k */
1257*4882a593Smuzhiyun 	PHY_B_IS_LCT	= 1<<11, /* Bit 11:	counter above 128 */
1258*4882a593Smuzhiyun 	PHY_B_IS_AN_PR	= 1<<10, /* Bit 10:	Page Received */
1259*4882a593Smuzhiyun 	PHY_B_IS_NO_HDCL	= 1<<9, /* Bit  9:	No HCD Link */
1260*4882a593Smuzhiyun 	PHY_B_IS_NO_HDC	= 1<<8, /* Bit  8:	No HCD */
1261*4882a593Smuzhiyun 	PHY_B_IS_NEG_USHDC	= 1<<7, /* Bit  7:	Negotiated Unsup. HCD */
1262*4882a593Smuzhiyun 	PHY_B_IS_SCR_S_ER	= 1<<6, /* Bit  6:	Scrambler Sync Error */
1263*4882a593Smuzhiyun 	PHY_B_IS_RRS_CHANGE	= 1<<5, /* Bit  5:	Remote Rx Stat Change */
1264*4882a593Smuzhiyun 	PHY_B_IS_LRS_CHANGE	= 1<<4, /* Bit  4:	Local Rx Stat Change */
1265*4882a593Smuzhiyun 	PHY_B_IS_DUP_CHANGE	= 1<<3, /* Bit  3:	Duplex Mode Change */
1266*4882a593Smuzhiyun 	PHY_B_IS_LSP_CHANGE	= 1<<2, /* Bit  2:	Link Speed Change */
1267*4882a593Smuzhiyun 	PHY_B_IS_LST_CHANGE	= 1<<1, /* Bit  1:	Link Status Changed */
1268*4882a593Smuzhiyun 	PHY_B_IS_CRC_ER	= 1<<0, /* Bit  0:	CRC Error */
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun #define PHY_B_DEF_MSK	\
1271*4882a593Smuzhiyun 	(~(PHY_B_IS_PSE | PHY_B_IS_AN_PR | PHY_B_IS_DUP_CHANGE | \
1272*4882a593Smuzhiyun 	    PHY_B_IS_LSP_CHANGE | PHY_B_IS_LST_CHANGE))
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun /* Pause Bits (PHY_B_AN_ASP and PHY_B_AN_PC) encoding */
1275*4882a593Smuzhiyun enum {
1276*4882a593Smuzhiyun 	PHY_B_P_NO_PAUSE	= 0<<10,/* Bit 11..10:	no Pause Mode */
1277*4882a593Smuzhiyun 	PHY_B_P_SYM_MD	= 1<<10, /* Bit 11..10:	symmetric Pause Mode */
1278*4882a593Smuzhiyun 	PHY_B_P_ASYM_MD	= 2<<10,/* Bit 11..10:	asymmetric Pause Mode */
1279*4882a593Smuzhiyun 	PHY_B_P_BOTH_MD	= 3<<10,/* Bit 11..10:	both Pause Mode */
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun /*
1282*4882a593Smuzhiyun  * Resolved Duplex mode and Capabilities (Aux Status Summary Reg)
1283*4882a593Smuzhiyun  */
1284*4882a593Smuzhiyun enum {
1285*4882a593Smuzhiyun 	PHY_B_RES_1000FD	= 7<<8,/* Bit 10..8:	1000Base-T Full Dup. */
1286*4882a593Smuzhiyun 	PHY_B_RES_1000HD	= 6<<8,/* Bit 10..8:	1000Base-T Half Dup. */
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun /** Marvell-Specific */
1290*4882a593Smuzhiyun enum {
1291*4882a593Smuzhiyun 	PHY_M_AN_NXT_PG	= 1<<15, /* Request Next Page */
1292*4882a593Smuzhiyun 	PHY_M_AN_ACK	= 1<<14, /* (ro)	Acknowledge Received */
1293*4882a593Smuzhiyun 	PHY_M_AN_RF	= 1<<13, /* Remote Fault */
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	PHY_M_AN_ASP	= 1<<11, /* Asymmetric Pause */
1296*4882a593Smuzhiyun 	PHY_M_AN_PC	= 1<<10, /* MAC Pause implemented */
1297*4882a593Smuzhiyun 	PHY_M_AN_100_T4	= 1<<9, /* Not cap. 100Base-T4 (always 0) */
1298*4882a593Smuzhiyun 	PHY_M_AN_100_FD	= 1<<8, /* Advertise 100Base-TX Full Duplex */
1299*4882a593Smuzhiyun 	PHY_M_AN_100_HD	= 1<<7, /* Advertise 100Base-TX Half Duplex */
1300*4882a593Smuzhiyun 	PHY_M_AN_10_FD	= 1<<6, /* Advertise 10Base-TX Full Duplex */
1301*4882a593Smuzhiyun 	PHY_M_AN_10_HD	= 1<<5, /* Advertise 10Base-TX Half Duplex */
1302*4882a593Smuzhiyun 	PHY_M_AN_SEL_MSK =0x1f<<4,	/* Bit  4.. 0: Selector Field Mask */
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun /* special defines for FIBER (88E1011S only) */
1306*4882a593Smuzhiyun enum {
1307*4882a593Smuzhiyun 	PHY_M_AN_ASP_X		= 1<<8, /* Asymmetric Pause */
1308*4882a593Smuzhiyun 	PHY_M_AN_PC_X		= 1<<7, /* MAC Pause implemented */
1309*4882a593Smuzhiyun 	PHY_M_AN_1000X_AHD	= 1<<6, /* Advertise 10000Base-X Half Duplex */
1310*4882a593Smuzhiyun 	PHY_M_AN_1000X_AFD	= 1<<5, /* Advertise 10000Base-X Full Duplex */
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun /* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
1314*4882a593Smuzhiyun enum {
1315*4882a593Smuzhiyun 	PHY_M_P_NO_PAUSE_X	= 0<<7,/* Bit  8.. 7:	no Pause Mode */
1316*4882a593Smuzhiyun 	PHY_M_P_SYM_MD_X	= 1<<7, /* Bit  8.. 7:	symmetric Pause Mode */
1317*4882a593Smuzhiyun 	PHY_M_P_ASYM_MD_X	= 2<<7,/* Bit  8.. 7:	asymmetric Pause Mode */
1318*4882a593Smuzhiyun 	PHY_M_P_BOTH_MD_X	= 3<<7,/* Bit  8.. 7:	both Pause Mode */
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun /*****  PHY_MARV_1000T_CTRL	16 bit r/w	1000Base-T Control Reg *****/
1322*4882a593Smuzhiyun enum {
1323*4882a593Smuzhiyun 	PHY_M_1000C_TEST= 7<<13,/* Bit 15..13:	Test Modes */
1324*4882a593Smuzhiyun 	PHY_M_1000C_MSE	= 1<<12, /* Manual Master/Slave Enable */
1325*4882a593Smuzhiyun 	PHY_M_1000C_MSC	= 1<<11, /* M/S Configuration (1=Master) */
1326*4882a593Smuzhiyun 	PHY_M_1000C_MPD	= 1<<10, /* Multi-Port Device */
1327*4882a593Smuzhiyun 	PHY_M_1000C_AFD	= 1<<9, /* Advertise Full Duplex */
1328*4882a593Smuzhiyun 	PHY_M_1000C_AHD	= 1<<8, /* Advertise Half Duplex */
1329*4882a593Smuzhiyun };
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun /*****  PHY_MARV_PHY_CTRL	16 bit r/w	PHY Specific Ctrl Reg *****/
1332*4882a593Smuzhiyun enum {
1333*4882a593Smuzhiyun 	PHY_M_PC_TX_FFD_MSK	= 3<<14,/* Bit 15..14: Tx FIFO Depth Mask */
1334*4882a593Smuzhiyun 	PHY_M_PC_RX_FFD_MSK	= 3<<12,/* Bit 13..12: Rx FIFO Depth Mask */
1335*4882a593Smuzhiyun 	PHY_M_PC_ASS_CRS_TX	= 1<<11, /* Assert CRS on Transmit */
1336*4882a593Smuzhiyun 	PHY_M_PC_FL_GOOD	= 1<<10, /* Force Link Good */
1337*4882a593Smuzhiyun 	PHY_M_PC_EN_DET_MSK	= 3<<8,/* Bit  9.. 8: Energy Detect Mask */
1338*4882a593Smuzhiyun 	PHY_M_PC_ENA_EXT_D	= 1<<7, /* Enable Ext. Distance (10BT) */
1339*4882a593Smuzhiyun 	PHY_M_PC_MDIX_MSK	= 3<<5,/* Bit  6.. 5: MDI/MDIX Config. Mask */
1340*4882a593Smuzhiyun 	PHY_M_PC_DIS_125CLK	= 1<<4, /* Disable 125 CLK */
1341*4882a593Smuzhiyun 	PHY_M_PC_MAC_POW_UP	= 1<<3, /* MAC Power up */
1342*4882a593Smuzhiyun 	PHY_M_PC_SQE_T_ENA	= 1<<2, /* SQE Test Enabled */
1343*4882a593Smuzhiyun 	PHY_M_PC_POL_R_DIS	= 1<<1, /* Polarity Reversal Disabled */
1344*4882a593Smuzhiyun 	PHY_M_PC_DIS_JABBER	= 1<<0, /* Disable Jabber */
1345*4882a593Smuzhiyun };
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun enum {
1348*4882a593Smuzhiyun 	PHY_M_PC_EN_DET		= 2<<8,	/* Energy Detect (Mode 1) */
1349*4882a593Smuzhiyun 	PHY_M_PC_EN_DET_PLUS	= 3<<8, /* Energy Detect Plus (Mode 2) */
1350*4882a593Smuzhiyun };
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun enum {
1353*4882a593Smuzhiyun 	PHY_M_PC_MAN_MDI	= 0, /* 00 = Manual MDI configuration */
1354*4882a593Smuzhiyun 	PHY_M_PC_MAN_MDIX	= 1, /* 01 = Manual MDIX configuration */
1355*4882a593Smuzhiyun 	PHY_M_PC_ENA_AUTO	= 3, /* 11 = Enable Automatic Crossover */
1356*4882a593Smuzhiyun };
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1359*4882a593Smuzhiyun enum {
1360*4882a593Smuzhiyun 	PHY_M_PC_ENA_DTE_DT	= 1<<15, /* Enable Data Terminal Equ. (DTE) Detect */
1361*4882a593Smuzhiyun 	PHY_M_PC_ENA_ENE_DT	= 1<<14, /* Enable Energy Detect (sense & pulse) */
1362*4882a593Smuzhiyun 	PHY_M_PC_DIS_NLP_CK	= 1<<13, /* Disable Normal Link Puls (NLP) Check */
1363*4882a593Smuzhiyun 	PHY_M_PC_ENA_LIP_NP	= 1<<12, /* Enable Link Partner Next Page Reg. */
1364*4882a593Smuzhiyun 	PHY_M_PC_DIS_NLP_GN	= 1<<11, /* Disable Normal Link Puls Generation */
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	PHY_M_PC_DIS_SCRAMB	= 1<<9, /* Disable Scrambler */
1367*4882a593Smuzhiyun 	PHY_M_PC_DIS_FEFI	= 1<<8, /* Disable Far End Fault Indic. (FEFI) */
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	PHY_M_PC_SH_TP_SEL	= 1<<6, /* Shielded Twisted Pair Select */
1370*4882a593Smuzhiyun 	PHY_M_PC_RX_FD_MSK	= 3<<2,/* Bit  3.. 2: Rx FIFO Depth Mask */
1371*4882a593Smuzhiyun };
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun /*****  PHY_MARV_PHY_STAT	16 bit r/o	PHY Specific Status Reg *****/
1374*4882a593Smuzhiyun enum {
1375*4882a593Smuzhiyun 	PHY_M_PS_SPEED_MSK	= 3<<14, /* Bit 15..14: Speed Mask */
1376*4882a593Smuzhiyun 	PHY_M_PS_SPEED_1000	= 1<<15, /*		10 = 1000 Mbps */
1377*4882a593Smuzhiyun 	PHY_M_PS_SPEED_100	= 1<<14, /*		01 =  100 Mbps */
1378*4882a593Smuzhiyun 	PHY_M_PS_SPEED_10	= 0,	 /*		00 =   10 Mbps */
1379*4882a593Smuzhiyun 	PHY_M_PS_FULL_DUP	= 1<<13, /* Full Duplex */
1380*4882a593Smuzhiyun 	PHY_M_PS_PAGE_REC	= 1<<12, /* Page Received */
1381*4882a593Smuzhiyun 	PHY_M_PS_SPDUP_RES	= 1<<11, /* Speed & Duplex Resolved */
1382*4882a593Smuzhiyun 	PHY_M_PS_LINK_UP	= 1<<10, /* Link Up */
1383*4882a593Smuzhiyun 	PHY_M_PS_CABLE_MSK	= 7<<7,  /* Bit  9.. 7: Cable Length Mask */
1384*4882a593Smuzhiyun 	PHY_M_PS_MDI_X_STAT	= 1<<6,  /* MDI Crossover Stat (1=MDIX) */
1385*4882a593Smuzhiyun 	PHY_M_PS_DOWNS_STAT	= 1<<5,  /* Downshift Status (1=downsh.) */
1386*4882a593Smuzhiyun 	PHY_M_PS_ENDET_STAT	= 1<<4,  /* Energy Detect Status (1=act) */
1387*4882a593Smuzhiyun 	PHY_M_PS_TX_P_EN	= 1<<3,  /* Tx Pause Enabled */
1388*4882a593Smuzhiyun 	PHY_M_PS_RX_P_EN	= 1<<2,  /* Rx Pause Enabled */
1389*4882a593Smuzhiyun 	PHY_M_PS_POL_REV	= 1<<1,  /* Polarity Reversed */
1390*4882a593Smuzhiyun 	PHY_M_PS_JABBER		= 1<<0,  /* Jabber */
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun #define PHY_M_PS_PAUSE_MSK	(PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1396*4882a593Smuzhiyun enum {
1397*4882a593Smuzhiyun 	PHY_M_PS_DTE_DETECT	= 1<<15, /* Data Terminal Equipment (DTE) Detected */
1398*4882a593Smuzhiyun 	PHY_M_PS_RES_SPEED	= 1<<14, /* Resolved Speed (1=100 Mbps, 0=10 Mbps */
1399*4882a593Smuzhiyun };
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun enum {
1402*4882a593Smuzhiyun 	PHY_M_IS_AN_ERROR	= 1<<15, /* Auto-Negotiation Error */
1403*4882a593Smuzhiyun 	PHY_M_IS_LSP_CHANGE	= 1<<14, /* Link Speed Changed */
1404*4882a593Smuzhiyun 	PHY_M_IS_DUP_CHANGE	= 1<<13, /* Duplex Mode Changed */
1405*4882a593Smuzhiyun 	PHY_M_IS_AN_PR		= 1<<12, /* Page Received */
1406*4882a593Smuzhiyun 	PHY_M_IS_AN_COMPL	= 1<<11, /* Auto-Negotiation Completed */
1407*4882a593Smuzhiyun 	PHY_M_IS_LST_CHANGE	= 1<<10, /* Link Status Changed */
1408*4882a593Smuzhiyun 	PHY_M_IS_SYMB_ERROR	= 1<<9, /* Symbol Error */
1409*4882a593Smuzhiyun 	PHY_M_IS_FALSE_CARR	= 1<<8, /* False Carrier */
1410*4882a593Smuzhiyun 	PHY_M_IS_FIFO_ERROR	= 1<<7, /* FIFO Overflow/Underrun Error */
1411*4882a593Smuzhiyun 	PHY_M_IS_MDI_CHANGE	= 1<<6, /* MDI Crossover Changed */
1412*4882a593Smuzhiyun 	PHY_M_IS_DOWNSH_DET	= 1<<5, /* Downshift Detected */
1413*4882a593Smuzhiyun 	PHY_M_IS_END_CHANGE	= 1<<4, /* Energy Detect Changed */
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	PHY_M_IS_DTE_CHANGE	= 1<<2, /* DTE Power Det. Status Changed */
1416*4882a593Smuzhiyun 	PHY_M_IS_POL_CHANGE	= 1<<1, /* Polarity Changed */
1417*4882a593Smuzhiyun 	PHY_M_IS_JABBER		= 1<<0, /* Jabber */
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	PHY_M_IS_DEF_MSK	= PHY_M_IS_AN_ERROR | PHY_M_IS_LSP_CHANGE |
1420*4882a593Smuzhiyun 				  PHY_M_IS_LST_CHANGE | PHY_M_IS_FIFO_ERROR,
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	PHY_M_IS_AN_MSK		= PHY_M_IS_AN_ERROR | PHY_M_IS_AN_COMPL,
1423*4882a593Smuzhiyun };
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun /*****  PHY_MARV_EXT_CTRL	16 bit r/w	Ext. PHY Specific Ctrl *****/
1426*4882a593Smuzhiyun enum {
1427*4882a593Smuzhiyun 	PHY_M_EC_ENA_BC_EXT = 1<<15, /* Enable Block Carr. Ext. (88E1111 only) */
1428*4882a593Smuzhiyun 	PHY_M_EC_ENA_LIN_LB = 1<<14, /* Enable Line Loopback (88E1111 only) */
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	PHY_M_EC_DIS_LINK_P = 1<<12, /* Disable Link Pulses (88E1111 only) */
1431*4882a593Smuzhiyun 	PHY_M_EC_M_DSC_MSK  = 3<<10, /* Bit 11..10:	Master Downshift Counter */
1432*4882a593Smuzhiyun 					/* (88E1011 only) */
1433*4882a593Smuzhiyun 	PHY_M_EC_S_DSC_MSK  = 3<<8,  /* Bit  9.. 8:	Slave  Downshift Counter */
1434*4882a593Smuzhiyun 				       /* (88E1011 only) */
1435*4882a593Smuzhiyun 	PHY_M_EC_M_DSC_MSK2  = 7<<9, /* Bit 11.. 9:	Master Downshift Counter */
1436*4882a593Smuzhiyun 					/* (88E1111 only) */
1437*4882a593Smuzhiyun 	PHY_M_EC_DOWN_S_ENA  = 1<<8, /* Downshift Enable (88E1111 only) */
1438*4882a593Smuzhiyun 					/* !!! Errata in spec. (1 = disable) */
1439*4882a593Smuzhiyun 	PHY_M_EC_RX_TIM_CT   = 1<<7, /* RGMII Rx Timing Control*/
1440*4882a593Smuzhiyun 	PHY_M_EC_MAC_S_MSK   = 7<<4, /* Bit  6.. 4:	Def. MAC interface speed */
1441*4882a593Smuzhiyun 	PHY_M_EC_FIB_AN_ENA  = 1<<3, /* Fiber Auto-Neg. Enable (88E1011S only) */
1442*4882a593Smuzhiyun 	PHY_M_EC_DTE_D_ENA   = 1<<2, /* DTE Detect Enable (88E1111 only) */
1443*4882a593Smuzhiyun 	PHY_M_EC_TX_TIM_CT   = 1<<1, /* RGMII Tx Timing Control */
1444*4882a593Smuzhiyun 	PHY_M_EC_TRANS_DIS   = 1<<0, /* Transmitter Disable (88E1111 only) */};
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun #define PHY_M_EC_M_DSC(x)	((u16)(x)<<10) /* 00=1x; 01=2x; 10=3x; 11=4x */
1447*4882a593Smuzhiyun #define PHY_M_EC_S_DSC(x)	((u16)(x)<<8) /* 00=dis; 01=1x; 10=2x; 11=3x */
1448*4882a593Smuzhiyun #define PHY_M_EC_MAC_S(x)	((u16)(x)<<4) /* 01X=0; 110=2.5; 111=25 (MHz) */
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun #define PHY_M_EC_M_DSC_2(x)	((u16)(x)<<9) /* 000=1x; 001=2x; 010=3x; 011=4x */
1451*4882a593Smuzhiyun 											/* 100=5x; 101=6x; 110=7x; 111=8x */
1452*4882a593Smuzhiyun enum {
1453*4882a593Smuzhiyun 	MAC_TX_CLK_0_MHZ	= 2,
1454*4882a593Smuzhiyun 	MAC_TX_CLK_2_5_MHZ	= 6,
1455*4882a593Smuzhiyun 	MAC_TX_CLK_25_MHZ 	= 7,
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun /*****  PHY_MARV_LED_CTRL	16 bit r/w	LED Control Reg *****/
1459*4882a593Smuzhiyun enum {
1460*4882a593Smuzhiyun 	PHY_M_LEDC_DIS_LED	= 1<<15, /* Disable LED */
1461*4882a593Smuzhiyun 	PHY_M_LEDC_PULS_MSK	= 7<<12,/* Bit 14..12: Pulse Stretch Mask */
1462*4882a593Smuzhiyun 	PHY_M_LEDC_F_INT	= 1<<11, /* Force Interrupt */
1463*4882a593Smuzhiyun 	PHY_M_LEDC_BL_R_MSK	= 7<<8,/* Bit 10.. 8: Blink Rate Mask */
1464*4882a593Smuzhiyun 	PHY_M_LEDC_DP_C_LSB	= 1<<7, /* Duplex Control (LSB, 88E1111 only) */
1465*4882a593Smuzhiyun 	PHY_M_LEDC_TX_C_LSB	= 1<<6, /* Tx Control (LSB, 88E1111 only) */
1466*4882a593Smuzhiyun 	PHY_M_LEDC_LK_C_MSK	= 7<<3,/* Bit  5.. 3: Link Control Mask */
1467*4882a593Smuzhiyun 					/* (88E1111 only) */
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun #define PHY_M_LED_PULS_DUR(x)	(((u16)(x)<<12) & PHY_M_LEDC_PULS_MSK)
1470*4882a593Smuzhiyun #define PHY_M_LED_BLINK_RT(x)	(((u16)(x)<<8) & PHY_M_LEDC_BL_R_MSK)
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun enum {
1473*4882a593Smuzhiyun 	PHY_M_LEDC_LINK_MSK	= 3<<3, /* Bit  4.. 3: Link Control Mask */
1474*4882a593Smuzhiyun 					/* (88E1011 only) */
1475*4882a593Smuzhiyun 	PHY_M_LEDC_DP_CTRL	= 1<<2, /* Duplex Control */
1476*4882a593Smuzhiyun 	PHY_M_LEDC_DP_C_MSB	= 1<<2, /* Duplex Control (MSB, 88E1111 only) */
1477*4882a593Smuzhiyun 	PHY_M_LEDC_RX_CTRL	= 1<<1, /* Rx Activity / Link */
1478*4882a593Smuzhiyun 	PHY_M_LEDC_TX_CTRL	= 1<<0, /* Tx Activity / Link */
1479*4882a593Smuzhiyun 	PHY_M_LEDC_TX_C_MSB	= 1<<0, /* Tx Control (MSB, 88E1111 only) */
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun enum {
1483*4882a593Smuzhiyun 	PULS_NO_STR	= 0, /* no pulse stretching */
1484*4882a593Smuzhiyun 	PULS_21MS	= 1, /* 21 ms to 42 ms */
1485*4882a593Smuzhiyun 	PULS_42MS	= 2, /* 42 ms to 84 ms */
1486*4882a593Smuzhiyun 	PULS_84MS	= 3, /* 84 ms to 170 ms */
1487*4882a593Smuzhiyun 	PULS_170MS	= 4, /* 170 ms to 340 ms */
1488*4882a593Smuzhiyun 	PULS_340MS	= 5, /* 340 ms to 670 ms */
1489*4882a593Smuzhiyun 	PULS_670MS	= 6, /* 670 ms to 1.3 s */
1490*4882a593Smuzhiyun 	PULS_1300MS	= 7, /* 1.3 s to 2.7 s */
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun enum {
1495*4882a593Smuzhiyun 	BLINK_42MS	= 0, /* 42 ms */
1496*4882a593Smuzhiyun 	BLINK_84MS	= 1, /* 84 ms */
1497*4882a593Smuzhiyun 	BLINK_170MS	= 2, /* 170 ms */
1498*4882a593Smuzhiyun 	BLINK_340MS	= 3, /* 340 ms */
1499*4882a593Smuzhiyun 	BLINK_670MS	= 4, /* 670 ms */
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun /*****  PHY_MARV_LED_OVER	16 bit r/w	Manual LED Override Reg *****/
1503*4882a593Smuzhiyun #define PHY_M_LED_MO_SGMII(x)	((x)<<14) /* Bit 15..14:  SGMII AN Timer */
1504*4882a593Smuzhiyun 										/* Bit 13..12:	reserved */
1505*4882a593Smuzhiyun #define PHY_M_LED_MO_DUP(x)	((x)<<10) /* Bit 11..10:  Duplex */
1506*4882a593Smuzhiyun #define PHY_M_LED_MO_10(x)	((x)<<8) /* Bit  9.. 8:  Link 10 */
1507*4882a593Smuzhiyun #define PHY_M_LED_MO_100(x)	((x)<<6) /* Bit  7.. 6:  Link 100 */
1508*4882a593Smuzhiyun #define PHY_M_LED_MO_1000(x)	((x)<<4) /* Bit  5.. 4:  Link 1000 */
1509*4882a593Smuzhiyun #define PHY_M_LED_MO_RX(x)	((x)<<2) /* Bit  3.. 2:  Rx */
1510*4882a593Smuzhiyun #define PHY_M_LED_MO_TX(x)	((x)<<0) /* Bit  1.. 0:  Tx */
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun enum {
1513*4882a593Smuzhiyun 	MO_LED_NORM	= 0,
1514*4882a593Smuzhiyun 	MO_LED_BLINK	= 1,
1515*4882a593Smuzhiyun 	MO_LED_OFF	= 2,
1516*4882a593Smuzhiyun 	MO_LED_ON	= 3,
1517*4882a593Smuzhiyun };
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun /*****  PHY_MARV_EXT_CTRL_2	16 bit r/w	Ext. PHY Specific Ctrl 2 *****/
1520*4882a593Smuzhiyun enum {
1521*4882a593Smuzhiyun 	PHY_M_EC2_FI_IMPED	= 1<<6, /* Fiber Input  Impedance */
1522*4882a593Smuzhiyun 	PHY_M_EC2_FO_IMPED	= 1<<5, /* Fiber Output Impedance */
1523*4882a593Smuzhiyun 	PHY_M_EC2_FO_M_CLK	= 1<<4, /* Fiber Mode Clock Enable */
1524*4882a593Smuzhiyun 	PHY_M_EC2_FO_BOOST	= 1<<3, /* Fiber Output Boost */
1525*4882a593Smuzhiyun 	PHY_M_EC2_FO_AM_MSK	= 7, /* Bit  2.. 0:	Fiber Output Amplitude */
1526*4882a593Smuzhiyun };
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun /*****  PHY_MARV_EXT_P_STAT 16 bit r/w	Ext. PHY Specific Status *****/
1529*4882a593Smuzhiyun enum {
1530*4882a593Smuzhiyun 	PHY_M_FC_AUTO_SEL	= 1<<15, /* Fiber/Copper Auto Sel. Dis. */
1531*4882a593Smuzhiyun 	PHY_M_FC_AN_REG_ACC	= 1<<14, /* Fiber/Copper AN Reg. Access */
1532*4882a593Smuzhiyun 	PHY_M_FC_RESOLUTION	= 1<<13, /* Fiber/Copper Resolution */
1533*4882a593Smuzhiyun 	PHY_M_SER_IF_AN_BP	= 1<<12, /* Ser. IF AN Bypass Enable */
1534*4882a593Smuzhiyun 	PHY_M_SER_IF_BP_ST	= 1<<11, /* Ser. IF AN Bypass Status */
1535*4882a593Smuzhiyun 	PHY_M_IRQ_POLARITY	= 1<<10, /* IRQ polarity */
1536*4882a593Smuzhiyun 	PHY_M_DIS_AUT_MED	= 1<<9, /* Disable Aut. Medium Reg. Selection */
1537*4882a593Smuzhiyun 									/* (88E1111 only) */
1538*4882a593Smuzhiyun 								/* Bit  9.. 4: reserved (88E1011 only) */
1539*4882a593Smuzhiyun 	PHY_M_UNDOC1	= 1<<7, /* undocumented bit !! */
1540*4882a593Smuzhiyun 	PHY_M_DTE_POW_STAT	= 1<<4, /* DTE Power Status (88E1111 only) */
1541*4882a593Smuzhiyun 	PHY_M_MODE_MASK	= 0xf, /* Bit  3.. 0: copy of HWCFG MODE[3:0] */
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun /*****  PHY_MARV_CABLE_DIAG	16 bit r/o	Cable Diagnostic Reg *****/
1545*4882a593Smuzhiyun enum {
1546*4882a593Smuzhiyun 	PHY_M_CABD_ENA_TEST	= 1<<15, /* Enable Test (Page 0) */
1547*4882a593Smuzhiyun 	PHY_M_CABD_DIS_WAIT	= 1<<15, /* Disable Waiting Period (Page 1) */
1548*4882a593Smuzhiyun 					/* (88E1111 only) */
1549*4882a593Smuzhiyun 	PHY_M_CABD_STAT_MSK	= 3<<13, /* Bit 14..13: Status Mask */
1550*4882a593Smuzhiyun 	PHY_M_CABD_AMPL_MSK	= 0x1f<<8, /* Bit 12.. 8: Amplitude Mask */
1551*4882a593Smuzhiyun 					/* (88E1111 only) */
1552*4882a593Smuzhiyun 	PHY_M_CABD_DIST_MSK	= 0xff, /* Bit  7.. 0: Distance Mask */
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun /* values for Cable Diagnostic Status (11=fail; 00=OK; 10=open; 01=short) */
1556*4882a593Smuzhiyun enum {
1557*4882a593Smuzhiyun 	CABD_STAT_NORMAL= 0,
1558*4882a593Smuzhiyun 	CABD_STAT_SHORT	= 1,
1559*4882a593Smuzhiyun 	CABD_STAT_OPEN	= 2,
1560*4882a593Smuzhiyun 	CABD_STAT_FAIL	= 3,
1561*4882a593Smuzhiyun };
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1564*4882a593Smuzhiyun /*****  PHY_MARV_FE_LED_PAR		16 bit r/w	LED Parallel Select Reg. *****/
1565*4882a593Smuzhiyun 									/* Bit 15..12: reserved (used internally) */
1566*4882a593Smuzhiyun enum {
1567*4882a593Smuzhiyun 	PHY_M_FELP_LED2_MSK = 0xf<<8,	/* Bit 11.. 8: LED2 Mask (LINK) */
1568*4882a593Smuzhiyun 	PHY_M_FELP_LED1_MSK = 0xf<<4,	/* Bit  7.. 4: LED1 Mask (ACT) */
1569*4882a593Smuzhiyun 	PHY_M_FELP_LED0_MSK = 0xf, /* Bit  3.. 0: LED0 Mask (SPEED) */
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun #define PHY_M_FELP_LED2_CTRL(x)	(((x)<<8) & PHY_M_FELP_LED2_MSK)
1573*4882a593Smuzhiyun #define PHY_M_FELP_LED1_CTRL(x)	(((x)<<4) & PHY_M_FELP_LED1_MSK)
1574*4882a593Smuzhiyun #define PHY_M_FELP_LED0_CTRL(x)	(((x)<<0) & PHY_M_FELP_LED0_MSK)
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun enum {
1577*4882a593Smuzhiyun 	LED_PAR_CTRL_COLX	= 0x00,
1578*4882a593Smuzhiyun 	LED_PAR_CTRL_ERROR	= 0x01,
1579*4882a593Smuzhiyun 	LED_PAR_CTRL_DUPLEX	= 0x02,
1580*4882a593Smuzhiyun 	LED_PAR_CTRL_DP_COL	= 0x03,
1581*4882a593Smuzhiyun 	LED_PAR_CTRL_SPEED	= 0x04,
1582*4882a593Smuzhiyun 	LED_PAR_CTRL_LINK	= 0x05,
1583*4882a593Smuzhiyun 	LED_PAR_CTRL_TX		= 0x06,
1584*4882a593Smuzhiyun 	LED_PAR_CTRL_RX		= 0x07,
1585*4882a593Smuzhiyun 	LED_PAR_CTRL_ACT	= 0x08,
1586*4882a593Smuzhiyun 	LED_PAR_CTRL_LNK_RX	= 0x09,
1587*4882a593Smuzhiyun 	LED_PAR_CTRL_LNK_AC	= 0x0a,
1588*4882a593Smuzhiyun 	LED_PAR_CTRL_ACT_BL	= 0x0b,
1589*4882a593Smuzhiyun 	LED_PAR_CTRL_TX_BL	= 0x0c,
1590*4882a593Smuzhiyun 	LED_PAR_CTRL_RX_BL	= 0x0d,
1591*4882a593Smuzhiyun 	LED_PAR_CTRL_COL_BL	= 0x0e,
1592*4882a593Smuzhiyun 	LED_PAR_CTRL_INACT	= 0x0f
1593*4882a593Smuzhiyun };
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun /*****,PHY_MARV_FE_SPEC_2		16 bit r/w	Specific Control Reg. 2 *****/
1596*4882a593Smuzhiyun enum {
1597*4882a593Smuzhiyun 	PHY_M_FESC_DIS_WAIT	= 1<<2, /* Disable TDR Waiting Period */
1598*4882a593Smuzhiyun 	PHY_M_FESC_ENA_MCLK	= 1<<1, /* Enable MAC Rx Clock in sleep mode */
1599*4882a593Smuzhiyun 	PHY_M_FESC_SEL_CL_A	= 1<<0, /* Select Class A driver (100B-TX) */
1600*4882a593Smuzhiyun };
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun /*****  PHY_MARV_PHY_CTRL (page 3)		16 bit r/w	LED Control Reg. *****/
1604*4882a593Smuzhiyun enum {
1605*4882a593Smuzhiyun 	PHY_M_LEDC_LOS_MSK	= 0xf<<12, /* Bit 15..12: LOS LED Ctrl. Mask */
1606*4882a593Smuzhiyun 	PHY_M_LEDC_INIT_MSK	= 0xf<<8, /* Bit 11.. 8: INIT LED Ctrl. Mask */
1607*4882a593Smuzhiyun 	PHY_M_LEDC_STA1_MSK	= 0xf<<4, /* Bit  7.. 4: STAT1 LED Ctrl. Mask */
1608*4882a593Smuzhiyun 	PHY_M_LEDC_STA0_MSK	= 0xf, /* Bit  3.. 0: STAT0 LED Ctrl. Mask */
1609*4882a593Smuzhiyun };
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun #define PHY_M_LEDC_LOS_CTRL(x)	(((x)<<12) & PHY_M_LEDC_LOS_MSK)
1612*4882a593Smuzhiyun #define PHY_M_LEDC_INIT_CTRL(x)	(((x)<<8) & PHY_M_LEDC_INIT_MSK)
1613*4882a593Smuzhiyun #define PHY_M_LEDC_STA1_CTRL(x)	(((x)<<4) & PHY_M_LEDC_STA1_MSK)
1614*4882a593Smuzhiyun #define PHY_M_LEDC_STA0_CTRL(x)	(((x)<<0) & PHY_M_LEDC_STA0_MSK)
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun /* GMAC registers  */
1617*4882a593Smuzhiyun /* Port Registers */
1618*4882a593Smuzhiyun enum {
1619*4882a593Smuzhiyun 	GM_GP_STAT	= 0x0000,	/* 16 bit r/o	General Purpose Status */
1620*4882a593Smuzhiyun 	GM_GP_CTRL	= 0x0004,	/* 16 bit r/w	General Purpose Control */
1621*4882a593Smuzhiyun 	GM_TX_CTRL	= 0x0008,	/* 16 bit r/w	Transmit Control Reg. */
1622*4882a593Smuzhiyun 	GM_RX_CTRL	= 0x000c,	/* 16 bit r/w	Receive Control Reg. */
1623*4882a593Smuzhiyun 	GM_TX_FLOW_CTRL	= 0x0010,	/* 16 bit r/w	Transmit Flow-Control */
1624*4882a593Smuzhiyun 	GM_TX_PARAM	= 0x0014,	/* 16 bit r/w	Transmit Parameter Reg. */
1625*4882a593Smuzhiyun 	GM_SERIAL_MODE	= 0x0018,	/* 16 bit r/w	Serial Mode Register */
1626*4882a593Smuzhiyun /* Source Address Registers */
1627*4882a593Smuzhiyun 	GM_SRC_ADDR_1L	= 0x001c,	/* 16 bit r/w	Source Address 1 (low) */
1628*4882a593Smuzhiyun 	GM_SRC_ADDR_1M	= 0x0020,	/* 16 bit r/w	Source Address 1 (middle) */
1629*4882a593Smuzhiyun 	GM_SRC_ADDR_1H	= 0x0024,	/* 16 bit r/w	Source Address 1 (high) */
1630*4882a593Smuzhiyun 	GM_SRC_ADDR_2L	= 0x0028,	/* 16 bit r/w	Source Address 2 (low) */
1631*4882a593Smuzhiyun 	GM_SRC_ADDR_2M	= 0x002c,	/* 16 bit r/w	Source Address 2 (middle) */
1632*4882a593Smuzhiyun 	GM_SRC_ADDR_2H	= 0x0030,	/* 16 bit r/w	Source Address 2 (high) */
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun /* Multicast Address Hash Registers */
1635*4882a593Smuzhiyun 	GM_MC_ADDR_H1	= 0x0034,	/* 16 bit r/w	Multicast Address Hash 1 */
1636*4882a593Smuzhiyun 	GM_MC_ADDR_H2	= 0x0038,	/* 16 bit r/w	Multicast Address Hash 2 */
1637*4882a593Smuzhiyun 	GM_MC_ADDR_H3	= 0x003c,	/* 16 bit r/w	Multicast Address Hash 3 */
1638*4882a593Smuzhiyun 	GM_MC_ADDR_H4	= 0x0040,	/* 16 bit r/w	Multicast Address Hash 4 */
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun /* Interrupt Source Registers */
1641*4882a593Smuzhiyun 	GM_TX_IRQ_SRC	= 0x0044,	/* 16 bit r/o	Tx Overflow IRQ Source */
1642*4882a593Smuzhiyun 	GM_RX_IRQ_SRC	= 0x0048,	/* 16 bit r/o	Rx Overflow IRQ Source */
1643*4882a593Smuzhiyun 	GM_TR_IRQ_SRC	= 0x004c,	/* 16 bit r/o	Tx/Rx Over. IRQ Source */
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun /* Interrupt Mask Registers */
1646*4882a593Smuzhiyun 	GM_TX_IRQ_MSK	= 0x0050,	/* 16 bit r/w	Tx Overflow IRQ Mask */
1647*4882a593Smuzhiyun 	GM_RX_IRQ_MSK	= 0x0054,	/* 16 bit r/w	Rx Overflow IRQ Mask */
1648*4882a593Smuzhiyun 	GM_TR_IRQ_MSK	= 0x0058,	/* 16 bit r/w	Tx/Rx Over. IRQ Mask */
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun /* Serial Management Interface (SMI) Registers */
1651*4882a593Smuzhiyun 	GM_SMI_CTRL	= 0x0080,	/* 16 bit r/w	SMI Control Register */
1652*4882a593Smuzhiyun 	GM_SMI_DATA	= 0x0084,	/* 16 bit r/w	SMI Data Register */
1653*4882a593Smuzhiyun 	GM_PHY_ADDR	= 0x0088,	/* 16 bit r/w	GPHY Address Register */
1654*4882a593Smuzhiyun };
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun /* MIB Counters */
1657*4882a593Smuzhiyun #define GM_MIB_CNT_BASE	0x0100		/* Base Address of MIB Counters */
1658*4882a593Smuzhiyun #define GM_MIB_CNT_SIZE	44		/* Number of MIB Counters */
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun /*
1661*4882a593Smuzhiyun  * MIB Counters base address definitions (low word) -
1662*4882a593Smuzhiyun  * use offset 4 for access to high word	(32 bit r/o)
1663*4882a593Smuzhiyun  */
1664*4882a593Smuzhiyun enum {
1665*4882a593Smuzhiyun 	GM_RXF_UC_OK  = GM_MIB_CNT_BASE + 0,	/* Unicast Frames Received OK */
1666*4882a593Smuzhiyun 	GM_RXF_BC_OK	= GM_MIB_CNT_BASE + 8,	/* Broadcast Frames Received OK */
1667*4882a593Smuzhiyun 	GM_RXF_MPAUSE	= GM_MIB_CNT_BASE + 16,	/* Pause MAC Ctrl Frames Received */
1668*4882a593Smuzhiyun 	GM_RXF_MC_OK	= GM_MIB_CNT_BASE + 24,	/* Multicast Frames Received OK */
1669*4882a593Smuzhiyun 	GM_RXF_FCS_ERR	= GM_MIB_CNT_BASE + 32,	/* Rx Frame Check Seq. Error */
1670*4882a593Smuzhiyun 	/* GM_MIB_CNT_BASE + 40:	reserved */
1671*4882a593Smuzhiyun 	GM_RXO_OK_LO	= GM_MIB_CNT_BASE + 48,	/* Octets Received OK Low */
1672*4882a593Smuzhiyun 	GM_RXO_OK_HI	= GM_MIB_CNT_BASE + 56,	/* Octets Received OK High */
1673*4882a593Smuzhiyun 	GM_RXO_ERR_LO	= GM_MIB_CNT_BASE + 64,	/* Octets Received Invalid Low */
1674*4882a593Smuzhiyun 	GM_RXO_ERR_HI	= GM_MIB_CNT_BASE + 72,	/* Octets Received Invalid High */
1675*4882a593Smuzhiyun 	GM_RXF_SHT	= GM_MIB_CNT_BASE + 80,	/* Frames <64 Byte Received OK */
1676*4882a593Smuzhiyun 	GM_RXE_FRAG	= GM_MIB_CNT_BASE + 88,	/* Frames <64 Byte Received with FCS Err */
1677*4882a593Smuzhiyun 	GM_RXF_64B	= GM_MIB_CNT_BASE + 96,	/* 64 Byte Rx Frame */
1678*4882a593Smuzhiyun 	GM_RXF_127B	= GM_MIB_CNT_BASE + 104,	/* 65-127 Byte Rx Frame */
1679*4882a593Smuzhiyun 	GM_RXF_255B	= GM_MIB_CNT_BASE + 112,	/* 128-255 Byte Rx Frame */
1680*4882a593Smuzhiyun 	GM_RXF_511B	= GM_MIB_CNT_BASE + 120,	/* 256-511 Byte Rx Frame */
1681*4882a593Smuzhiyun 	GM_RXF_1023B	= GM_MIB_CNT_BASE + 128,	/* 512-1023 Byte Rx Frame */
1682*4882a593Smuzhiyun 	GM_RXF_1518B	= GM_MIB_CNT_BASE + 136,	/* 1024-1518 Byte Rx Frame */
1683*4882a593Smuzhiyun 	GM_RXF_MAX_SZ	= GM_MIB_CNT_BASE + 144,	/* 1519-MaxSize Byte Rx Frame */
1684*4882a593Smuzhiyun 	GM_RXF_LNG_ERR	= GM_MIB_CNT_BASE + 152,	/* Rx Frame too Long Error */
1685*4882a593Smuzhiyun 	GM_RXF_JAB_PKT	= GM_MIB_CNT_BASE + 160,	/* Rx Jabber Packet Frame */
1686*4882a593Smuzhiyun 	/* GM_MIB_CNT_BASE + 168:	reserved */
1687*4882a593Smuzhiyun 	GM_RXE_FIFO_OV	= GM_MIB_CNT_BASE + 176,	/* Rx FIFO overflow Event */
1688*4882a593Smuzhiyun 	/* GM_MIB_CNT_BASE + 184:	reserved */
1689*4882a593Smuzhiyun 	GM_TXF_UC_OK	= GM_MIB_CNT_BASE + 192,	/* Unicast Frames Xmitted OK */
1690*4882a593Smuzhiyun 	GM_TXF_BC_OK	= GM_MIB_CNT_BASE + 200,	/* Broadcast Frames Xmitted OK */
1691*4882a593Smuzhiyun 	GM_TXF_MPAUSE	= GM_MIB_CNT_BASE + 208,	/* Pause MAC Ctrl Frames Xmitted */
1692*4882a593Smuzhiyun 	GM_TXF_MC_OK	= GM_MIB_CNT_BASE + 216,	/* Multicast Frames Xmitted OK */
1693*4882a593Smuzhiyun 	GM_TXO_OK_LO	= GM_MIB_CNT_BASE + 224,	/* Octets Transmitted OK Low */
1694*4882a593Smuzhiyun 	GM_TXO_OK_HI	= GM_MIB_CNT_BASE + 232,	/* Octets Transmitted OK High */
1695*4882a593Smuzhiyun 	GM_TXF_64B	= GM_MIB_CNT_BASE + 240,	/* 64 Byte Tx Frame */
1696*4882a593Smuzhiyun 	GM_TXF_127B	= GM_MIB_CNT_BASE + 248,	/* 65-127 Byte Tx Frame */
1697*4882a593Smuzhiyun 	GM_TXF_255B	= GM_MIB_CNT_BASE + 256,	/* 128-255 Byte Tx Frame */
1698*4882a593Smuzhiyun 	GM_TXF_511B	= GM_MIB_CNT_BASE + 264,	/* 256-511 Byte Tx Frame */
1699*4882a593Smuzhiyun 	GM_TXF_1023B	= GM_MIB_CNT_BASE + 272,	/* 512-1023 Byte Tx Frame */
1700*4882a593Smuzhiyun 	GM_TXF_1518B	= GM_MIB_CNT_BASE + 280,	/* 1024-1518 Byte Tx Frame */
1701*4882a593Smuzhiyun 	GM_TXF_MAX_SZ	= GM_MIB_CNT_BASE + 288,	/* 1519-MaxSize Byte Tx Frame */
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	GM_TXF_COL	= GM_MIB_CNT_BASE + 304,	/* Tx Collision */
1704*4882a593Smuzhiyun 	GM_TXF_LAT_COL	= GM_MIB_CNT_BASE + 312,	/* Tx Late Collision */
1705*4882a593Smuzhiyun 	GM_TXF_ABO_COL	= GM_MIB_CNT_BASE + 320,	/* Tx aborted due to Exces. Col. */
1706*4882a593Smuzhiyun 	GM_TXF_MUL_COL	= GM_MIB_CNT_BASE + 328,	/* Tx Multiple Collision */
1707*4882a593Smuzhiyun 	GM_TXF_SNG_COL	= GM_MIB_CNT_BASE + 336,	/* Tx Single Collision */
1708*4882a593Smuzhiyun 	GM_TXE_FIFO_UR	= GM_MIB_CNT_BASE + 344,	/* Tx FIFO Underrun Event */
1709*4882a593Smuzhiyun };
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun /* GMAC Bit Definitions */
1712*4882a593Smuzhiyun /*	GM_GP_STAT	16 bit r/o	General Purpose Status Register */
1713*4882a593Smuzhiyun enum {
1714*4882a593Smuzhiyun 	GM_GPSR_SPEED		= 1<<15, /* Bit 15:	Port Speed (1 = 100 Mbps) */
1715*4882a593Smuzhiyun 	GM_GPSR_DUPLEX		= 1<<14, /* Bit 14:	Duplex Mode (1 = Full) */
1716*4882a593Smuzhiyun 	GM_GPSR_FC_TX_DIS	= 1<<13, /* Bit 13:	Tx Flow-Control Mode Disabled */
1717*4882a593Smuzhiyun 	GM_GPSR_LINK_UP		= 1<<12, /* Bit 12:	Link Up Status */
1718*4882a593Smuzhiyun 	GM_GPSR_PAUSE		= 1<<11, /* Bit 11:	Pause State */
1719*4882a593Smuzhiyun 	GM_GPSR_TX_ACTIVE	= 1<<10, /* Bit 10:	Tx in Progress */
1720*4882a593Smuzhiyun 	GM_GPSR_EXC_COL		= 1<<9,	/* Bit  9:	Excessive Collisions Occurred */
1721*4882a593Smuzhiyun 	GM_GPSR_LAT_COL		= 1<<8,	/* Bit  8:	Late Collisions Occurred */
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	GM_GPSR_PHY_ST_CH	= 1<<5,	/* Bit  5:	PHY Status Change */
1724*4882a593Smuzhiyun 	GM_GPSR_GIG_SPEED	= 1<<4,	/* Bit  4:	Gigabit Speed (1 = 1000 Mbps) */
1725*4882a593Smuzhiyun 	GM_GPSR_PART_MODE	= 1<<3,	/* Bit  3:	Partition mode */
1726*4882a593Smuzhiyun 	GM_GPSR_FC_RX_DIS	= 1<<2,	/* Bit  2:	Rx Flow-Control Mode Disabled */
1727*4882a593Smuzhiyun 	GM_GPSR_PROM_EN		= 1<<1,	/* Bit  1:	Promiscuous Mode Enabled */
1728*4882a593Smuzhiyun };
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun /*	GM_GP_CTRL	16 bit r/w	General Purpose Control Register */
1731*4882a593Smuzhiyun enum {
1732*4882a593Smuzhiyun 	GM_GPCR_PROM_ENA	= 1<<14,	/* Bit 14:	Enable Promiscuous Mode */
1733*4882a593Smuzhiyun 	GM_GPCR_FC_TX_DIS	= 1<<13, /* Bit 13:	Disable Tx Flow-Control Mode */
1734*4882a593Smuzhiyun 	GM_GPCR_TX_ENA		= 1<<12, /* Bit 12:	Enable Transmit */
1735*4882a593Smuzhiyun 	GM_GPCR_RX_ENA		= 1<<11, /* Bit 11:	Enable Receive */
1736*4882a593Smuzhiyun 	GM_GPCR_BURST_ENA	= 1<<10, /* Bit 10:	Enable Burst Mode */
1737*4882a593Smuzhiyun 	GM_GPCR_LOOP_ENA	= 1<<9,	/* Bit  9:	Enable MAC Loopback Mode */
1738*4882a593Smuzhiyun 	GM_GPCR_PART_ENA	= 1<<8,	/* Bit  8:	Enable Partition Mode */
1739*4882a593Smuzhiyun 	GM_GPCR_GIGS_ENA	= 1<<7,	/* Bit  7:	Gigabit Speed (1000 Mbps) */
1740*4882a593Smuzhiyun 	GM_GPCR_FL_PASS		= 1<<6,	/* Bit  6:	Force Link Pass */
1741*4882a593Smuzhiyun 	GM_GPCR_DUP_FULL	= 1<<5,	/* Bit  5:	Full Duplex Mode */
1742*4882a593Smuzhiyun 	GM_GPCR_FC_RX_DIS	= 1<<4,	/* Bit  4:	Disable Rx Flow-Control Mode */
1743*4882a593Smuzhiyun 	GM_GPCR_SPEED_100	= 1<<3,   /* Bit  3:	Port Speed 100 Mbps */
1744*4882a593Smuzhiyun 	GM_GPCR_AU_DUP_DIS	= 1<<2,	/* Bit  2:	Disable Auto-Update Duplex */
1745*4882a593Smuzhiyun 	GM_GPCR_AU_FCT_DIS	= 1<<1,	/* Bit  1:	Disable Auto-Update Flow-C. */
1746*4882a593Smuzhiyun 	GM_GPCR_AU_SPD_DIS	= 1<<0,	/* Bit  0:	Disable Auto-Update Speed */
1747*4882a593Smuzhiyun };
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun #define GM_GPCR_SPEED_1000	(GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
1750*4882a593Smuzhiyun #define GM_GPCR_AU_ALL_DIS	(GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS|GM_GPCR_AU_SPD_DIS)
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun /*	GM_TX_CTRL			16 bit r/w	Transmit Control Register */
1753*4882a593Smuzhiyun enum {
1754*4882a593Smuzhiyun 	GM_TXCR_FORCE_JAM	= 1<<15, /* Bit 15:	Force Jam / Flow-Control */
1755*4882a593Smuzhiyun 	GM_TXCR_CRC_DIS		= 1<<14, /* Bit 14:	Disable insertion of CRC */
1756*4882a593Smuzhiyun 	GM_TXCR_PAD_DIS		= 1<<13, /* Bit 13:	Disable padding of packets */
1757*4882a593Smuzhiyun 	GM_TXCR_COL_THR_MSK	= 7<<10, /* Bit 12..10:	Collision Threshold */
1758*4882a593Smuzhiyun };
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun #define TX_COL_THR(x)		(((x)<<10) & GM_TXCR_COL_THR_MSK)
1761*4882a593Smuzhiyun #define TX_COL_DEF		0x04	/* late collision after 64 byte */
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun /*	GM_RX_CTRL			16 bit r/w	Receive Control Register */
1764*4882a593Smuzhiyun enum {
1765*4882a593Smuzhiyun 	GM_RXCR_UCF_ENA	= 1<<15, /* Bit 15:	Enable Unicast filtering */
1766*4882a593Smuzhiyun 	GM_RXCR_MCF_ENA	= 1<<14, /* Bit 14:	Enable Multicast filtering */
1767*4882a593Smuzhiyun 	GM_RXCR_CRC_DIS	= 1<<13, /* Bit 13:	Remove 4-byte CRC */
1768*4882a593Smuzhiyun 	GM_RXCR_PASS_FC	= 1<<12, /* Bit 12:	Pass FC packets to FIFO */
1769*4882a593Smuzhiyun };
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun /*	GM_TX_PARAM		16 bit r/w	Transmit Parameter Register */
1772*4882a593Smuzhiyun enum {
1773*4882a593Smuzhiyun 	GM_TXPA_JAMLEN_MSK	= 0x03<<14,	/* Bit 15..14:	Jam Length */
1774*4882a593Smuzhiyun 	GM_TXPA_JAMIPG_MSK	= 0x1f<<9,	/* Bit 13..9:	Jam IPG */
1775*4882a593Smuzhiyun 	GM_TXPA_JAMDAT_MSK	= 0x1f<<4,	/* Bit  8..4:	IPG Jam to Data */
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	TX_JAM_LEN_DEF		= 0x03,
1778*4882a593Smuzhiyun 	TX_JAM_IPG_DEF		= 0x0b,
1779*4882a593Smuzhiyun 	TX_IPG_JAM_DEF		= 0x1c,
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun #define TX_JAM_LEN_VAL(x)	(((x)<<14) & GM_TXPA_JAMLEN_MSK)
1783*4882a593Smuzhiyun #define TX_JAM_IPG_VAL(x)	(((x)<<9)  & GM_TXPA_JAMIPG_MSK)
1784*4882a593Smuzhiyun #define TX_IPG_JAM_DATA(x)	(((x)<<4)  & GM_TXPA_JAMDAT_MSK)
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun /*	GM_SERIAL_MODE			16 bit r/w	Serial Mode Register */
1788*4882a593Smuzhiyun enum {
1789*4882a593Smuzhiyun 	GM_SMOD_DATABL_MSK	= 0x1f<<11, /* Bit 15..11:	Data Blinder (r/o) */
1790*4882a593Smuzhiyun 	GM_SMOD_LIMIT_4		= 1<<10, /* Bit 10:	4 consecutive Tx trials */
1791*4882a593Smuzhiyun 	GM_SMOD_VLAN_ENA	= 1<<9,	/* Bit  9:	Enable VLAN  (Max. Frame Len) */
1792*4882a593Smuzhiyun 	GM_SMOD_JUMBO_ENA	= 1<<8,	/* Bit  8:	Enable Jumbo (Max. Frame Len) */
1793*4882a593Smuzhiyun 	 GM_SMOD_IPG_MSK	= 0x1f	/* Bit 4..0:	Inter-Packet Gap (IPG) */
1794*4882a593Smuzhiyun };
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun #define DATA_BLIND_VAL(x)	(((x)<<11) & GM_SMOD_DATABL_MSK)
1797*4882a593Smuzhiyun #define DATA_BLIND_DEF		0x04
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun #define IPG_DATA_VAL(x)		(x & GM_SMOD_IPG_MSK)
1800*4882a593Smuzhiyun #define IPG_DATA_DEF		0x1e
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun /*	GM_SMI_CTRL			16 bit r/w	SMI Control Register */
1803*4882a593Smuzhiyun enum {
1804*4882a593Smuzhiyun 	GM_SMI_CT_PHY_A_MSK	= 0x1f<<11, /* Bit 15..11:	PHY Device Address */
1805*4882a593Smuzhiyun 	GM_SMI_CT_REG_A_MSK	= 0x1f<<6, /* Bit 10.. 6:	PHY Register Address */
1806*4882a593Smuzhiyun 	GM_SMI_CT_OP_RD		= 1<<5,	/* Bit  5:	OpCode Read (0=Write)*/
1807*4882a593Smuzhiyun 	GM_SMI_CT_RD_VAL	= 1<<4,	/* Bit  4:	Read Valid (Read completed) */
1808*4882a593Smuzhiyun 	GM_SMI_CT_BUSY		= 1<<3,	/* Bit  3:	Busy (Operation in progress) */
1809*4882a593Smuzhiyun };
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun #define GM_SMI_CT_PHY_AD(x)	(((x)<<11) & GM_SMI_CT_PHY_A_MSK)
1812*4882a593Smuzhiyun #define GM_SMI_CT_REG_AD(x)	(((x)<<6) & GM_SMI_CT_REG_A_MSK)
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun /*	GM_PHY_ADDR				16 bit r/w	GPHY Address Register */
1815*4882a593Smuzhiyun enum {
1816*4882a593Smuzhiyun 	GM_PAR_MIB_CLR	= 1<<5,	/* Bit  5:	Set MIB Clear Counter Mode */
1817*4882a593Smuzhiyun 	GM_PAR_MIB_TST	= 1<<4,	/* Bit  4:	MIB Load Counter (Test Mode) */
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun /* Receive Frame Status Encoding */
1821*4882a593Smuzhiyun enum {
1822*4882a593Smuzhiyun 	GMR_FS_LEN	= 0xffff<<16, /* Bit 31..16:	Rx Frame Length */
1823*4882a593Smuzhiyun 	GMR_FS_LEN_SHIFT = 16,
1824*4882a593Smuzhiyun 	GMR_FS_VLAN	= 1<<13, /* Bit 13:	VLAN Packet */
1825*4882a593Smuzhiyun 	GMR_FS_JABBER	= 1<<12, /* Bit 12:	Jabber Packet */
1826*4882a593Smuzhiyun 	GMR_FS_UN_SIZE	= 1<<11, /* Bit 11:	Undersize Packet */
1827*4882a593Smuzhiyun 	GMR_FS_MC	= 1<<10, /* Bit 10:	Multicast Packet */
1828*4882a593Smuzhiyun 	GMR_FS_BC	= 1<<9, /* Bit  9:	Broadcast Packet */
1829*4882a593Smuzhiyun 	GMR_FS_RX_OK	= 1<<8, /* Bit  8:	Receive OK (Good Packet) */
1830*4882a593Smuzhiyun 	GMR_FS_GOOD_FC	= 1<<7, /* Bit  7:	Good Flow-Control Packet */
1831*4882a593Smuzhiyun 	GMR_FS_BAD_FC	= 1<<6, /* Bit  6:	Bad  Flow-Control Packet */
1832*4882a593Smuzhiyun 	GMR_FS_MII_ERR	= 1<<5, /* Bit  5:	MII Error */
1833*4882a593Smuzhiyun 	GMR_FS_LONG_ERR	= 1<<4, /* Bit  4:	Too Long Packet */
1834*4882a593Smuzhiyun 	GMR_FS_FRAGMENT	= 1<<3, /* Bit  3:	Fragment */
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	GMR_FS_CRC_ERR	= 1<<1, /* Bit  1:	CRC Error */
1837*4882a593Smuzhiyun 	GMR_FS_RX_FF_OV	= 1<<0, /* Bit  0:	Rx FIFO Overflow */
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun /*
1840*4882a593Smuzhiyun  * GMR_FS_ANY_ERR (analogous to XMR_FS_ANY_ERR)
1841*4882a593Smuzhiyun  */
1842*4882a593Smuzhiyun 	GMR_FS_ANY_ERR	= GMR_FS_CRC_ERR | GMR_FS_LONG_ERR |
1843*4882a593Smuzhiyun 		  	  GMR_FS_MII_ERR | GMR_FS_BAD_FC | GMR_FS_GOOD_FC |
1844*4882a593Smuzhiyun 			  GMR_FS_JABBER,
1845*4882a593Smuzhiyun /* Rx GMAC FIFO Flush Mask (default) */
1846*4882a593Smuzhiyun 	RX_FF_FL_DEF_MSK = GMR_FS_CRC_ERR | GMR_FS_RX_FF_OV |GMR_FS_MII_ERR |
1847*4882a593Smuzhiyun 			   GMR_FS_BAD_FC |  GMR_FS_UN_SIZE | GMR_FS_JABBER,
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun /*	RX_GMF_CTRL_T	32 bit	Rx GMAC FIFO Control/Test */
1851*4882a593Smuzhiyun enum {
1852*4882a593Smuzhiyun 	GMF_WP_TST_ON	= 1<<14,	/* Write Pointer Test On */
1853*4882a593Smuzhiyun 	GMF_WP_TST_OFF	= 1<<13,	/* Write Pointer Test Off */
1854*4882a593Smuzhiyun 	GMF_WP_STEP	= 1<<12,	/* Write Pointer Step/Increment */
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	GMF_RP_TST_ON	= 1<<10,	/* Read Pointer Test On */
1857*4882a593Smuzhiyun 	GMF_RP_TST_OFF	= 1<<9,		/* Read Pointer Test Off */
1858*4882a593Smuzhiyun 	GMF_RP_STEP	= 1<<8,		/* Read Pointer Step/Increment */
1859*4882a593Smuzhiyun 	GMF_RX_F_FL_ON	= 1<<7,		/* Rx FIFO Flush Mode On */
1860*4882a593Smuzhiyun 	GMF_RX_F_FL_OFF	= 1<<6,		/* Rx FIFO Flush Mode Off */
1861*4882a593Smuzhiyun 	GMF_CLI_RX_FO	= 1<<5,		/* Clear IRQ Rx FIFO Overrun */
1862*4882a593Smuzhiyun 	GMF_CLI_RX_FC	= 1<<4,		/* Clear IRQ Rx Frame Complete */
1863*4882a593Smuzhiyun 	GMF_OPER_ON	= 1<<3,		/* Operational Mode On */
1864*4882a593Smuzhiyun 	GMF_OPER_OFF	= 1<<2,		/* Operational Mode Off */
1865*4882a593Smuzhiyun 	GMF_RST_CLR	= 1<<1,		/* Clear GMAC FIFO Reset */
1866*4882a593Smuzhiyun 	GMF_RST_SET	= 1<<0,		/* Set   GMAC FIFO Reset */
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	RX_GMF_FL_THR_DEF = 0xa,	/* flush threshold (default) */
1869*4882a593Smuzhiyun };
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun /*	TX_GMF_CTRL_T	32 bit	Tx GMAC FIFO Control/Test */
1873*4882a593Smuzhiyun enum {
1874*4882a593Smuzhiyun 	GMF_WSP_TST_ON	= 1<<18, /* Write Shadow Pointer Test On */
1875*4882a593Smuzhiyun 	GMF_WSP_TST_OFF	= 1<<17, /* Write Shadow Pointer Test Off */
1876*4882a593Smuzhiyun 	GMF_WSP_STEP	= 1<<16, /* Write Shadow Pointer Step/Increment */
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	GMF_CLI_TX_FU	= 1<<6,	/* Clear IRQ Tx FIFO Underrun */
1879*4882a593Smuzhiyun 	GMF_CLI_TX_FC	= 1<<5,	/* Clear IRQ Tx Frame Complete */
1880*4882a593Smuzhiyun 	GMF_CLI_TX_PE	= 1<<4,	/* Clear IRQ Tx Parity Error */
1881*4882a593Smuzhiyun };
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun /*	GMAC_TI_ST_CTRL	 8 bit	Time Stamp Timer Ctrl Reg (YUKON only) */
1884*4882a593Smuzhiyun enum {
1885*4882a593Smuzhiyun 	GMT_ST_START	= 1<<2,	/* Start Time Stamp Timer */
1886*4882a593Smuzhiyun 	GMT_ST_STOP	= 1<<1,	/* Stop  Time Stamp Timer */
1887*4882a593Smuzhiyun 	GMT_ST_CLR_IRQ	= 1<<0,	/* Clear Time Stamp Timer IRQ */
1888*4882a593Smuzhiyun };
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun /*	GMAC_CTRL		32 bit	GMAC Control Reg (YUKON only) */
1891*4882a593Smuzhiyun enum {
1892*4882a593Smuzhiyun 	GMC_H_BURST_ON	= 1<<7,	/* Half Duplex Burst Mode On */
1893*4882a593Smuzhiyun 	GMC_H_BURST_OFF	= 1<<6,	/* Half Duplex Burst Mode Off */
1894*4882a593Smuzhiyun 	GMC_F_LOOPB_ON	= 1<<5,	/* FIFO Loopback On */
1895*4882a593Smuzhiyun 	GMC_F_LOOPB_OFF	= 1<<4,	/* FIFO Loopback Off */
1896*4882a593Smuzhiyun 	GMC_PAUSE_ON	= 1<<3,	/* Pause On */
1897*4882a593Smuzhiyun 	GMC_PAUSE_OFF	= 1<<2,	/* Pause Off */
1898*4882a593Smuzhiyun 	GMC_RST_CLR	= 1<<1,	/* Clear GMAC Reset */
1899*4882a593Smuzhiyun 	GMC_RST_SET	= 1<<0,	/* Set   GMAC Reset */
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun /*	GPHY_CTRL		32 bit	GPHY Control Reg (YUKON only) */
1903*4882a593Smuzhiyun enum {
1904*4882a593Smuzhiyun 	GPC_SEL_BDT	= 1<<28, /* Select Bi-Dir. Transfer for MDC/MDIO */
1905*4882a593Smuzhiyun 	GPC_INT_POL_HI	= 1<<27, /* IRQ Polarity is Active HIGH */
1906*4882a593Smuzhiyun 	GPC_75_OHM	= 1<<26, /* Use 75 Ohm Termination instead of 50 */
1907*4882a593Smuzhiyun 	GPC_DIS_FC	= 1<<25, /* Disable Automatic Fiber/Copper Detection */
1908*4882a593Smuzhiyun 	GPC_DIS_SLEEP	= 1<<24, /* Disable Energy Detect */
1909*4882a593Smuzhiyun 	GPC_HWCFG_M_3	= 1<<23, /* HWCFG_MODE[3] */
1910*4882a593Smuzhiyun 	GPC_HWCFG_M_2	= 1<<22, /* HWCFG_MODE[2] */
1911*4882a593Smuzhiyun 	GPC_HWCFG_M_1	= 1<<21, /* HWCFG_MODE[1] */
1912*4882a593Smuzhiyun 	GPC_HWCFG_M_0	= 1<<20, /* HWCFG_MODE[0] */
1913*4882a593Smuzhiyun 	GPC_ANEG_0	= 1<<19, /* ANEG[0] */
1914*4882a593Smuzhiyun 	GPC_ENA_XC	= 1<<18, /* Enable MDI crossover */
1915*4882a593Smuzhiyun 	GPC_DIS_125	= 1<<17, /* Disable 125 MHz clock */
1916*4882a593Smuzhiyun 	GPC_ANEG_3	= 1<<16, /* ANEG[3] */
1917*4882a593Smuzhiyun 	GPC_ANEG_2	= 1<<15, /* ANEG[2] */
1918*4882a593Smuzhiyun 	GPC_ANEG_1	= 1<<14, /* ANEG[1] */
1919*4882a593Smuzhiyun 	GPC_ENA_PAUSE	= 1<<13, /* Enable Pause (SYM_OR_REM) */
1920*4882a593Smuzhiyun 	GPC_PHYADDR_4	= 1<<12, /* Bit 4 of Phy Addr */
1921*4882a593Smuzhiyun 	GPC_PHYADDR_3	= 1<<11, /* Bit 3 of Phy Addr */
1922*4882a593Smuzhiyun 	GPC_PHYADDR_2	= 1<<10, /* Bit 2 of Phy Addr */
1923*4882a593Smuzhiyun 	GPC_PHYADDR_1	= 1<<9,	 /* Bit 1 of Phy Addr */
1924*4882a593Smuzhiyun 	GPC_PHYADDR_0	= 1<<8,	 /* Bit 0 of Phy Addr */
1925*4882a593Smuzhiyun 						/* Bits  7..2:	reserved */
1926*4882a593Smuzhiyun 	GPC_RST_CLR	= 1<<1,	/* Clear GPHY Reset */
1927*4882a593Smuzhiyun 	GPC_RST_SET	= 1<<0,	/* Set   GPHY Reset */
1928*4882a593Smuzhiyun };
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun #define GPC_HWCFG_GMII_COP (GPC_HWCFG_M_3|GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0)
1931*4882a593Smuzhiyun #define GPC_HWCFG_GMII_FIB (GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0)
1932*4882a593Smuzhiyun #define GPC_ANEG_ADV_ALL_M  (GPC_ANEG_3 | GPC_ANEG_2 | GPC_ANEG_1 | GPC_ANEG_0)
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun /* forced speed and duplex mode (don't mix with other ANEG bits) */
1935*4882a593Smuzhiyun #define GPC_FRC10MBIT_HALF	0
1936*4882a593Smuzhiyun #define GPC_FRC10MBIT_FULL	GPC_ANEG_0
1937*4882a593Smuzhiyun #define GPC_FRC100MBIT_HALF	GPC_ANEG_1
1938*4882a593Smuzhiyun #define GPC_FRC100MBIT_FULL	(GPC_ANEG_0 | GPC_ANEG_1)
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun /* auto-negotiation with limited advertised speeds */
1941*4882a593Smuzhiyun /* mix only with master/slave settings (for copper) */
1942*4882a593Smuzhiyun #define GPC_ADV_1000_HALF	GPC_ANEG_2
1943*4882a593Smuzhiyun #define GPC_ADV_1000_FULL	GPC_ANEG_3
1944*4882a593Smuzhiyun #define GPC_ADV_ALL		(GPC_ANEG_2 | GPC_ANEG_3)
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun /* master/slave settings */
1947*4882a593Smuzhiyun /* only for copper with 1000 Mbps */
1948*4882a593Smuzhiyun #define GPC_FORCE_MASTER	0
1949*4882a593Smuzhiyun #define GPC_FORCE_SLAVE		GPC_ANEG_0
1950*4882a593Smuzhiyun #define GPC_PREF_MASTER		GPC_ANEG_1
1951*4882a593Smuzhiyun #define GPC_PREF_SLAVE		(GPC_ANEG_1 | GPC_ANEG_0)
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun /*	GMAC_IRQ_SRC	 8 bit	GMAC Interrupt Source Reg (YUKON only) */
1954*4882a593Smuzhiyun /*	GMAC_IRQ_MSK	 8 bit	GMAC Interrupt Mask   Reg (YUKON only) */
1955*4882a593Smuzhiyun enum {
1956*4882a593Smuzhiyun 	GM_IS_TX_CO_OV	= 1<<5,	/* Transmit Counter Overflow IRQ */
1957*4882a593Smuzhiyun 	GM_IS_RX_CO_OV	= 1<<4,	/* Receive Counter Overflow IRQ */
1958*4882a593Smuzhiyun 	GM_IS_TX_FF_UR	= 1<<3,	/* Transmit FIFO Underrun */
1959*4882a593Smuzhiyun 	GM_IS_TX_COMPL	= 1<<2,	/* Frame Transmission Complete */
1960*4882a593Smuzhiyun 	GM_IS_RX_FF_OR	= 1<<1,	/* Receive FIFO Overrun */
1961*4882a593Smuzhiyun 	GM_IS_RX_COMPL	= 1<<0,	/* Frame Reception Complete */
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun #define GMAC_DEF_MSK	(GM_IS_RX_FF_OR | GM_IS_TX_FF_UR)
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun /*	GMAC_LINK_CTRL	16 bit	GMAC Link Control Reg (YUKON only) */
1966*4882a593Smuzhiyun 						/* Bits 15.. 2:	reserved */
1967*4882a593Smuzhiyun 	GMLC_RST_CLR	= 1<<1,	/* Clear GMAC Link Reset */
1968*4882a593Smuzhiyun 	GMLC_RST_SET	= 1<<0,	/* Set   GMAC Link Reset */
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun /*	WOL_CTRL_STAT	16 bit	WOL Control/Status Reg */
1972*4882a593Smuzhiyun 	WOL_CTL_LINK_CHG_OCC		= 1<<15,
1973*4882a593Smuzhiyun 	WOL_CTL_MAGIC_PKT_OCC		= 1<<14,
1974*4882a593Smuzhiyun 	WOL_CTL_PATTERN_OCC		= 1<<13,
1975*4882a593Smuzhiyun 	WOL_CTL_CLEAR_RESULT		= 1<<12,
1976*4882a593Smuzhiyun 	WOL_CTL_ENA_PME_ON_LINK_CHG	= 1<<11,
1977*4882a593Smuzhiyun 	WOL_CTL_DIS_PME_ON_LINK_CHG	= 1<<10,
1978*4882a593Smuzhiyun 	WOL_CTL_ENA_PME_ON_MAGIC_PKT	= 1<<9,
1979*4882a593Smuzhiyun 	WOL_CTL_DIS_PME_ON_MAGIC_PKT	= 1<<8,
1980*4882a593Smuzhiyun 	WOL_CTL_ENA_PME_ON_PATTERN	= 1<<7,
1981*4882a593Smuzhiyun 	WOL_CTL_DIS_PME_ON_PATTERN	= 1<<6,
1982*4882a593Smuzhiyun 	WOL_CTL_ENA_LINK_CHG_UNIT	= 1<<5,
1983*4882a593Smuzhiyun 	WOL_CTL_DIS_LINK_CHG_UNIT	= 1<<4,
1984*4882a593Smuzhiyun 	WOL_CTL_ENA_MAGIC_PKT_UNIT	= 1<<3,
1985*4882a593Smuzhiyun 	WOL_CTL_DIS_MAGIC_PKT_UNIT	= 1<<2,
1986*4882a593Smuzhiyun 	WOL_CTL_ENA_PATTERN_UNIT	= 1<<1,
1987*4882a593Smuzhiyun 	WOL_CTL_DIS_PATTERN_UNIT	= 1<<0,
1988*4882a593Smuzhiyun };
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun #define WOL_CTL_DEFAULT				\
1991*4882a593Smuzhiyun 	(WOL_CTL_DIS_PME_ON_LINK_CHG |	\
1992*4882a593Smuzhiyun 	WOL_CTL_DIS_PME_ON_PATTERN |	\
1993*4882a593Smuzhiyun 	WOL_CTL_DIS_PME_ON_MAGIC_PKT |	\
1994*4882a593Smuzhiyun 	WOL_CTL_DIS_LINK_CHG_UNIT |		\
1995*4882a593Smuzhiyun 	WOL_CTL_DIS_PATTERN_UNIT |		\
1996*4882a593Smuzhiyun 	WOL_CTL_DIS_MAGIC_PKT_UNIT)
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun /*	WOL_MATCH_CTL	 8 bit	WOL Match Control Reg */
1999*4882a593Smuzhiyun #define WOL_CTL_PATT_ENA(x)	(1 << (x))
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun /* XMAC II registers				      */
2003*4882a593Smuzhiyun enum {
2004*4882a593Smuzhiyun 	XM_MMU_CMD	= 0x0000, /* 16 bit r/w	MMU Command Register */
2005*4882a593Smuzhiyun 	XM_POFF		= 0x0008, /* 32 bit r/w	Packet Offset Register */
2006*4882a593Smuzhiyun 	XM_BURST	= 0x000c, /* 32 bit r/w	Burst Register for half duplex*/
2007*4882a593Smuzhiyun 	XM_1L_VLAN_TAG	= 0x0010, /* 16 bit r/w	One Level VLAN Tag ID */
2008*4882a593Smuzhiyun 	XM_2L_VLAN_TAG	= 0x0014, /* 16 bit r/w	Two Level VLAN Tag ID */
2009*4882a593Smuzhiyun 	XM_TX_CMD	= 0x0020, /* 16 bit r/w	Transmit Command Register */
2010*4882a593Smuzhiyun 	XM_TX_RT_LIM	= 0x0024, /* 16 bit r/w	Transmit Retry Limit Register */
2011*4882a593Smuzhiyun 	XM_TX_STIME	= 0x0028, /* 16 bit r/w	Transmit Slottime Register */
2012*4882a593Smuzhiyun 	XM_TX_IPG	= 0x002c, /* 16 bit r/w	Transmit Inter Packet Gap */
2013*4882a593Smuzhiyun 	XM_RX_CMD	= 0x0030, /* 16 bit r/w	Receive Command Register */
2014*4882a593Smuzhiyun 	XM_PHY_ADDR	= 0x0034, /* 16 bit r/w	PHY Address Register */
2015*4882a593Smuzhiyun 	XM_PHY_DATA	= 0x0038, /* 16 bit r/w	PHY Data Register */
2016*4882a593Smuzhiyun 	XM_GP_PORT	= 0x0040, /* 32 bit r/w	General Purpose Port Register */
2017*4882a593Smuzhiyun 	XM_IMSK		= 0x0044, /* 16 bit r/w	Interrupt Mask Register */
2018*4882a593Smuzhiyun 	XM_ISRC		= 0x0048, /* 16 bit r/o	Interrupt Status Register */
2019*4882a593Smuzhiyun 	XM_HW_CFG	= 0x004c, /* 16 bit r/w	Hardware Config Register */
2020*4882a593Smuzhiyun 	XM_TX_LO_WM	= 0x0060, /* 16 bit r/w	Tx FIFO Low Water Mark */
2021*4882a593Smuzhiyun 	XM_TX_HI_WM	= 0x0062, /* 16 bit r/w	Tx FIFO High Water Mark */
2022*4882a593Smuzhiyun 	XM_TX_THR	= 0x0064, /* 16 bit r/w	Tx Request Threshold */
2023*4882a593Smuzhiyun 	XM_HT_THR	= 0x0066, /* 16 bit r/w	Host Request Threshold */
2024*4882a593Smuzhiyun 	XM_PAUSE_DA	= 0x0068, /* NA reg r/w	Pause Destination Address */
2025*4882a593Smuzhiyun 	XM_CTL_PARA	= 0x0070, /* 32 bit r/w	Control Parameter Register */
2026*4882a593Smuzhiyun 	XM_MAC_OPCODE	= 0x0074, /* 16 bit r/w	Opcode for MAC control frames */
2027*4882a593Smuzhiyun 	XM_MAC_PTIME	= 0x0076, /* 16 bit r/w	Pause time for MAC ctrl frames*/
2028*4882a593Smuzhiyun 	XM_TX_STAT	= 0x0078, /* 32 bit r/o	Tx Status LIFO Register */
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	XM_EXM_START	= 0x0080, /* r/w	Start Address of the EXM Regs */
2031*4882a593Smuzhiyun #define XM_EXM(reg)	(XM_EXM_START + ((reg) << 3))
2032*4882a593Smuzhiyun };
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun enum {
2035*4882a593Smuzhiyun 	XM_SRC_CHK	= 0x0100, /* NA reg r/w	Source Check Address Register */
2036*4882a593Smuzhiyun 	XM_SA		= 0x0108, /* NA reg r/w	Station Address Register */
2037*4882a593Smuzhiyun 	XM_HSM		= 0x0110, /* 64 bit r/w	Hash Match Address Registers */
2038*4882a593Smuzhiyun 	XM_RX_LO_WM	= 0x0118, /* 16 bit r/w	Receive Low Water Mark */
2039*4882a593Smuzhiyun 	XM_RX_HI_WM	= 0x011a, /* 16 bit r/w	Receive High Water Mark */
2040*4882a593Smuzhiyun 	XM_RX_THR	= 0x011c, /* 32 bit r/w	Receive Request Threshold */
2041*4882a593Smuzhiyun 	XM_DEV_ID	= 0x0120, /* 32 bit r/o	Device ID Register */
2042*4882a593Smuzhiyun 	XM_MODE		= 0x0124, /* 32 bit r/w	Mode Register */
2043*4882a593Smuzhiyun 	XM_LSA		= 0x0128, /* NA reg r/o	Last Source Register */
2044*4882a593Smuzhiyun 	XM_TS_READ	= 0x0130, /* 32 bit r/o	Time Stamp Read Register */
2045*4882a593Smuzhiyun 	XM_TS_LOAD	= 0x0134, /* 32 bit r/o	Time Stamp Load Value */
2046*4882a593Smuzhiyun 	XM_STAT_CMD	= 0x0200, /* 16 bit r/w	Statistics Command Register */
2047*4882a593Smuzhiyun 	XM_RX_CNT_EV	= 0x0204, /* 32 bit r/o	Rx Counter Event Register */
2048*4882a593Smuzhiyun 	XM_TX_CNT_EV	= 0x0208, /* 32 bit r/o	Tx Counter Event Register */
2049*4882a593Smuzhiyun 	XM_RX_EV_MSK	= 0x020c, /* 32 bit r/w	Rx Counter Event Mask */
2050*4882a593Smuzhiyun 	XM_TX_EV_MSK	= 0x0210, /* 32 bit r/w	Tx Counter Event Mask */
2051*4882a593Smuzhiyun 	XM_TXF_OK	= 0x0280, /* 32 bit r/o	Frames Transmitted OK Conuter */
2052*4882a593Smuzhiyun 	XM_TXO_OK_HI	= 0x0284, /* 32 bit r/o	Octets Transmitted OK High Cnt*/
2053*4882a593Smuzhiyun 	XM_TXO_OK_LO	= 0x0288, /* 32 bit r/o	Octets Transmitted OK Low Cnt */
2054*4882a593Smuzhiyun 	XM_TXF_BC_OK	= 0x028c, /* 32 bit r/o	Broadcast Frames Xmitted OK */
2055*4882a593Smuzhiyun 	XM_TXF_MC_OK	= 0x0290, /* 32 bit r/o	Multicast Frames Xmitted OK */
2056*4882a593Smuzhiyun 	XM_TXF_UC_OK	= 0x0294, /* 32 bit r/o	Unicast Frames Xmitted OK */
2057*4882a593Smuzhiyun 	XM_TXF_LONG	= 0x0298, /* 32 bit r/o	Tx Long Frame Counter */
2058*4882a593Smuzhiyun 	XM_TXE_BURST	= 0x029c, /* 32 bit r/o	Tx Burst Event Counter */
2059*4882a593Smuzhiyun 	XM_TXF_MPAUSE	= 0x02a0, /* 32 bit r/o	Tx Pause MAC Ctrl Frame Cnt */
2060*4882a593Smuzhiyun 	XM_TXF_MCTRL	= 0x02a4, /* 32 bit r/o	Tx MAC Ctrl Frame Counter */
2061*4882a593Smuzhiyun 	XM_TXF_SNG_COL	= 0x02a8, /* 32 bit r/o	Tx Single Collision Counter */
2062*4882a593Smuzhiyun 	XM_TXF_MUL_COL	= 0x02ac, /* 32 bit r/o	Tx Multiple Collision Counter */
2063*4882a593Smuzhiyun 	XM_TXF_ABO_COL	= 0x02b0, /* 32 bit r/o	Tx aborted due to Exces. Col. */
2064*4882a593Smuzhiyun 	XM_TXF_LAT_COL	= 0x02b4, /* 32 bit r/o	Tx Late Collision Counter */
2065*4882a593Smuzhiyun 	XM_TXF_DEF	= 0x02b8, /* 32 bit r/o	Tx Deferred Frame Counter */
2066*4882a593Smuzhiyun 	XM_TXF_EX_DEF	= 0x02bc, /* 32 bit r/o	Tx Excessive Deferall Counter */
2067*4882a593Smuzhiyun 	XM_TXE_FIFO_UR	= 0x02c0, /* 32 bit r/o	Tx FIFO Underrun Event Cnt */
2068*4882a593Smuzhiyun 	XM_TXE_CS_ERR	= 0x02c4, /* 32 bit r/o	Tx Carrier Sense Error Cnt */
2069*4882a593Smuzhiyun 	XM_TXP_UTIL	= 0x02c8, /* 32 bit r/o	Tx Utilization in % */
2070*4882a593Smuzhiyun 	XM_TXF_64B	= 0x02d0, /* 32 bit r/o	64 Byte Tx Frame Counter */
2071*4882a593Smuzhiyun 	XM_TXF_127B	= 0x02d4, /* 32 bit r/o	65-127 Byte Tx Frame Counter */
2072*4882a593Smuzhiyun 	XM_TXF_255B	= 0x02d8, /* 32 bit r/o	128-255 Byte Tx Frame Counter */
2073*4882a593Smuzhiyun 	XM_TXF_511B	= 0x02dc, /* 32 bit r/o	256-511 Byte Tx Frame Counter */
2074*4882a593Smuzhiyun 	XM_TXF_1023B	= 0x02e0, /* 32 bit r/o	512-1023 Byte Tx Frame Counter*/
2075*4882a593Smuzhiyun 	XM_TXF_MAX_SZ	= 0x02e4, /* 32 bit r/o	1024-MaxSize Byte Tx Frame Cnt*/
2076*4882a593Smuzhiyun 	XM_RXF_OK	= 0x0300, /* 32 bit r/o	Frames Received OK */
2077*4882a593Smuzhiyun 	XM_RXO_OK_HI	= 0x0304, /* 32 bit r/o	Octets Received OK High Cnt */
2078*4882a593Smuzhiyun 	XM_RXO_OK_LO	= 0x0308, /* 32 bit r/o	Octets Received OK Low Counter*/
2079*4882a593Smuzhiyun 	XM_RXF_BC_OK	= 0x030c, /* 32 bit r/o	Broadcast Frames Received OK */
2080*4882a593Smuzhiyun 	XM_RXF_MC_OK	= 0x0310, /* 32 bit r/o	Multicast Frames Received OK */
2081*4882a593Smuzhiyun 	XM_RXF_UC_OK	= 0x0314, /* 32 bit r/o	Unicast Frames Received OK */
2082*4882a593Smuzhiyun 	XM_RXF_MPAUSE	= 0x0318, /* 32 bit r/o	Rx Pause MAC Ctrl Frame Cnt */
2083*4882a593Smuzhiyun 	XM_RXF_MCTRL	= 0x031c, /* 32 bit r/o	Rx MAC Ctrl Frame Counter */
2084*4882a593Smuzhiyun 	XM_RXF_INV_MP	= 0x0320, /* 32 bit r/o	Rx invalid Pause Frame Cnt */
2085*4882a593Smuzhiyun 	XM_RXF_INV_MOC	= 0x0324, /* 32 bit r/o	Rx Frames with inv. MAC Opcode*/
2086*4882a593Smuzhiyun 	XM_RXE_BURST	= 0x0328, /* 32 bit r/o	Rx Burst Event Counter */
2087*4882a593Smuzhiyun 	XM_RXE_FMISS	= 0x032c, /* 32 bit r/o	Rx Missed Frames Event Cnt */
2088*4882a593Smuzhiyun 	XM_RXF_FRA_ERR	= 0x0330, /* 32 bit r/o	Rx Framing Error Counter */
2089*4882a593Smuzhiyun 	XM_RXE_FIFO_OV	= 0x0334, /* 32 bit r/o	Rx FIFO overflow Event Cnt */
2090*4882a593Smuzhiyun 	XM_RXF_JAB_PKT	= 0x0338, /* 32 bit r/o	Rx Jabber Packet Frame Cnt */
2091*4882a593Smuzhiyun 	XM_RXE_CAR_ERR	= 0x033c, /* 32 bit r/o	Rx Carrier Event Error Cnt */
2092*4882a593Smuzhiyun 	XM_RXF_LEN_ERR	= 0x0340, /* 32 bit r/o	Rx in Range Length Error */
2093*4882a593Smuzhiyun 	XM_RXE_SYM_ERR	= 0x0344, /* 32 bit r/o	Rx Symbol Error Counter */
2094*4882a593Smuzhiyun 	XM_RXE_SHT_ERR	= 0x0348, /* 32 bit r/o	Rx Short Event Error Cnt */
2095*4882a593Smuzhiyun 	XM_RXE_RUNT	= 0x034c, /* 32 bit r/o	Rx Runt Event Counter */
2096*4882a593Smuzhiyun 	XM_RXF_LNG_ERR	= 0x0350, /* 32 bit r/o	Rx Frame too Long Error Cnt */
2097*4882a593Smuzhiyun 	XM_RXF_FCS_ERR	= 0x0354, /* 32 bit r/o	Rx Frame Check Seq. Error Cnt */
2098*4882a593Smuzhiyun 	XM_RXF_CEX_ERR	= 0x035c, /* 32 bit r/o	Rx Carrier Ext Error Frame Cnt*/
2099*4882a593Smuzhiyun 	XM_RXP_UTIL	= 0x0360, /* 32 bit r/o	Rx Utilization in % */
2100*4882a593Smuzhiyun 	XM_RXF_64B	= 0x0368, /* 32 bit r/o	64 Byte Rx Frame Counter */
2101*4882a593Smuzhiyun 	XM_RXF_127B	= 0x036c, /* 32 bit r/o	65-127 Byte Rx Frame Counter */
2102*4882a593Smuzhiyun 	XM_RXF_255B	= 0x0370, /* 32 bit r/o	128-255 Byte Rx Frame Counter */
2103*4882a593Smuzhiyun 	XM_RXF_511B	= 0x0374, /* 32 bit r/o	256-511 Byte Rx Frame Counter */
2104*4882a593Smuzhiyun 	XM_RXF_1023B	= 0x0378, /* 32 bit r/o	512-1023 Byte Rx Frame Counter*/
2105*4882a593Smuzhiyun 	XM_RXF_MAX_SZ	= 0x037c, /* 32 bit r/o	1024-MaxSize Byte Rx Frame Cnt*/
2106*4882a593Smuzhiyun };
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun /*	XM_MMU_CMD	16 bit r/w	MMU Command Register */
2109*4882a593Smuzhiyun enum {
2110*4882a593Smuzhiyun 	XM_MMU_PHY_RDY	= 1<<12, /* Bit 12:	PHY Read Ready */
2111*4882a593Smuzhiyun 	XM_MMU_PHY_BUSY	= 1<<11, /* Bit 11:	PHY Busy */
2112*4882a593Smuzhiyun 	XM_MMU_IGN_PF	= 1<<10, /* Bit 10:	Ignore Pause Frame */
2113*4882a593Smuzhiyun 	XM_MMU_MAC_LB	= 1<<9,	 /* Bit  9:	Enable MAC Loopback */
2114*4882a593Smuzhiyun 	XM_MMU_FRC_COL	= 1<<7,	 /* Bit  7:	Force Collision */
2115*4882a593Smuzhiyun 	XM_MMU_SIM_COL	= 1<<6,	 /* Bit  6:	Simulate Collision */
2116*4882a593Smuzhiyun 	XM_MMU_NO_PRE	= 1<<5,	 /* Bit  5:	No MDIO Preamble */
2117*4882a593Smuzhiyun 	XM_MMU_GMII_FD	= 1<<4,	 /* Bit  4:	GMII uses Full Duplex */
2118*4882a593Smuzhiyun 	XM_MMU_RAT_CTRL	= 1<<3,	 /* Bit  3:	Enable Rate Control */
2119*4882a593Smuzhiyun 	XM_MMU_GMII_LOOP= 1<<2,	 /* Bit  2:	PHY is in Loopback Mode */
2120*4882a593Smuzhiyun 	XM_MMU_ENA_RX	= 1<<1,	 /* Bit  1:	Enable Receiver */
2121*4882a593Smuzhiyun 	XM_MMU_ENA_TX	= 1<<0,	 /* Bit  0:	Enable Transmitter */
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun /*	XM_TX_CMD	16 bit r/w	Transmit Command Register */
2126*4882a593Smuzhiyun enum {
2127*4882a593Smuzhiyun 	XM_TX_BK2BK	= 1<<6,	/* Bit  6:	Ignor Carrier Sense (Tx Bk2Bk)*/
2128*4882a593Smuzhiyun 	XM_TX_ENC_BYP	= 1<<5,	/* Bit  5:	Set Encoder in Bypass Mode */
2129*4882a593Smuzhiyun 	XM_TX_SAM_LINE	= 1<<4,	/* Bit  4: (sc)	Start utilization calculation */
2130*4882a593Smuzhiyun 	XM_TX_NO_GIG_MD	= 1<<3,	/* Bit  3:	Disable Carrier Extension */
2131*4882a593Smuzhiyun 	XM_TX_NO_PRE	= 1<<2,	/* Bit  2:	Disable Preamble Generation */
2132*4882a593Smuzhiyun 	XM_TX_NO_CRC	= 1<<1,	/* Bit  1:	Disable CRC Generation */
2133*4882a593Smuzhiyun 	XM_TX_AUTO_PAD	= 1<<0,	/* Bit  0:	Enable Automatic Padding */
2134*4882a593Smuzhiyun };
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun /*	XM_TX_RT_LIM	16 bit r/w	Transmit Retry Limit Register */
2137*4882a593Smuzhiyun #define XM_RT_LIM_MSK	0x1f	/* Bit  4..0:	Tx Retry Limit */
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun /*	XM_TX_STIME	16 bit r/w	Transmit Slottime Register */
2141*4882a593Smuzhiyun #define XM_STIME_MSK	0x7f	/* Bit  6..0:	Tx Slottime bits */
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun /*	XM_TX_IPG	16 bit r/w	Transmit Inter Packet Gap */
2145*4882a593Smuzhiyun #define XM_IPG_MSK		0xff	/* Bit  7..0:	IPG value bits */
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun /*	XM_RX_CMD	16 bit r/w	Receive Command Register */
2149*4882a593Smuzhiyun enum {
2150*4882a593Smuzhiyun 	XM_RX_LENERR_OK	= 1<<8,	/* Bit  8	don't set Rx Err bit for */
2151*4882a593Smuzhiyun 				/*		inrange error packets */
2152*4882a593Smuzhiyun 	XM_RX_BIG_PK_OK	= 1<<7,	/* Bit  7	don't set Rx Err bit for */
2153*4882a593Smuzhiyun 				/*		jumbo packets */
2154*4882a593Smuzhiyun 	XM_RX_IPG_CAP	= 1<<6,	/* Bit  6	repl. type field with IPG */
2155*4882a593Smuzhiyun 	XM_RX_TP_MD	= 1<<5,	/* Bit  5:	Enable transparent Mode */
2156*4882a593Smuzhiyun 	XM_RX_STRIP_FCS	= 1<<4,	/* Bit  4:	Enable FCS Stripping */
2157*4882a593Smuzhiyun 	XM_RX_SELF_RX	= 1<<3,	/* Bit  3: 	Enable Rx of own packets */
2158*4882a593Smuzhiyun 	XM_RX_SAM_LINE	= 1<<2,	/* Bit  2: (sc)	Start utilization calculation */
2159*4882a593Smuzhiyun 	XM_RX_STRIP_PAD	= 1<<1,	/* Bit  1:	Strip pad bytes of Rx frames */
2160*4882a593Smuzhiyun 	XM_RX_DIS_CEXT	= 1<<0,	/* Bit  0:	Disable carrier ext. check */
2161*4882a593Smuzhiyun };
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun /*	XM_GP_PORT	32 bit r/w	General Purpose Port Register */
2165*4882a593Smuzhiyun enum {
2166*4882a593Smuzhiyun 	XM_GP_ANIP	= 1<<6,	/* Bit  6: (ro)	Auto-Neg. in progress */
2167*4882a593Smuzhiyun 	XM_GP_FRC_INT	= 1<<5,	/* Bit  5: (sc)	Force Interrupt */
2168*4882a593Smuzhiyun 	XM_GP_RES_MAC	= 1<<3,	/* Bit  3: (sc)	Reset MAC and FIFOs */
2169*4882a593Smuzhiyun 	XM_GP_RES_STAT	= 1<<2,	/* Bit  2: (sc)	Reset the statistics module */
2170*4882a593Smuzhiyun 	XM_GP_INP_ASS	= 1<<0,	/* Bit  0: (ro) GP Input Pin asserted */
2171*4882a593Smuzhiyun };
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun /*	XM_IMSK		16 bit r/w	Interrupt Mask Register */
2175*4882a593Smuzhiyun /*	XM_ISRC		16 bit r/o	Interrupt Status Register */
2176*4882a593Smuzhiyun enum {
2177*4882a593Smuzhiyun 	XM_IS_LNK_AE	= 1<<14, /* Bit 14:	Link Asynchronous Event */
2178*4882a593Smuzhiyun 	XM_IS_TX_ABORT	= 1<<13, /* Bit 13:	Transmit Abort, late Col. etc */
2179*4882a593Smuzhiyun 	XM_IS_FRC_INT	= 1<<12, /* Bit 12:	Force INT bit set in GP */
2180*4882a593Smuzhiyun 	XM_IS_INP_ASS	= 1<<11, /* Bit 11:	Input Asserted, GP bit 0 set */
2181*4882a593Smuzhiyun 	XM_IS_LIPA_RC	= 1<<10, /* Bit 10:	Link Partner requests config */
2182*4882a593Smuzhiyun 	XM_IS_RX_PAGE	= 1<<9,	/* Bit  9:	Page Received */
2183*4882a593Smuzhiyun 	XM_IS_TX_PAGE	= 1<<8,	/* Bit  8:	Next Page Loaded for Transmit */
2184*4882a593Smuzhiyun 	XM_IS_AND	= 1<<7,	/* Bit  7:	Auto-Negotiation Done */
2185*4882a593Smuzhiyun 	XM_IS_TSC_OV	= 1<<6,	/* Bit  6:	Time Stamp Counter Overflow */
2186*4882a593Smuzhiyun 	XM_IS_RXC_OV	= 1<<5,	/* Bit  5:	Rx Counter Event Overflow */
2187*4882a593Smuzhiyun 	XM_IS_TXC_OV	= 1<<4,	/* Bit  4:	Tx Counter Event Overflow */
2188*4882a593Smuzhiyun 	XM_IS_RXF_OV	= 1<<3,	/* Bit  3:	Receive FIFO Overflow */
2189*4882a593Smuzhiyun 	XM_IS_TXF_UR	= 1<<2,	/* Bit  2:	Transmit FIFO Underrun */
2190*4882a593Smuzhiyun 	XM_IS_TX_COMP	= 1<<1,	/* Bit  1:	Frame Tx Complete */
2191*4882a593Smuzhiyun 	XM_IS_RX_COMP	= 1<<0,	/* Bit  0:	Frame Rx Complete */
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	XM_IMSK_DISABLE	= 0xffff,
2194*4882a593Smuzhiyun };
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun /*	XM_HW_CFG	16 bit r/w	Hardware Config Register */
2197*4882a593Smuzhiyun enum {
2198*4882a593Smuzhiyun 	XM_HW_GEN_EOP	= 1<<3,	/* Bit  3:	generate End of Packet pulse */
2199*4882a593Smuzhiyun 	XM_HW_COM4SIG	= 1<<2,	/* Bit  2:	use Comma Detect for Sig. Det.*/
2200*4882a593Smuzhiyun 	XM_HW_GMII_MD	= 1<<0,	/* Bit  0:	GMII Interface selected */
2201*4882a593Smuzhiyun };
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun /*	XM_TX_LO_WM	16 bit r/w	Tx FIFO Low Water Mark */
2205*4882a593Smuzhiyun /*	XM_TX_HI_WM	16 bit r/w	Tx FIFO High Water Mark */
2206*4882a593Smuzhiyun #define XM_TX_WM_MSK	0x01ff	/* Bit  9.. 0	Tx FIFO Watermark bits */
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun /*	XM_TX_THR	16 bit r/w	Tx Request Threshold */
2209*4882a593Smuzhiyun /*	XM_HT_THR	16 bit r/w	Host Request Threshold */
2210*4882a593Smuzhiyun /*	XM_RX_THR	16 bit r/w	Rx Request Threshold */
2211*4882a593Smuzhiyun #define XM_THR_MSK		0x03ff	/* Bit 10.. 0	Rx/Tx Request Threshold bits */
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun /*	XM_TX_STAT	32 bit r/o	Tx Status LIFO Register */
2215*4882a593Smuzhiyun enum {
2216*4882a593Smuzhiyun 	XM_ST_VALID	= (1UL<<31),	/* Bit 31:	Status Valid */
2217*4882a593Smuzhiyun 	XM_ST_BYTE_CNT	= (0x3fffL<<17),	/* Bit 30..17:	Tx frame Length */
2218*4882a593Smuzhiyun 	XM_ST_RETRY_CNT	= (0x1fL<<12),	/* Bit 16..12:	Retry Count */
2219*4882a593Smuzhiyun 	XM_ST_EX_COL	= 1<<11,	/* Bit 11:	Excessive Collisions */
2220*4882a593Smuzhiyun 	XM_ST_EX_DEF	= 1<<10,	/* Bit 10:	Excessive Deferral */
2221*4882a593Smuzhiyun 	XM_ST_BURST	= 1<<9,		/* Bit  9:	p. xmitted in burst md*/
2222*4882a593Smuzhiyun 	XM_ST_DEFER	= 1<<8,		/* Bit  8:	packet was defered */
2223*4882a593Smuzhiyun 	XM_ST_BC	= 1<<7,		/* Bit  7:	Broadcast packet */
2224*4882a593Smuzhiyun 	XM_ST_MC	= 1<<6,		/* Bit  6:	Multicast packet */
2225*4882a593Smuzhiyun 	XM_ST_UC	= 1<<5,		/* Bit  5:	Unicast packet */
2226*4882a593Smuzhiyun 	XM_ST_TX_UR	= 1<<4,		/* Bit  4:	FIFO Underrun occurred */
2227*4882a593Smuzhiyun 	XM_ST_CS_ERR	= 1<<3,		/* Bit  3:	Carrier Sense Error */
2228*4882a593Smuzhiyun 	XM_ST_LAT_COL	= 1<<2,		/* Bit  2:	Late Collision Error */
2229*4882a593Smuzhiyun 	XM_ST_MUL_COL	= 1<<1,		/* Bit  1:	Multiple Collisions */
2230*4882a593Smuzhiyun 	XM_ST_SGN_COL	= 1<<0,		/* Bit  0:	Single Collision */
2231*4882a593Smuzhiyun };
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun /*	XM_RX_LO_WM	16 bit r/w	Receive Low Water Mark */
2234*4882a593Smuzhiyun /*	XM_RX_HI_WM	16 bit r/w	Receive High Water Mark */
2235*4882a593Smuzhiyun #define XM_RX_WM_MSK	0x03ff		/* Bit 11.. 0:	Rx FIFO Watermark bits */
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun /*	XM_DEV_ID	32 bit r/o	Device ID Register */
2239*4882a593Smuzhiyun #define XM_DEV_OUI	(0x00ffffffUL<<8)	/* Bit 31..8:	Device OUI */
2240*4882a593Smuzhiyun #define XM_DEV_REV	(0x07L << 5)		/* Bit  7..5:	Chip Rev Num */
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun /*	XM_MODE		32 bit r/w	Mode Register */
2244*4882a593Smuzhiyun enum {
2245*4882a593Smuzhiyun 	XM_MD_ENA_REJ	= 1<<26, /* Bit 26:	Enable Frame Reject */
2246*4882a593Smuzhiyun 	XM_MD_SPOE_E	= 1<<25, /* Bit 25:	Send Pause on Edge */
2247*4882a593Smuzhiyun 									/* 		extern generated */
2248*4882a593Smuzhiyun 	XM_MD_TX_REP	= 1<<24, /* Bit 24:	Transmit Repeater Mode */
2249*4882a593Smuzhiyun 	XM_MD_SPOFF_I	= 1<<23, /* Bit 23:	Send Pause on FIFO full */
2250*4882a593Smuzhiyun 									/*		intern generated */
2251*4882a593Smuzhiyun 	XM_MD_LE_STW	= 1<<22, /* Bit 22:	Rx Stat Word in Little Endian */
2252*4882a593Smuzhiyun 	XM_MD_TX_CONT	= 1<<21, /* Bit 21:	Send Continuous */
2253*4882a593Smuzhiyun 	XM_MD_TX_PAUSE	= 1<<20, /* Bit 20: (sc)	Send Pause Frame */
2254*4882a593Smuzhiyun 	XM_MD_ATS	= 1<<19, /* Bit 19:	Append Time Stamp */
2255*4882a593Smuzhiyun 	XM_MD_SPOL_I	= 1<<18, /* Bit 18:	Send Pause on Low */
2256*4882a593Smuzhiyun 									/*		intern generated */
2257*4882a593Smuzhiyun 	XM_MD_SPOH_I	= 1<<17, /* Bit 17:	Send Pause on High */
2258*4882a593Smuzhiyun 									/*		intern generated */
2259*4882a593Smuzhiyun 	XM_MD_CAP	= 1<<16, /* Bit 16:	Check Address Pair */
2260*4882a593Smuzhiyun 	XM_MD_ENA_HASH	= 1<<15, /* Bit 15:	Enable Hashing */
2261*4882a593Smuzhiyun 	XM_MD_CSA	= 1<<14, /* Bit 14:	Check Station Address */
2262*4882a593Smuzhiyun 	XM_MD_CAA	= 1<<13, /* Bit 13:	Check Address Array */
2263*4882a593Smuzhiyun 	XM_MD_RX_MCTRL	= 1<<12, /* Bit 12:	Rx MAC Control Frame */
2264*4882a593Smuzhiyun 	XM_MD_RX_RUNT	= 1<<11, /* Bit 11:	Rx Runt Frames */
2265*4882a593Smuzhiyun 	XM_MD_RX_IRLE	= 1<<10, /* Bit 10:	Rx in Range Len Err Frame */
2266*4882a593Smuzhiyun 	XM_MD_RX_LONG	= 1<<9,  /* Bit  9:	Rx Long Frame */
2267*4882a593Smuzhiyun 	XM_MD_RX_CRCE	= 1<<8,  /* Bit  8:	Rx CRC Error Frame */
2268*4882a593Smuzhiyun 	XM_MD_RX_ERR	= 1<<7,  /* Bit  7:	Rx Error Frame */
2269*4882a593Smuzhiyun 	XM_MD_DIS_UC	= 1<<6,  /* Bit  6:	Disable Rx Unicast */
2270*4882a593Smuzhiyun 	XM_MD_DIS_MC	= 1<<5,  /* Bit  5:	Disable Rx Multicast */
2271*4882a593Smuzhiyun 	XM_MD_DIS_BC	= 1<<4,  /* Bit  4:	Disable Rx Broadcast */
2272*4882a593Smuzhiyun 	XM_MD_ENA_PROM	= 1<<3,  /* Bit  3:	Enable Promiscuous */
2273*4882a593Smuzhiyun 	XM_MD_ENA_BE	= 1<<2,  /* Bit  2:	Enable Big Endian */
2274*4882a593Smuzhiyun 	XM_MD_FTF	= 1<<1,  /* Bit  1: (sc)	Flush Tx FIFO */
2275*4882a593Smuzhiyun 	XM_MD_FRF	= 1<<0,  /* Bit  0: (sc)	Flush Rx FIFO */
2276*4882a593Smuzhiyun };
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun #define XM_PAUSE_MODE	(XM_MD_SPOE_E | XM_MD_SPOL_I | XM_MD_SPOH_I)
2279*4882a593Smuzhiyun #define XM_DEF_MODE	(XM_MD_RX_RUNT | XM_MD_RX_IRLE | XM_MD_RX_LONG |\
2280*4882a593Smuzhiyun 			 XM_MD_RX_CRCE | XM_MD_RX_ERR | XM_MD_CSA)
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun /*	XM_STAT_CMD	16 bit r/w	Statistics Command Register */
2283*4882a593Smuzhiyun enum {
2284*4882a593Smuzhiyun 	XM_SC_SNP_RXC	= 1<<5,	/* Bit  5: (sc)	Snap Rx Counters */
2285*4882a593Smuzhiyun 	XM_SC_SNP_TXC	= 1<<4,	/* Bit  4: (sc)	Snap Tx Counters */
2286*4882a593Smuzhiyun 	XM_SC_CP_RXC	= 1<<3,	/* Bit  3: 	Copy Rx Counters Continuously */
2287*4882a593Smuzhiyun 	XM_SC_CP_TXC	= 1<<2,	/* Bit  2:	Copy Tx Counters Continuously */
2288*4882a593Smuzhiyun 	XM_SC_CLR_RXC	= 1<<1,	/* Bit  1: (sc)	Clear Rx Counters */
2289*4882a593Smuzhiyun 	XM_SC_CLR_TXC	= 1<<0,	/* Bit  0: (sc) Clear Tx Counters */
2290*4882a593Smuzhiyun };
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun /*	XM_RX_CNT_EV	32 bit r/o	Rx Counter Event Register */
2294*4882a593Smuzhiyun /*	XM_RX_EV_MSK	32 bit r/w	Rx Counter Event Mask */
2295*4882a593Smuzhiyun enum {
2296*4882a593Smuzhiyun 	XMR_MAX_SZ_OV	= 1<<31, /* Bit 31:	1024-MaxSize Rx Cnt Ov*/
2297*4882a593Smuzhiyun 	XMR_1023B_OV	= 1<<30, /* Bit 30:	512-1023Byte Rx Cnt Ov*/
2298*4882a593Smuzhiyun 	XMR_511B_OV	= 1<<29, /* Bit 29:	256-511 Byte Rx Cnt Ov*/
2299*4882a593Smuzhiyun 	XMR_255B_OV	= 1<<28, /* Bit 28:	128-255 Byte Rx Cnt Ov*/
2300*4882a593Smuzhiyun 	XMR_127B_OV	= 1<<27, /* Bit 27:	65-127 Byte Rx Cnt Ov */
2301*4882a593Smuzhiyun 	XMR_64B_OV	= 1<<26, /* Bit 26:	64 Byte Rx Cnt Ov */
2302*4882a593Smuzhiyun 	XMR_UTIL_OV	= 1<<25, /* Bit 25:	Rx Util Cnt Overflow */
2303*4882a593Smuzhiyun 	XMR_UTIL_UR	= 1<<24, /* Bit 24:	Rx Util Cnt Underrun */
2304*4882a593Smuzhiyun 	XMR_CEX_ERR_OV	= 1<<23, /* Bit 23:	CEXT Err Cnt Ov */
2305*4882a593Smuzhiyun 	XMR_FCS_ERR_OV	= 1<<21, /* Bit 21:	Rx FCS Error Cnt Ov */
2306*4882a593Smuzhiyun 	XMR_LNG_ERR_OV	= 1<<20, /* Bit 20:	Rx too Long Err Cnt Ov*/
2307*4882a593Smuzhiyun 	XMR_RUNT_OV	= 1<<19, /* Bit 19:	Runt Event Cnt Ov */
2308*4882a593Smuzhiyun 	XMR_SHT_ERR_OV	= 1<<18, /* Bit 18:	Rx Short Ev Err Cnt Ov*/
2309*4882a593Smuzhiyun 	XMR_SYM_ERR_OV	= 1<<17, /* Bit 17:	Rx Sym Err Cnt Ov */
2310*4882a593Smuzhiyun 	XMR_CAR_ERR_OV	= 1<<15, /* Bit 15:	Rx Carr Ev Err Cnt Ov */
2311*4882a593Smuzhiyun 	XMR_JAB_PKT_OV	= 1<<14, /* Bit 14:	Rx Jabb Packet Cnt Ov */
2312*4882a593Smuzhiyun 	XMR_FIFO_OV	= 1<<13, /* Bit 13:	Rx FIFO Ov Ev Cnt Ov */
2313*4882a593Smuzhiyun 	XMR_FRA_ERR_OV	= 1<<12, /* Bit 12:	Rx Framing Err Cnt Ov */
2314*4882a593Smuzhiyun 	XMR_FMISS_OV	= 1<<11, /* Bit 11:	Rx Missed Ev Cnt Ov */
2315*4882a593Smuzhiyun 	XMR_BURST	= 1<<10, /* Bit 10:	Rx Burst Event Cnt Ov */
2316*4882a593Smuzhiyun 	XMR_INV_MOC	= 1<<9,  /* Bit  9:	Rx with inv. MAC OC Ov*/
2317*4882a593Smuzhiyun 	XMR_INV_MP	= 1<<8,  /* Bit  8:	Rx inv Pause Frame Ov */
2318*4882a593Smuzhiyun 	XMR_MCTRL_OV	= 1<<7,  /* Bit  7:	Rx MAC Ctrl-F Cnt Ov */
2319*4882a593Smuzhiyun 	XMR_MPAUSE_OV	= 1<<6,  /* Bit  6:	Rx Pause MAC Ctrl-F Ov*/
2320*4882a593Smuzhiyun 	XMR_UC_OK_OV	= 1<<5,  /* Bit  5:	Rx Unicast Frame CntOv*/
2321*4882a593Smuzhiyun 	XMR_MC_OK_OV	= 1<<4,  /* Bit  4:	Rx Multicast Cnt Ov */
2322*4882a593Smuzhiyun 	XMR_BC_OK_OV	= 1<<3,  /* Bit  3:	Rx Broadcast Cnt Ov */
2323*4882a593Smuzhiyun 	XMR_OK_LO_OV	= 1<<2,  /* Bit  2:	Octets Rx OK Low CntOv*/
2324*4882a593Smuzhiyun 	XMR_OK_HI_OV	= 1<<1,  /* Bit  1:	Octets Rx OK Hi Cnt Ov*/
2325*4882a593Smuzhiyun 	XMR_OK_OV	= 1<<0,  /* Bit  0:	Frames Received Ok Ov */
2326*4882a593Smuzhiyun };
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun #define XMR_DEF_MSK		(XMR_OK_LO_OV | XMR_OK_HI_OV)
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun /*	XM_TX_CNT_EV	32 bit r/o	Tx Counter Event Register */
2331*4882a593Smuzhiyun /*	XM_TX_EV_MSK	32 bit r/w	Tx Counter Event Mask */
2332*4882a593Smuzhiyun enum {
2333*4882a593Smuzhiyun 	XMT_MAX_SZ_OV	= 1<<25,	/* Bit 25:	1024-MaxSize Tx Cnt Ov*/
2334*4882a593Smuzhiyun 	XMT_1023B_OV	= 1<<24,	/* Bit 24:	512-1023Byte Tx Cnt Ov*/
2335*4882a593Smuzhiyun 	XMT_511B_OV	= 1<<23,	/* Bit 23:	256-511 Byte Tx Cnt Ov*/
2336*4882a593Smuzhiyun 	XMT_255B_OV	= 1<<22,	/* Bit 22:	128-255 Byte Tx Cnt Ov*/
2337*4882a593Smuzhiyun 	XMT_127B_OV	= 1<<21,	/* Bit 21:	65-127 Byte Tx Cnt Ov */
2338*4882a593Smuzhiyun 	XMT_64B_OV	= 1<<20,	/* Bit 20:	64 Byte Tx Cnt Ov */
2339*4882a593Smuzhiyun 	XMT_UTIL_OV	= 1<<19,	/* Bit 19:	Tx Util Cnt Overflow */
2340*4882a593Smuzhiyun 	XMT_UTIL_UR	= 1<<18,	/* Bit 18:	Tx Util Cnt Underrun */
2341*4882a593Smuzhiyun 	XMT_CS_ERR_OV	= 1<<17,	/* Bit 17:	Tx Carr Sen Err Cnt Ov*/
2342*4882a593Smuzhiyun 	XMT_FIFO_UR_OV	= 1<<16,	/* Bit 16:	Tx FIFO Ur Ev Cnt Ov */
2343*4882a593Smuzhiyun 	XMT_EX_DEF_OV	= 1<<15,	/* Bit 15:	Tx Ex Deferall Cnt Ov */
2344*4882a593Smuzhiyun 	XMT_DEF	= 1<<14,	/* Bit 14:	Tx Deferred Cnt Ov */
2345*4882a593Smuzhiyun 	XMT_LAT_COL_OV	= 1<<13,	/* Bit 13:	Tx Late Col Cnt Ov */
2346*4882a593Smuzhiyun 	XMT_ABO_COL_OV	= 1<<12,	/* Bit 12:	Tx abo dueto Ex Col Ov*/
2347*4882a593Smuzhiyun 	XMT_MUL_COL_OV	= 1<<11,	/* Bit 11:	Tx Mult Col Cnt Ov */
2348*4882a593Smuzhiyun 	XMT_SNG_COL	= 1<<10,	/* Bit 10:	Tx Single Col Cnt Ov */
2349*4882a593Smuzhiyun 	XMT_MCTRL_OV	= 1<<9,		/* Bit  9:	Tx MAC Ctrl Counter Ov*/
2350*4882a593Smuzhiyun 	XMT_MPAUSE	= 1<<8,		/* Bit  8:	Tx Pause MAC Ctrl-F Ov*/
2351*4882a593Smuzhiyun 	XMT_BURST	= 1<<7,		/* Bit  7:	Tx Burst Event Cnt Ov */
2352*4882a593Smuzhiyun 	XMT_LONG	= 1<<6,		/* Bit  6:	Tx Long Frame Cnt Ov */
2353*4882a593Smuzhiyun 	XMT_UC_OK_OV	= 1<<5,		/* Bit  5:	Tx Unicast Cnt Ov */
2354*4882a593Smuzhiyun 	XMT_MC_OK_OV	= 1<<4,		/* Bit  4:	Tx Multicast Cnt Ov */
2355*4882a593Smuzhiyun 	XMT_BC_OK_OV	= 1<<3,		/* Bit  3:	Tx Broadcast Cnt Ov */
2356*4882a593Smuzhiyun 	XMT_OK_LO_OV	= 1<<2,		/* Bit  2:	Octets Tx OK Low CntOv*/
2357*4882a593Smuzhiyun 	XMT_OK_HI_OV	= 1<<1,		/* Bit  1:	Octets Tx OK Hi Cnt Ov*/
2358*4882a593Smuzhiyun 	XMT_OK_OV	= 1<<0,		/* Bit  0:	Frames Tx Ok Ov */
2359*4882a593Smuzhiyun };
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun #define XMT_DEF_MSK		(XMT_OK_LO_OV | XMT_OK_HI_OV)
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun struct skge_rx_desc {
2364*4882a593Smuzhiyun 	u32		control;
2365*4882a593Smuzhiyun 	u32		next_offset;
2366*4882a593Smuzhiyun 	u32		dma_lo;
2367*4882a593Smuzhiyun 	u32		dma_hi;
2368*4882a593Smuzhiyun 	u32		status;
2369*4882a593Smuzhiyun 	u32		timestamp;
2370*4882a593Smuzhiyun 	u16		csum2;
2371*4882a593Smuzhiyun 	u16		csum1;
2372*4882a593Smuzhiyun 	u16		csum2_start;
2373*4882a593Smuzhiyun 	u16		csum1_start;
2374*4882a593Smuzhiyun };
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun struct skge_tx_desc {
2377*4882a593Smuzhiyun 	u32		control;
2378*4882a593Smuzhiyun 	u32		next_offset;
2379*4882a593Smuzhiyun 	u32		dma_lo;
2380*4882a593Smuzhiyun 	u32		dma_hi;
2381*4882a593Smuzhiyun 	u32		status;
2382*4882a593Smuzhiyun 	u32		csum_offs;
2383*4882a593Smuzhiyun 	u16		csum_write;
2384*4882a593Smuzhiyun 	u16		csum_start;
2385*4882a593Smuzhiyun 	u32		rsvd;
2386*4882a593Smuzhiyun };
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun struct skge_element {
2389*4882a593Smuzhiyun 	struct skge_element	*next;
2390*4882a593Smuzhiyun 	void			*desc;
2391*4882a593Smuzhiyun 	struct sk_buff  	*skb;
2392*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_ADDR(mapaddr);
2393*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_LEN(maplen);
2394*4882a593Smuzhiyun };
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun struct skge_ring {
2397*4882a593Smuzhiyun 	struct skge_element *to_clean;
2398*4882a593Smuzhiyun 	struct skge_element *to_use;
2399*4882a593Smuzhiyun 	struct skge_element *start;
2400*4882a593Smuzhiyun 	unsigned long	    count;
2401*4882a593Smuzhiyun };
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun struct skge_hw {
2405*4882a593Smuzhiyun 	void __iomem  	     *regs;
2406*4882a593Smuzhiyun 	struct pci_dev	     *pdev;
2407*4882a593Smuzhiyun 	spinlock_t	     hw_lock;
2408*4882a593Smuzhiyun 	u32		     intr_mask;
2409*4882a593Smuzhiyun 	struct net_device    *dev[2];
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	u8	     	     chip_id;
2412*4882a593Smuzhiyun 	u8		     chip_rev;
2413*4882a593Smuzhiyun 	u8		     copper;
2414*4882a593Smuzhiyun 	u8		     ports;
2415*4882a593Smuzhiyun 	u8		     phy_type;
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	u32	     	     ram_size;
2418*4882a593Smuzhiyun 	u32	     	     ram_offset;
2419*4882a593Smuzhiyun 	u16		     phy_addr;
2420*4882a593Smuzhiyun 	spinlock_t	     phy_lock;
2421*4882a593Smuzhiyun 	struct tasklet_struct phy_task;
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	char		     irq_name[]; /* skge@pci:000:04:00.0 */
2424*4882a593Smuzhiyun };
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun enum pause_control {
2427*4882a593Smuzhiyun 	FLOW_MODE_NONE 		= 1, /* No Flow-Control */
2428*4882a593Smuzhiyun 	FLOW_MODE_LOC_SEND	= 2, /* Local station sends PAUSE */
2429*4882a593Smuzhiyun 	FLOW_MODE_SYMMETRIC	= 3, /* Both stations may send PAUSE */
2430*4882a593Smuzhiyun 	FLOW_MODE_SYM_OR_REM	= 4, /* Both stations may send PAUSE or
2431*4882a593Smuzhiyun 				      * just the remote station may send PAUSE
2432*4882a593Smuzhiyun 				      */
2433*4882a593Smuzhiyun };
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun enum pause_status {
2436*4882a593Smuzhiyun 	FLOW_STAT_INDETERMINATED=0,	/* indeterminated */
2437*4882a593Smuzhiyun 	FLOW_STAT_NONE,			/* No Flow Control */
2438*4882a593Smuzhiyun 	FLOW_STAT_REM_SEND,		/* Remote Station sends PAUSE */
2439*4882a593Smuzhiyun 	FLOW_STAT_LOC_SEND,		/* Local station sends PAUSE */
2440*4882a593Smuzhiyun 	FLOW_STAT_SYMMETRIC,		/* Both station may send PAUSE */
2441*4882a593Smuzhiyun };
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun struct skge_port {
2445*4882a593Smuzhiyun 	struct skge_hw	     *hw;
2446*4882a593Smuzhiyun 	struct net_device    *netdev;
2447*4882a593Smuzhiyun 	struct napi_struct   napi;
2448*4882a593Smuzhiyun 	int		     port;
2449*4882a593Smuzhiyun 	u32		     msg_enable;
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 	struct skge_ring     tx_ring;
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	struct skge_ring     rx_ring ____cacheline_aligned_in_smp;
2454*4882a593Smuzhiyun 	unsigned int	     rx_buf_size;
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	struct timer_list    link_timer;
2457*4882a593Smuzhiyun 	enum pause_control   flow_control;
2458*4882a593Smuzhiyun 	enum pause_status    flow_status;
2459*4882a593Smuzhiyun 	u8		     blink_on;
2460*4882a593Smuzhiyun 	u8		     wol;
2461*4882a593Smuzhiyun 	u8		     autoneg;	/* AUTONEG_ENABLE, AUTONEG_DISABLE */
2462*4882a593Smuzhiyun 	u8		     duplex;	/* DUPLEX_HALF, DUPLEX_FULL */
2463*4882a593Smuzhiyun 	u16		     speed;	/* SPEED_1000, SPEED_100, ... */
2464*4882a593Smuzhiyun 	u32		     advertising;
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun 	void		     *mem;	/* PCI memory for rings */
2467*4882a593Smuzhiyun 	dma_addr_t	     dma;
2468*4882a593Smuzhiyun 	unsigned long	     mem_size;
2469*4882a593Smuzhiyun #ifdef CONFIG_SKGE_DEBUG
2470*4882a593Smuzhiyun 	struct dentry	     *debugfs;
2471*4882a593Smuzhiyun #endif
2472*4882a593Smuzhiyun };
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun /* Register accessor for memory mapped device */
skge_read32(const struct skge_hw * hw,int reg)2476*4882a593Smuzhiyun static inline u32 skge_read32(const struct skge_hw *hw, int reg)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun 	return readl(hw->regs + reg);
2479*4882a593Smuzhiyun }
2480*4882a593Smuzhiyun 
skge_read16(const struct skge_hw * hw,int reg)2481*4882a593Smuzhiyun static inline u16 skge_read16(const struct skge_hw *hw, int reg)
2482*4882a593Smuzhiyun {
2483*4882a593Smuzhiyun 	return readw(hw->regs + reg);
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun 
skge_read8(const struct skge_hw * hw,int reg)2486*4882a593Smuzhiyun static inline u8 skge_read8(const struct skge_hw *hw, int reg)
2487*4882a593Smuzhiyun {
2488*4882a593Smuzhiyun 	return readb(hw->regs + reg);
2489*4882a593Smuzhiyun }
2490*4882a593Smuzhiyun 
skge_write32(const struct skge_hw * hw,int reg,u32 val)2491*4882a593Smuzhiyun static inline void skge_write32(const struct skge_hw *hw, int reg, u32 val)
2492*4882a593Smuzhiyun {
2493*4882a593Smuzhiyun 	writel(val, hw->regs + reg);
2494*4882a593Smuzhiyun }
2495*4882a593Smuzhiyun 
skge_write16(const struct skge_hw * hw,int reg,u16 val)2496*4882a593Smuzhiyun static inline void skge_write16(const struct skge_hw *hw, int reg, u16 val)
2497*4882a593Smuzhiyun {
2498*4882a593Smuzhiyun 	writew(val, hw->regs + reg);
2499*4882a593Smuzhiyun }
2500*4882a593Smuzhiyun 
skge_write8(const struct skge_hw * hw,int reg,u8 val)2501*4882a593Smuzhiyun static inline void skge_write8(const struct skge_hw *hw, int reg, u8 val)
2502*4882a593Smuzhiyun {
2503*4882a593Smuzhiyun 	writeb(val, hw->regs + reg);
2504*4882a593Smuzhiyun }
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun /* MAC Related Registers inside the device. */
2507*4882a593Smuzhiyun #define SK_REG(port,reg)	(((port)<<7)+(u16)(reg))
2508*4882a593Smuzhiyun #define SK_XMAC_REG(port, reg) \
2509*4882a593Smuzhiyun 	((BASE_XMAC_1 + (port) * (BASE_XMAC_2 - BASE_XMAC_1)) | (reg) << 1)
2510*4882a593Smuzhiyun 
xm_read32(const struct skge_hw * hw,int port,int reg)2511*4882a593Smuzhiyun static inline u32 xm_read32(const struct skge_hw *hw, int port, int reg)
2512*4882a593Smuzhiyun {
2513*4882a593Smuzhiyun 	u32 v;
2514*4882a593Smuzhiyun 	v = skge_read16(hw, SK_XMAC_REG(port, reg));
2515*4882a593Smuzhiyun 	v |= (u32)skge_read16(hw, SK_XMAC_REG(port, reg+2)) << 16;
2516*4882a593Smuzhiyun 	return v;
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun 
xm_read16(const struct skge_hw * hw,int port,int reg)2519*4882a593Smuzhiyun static inline u16 xm_read16(const struct skge_hw *hw, int port, int reg)
2520*4882a593Smuzhiyun {
2521*4882a593Smuzhiyun 	return skge_read16(hw, SK_XMAC_REG(port,reg));
2522*4882a593Smuzhiyun }
2523*4882a593Smuzhiyun 
xm_write32(const struct skge_hw * hw,int port,int r,u32 v)2524*4882a593Smuzhiyun static inline void xm_write32(const struct skge_hw *hw, int port, int r, u32 v)
2525*4882a593Smuzhiyun {
2526*4882a593Smuzhiyun 	skge_write16(hw, SK_XMAC_REG(port,r), v & 0xffff);
2527*4882a593Smuzhiyun 	skge_write16(hw, SK_XMAC_REG(port,r+2), v >> 16);
2528*4882a593Smuzhiyun }
2529*4882a593Smuzhiyun 
xm_write16(const struct skge_hw * hw,int port,int r,u16 v)2530*4882a593Smuzhiyun static inline void xm_write16(const struct skge_hw *hw, int port, int r, u16 v)
2531*4882a593Smuzhiyun {
2532*4882a593Smuzhiyun 	skge_write16(hw, SK_XMAC_REG(port,r), v);
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun 
xm_outhash(const struct skge_hw * hw,int port,int reg,const u8 * hash)2535*4882a593Smuzhiyun static inline void xm_outhash(const struct skge_hw *hw, int port, int reg,
2536*4882a593Smuzhiyun 				   const u8 *hash)
2537*4882a593Smuzhiyun {
2538*4882a593Smuzhiyun 	xm_write16(hw, port, reg,   (u16)hash[0] | ((u16)hash[1] << 8));
2539*4882a593Smuzhiyun 	xm_write16(hw, port, reg+2, (u16)hash[2] | ((u16)hash[3] << 8));
2540*4882a593Smuzhiyun 	xm_write16(hw, port, reg+4, (u16)hash[4] | ((u16)hash[5] << 8));
2541*4882a593Smuzhiyun 	xm_write16(hw, port, reg+6, (u16)hash[6] | ((u16)hash[7] << 8));
2542*4882a593Smuzhiyun }
2543*4882a593Smuzhiyun 
xm_outaddr(const struct skge_hw * hw,int port,int reg,const u8 * addr)2544*4882a593Smuzhiyun static inline void xm_outaddr(const struct skge_hw *hw, int port, int reg,
2545*4882a593Smuzhiyun 				   const u8 *addr)
2546*4882a593Smuzhiyun {
2547*4882a593Smuzhiyun 	xm_write16(hw, port, reg,   (u16)addr[0] | ((u16)addr[1] << 8));
2548*4882a593Smuzhiyun 	xm_write16(hw, port, reg+2, (u16)addr[2] | ((u16)addr[3] << 8));
2549*4882a593Smuzhiyun 	xm_write16(hw, port, reg+4, (u16)addr[4] | ((u16)addr[5] << 8));
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun #define SK_GMAC_REG(port,reg) \
2553*4882a593Smuzhiyun 	(BASE_GMAC_1 + (port) * (BASE_GMAC_2-BASE_GMAC_1) + (reg))
2554*4882a593Smuzhiyun 
gma_read16(const struct skge_hw * hw,int port,int reg)2555*4882a593Smuzhiyun static inline u16 gma_read16(const struct skge_hw *hw, int port, int reg)
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun 	return skge_read16(hw, SK_GMAC_REG(port,reg));
2558*4882a593Smuzhiyun }
2559*4882a593Smuzhiyun 
gma_read32(const struct skge_hw * hw,int port,int reg)2560*4882a593Smuzhiyun static inline u32 gma_read32(const struct skge_hw *hw, int port, int reg)
2561*4882a593Smuzhiyun {
2562*4882a593Smuzhiyun 	return (u32) skge_read16(hw, SK_GMAC_REG(port,reg))
2563*4882a593Smuzhiyun 		| ((u32)skge_read16(hw, SK_GMAC_REG(port,reg+4)) << 16);
2564*4882a593Smuzhiyun }
2565*4882a593Smuzhiyun 
gma_write16(const struct skge_hw * hw,int port,int r,u16 v)2566*4882a593Smuzhiyun static inline void gma_write16(const struct skge_hw *hw, int port, int r, u16 v)
2567*4882a593Smuzhiyun {
2568*4882a593Smuzhiyun 	skge_write16(hw, SK_GMAC_REG(port,r), v);
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun 
gma_set_addr(struct skge_hw * hw,int port,int reg,const u8 * addr)2571*4882a593Smuzhiyun static inline void gma_set_addr(struct skge_hw *hw, int port, int reg,
2572*4882a593Smuzhiyun 				    const u8 *addr)
2573*4882a593Smuzhiyun {
2574*4882a593Smuzhiyun 	gma_write16(hw, port, reg,  (u16) addr[0] | ((u16) addr[1] << 8));
2575*4882a593Smuzhiyun 	gma_write16(hw, port, reg+4,(u16) addr[2] | ((u16) addr[3] << 8));
2576*4882a593Smuzhiyun 	gma_write16(hw, port, reg+8,(u16) addr[4] | ((u16) addr[5] << 8));
2577*4882a593Smuzhiyun }
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun #endif
2580