1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * New driver for Marvell Yukon chipset and SysKonnect Gigabit
4*4882a593Smuzhiyun * Ethernet adapters. Based on earlier sk98lin, e100 and
5*4882a593Smuzhiyun * FreeBSD if_sk drivers.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This driver intentionally does not support all the features
8*4882a593Smuzhiyun * of the original driver such as link fail-over and link management because
9*4882a593Smuzhiyun * those should be done at higher levels.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/in.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/moduleparam.h>
20*4882a593Smuzhiyun #include <linux/netdevice.h>
21*4882a593Smuzhiyun #include <linux/etherdevice.h>
22*4882a593Smuzhiyun #include <linux/ethtool.h>
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/if_vlan.h>
25*4882a593Smuzhiyun #include <linux/ip.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/crc32.h>
28*4882a593Smuzhiyun #include <linux/dma-mapping.h>
29*4882a593Smuzhiyun #include <linux/debugfs.h>
30*4882a593Smuzhiyun #include <linux/sched.h>
31*4882a593Smuzhiyun #include <linux/seq_file.h>
32*4882a593Smuzhiyun #include <linux/mii.h>
33*4882a593Smuzhiyun #include <linux/slab.h>
34*4882a593Smuzhiyun #include <linux/dmi.h>
35*4882a593Smuzhiyun #include <linux/prefetch.h>
36*4882a593Smuzhiyun #include <asm/irq.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "skge.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define DRV_NAME "skge"
41*4882a593Smuzhiyun #define DRV_VERSION "1.14"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define DEFAULT_TX_RING_SIZE 128
44*4882a593Smuzhiyun #define DEFAULT_RX_RING_SIZE 512
45*4882a593Smuzhiyun #define MAX_TX_RING_SIZE 1024
46*4882a593Smuzhiyun #define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
47*4882a593Smuzhiyun #define MAX_RX_RING_SIZE 4096
48*4882a593Smuzhiyun #define RX_COPY_THRESHOLD 128
49*4882a593Smuzhiyun #define RX_BUF_SIZE 1536
50*4882a593Smuzhiyun #define PHY_RETRIES 1000
51*4882a593Smuzhiyun #define ETH_JUMBO_MTU 9000
52*4882a593Smuzhiyun #define TX_WATCHDOG (5 * HZ)
53*4882a593Smuzhiyun #define NAPI_WEIGHT 64
54*4882a593Smuzhiyun #define BLINK_MS 250
55*4882a593Smuzhiyun #define LINK_HZ HZ
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define SKGE_EEPROM_MAGIC 0x9933aabb
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
61*4882a593Smuzhiyun MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
62*4882a593Smuzhiyun MODULE_LICENSE("GPL");
63*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
66*4882a593Smuzhiyun NETIF_MSG_LINK | NETIF_MSG_IFUP |
67*4882a593Smuzhiyun NETIF_MSG_IFDOWN);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static int debug = -1; /* defaults above */
70*4882a593Smuzhiyun module_param(debug, int, 0);
71*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static const struct pci_device_id skge_id_table[] = {
74*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x1700) }, /* 3Com 3C940 */
75*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x80EB) }, /* 3Com 3C940B */
76*4882a593Smuzhiyun #ifdef CONFIG_SKGE_GENESIS
77*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4300) }, /* SK-9xx */
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4320) }, /* SK-98xx V2.0 */
80*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* D-Link DGE-530T (rev.B) */
81*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4c00) }, /* D-Link DGE-530T */
82*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302) }, /* D-Link DGE-530T Rev C1 */
83*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) }, /* Marvell Yukon 88E8001/8003/8010 */
84*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
85*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_CNET, 0x434E) }, /* CNet PowerG-2000 */
86*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, 0x1064) }, /* Linksys EG1064 v2 */
87*4882a593Smuzhiyun { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 }, /* Linksys EG1032 v2 */
88*4882a593Smuzhiyun { 0 }
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, skge_id_table);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static int skge_up(struct net_device *dev);
93*4882a593Smuzhiyun static int skge_down(struct net_device *dev);
94*4882a593Smuzhiyun static void skge_phy_reset(struct skge_port *skge);
95*4882a593Smuzhiyun static void skge_tx_clean(struct net_device *dev);
96*4882a593Smuzhiyun static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
97*4882a593Smuzhiyun static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
98*4882a593Smuzhiyun static void genesis_get_stats(struct skge_port *skge, u64 *data);
99*4882a593Smuzhiyun static void yukon_get_stats(struct skge_port *skge, u64 *data);
100*4882a593Smuzhiyun static void yukon_init(struct skge_hw *hw, int port);
101*4882a593Smuzhiyun static void genesis_mac_init(struct skge_hw *hw, int port);
102*4882a593Smuzhiyun static void genesis_link_up(struct skge_port *skge);
103*4882a593Smuzhiyun static void skge_set_multicast(struct net_device *dev);
104*4882a593Smuzhiyun static irqreturn_t skge_intr(int irq, void *dev_id);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Avoid conditionals by using array */
107*4882a593Smuzhiyun static const int txqaddr[] = { Q_XA1, Q_XA2 };
108*4882a593Smuzhiyun static const int rxqaddr[] = { Q_R1, Q_R2 };
109*4882a593Smuzhiyun static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
110*4882a593Smuzhiyun static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
111*4882a593Smuzhiyun static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
112*4882a593Smuzhiyun static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
113*4882a593Smuzhiyun
is_genesis(const struct skge_hw * hw)114*4882a593Smuzhiyun static inline bool is_genesis(const struct skge_hw *hw)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun #ifdef CONFIG_SKGE_GENESIS
117*4882a593Smuzhiyun return hw->chip_id == CHIP_ID_GENESIS;
118*4882a593Smuzhiyun #else
119*4882a593Smuzhiyun return false;
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
skge_get_regs_len(struct net_device * dev)123*4882a593Smuzhiyun static int skge_get_regs_len(struct net_device *dev)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun return 0x4000;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * Returns copy of whole control register region
130*4882a593Smuzhiyun * Note: skip RAM address register because accessing it will
131*4882a593Smuzhiyun * cause bus hangs!
132*4882a593Smuzhiyun */
skge_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * p)133*4882a593Smuzhiyun static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
134*4882a593Smuzhiyun void *p)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun const struct skge_port *skge = netdev_priv(dev);
137*4882a593Smuzhiyun const void __iomem *io = skge->hw->regs;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun regs->version = 1;
140*4882a593Smuzhiyun memset(p, 0, regs->len);
141*4882a593Smuzhiyun memcpy_fromio(p, io, B3_RAM_ADDR);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (regs->len > B3_RI_WTO_R1) {
144*4882a593Smuzhiyun memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
145*4882a593Smuzhiyun regs->len - B3_RI_WTO_R1);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Wake on Lan only supported on Yukon chips with rev 1 or above */
wol_supported(const struct skge_hw * hw)150*4882a593Smuzhiyun static u32 wol_supported(const struct skge_hw *hw)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun if (is_genesis(hw))
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return WAKE_MAGIC | WAKE_PHY;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
skge_wol_init(struct skge_port * skge)161*4882a593Smuzhiyun static void skge_wol_init(struct skge_port *skge)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
164*4882a593Smuzhiyun int port = skge->port;
165*4882a593Smuzhiyun u16 ctrl;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun skge_write16(hw, B0_CTST, CS_RST_CLR);
168*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Turn on Vaux */
171*4882a593Smuzhiyun skge_write8(hw, B0_POWER_CTRL,
172*4882a593Smuzhiyun PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* WA code for COMA mode -- clear PHY reset */
175*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_LITE &&
176*4882a593Smuzhiyun hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
177*4882a593Smuzhiyun u32 reg = skge_read32(hw, B2_GP_IO);
178*4882a593Smuzhiyun reg |= GP_DIR_9;
179*4882a593Smuzhiyun reg &= ~GP_IO_9;
180*4882a593Smuzhiyun skge_write32(hw, B2_GP_IO, reg);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GPHY_CTRL),
184*4882a593Smuzhiyun GPC_DIS_SLEEP |
185*4882a593Smuzhiyun GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
186*4882a593Smuzhiyun GPC_ANEG_1 | GPC_RST_SET);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GPHY_CTRL),
189*4882a593Smuzhiyun GPC_DIS_SLEEP |
190*4882a593Smuzhiyun GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
191*4882a593Smuzhiyun GPC_ANEG_1 | GPC_RST_CLR);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Force to 10/100 skge_reset will re-enable on resume */
196*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
197*4882a593Smuzhiyun (PHY_AN_100FULL | PHY_AN_100HALF |
198*4882a593Smuzhiyun PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
199*4882a593Smuzhiyun /* no 1000 HD/FD */
200*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
201*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_CTRL,
202*4882a593Smuzhiyun PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
203*4882a593Smuzhiyun PHY_CT_RE_CFG | PHY_CT_DUP_MD);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Set GMAC to no flow control and auto update for speed/duplex */
207*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL,
208*4882a593Smuzhiyun GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
209*4882a593Smuzhiyun GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Set WOL address */
212*4882a593Smuzhiyun memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
213*4882a593Smuzhiyun skge->netdev->dev_addr, ETH_ALEN);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Turn on appropriate WOL control bits */
216*4882a593Smuzhiyun skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
217*4882a593Smuzhiyun ctrl = 0;
218*4882a593Smuzhiyun if (skge->wol & WAKE_PHY)
219*4882a593Smuzhiyun ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
220*4882a593Smuzhiyun else
221*4882a593Smuzhiyun ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (skge->wol & WAKE_MAGIC)
224*4882a593Smuzhiyun ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
225*4882a593Smuzhiyun else
226*4882a593Smuzhiyun ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
229*4882a593Smuzhiyun skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* block receiver */
232*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
skge_get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)235*4882a593Smuzhiyun static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun wol->supported = wol_supported(skge->hw);
240*4882a593Smuzhiyun wol->wolopts = skge->wol;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
skge_set_wol(struct net_device * dev,struct ethtool_wolinfo * wol)243*4882a593Smuzhiyun static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
246*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if ((wol->wolopts & ~wol_supported(hw)) ||
249*4882a593Smuzhiyun !device_can_wakeup(&hw->pdev->dev))
250*4882a593Smuzhiyun return -EOPNOTSUPP;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun skge->wol = wol->wolopts;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Determine supported/advertised modes based on hardware.
260*4882a593Smuzhiyun * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
261*4882a593Smuzhiyun */
skge_supported_modes(const struct skge_hw * hw)262*4882a593Smuzhiyun static u32 skge_supported_modes(const struct skge_hw *hw)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun u32 supported;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (hw->copper) {
267*4882a593Smuzhiyun supported = (SUPPORTED_10baseT_Half |
268*4882a593Smuzhiyun SUPPORTED_10baseT_Full |
269*4882a593Smuzhiyun SUPPORTED_100baseT_Half |
270*4882a593Smuzhiyun SUPPORTED_100baseT_Full |
271*4882a593Smuzhiyun SUPPORTED_1000baseT_Half |
272*4882a593Smuzhiyun SUPPORTED_1000baseT_Full |
273*4882a593Smuzhiyun SUPPORTED_Autoneg |
274*4882a593Smuzhiyun SUPPORTED_TP);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (is_genesis(hw))
277*4882a593Smuzhiyun supported &= ~(SUPPORTED_10baseT_Half |
278*4882a593Smuzhiyun SUPPORTED_10baseT_Full |
279*4882a593Smuzhiyun SUPPORTED_100baseT_Half |
280*4882a593Smuzhiyun SUPPORTED_100baseT_Full);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun else if (hw->chip_id == CHIP_ID_YUKON)
283*4882a593Smuzhiyun supported &= ~SUPPORTED_1000baseT_Half;
284*4882a593Smuzhiyun } else
285*4882a593Smuzhiyun supported = (SUPPORTED_1000baseT_Full |
286*4882a593Smuzhiyun SUPPORTED_1000baseT_Half |
287*4882a593Smuzhiyun SUPPORTED_FIBRE |
288*4882a593Smuzhiyun SUPPORTED_Autoneg);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return supported;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
skge_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)293*4882a593Smuzhiyun static int skge_get_link_ksettings(struct net_device *dev,
294*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
297*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
298*4882a593Smuzhiyun u32 supported, advertising;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun supported = skge_supported_modes(hw);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (hw->copper) {
303*4882a593Smuzhiyun cmd->base.port = PORT_TP;
304*4882a593Smuzhiyun cmd->base.phy_address = hw->phy_addr;
305*4882a593Smuzhiyun } else
306*4882a593Smuzhiyun cmd->base.port = PORT_FIBRE;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun advertising = skge->advertising;
309*4882a593Smuzhiyun cmd->base.autoneg = skge->autoneg;
310*4882a593Smuzhiyun cmd->base.speed = skge->speed;
311*4882a593Smuzhiyun cmd->base.duplex = skge->duplex;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
314*4882a593Smuzhiyun supported);
315*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
316*4882a593Smuzhiyun advertising);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
skge_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)321*4882a593Smuzhiyun static int skge_set_link_ksettings(struct net_device *dev,
322*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
325*4882a593Smuzhiyun const struct skge_hw *hw = skge->hw;
326*4882a593Smuzhiyun u32 supported = skge_supported_modes(hw);
327*4882a593Smuzhiyun int err = 0;
328*4882a593Smuzhiyun u32 advertising;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&advertising,
331*4882a593Smuzhiyun cmd->link_modes.advertising);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_ENABLE) {
334*4882a593Smuzhiyun advertising = supported;
335*4882a593Smuzhiyun skge->duplex = -1;
336*4882a593Smuzhiyun skge->speed = -1;
337*4882a593Smuzhiyun } else {
338*4882a593Smuzhiyun u32 setting;
339*4882a593Smuzhiyun u32 speed = cmd->base.speed;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun switch (speed) {
342*4882a593Smuzhiyun case SPEED_1000:
343*4882a593Smuzhiyun if (cmd->base.duplex == DUPLEX_FULL)
344*4882a593Smuzhiyun setting = SUPPORTED_1000baseT_Full;
345*4882a593Smuzhiyun else if (cmd->base.duplex == DUPLEX_HALF)
346*4882a593Smuzhiyun setting = SUPPORTED_1000baseT_Half;
347*4882a593Smuzhiyun else
348*4882a593Smuzhiyun return -EINVAL;
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun case SPEED_100:
351*4882a593Smuzhiyun if (cmd->base.duplex == DUPLEX_FULL)
352*4882a593Smuzhiyun setting = SUPPORTED_100baseT_Full;
353*4882a593Smuzhiyun else if (cmd->base.duplex == DUPLEX_HALF)
354*4882a593Smuzhiyun setting = SUPPORTED_100baseT_Half;
355*4882a593Smuzhiyun else
356*4882a593Smuzhiyun return -EINVAL;
357*4882a593Smuzhiyun break;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun case SPEED_10:
360*4882a593Smuzhiyun if (cmd->base.duplex == DUPLEX_FULL)
361*4882a593Smuzhiyun setting = SUPPORTED_10baseT_Full;
362*4882a593Smuzhiyun else if (cmd->base.duplex == DUPLEX_HALF)
363*4882a593Smuzhiyun setting = SUPPORTED_10baseT_Half;
364*4882a593Smuzhiyun else
365*4882a593Smuzhiyun return -EINVAL;
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun default:
368*4882a593Smuzhiyun return -EINVAL;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if ((setting & supported) == 0)
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun skge->speed = speed;
375*4882a593Smuzhiyun skge->duplex = cmd->base.duplex;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun skge->autoneg = cmd->base.autoneg;
379*4882a593Smuzhiyun skge->advertising = advertising;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (netif_running(dev)) {
382*4882a593Smuzhiyun skge_down(dev);
383*4882a593Smuzhiyun err = skge_up(dev);
384*4882a593Smuzhiyun if (err) {
385*4882a593Smuzhiyun dev_close(dev);
386*4882a593Smuzhiyun return err;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
skge_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)393*4882a593Smuzhiyun static void skge_get_drvinfo(struct net_device *dev,
394*4882a593Smuzhiyun struct ethtool_drvinfo *info)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
399*4882a593Smuzhiyun strlcpy(info->version, DRV_VERSION, sizeof(info->version));
400*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(skge->hw->pdev),
401*4882a593Smuzhiyun sizeof(info->bus_info));
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct skge_stat {
405*4882a593Smuzhiyun char name[ETH_GSTRING_LEN];
406*4882a593Smuzhiyun u16 xmac_offset;
407*4882a593Smuzhiyun u16 gma_offset;
408*4882a593Smuzhiyun } skge_stats[] = {
409*4882a593Smuzhiyun { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
410*4882a593Smuzhiyun { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
413*4882a593Smuzhiyun { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
414*4882a593Smuzhiyun { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
415*4882a593Smuzhiyun { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
416*4882a593Smuzhiyun { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
417*4882a593Smuzhiyun { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
418*4882a593Smuzhiyun { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
419*4882a593Smuzhiyun { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
422*4882a593Smuzhiyun { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
423*4882a593Smuzhiyun { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
424*4882a593Smuzhiyun { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
425*4882a593Smuzhiyun { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
426*4882a593Smuzhiyun { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
429*4882a593Smuzhiyun { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
430*4882a593Smuzhiyun { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
431*4882a593Smuzhiyun { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
432*4882a593Smuzhiyun { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
skge_get_sset_count(struct net_device * dev,int sset)435*4882a593Smuzhiyun static int skge_get_sset_count(struct net_device *dev, int sset)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun switch (sset) {
438*4882a593Smuzhiyun case ETH_SS_STATS:
439*4882a593Smuzhiyun return ARRAY_SIZE(skge_stats);
440*4882a593Smuzhiyun default:
441*4882a593Smuzhiyun return -EOPNOTSUPP;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
skge_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)445*4882a593Smuzhiyun static void skge_get_ethtool_stats(struct net_device *dev,
446*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (is_genesis(skge->hw))
451*4882a593Smuzhiyun genesis_get_stats(skge, data);
452*4882a593Smuzhiyun else
453*4882a593Smuzhiyun yukon_get_stats(skge, data);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Use hardware MIB variables for critical path statistics and
457*4882a593Smuzhiyun * transmit feedback not reported at interrupt.
458*4882a593Smuzhiyun * Other errors are accounted for in interrupt handler.
459*4882a593Smuzhiyun */
skge_get_stats(struct net_device * dev)460*4882a593Smuzhiyun static struct net_device_stats *skge_get_stats(struct net_device *dev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
463*4882a593Smuzhiyun u64 data[ARRAY_SIZE(skge_stats)];
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (is_genesis(skge->hw))
466*4882a593Smuzhiyun genesis_get_stats(skge, data);
467*4882a593Smuzhiyun else
468*4882a593Smuzhiyun yukon_get_stats(skge, data);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun dev->stats.tx_bytes = data[0];
471*4882a593Smuzhiyun dev->stats.rx_bytes = data[1];
472*4882a593Smuzhiyun dev->stats.tx_packets = data[2] + data[4] + data[6];
473*4882a593Smuzhiyun dev->stats.rx_packets = data[3] + data[5] + data[7];
474*4882a593Smuzhiyun dev->stats.multicast = data[3] + data[5];
475*4882a593Smuzhiyun dev->stats.collisions = data[10];
476*4882a593Smuzhiyun dev->stats.tx_aborted_errors = data[12];
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return &dev->stats;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
skge_get_strings(struct net_device * dev,u32 stringset,u8 * data)481*4882a593Smuzhiyun static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun int i;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun switch (stringset) {
486*4882a593Smuzhiyun case ETH_SS_STATS:
487*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
488*4882a593Smuzhiyun memcpy(data + i * ETH_GSTRING_LEN,
489*4882a593Smuzhiyun skge_stats[i].name, ETH_GSTRING_LEN);
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
skge_get_ring_param(struct net_device * dev,struct ethtool_ringparam * p)494*4882a593Smuzhiyun static void skge_get_ring_param(struct net_device *dev,
495*4882a593Smuzhiyun struct ethtool_ringparam *p)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun p->rx_max_pending = MAX_RX_RING_SIZE;
500*4882a593Smuzhiyun p->tx_max_pending = MAX_TX_RING_SIZE;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun p->rx_pending = skge->rx_ring.count;
503*4882a593Smuzhiyun p->tx_pending = skge->tx_ring.count;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
skge_set_ring_param(struct net_device * dev,struct ethtool_ringparam * p)506*4882a593Smuzhiyun static int skge_set_ring_param(struct net_device *dev,
507*4882a593Smuzhiyun struct ethtool_ringparam *p)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
510*4882a593Smuzhiyun int err = 0;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
513*4882a593Smuzhiyun p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
514*4882a593Smuzhiyun return -EINVAL;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun skge->rx_ring.count = p->rx_pending;
517*4882a593Smuzhiyun skge->tx_ring.count = p->tx_pending;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (netif_running(dev)) {
520*4882a593Smuzhiyun skge_down(dev);
521*4882a593Smuzhiyun err = skge_up(dev);
522*4882a593Smuzhiyun if (err)
523*4882a593Smuzhiyun dev_close(dev);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return err;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
skge_get_msglevel(struct net_device * netdev)529*4882a593Smuzhiyun static u32 skge_get_msglevel(struct net_device *netdev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(netdev);
532*4882a593Smuzhiyun return skge->msg_enable;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
skge_set_msglevel(struct net_device * netdev,u32 value)535*4882a593Smuzhiyun static void skge_set_msglevel(struct net_device *netdev, u32 value)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(netdev);
538*4882a593Smuzhiyun skge->msg_enable = value;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
skge_nway_reset(struct net_device * dev)541*4882a593Smuzhiyun static int skge_nway_reset(struct net_device *dev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
546*4882a593Smuzhiyun return -EINVAL;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun skge_phy_reset(skge);
549*4882a593Smuzhiyun return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
skge_get_pauseparam(struct net_device * dev,struct ethtool_pauseparam * ecmd)552*4882a593Smuzhiyun static void skge_get_pauseparam(struct net_device *dev,
553*4882a593Smuzhiyun struct ethtool_pauseparam *ecmd)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
558*4882a593Smuzhiyun (skge->flow_control == FLOW_MODE_SYM_OR_REM));
559*4882a593Smuzhiyun ecmd->tx_pause = (ecmd->rx_pause ||
560*4882a593Smuzhiyun (skge->flow_control == FLOW_MODE_LOC_SEND));
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
skge_set_pauseparam(struct net_device * dev,struct ethtool_pauseparam * ecmd)565*4882a593Smuzhiyun static int skge_set_pauseparam(struct net_device *dev,
566*4882a593Smuzhiyun struct ethtool_pauseparam *ecmd)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
569*4882a593Smuzhiyun struct ethtool_pauseparam old;
570*4882a593Smuzhiyun int err = 0;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun skge_get_pauseparam(dev, &old);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (ecmd->autoneg != old.autoneg)
575*4882a593Smuzhiyun skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
576*4882a593Smuzhiyun else {
577*4882a593Smuzhiyun if (ecmd->rx_pause && ecmd->tx_pause)
578*4882a593Smuzhiyun skge->flow_control = FLOW_MODE_SYMMETRIC;
579*4882a593Smuzhiyun else if (ecmd->rx_pause && !ecmd->tx_pause)
580*4882a593Smuzhiyun skge->flow_control = FLOW_MODE_SYM_OR_REM;
581*4882a593Smuzhiyun else if (!ecmd->rx_pause && ecmd->tx_pause)
582*4882a593Smuzhiyun skge->flow_control = FLOW_MODE_LOC_SEND;
583*4882a593Smuzhiyun else
584*4882a593Smuzhiyun skge->flow_control = FLOW_MODE_NONE;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (netif_running(dev)) {
588*4882a593Smuzhiyun skge_down(dev);
589*4882a593Smuzhiyun err = skge_up(dev);
590*4882a593Smuzhiyun if (err) {
591*4882a593Smuzhiyun dev_close(dev);
592*4882a593Smuzhiyun return err;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* Chip internal frequency for clock calculations */
hwkhz(const struct skge_hw * hw)600*4882a593Smuzhiyun static inline u32 hwkhz(const struct skge_hw *hw)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun return is_genesis(hw) ? 53125 : 78125;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Chip HZ to microseconds */
skge_clk2usec(const struct skge_hw * hw,u32 ticks)606*4882a593Smuzhiyun static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun return (ticks * 1000) / hwkhz(hw);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* Microseconds to chip HZ */
skge_usecs2clk(const struct skge_hw * hw,u32 usec)612*4882a593Smuzhiyun static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun return hwkhz(hw) * usec / 1000;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
skge_get_coalesce(struct net_device * dev,struct ethtool_coalesce * ecmd)617*4882a593Smuzhiyun static int skge_get_coalesce(struct net_device *dev,
618*4882a593Smuzhiyun struct ethtool_coalesce *ecmd)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
621*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
622*4882a593Smuzhiyun int port = skge->port;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ecmd->rx_coalesce_usecs = 0;
625*4882a593Smuzhiyun ecmd->tx_coalesce_usecs = 0;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
628*4882a593Smuzhiyun u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
629*4882a593Smuzhiyun u32 msk = skge_read32(hw, B2_IRQM_MSK);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (msk & rxirqmask[port])
632*4882a593Smuzhiyun ecmd->rx_coalesce_usecs = delay;
633*4882a593Smuzhiyun if (msk & txirqmask[port])
634*4882a593Smuzhiyun ecmd->tx_coalesce_usecs = delay;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun return 0;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Note: interrupt timer is per board, but can turn on/off per port */
skge_set_coalesce(struct net_device * dev,struct ethtool_coalesce * ecmd)641*4882a593Smuzhiyun static int skge_set_coalesce(struct net_device *dev,
642*4882a593Smuzhiyun struct ethtool_coalesce *ecmd)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
645*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
646*4882a593Smuzhiyun int port = skge->port;
647*4882a593Smuzhiyun u32 msk = skge_read32(hw, B2_IRQM_MSK);
648*4882a593Smuzhiyun u32 delay = 25;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (ecmd->rx_coalesce_usecs == 0)
651*4882a593Smuzhiyun msk &= ~rxirqmask[port];
652*4882a593Smuzhiyun else if (ecmd->rx_coalesce_usecs < 25 ||
653*4882a593Smuzhiyun ecmd->rx_coalesce_usecs > 33333)
654*4882a593Smuzhiyun return -EINVAL;
655*4882a593Smuzhiyun else {
656*4882a593Smuzhiyun msk |= rxirqmask[port];
657*4882a593Smuzhiyun delay = ecmd->rx_coalesce_usecs;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (ecmd->tx_coalesce_usecs == 0)
661*4882a593Smuzhiyun msk &= ~txirqmask[port];
662*4882a593Smuzhiyun else if (ecmd->tx_coalesce_usecs < 25 ||
663*4882a593Smuzhiyun ecmd->tx_coalesce_usecs > 33333)
664*4882a593Smuzhiyun return -EINVAL;
665*4882a593Smuzhiyun else {
666*4882a593Smuzhiyun msk |= txirqmask[port];
667*4882a593Smuzhiyun delay = min(delay, ecmd->rx_coalesce_usecs);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun skge_write32(hw, B2_IRQM_MSK, msk);
671*4882a593Smuzhiyun if (msk == 0)
672*4882a593Smuzhiyun skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
673*4882a593Smuzhiyun else {
674*4882a593Smuzhiyun skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
675*4882a593Smuzhiyun skge_write32(hw, B2_IRQM_CTRL, TIM_START);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
skge_led(struct skge_port * skge,enum led_mode mode)681*4882a593Smuzhiyun static void skge_led(struct skge_port *skge, enum led_mode mode)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
684*4882a593Smuzhiyun int port = skge->port;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun spin_lock_bh(&hw->phy_lock);
687*4882a593Smuzhiyun if (is_genesis(hw)) {
688*4882a593Smuzhiyun switch (mode) {
689*4882a593Smuzhiyun case LED_MODE_OFF:
690*4882a593Smuzhiyun if (hw->phy_type == SK_PHY_BCOM)
691*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
692*4882a593Smuzhiyun else {
693*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
694*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
697*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
698*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
699*4882a593Smuzhiyun break;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun case LED_MODE_ON:
702*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
703*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
706*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun case LED_MODE_TST:
711*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
712*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
713*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (hw->phy_type == SK_PHY_BCOM)
716*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
717*4882a593Smuzhiyun else {
718*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
719*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
720*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun } else {
725*4882a593Smuzhiyun switch (mode) {
726*4882a593Smuzhiyun case LED_MODE_OFF:
727*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
728*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_OVER,
729*4882a593Smuzhiyun PHY_M_LED_MO_DUP(MO_LED_OFF) |
730*4882a593Smuzhiyun PHY_M_LED_MO_10(MO_LED_OFF) |
731*4882a593Smuzhiyun PHY_M_LED_MO_100(MO_LED_OFF) |
732*4882a593Smuzhiyun PHY_M_LED_MO_1000(MO_LED_OFF) |
733*4882a593Smuzhiyun PHY_M_LED_MO_RX(MO_LED_OFF));
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun case LED_MODE_ON:
736*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
737*4882a593Smuzhiyun PHY_M_LED_PULS_DUR(PULS_170MS) |
738*4882a593Smuzhiyun PHY_M_LED_BLINK_RT(BLINK_84MS) |
739*4882a593Smuzhiyun PHY_M_LEDC_TX_CTRL |
740*4882a593Smuzhiyun PHY_M_LEDC_DP_CTRL);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_OVER,
743*4882a593Smuzhiyun PHY_M_LED_MO_RX(MO_LED_OFF) |
744*4882a593Smuzhiyun (skge->speed == SPEED_100 ?
745*4882a593Smuzhiyun PHY_M_LED_MO_100(MO_LED_ON) : 0));
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun case LED_MODE_TST:
748*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
749*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_LED_OVER,
750*4882a593Smuzhiyun PHY_M_LED_MO_DUP(MO_LED_ON) |
751*4882a593Smuzhiyun PHY_M_LED_MO_10(MO_LED_ON) |
752*4882a593Smuzhiyun PHY_M_LED_MO_100(MO_LED_ON) |
753*4882a593Smuzhiyun PHY_M_LED_MO_1000(MO_LED_ON) |
754*4882a593Smuzhiyun PHY_M_LED_MO_RX(MO_LED_ON));
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun spin_unlock_bh(&hw->phy_lock);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* blink LED's for finding board */
skge_set_phys_id(struct net_device * dev,enum ethtool_phys_id_state state)761*4882a593Smuzhiyun static int skge_set_phys_id(struct net_device *dev,
762*4882a593Smuzhiyun enum ethtool_phys_id_state state)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun switch (state) {
767*4882a593Smuzhiyun case ETHTOOL_ID_ACTIVE:
768*4882a593Smuzhiyun return 2; /* cycle on/off twice per second */
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun case ETHTOOL_ID_ON:
771*4882a593Smuzhiyun skge_led(skge, LED_MODE_TST);
772*4882a593Smuzhiyun break;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun case ETHTOOL_ID_OFF:
775*4882a593Smuzhiyun skge_led(skge, LED_MODE_OFF);
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun case ETHTOOL_ID_INACTIVE:
779*4882a593Smuzhiyun /* back to regular LED state */
780*4882a593Smuzhiyun skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
skge_get_eeprom_len(struct net_device * dev)786*4882a593Smuzhiyun static int skge_get_eeprom_len(struct net_device *dev)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
789*4882a593Smuzhiyun u32 reg2;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, ®2);
792*4882a593Smuzhiyun return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
skge_vpd_read(struct pci_dev * pdev,int cap,u16 offset)795*4882a593Smuzhiyun static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun u32 val;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun do {
802*4882a593Smuzhiyun pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
803*4882a593Smuzhiyun } while (!(offset & PCI_VPD_ADDR_F));
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
806*4882a593Smuzhiyun return val;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
skge_vpd_write(struct pci_dev * pdev,int cap,u16 offset,u32 val)809*4882a593Smuzhiyun static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
812*4882a593Smuzhiyun pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
813*4882a593Smuzhiyun offset | PCI_VPD_ADDR_F);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun do {
816*4882a593Smuzhiyun pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
817*4882a593Smuzhiyun } while (offset & PCI_VPD_ADDR_F);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
skge_get_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)820*4882a593Smuzhiyun static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
821*4882a593Smuzhiyun u8 *data)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
824*4882a593Smuzhiyun struct pci_dev *pdev = skge->hw->pdev;
825*4882a593Smuzhiyun int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
826*4882a593Smuzhiyun int length = eeprom->len;
827*4882a593Smuzhiyun u16 offset = eeprom->offset;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (!cap)
830*4882a593Smuzhiyun return -EINVAL;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun eeprom->magic = SKGE_EEPROM_MAGIC;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun while (length > 0) {
835*4882a593Smuzhiyun u32 val = skge_vpd_read(pdev, cap, offset);
836*4882a593Smuzhiyun int n = min_t(int, length, sizeof(val));
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun memcpy(data, &val, n);
839*4882a593Smuzhiyun length -= n;
840*4882a593Smuzhiyun data += n;
841*4882a593Smuzhiyun offset += n;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
skge_set_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)846*4882a593Smuzhiyun static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
847*4882a593Smuzhiyun u8 *data)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
850*4882a593Smuzhiyun struct pci_dev *pdev = skge->hw->pdev;
851*4882a593Smuzhiyun int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
852*4882a593Smuzhiyun int length = eeprom->len;
853*4882a593Smuzhiyun u16 offset = eeprom->offset;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (!cap)
856*4882a593Smuzhiyun return -EINVAL;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (eeprom->magic != SKGE_EEPROM_MAGIC)
859*4882a593Smuzhiyun return -EINVAL;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun while (length > 0) {
862*4882a593Smuzhiyun u32 val;
863*4882a593Smuzhiyun int n = min_t(int, length, sizeof(val));
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (n < sizeof(val))
866*4882a593Smuzhiyun val = skge_vpd_read(pdev, cap, offset);
867*4882a593Smuzhiyun memcpy(&val, data, n);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun skge_vpd_write(pdev, cap, offset, val);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun length -= n;
872*4882a593Smuzhiyun data += n;
873*4882a593Smuzhiyun offset += n;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun return 0;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun static const struct ethtool_ops skge_ethtool_ops = {
879*4882a593Smuzhiyun .supported_coalesce_params = ETHTOOL_COALESCE_USECS,
880*4882a593Smuzhiyun .get_drvinfo = skge_get_drvinfo,
881*4882a593Smuzhiyun .get_regs_len = skge_get_regs_len,
882*4882a593Smuzhiyun .get_regs = skge_get_regs,
883*4882a593Smuzhiyun .get_wol = skge_get_wol,
884*4882a593Smuzhiyun .set_wol = skge_set_wol,
885*4882a593Smuzhiyun .get_msglevel = skge_get_msglevel,
886*4882a593Smuzhiyun .set_msglevel = skge_set_msglevel,
887*4882a593Smuzhiyun .nway_reset = skge_nway_reset,
888*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
889*4882a593Smuzhiyun .get_eeprom_len = skge_get_eeprom_len,
890*4882a593Smuzhiyun .get_eeprom = skge_get_eeprom,
891*4882a593Smuzhiyun .set_eeprom = skge_set_eeprom,
892*4882a593Smuzhiyun .get_ringparam = skge_get_ring_param,
893*4882a593Smuzhiyun .set_ringparam = skge_set_ring_param,
894*4882a593Smuzhiyun .get_pauseparam = skge_get_pauseparam,
895*4882a593Smuzhiyun .set_pauseparam = skge_set_pauseparam,
896*4882a593Smuzhiyun .get_coalesce = skge_get_coalesce,
897*4882a593Smuzhiyun .set_coalesce = skge_set_coalesce,
898*4882a593Smuzhiyun .get_strings = skge_get_strings,
899*4882a593Smuzhiyun .set_phys_id = skge_set_phys_id,
900*4882a593Smuzhiyun .get_sset_count = skge_get_sset_count,
901*4882a593Smuzhiyun .get_ethtool_stats = skge_get_ethtool_stats,
902*4882a593Smuzhiyun .get_link_ksettings = skge_get_link_ksettings,
903*4882a593Smuzhiyun .set_link_ksettings = skge_set_link_ksettings,
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /*
907*4882a593Smuzhiyun * Allocate ring elements and chain them together
908*4882a593Smuzhiyun * One-to-one association of board descriptors with ring elements
909*4882a593Smuzhiyun */
skge_ring_alloc(struct skge_ring * ring,void * vaddr,u32 base)910*4882a593Smuzhiyun static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun struct skge_tx_desc *d;
913*4882a593Smuzhiyun struct skge_element *e;
914*4882a593Smuzhiyun int i;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
917*4882a593Smuzhiyun if (!ring->start)
918*4882a593Smuzhiyun return -ENOMEM;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
921*4882a593Smuzhiyun e->desc = d;
922*4882a593Smuzhiyun if (i == ring->count - 1) {
923*4882a593Smuzhiyun e->next = ring->start;
924*4882a593Smuzhiyun d->next_offset = base;
925*4882a593Smuzhiyun } else {
926*4882a593Smuzhiyun e->next = e + 1;
927*4882a593Smuzhiyun d->next_offset = base + (i+1) * sizeof(*d);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun ring->to_use = ring->to_clean = ring->start;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun return 0;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* Allocate and setup a new buffer for receiving */
skge_rx_setup(struct skge_port * skge,struct skge_element * e,struct sk_buff * skb,unsigned int bufsize)936*4882a593Smuzhiyun static int skge_rx_setup(struct skge_port *skge, struct skge_element *e,
937*4882a593Smuzhiyun struct sk_buff *skb, unsigned int bufsize)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun struct skge_rx_desc *rd = e->desc;
940*4882a593Smuzhiyun dma_addr_t map;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun map = dma_map_single(&skge->hw->pdev->dev, skb->data, bufsize,
943*4882a593Smuzhiyun DMA_FROM_DEVICE);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun if (dma_mapping_error(&skge->hw->pdev->dev, map))
946*4882a593Smuzhiyun return -1;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun rd->dma_lo = lower_32_bits(map);
949*4882a593Smuzhiyun rd->dma_hi = upper_32_bits(map);
950*4882a593Smuzhiyun e->skb = skb;
951*4882a593Smuzhiyun rd->csum1_start = ETH_HLEN;
952*4882a593Smuzhiyun rd->csum2_start = ETH_HLEN;
953*4882a593Smuzhiyun rd->csum1 = 0;
954*4882a593Smuzhiyun rd->csum2 = 0;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun wmb();
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
959*4882a593Smuzhiyun dma_unmap_addr_set(e, mapaddr, map);
960*4882a593Smuzhiyun dma_unmap_len_set(e, maplen, bufsize);
961*4882a593Smuzhiyun return 0;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /* Resume receiving using existing skb,
965*4882a593Smuzhiyun * Note: DMA address is not changed by chip.
966*4882a593Smuzhiyun * MTU not changed while receiver active.
967*4882a593Smuzhiyun */
skge_rx_reuse(struct skge_element * e,unsigned int size)968*4882a593Smuzhiyun static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun struct skge_rx_desc *rd = e->desc;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun rd->csum2 = 0;
973*4882a593Smuzhiyun rd->csum2_start = ETH_HLEN;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun wmb();
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* Free all buffers in receive ring, assumes receiver stopped */
skge_rx_clean(struct skge_port * skge)982*4882a593Smuzhiyun static void skge_rx_clean(struct skge_port *skge)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
985*4882a593Smuzhiyun struct skge_ring *ring = &skge->rx_ring;
986*4882a593Smuzhiyun struct skge_element *e;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun e = ring->start;
989*4882a593Smuzhiyun do {
990*4882a593Smuzhiyun struct skge_rx_desc *rd = e->desc;
991*4882a593Smuzhiyun rd->control = 0;
992*4882a593Smuzhiyun if (e->skb) {
993*4882a593Smuzhiyun dma_unmap_single(&hw->pdev->dev,
994*4882a593Smuzhiyun dma_unmap_addr(e, mapaddr),
995*4882a593Smuzhiyun dma_unmap_len(e, maplen),
996*4882a593Smuzhiyun DMA_FROM_DEVICE);
997*4882a593Smuzhiyun dev_kfree_skb(e->skb);
998*4882a593Smuzhiyun e->skb = NULL;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun } while ((e = e->next) != ring->start);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Allocate buffers for receive ring
1005*4882a593Smuzhiyun * For receive: to_clean is next received frame.
1006*4882a593Smuzhiyun */
skge_rx_fill(struct net_device * dev)1007*4882a593Smuzhiyun static int skge_rx_fill(struct net_device *dev)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
1010*4882a593Smuzhiyun struct skge_ring *ring = &skge->rx_ring;
1011*4882a593Smuzhiyun struct skge_element *e;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun e = ring->start;
1014*4882a593Smuzhiyun do {
1015*4882a593Smuzhiyun struct sk_buff *skb;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1018*4882a593Smuzhiyun GFP_KERNEL);
1019*4882a593Smuzhiyun if (!skb)
1020*4882a593Smuzhiyun return -ENOMEM;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun skb_reserve(skb, NET_IP_ALIGN);
1023*4882a593Smuzhiyun if (skge_rx_setup(skge, e, skb, skge->rx_buf_size) < 0) {
1024*4882a593Smuzhiyun dev_kfree_skb(skb);
1025*4882a593Smuzhiyun return -EIO;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun } while ((e = e->next) != ring->start);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun ring->to_clean = ring->start;
1030*4882a593Smuzhiyun return 0;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
skge_pause(enum pause_status status)1033*4882a593Smuzhiyun static const char *skge_pause(enum pause_status status)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun switch (status) {
1036*4882a593Smuzhiyun case FLOW_STAT_NONE:
1037*4882a593Smuzhiyun return "none";
1038*4882a593Smuzhiyun case FLOW_STAT_REM_SEND:
1039*4882a593Smuzhiyun return "rx only";
1040*4882a593Smuzhiyun case FLOW_STAT_LOC_SEND:
1041*4882a593Smuzhiyun return "tx_only";
1042*4882a593Smuzhiyun case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1043*4882a593Smuzhiyun return "both";
1044*4882a593Smuzhiyun default:
1045*4882a593Smuzhiyun return "indeterminated";
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun
skge_link_up(struct skge_port * skge)1050*4882a593Smuzhiyun static void skge_link_up(struct skge_port *skge)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
1053*4882a593Smuzhiyun LED_BLK_OFF|LED_SYNC_OFF|LED_REG_ON);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun netif_carrier_on(skge->netdev);
1056*4882a593Smuzhiyun netif_wake_queue(skge->netdev);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun netif_info(skge, link, skge->netdev,
1059*4882a593Smuzhiyun "Link is up at %d Mbps, %s duplex, flow control %s\n",
1060*4882a593Smuzhiyun skge->speed,
1061*4882a593Smuzhiyun skge->duplex == DUPLEX_FULL ? "full" : "half",
1062*4882a593Smuzhiyun skge_pause(skge->flow_status));
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
skge_link_down(struct skge_port * skge)1065*4882a593Smuzhiyun static void skge_link_down(struct skge_port *skge)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_REG_OFF);
1068*4882a593Smuzhiyun netif_carrier_off(skge->netdev);
1069*4882a593Smuzhiyun netif_stop_queue(skge->netdev);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun netif_info(skge, link, skge->netdev, "Link is down\n");
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
xm_link_down(struct skge_hw * hw,int port)1074*4882a593Smuzhiyun static void xm_link_down(struct skge_hw *hw, int port)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
1077*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if (netif_carrier_ok(dev))
1082*4882a593Smuzhiyun skge_link_down(skge);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
__xm_phy_read(struct skge_hw * hw,int port,u16 reg,u16 * val)1085*4882a593Smuzhiyun static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun int i;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
1090*4882a593Smuzhiyun *val = xm_read16(hw, port, XM_PHY_DATA);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun if (hw->phy_type == SK_PHY_XMAC)
1093*4882a593Smuzhiyun goto ready;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun for (i = 0; i < PHY_RETRIES; i++) {
1096*4882a593Smuzhiyun if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
1097*4882a593Smuzhiyun goto ready;
1098*4882a593Smuzhiyun udelay(1);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun return -ETIMEDOUT;
1102*4882a593Smuzhiyun ready:
1103*4882a593Smuzhiyun *val = xm_read16(hw, port, XM_PHY_DATA);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return 0;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
xm_phy_read(struct skge_hw * hw,int port,u16 reg)1108*4882a593Smuzhiyun static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun u16 v = 0;
1111*4882a593Smuzhiyun if (__xm_phy_read(hw, port, reg, &v))
1112*4882a593Smuzhiyun pr_warn("%s: phy read timed out\n", hw->dev[port]->name);
1113*4882a593Smuzhiyun return v;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
xm_phy_write(struct skge_hw * hw,int port,u16 reg,u16 val)1116*4882a593Smuzhiyun static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun int i;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
1121*4882a593Smuzhiyun for (i = 0; i < PHY_RETRIES; i++) {
1122*4882a593Smuzhiyun if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1123*4882a593Smuzhiyun goto ready;
1124*4882a593Smuzhiyun udelay(1);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun return -EIO;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun ready:
1129*4882a593Smuzhiyun xm_write16(hw, port, XM_PHY_DATA, val);
1130*4882a593Smuzhiyun for (i = 0; i < PHY_RETRIES; i++) {
1131*4882a593Smuzhiyun if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1132*4882a593Smuzhiyun return 0;
1133*4882a593Smuzhiyun udelay(1);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun return -ETIMEDOUT;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
genesis_init(struct skge_hw * hw)1138*4882a593Smuzhiyun static void genesis_init(struct skge_hw *hw)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun /* set blink source counter */
1141*4882a593Smuzhiyun skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1142*4882a593Smuzhiyun skge_write8(hw, B2_BSC_CTRL, BSC_START);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /* configure mac arbiter */
1145*4882a593Smuzhiyun skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /* configure mac arbiter timeout values */
1148*4882a593Smuzhiyun skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1149*4882a593Smuzhiyun skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1150*4882a593Smuzhiyun skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1151*4882a593Smuzhiyun skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun skge_write8(hw, B3_MA_RCINI_RX1, 0);
1154*4882a593Smuzhiyun skge_write8(hw, B3_MA_RCINI_RX2, 0);
1155*4882a593Smuzhiyun skge_write8(hw, B3_MA_RCINI_TX1, 0);
1156*4882a593Smuzhiyun skge_write8(hw, B3_MA_RCINI_TX2, 0);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* configure packet arbiter timeout */
1159*4882a593Smuzhiyun skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1160*4882a593Smuzhiyun skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1161*4882a593Smuzhiyun skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1162*4882a593Smuzhiyun skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1163*4882a593Smuzhiyun skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
genesis_reset(struct skge_hw * hw,int port)1166*4882a593Smuzhiyun static void genesis_reset(struct skge_hw *hw, int port)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun static const u8 zero[8] = { 0 };
1169*4882a593Smuzhiyun u32 reg;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /* reset the statistics module */
1174*4882a593Smuzhiyun xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
1175*4882a593Smuzhiyun xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
1176*4882a593Smuzhiyun xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1177*4882a593Smuzhiyun xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1178*4882a593Smuzhiyun xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* disable Broadcom PHY IRQ */
1181*4882a593Smuzhiyun if (hw->phy_type == SK_PHY_BCOM)
1182*4882a593Smuzhiyun xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun xm_outhash(hw, port, XM_HSM, zero);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* Flush TX and RX fifo */
1187*4882a593Smuzhiyun reg = xm_read32(hw, port, XM_MODE);
1188*4882a593Smuzhiyun xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1189*4882a593Smuzhiyun xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* Convert mode to MII values */
1193*4882a593Smuzhiyun static const u16 phy_pause_map[] = {
1194*4882a593Smuzhiyun [FLOW_MODE_NONE] = 0,
1195*4882a593Smuzhiyun [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1196*4882a593Smuzhiyun [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
1197*4882a593Smuzhiyun [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* special defines for FIBER (88E1011S only) */
1201*4882a593Smuzhiyun static const u16 fiber_pause_map[] = {
1202*4882a593Smuzhiyun [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1203*4882a593Smuzhiyun [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1204*4882a593Smuzhiyun [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
1205*4882a593Smuzhiyun [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* Check status of Broadcom phy link */
bcom_check_link(struct skge_hw * hw,int port)1210*4882a593Smuzhiyun static void bcom_check_link(struct skge_hw *hw, int port)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
1213*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
1214*4882a593Smuzhiyun u16 status;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /* read twice because of latch */
1217*4882a593Smuzhiyun xm_phy_read(hw, port, PHY_BCOM_STAT);
1218*4882a593Smuzhiyun status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if ((status & PHY_ST_LSYNC) == 0) {
1221*4882a593Smuzhiyun xm_link_down(hw, port);
1222*4882a593Smuzhiyun return;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_ENABLE) {
1226*4882a593Smuzhiyun u16 lpa, aux;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (!(status & PHY_ST_AN_OVER))
1229*4882a593Smuzhiyun return;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1232*4882a593Smuzhiyun if (lpa & PHY_B_AN_RF) {
1233*4882a593Smuzhiyun netdev_notice(dev, "remote fault\n");
1234*4882a593Smuzhiyun return;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* Check Duplex mismatch */
1240*4882a593Smuzhiyun switch (aux & PHY_B_AS_AN_RES_MSK) {
1241*4882a593Smuzhiyun case PHY_B_RES_1000FD:
1242*4882a593Smuzhiyun skge->duplex = DUPLEX_FULL;
1243*4882a593Smuzhiyun break;
1244*4882a593Smuzhiyun case PHY_B_RES_1000HD:
1245*4882a593Smuzhiyun skge->duplex = DUPLEX_HALF;
1246*4882a593Smuzhiyun break;
1247*4882a593Smuzhiyun default:
1248*4882a593Smuzhiyun netdev_notice(dev, "duplex mismatch\n");
1249*4882a593Smuzhiyun return;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1253*4882a593Smuzhiyun switch (aux & PHY_B_AS_PAUSE_MSK) {
1254*4882a593Smuzhiyun case PHY_B_AS_PAUSE_MSK:
1255*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_SYMMETRIC;
1256*4882a593Smuzhiyun break;
1257*4882a593Smuzhiyun case PHY_B_AS_PRR:
1258*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_REM_SEND;
1259*4882a593Smuzhiyun break;
1260*4882a593Smuzhiyun case PHY_B_AS_PRT:
1261*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_LOC_SEND;
1262*4882a593Smuzhiyun break;
1263*4882a593Smuzhiyun default:
1264*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_NONE;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun skge->speed = SPEED_1000;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun if (!netif_carrier_ok(dev))
1270*4882a593Smuzhiyun genesis_link_up(skge);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1274*4882a593Smuzhiyun * Phy on for 100 or 10Mbit operation
1275*4882a593Smuzhiyun */
bcom_phy_init(struct skge_port * skge)1276*4882a593Smuzhiyun static void bcom_phy_init(struct skge_port *skge)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
1279*4882a593Smuzhiyun int port = skge->port;
1280*4882a593Smuzhiyun int i;
1281*4882a593Smuzhiyun u16 id1, r, ext, ctl;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun /* magic workaround patterns for Broadcom */
1284*4882a593Smuzhiyun static const struct {
1285*4882a593Smuzhiyun u16 reg;
1286*4882a593Smuzhiyun u16 val;
1287*4882a593Smuzhiyun } A1hack[] = {
1288*4882a593Smuzhiyun { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1289*4882a593Smuzhiyun { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1290*4882a593Smuzhiyun { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1291*4882a593Smuzhiyun { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1292*4882a593Smuzhiyun }, C0hack[] = {
1293*4882a593Smuzhiyun { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1294*4882a593Smuzhiyun { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1295*4882a593Smuzhiyun };
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* read Id from external PHY (all have the same address) */
1298*4882a593Smuzhiyun id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* Optimize MDIO transfer by suppressing preamble. */
1301*4882a593Smuzhiyun r = xm_read16(hw, port, XM_MMU_CMD);
1302*4882a593Smuzhiyun r |= XM_MMU_NO_PRE;
1303*4882a593Smuzhiyun xm_write16(hw, port, XM_MMU_CMD, r);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun switch (id1) {
1306*4882a593Smuzhiyun case PHY_BCOM_ID1_C0:
1307*4882a593Smuzhiyun /*
1308*4882a593Smuzhiyun * Workaround BCOM Errata for the C0 type.
1309*4882a593Smuzhiyun * Write magic patterns to reserved registers.
1310*4882a593Smuzhiyun */
1311*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1312*4882a593Smuzhiyun xm_phy_write(hw, port,
1313*4882a593Smuzhiyun C0hack[i].reg, C0hack[i].val);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun break;
1316*4882a593Smuzhiyun case PHY_BCOM_ID1_A1:
1317*4882a593Smuzhiyun /*
1318*4882a593Smuzhiyun * Workaround BCOM Errata for the A1 type.
1319*4882a593Smuzhiyun * Write magic patterns to reserved registers.
1320*4882a593Smuzhiyun */
1321*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1322*4882a593Smuzhiyun xm_phy_write(hw, port,
1323*4882a593Smuzhiyun A1hack[i].reg, A1hack[i].val);
1324*4882a593Smuzhiyun break;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /*
1328*4882a593Smuzhiyun * Workaround BCOM Errata (#10523) for all BCom PHYs.
1329*4882a593Smuzhiyun * Disable Power Management after reset.
1330*4882a593Smuzhiyun */
1331*4882a593Smuzhiyun r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1332*4882a593Smuzhiyun r |= PHY_B_AC_DIS_PM;
1333*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* Dummy read */
1336*4882a593Smuzhiyun xm_read16(hw, port, XM_ISRC);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1339*4882a593Smuzhiyun ctl = PHY_CT_SP1000; /* always 1000mbit */
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_ENABLE) {
1342*4882a593Smuzhiyun /*
1343*4882a593Smuzhiyun * Workaround BCOM Errata #1 for the C5 type.
1344*4882a593Smuzhiyun * 1000Base-T Link Acquisition Failure in Slave Mode
1345*4882a593Smuzhiyun * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1346*4882a593Smuzhiyun */
1347*4882a593Smuzhiyun u16 adv = PHY_B_1000C_RD;
1348*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_1000baseT_Half)
1349*4882a593Smuzhiyun adv |= PHY_B_1000C_AHD;
1350*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_1000baseT_Full)
1351*4882a593Smuzhiyun adv |= PHY_B_1000C_AFD;
1352*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1355*4882a593Smuzhiyun } else {
1356*4882a593Smuzhiyun if (skge->duplex == DUPLEX_FULL)
1357*4882a593Smuzhiyun ctl |= PHY_CT_DUP_MD;
1358*4882a593Smuzhiyun /* Force to slave */
1359*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /* Set autonegotiation pause parameters */
1363*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1364*4882a593Smuzhiyun phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /* Handle Jumbo frames */
1367*4882a593Smuzhiyun if (hw->dev[port]->mtu > ETH_DATA_LEN) {
1368*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1369*4882a593Smuzhiyun PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun ext |= PHY_B_PEC_HIGH_LA;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1376*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* Use link status change interrupt */
1379*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
xm_phy_init(struct skge_port * skge)1382*4882a593Smuzhiyun static void xm_phy_init(struct skge_port *skge)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
1385*4882a593Smuzhiyun int port = skge->port;
1386*4882a593Smuzhiyun u16 ctrl = 0;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_ENABLE) {
1389*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_1000baseT_Half)
1390*4882a593Smuzhiyun ctrl |= PHY_X_AN_HD;
1391*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_1000baseT_Full)
1392*4882a593Smuzhiyun ctrl |= PHY_X_AN_FD;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun ctrl |= fiber_pause_map[skge->flow_control];
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* Restart Auto-negotiation */
1399*4882a593Smuzhiyun ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1400*4882a593Smuzhiyun } else {
1401*4882a593Smuzhiyun /* Set DuplexMode in Config register */
1402*4882a593Smuzhiyun if (skge->duplex == DUPLEX_FULL)
1403*4882a593Smuzhiyun ctrl |= PHY_CT_DUP_MD;
1404*4882a593Smuzhiyun /*
1405*4882a593Smuzhiyun * Do NOT enable Auto-negotiation here. This would hold
1406*4882a593Smuzhiyun * the link down because no IDLEs are transmitted
1407*4882a593Smuzhiyun */
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun /* Poll PHY for status changes */
1413*4882a593Smuzhiyun mod_timer(&skge->link_timer, jiffies + LINK_HZ);
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
xm_check_link(struct net_device * dev)1416*4882a593Smuzhiyun static int xm_check_link(struct net_device *dev)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
1419*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
1420*4882a593Smuzhiyun int port = skge->port;
1421*4882a593Smuzhiyun u16 status;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun /* read twice because of latch */
1424*4882a593Smuzhiyun xm_phy_read(hw, port, PHY_XMAC_STAT);
1425*4882a593Smuzhiyun status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if ((status & PHY_ST_LSYNC) == 0) {
1428*4882a593Smuzhiyun xm_link_down(hw, port);
1429*4882a593Smuzhiyun return 0;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_ENABLE) {
1433*4882a593Smuzhiyun u16 lpa, res;
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun if (!(status & PHY_ST_AN_OVER))
1436*4882a593Smuzhiyun return 0;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1439*4882a593Smuzhiyun if (lpa & PHY_B_AN_RF) {
1440*4882a593Smuzhiyun netdev_notice(dev, "remote fault\n");
1441*4882a593Smuzhiyun return 0;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun /* Check Duplex mismatch */
1447*4882a593Smuzhiyun switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1448*4882a593Smuzhiyun case PHY_X_RS_FD:
1449*4882a593Smuzhiyun skge->duplex = DUPLEX_FULL;
1450*4882a593Smuzhiyun break;
1451*4882a593Smuzhiyun case PHY_X_RS_HD:
1452*4882a593Smuzhiyun skge->duplex = DUPLEX_HALF;
1453*4882a593Smuzhiyun break;
1454*4882a593Smuzhiyun default:
1455*4882a593Smuzhiyun netdev_notice(dev, "duplex mismatch\n");
1456*4882a593Smuzhiyun return 0;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1460*4882a593Smuzhiyun if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1461*4882a593Smuzhiyun skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1462*4882a593Smuzhiyun (lpa & PHY_X_P_SYM_MD))
1463*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_SYMMETRIC;
1464*4882a593Smuzhiyun else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1465*4882a593Smuzhiyun (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1466*4882a593Smuzhiyun /* Enable PAUSE receive, disable PAUSE transmit */
1467*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_REM_SEND;
1468*4882a593Smuzhiyun else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1469*4882a593Smuzhiyun (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1470*4882a593Smuzhiyun /* Disable PAUSE receive, enable PAUSE transmit */
1471*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_LOC_SEND;
1472*4882a593Smuzhiyun else
1473*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_NONE;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun skge->speed = SPEED_1000;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun if (!netif_carrier_ok(dev))
1479*4882a593Smuzhiyun genesis_link_up(skge);
1480*4882a593Smuzhiyun return 1;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun /* Poll to check for link coming up.
1484*4882a593Smuzhiyun *
1485*4882a593Smuzhiyun * Since internal PHY is wired to a level triggered pin, can't
1486*4882a593Smuzhiyun * get an interrupt when carrier is detected, need to poll for
1487*4882a593Smuzhiyun * link coming up.
1488*4882a593Smuzhiyun */
xm_link_timer(struct timer_list * t)1489*4882a593Smuzhiyun static void xm_link_timer(struct timer_list *t)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun struct skge_port *skge = from_timer(skge, t, link_timer);
1492*4882a593Smuzhiyun struct net_device *dev = skge->netdev;
1493*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
1494*4882a593Smuzhiyun int port = skge->port;
1495*4882a593Smuzhiyun int i;
1496*4882a593Smuzhiyun unsigned long flags;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun if (!netif_running(dev))
1499*4882a593Smuzhiyun return;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun spin_lock_irqsave(&hw->phy_lock, flags);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /*
1504*4882a593Smuzhiyun * Verify that the link by checking GPIO register three times.
1505*4882a593Smuzhiyun * This pin has the signal from the link_sync pin connected to it.
1506*4882a593Smuzhiyun */
1507*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1508*4882a593Smuzhiyun if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1509*4882a593Smuzhiyun goto link_down;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /* Re-enable interrupt to detect link down */
1513*4882a593Smuzhiyun if (xm_check_link(dev)) {
1514*4882a593Smuzhiyun u16 msk = xm_read16(hw, port, XM_IMSK);
1515*4882a593Smuzhiyun msk &= ~XM_IS_INP_ASS;
1516*4882a593Smuzhiyun xm_write16(hw, port, XM_IMSK, msk);
1517*4882a593Smuzhiyun xm_read16(hw, port, XM_ISRC);
1518*4882a593Smuzhiyun } else {
1519*4882a593Smuzhiyun link_down:
1520*4882a593Smuzhiyun mod_timer(&skge->link_timer,
1521*4882a593Smuzhiyun round_jiffies(jiffies + LINK_HZ));
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun spin_unlock_irqrestore(&hw->phy_lock, flags);
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
genesis_mac_init(struct skge_hw * hw,int port)1526*4882a593Smuzhiyun static void genesis_mac_init(struct skge_hw *hw, int port)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
1529*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
1530*4882a593Smuzhiyun int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1531*4882a593Smuzhiyun int i;
1532*4882a593Smuzhiyun u32 r;
1533*4882a593Smuzhiyun static const u8 zero[6] = { 0 };
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
1536*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1537*4882a593Smuzhiyun MFF_SET_MAC_RST);
1538*4882a593Smuzhiyun if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1539*4882a593Smuzhiyun goto reset_ok;
1540*4882a593Smuzhiyun udelay(1);
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun netdev_warn(dev, "genesis reset failed\n");
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun reset_ok:
1546*4882a593Smuzhiyun /* Unreset the XMAC. */
1547*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /*
1550*4882a593Smuzhiyun * Perform additional initialization for external PHYs,
1551*4882a593Smuzhiyun * namely for the 1000baseTX cards that use the XMAC's
1552*4882a593Smuzhiyun * GMII mode.
1553*4882a593Smuzhiyun */
1554*4882a593Smuzhiyun if (hw->phy_type != SK_PHY_XMAC) {
1555*4882a593Smuzhiyun /* Take external Phy out of reset */
1556*4882a593Smuzhiyun r = skge_read32(hw, B2_GP_IO);
1557*4882a593Smuzhiyun if (port == 0)
1558*4882a593Smuzhiyun r |= GP_DIR_0|GP_IO_0;
1559*4882a593Smuzhiyun else
1560*4882a593Smuzhiyun r |= GP_DIR_2|GP_IO_2;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun skge_write32(hw, B2_GP_IO, r);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* Enable GMII interface */
1565*4882a593Smuzhiyun xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun switch (hw->phy_type) {
1570*4882a593Smuzhiyun case SK_PHY_XMAC:
1571*4882a593Smuzhiyun xm_phy_init(skge);
1572*4882a593Smuzhiyun break;
1573*4882a593Smuzhiyun case SK_PHY_BCOM:
1574*4882a593Smuzhiyun bcom_phy_init(skge);
1575*4882a593Smuzhiyun bcom_check_link(hw, port);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /* Set Station Address */
1579*4882a593Smuzhiyun xm_outaddr(hw, port, XM_SA, dev->dev_addr);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun /* We don't use match addresses so clear */
1582*4882a593Smuzhiyun for (i = 1; i < 16; i++)
1583*4882a593Smuzhiyun xm_outaddr(hw, port, XM_EXM(i), zero);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun /* Clear MIB counters */
1586*4882a593Smuzhiyun xm_write16(hw, port, XM_STAT_CMD,
1587*4882a593Smuzhiyun XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1588*4882a593Smuzhiyun /* Clear two times according to Errata #3 */
1589*4882a593Smuzhiyun xm_write16(hw, port, XM_STAT_CMD,
1590*4882a593Smuzhiyun XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun /* configure Rx High Water Mark (XM_RX_HI_WM) */
1593*4882a593Smuzhiyun xm_write16(hw, port, XM_RX_HI_WM, 1450);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /* We don't need the FCS appended to the packet. */
1596*4882a593Smuzhiyun r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1597*4882a593Smuzhiyun if (jumbo)
1598*4882a593Smuzhiyun r |= XM_RX_BIG_PK_OK;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun if (skge->duplex == DUPLEX_HALF) {
1601*4882a593Smuzhiyun /*
1602*4882a593Smuzhiyun * If in manual half duplex mode the other side might be in
1603*4882a593Smuzhiyun * full duplex mode, so ignore if a carrier extension is not seen
1604*4882a593Smuzhiyun * on frames received
1605*4882a593Smuzhiyun */
1606*4882a593Smuzhiyun r |= XM_RX_DIS_CEXT;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun xm_write16(hw, port, XM_RX_CMD, r);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun /* We want short frames padded to 60 bytes. */
1611*4882a593Smuzhiyun xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* Increase threshold for jumbo frames on dual port */
1614*4882a593Smuzhiyun if (hw->ports > 1 && jumbo)
1615*4882a593Smuzhiyun xm_write16(hw, port, XM_TX_THR, 1020);
1616*4882a593Smuzhiyun else
1617*4882a593Smuzhiyun xm_write16(hw, port, XM_TX_THR, 512);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun /*
1620*4882a593Smuzhiyun * Enable the reception of all error frames. This is is
1621*4882a593Smuzhiyun * a necessary evil due to the design of the XMAC. The
1622*4882a593Smuzhiyun * XMAC's receive FIFO is only 8K in size, however jumbo
1623*4882a593Smuzhiyun * frames can be up to 9000 bytes in length. When bad
1624*4882a593Smuzhiyun * frame filtering is enabled, the XMAC's RX FIFO operates
1625*4882a593Smuzhiyun * in 'store and forward' mode. For this to work, the
1626*4882a593Smuzhiyun * entire frame has to fit into the FIFO, but that means
1627*4882a593Smuzhiyun * that jumbo frames larger than 8192 bytes will be
1628*4882a593Smuzhiyun * truncated. Disabling all bad frame filtering causes
1629*4882a593Smuzhiyun * the RX FIFO to operate in streaming mode, in which
1630*4882a593Smuzhiyun * case the XMAC will start transferring frames out of the
1631*4882a593Smuzhiyun * RX FIFO as soon as the FIFO threshold is reached.
1632*4882a593Smuzhiyun */
1633*4882a593Smuzhiyun xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun /*
1637*4882a593Smuzhiyun * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1638*4882a593Smuzhiyun * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1639*4882a593Smuzhiyun * and 'Octets Rx OK Hi Cnt Ov'.
1640*4882a593Smuzhiyun */
1641*4882a593Smuzhiyun xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /*
1644*4882a593Smuzhiyun * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1645*4882a593Smuzhiyun * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1646*4882a593Smuzhiyun * and 'Octets Tx OK Hi Cnt Ov'.
1647*4882a593Smuzhiyun */
1648*4882a593Smuzhiyun xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun /* Configure MAC arbiter */
1651*4882a593Smuzhiyun skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun /* configure timeout values */
1654*4882a593Smuzhiyun skge_write8(hw, B3_MA_TOINI_RX1, 72);
1655*4882a593Smuzhiyun skge_write8(hw, B3_MA_TOINI_RX2, 72);
1656*4882a593Smuzhiyun skge_write8(hw, B3_MA_TOINI_TX1, 72);
1657*4882a593Smuzhiyun skge_write8(hw, B3_MA_TOINI_TX2, 72);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun skge_write8(hw, B3_MA_RCINI_RX1, 0);
1660*4882a593Smuzhiyun skge_write8(hw, B3_MA_RCINI_RX2, 0);
1661*4882a593Smuzhiyun skge_write8(hw, B3_MA_RCINI_TX1, 0);
1662*4882a593Smuzhiyun skge_write8(hw, B3_MA_RCINI_TX2, 0);
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun /* Configure Rx MAC FIFO */
1665*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1666*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1667*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun /* Configure Tx MAC FIFO */
1670*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1671*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1672*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun if (jumbo) {
1675*4882a593Smuzhiyun /* Enable frame flushing if jumbo frames used */
1676*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
1677*4882a593Smuzhiyun } else {
1678*4882a593Smuzhiyun /* enable timeout timers if normal frames */
1679*4882a593Smuzhiyun skge_write16(hw, B3_PA_CTRL,
1680*4882a593Smuzhiyun (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
genesis_stop(struct skge_port * skge)1684*4882a593Smuzhiyun static void genesis_stop(struct skge_port *skge)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
1687*4882a593Smuzhiyun int port = skge->port;
1688*4882a593Smuzhiyun unsigned retries = 1000;
1689*4882a593Smuzhiyun u16 cmd;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun /* Disable Tx and Rx */
1692*4882a593Smuzhiyun cmd = xm_read16(hw, port, XM_MMU_CMD);
1693*4882a593Smuzhiyun cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1694*4882a593Smuzhiyun xm_write16(hw, port, XM_MMU_CMD, cmd);
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun genesis_reset(hw, port);
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun /* Clear Tx packet arbiter timeout IRQ */
1699*4882a593Smuzhiyun skge_write16(hw, B3_PA_CTRL,
1700*4882a593Smuzhiyun port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun /* Reset the MAC */
1703*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1704*4882a593Smuzhiyun do {
1705*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1706*4882a593Smuzhiyun if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1707*4882a593Smuzhiyun break;
1708*4882a593Smuzhiyun } while (--retries > 0);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun /* For external PHYs there must be special handling */
1711*4882a593Smuzhiyun if (hw->phy_type != SK_PHY_XMAC) {
1712*4882a593Smuzhiyun u32 reg = skge_read32(hw, B2_GP_IO);
1713*4882a593Smuzhiyun if (port == 0) {
1714*4882a593Smuzhiyun reg |= GP_DIR_0;
1715*4882a593Smuzhiyun reg &= ~GP_IO_0;
1716*4882a593Smuzhiyun } else {
1717*4882a593Smuzhiyun reg |= GP_DIR_2;
1718*4882a593Smuzhiyun reg &= ~GP_IO_2;
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun skge_write32(hw, B2_GP_IO, reg);
1721*4882a593Smuzhiyun skge_read32(hw, B2_GP_IO);
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun xm_write16(hw, port, XM_MMU_CMD,
1725*4882a593Smuzhiyun xm_read16(hw, port, XM_MMU_CMD)
1726*4882a593Smuzhiyun & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun xm_read16(hw, port, XM_MMU_CMD);
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun
genesis_get_stats(struct skge_port * skge,u64 * data)1732*4882a593Smuzhiyun static void genesis_get_stats(struct skge_port *skge, u64 *data)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
1735*4882a593Smuzhiyun int port = skge->port;
1736*4882a593Smuzhiyun int i;
1737*4882a593Smuzhiyun unsigned long timeout = jiffies + HZ;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun xm_write16(hw, port,
1740*4882a593Smuzhiyun XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun /* wait for update to complete */
1743*4882a593Smuzhiyun while (xm_read16(hw, port, XM_STAT_CMD)
1744*4882a593Smuzhiyun & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1745*4882a593Smuzhiyun if (time_after(jiffies, timeout))
1746*4882a593Smuzhiyun break;
1747*4882a593Smuzhiyun udelay(10);
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun /* special case for 64 bit octet counter */
1751*4882a593Smuzhiyun data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1752*4882a593Smuzhiyun | xm_read32(hw, port, XM_TXO_OK_LO);
1753*4882a593Smuzhiyun data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1754*4882a593Smuzhiyun | xm_read32(hw, port, XM_RXO_OK_LO);
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
1757*4882a593Smuzhiyun data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun
genesis_mac_intr(struct skge_hw * hw,int port)1760*4882a593Smuzhiyun static void genesis_mac_intr(struct skge_hw *hw, int port)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
1763*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
1764*4882a593Smuzhiyun u16 status = xm_read16(hw, port, XM_ISRC);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1767*4882a593Smuzhiyun "mac interrupt status 0x%x\n", status);
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
1770*4882a593Smuzhiyun xm_link_down(hw, port);
1771*4882a593Smuzhiyun mod_timer(&skge->link_timer, jiffies + 1);
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun if (status & XM_IS_TXF_UR) {
1775*4882a593Smuzhiyun xm_write32(hw, port, XM_MODE, XM_MD_FTF);
1776*4882a593Smuzhiyun ++dev->stats.tx_fifo_errors;
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
genesis_link_up(struct skge_port * skge)1780*4882a593Smuzhiyun static void genesis_link_up(struct skge_port *skge)
1781*4882a593Smuzhiyun {
1782*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
1783*4882a593Smuzhiyun int port = skge->port;
1784*4882a593Smuzhiyun u16 cmd, msk;
1785*4882a593Smuzhiyun u32 mode;
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun cmd = xm_read16(hw, port, XM_MMU_CMD);
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun /*
1790*4882a593Smuzhiyun * enabling pause frame reception is required for 1000BT
1791*4882a593Smuzhiyun * because the XMAC is not reset if the link is going down
1792*4882a593Smuzhiyun */
1793*4882a593Smuzhiyun if (skge->flow_status == FLOW_STAT_NONE ||
1794*4882a593Smuzhiyun skge->flow_status == FLOW_STAT_LOC_SEND)
1795*4882a593Smuzhiyun /* Disable Pause Frame Reception */
1796*4882a593Smuzhiyun cmd |= XM_MMU_IGN_PF;
1797*4882a593Smuzhiyun else
1798*4882a593Smuzhiyun /* Enable Pause Frame Reception */
1799*4882a593Smuzhiyun cmd &= ~XM_MMU_IGN_PF;
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun xm_write16(hw, port, XM_MMU_CMD, cmd);
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun mode = xm_read32(hw, port, XM_MODE);
1804*4882a593Smuzhiyun if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
1805*4882a593Smuzhiyun skge->flow_status == FLOW_STAT_LOC_SEND) {
1806*4882a593Smuzhiyun /*
1807*4882a593Smuzhiyun * Configure Pause Frame Generation
1808*4882a593Smuzhiyun * Use internal and external Pause Frame Generation.
1809*4882a593Smuzhiyun * Sending pause frames is edge triggered.
1810*4882a593Smuzhiyun * Send a Pause frame with the maximum pause time if
1811*4882a593Smuzhiyun * internal oder external FIFO full condition occurs.
1812*4882a593Smuzhiyun * Send a zero pause time frame to re-start transmission.
1813*4882a593Smuzhiyun */
1814*4882a593Smuzhiyun /* XM_PAUSE_DA = '010000C28001' (default) */
1815*4882a593Smuzhiyun /* XM_MAC_PTIME = 0xffff (maximum) */
1816*4882a593Smuzhiyun /* remember this value is defined in big endian (!) */
1817*4882a593Smuzhiyun xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun mode |= XM_PAUSE_MODE;
1820*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
1821*4882a593Smuzhiyun } else {
1822*4882a593Smuzhiyun /*
1823*4882a593Smuzhiyun * disable pause frame generation is required for 1000BT
1824*4882a593Smuzhiyun * because the XMAC is not reset if the link is going down
1825*4882a593Smuzhiyun */
1826*4882a593Smuzhiyun /* Disable Pause Mode in Mode Register */
1827*4882a593Smuzhiyun mode &= ~XM_PAUSE_MODE;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun xm_write32(hw, port, XM_MODE, mode);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun /* Turn on detection of Tx underrun */
1835*4882a593Smuzhiyun msk = xm_read16(hw, port, XM_IMSK);
1836*4882a593Smuzhiyun msk &= ~XM_IS_TXF_UR;
1837*4882a593Smuzhiyun xm_write16(hw, port, XM_IMSK, msk);
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun xm_read16(hw, port, XM_ISRC);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /* get MMU Command Reg. */
1842*4882a593Smuzhiyun cmd = xm_read16(hw, port, XM_MMU_CMD);
1843*4882a593Smuzhiyun if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
1844*4882a593Smuzhiyun cmd |= XM_MMU_GMII_FD;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /*
1847*4882a593Smuzhiyun * Workaround BCOM Errata (#10523) for all BCom Phys
1848*4882a593Smuzhiyun * Enable Power Management after link up
1849*4882a593Smuzhiyun */
1850*4882a593Smuzhiyun if (hw->phy_type == SK_PHY_BCOM) {
1851*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1852*4882a593Smuzhiyun xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1853*4882a593Smuzhiyun & ~PHY_B_AC_DIS_PM);
1854*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun /* enable Rx/Tx */
1858*4882a593Smuzhiyun xm_write16(hw, port, XM_MMU_CMD,
1859*4882a593Smuzhiyun cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1860*4882a593Smuzhiyun skge_link_up(skge);
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun
bcom_phy_intr(struct skge_port * skge)1864*4882a593Smuzhiyun static inline void bcom_phy_intr(struct skge_port *skge)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
1867*4882a593Smuzhiyun int port = skge->port;
1868*4882a593Smuzhiyun u16 isrc;
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
1871*4882a593Smuzhiyun netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1872*4882a593Smuzhiyun "phy interrupt status 0x%x\n", isrc);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun if (isrc & PHY_B_IS_PSE)
1875*4882a593Smuzhiyun pr_err("%s: uncorrectable pair swap error\n",
1876*4882a593Smuzhiyun hw->dev[port]->name);
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun /* Workaround BCom Errata:
1879*4882a593Smuzhiyun * enable and disable loopback mode if "NO HCD" occurs.
1880*4882a593Smuzhiyun */
1881*4882a593Smuzhiyun if (isrc & PHY_B_IS_NO_HDCL) {
1882*4882a593Smuzhiyun u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1883*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_CTRL,
1884*4882a593Smuzhiyun ctrl | PHY_CT_LOOP);
1885*4882a593Smuzhiyun xm_phy_write(hw, port, PHY_BCOM_CTRL,
1886*4882a593Smuzhiyun ctrl & ~PHY_CT_LOOP);
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1890*4882a593Smuzhiyun bcom_check_link(hw, port);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
gm_phy_write(struct skge_hw * hw,int port,u16 reg,u16 val)1894*4882a593Smuzhiyun static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun int i;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun gma_write16(hw, port, GM_SMI_DATA, val);
1899*4882a593Smuzhiyun gma_write16(hw, port, GM_SMI_CTRL,
1900*4882a593Smuzhiyun GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1901*4882a593Smuzhiyun for (i = 0; i < PHY_RETRIES; i++) {
1902*4882a593Smuzhiyun udelay(1);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1905*4882a593Smuzhiyun return 0;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun pr_warn("%s: phy write timeout\n", hw->dev[port]->name);
1909*4882a593Smuzhiyun return -EIO;
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
__gm_phy_read(struct skge_hw * hw,int port,u16 reg,u16 * val)1912*4882a593Smuzhiyun static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun int i;
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun gma_write16(hw, port, GM_SMI_CTRL,
1917*4882a593Smuzhiyun GM_SMI_CT_PHY_AD(hw->phy_addr)
1918*4882a593Smuzhiyun | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun for (i = 0; i < PHY_RETRIES; i++) {
1921*4882a593Smuzhiyun udelay(1);
1922*4882a593Smuzhiyun if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1923*4882a593Smuzhiyun goto ready;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun return -ETIMEDOUT;
1927*4882a593Smuzhiyun ready:
1928*4882a593Smuzhiyun *val = gma_read16(hw, port, GM_SMI_DATA);
1929*4882a593Smuzhiyun return 0;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
gm_phy_read(struct skge_hw * hw,int port,u16 reg)1932*4882a593Smuzhiyun static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun u16 v = 0;
1935*4882a593Smuzhiyun if (__gm_phy_read(hw, port, reg, &v))
1936*4882a593Smuzhiyun pr_warn("%s: phy read timeout\n", hw->dev[port]->name);
1937*4882a593Smuzhiyun return v;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /* Marvell Phy Initialization */
yukon_init(struct skge_hw * hw,int port)1941*4882a593Smuzhiyun static void yukon_init(struct skge_hw *hw, int port)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(hw->dev[port]);
1944*4882a593Smuzhiyun u16 ctrl, ct1000, adv;
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_ENABLE) {
1947*4882a593Smuzhiyun u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1950*4882a593Smuzhiyun PHY_M_EC_MAC_S_MSK);
1951*4882a593Smuzhiyun ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
1959*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_DISABLE)
1960*4882a593Smuzhiyun ctrl &= ~PHY_CT_ANE;
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun ctrl |= PHY_CT_RESET;
1963*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun ctrl = 0;
1966*4882a593Smuzhiyun ct1000 = 0;
1967*4882a593Smuzhiyun adv = PHY_AN_CSMA;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_ENABLE) {
1970*4882a593Smuzhiyun if (hw->copper) {
1971*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_1000baseT_Full)
1972*4882a593Smuzhiyun ct1000 |= PHY_M_1000C_AFD;
1973*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_1000baseT_Half)
1974*4882a593Smuzhiyun ct1000 |= PHY_M_1000C_AHD;
1975*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_100baseT_Full)
1976*4882a593Smuzhiyun adv |= PHY_M_AN_100_FD;
1977*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_100baseT_Half)
1978*4882a593Smuzhiyun adv |= PHY_M_AN_100_HD;
1979*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_10baseT_Full)
1980*4882a593Smuzhiyun adv |= PHY_M_AN_10_FD;
1981*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_10baseT_Half)
1982*4882a593Smuzhiyun adv |= PHY_M_AN_10_HD;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun /* Set Flow-control capabilities */
1985*4882a593Smuzhiyun adv |= phy_pause_map[skge->flow_control];
1986*4882a593Smuzhiyun } else {
1987*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_1000baseT_Full)
1988*4882a593Smuzhiyun adv |= PHY_M_AN_1000X_AFD;
1989*4882a593Smuzhiyun if (skge->advertising & ADVERTISED_1000baseT_Half)
1990*4882a593Smuzhiyun adv |= PHY_M_AN_1000X_AHD;
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun adv |= fiber_pause_map[skge->flow_control];
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /* Restart Auto-negotiation */
1996*4882a593Smuzhiyun ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1997*4882a593Smuzhiyun } else {
1998*4882a593Smuzhiyun /* forced speed/duplex settings */
1999*4882a593Smuzhiyun ct1000 = PHY_M_1000C_MSE;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun if (skge->duplex == DUPLEX_FULL)
2002*4882a593Smuzhiyun ctrl |= PHY_CT_DUP_MD;
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun switch (skge->speed) {
2005*4882a593Smuzhiyun case SPEED_1000:
2006*4882a593Smuzhiyun ctrl |= PHY_CT_SP1000;
2007*4882a593Smuzhiyun break;
2008*4882a593Smuzhiyun case SPEED_100:
2009*4882a593Smuzhiyun ctrl |= PHY_CT_SP100;
2010*4882a593Smuzhiyun break;
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun ctrl |= PHY_CT_RESET;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2019*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun /* Enable phy interrupt on autonegotiation complete (or link up) */
2022*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_ENABLE)
2023*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
2024*4882a593Smuzhiyun else
2025*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun
yukon_reset(struct skge_hw * hw,int port)2028*4882a593Smuzhiyun static void yukon_reset(struct skge_hw *hw, int port)
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2031*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2032*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2033*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2034*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H4, 0);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun gma_write16(hw, port, GM_RX_CTRL,
2037*4882a593Smuzhiyun gma_read16(hw, port, GM_RX_CTRL)
2038*4882a593Smuzhiyun | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
is_yukon_lite_a0(struct skge_hw * hw)2042*4882a593Smuzhiyun static int is_yukon_lite_a0(struct skge_hw *hw)
2043*4882a593Smuzhiyun {
2044*4882a593Smuzhiyun u32 reg;
2045*4882a593Smuzhiyun int ret;
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun if (hw->chip_id != CHIP_ID_YUKON)
2048*4882a593Smuzhiyun return 0;
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun reg = skge_read32(hw, B2_FAR);
2051*4882a593Smuzhiyun skge_write8(hw, B2_FAR + 3, 0xff);
2052*4882a593Smuzhiyun ret = (skge_read8(hw, B2_FAR + 3) != 0);
2053*4882a593Smuzhiyun skge_write32(hw, B2_FAR, reg);
2054*4882a593Smuzhiyun return ret;
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun
yukon_mac_init(struct skge_hw * hw,int port)2057*4882a593Smuzhiyun static void yukon_mac_init(struct skge_hw *hw, int port)
2058*4882a593Smuzhiyun {
2059*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(hw->dev[port]);
2060*4882a593Smuzhiyun int i;
2061*4882a593Smuzhiyun u32 reg;
2062*4882a593Smuzhiyun const u8 *addr = hw->dev[port]->dev_addr;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun /* WA code for COMA mode -- set PHY reset */
2065*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_LITE &&
2066*4882a593Smuzhiyun hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2067*4882a593Smuzhiyun reg = skge_read32(hw, B2_GP_IO);
2068*4882a593Smuzhiyun reg |= GP_DIR_9 | GP_IO_9;
2069*4882a593Smuzhiyun skge_write32(hw, B2_GP_IO, reg);
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun /* hard reset */
2073*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2074*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun /* WA code for COMA mode -- clear PHY reset */
2077*4882a593Smuzhiyun if (hw->chip_id == CHIP_ID_YUKON_LITE &&
2078*4882a593Smuzhiyun hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2079*4882a593Smuzhiyun reg = skge_read32(hw, B2_GP_IO);
2080*4882a593Smuzhiyun reg |= GP_DIR_9;
2081*4882a593Smuzhiyun reg &= ~GP_IO_9;
2082*4882a593Smuzhiyun skge_write32(hw, B2_GP_IO, reg);
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /* Set hardware config mode */
2086*4882a593Smuzhiyun reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2087*4882a593Smuzhiyun GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
2088*4882a593Smuzhiyun reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun /* Clear GMC reset */
2091*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2092*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2093*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun if (skge->autoneg == AUTONEG_DISABLE) {
2096*4882a593Smuzhiyun reg = GM_GPCR_AU_ALL_DIS;
2097*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL,
2098*4882a593Smuzhiyun gma_read16(hw, port, GM_GP_CTRL) | reg);
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun switch (skge->speed) {
2101*4882a593Smuzhiyun case SPEED_1000:
2102*4882a593Smuzhiyun reg &= ~GM_GPCR_SPEED_100;
2103*4882a593Smuzhiyun reg |= GM_GPCR_SPEED_1000;
2104*4882a593Smuzhiyun break;
2105*4882a593Smuzhiyun case SPEED_100:
2106*4882a593Smuzhiyun reg &= ~GM_GPCR_SPEED_1000;
2107*4882a593Smuzhiyun reg |= GM_GPCR_SPEED_100;
2108*4882a593Smuzhiyun break;
2109*4882a593Smuzhiyun case SPEED_10:
2110*4882a593Smuzhiyun reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2111*4882a593Smuzhiyun break;
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun if (skge->duplex == DUPLEX_FULL)
2115*4882a593Smuzhiyun reg |= GM_GPCR_DUP_FULL;
2116*4882a593Smuzhiyun } else
2117*4882a593Smuzhiyun reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun switch (skge->flow_control) {
2120*4882a593Smuzhiyun case FLOW_MODE_NONE:
2121*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2122*4882a593Smuzhiyun reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2123*4882a593Smuzhiyun break;
2124*4882a593Smuzhiyun case FLOW_MODE_LOC_SEND:
2125*4882a593Smuzhiyun /* disable Rx flow-control */
2126*4882a593Smuzhiyun reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2127*4882a593Smuzhiyun break;
2128*4882a593Smuzhiyun case FLOW_MODE_SYMMETRIC:
2129*4882a593Smuzhiyun case FLOW_MODE_SYM_OR_REM:
2130*4882a593Smuzhiyun /* enable Tx & Rx flow-control */
2131*4882a593Smuzhiyun break;
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, reg);
2135*4882a593Smuzhiyun skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun yukon_init(hw, port);
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun /* MIB clear */
2140*4882a593Smuzhiyun reg = gma_read16(hw, port, GM_PHY_ADDR);
2141*4882a593Smuzhiyun gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun for (i = 0; i < GM_MIB_CNT_SIZE; i++)
2144*4882a593Smuzhiyun gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2145*4882a593Smuzhiyun gma_write16(hw, port, GM_PHY_ADDR, reg);
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun /* transmit control */
2148*4882a593Smuzhiyun gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /* receive control reg: unicast + multicast + no FCS */
2151*4882a593Smuzhiyun gma_write16(hw, port, GM_RX_CTRL,
2152*4882a593Smuzhiyun GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun /* transmit flow control */
2155*4882a593Smuzhiyun gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /* transmit parameter */
2158*4882a593Smuzhiyun gma_write16(hw, port, GM_TX_PARAM,
2159*4882a593Smuzhiyun TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2160*4882a593Smuzhiyun TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2161*4882a593Smuzhiyun TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun /* configure the Serial Mode Register */
2164*4882a593Smuzhiyun reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2165*4882a593Smuzhiyun | GM_SMOD_VLAN_ENA
2166*4882a593Smuzhiyun | IPG_DATA_VAL(IPG_DATA_DEF);
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun if (hw->dev[port]->mtu > ETH_DATA_LEN)
2169*4882a593Smuzhiyun reg |= GM_SMOD_JUMBO_ENA;
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun gma_write16(hw, port, GM_SERIAL_MODE, reg);
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun /* physical address: used for pause frames */
2174*4882a593Smuzhiyun gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
2175*4882a593Smuzhiyun /* virtual address for data */
2176*4882a593Smuzhiyun gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun /* enable interrupt mask for counter overflows */
2179*4882a593Smuzhiyun gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2180*4882a593Smuzhiyun gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2181*4882a593Smuzhiyun gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun /* Initialize Mac Fifo */
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun /* Configure Rx MAC FIFO */
2186*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
2187*4882a593Smuzhiyun reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2190*4882a593Smuzhiyun if (is_yukon_lite_a0(hw))
2191*4882a593Smuzhiyun reg &= ~GMF_RX_F_FL_ON;
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2194*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
2195*4882a593Smuzhiyun /*
2196*4882a593Smuzhiyun * because Pause Packet Truncation in GMAC is not working
2197*4882a593Smuzhiyun * we have to increase the Flush Threshold to 64 bytes
2198*4882a593Smuzhiyun * in order to flush pause packets in Rx FIFO on Yukon-1
2199*4882a593Smuzhiyun */
2200*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun /* Configure Tx MAC FIFO */
2203*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2204*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun /* Go into power down mode */
yukon_suspend(struct skge_hw * hw,int port)2208*4882a593Smuzhiyun static void yukon_suspend(struct skge_hw *hw, int port)
2209*4882a593Smuzhiyun {
2210*4882a593Smuzhiyun u16 ctrl;
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2213*4882a593Smuzhiyun ctrl |= PHY_M_PC_POL_R_DIS;
2214*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2217*4882a593Smuzhiyun ctrl |= PHY_CT_RESET;
2218*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun /* switch IEEE compatible power down mode on */
2221*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2222*4882a593Smuzhiyun ctrl |= PHY_CT_PDOWN;
2223*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun
yukon_stop(struct skge_port * skge)2226*4882a593Smuzhiyun static void yukon_stop(struct skge_port *skge)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2229*4882a593Smuzhiyun int port = skge->port;
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2232*4882a593Smuzhiyun yukon_reset(hw, port);
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL,
2235*4882a593Smuzhiyun gma_read16(hw, port, GM_GP_CTRL)
2236*4882a593Smuzhiyun & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
2237*4882a593Smuzhiyun gma_read16(hw, port, GM_GP_CTRL);
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun yukon_suspend(hw, port);
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun /* set GPHY Control reset */
2242*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2243*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun
yukon_get_stats(struct skge_port * skge,u64 * data)2246*4882a593Smuzhiyun static void yukon_get_stats(struct skge_port *skge, u64 *data)
2247*4882a593Smuzhiyun {
2248*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2249*4882a593Smuzhiyun int port = skge->port;
2250*4882a593Smuzhiyun int i;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2253*4882a593Smuzhiyun | gma_read32(hw, port, GM_TXO_OK_LO);
2254*4882a593Smuzhiyun data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2255*4882a593Smuzhiyun | gma_read32(hw, port, GM_RXO_OK_LO);
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
2258*4882a593Smuzhiyun data[i] = gma_read32(hw, port,
2259*4882a593Smuzhiyun skge_stats[i].gma_offset);
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun
yukon_mac_intr(struct skge_hw * hw,int port)2262*4882a593Smuzhiyun static void yukon_mac_intr(struct skge_hw *hw, int port)
2263*4882a593Smuzhiyun {
2264*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
2265*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2266*4882a593Smuzhiyun u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2269*4882a593Smuzhiyun "mac interrupt status 0x%x\n", status);
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun if (status & GM_IS_RX_FF_OR) {
2272*4882a593Smuzhiyun ++dev->stats.rx_fifo_errors;
2273*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun if (status & GM_IS_TX_FF_UR) {
2277*4882a593Smuzhiyun ++dev->stats.tx_fifo_errors;
2278*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun
yukon_speed(const struct skge_hw * hw,u16 aux)2283*4882a593Smuzhiyun static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2284*4882a593Smuzhiyun {
2285*4882a593Smuzhiyun switch (aux & PHY_M_PS_SPEED_MSK) {
2286*4882a593Smuzhiyun case PHY_M_PS_SPEED_1000:
2287*4882a593Smuzhiyun return SPEED_1000;
2288*4882a593Smuzhiyun case PHY_M_PS_SPEED_100:
2289*4882a593Smuzhiyun return SPEED_100;
2290*4882a593Smuzhiyun default:
2291*4882a593Smuzhiyun return SPEED_10;
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun
yukon_link_up(struct skge_port * skge)2295*4882a593Smuzhiyun static void yukon_link_up(struct skge_port *skge)
2296*4882a593Smuzhiyun {
2297*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2298*4882a593Smuzhiyun int port = skge->port;
2299*4882a593Smuzhiyun u16 reg;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun /* Enable Transmit FIFO Underrun */
2302*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun reg = gma_read16(hw, port, GM_GP_CTRL);
2305*4882a593Smuzhiyun if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2306*4882a593Smuzhiyun reg |= GM_GPCR_DUP_FULL;
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun /* enable Rx/Tx */
2309*4882a593Smuzhiyun reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2310*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, reg);
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
2313*4882a593Smuzhiyun skge_link_up(skge);
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun
yukon_link_down(struct skge_port * skge)2316*4882a593Smuzhiyun static void yukon_link_down(struct skge_port *skge)
2317*4882a593Smuzhiyun {
2318*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2319*4882a593Smuzhiyun int port = skge->port;
2320*4882a593Smuzhiyun u16 ctrl;
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun ctrl = gma_read16(hw, port, GM_GP_CTRL);
2323*4882a593Smuzhiyun ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2324*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, ctrl);
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun if (skge->flow_status == FLOW_STAT_REM_SEND) {
2327*4882a593Smuzhiyun ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2328*4882a593Smuzhiyun ctrl |= PHY_M_AN_ASP;
2329*4882a593Smuzhiyun /* restore Asymmetric Pause bit */
2330*4882a593Smuzhiyun gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
2331*4882a593Smuzhiyun }
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun skge_link_down(skge);
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun yukon_init(hw, port);
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun
yukon_phy_intr(struct skge_port * skge)2338*4882a593Smuzhiyun static void yukon_phy_intr(struct skge_port *skge)
2339*4882a593Smuzhiyun {
2340*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2341*4882a593Smuzhiyun int port = skge->port;
2342*4882a593Smuzhiyun const char *reason = NULL;
2343*4882a593Smuzhiyun u16 istatus, phystat;
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2346*4882a593Smuzhiyun phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2349*4882a593Smuzhiyun "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun if (istatus & PHY_M_IS_AN_COMPL) {
2352*4882a593Smuzhiyun if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
2353*4882a593Smuzhiyun & PHY_M_AN_RF) {
2354*4882a593Smuzhiyun reason = "remote fault";
2355*4882a593Smuzhiyun goto failed;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
2359*4882a593Smuzhiyun reason = "master/slave fault";
2360*4882a593Smuzhiyun goto failed;
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2364*4882a593Smuzhiyun reason = "speed/duplex";
2365*4882a593Smuzhiyun goto failed;
2366*4882a593Smuzhiyun }
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2369*4882a593Smuzhiyun ? DUPLEX_FULL : DUPLEX_HALF;
2370*4882a593Smuzhiyun skge->speed = yukon_speed(hw, phystat);
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2373*4882a593Smuzhiyun switch (phystat & PHY_M_PS_PAUSE_MSK) {
2374*4882a593Smuzhiyun case PHY_M_PS_PAUSE_MSK:
2375*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_SYMMETRIC;
2376*4882a593Smuzhiyun break;
2377*4882a593Smuzhiyun case PHY_M_PS_RX_P_EN:
2378*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_REM_SEND;
2379*4882a593Smuzhiyun break;
2380*4882a593Smuzhiyun case PHY_M_PS_TX_P_EN:
2381*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_LOC_SEND;
2382*4882a593Smuzhiyun break;
2383*4882a593Smuzhiyun default:
2384*4882a593Smuzhiyun skge->flow_status = FLOW_STAT_NONE;
2385*4882a593Smuzhiyun }
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun if (skge->flow_status == FLOW_STAT_NONE ||
2388*4882a593Smuzhiyun (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
2389*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2390*4882a593Smuzhiyun else
2391*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2392*4882a593Smuzhiyun yukon_link_up(skge);
2393*4882a593Smuzhiyun return;
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun if (istatus & PHY_M_IS_LSP_CHANGE)
2397*4882a593Smuzhiyun skge->speed = yukon_speed(hw, phystat);
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun if (istatus & PHY_M_IS_DUP_CHANGE)
2400*4882a593Smuzhiyun skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2401*4882a593Smuzhiyun if (istatus & PHY_M_IS_LST_CHANGE) {
2402*4882a593Smuzhiyun if (phystat & PHY_M_PS_LINK_UP)
2403*4882a593Smuzhiyun yukon_link_up(skge);
2404*4882a593Smuzhiyun else
2405*4882a593Smuzhiyun yukon_link_down(skge);
2406*4882a593Smuzhiyun }
2407*4882a593Smuzhiyun return;
2408*4882a593Smuzhiyun failed:
2409*4882a593Smuzhiyun pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun /* XXX restart autonegotiation? */
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun
skge_phy_reset(struct skge_port * skge)2414*4882a593Smuzhiyun static void skge_phy_reset(struct skge_port *skge)
2415*4882a593Smuzhiyun {
2416*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2417*4882a593Smuzhiyun int port = skge->port;
2418*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun netif_stop_queue(skge->netdev);
2421*4882a593Smuzhiyun netif_carrier_off(skge->netdev);
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun spin_lock_bh(&hw->phy_lock);
2424*4882a593Smuzhiyun if (is_genesis(hw)) {
2425*4882a593Smuzhiyun genesis_reset(hw, port);
2426*4882a593Smuzhiyun genesis_mac_init(hw, port);
2427*4882a593Smuzhiyun } else {
2428*4882a593Smuzhiyun yukon_reset(hw, port);
2429*4882a593Smuzhiyun yukon_init(hw, port);
2430*4882a593Smuzhiyun }
2431*4882a593Smuzhiyun spin_unlock_bh(&hw->phy_lock);
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun skge_set_multicast(dev);
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun /* Basic MII support */
skge_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)2437*4882a593Smuzhiyun static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2438*4882a593Smuzhiyun {
2439*4882a593Smuzhiyun struct mii_ioctl_data *data = if_mii(ifr);
2440*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2441*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2442*4882a593Smuzhiyun int err = -EOPNOTSUPP;
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun if (!netif_running(dev))
2445*4882a593Smuzhiyun return -ENODEV; /* Phy still in reset */
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun switch (cmd) {
2448*4882a593Smuzhiyun case SIOCGMIIPHY:
2449*4882a593Smuzhiyun data->phy_id = hw->phy_addr;
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun fallthrough;
2452*4882a593Smuzhiyun case SIOCGMIIREG: {
2453*4882a593Smuzhiyun u16 val = 0;
2454*4882a593Smuzhiyun spin_lock_bh(&hw->phy_lock);
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun if (is_genesis(hw))
2457*4882a593Smuzhiyun err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2458*4882a593Smuzhiyun else
2459*4882a593Smuzhiyun err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2460*4882a593Smuzhiyun spin_unlock_bh(&hw->phy_lock);
2461*4882a593Smuzhiyun data->val_out = val;
2462*4882a593Smuzhiyun break;
2463*4882a593Smuzhiyun }
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun case SIOCSMIIREG:
2466*4882a593Smuzhiyun spin_lock_bh(&hw->phy_lock);
2467*4882a593Smuzhiyun if (is_genesis(hw))
2468*4882a593Smuzhiyun err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2469*4882a593Smuzhiyun data->val_in);
2470*4882a593Smuzhiyun else
2471*4882a593Smuzhiyun err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2472*4882a593Smuzhiyun data->val_in);
2473*4882a593Smuzhiyun spin_unlock_bh(&hw->phy_lock);
2474*4882a593Smuzhiyun break;
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun return err;
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun
skge_ramset(struct skge_hw * hw,u16 q,u32 start,size_t len)2479*4882a593Smuzhiyun static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2480*4882a593Smuzhiyun {
2481*4882a593Smuzhiyun u32 end;
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun start /= 8;
2484*4882a593Smuzhiyun len /= 8;
2485*4882a593Smuzhiyun end = start + len - 1;
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2488*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(q, RB_START), start);
2489*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(q, RB_WP), start);
2490*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(q, RB_RP), start);
2491*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(q, RB_END), end);
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun if (q == Q_R1 || q == Q_R2) {
2494*4882a593Smuzhiyun /* Set thresholds on receive queue's */
2495*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2496*4882a593Smuzhiyun start + (2*len)/3);
2497*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2498*4882a593Smuzhiyun start + (len/3));
2499*4882a593Smuzhiyun } else {
2500*4882a593Smuzhiyun /* Enable store & forward on Tx queue's because
2501*4882a593Smuzhiyun * Tx FIFO is only 4K on Genesis and 1K on Yukon
2502*4882a593Smuzhiyun */
2503*4882a593Smuzhiyun skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2504*4882a593Smuzhiyun }
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2507*4882a593Smuzhiyun }
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun /* Setup Bus Memory Interface */
skge_qset(struct skge_port * skge,u16 q,const struct skge_element * e)2510*4882a593Smuzhiyun static void skge_qset(struct skge_port *skge, u16 q,
2511*4882a593Smuzhiyun const struct skge_element *e)
2512*4882a593Smuzhiyun {
2513*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2514*4882a593Smuzhiyun u32 watermark = 0x600;
2515*4882a593Smuzhiyun u64 base = skge->dma + (e->desc - skge->mem);
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun /* optimization to reduce window on 32bit/33mhz */
2518*4882a593Smuzhiyun if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2519*4882a593Smuzhiyun watermark /= 2;
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2522*4882a593Smuzhiyun skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2523*4882a593Smuzhiyun skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2524*4882a593Smuzhiyun skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun
skge_up(struct net_device * dev)2527*4882a593Smuzhiyun static int skge_up(struct net_device *dev)
2528*4882a593Smuzhiyun {
2529*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2530*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2531*4882a593Smuzhiyun int port = skge->port;
2532*4882a593Smuzhiyun u32 chunk, ram_addr;
2533*4882a593Smuzhiyun size_t rx_size, tx_size;
2534*4882a593Smuzhiyun int err;
2535*4882a593Smuzhiyun
2536*4882a593Smuzhiyun if (!is_valid_ether_addr(dev->dev_addr))
2537*4882a593Smuzhiyun return -EINVAL;
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun netif_info(skge, ifup, skge->netdev, "enabling interface\n");
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun if (dev->mtu > RX_BUF_SIZE)
2542*4882a593Smuzhiyun skge->rx_buf_size = dev->mtu + ETH_HLEN;
2543*4882a593Smuzhiyun else
2544*4882a593Smuzhiyun skge->rx_buf_size = RX_BUF_SIZE;
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2548*4882a593Smuzhiyun tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2549*4882a593Smuzhiyun skge->mem_size = tx_size + rx_size;
2550*4882a593Smuzhiyun skge->mem = dma_alloc_coherent(&hw->pdev->dev, skge->mem_size,
2551*4882a593Smuzhiyun &skge->dma, GFP_KERNEL);
2552*4882a593Smuzhiyun if (!skge->mem)
2553*4882a593Smuzhiyun return -ENOMEM;
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun BUG_ON(skge->dma & 7);
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun if (upper_32_bits(skge->dma) != upper_32_bits(skge->dma + skge->mem_size)) {
2558*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "dma_alloc_coherent region crosses 4G boundary\n");
2559*4882a593Smuzhiyun err = -EINVAL;
2560*4882a593Smuzhiyun goto free_pci_mem;
2561*4882a593Smuzhiyun }
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2564*4882a593Smuzhiyun if (err)
2565*4882a593Smuzhiyun goto free_pci_mem;
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun err = skge_rx_fill(dev);
2568*4882a593Smuzhiyun if (err)
2569*4882a593Smuzhiyun goto free_rx_ring;
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2572*4882a593Smuzhiyun skge->dma + rx_size);
2573*4882a593Smuzhiyun if (err)
2574*4882a593Smuzhiyun goto free_rx_ring;
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun if (hw->ports == 1) {
2577*4882a593Smuzhiyun err = request_irq(hw->pdev->irq, skge_intr, IRQF_SHARED,
2578*4882a593Smuzhiyun dev->name, hw);
2579*4882a593Smuzhiyun if (err) {
2580*4882a593Smuzhiyun netdev_err(dev, "Unable to allocate interrupt %d error: %d\n",
2581*4882a593Smuzhiyun hw->pdev->irq, err);
2582*4882a593Smuzhiyun goto free_tx_ring;
2583*4882a593Smuzhiyun }
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun /* Initialize MAC */
2587*4882a593Smuzhiyun netif_carrier_off(dev);
2588*4882a593Smuzhiyun spin_lock_bh(&hw->phy_lock);
2589*4882a593Smuzhiyun if (is_genesis(hw))
2590*4882a593Smuzhiyun genesis_mac_init(hw, port);
2591*4882a593Smuzhiyun else
2592*4882a593Smuzhiyun yukon_mac_init(hw, port);
2593*4882a593Smuzhiyun spin_unlock_bh(&hw->phy_lock);
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun /* Configure RAMbuffers - equally between ports and tx/rx */
2596*4882a593Smuzhiyun chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
2597*4882a593Smuzhiyun ram_addr = hw->ram_offset + 2 * chunk * port;
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2600*4882a593Smuzhiyun skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2603*4882a593Smuzhiyun skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2604*4882a593Smuzhiyun skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun /* Start receiver BMU */
2607*4882a593Smuzhiyun wmb();
2608*4882a593Smuzhiyun skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
2609*4882a593Smuzhiyun skge_led(skge, LED_MODE_ON);
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun spin_lock_irq(&hw->hw_lock);
2612*4882a593Smuzhiyun hw->intr_mask |= portmask[port];
2613*4882a593Smuzhiyun skge_write32(hw, B0_IMSK, hw->intr_mask);
2614*4882a593Smuzhiyun skge_read32(hw, B0_IMSK);
2615*4882a593Smuzhiyun spin_unlock_irq(&hw->hw_lock);
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun napi_enable(&skge->napi);
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun skge_set_multicast(dev);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun return 0;
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun free_tx_ring:
2624*4882a593Smuzhiyun kfree(skge->tx_ring.start);
2625*4882a593Smuzhiyun free_rx_ring:
2626*4882a593Smuzhiyun skge_rx_clean(skge);
2627*4882a593Smuzhiyun kfree(skge->rx_ring.start);
2628*4882a593Smuzhiyun free_pci_mem:
2629*4882a593Smuzhiyun dma_free_coherent(&hw->pdev->dev, skge->mem_size, skge->mem,
2630*4882a593Smuzhiyun skge->dma);
2631*4882a593Smuzhiyun skge->mem = NULL;
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun return err;
2634*4882a593Smuzhiyun }
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun /* stop receiver */
skge_rx_stop(struct skge_hw * hw,int port)2637*4882a593Smuzhiyun static void skge_rx_stop(struct skge_hw *hw, int port)
2638*4882a593Smuzhiyun {
2639*4882a593Smuzhiyun skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2640*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2641*4882a593Smuzhiyun RB_RST_SET|RB_DIS_OP_MD);
2642*4882a593Smuzhiyun skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun
skge_down(struct net_device * dev)2645*4882a593Smuzhiyun static int skge_down(struct net_device *dev)
2646*4882a593Smuzhiyun {
2647*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2648*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2649*4882a593Smuzhiyun int port = skge->port;
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun if (!skge->mem)
2652*4882a593Smuzhiyun return 0;
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun netif_tx_disable(dev);
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun if (is_genesis(hw) && hw->phy_type == SK_PHY_XMAC)
2659*4882a593Smuzhiyun del_timer_sync(&skge->link_timer);
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun napi_disable(&skge->napi);
2662*4882a593Smuzhiyun netif_carrier_off(dev);
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun spin_lock_irq(&hw->hw_lock);
2665*4882a593Smuzhiyun hw->intr_mask &= ~portmask[port];
2666*4882a593Smuzhiyun skge_write32(hw, B0_IMSK, (hw->ports == 1) ? 0 : hw->intr_mask);
2667*4882a593Smuzhiyun skge_read32(hw, B0_IMSK);
2668*4882a593Smuzhiyun spin_unlock_irq(&hw->hw_lock);
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun if (hw->ports == 1)
2671*4882a593Smuzhiyun free_irq(hw->pdev->irq, hw);
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_REG_OFF);
2674*4882a593Smuzhiyun if (is_genesis(hw))
2675*4882a593Smuzhiyun genesis_stop(skge);
2676*4882a593Smuzhiyun else
2677*4882a593Smuzhiyun yukon_stop(skge);
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun /* Stop transmitter */
2680*4882a593Smuzhiyun skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2681*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2682*4882a593Smuzhiyun RB_RST_SET|RB_DIS_OP_MD);
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun /* Disable Force Sync bit and Enable Alloc bit */
2686*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TXA_CTRL),
2687*4882a593Smuzhiyun TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2690*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2691*4882a593Smuzhiyun skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun /* Reset PCI FIFO */
2694*4882a593Smuzhiyun skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2695*4882a593Smuzhiyun skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun /* Reset the RAM Buffer async Tx queue */
2698*4882a593Smuzhiyun skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2699*4882a593Smuzhiyun
2700*4882a593Smuzhiyun skge_rx_stop(hw, port);
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun if (is_genesis(hw)) {
2703*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2704*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
2705*4882a593Smuzhiyun } else {
2706*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2707*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2708*4882a593Smuzhiyun }
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun skge_led(skge, LED_MODE_OFF);
2711*4882a593Smuzhiyun
2712*4882a593Smuzhiyun netif_tx_lock_bh(dev);
2713*4882a593Smuzhiyun skge_tx_clean(dev);
2714*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
2715*4882a593Smuzhiyun
2716*4882a593Smuzhiyun skge_rx_clean(skge);
2717*4882a593Smuzhiyun
2718*4882a593Smuzhiyun kfree(skge->rx_ring.start);
2719*4882a593Smuzhiyun kfree(skge->tx_ring.start);
2720*4882a593Smuzhiyun dma_free_coherent(&hw->pdev->dev, skge->mem_size, skge->mem,
2721*4882a593Smuzhiyun skge->dma);
2722*4882a593Smuzhiyun skge->mem = NULL;
2723*4882a593Smuzhiyun return 0;
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun
skge_avail(const struct skge_ring * ring)2726*4882a593Smuzhiyun static inline int skge_avail(const struct skge_ring *ring)
2727*4882a593Smuzhiyun {
2728*4882a593Smuzhiyun smp_mb();
2729*4882a593Smuzhiyun return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2730*4882a593Smuzhiyun + (ring->to_clean - ring->to_use) - 1;
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun
skge_xmit_frame(struct sk_buff * skb,struct net_device * dev)2733*4882a593Smuzhiyun static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2734*4882a593Smuzhiyun struct net_device *dev)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2737*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2738*4882a593Smuzhiyun struct skge_element *e;
2739*4882a593Smuzhiyun struct skge_tx_desc *td;
2740*4882a593Smuzhiyun int i;
2741*4882a593Smuzhiyun u32 control, len;
2742*4882a593Smuzhiyun dma_addr_t map;
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun if (skb_padto(skb, ETH_ZLEN))
2745*4882a593Smuzhiyun return NETDEV_TX_OK;
2746*4882a593Smuzhiyun
2747*4882a593Smuzhiyun if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
2748*4882a593Smuzhiyun return NETDEV_TX_BUSY;
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun e = skge->tx_ring.to_use;
2751*4882a593Smuzhiyun td = e->desc;
2752*4882a593Smuzhiyun BUG_ON(td->control & BMU_OWN);
2753*4882a593Smuzhiyun e->skb = skb;
2754*4882a593Smuzhiyun len = skb_headlen(skb);
2755*4882a593Smuzhiyun map = dma_map_single(&hw->pdev->dev, skb->data, len, DMA_TO_DEVICE);
2756*4882a593Smuzhiyun if (dma_mapping_error(&hw->pdev->dev, map))
2757*4882a593Smuzhiyun goto mapping_error;
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun dma_unmap_addr_set(e, mapaddr, map);
2760*4882a593Smuzhiyun dma_unmap_len_set(e, maplen, len);
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun td->dma_lo = lower_32_bits(map);
2763*4882a593Smuzhiyun td->dma_hi = upper_32_bits(map);
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL) {
2766*4882a593Smuzhiyun const int offset = skb_checksum_start_offset(skb);
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun /* This seems backwards, but it is what the sk98lin
2769*4882a593Smuzhiyun * does. Looks like hardware is wrong?
2770*4882a593Smuzhiyun */
2771*4882a593Smuzhiyun if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
2772*4882a593Smuzhiyun hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
2773*4882a593Smuzhiyun control = BMU_TCP_CHECK;
2774*4882a593Smuzhiyun else
2775*4882a593Smuzhiyun control = BMU_UDP_CHECK;
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun td->csum_offs = 0;
2778*4882a593Smuzhiyun td->csum_start = offset;
2779*4882a593Smuzhiyun td->csum_write = offset + skb->csum_offset;
2780*4882a593Smuzhiyun } else
2781*4882a593Smuzhiyun control = BMU_CHECK;
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2784*4882a593Smuzhiyun control |= BMU_EOF | BMU_IRQ_EOF;
2785*4882a593Smuzhiyun else {
2786*4882a593Smuzhiyun struct skge_tx_desc *tf = td;
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun control |= BMU_STFWD;
2789*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2790*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun map = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
2793*4882a593Smuzhiyun skb_frag_size(frag), DMA_TO_DEVICE);
2794*4882a593Smuzhiyun if (dma_mapping_error(&hw->pdev->dev, map))
2795*4882a593Smuzhiyun goto mapping_unwind;
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun e = e->next;
2798*4882a593Smuzhiyun e->skb = skb;
2799*4882a593Smuzhiyun tf = e->desc;
2800*4882a593Smuzhiyun BUG_ON(tf->control & BMU_OWN);
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun tf->dma_lo = lower_32_bits(map);
2803*4882a593Smuzhiyun tf->dma_hi = upper_32_bits(map);
2804*4882a593Smuzhiyun dma_unmap_addr_set(e, mapaddr, map);
2805*4882a593Smuzhiyun dma_unmap_len_set(e, maplen, skb_frag_size(frag));
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun tf->control = BMU_OWN | BMU_SW | control | skb_frag_size(frag);
2808*4882a593Smuzhiyun }
2809*4882a593Smuzhiyun tf->control |= BMU_EOF | BMU_IRQ_EOF;
2810*4882a593Smuzhiyun }
2811*4882a593Smuzhiyun /* Make sure all the descriptors written */
2812*4882a593Smuzhiyun wmb();
2813*4882a593Smuzhiyun td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2814*4882a593Smuzhiyun wmb();
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun netdev_sent_queue(dev, skb->len);
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
2821*4882a593Smuzhiyun "tx queued, slot %td, len %d\n",
2822*4882a593Smuzhiyun e - skge->tx_ring.start, skb->len);
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun skge->tx_ring.to_use = e->next;
2825*4882a593Smuzhiyun smp_wmb();
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
2828*4882a593Smuzhiyun netdev_dbg(dev, "transmit queue full\n");
2829*4882a593Smuzhiyun netif_stop_queue(dev);
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun return NETDEV_TX_OK;
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun mapping_unwind:
2835*4882a593Smuzhiyun e = skge->tx_ring.to_use;
2836*4882a593Smuzhiyun dma_unmap_single(&hw->pdev->dev, dma_unmap_addr(e, mapaddr),
2837*4882a593Smuzhiyun dma_unmap_len(e, maplen), DMA_TO_DEVICE);
2838*4882a593Smuzhiyun while (i-- > 0) {
2839*4882a593Smuzhiyun e = e->next;
2840*4882a593Smuzhiyun dma_unmap_page(&hw->pdev->dev, dma_unmap_addr(e, mapaddr),
2841*4882a593Smuzhiyun dma_unmap_len(e, maplen), DMA_TO_DEVICE);
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun
2844*4882a593Smuzhiyun mapping_error:
2845*4882a593Smuzhiyun if (net_ratelimit())
2846*4882a593Smuzhiyun dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
2847*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2848*4882a593Smuzhiyun return NETDEV_TX_OK;
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun /* Free resources associated with this reing element */
skge_tx_unmap(struct pci_dev * pdev,struct skge_element * e,u32 control)2853*4882a593Smuzhiyun static inline void skge_tx_unmap(struct pci_dev *pdev, struct skge_element *e,
2854*4882a593Smuzhiyun u32 control)
2855*4882a593Smuzhiyun {
2856*4882a593Smuzhiyun /* skb header vs. fragment */
2857*4882a593Smuzhiyun if (control & BMU_STF)
2858*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, dma_unmap_addr(e, mapaddr),
2859*4882a593Smuzhiyun dma_unmap_len(e, maplen), DMA_TO_DEVICE);
2860*4882a593Smuzhiyun else
2861*4882a593Smuzhiyun dma_unmap_page(&pdev->dev, dma_unmap_addr(e, mapaddr),
2862*4882a593Smuzhiyun dma_unmap_len(e, maplen), DMA_TO_DEVICE);
2863*4882a593Smuzhiyun }
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun /* Free all buffers in transmit ring */
skge_tx_clean(struct net_device * dev)2866*4882a593Smuzhiyun static void skge_tx_clean(struct net_device *dev)
2867*4882a593Smuzhiyun {
2868*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2869*4882a593Smuzhiyun struct skge_element *e;
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2872*4882a593Smuzhiyun struct skge_tx_desc *td = e->desc;
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun skge_tx_unmap(skge->hw->pdev, e, td->control);
2875*4882a593Smuzhiyun
2876*4882a593Smuzhiyun if (td->control & BMU_EOF)
2877*4882a593Smuzhiyun dev_kfree_skb(e->skb);
2878*4882a593Smuzhiyun td->control = 0;
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun netdev_reset_queue(dev);
2882*4882a593Smuzhiyun skge->tx_ring.to_clean = e;
2883*4882a593Smuzhiyun }
2884*4882a593Smuzhiyun
skge_tx_timeout(struct net_device * dev,unsigned int txqueue)2885*4882a593Smuzhiyun static void skge_tx_timeout(struct net_device *dev, unsigned int txqueue)
2886*4882a593Smuzhiyun {
2887*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2892*4882a593Smuzhiyun skge_tx_clean(dev);
2893*4882a593Smuzhiyun netif_wake_queue(dev);
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun
skge_change_mtu(struct net_device * dev,int new_mtu)2896*4882a593Smuzhiyun static int skge_change_mtu(struct net_device *dev, int new_mtu)
2897*4882a593Smuzhiyun {
2898*4882a593Smuzhiyun int err;
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun if (!netif_running(dev)) {
2901*4882a593Smuzhiyun dev->mtu = new_mtu;
2902*4882a593Smuzhiyun return 0;
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun skge_down(dev);
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun dev->mtu = new_mtu;
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun err = skge_up(dev);
2910*4882a593Smuzhiyun if (err)
2911*4882a593Smuzhiyun dev_close(dev);
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun return err;
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun
2916*4882a593Smuzhiyun static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2917*4882a593Smuzhiyun
genesis_add_filter(u8 filter[8],const u8 * addr)2918*4882a593Smuzhiyun static void genesis_add_filter(u8 filter[8], const u8 *addr)
2919*4882a593Smuzhiyun {
2920*4882a593Smuzhiyun u32 crc, bit;
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun crc = ether_crc_le(ETH_ALEN, addr);
2923*4882a593Smuzhiyun bit = ~crc & 0x3f;
2924*4882a593Smuzhiyun filter[bit/8] |= 1 << (bit%8);
2925*4882a593Smuzhiyun }
2926*4882a593Smuzhiyun
genesis_set_multicast(struct net_device * dev)2927*4882a593Smuzhiyun static void genesis_set_multicast(struct net_device *dev)
2928*4882a593Smuzhiyun {
2929*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2930*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2931*4882a593Smuzhiyun int port = skge->port;
2932*4882a593Smuzhiyun struct netdev_hw_addr *ha;
2933*4882a593Smuzhiyun u32 mode;
2934*4882a593Smuzhiyun u8 filter[8];
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun mode = xm_read32(hw, port, XM_MODE);
2937*4882a593Smuzhiyun mode |= XM_MD_ENA_HASH;
2938*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC)
2939*4882a593Smuzhiyun mode |= XM_MD_ENA_PROM;
2940*4882a593Smuzhiyun else
2941*4882a593Smuzhiyun mode &= ~XM_MD_ENA_PROM;
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun if (dev->flags & IFF_ALLMULTI)
2944*4882a593Smuzhiyun memset(filter, 0xff, sizeof(filter));
2945*4882a593Smuzhiyun else {
2946*4882a593Smuzhiyun memset(filter, 0, sizeof(filter));
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun if (skge->flow_status == FLOW_STAT_REM_SEND ||
2949*4882a593Smuzhiyun skge->flow_status == FLOW_STAT_SYMMETRIC)
2950*4882a593Smuzhiyun genesis_add_filter(filter, pause_mc_addr);
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev)
2953*4882a593Smuzhiyun genesis_add_filter(filter, ha->addr);
2954*4882a593Smuzhiyun }
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun xm_write32(hw, port, XM_MODE, mode);
2957*4882a593Smuzhiyun xm_outhash(hw, port, XM_HSM, filter);
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun
yukon_add_filter(u8 filter[8],const u8 * addr)2960*4882a593Smuzhiyun static void yukon_add_filter(u8 filter[8], const u8 *addr)
2961*4882a593Smuzhiyun {
2962*4882a593Smuzhiyun u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2963*4882a593Smuzhiyun filter[bit/8] |= 1 << (bit%8);
2964*4882a593Smuzhiyun }
2965*4882a593Smuzhiyun
yukon_set_multicast(struct net_device * dev)2966*4882a593Smuzhiyun static void yukon_set_multicast(struct net_device *dev)
2967*4882a593Smuzhiyun {
2968*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
2969*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
2970*4882a593Smuzhiyun int port = skge->port;
2971*4882a593Smuzhiyun struct netdev_hw_addr *ha;
2972*4882a593Smuzhiyun int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
2973*4882a593Smuzhiyun skge->flow_status == FLOW_STAT_SYMMETRIC);
2974*4882a593Smuzhiyun u16 reg;
2975*4882a593Smuzhiyun u8 filter[8];
2976*4882a593Smuzhiyun
2977*4882a593Smuzhiyun memset(filter, 0, sizeof(filter));
2978*4882a593Smuzhiyun
2979*4882a593Smuzhiyun reg = gma_read16(hw, port, GM_RX_CTRL);
2980*4882a593Smuzhiyun reg |= GM_RXCR_UCF_ENA;
2981*4882a593Smuzhiyun
2982*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) /* promiscuous */
2983*4882a593Smuzhiyun reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2984*4882a593Smuzhiyun else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2985*4882a593Smuzhiyun memset(filter, 0xff, sizeof(filter));
2986*4882a593Smuzhiyun else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
2987*4882a593Smuzhiyun reg &= ~GM_RXCR_MCF_ENA;
2988*4882a593Smuzhiyun else {
2989*4882a593Smuzhiyun reg |= GM_RXCR_MCF_ENA;
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun if (rx_pause)
2992*4882a593Smuzhiyun yukon_add_filter(filter, pause_mc_addr);
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev)
2995*4882a593Smuzhiyun yukon_add_filter(filter, ha->addr);
2996*4882a593Smuzhiyun }
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H1,
3000*4882a593Smuzhiyun (u16)filter[0] | ((u16)filter[1] << 8));
3001*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H2,
3002*4882a593Smuzhiyun (u16)filter[2] | ((u16)filter[3] << 8));
3003*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H3,
3004*4882a593Smuzhiyun (u16)filter[4] | ((u16)filter[5] << 8));
3005*4882a593Smuzhiyun gma_write16(hw, port, GM_MC_ADDR_H4,
3006*4882a593Smuzhiyun (u16)filter[6] | ((u16)filter[7] << 8));
3007*4882a593Smuzhiyun
3008*4882a593Smuzhiyun gma_write16(hw, port, GM_RX_CTRL, reg);
3009*4882a593Smuzhiyun }
3010*4882a593Smuzhiyun
phy_length(const struct skge_hw * hw,u32 status)3011*4882a593Smuzhiyun static inline u16 phy_length(const struct skge_hw *hw, u32 status)
3012*4882a593Smuzhiyun {
3013*4882a593Smuzhiyun if (is_genesis(hw))
3014*4882a593Smuzhiyun return status >> XMR_FS_LEN_SHIFT;
3015*4882a593Smuzhiyun else
3016*4882a593Smuzhiyun return status >> GMR_FS_LEN_SHIFT;
3017*4882a593Smuzhiyun }
3018*4882a593Smuzhiyun
bad_phy_status(const struct skge_hw * hw,u32 status)3019*4882a593Smuzhiyun static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
3020*4882a593Smuzhiyun {
3021*4882a593Smuzhiyun if (is_genesis(hw))
3022*4882a593Smuzhiyun return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
3023*4882a593Smuzhiyun else
3024*4882a593Smuzhiyun return (status & GMR_FS_ANY_ERR) ||
3025*4882a593Smuzhiyun (status & GMR_FS_RX_OK) == 0;
3026*4882a593Smuzhiyun }
3027*4882a593Smuzhiyun
skge_set_multicast(struct net_device * dev)3028*4882a593Smuzhiyun static void skge_set_multicast(struct net_device *dev)
3029*4882a593Smuzhiyun {
3030*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun if (is_genesis(skge->hw))
3033*4882a593Smuzhiyun genesis_set_multicast(dev);
3034*4882a593Smuzhiyun else
3035*4882a593Smuzhiyun yukon_set_multicast(dev);
3036*4882a593Smuzhiyun
3037*4882a593Smuzhiyun }
3038*4882a593Smuzhiyun
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun /* Get receive buffer from descriptor.
3041*4882a593Smuzhiyun * Handles copy of small buffers and reallocation failures
3042*4882a593Smuzhiyun */
skge_rx_get(struct net_device * dev,struct skge_element * e,u32 control,u32 status,u16 csum)3043*4882a593Smuzhiyun static struct sk_buff *skge_rx_get(struct net_device *dev,
3044*4882a593Smuzhiyun struct skge_element *e,
3045*4882a593Smuzhiyun u32 control, u32 status, u16 csum)
3046*4882a593Smuzhiyun {
3047*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
3048*4882a593Smuzhiyun struct sk_buff *skb;
3049*4882a593Smuzhiyun u16 len = control & BMU_BBC;
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
3052*4882a593Smuzhiyun "rx slot %td status 0x%x len %d\n",
3053*4882a593Smuzhiyun e - skge->rx_ring.start, status, len);
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun if (len > skge->rx_buf_size)
3056*4882a593Smuzhiyun goto error;
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
3059*4882a593Smuzhiyun goto error;
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun if (bad_phy_status(skge->hw, status))
3062*4882a593Smuzhiyun goto error;
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun if (phy_length(skge->hw, status) != len)
3065*4882a593Smuzhiyun goto error;
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun if (len < RX_COPY_THRESHOLD) {
3068*4882a593Smuzhiyun skb = netdev_alloc_skb_ip_align(dev, len);
3069*4882a593Smuzhiyun if (!skb)
3070*4882a593Smuzhiyun goto resubmit;
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun dma_sync_single_for_cpu(&skge->hw->pdev->dev,
3073*4882a593Smuzhiyun dma_unmap_addr(e, mapaddr),
3074*4882a593Smuzhiyun dma_unmap_len(e, maplen),
3075*4882a593Smuzhiyun DMA_FROM_DEVICE);
3076*4882a593Smuzhiyun skb_copy_from_linear_data(e->skb, skb->data, len);
3077*4882a593Smuzhiyun dma_sync_single_for_device(&skge->hw->pdev->dev,
3078*4882a593Smuzhiyun dma_unmap_addr(e, mapaddr),
3079*4882a593Smuzhiyun dma_unmap_len(e, maplen),
3080*4882a593Smuzhiyun DMA_FROM_DEVICE);
3081*4882a593Smuzhiyun skge_rx_reuse(e, skge->rx_buf_size);
3082*4882a593Smuzhiyun } else {
3083*4882a593Smuzhiyun struct skge_element ee;
3084*4882a593Smuzhiyun struct sk_buff *nskb;
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
3087*4882a593Smuzhiyun if (!nskb)
3088*4882a593Smuzhiyun goto resubmit;
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun ee = *e;
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun skb = ee.skb;
3093*4882a593Smuzhiyun prefetch(skb->data);
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun if (skge_rx_setup(skge, e, nskb, skge->rx_buf_size) < 0) {
3096*4882a593Smuzhiyun dev_kfree_skb(nskb);
3097*4882a593Smuzhiyun goto resubmit;
3098*4882a593Smuzhiyun }
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun dma_unmap_single(&skge->hw->pdev->dev,
3101*4882a593Smuzhiyun dma_unmap_addr(&ee, mapaddr),
3102*4882a593Smuzhiyun dma_unmap_len(&ee, maplen), DMA_FROM_DEVICE);
3103*4882a593Smuzhiyun }
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun skb_put(skb, len);
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun if (dev->features & NETIF_F_RXCSUM) {
3108*4882a593Smuzhiyun skb->csum = le16_to_cpu(csum);
3109*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_COMPLETE;
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun return skb;
3115*4882a593Smuzhiyun error:
3116*4882a593Smuzhiyun
3117*4882a593Smuzhiyun netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
3118*4882a593Smuzhiyun "rx err, slot %td control 0x%x status 0x%x\n",
3119*4882a593Smuzhiyun e - skge->rx_ring.start, control, status);
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun if (is_genesis(skge->hw)) {
3122*4882a593Smuzhiyun if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
3123*4882a593Smuzhiyun dev->stats.rx_length_errors++;
3124*4882a593Smuzhiyun if (status & XMR_FS_FRA_ERR)
3125*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
3126*4882a593Smuzhiyun if (status & XMR_FS_FCS_ERR)
3127*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
3128*4882a593Smuzhiyun } else {
3129*4882a593Smuzhiyun if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
3130*4882a593Smuzhiyun dev->stats.rx_length_errors++;
3131*4882a593Smuzhiyun if (status & GMR_FS_FRAGMENT)
3132*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
3133*4882a593Smuzhiyun if (status & GMR_FS_CRC_ERR)
3134*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
3135*4882a593Smuzhiyun }
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun resubmit:
3138*4882a593Smuzhiyun skge_rx_reuse(e, skge->rx_buf_size);
3139*4882a593Smuzhiyun return NULL;
3140*4882a593Smuzhiyun }
3141*4882a593Smuzhiyun
3142*4882a593Smuzhiyun /* Free all buffers in Tx ring which are no longer owned by device */
skge_tx_done(struct net_device * dev)3143*4882a593Smuzhiyun static void skge_tx_done(struct net_device *dev)
3144*4882a593Smuzhiyun {
3145*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
3146*4882a593Smuzhiyun struct skge_ring *ring = &skge->tx_ring;
3147*4882a593Smuzhiyun struct skge_element *e;
3148*4882a593Smuzhiyun unsigned int bytes_compl = 0, pkts_compl = 0;
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun for (e = ring->to_clean; e != ring->to_use; e = e->next) {
3153*4882a593Smuzhiyun u32 control = ((const struct skge_tx_desc *) e->desc)->control;
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun if (control & BMU_OWN)
3156*4882a593Smuzhiyun break;
3157*4882a593Smuzhiyun
3158*4882a593Smuzhiyun skge_tx_unmap(skge->hw->pdev, e, control);
3159*4882a593Smuzhiyun
3160*4882a593Smuzhiyun if (control & BMU_EOF) {
3161*4882a593Smuzhiyun netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
3162*4882a593Smuzhiyun "tx done slot %td\n",
3163*4882a593Smuzhiyun e - skge->tx_ring.start);
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun pkts_compl++;
3166*4882a593Smuzhiyun bytes_compl += e->skb->len;
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun dev_consume_skb_any(e->skb);
3169*4882a593Smuzhiyun }
3170*4882a593Smuzhiyun }
3171*4882a593Smuzhiyun netdev_completed_queue(dev, pkts_compl, bytes_compl);
3172*4882a593Smuzhiyun skge->tx_ring.to_clean = e;
3173*4882a593Smuzhiyun
3174*4882a593Smuzhiyun /* Can run lockless until we need to synchronize to restart queue. */
3175*4882a593Smuzhiyun smp_mb();
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun if (unlikely(netif_queue_stopped(dev) &&
3178*4882a593Smuzhiyun skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3179*4882a593Smuzhiyun netif_tx_lock(dev);
3180*4882a593Smuzhiyun if (unlikely(netif_queue_stopped(dev) &&
3181*4882a593Smuzhiyun skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3182*4882a593Smuzhiyun netif_wake_queue(dev);
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun }
3185*4882a593Smuzhiyun netif_tx_unlock(dev);
3186*4882a593Smuzhiyun }
3187*4882a593Smuzhiyun }
3188*4882a593Smuzhiyun
skge_poll(struct napi_struct * napi,int budget)3189*4882a593Smuzhiyun static int skge_poll(struct napi_struct *napi, int budget)
3190*4882a593Smuzhiyun {
3191*4882a593Smuzhiyun struct skge_port *skge = container_of(napi, struct skge_port, napi);
3192*4882a593Smuzhiyun struct net_device *dev = skge->netdev;
3193*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
3194*4882a593Smuzhiyun struct skge_ring *ring = &skge->rx_ring;
3195*4882a593Smuzhiyun struct skge_element *e;
3196*4882a593Smuzhiyun int work_done = 0;
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun skge_tx_done(dev);
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun for (e = ring->to_clean; prefetch(e->next), work_done < budget; e = e->next) {
3203*4882a593Smuzhiyun struct skge_rx_desc *rd = e->desc;
3204*4882a593Smuzhiyun struct sk_buff *skb;
3205*4882a593Smuzhiyun u32 control;
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun rmb();
3208*4882a593Smuzhiyun control = rd->control;
3209*4882a593Smuzhiyun if (control & BMU_OWN)
3210*4882a593Smuzhiyun break;
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
3213*4882a593Smuzhiyun if (likely(skb)) {
3214*4882a593Smuzhiyun napi_gro_receive(napi, skb);
3215*4882a593Smuzhiyun ++work_done;
3216*4882a593Smuzhiyun }
3217*4882a593Smuzhiyun }
3218*4882a593Smuzhiyun ring->to_clean = e;
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun /* restart receiver */
3221*4882a593Smuzhiyun wmb();
3222*4882a593Smuzhiyun skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun if (work_done < budget && napi_complete_done(napi, work_done)) {
3225*4882a593Smuzhiyun unsigned long flags;
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun spin_lock_irqsave(&hw->hw_lock, flags);
3228*4882a593Smuzhiyun hw->intr_mask |= napimask[skge->port];
3229*4882a593Smuzhiyun skge_write32(hw, B0_IMSK, hw->intr_mask);
3230*4882a593Smuzhiyun skge_read32(hw, B0_IMSK);
3231*4882a593Smuzhiyun spin_unlock_irqrestore(&hw->hw_lock, flags);
3232*4882a593Smuzhiyun }
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun return work_done;
3235*4882a593Smuzhiyun }
3236*4882a593Smuzhiyun
3237*4882a593Smuzhiyun /* Parity errors seem to happen when Genesis is connected to a switch
3238*4882a593Smuzhiyun * with no other ports present. Heartbeat error??
3239*4882a593Smuzhiyun */
skge_mac_parity(struct skge_hw * hw,int port)3240*4882a593Smuzhiyun static void skge_mac_parity(struct skge_hw *hw, int port)
3241*4882a593Smuzhiyun {
3242*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
3243*4882a593Smuzhiyun
3244*4882a593Smuzhiyun ++dev->stats.tx_heartbeat_errors;
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun if (is_genesis(hw))
3247*4882a593Smuzhiyun skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
3248*4882a593Smuzhiyun MFF_CLR_PERR);
3249*4882a593Smuzhiyun else
3250*4882a593Smuzhiyun /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
3251*4882a593Smuzhiyun skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
3252*4882a593Smuzhiyun (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
3253*4882a593Smuzhiyun ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3254*4882a593Smuzhiyun }
3255*4882a593Smuzhiyun
skge_mac_intr(struct skge_hw * hw,int port)3256*4882a593Smuzhiyun static void skge_mac_intr(struct skge_hw *hw, int port)
3257*4882a593Smuzhiyun {
3258*4882a593Smuzhiyun if (is_genesis(hw))
3259*4882a593Smuzhiyun genesis_mac_intr(hw, port);
3260*4882a593Smuzhiyun else
3261*4882a593Smuzhiyun yukon_mac_intr(hw, port);
3262*4882a593Smuzhiyun }
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun /* Handle device specific framing and timeout interrupts */
skge_error_irq(struct skge_hw * hw)3265*4882a593Smuzhiyun static void skge_error_irq(struct skge_hw *hw)
3266*4882a593Smuzhiyun {
3267*4882a593Smuzhiyun struct pci_dev *pdev = hw->pdev;
3268*4882a593Smuzhiyun u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3269*4882a593Smuzhiyun
3270*4882a593Smuzhiyun if (is_genesis(hw)) {
3271*4882a593Smuzhiyun /* clear xmac errors */
3272*4882a593Smuzhiyun if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
3273*4882a593Smuzhiyun skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
3274*4882a593Smuzhiyun if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
3275*4882a593Smuzhiyun skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
3276*4882a593Smuzhiyun } else {
3277*4882a593Smuzhiyun /* Timestamp (unused) overflow */
3278*4882a593Smuzhiyun if (hwstatus & IS_IRQ_TIST_OV)
3279*4882a593Smuzhiyun skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3280*4882a593Smuzhiyun }
3281*4882a593Smuzhiyun
3282*4882a593Smuzhiyun if (hwstatus & IS_RAM_RD_PAR) {
3283*4882a593Smuzhiyun dev_err(&pdev->dev, "Ram read data parity error\n");
3284*4882a593Smuzhiyun skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3285*4882a593Smuzhiyun }
3286*4882a593Smuzhiyun
3287*4882a593Smuzhiyun if (hwstatus & IS_RAM_WR_PAR) {
3288*4882a593Smuzhiyun dev_err(&pdev->dev, "Ram write data parity error\n");
3289*4882a593Smuzhiyun skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3290*4882a593Smuzhiyun }
3291*4882a593Smuzhiyun
3292*4882a593Smuzhiyun if (hwstatus & IS_M1_PAR_ERR)
3293*4882a593Smuzhiyun skge_mac_parity(hw, 0);
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun if (hwstatus & IS_M2_PAR_ERR)
3296*4882a593Smuzhiyun skge_mac_parity(hw, 1);
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun if (hwstatus & IS_R1_PAR_ERR) {
3299*4882a593Smuzhiyun dev_err(&pdev->dev, "%s: receive queue parity error\n",
3300*4882a593Smuzhiyun hw->dev[0]->name);
3301*4882a593Smuzhiyun skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
3302*4882a593Smuzhiyun }
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun if (hwstatus & IS_R2_PAR_ERR) {
3305*4882a593Smuzhiyun dev_err(&pdev->dev, "%s: receive queue parity error\n",
3306*4882a593Smuzhiyun hw->dev[1]->name);
3307*4882a593Smuzhiyun skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
3308*4882a593Smuzhiyun }
3309*4882a593Smuzhiyun
3310*4882a593Smuzhiyun if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
3311*4882a593Smuzhiyun u16 pci_status, pci_cmd;
3312*4882a593Smuzhiyun
3313*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3314*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_STATUS, &pci_status);
3315*4882a593Smuzhiyun
3316*4882a593Smuzhiyun dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3317*4882a593Smuzhiyun pci_cmd, pci_status);
3318*4882a593Smuzhiyun
3319*4882a593Smuzhiyun /* Write the error bits back to clear them. */
3320*4882a593Smuzhiyun pci_status &= PCI_STATUS_ERROR_BITS;
3321*4882a593Smuzhiyun skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3322*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_COMMAND,
3323*4882a593Smuzhiyun pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
3324*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_STATUS, pci_status);
3325*4882a593Smuzhiyun skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun /* if error still set then just ignore it */
3328*4882a593Smuzhiyun hwstatus = skge_read32(hw, B0_HWE_ISRC);
3329*4882a593Smuzhiyun if (hwstatus & IS_IRQ_STAT) {
3330*4882a593Smuzhiyun dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
3331*4882a593Smuzhiyun hw->intr_mask &= ~IS_HW_ERR;
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun }
3334*4882a593Smuzhiyun }
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun /*
3337*4882a593Smuzhiyun * Interrupt from PHY are handled in tasklet (softirq)
3338*4882a593Smuzhiyun * because accessing phy registers requires spin wait which might
3339*4882a593Smuzhiyun * cause excess interrupt latency.
3340*4882a593Smuzhiyun */
skge_extirq(struct tasklet_struct * t)3341*4882a593Smuzhiyun static void skge_extirq(struct tasklet_struct *t)
3342*4882a593Smuzhiyun {
3343*4882a593Smuzhiyun struct skge_hw *hw = from_tasklet(hw, t, phy_task);
3344*4882a593Smuzhiyun int port;
3345*4882a593Smuzhiyun
3346*4882a593Smuzhiyun for (port = 0; port < hw->ports; port++) {
3347*4882a593Smuzhiyun struct net_device *dev = hw->dev[port];
3348*4882a593Smuzhiyun
3349*4882a593Smuzhiyun if (netif_running(dev)) {
3350*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun spin_lock(&hw->phy_lock);
3353*4882a593Smuzhiyun if (!is_genesis(hw))
3354*4882a593Smuzhiyun yukon_phy_intr(skge);
3355*4882a593Smuzhiyun else if (hw->phy_type == SK_PHY_BCOM)
3356*4882a593Smuzhiyun bcom_phy_intr(skge);
3357*4882a593Smuzhiyun spin_unlock(&hw->phy_lock);
3358*4882a593Smuzhiyun }
3359*4882a593Smuzhiyun }
3360*4882a593Smuzhiyun
3361*4882a593Smuzhiyun spin_lock_irq(&hw->hw_lock);
3362*4882a593Smuzhiyun hw->intr_mask |= IS_EXT_REG;
3363*4882a593Smuzhiyun skge_write32(hw, B0_IMSK, hw->intr_mask);
3364*4882a593Smuzhiyun skge_read32(hw, B0_IMSK);
3365*4882a593Smuzhiyun spin_unlock_irq(&hw->hw_lock);
3366*4882a593Smuzhiyun }
3367*4882a593Smuzhiyun
skge_intr(int irq,void * dev_id)3368*4882a593Smuzhiyun static irqreturn_t skge_intr(int irq, void *dev_id)
3369*4882a593Smuzhiyun {
3370*4882a593Smuzhiyun struct skge_hw *hw = dev_id;
3371*4882a593Smuzhiyun u32 status;
3372*4882a593Smuzhiyun int handled = 0;
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun spin_lock(&hw->hw_lock);
3375*4882a593Smuzhiyun /* Reading this register masks IRQ */
3376*4882a593Smuzhiyun status = skge_read32(hw, B0_SP_ISRC);
3377*4882a593Smuzhiyun if (status == 0 || status == ~0)
3378*4882a593Smuzhiyun goto out;
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun handled = 1;
3381*4882a593Smuzhiyun status &= hw->intr_mask;
3382*4882a593Smuzhiyun if (status & IS_EXT_REG) {
3383*4882a593Smuzhiyun hw->intr_mask &= ~IS_EXT_REG;
3384*4882a593Smuzhiyun tasklet_schedule(&hw->phy_task);
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun if (status & (IS_XA1_F|IS_R1_F)) {
3388*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(hw->dev[0]);
3389*4882a593Smuzhiyun hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
3390*4882a593Smuzhiyun napi_schedule(&skge->napi);
3391*4882a593Smuzhiyun }
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun if (status & IS_PA_TO_TX1)
3394*4882a593Smuzhiyun skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3395*4882a593Smuzhiyun
3396*4882a593Smuzhiyun if (status & IS_PA_TO_RX1) {
3397*4882a593Smuzhiyun ++hw->dev[0]->stats.rx_over_errors;
3398*4882a593Smuzhiyun skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3399*4882a593Smuzhiyun }
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun
3402*4882a593Smuzhiyun if (status & IS_MAC1)
3403*4882a593Smuzhiyun skge_mac_intr(hw, 0);
3404*4882a593Smuzhiyun
3405*4882a593Smuzhiyun if (hw->dev[1]) {
3406*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(hw->dev[1]);
3407*4882a593Smuzhiyun
3408*4882a593Smuzhiyun if (status & (IS_XA2_F|IS_R2_F)) {
3409*4882a593Smuzhiyun hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
3410*4882a593Smuzhiyun napi_schedule(&skge->napi);
3411*4882a593Smuzhiyun }
3412*4882a593Smuzhiyun
3413*4882a593Smuzhiyun if (status & IS_PA_TO_RX2) {
3414*4882a593Smuzhiyun ++hw->dev[1]->stats.rx_over_errors;
3415*4882a593Smuzhiyun skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3416*4882a593Smuzhiyun }
3417*4882a593Smuzhiyun
3418*4882a593Smuzhiyun if (status & IS_PA_TO_TX2)
3419*4882a593Smuzhiyun skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3420*4882a593Smuzhiyun
3421*4882a593Smuzhiyun if (status & IS_MAC2)
3422*4882a593Smuzhiyun skge_mac_intr(hw, 1);
3423*4882a593Smuzhiyun }
3424*4882a593Smuzhiyun
3425*4882a593Smuzhiyun if (status & IS_HW_ERR)
3426*4882a593Smuzhiyun skge_error_irq(hw);
3427*4882a593Smuzhiyun out:
3428*4882a593Smuzhiyun skge_write32(hw, B0_IMSK, hw->intr_mask);
3429*4882a593Smuzhiyun skge_read32(hw, B0_IMSK);
3430*4882a593Smuzhiyun spin_unlock(&hw->hw_lock);
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun return IRQ_RETVAL(handled);
3433*4882a593Smuzhiyun }
3434*4882a593Smuzhiyun
3435*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
skge_netpoll(struct net_device * dev)3436*4882a593Smuzhiyun static void skge_netpoll(struct net_device *dev)
3437*4882a593Smuzhiyun {
3438*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun disable_irq(dev->irq);
3441*4882a593Smuzhiyun skge_intr(dev->irq, skge->hw);
3442*4882a593Smuzhiyun enable_irq(dev->irq);
3443*4882a593Smuzhiyun }
3444*4882a593Smuzhiyun #endif
3445*4882a593Smuzhiyun
skge_set_mac_address(struct net_device * dev,void * p)3446*4882a593Smuzhiyun static int skge_set_mac_address(struct net_device *dev, void *p)
3447*4882a593Smuzhiyun {
3448*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
3449*4882a593Smuzhiyun struct skge_hw *hw = skge->hw;
3450*4882a593Smuzhiyun unsigned port = skge->port;
3451*4882a593Smuzhiyun const struct sockaddr *addr = p;
3452*4882a593Smuzhiyun u16 ctrl;
3453*4882a593Smuzhiyun
3454*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
3455*4882a593Smuzhiyun return -EADDRNOTAVAIL;
3456*4882a593Smuzhiyun
3457*4882a593Smuzhiyun memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3458*4882a593Smuzhiyun
3459*4882a593Smuzhiyun if (!netif_running(dev)) {
3460*4882a593Smuzhiyun memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3461*4882a593Smuzhiyun memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3462*4882a593Smuzhiyun } else {
3463*4882a593Smuzhiyun /* disable Rx */
3464*4882a593Smuzhiyun spin_lock_bh(&hw->phy_lock);
3465*4882a593Smuzhiyun ctrl = gma_read16(hw, port, GM_GP_CTRL);
3466*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3469*4882a593Smuzhiyun memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3470*4882a593Smuzhiyun
3471*4882a593Smuzhiyun if (is_genesis(hw))
3472*4882a593Smuzhiyun xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3473*4882a593Smuzhiyun else {
3474*4882a593Smuzhiyun gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3475*4882a593Smuzhiyun gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3476*4882a593Smuzhiyun }
3477*4882a593Smuzhiyun
3478*4882a593Smuzhiyun gma_write16(hw, port, GM_GP_CTRL, ctrl);
3479*4882a593Smuzhiyun spin_unlock_bh(&hw->phy_lock);
3480*4882a593Smuzhiyun }
3481*4882a593Smuzhiyun
3482*4882a593Smuzhiyun return 0;
3483*4882a593Smuzhiyun }
3484*4882a593Smuzhiyun
3485*4882a593Smuzhiyun static const struct {
3486*4882a593Smuzhiyun u8 id;
3487*4882a593Smuzhiyun const char *name;
3488*4882a593Smuzhiyun } skge_chips[] = {
3489*4882a593Smuzhiyun { CHIP_ID_GENESIS, "Genesis" },
3490*4882a593Smuzhiyun { CHIP_ID_YUKON, "Yukon" },
3491*4882a593Smuzhiyun { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3492*4882a593Smuzhiyun { CHIP_ID_YUKON_LP, "Yukon-LP"},
3493*4882a593Smuzhiyun };
3494*4882a593Smuzhiyun
skge_board_name(const struct skge_hw * hw)3495*4882a593Smuzhiyun static const char *skge_board_name(const struct skge_hw *hw)
3496*4882a593Smuzhiyun {
3497*4882a593Smuzhiyun int i;
3498*4882a593Smuzhiyun static char buf[16];
3499*4882a593Smuzhiyun
3500*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3501*4882a593Smuzhiyun if (skge_chips[i].id == hw->chip_id)
3502*4882a593Smuzhiyun return skge_chips[i].name;
3503*4882a593Smuzhiyun
3504*4882a593Smuzhiyun snprintf(buf, sizeof(buf), "chipid 0x%x", hw->chip_id);
3505*4882a593Smuzhiyun return buf;
3506*4882a593Smuzhiyun }
3507*4882a593Smuzhiyun
3508*4882a593Smuzhiyun
3509*4882a593Smuzhiyun /*
3510*4882a593Smuzhiyun * Setup the board data structure, but don't bring up
3511*4882a593Smuzhiyun * the port(s)
3512*4882a593Smuzhiyun */
skge_reset(struct skge_hw * hw)3513*4882a593Smuzhiyun static int skge_reset(struct skge_hw *hw)
3514*4882a593Smuzhiyun {
3515*4882a593Smuzhiyun u32 reg;
3516*4882a593Smuzhiyun u16 ctst, pci_status;
3517*4882a593Smuzhiyun u8 t8, mac_cfg, pmd_type;
3518*4882a593Smuzhiyun int i;
3519*4882a593Smuzhiyun
3520*4882a593Smuzhiyun ctst = skge_read16(hw, B0_CTST);
3521*4882a593Smuzhiyun
3522*4882a593Smuzhiyun /* do a SW reset */
3523*4882a593Smuzhiyun skge_write8(hw, B0_CTST, CS_RST_SET);
3524*4882a593Smuzhiyun skge_write8(hw, B0_CTST, CS_RST_CLR);
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun /* clear PCI errors, if any */
3527*4882a593Smuzhiyun skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3528*4882a593Smuzhiyun skge_write8(hw, B2_TST_CTRL2, 0);
3529*4882a593Smuzhiyun
3530*4882a593Smuzhiyun pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3531*4882a593Smuzhiyun pci_write_config_word(hw->pdev, PCI_STATUS,
3532*4882a593Smuzhiyun pci_status | PCI_STATUS_ERROR_BITS);
3533*4882a593Smuzhiyun skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3534*4882a593Smuzhiyun skge_write8(hw, B0_CTST, CS_MRST_CLR);
3535*4882a593Smuzhiyun
3536*4882a593Smuzhiyun /* restore CLK_RUN bits (for Yukon-Lite) */
3537*4882a593Smuzhiyun skge_write16(hw, B0_CTST,
3538*4882a593Smuzhiyun ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3539*4882a593Smuzhiyun
3540*4882a593Smuzhiyun hw->chip_id = skge_read8(hw, B2_CHIP_ID);
3541*4882a593Smuzhiyun hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
3542*4882a593Smuzhiyun pmd_type = skge_read8(hw, B2_PMD_TYP);
3543*4882a593Smuzhiyun hw->copper = (pmd_type == 'T' || pmd_type == '1');
3544*4882a593Smuzhiyun
3545*4882a593Smuzhiyun switch (hw->chip_id) {
3546*4882a593Smuzhiyun case CHIP_ID_GENESIS:
3547*4882a593Smuzhiyun #ifdef CONFIG_SKGE_GENESIS
3548*4882a593Smuzhiyun switch (hw->phy_type) {
3549*4882a593Smuzhiyun case SK_PHY_XMAC:
3550*4882a593Smuzhiyun hw->phy_addr = PHY_ADDR_XMAC;
3551*4882a593Smuzhiyun break;
3552*4882a593Smuzhiyun case SK_PHY_BCOM:
3553*4882a593Smuzhiyun hw->phy_addr = PHY_ADDR_BCOM;
3554*4882a593Smuzhiyun break;
3555*4882a593Smuzhiyun default:
3556*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3557*4882a593Smuzhiyun hw->phy_type);
3558*4882a593Smuzhiyun return -EOPNOTSUPP;
3559*4882a593Smuzhiyun }
3560*4882a593Smuzhiyun break;
3561*4882a593Smuzhiyun #else
3562*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "Genesis chip detected but not configured\n");
3563*4882a593Smuzhiyun return -EOPNOTSUPP;
3564*4882a593Smuzhiyun #endif
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun case CHIP_ID_YUKON:
3567*4882a593Smuzhiyun case CHIP_ID_YUKON_LITE:
3568*4882a593Smuzhiyun case CHIP_ID_YUKON_LP:
3569*4882a593Smuzhiyun if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
3570*4882a593Smuzhiyun hw->copper = 1;
3571*4882a593Smuzhiyun
3572*4882a593Smuzhiyun hw->phy_addr = PHY_ADDR_MARV;
3573*4882a593Smuzhiyun break;
3574*4882a593Smuzhiyun
3575*4882a593Smuzhiyun default:
3576*4882a593Smuzhiyun dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3577*4882a593Smuzhiyun hw->chip_id);
3578*4882a593Smuzhiyun return -EOPNOTSUPP;
3579*4882a593Smuzhiyun }
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun mac_cfg = skge_read8(hw, B2_MAC_CFG);
3582*4882a593Smuzhiyun hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3583*4882a593Smuzhiyun hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun /* read the adapters RAM size */
3586*4882a593Smuzhiyun t8 = skge_read8(hw, B2_E_0);
3587*4882a593Smuzhiyun if (is_genesis(hw)) {
3588*4882a593Smuzhiyun if (t8 == 3) {
3589*4882a593Smuzhiyun /* special case: 4 x 64k x 36, offset = 0x80000 */
3590*4882a593Smuzhiyun hw->ram_size = 0x100000;
3591*4882a593Smuzhiyun hw->ram_offset = 0x80000;
3592*4882a593Smuzhiyun } else
3593*4882a593Smuzhiyun hw->ram_size = t8 * 512;
3594*4882a593Smuzhiyun } else if (t8 == 0)
3595*4882a593Smuzhiyun hw->ram_size = 0x20000;
3596*4882a593Smuzhiyun else
3597*4882a593Smuzhiyun hw->ram_size = t8 * 4096;
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun hw->intr_mask = IS_HW_ERR;
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun /* Use PHY IRQ for all but fiber based Genesis board */
3602*4882a593Smuzhiyun if (!(is_genesis(hw) && hw->phy_type == SK_PHY_XMAC))
3603*4882a593Smuzhiyun hw->intr_mask |= IS_EXT_REG;
3604*4882a593Smuzhiyun
3605*4882a593Smuzhiyun if (is_genesis(hw))
3606*4882a593Smuzhiyun genesis_init(hw);
3607*4882a593Smuzhiyun else {
3608*4882a593Smuzhiyun /* switch power to VCC (WA for VAUX problem) */
3609*4882a593Smuzhiyun skge_write8(hw, B0_POWER_CTRL,
3610*4882a593Smuzhiyun PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
3611*4882a593Smuzhiyun
3612*4882a593Smuzhiyun /* avoid boards with stuck Hardware error bits */
3613*4882a593Smuzhiyun if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3614*4882a593Smuzhiyun (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
3615*4882a593Smuzhiyun dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
3616*4882a593Smuzhiyun hw->intr_mask &= ~IS_HW_ERR;
3617*4882a593Smuzhiyun }
3618*4882a593Smuzhiyun
3619*4882a593Smuzhiyun /* Clear PHY COMA */
3620*4882a593Smuzhiyun skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3621*4882a593Smuzhiyun pci_read_config_dword(hw->pdev, PCI_DEV_REG1, ®);
3622*4882a593Smuzhiyun reg &= ~PCI_PHY_COMA;
3623*4882a593Smuzhiyun pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3624*4882a593Smuzhiyun skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3625*4882a593Smuzhiyun
3626*4882a593Smuzhiyun
3627*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
3628*4882a593Smuzhiyun skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3629*4882a593Smuzhiyun skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3630*4882a593Smuzhiyun }
3631*4882a593Smuzhiyun }
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun /* turn off hardware timer (unused) */
3634*4882a593Smuzhiyun skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3635*4882a593Smuzhiyun skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3636*4882a593Smuzhiyun skge_write8(hw, B0_LED, LED_STAT_ON);
3637*4882a593Smuzhiyun
3638*4882a593Smuzhiyun /* enable the Tx Arbiters */
3639*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++)
3640*4882a593Smuzhiyun skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3641*4882a593Smuzhiyun
3642*4882a593Smuzhiyun /* Initialize ram interface */
3643*4882a593Smuzhiyun skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3644*4882a593Smuzhiyun
3645*4882a593Smuzhiyun skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3646*4882a593Smuzhiyun skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3647*4882a593Smuzhiyun skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3648*4882a593Smuzhiyun skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3649*4882a593Smuzhiyun skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3650*4882a593Smuzhiyun skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3651*4882a593Smuzhiyun skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3652*4882a593Smuzhiyun skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3653*4882a593Smuzhiyun skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3654*4882a593Smuzhiyun skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3655*4882a593Smuzhiyun skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3656*4882a593Smuzhiyun skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3657*4882a593Smuzhiyun
3658*4882a593Smuzhiyun skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3659*4882a593Smuzhiyun
3660*4882a593Smuzhiyun /* Set interrupt moderation for Transmit only
3661*4882a593Smuzhiyun * Receive interrupts avoided by NAPI
3662*4882a593Smuzhiyun */
3663*4882a593Smuzhiyun skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3664*4882a593Smuzhiyun skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3665*4882a593Smuzhiyun skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3666*4882a593Smuzhiyun
3667*4882a593Smuzhiyun /* Leave irq disabled until first port is brought up. */
3668*4882a593Smuzhiyun skge_write32(hw, B0_IMSK, 0);
3669*4882a593Smuzhiyun
3670*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
3671*4882a593Smuzhiyun if (is_genesis(hw))
3672*4882a593Smuzhiyun genesis_reset(hw, i);
3673*4882a593Smuzhiyun else
3674*4882a593Smuzhiyun yukon_reset(hw, i);
3675*4882a593Smuzhiyun }
3676*4882a593Smuzhiyun
3677*4882a593Smuzhiyun return 0;
3678*4882a593Smuzhiyun }
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun
3681*4882a593Smuzhiyun #ifdef CONFIG_SKGE_DEBUG
3682*4882a593Smuzhiyun
3683*4882a593Smuzhiyun static struct dentry *skge_debug;
3684*4882a593Smuzhiyun
skge_debug_show(struct seq_file * seq,void * v)3685*4882a593Smuzhiyun static int skge_debug_show(struct seq_file *seq, void *v)
3686*4882a593Smuzhiyun {
3687*4882a593Smuzhiyun struct net_device *dev = seq->private;
3688*4882a593Smuzhiyun const struct skge_port *skge = netdev_priv(dev);
3689*4882a593Smuzhiyun const struct skge_hw *hw = skge->hw;
3690*4882a593Smuzhiyun const struct skge_element *e;
3691*4882a593Smuzhiyun
3692*4882a593Smuzhiyun if (!netif_running(dev))
3693*4882a593Smuzhiyun return -ENETDOWN;
3694*4882a593Smuzhiyun
3695*4882a593Smuzhiyun seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3696*4882a593Smuzhiyun skge_read32(hw, B0_IMSK));
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3699*4882a593Smuzhiyun for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3700*4882a593Smuzhiyun const struct skge_tx_desc *t = e->desc;
3701*4882a593Smuzhiyun seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3702*4882a593Smuzhiyun t->control, t->dma_hi, t->dma_lo, t->status,
3703*4882a593Smuzhiyun t->csum_offs, t->csum_write, t->csum_start);
3704*4882a593Smuzhiyun }
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun seq_puts(seq, "\nRx Ring:\n");
3707*4882a593Smuzhiyun for (e = skge->rx_ring.to_clean; ; e = e->next) {
3708*4882a593Smuzhiyun const struct skge_rx_desc *r = e->desc;
3709*4882a593Smuzhiyun
3710*4882a593Smuzhiyun if (r->control & BMU_OWN)
3711*4882a593Smuzhiyun break;
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3714*4882a593Smuzhiyun r->control, r->dma_hi, r->dma_lo, r->status,
3715*4882a593Smuzhiyun r->timestamp, r->csum1, r->csum1_start);
3716*4882a593Smuzhiyun }
3717*4882a593Smuzhiyun
3718*4882a593Smuzhiyun return 0;
3719*4882a593Smuzhiyun }
3720*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(skge_debug);
3721*4882a593Smuzhiyun
3722*4882a593Smuzhiyun /*
3723*4882a593Smuzhiyun * Use network device events to create/remove/rename
3724*4882a593Smuzhiyun * debugfs file entries
3725*4882a593Smuzhiyun */
skge_device_event(struct notifier_block * unused,unsigned long event,void * ptr)3726*4882a593Smuzhiyun static int skge_device_event(struct notifier_block *unused,
3727*4882a593Smuzhiyun unsigned long event, void *ptr)
3728*4882a593Smuzhiyun {
3729*4882a593Smuzhiyun struct net_device *dev = netdev_notifier_info_to_dev(ptr);
3730*4882a593Smuzhiyun struct skge_port *skge;
3731*4882a593Smuzhiyun
3732*4882a593Smuzhiyun if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
3733*4882a593Smuzhiyun goto done;
3734*4882a593Smuzhiyun
3735*4882a593Smuzhiyun skge = netdev_priv(dev);
3736*4882a593Smuzhiyun switch (event) {
3737*4882a593Smuzhiyun case NETDEV_CHANGENAME:
3738*4882a593Smuzhiyun if (skge->debugfs)
3739*4882a593Smuzhiyun skge->debugfs = debugfs_rename(skge_debug,
3740*4882a593Smuzhiyun skge->debugfs,
3741*4882a593Smuzhiyun skge_debug, dev->name);
3742*4882a593Smuzhiyun break;
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun case NETDEV_GOING_DOWN:
3745*4882a593Smuzhiyun debugfs_remove(skge->debugfs);
3746*4882a593Smuzhiyun skge->debugfs = NULL;
3747*4882a593Smuzhiyun break;
3748*4882a593Smuzhiyun
3749*4882a593Smuzhiyun case NETDEV_UP:
3750*4882a593Smuzhiyun skge->debugfs = debugfs_create_file(dev->name, 0444, skge_debug,
3751*4882a593Smuzhiyun dev, &skge_debug_fops);
3752*4882a593Smuzhiyun break;
3753*4882a593Smuzhiyun }
3754*4882a593Smuzhiyun
3755*4882a593Smuzhiyun done:
3756*4882a593Smuzhiyun return NOTIFY_DONE;
3757*4882a593Smuzhiyun }
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun static struct notifier_block skge_notifier = {
3760*4882a593Smuzhiyun .notifier_call = skge_device_event,
3761*4882a593Smuzhiyun };
3762*4882a593Smuzhiyun
3763*4882a593Smuzhiyun
skge_debug_init(void)3764*4882a593Smuzhiyun static __init void skge_debug_init(void)
3765*4882a593Smuzhiyun {
3766*4882a593Smuzhiyun skge_debug = debugfs_create_dir("skge", NULL);
3767*4882a593Smuzhiyun
3768*4882a593Smuzhiyun register_netdevice_notifier(&skge_notifier);
3769*4882a593Smuzhiyun }
3770*4882a593Smuzhiyun
skge_debug_cleanup(void)3771*4882a593Smuzhiyun static __exit void skge_debug_cleanup(void)
3772*4882a593Smuzhiyun {
3773*4882a593Smuzhiyun if (skge_debug) {
3774*4882a593Smuzhiyun unregister_netdevice_notifier(&skge_notifier);
3775*4882a593Smuzhiyun debugfs_remove(skge_debug);
3776*4882a593Smuzhiyun skge_debug = NULL;
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun }
3779*4882a593Smuzhiyun
3780*4882a593Smuzhiyun #else
3781*4882a593Smuzhiyun #define skge_debug_init()
3782*4882a593Smuzhiyun #define skge_debug_cleanup()
3783*4882a593Smuzhiyun #endif
3784*4882a593Smuzhiyun
3785*4882a593Smuzhiyun static const struct net_device_ops skge_netdev_ops = {
3786*4882a593Smuzhiyun .ndo_open = skge_up,
3787*4882a593Smuzhiyun .ndo_stop = skge_down,
3788*4882a593Smuzhiyun .ndo_start_xmit = skge_xmit_frame,
3789*4882a593Smuzhiyun .ndo_do_ioctl = skge_ioctl,
3790*4882a593Smuzhiyun .ndo_get_stats = skge_get_stats,
3791*4882a593Smuzhiyun .ndo_tx_timeout = skge_tx_timeout,
3792*4882a593Smuzhiyun .ndo_change_mtu = skge_change_mtu,
3793*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
3794*4882a593Smuzhiyun .ndo_set_rx_mode = skge_set_multicast,
3795*4882a593Smuzhiyun .ndo_set_mac_address = skge_set_mac_address,
3796*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3797*4882a593Smuzhiyun .ndo_poll_controller = skge_netpoll,
3798*4882a593Smuzhiyun #endif
3799*4882a593Smuzhiyun };
3800*4882a593Smuzhiyun
3801*4882a593Smuzhiyun
3802*4882a593Smuzhiyun /* Initialize network device */
skge_devinit(struct skge_hw * hw,int port,int highmem)3803*4882a593Smuzhiyun static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3804*4882a593Smuzhiyun int highmem)
3805*4882a593Smuzhiyun {
3806*4882a593Smuzhiyun struct skge_port *skge;
3807*4882a593Smuzhiyun struct net_device *dev = alloc_etherdev(sizeof(*skge));
3808*4882a593Smuzhiyun
3809*4882a593Smuzhiyun if (!dev)
3810*4882a593Smuzhiyun return NULL;
3811*4882a593Smuzhiyun
3812*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &hw->pdev->dev);
3813*4882a593Smuzhiyun dev->netdev_ops = &skge_netdev_ops;
3814*4882a593Smuzhiyun dev->ethtool_ops = &skge_ethtool_ops;
3815*4882a593Smuzhiyun dev->watchdog_timeo = TX_WATCHDOG;
3816*4882a593Smuzhiyun dev->irq = hw->pdev->irq;
3817*4882a593Smuzhiyun
3818*4882a593Smuzhiyun /* MTU range: 60 - 9000 */
3819*4882a593Smuzhiyun dev->min_mtu = ETH_ZLEN;
3820*4882a593Smuzhiyun dev->max_mtu = ETH_JUMBO_MTU;
3821*4882a593Smuzhiyun
3822*4882a593Smuzhiyun if (highmem)
3823*4882a593Smuzhiyun dev->features |= NETIF_F_HIGHDMA;
3824*4882a593Smuzhiyun
3825*4882a593Smuzhiyun skge = netdev_priv(dev);
3826*4882a593Smuzhiyun netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
3827*4882a593Smuzhiyun skge->netdev = dev;
3828*4882a593Smuzhiyun skge->hw = hw;
3829*4882a593Smuzhiyun skge->msg_enable = netif_msg_init(debug, default_msg);
3830*4882a593Smuzhiyun
3831*4882a593Smuzhiyun skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3832*4882a593Smuzhiyun skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3833*4882a593Smuzhiyun
3834*4882a593Smuzhiyun /* Auto speed and flow control */
3835*4882a593Smuzhiyun skge->autoneg = AUTONEG_ENABLE;
3836*4882a593Smuzhiyun skge->flow_control = FLOW_MODE_SYM_OR_REM;
3837*4882a593Smuzhiyun skge->duplex = -1;
3838*4882a593Smuzhiyun skge->speed = -1;
3839*4882a593Smuzhiyun skge->advertising = skge_supported_modes(hw);
3840*4882a593Smuzhiyun
3841*4882a593Smuzhiyun if (device_can_wakeup(&hw->pdev->dev)) {
3842*4882a593Smuzhiyun skge->wol = wol_supported(hw) & WAKE_MAGIC;
3843*4882a593Smuzhiyun device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3844*4882a593Smuzhiyun }
3845*4882a593Smuzhiyun
3846*4882a593Smuzhiyun hw->dev[port] = dev;
3847*4882a593Smuzhiyun
3848*4882a593Smuzhiyun skge->port = port;
3849*4882a593Smuzhiyun
3850*4882a593Smuzhiyun /* Only used for Genesis XMAC */
3851*4882a593Smuzhiyun if (is_genesis(hw))
3852*4882a593Smuzhiyun timer_setup(&skge->link_timer, xm_link_timer, 0);
3853*4882a593Smuzhiyun else {
3854*4882a593Smuzhiyun dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
3855*4882a593Smuzhiyun NETIF_F_RXCSUM;
3856*4882a593Smuzhiyun dev->features |= dev->hw_features;
3857*4882a593Smuzhiyun }
3858*4882a593Smuzhiyun
3859*4882a593Smuzhiyun /* read the mac address */
3860*4882a593Smuzhiyun memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
3861*4882a593Smuzhiyun
3862*4882a593Smuzhiyun return dev;
3863*4882a593Smuzhiyun }
3864*4882a593Smuzhiyun
skge_show_addr(struct net_device * dev)3865*4882a593Smuzhiyun static void skge_show_addr(struct net_device *dev)
3866*4882a593Smuzhiyun {
3867*4882a593Smuzhiyun const struct skge_port *skge = netdev_priv(dev);
3868*4882a593Smuzhiyun
3869*4882a593Smuzhiyun netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
3870*4882a593Smuzhiyun }
3871*4882a593Smuzhiyun
3872*4882a593Smuzhiyun static int only_32bit_dma;
3873*4882a593Smuzhiyun
skge_probe(struct pci_dev * pdev,const struct pci_device_id * ent)3874*4882a593Smuzhiyun static int skge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3875*4882a593Smuzhiyun {
3876*4882a593Smuzhiyun struct net_device *dev, *dev1;
3877*4882a593Smuzhiyun struct skge_hw *hw;
3878*4882a593Smuzhiyun int err, using_dac = 0;
3879*4882a593Smuzhiyun
3880*4882a593Smuzhiyun err = pci_enable_device(pdev);
3881*4882a593Smuzhiyun if (err) {
3882*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot enable PCI device\n");
3883*4882a593Smuzhiyun goto err_out;
3884*4882a593Smuzhiyun }
3885*4882a593Smuzhiyun
3886*4882a593Smuzhiyun err = pci_request_regions(pdev, DRV_NAME);
3887*4882a593Smuzhiyun if (err) {
3888*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3889*4882a593Smuzhiyun goto err_out_disable_pdev;
3890*4882a593Smuzhiyun }
3891*4882a593Smuzhiyun
3892*4882a593Smuzhiyun pci_set_master(pdev);
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun if (!only_32bit_dma && !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
3895*4882a593Smuzhiyun using_dac = 1;
3896*4882a593Smuzhiyun err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
3897*4882a593Smuzhiyun } else if (!(err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)))) {
3898*4882a593Smuzhiyun using_dac = 0;
3899*4882a593Smuzhiyun err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
3900*4882a593Smuzhiyun }
3901*4882a593Smuzhiyun
3902*4882a593Smuzhiyun if (err) {
3903*4882a593Smuzhiyun dev_err(&pdev->dev, "no usable DMA configuration\n");
3904*4882a593Smuzhiyun goto err_out_free_regions;
3905*4882a593Smuzhiyun }
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
3908*4882a593Smuzhiyun /* byte swap descriptors in hardware */
3909*4882a593Smuzhiyun {
3910*4882a593Smuzhiyun u32 reg;
3911*4882a593Smuzhiyun
3912*4882a593Smuzhiyun pci_read_config_dword(pdev, PCI_DEV_REG2, ®);
3913*4882a593Smuzhiyun reg |= PCI_REV_DESC;
3914*4882a593Smuzhiyun pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3915*4882a593Smuzhiyun }
3916*4882a593Smuzhiyun #endif
3917*4882a593Smuzhiyun
3918*4882a593Smuzhiyun err = -ENOMEM;
3919*4882a593Smuzhiyun /* space for skge@pci:0000:04:00.0 */
3920*4882a593Smuzhiyun hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
3921*4882a593Smuzhiyun + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
3922*4882a593Smuzhiyun if (!hw)
3923*4882a593Smuzhiyun goto err_out_free_regions;
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
3926*4882a593Smuzhiyun
3927*4882a593Smuzhiyun hw->pdev = pdev;
3928*4882a593Smuzhiyun spin_lock_init(&hw->hw_lock);
3929*4882a593Smuzhiyun spin_lock_init(&hw->phy_lock);
3930*4882a593Smuzhiyun tasklet_setup(&hw->phy_task, skge_extirq);
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun hw->regs = ioremap(pci_resource_start(pdev, 0), 0x4000);
3933*4882a593Smuzhiyun if (!hw->regs) {
3934*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot map device registers\n");
3935*4882a593Smuzhiyun goto err_out_free_hw;
3936*4882a593Smuzhiyun }
3937*4882a593Smuzhiyun
3938*4882a593Smuzhiyun err = skge_reset(hw);
3939*4882a593Smuzhiyun if (err)
3940*4882a593Smuzhiyun goto err_out_iounmap;
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
3943*4882a593Smuzhiyun DRV_VERSION,
3944*4882a593Smuzhiyun (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3945*4882a593Smuzhiyun skge_board_name(hw), hw->chip_rev);
3946*4882a593Smuzhiyun
3947*4882a593Smuzhiyun dev = skge_devinit(hw, 0, using_dac);
3948*4882a593Smuzhiyun if (!dev) {
3949*4882a593Smuzhiyun err = -ENOMEM;
3950*4882a593Smuzhiyun goto err_out_led_off;
3951*4882a593Smuzhiyun }
3952*4882a593Smuzhiyun
3953*4882a593Smuzhiyun /* Some motherboards are broken and has zero in ROM. */
3954*4882a593Smuzhiyun if (!is_valid_ether_addr(dev->dev_addr))
3955*4882a593Smuzhiyun dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
3956*4882a593Smuzhiyun
3957*4882a593Smuzhiyun err = register_netdev(dev);
3958*4882a593Smuzhiyun if (err) {
3959*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot register net device\n");
3960*4882a593Smuzhiyun goto err_out_free_netdev;
3961*4882a593Smuzhiyun }
3962*4882a593Smuzhiyun
3963*4882a593Smuzhiyun skge_show_addr(dev);
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun if (hw->ports > 1) {
3966*4882a593Smuzhiyun dev1 = skge_devinit(hw, 1, using_dac);
3967*4882a593Smuzhiyun if (!dev1) {
3968*4882a593Smuzhiyun err = -ENOMEM;
3969*4882a593Smuzhiyun goto err_out_unregister;
3970*4882a593Smuzhiyun }
3971*4882a593Smuzhiyun
3972*4882a593Smuzhiyun err = register_netdev(dev1);
3973*4882a593Smuzhiyun if (err) {
3974*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot register second net device\n");
3975*4882a593Smuzhiyun goto err_out_free_dev1;
3976*4882a593Smuzhiyun }
3977*4882a593Smuzhiyun
3978*4882a593Smuzhiyun err = request_irq(pdev->irq, skge_intr, IRQF_SHARED,
3979*4882a593Smuzhiyun hw->irq_name, hw);
3980*4882a593Smuzhiyun if (err) {
3981*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot assign irq %d\n",
3982*4882a593Smuzhiyun pdev->irq);
3983*4882a593Smuzhiyun goto err_out_unregister_dev1;
3984*4882a593Smuzhiyun }
3985*4882a593Smuzhiyun
3986*4882a593Smuzhiyun skge_show_addr(dev1);
3987*4882a593Smuzhiyun }
3988*4882a593Smuzhiyun pci_set_drvdata(pdev, hw);
3989*4882a593Smuzhiyun
3990*4882a593Smuzhiyun return 0;
3991*4882a593Smuzhiyun
3992*4882a593Smuzhiyun err_out_unregister_dev1:
3993*4882a593Smuzhiyun unregister_netdev(dev1);
3994*4882a593Smuzhiyun err_out_free_dev1:
3995*4882a593Smuzhiyun free_netdev(dev1);
3996*4882a593Smuzhiyun err_out_unregister:
3997*4882a593Smuzhiyun unregister_netdev(dev);
3998*4882a593Smuzhiyun err_out_free_netdev:
3999*4882a593Smuzhiyun free_netdev(dev);
4000*4882a593Smuzhiyun err_out_led_off:
4001*4882a593Smuzhiyun skge_write16(hw, B0_LED, LED_STAT_OFF);
4002*4882a593Smuzhiyun err_out_iounmap:
4003*4882a593Smuzhiyun iounmap(hw->regs);
4004*4882a593Smuzhiyun err_out_free_hw:
4005*4882a593Smuzhiyun kfree(hw);
4006*4882a593Smuzhiyun err_out_free_regions:
4007*4882a593Smuzhiyun pci_release_regions(pdev);
4008*4882a593Smuzhiyun err_out_disable_pdev:
4009*4882a593Smuzhiyun pci_disable_device(pdev);
4010*4882a593Smuzhiyun err_out:
4011*4882a593Smuzhiyun return err;
4012*4882a593Smuzhiyun }
4013*4882a593Smuzhiyun
skge_remove(struct pci_dev * pdev)4014*4882a593Smuzhiyun static void skge_remove(struct pci_dev *pdev)
4015*4882a593Smuzhiyun {
4016*4882a593Smuzhiyun struct skge_hw *hw = pci_get_drvdata(pdev);
4017*4882a593Smuzhiyun struct net_device *dev0, *dev1;
4018*4882a593Smuzhiyun
4019*4882a593Smuzhiyun if (!hw)
4020*4882a593Smuzhiyun return;
4021*4882a593Smuzhiyun
4022*4882a593Smuzhiyun dev1 = hw->dev[1];
4023*4882a593Smuzhiyun if (dev1)
4024*4882a593Smuzhiyun unregister_netdev(dev1);
4025*4882a593Smuzhiyun dev0 = hw->dev[0];
4026*4882a593Smuzhiyun unregister_netdev(dev0);
4027*4882a593Smuzhiyun
4028*4882a593Smuzhiyun tasklet_kill(&hw->phy_task);
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun spin_lock_irq(&hw->hw_lock);
4031*4882a593Smuzhiyun hw->intr_mask = 0;
4032*4882a593Smuzhiyun
4033*4882a593Smuzhiyun if (hw->ports > 1) {
4034*4882a593Smuzhiyun skge_write32(hw, B0_IMSK, 0);
4035*4882a593Smuzhiyun skge_read32(hw, B0_IMSK);
4036*4882a593Smuzhiyun }
4037*4882a593Smuzhiyun spin_unlock_irq(&hw->hw_lock);
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun skge_write16(hw, B0_LED, LED_STAT_OFF);
4040*4882a593Smuzhiyun skge_write8(hw, B0_CTST, CS_RST_SET);
4041*4882a593Smuzhiyun
4042*4882a593Smuzhiyun if (hw->ports > 1)
4043*4882a593Smuzhiyun free_irq(pdev->irq, hw);
4044*4882a593Smuzhiyun pci_release_regions(pdev);
4045*4882a593Smuzhiyun pci_disable_device(pdev);
4046*4882a593Smuzhiyun if (dev1)
4047*4882a593Smuzhiyun free_netdev(dev1);
4048*4882a593Smuzhiyun free_netdev(dev0);
4049*4882a593Smuzhiyun
4050*4882a593Smuzhiyun iounmap(hw->regs);
4051*4882a593Smuzhiyun kfree(hw);
4052*4882a593Smuzhiyun }
4053*4882a593Smuzhiyun
4054*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
skge_suspend(struct device * dev)4055*4882a593Smuzhiyun static int skge_suspend(struct device *dev)
4056*4882a593Smuzhiyun {
4057*4882a593Smuzhiyun struct skge_hw *hw = dev_get_drvdata(dev);
4058*4882a593Smuzhiyun int i;
4059*4882a593Smuzhiyun
4060*4882a593Smuzhiyun if (!hw)
4061*4882a593Smuzhiyun return 0;
4062*4882a593Smuzhiyun
4063*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
4064*4882a593Smuzhiyun struct net_device *dev = hw->dev[i];
4065*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
4066*4882a593Smuzhiyun
4067*4882a593Smuzhiyun if (netif_running(dev))
4068*4882a593Smuzhiyun skge_down(dev);
4069*4882a593Smuzhiyun
4070*4882a593Smuzhiyun if (skge->wol)
4071*4882a593Smuzhiyun skge_wol_init(skge);
4072*4882a593Smuzhiyun }
4073*4882a593Smuzhiyun
4074*4882a593Smuzhiyun skge_write32(hw, B0_IMSK, 0);
4075*4882a593Smuzhiyun
4076*4882a593Smuzhiyun return 0;
4077*4882a593Smuzhiyun }
4078*4882a593Smuzhiyun
skge_resume(struct device * dev)4079*4882a593Smuzhiyun static int skge_resume(struct device *dev)
4080*4882a593Smuzhiyun {
4081*4882a593Smuzhiyun struct skge_hw *hw = dev_get_drvdata(dev);
4082*4882a593Smuzhiyun int i, err;
4083*4882a593Smuzhiyun
4084*4882a593Smuzhiyun if (!hw)
4085*4882a593Smuzhiyun return 0;
4086*4882a593Smuzhiyun
4087*4882a593Smuzhiyun err = skge_reset(hw);
4088*4882a593Smuzhiyun if (err)
4089*4882a593Smuzhiyun goto out;
4090*4882a593Smuzhiyun
4091*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
4092*4882a593Smuzhiyun struct net_device *dev = hw->dev[i];
4093*4882a593Smuzhiyun
4094*4882a593Smuzhiyun if (netif_running(dev)) {
4095*4882a593Smuzhiyun err = skge_up(dev);
4096*4882a593Smuzhiyun
4097*4882a593Smuzhiyun if (err) {
4098*4882a593Smuzhiyun netdev_err(dev, "could not up: %d\n", err);
4099*4882a593Smuzhiyun dev_close(dev);
4100*4882a593Smuzhiyun goto out;
4101*4882a593Smuzhiyun }
4102*4882a593Smuzhiyun }
4103*4882a593Smuzhiyun }
4104*4882a593Smuzhiyun out:
4105*4882a593Smuzhiyun return err;
4106*4882a593Smuzhiyun }
4107*4882a593Smuzhiyun
4108*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
4109*4882a593Smuzhiyun #define SKGE_PM_OPS (&skge_pm_ops)
4110*4882a593Smuzhiyun
4111*4882a593Smuzhiyun #else
4112*4882a593Smuzhiyun
4113*4882a593Smuzhiyun #define SKGE_PM_OPS NULL
4114*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
4115*4882a593Smuzhiyun
skge_shutdown(struct pci_dev * pdev)4116*4882a593Smuzhiyun static void skge_shutdown(struct pci_dev *pdev)
4117*4882a593Smuzhiyun {
4118*4882a593Smuzhiyun struct skge_hw *hw = pci_get_drvdata(pdev);
4119*4882a593Smuzhiyun int i;
4120*4882a593Smuzhiyun
4121*4882a593Smuzhiyun if (!hw)
4122*4882a593Smuzhiyun return;
4123*4882a593Smuzhiyun
4124*4882a593Smuzhiyun for (i = 0; i < hw->ports; i++) {
4125*4882a593Smuzhiyun struct net_device *dev = hw->dev[i];
4126*4882a593Smuzhiyun struct skge_port *skge = netdev_priv(dev);
4127*4882a593Smuzhiyun
4128*4882a593Smuzhiyun if (skge->wol)
4129*4882a593Smuzhiyun skge_wol_init(skge);
4130*4882a593Smuzhiyun }
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
4133*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D3hot);
4134*4882a593Smuzhiyun }
4135*4882a593Smuzhiyun
4136*4882a593Smuzhiyun static struct pci_driver skge_driver = {
4137*4882a593Smuzhiyun .name = DRV_NAME,
4138*4882a593Smuzhiyun .id_table = skge_id_table,
4139*4882a593Smuzhiyun .probe = skge_probe,
4140*4882a593Smuzhiyun .remove = skge_remove,
4141*4882a593Smuzhiyun .shutdown = skge_shutdown,
4142*4882a593Smuzhiyun .driver.pm = SKGE_PM_OPS,
4143*4882a593Smuzhiyun };
4144*4882a593Smuzhiyun
4145*4882a593Smuzhiyun static const struct dmi_system_id skge_32bit_dma_boards[] = {
4146*4882a593Smuzhiyun {
4147*4882a593Smuzhiyun .ident = "Gigabyte nForce boards",
4148*4882a593Smuzhiyun .matches = {
4149*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
4150*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "nForce"),
4151*4882a593Smuzhiyun },
4152*4882a593Smuzhiyun },
4153*4882a593Smuzhiyun {
4154*4882a593Smuzhiyun .ident = "ASUS P5NSLI",
4155*4882a593Smuzhiyun .matches = {
4156*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4157*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "P5NSLI")
4158*4882a593Smuzhiyun },
4159*4882a593Smuzhiyun },
4160*4882a593Smuzhiyun {
4161*4882a593Smuzhiyun .ident = "FUJITSU SIEMENS A8NE-FM",
4162*4882a593Smuzhiyun .matches = {
4163*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTek Computer INC."),
4164*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "A8NE-FM")
4165*4882a593Smuzhiyun },
4166*4882a593Smuzhiyun },
4167*4882a593Smuzhiyun {}
4168*4882a593Smuzhiyun };
4169*4882a593Smuzhiyun
skge_init_module(void)4170*4882a593Smuzhiyun static int __init skge_init_module(void)
4171*4882a593Smuzhiyun {
4172*4882a593Smuzhiyun if (dmi_check_system(skge_32bit_dma_boards))
4173*4882a593Smuzhiyun only_32bit_dma = 1;
4174*4882a593Smuzhiyun skge_debug_init();
4175*4882a593Smuzhiyun return pci_register_driver(&skge_driver);
4176*4882a593Smuzhiyun }
4177*4882a593Smuzhiyun
skge_cleanup_module(void)4178*4882a593Smuzhiyun static void __exit skge_cleanup_module(void)
4179*4882a593Smuzhiyun {
4180*4882a593Smuzhiyun pci_unregister_driver(&skge_driver);
4181*4882a593Smuzhiyun skge_debug_cleanup();
4182*4882a593Smuzhiyun }
4183*4882a593Smuzhiyun
4184*4882a593Smuzhiyun module_init(skge_init_module);
4185*4882a593Smuzhiyun module_exit(skge_cleanup_module);
4186