1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Marvell OcteonTx2 RVU Admin Function driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2018 Marvell International Ltd.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
8*4882a593Smuzhiyun * published by the Free Software Foundation.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/sysfs.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "cgx.h"
19*4882a593Smuzhiyun #include "rvu.h"
20*4882a593Smuzhiyun #include "rvu_reg.h"
21*4882a593Smuzhiyun #include "ptp.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "rvu_trace.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define DRV_NAME "octeontx2-af"
26*4882a593Smuzhiyun #define DRV_STRING "Marvell OcteonTX2 RVU Admin Function Driver"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static int rvu_get_hwvf(struct rvu *rvu, int pcifunc);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static void rvu_set_msix_offset(struct rvu *rvu, struct rvu_pfvf *pfvf,
31*4882a593Smuzhiyun struct rvu_block *block, int lf);
32*4882a593Smuzhiyun static void rvu_clear_msix_offset(struct rvu *rvu, struct rvu_pfvf *pfvf,
33*4882a593Smuzhiyun struct rvu_block *block, int lf);
34*4882a593Smuzhiyun static void __rvu_flr_handler(struct rvu *rvu, u16 pcifunc);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static int rvu_mbox_init(struct rvu *rvu, struct mbox_wq_info *mw,
37*4882a593Smuzhiyun int type, int num,
38*4882a593Smuzhiyun void (mbox_handler)(struct work_struct *),
39*4882a593Smuzhiyun void (mbox_up_handler)(struct work_struct *));
40*4882a593Smuzhiyun enum {
41*4882a593Smuzhiyun TYPE_AFVF,
42*4882a593Smuzhiyun TYPE_AFPF,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Supported devices */
46*4882a593Smuzhiyun static const struct pci_device_id rvu_id_table[] = {
47*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVID_OCTEONTX2_RVU_AF) },
48*4882a593Smuzhiyun { 0, } /* end of table */
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun MODULE_AUTHOR("Sunil Goutham <sgoutham@marvell.com>");
52*4882a593Smuzhiyun MODULE_DESCRIPTION(DRV_STRING);
53*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
54*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, rvu_id_table);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static char *mkex_profile; /* MKEX profile name */
57*4882a593Smuzhiyun module_param(mkex_profile, charp, 0000);
58*4882a593Smuzhiyun MODULE_PARM_DESC(mkex_profile, "MKEX profile name string");
59*4882a593Smuzhiyun
rvu_setup_hw_capabilities(struct rvu * rvu)60*4882a593Smuzhiyun static void rvu_setup_hw_capabilities(struct rvu *rvu)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun hw->cap.nix_tx_aggr_lvl = NIX_TXSCH_LVL_TL1;
65*4882a593Smuzhiyun hw->cap.nix_fixed_txschq_mapping = false;
66*4882a593Smuzhiyun hw->cap.nix_shaping = true;
67*4882a593Smuzhiyun hw->cap.nix_tx_link_bp = true;
68*4882a593Smuzhiyun hw->cap.nix_rx_multicast = true;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (is_rvu_96xx_B0(rvu)) {
71*4882a593Smuzhiyun hw->cap.nix_fixed_txschq_mapping = true;
72*4882a593Smuzhiyun hw->cap.nix_txsch_per_cgx_lmac = 4;
73*4882a593Smuzhiyun hw->cap.nix_txsch_per_lbk_lmac = 132;
74*4882a593Smuzhiyun hw->cap.nix_txsch_per_sdp_lmac = 76;
75*4882a593Smuzhiyun hw->cap.nix_shaping = false;
76*4882a593Smuzhiyun hw->cap.nix_tx_link_bp = false;
77*4882a593Smuzhiyun if (is_rvu_96xx_A0(rvu))
78*4882a593Smuzhiyun hw->cap.nix_rx_multicast = false;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Poll a RVU block's register 'offset', for a 'zero'
83*4882a593Smuzhiyun * or 'nonzero' at bits specified by 'mask'
84*4882a593Smuzhiyun */
rvu_poll_reg(struct rvu * rvu,u64 block,u64 offset,u64 mask,bool zero)85*4882a593Smuzhiyun int rvu_poll_reg(struct rvu *rvu, u64 block, u64 offset, u64 mask, bool zero)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun unsigned long timeout = jiffies + usecs_to_jiffies(20000);
88*4882a593Smuzhiyun bool twice = false;
89*4882a593Smuzhiyun void __iomem *reg;
90*4882a593Smuzhiyun u64 reg_val;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun reg = rvu->afreg_base + ((block << 28) | offset);
93*4882a593Smuzhiyun again:
94*4882a593Smuzhiyun reg_val = readq(reg);
95*4882a593Smuzhiyun if (zero && !(reg_val & mask))
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun if (!zero && (reg_val & mask))
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun if (time_before(jiffies, timeout)) {
100*4882a593Smuzhiyun usleep_range(1, 5);
101*4882a593Smuzhiyun goto again;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun /* In scenarios where CPU is scheduled out before checking
104*4882a593Smuzhiyun * 'time_before' (above) and gets scheduled in such that
105*4882a593Smuzhiyun * jiffies are beyond timeout value, then check again if HW is
106*4882a593Smuzhiyun * done with the operation in the meantime.
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun if (!twice) {
109*4882a593Smuzhiyun twice = true;
110*4882a593Smuzhiyun goto again;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun return -EBUSY;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
rvu_alloc_rsrc(struct rsrc_bmap * rsrc)115*4882a593Smuzhiyun int rvu_alloc_rsrc(struct rsrc_bmap *rsrc)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun int id;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (!rsrc->bmap)
120*4882a593Smuzhiyun return -EINVAL;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun id = find_first_zero_bit(rsrc->bmap, rsrc->max);
123*4882a593Smuzhiyun if (id >= rsrc->max)
124*4882a593Smuzhiyun return -ENOSPC;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun __set_bit(id, rsrc->bmap);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return id;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
rvu_alloc_rsrc_contig(struct rsrc_bmap * rsrc,int nrsrc)131*4882a593Smuzhiyun int rvu_alloc_rsrc_contig(struct rsrc_bmap *rsrc, int nrsrc)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun int start;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (!rsrc->bmap)
136*4882a593Smuzhiyun return -EINVAL;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun start = bitmap_find_next_zero_area(rsrc->bmap, rsrc->max, 0, nrsrc, 0);
139*4882a593Smuzhiyun if (start >= rsrc->max)
140*4882a593Smuzhiyun return -ENOSPC;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun bitmap_set(rsrc->bmap, start, nrsrc);
143*4882a593Smuzhiyun return start;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
rvu_free_rsrc_contig(struct rsrc_bmap * rsrc,int nrsrc,int start)146*4882a593Smuzhiyun static void rvu_free_rsrc_contig(struct rsrc_bmap *rsrc, int nrsrc, int start)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun if (!rsrc->bmap)
149*4882a593Smuzhiyun return;
150*4882a593Smuzhiyun if (start >= rsrc->max)
151*4882a593Smuzhiyun return;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun bitmap_clear(rsrc->bmap, start, nrsrc);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
rvu_rsrc_check_contig(struct rsrc_bmap * rsrc,int nrsrc)156*4882a593Smuzhiyun bool rvu_rsrc_check_contig(struct rsrc_bmap *rsrc, int nrsrc)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun int start;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (!rsrc->bmap)
161*4882a593Smuzhiyun return false;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun start = bitmap_find_next_zero_area(rsrc->bmap, rsrc->max, 0, nrsrc, 0);
164*4882a593Smuzhiyun if (start >= rsrc->max)
165*4882a593Smuzhiyun return false;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return true;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
rvu_free_rsrc(struct rsrc_bmap * rsrc,int id)170*4882a593Smuzhiyun void rvu_free_rsrc(struct rsrc_bmap *rsrc, int id)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun if (!rsrc->bmap)
173*4882a593Smuzhiyun return;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun __clear_bit(id, rsrc->bmap);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
rvu_rsrc_free_count(struct rsrc_bmap * rsrc)178*4882a593Smuzhiyun int rvu_rsrc_free_count(struct rsrc_bmap *rsrc)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun int used;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (!rsrc->bmap)
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun used = bitmap_weight(rsrc->bmap, rsrc->max);
186*4882a593Smuzhiyun return (rsrc->max - used);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
rvu_alloc_bitmap(struct rsrc_bmap * rsrc)189*4882a593Smuzhiyun int rvu_alloc_bitmap(struct rsrc_bmap *rsrc)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun rsrc->bmap = kcalloc(BITS_TO_LONGS(rsrc->max),
192*4882a593Smuzhiyun sizeof(long), GFP_KERNEL);
193*4882a593Smuzhiyun if (!rsrc->bmap)
194*4882a593Smuzhiyun return -ENOMEM;
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Get block LF's HW index from a PF_FUNC's block slot number */
rvu_get_lf(struct rvu * rvu,struct rvu_block * block,u16 pcifunc,u16 slot)199*4882a593Smuzhiyun int rvu_get_lf(struct rvu *rvu, struct rvu_block *block, u16 pcifunc, u16 slot)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun u16 match = 0;
202*4882a593Smuzhiyun int lf;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun mutex_lock(&rvu->rsrc_lock);
205*4882a593Smuzhiyun for (lf = 0; lf < block->lf.max; lf++) {
206*4882a593Smuzhiyun if (block->fn_map[lf] == pcifunc) {
207*4882a593Smuzhiyun if (slot == match) {
208*4882a593Smuzhiyun mutex_unlock(&rvu->rsrc_lock);
209*4882a593Smuzhiyun return lf;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun match++;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun mutex_unlock(&rvu->rsrc_lock);
215*4882a593Smuzhiyun return -ENODEV;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Convert BLOCK_TYPE_E to a BLOCK_ADDR_E.
219*4882a593Smuzhiyun * Some silicon variants of OcteonTX2 supports
220*4882a593Smuzhiyun * multiple blocks of same type.
221*4882a593Smuzhiyun *
222*4882a593Smuzhiyun * @pcifunc has to be zero when no LF is yet attached.
223*4882a593Smuzhiyun */
rvu_get_blkaddr(struct rvu * rvu,int blktype,u16 pcifunc)224*4882a593Smuzhiyun int rvu_get_blkaddr(struct rvu *rvu, int blktype, u16 pcifunc)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun int devnum, blkaddr = -ENODEV;
227*4882a593Smuzhiyun u64 cfg, reg;
228*4882a593Smuzhiyun bool is_pf;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun switch (blktype) {
231*4882a593Smuzhiyun case BLKTYPE_NPC:
232*4882a593Smuzhiyun blkaddr = BLKADDR_NPC;
233*4882a593Smuzhiyun goto exit;
234*4882a593Smuzhiyun case BLKTYPE_NPA:
235*4882a593Smuzhiyun blkaddr = BLKADDR_NPA;
236*4882a593Smuzhiyun goto exit;
237*4882a593Smuzhiyun case BLKTYPE_NIX:
238*4882a593Smuzhiyun /* For now assume NIX0 */
239*4882a593Smuzhiyun if (!pcifunc) {
240*4882a593Smuzhiyun blkaddr = BLKADDR_NIX0;
241*4882a593Smuzhiyun goto exit;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun case BLKTYPE_SSO:
245*4882a593Smuzhiyun blkaddr = BLKADDR_SSO;
246*4882a593Smuzhiyun goto exit;
247*4882a593Smuzhiyun case BLKTYPE_SSOW:
248*4882a593Smuzhiyun blkaddr = BLKADDR_SSOW;
249*4882a593Smuzhiyun goto exit;
250*4882a593Smuzhiyun case BLKTYPE_TIM:
251*4882a593Smuzhiyun blkaddr = BLKADDR_TIM;
252*4882a593Smuzhiyun goto exit;
253*4882a593Smuzhiyun case BLKTYPE_CPT:
254*4882a593Smuzhiyun /* For now assume CPT0 */
255*4882a593Smuzhiyun if (!pcifunc) {
256*4882a593Smuzhiyun blkaddr = BLKADDR_CPT0;
257*4882a593Smuzhiyun goto exit;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Check if this is a RVU PF or VF */
263*4882a593Smuzhiyun if (pcifunc & RVU_PFVF_FUNC_MASK) {
264*4882a593Smuzhiyun is_pf = false;
265*4882a593Smuzhiyun devnum = rvu_get_hwvf(rvu, pcifunc);
266*4882a593Smuzhiyun } else {
267*4882a593Smuzhiyun is_pf = true;
268*4882a593Smuzhiyun devnum = rvu_get_pf(pcifunc);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Check if the 'pcifunc' has a NIX LF from 'BLKADDR_NIX0' */
272*4882a593Smuzhiyun if (blktype == BLKTYPE_NIX) {
273*4882a593Smuzhiyun reg = is_pf ? RVU_PRIV_PFX_NIX0_CFG : RVU_PRIV_HWVFX_NIX0_CFG;
274*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, reg | (devnum << 16));
275*4882a593Smuzhiyun if (cfg)
276*4882a593Smuzhiyun blkaddr = BLKADDR_NIX0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Check if the 'pcifunc' has a CPT LF from 'BLKADDR_CPT0' */
280*4882a593Smuzhiyun if (blktype == BLKTYPE_CPT) {
281*4882a593Smuzhiyun reg = is_pf ? RVU_PRIV_PFX_CPT0_CFG : RVU_PRIV_HWVFX_CPT0_CFG;
282*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, reg | (devnum << 16));
283*4882a593Smuzhiyun if (cfg)
284*4882a593Smuzhiyun blkaddr = BLKADDR_CPT0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun exit:
288*4882a593Smuzhiyun if (is_block_implemented(rvu->hw, blkaddr))
289*4882a593Smuzhiyun return blkaddr;
290*4882a593Smuzhiyun return -ENODEV;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
rvu_update_rsrc_map(struct rvu * rvu,struct rvu_pfvf * pfvf,struct rvu_block * block,u16 pcifunc,u16 lf,bool attach)293*4882a593Smuzhiyun static void rvu_update_rsrc_map(struct rvu *rvu, struct rvu_pfvf *pfvf,
294*4882a593Smuzhiyun struct rvu_block *block, u16 pcifunc,
295*4882a593Smuzhiyun u16 lf, bool attach)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun int devnum, num_lfs = 0;
298*4882a593Smuzhiyun bool is_pf;
299*4882a593Smuzhiyun u64 reg;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (lf >= block->lf.max) {
302*4882a593Smuzhiyun dev_err(&rvu->pdev->dev,
303*4882a593Smuzhiyun "%s: FATAL: LF %d is >= %s's max lfs i.e %d\n",
304*4882a593Smuzhiyun __func__, lf, block->name, block->lf.max);
305*4882a593Smuzhiyun return;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Check if this is for a RVU PF or VF */
309*4882a593Smuzhiyun if (pcifunc & RVU_PFVF_FUNC_MASK) {
310*4882a593Smuzhiyun is_pf = false;
311*4882a593Smuzhiyun devnum = rvu_get_hwvf(rvu, pcifunc);
312*4882a593Smuzhiyun } else {
313*4882a593Smuzhiyun is_pf = true;
314*4882a593Smuzhiyun devnum = rvu_get_pf(pcifunc);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun block->fn_map[lf] = attach ? pcifunc : 0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun switch (block->type) {
320*4882a593Smuzhiyun case BLKTYPE_NPA:
321*4882a593Smuzhiyun pfvf->npalf = attach ? true : false;
322*4882a593Smuzhiyun num_lfs = pfvf->npalf;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case BLKTYPE_NIX:
325*4882a593Smuzhiyun pfvf->nixlf = attach ? true : false;
326*4882a593Smuzhiyun num_lfs = pfvf->nixlf;
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun case BLKTYPE_SSO:
329*4882a593Smuzhiyun attach ? pfvf->sso++ : pfvf->sso--;
330*4882a593Smuzhiyun num_lfs = pfvf->sso;
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun case BLKTYPE_SSOW:
333*4882a593Smuzhiyun attach ? pfvf->ssow++ : pfvf->ssow--;
334*4882a593Smuzhiyun num_lfs = pfvf->ssow;
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun case BLKTYPE_TIM:
337*4882a593Smuzhiyun attach ? pfvf->timlfs++ : pfvf->timlfs--;
338*4882a593Smuzhiyun num_lfs = pfvf->timlfs;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun case BLKTYPE_CPT:
341*4882a593Smuzhiyun attach ? pfvf->cptlfs++ : pfvf->cptlfs--;
342*4882a593Smuzhiyun num_lfs = pfvf->cptlfs;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun reg = is_pf ? block->pf_lfcnt_reg : block->vf_lfcnt_reg;
347*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, reg | (devnum << 16), num_lfs);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
rvu_get_pf(u16 pcifunc)350*4882a593Smuzhiyun inline int rvu_get_pf(u16 pcifunc)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return (pcifunc >> RVU_PFVF_PF_SHIFT) & RVU_PFVF_PF_MASK;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
rvu_get_pf_numvfs(struct rvu * rvu,int pf,int * numvfs,int * hwvf)355*4882a593Smuzhiyun void rvu_get_pf_numvfs(struct rvu *rvu, int pf, int *numvfs, int *hwvf)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun u64 cfg;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Get numVFs attached to this PF and first HWVF */
360*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_CFG(pf));
361*4882a593Smuzhiyun *numvfs = (cfg >> 12) & 0xFF;
362*4882a593Smuzhiyun *hwvf = cfg & 0xFFF;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
rvu_get_hwvf(struct rvu * rvu,int pcifunc)365*4882a593Smuzhiyun static int rvu_get_hwvf(struct rvu *rvu, int pcifunc)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun int pf, func;
368*4882a593Smuzhiyun u64 cfg;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun pf = rvu_get_pf(pcifunc);
371*4882a593Smuzhiyun func = pcifunc & RVU_PFVF_FUNC_MASK;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* Get first HWVF attached to this PF */
374*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_CFG(pf));
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return ((cfg & 0xFFF) + func - 1);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
rvu_get_pfvf(struct rvu * rvu,int pcifunc)379*4882a593Smuzhiyun struct rvu_pfvf *rvu_get_pfvf(struct rvu *rvu, int pcifunc)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun /* Check if it is a PF or VF */
382*4882a593Smuzhiyun if (pcifunc & RVU_PFVF_FUNC_MASK)
383*4882a593Smuzhiyun return &rvu->hwvf[rvu_get_hwvf(rvu, pcifunc)];
384*4882a593Smuzhiyun else
385*4882a593Smuzhiyun return &rvu->pf[rvu_get_pf(pcifunc)];
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
is_pf_func_valid(struct rvu * rvu,u16 pcifunc)388*4882a593Smuzhiyun static bool is_pf_func_valid(struct rvu *rvu, u16 pcifunc)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun int pf, vf, nvfs;
391*4882a593Smuzhiyun u64 cfg;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun pf = rvu_get_pf(pcifunc);
394*4882a593Smuzhiyun if (pf >= rvu->hw->total_pfs)
395*4882a593Smuzhiyun return false;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (!(pcifunc & RVU_PFVF_FUNC_MASK))
398*4882a593Smuzhiyun return true;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* Check if VF is within number of VFs attached to this PF */
401*4882a593Smuzhiyun vf = (pcifunc & RVU_PFVF_FUNC_MASK) - 1;
402*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_CFG(pf));
403*4882a593Smuzhiyun nvfs = (cfg >> 12) & 0xFF;
404*4882a593Smuzhiyun if (vf >= nvfs)
405*4882a593Smuzhiyun return false;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun return true;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
is_block_implemented(struct rvu_hwinfo * hw,int blkaddr)410*4882a593Smuzhiyun bool is_block_implemented(struct rvu_hwinfo *hw, int blkaddr)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct rvu_block *block;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (blkaddr < BLKADDR_RVUM || blkaddr >= BLK_COUNT)
415*4882a593Smuzhiyun return false;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun block = &hw->block[blkaddr];
418*4882a593Smuzhiyun return block->implemented;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
rvu_check_block_implemented(struct rvu * rvu)421*4882a593Smuzhiyun static void rvu_check_block_implemented(struct rvu *rvu)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
424*4882a593Smuzhiyun struct rvu_block *block;
425*4882a593Smuzhiyun int blkid;
426*4882a593Smuzhiyun u64 cfg;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* For each block check if 'implemented' bit is set */
429*4882a593Smuzhiyun for (blkid = 0; blkid < BLK_COUNT; blkid++) {
430*4882a593Smuzhiyun block = &hw->block[blkid];
431*4882a593Smuzhiyun cfg = rvupf_read64(rvu, RVU_PF_BLOCK_ADDRX_DISC(blkid));
432*4882a593Smuzhiyun if (cfg & BIT_ULL(11))
433*4882a593Smuzhiyun block->implemented = true;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
rvu_setup_rvum_blk_revid(struct rvu * rvu)437*4882a593Smuzhiyun static void rvu_setup_rvum_blk_revid(struct rvu *rvu)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM,
440*4882a593Smuzhiyun RVU_PRIV_BLOCK_TYPEX_REV(BLKTYPE_RVUM),
441*4882a593Smuzhiyun RVU_BLK_RVUM_REVID);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
rvu_clear_rvum_blk_revid(struct rvu * rvu)444*4882a593Smuzhiyun static void rvu_clear_rvum_blk_revid(struct rvu *rvu)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM,
447*4882a593Smuzhiyun RVU_PRIV_BLOCK_TYPEX_REV(BLKTYPE_RVUM), 0x00);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
rvu_lf_reset(struct rvu * rvu,struct rvu_block * block,int lf)450*4882a593Smuzhiyun int rvu_lf_reset(struct rvu *rvu, struct rvu_block *block, int lf)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun int err;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (!block->implemented)
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun rvu_write64(rvu, block->addr, block->lfreset_reg, lf | BIT_ULL(12));
458*4882a593Smuzhiyun err = rvu_poll_reg(rvu, block->addr, block->lfreset_reg, BIT_ULL(12),
459*4882a593Smuzhiyun true);
460*4882a593Smuzhiyun return err;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
rvu_block_reset(struct rvu * rvu,int blkaddr,u64 rst_reg)463*4882a593Smuzhiyun static void rvu_block_reset(struct rvu *rvu, int blkaddr, u64 rst_reg)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct rvu_block *block = &rvu->hw->block[blkaddr];
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (!block->implemented)
468*4882a593Smuzhiyun return;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun rvu_write64(rvu, blkaddr, rst_reg, BIT_ULL(0));
471*4882a593Smuzhiyun rvu_poll_reg(rvu, blkaddr, rst_reg, BIT_ULL(63), true);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
rvu_reset_all_blocks(struct rvu * rvu)474*4882a593Smuzhiyun static void rvu_reset_all_blocks(struct rvu *rvu)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun /* Do a HW reset of all RVU blocks */
477*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_NPA, NPA_AF_BLK_RST);
478*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_NIX0, NIX_AF_BLK_RST);
479*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_NPC, NPC_AF_BLK_RST);
480*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_SSO, SSO_AF_BLK_RST);
481*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_TIM, TIM_AF_BLK_RST);
482*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_CPT0, CPT_AF_BLK_RST);
483*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_NDC_NIX0_RX, NDC_AF_BLK_RST);
484*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_NDC_NIX0_TX, NDC_AF_BLK_RST);
485*4882a593Smuzhiyun rvu_block_reset(rvu, BLKADDR_NDC_NPA0, NDC_AF_BLK_RST);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
rvu_scan_block(struct rvu * rvu,struct rvu_block * block)488*4882a593Smuzhiyun static void rvu_scan_block(struct rvu *rvu, struct rvu_block *block)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct rvu_pfvf *pfvf;
491*4882a593Smuzhiyun u64 cfg;
492*4882a593Smuzhiyun int lf;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun for (lf = 0; lf < block->lf.max; lf++) {
495*4882a593Smuzhiyun cfg = rvu_read64(rvu, block->addr,
496*4882a593Smuzhiyun block->lfcfg_reg | (lf << block->lfshift));
497*4882a593Smuzhiyun if (!(cfg & BIT_ULL(63)))
498*4882a593Smuzhiyun continue;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* Set this resource as being used */
501*4882a593Smuzhiyun __set_bit(lf, block->lf.bmap);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Get, to whom this LF is attached */
504*4882a593Smuzhiyun pfvf = rvu_get_pfvf(rvu, (cfg >> 8) & 0xFFFF);
505*4882a593Smuzhiyun rvu_update_rsrc_map(rvu, pfvf, block,
506*4882a593Smuzhiyun (cfg >> 8) & 0xFFFF, lf, true);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* Set start MSIX vector for this LF within this PF/VF */
509*4882a593Smuzhiyun rvu_set_msix_offset(rvu, pfvf, block, lf);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
rvu_check_min_msix_vec(struct rvu * rvu,int nvecs,int pf,int vf)513*4882a593Smuzhiyun static void rvu_check_min_msix_vec(struct rvu *rvu, int nvecs, int pf, int vf)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun int min_vecs;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (!vf)
518*4882a593Smuzhiyun goto check_pf;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (!nvecs) {
521*4882a593Smuzhiyun dev_warn(rvu->dev,
522*4882a593Smuzhiyun "PF%d:VF%d is configured with zero msix vectors, %d\n",
523*4882a593Smuzhiyun pf, vf - 1, nvecs);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun return;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun check_pf:
528*4882a593Smuzhiyun if (pf == 0)
529*4882a593Smuzhiyun min_vecs = RVU_AF_INT_VEC_CNT + RVU_PF_INT_VEC_CNT;
530*4882a593Smuzhiyun else
531*4882a593Smuzhiyun min_vecs = RVU_PF_INT_VEC_CNT;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (!(nvecs < min_vecs))
534*4882a593Smuzhiyun return;
535*4882a593Smuzhiyun dev_warn(rvu->dev,
536*4882a593Smuzhiyun "PF%d is configured with too few vectors, %d, min is %d\n",
537*4882a593Smuzhiyun pf, nvecs, min_vecs);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
rvu_setup_msix_resources(struct rvu * rvu)540*4882a593Smuzhiyun static int rvu_setup_msix_resources(struct rvu *rvu)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
543*4882a593Smuzhiyun int pf, vf, numvfs, hwvf, err;
544*4882a593Smuzhiyun int nvecs, offset, max_msix;
545*4882a593Smuzhiyun struct rvu_pfvf *pfvf;
546*4882a593Smuzhiyun u64 cfg, phy_addr;
547*4882a593Smuzhiyun dma_addr_t iova;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun for (pf = 0; pf < hw->total_pfs; pf++) {
550*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_CFG(pf));
551*4882a593Smuzhiyun /* If PF is not enabled, nothing to do */
552*4882a593Smuzhiyun if (!((cfg >> 20) & 0x01))
553*4882a593Smuzhiyun continue;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun rvu_get_pf_numvfs(rvu, pf, &numvfs, &hwvf);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun pfvf = &rvu->pf[pf];
558*4882a593Smuzhiyun /* Get num of MSIX vectors attached to this PF */
559*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_MSIX_CFG(pf));
560*4882a593Smuzhiyun pfvf->msix.max = ((cfg >> 32) & 0xFFF) + 1;
561*4882a593Smuzhiyun rvu_check_min_msix_vec(rvu, pfvf->msix.max, pf, 0);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* Alloc msix bitmap for this PF */
564*4882a593Smuzhiyun err = rvu_alloc_bitmap(&pfvf->msix);
565*4882a593Smuzhiyun if (err)
566*4882a593Smuzhiyun return err;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* Allocate memory for MSIX vector to RVU block LF mapping */
569*4882a593Smuzhiyun pfvf->msix_lfmap = devm_kcalloc(rvu->dev, pfvf->msix.max,
570*4882a593Smuzhiyun sizeof(u16), GFP_KERNEL);
571*4882a593Smuzhiyun if (!pfvf->msix_lfmap)
572*4882a593Smuzhiyun return -ENOMEM;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* For PF0 (AF) firmware will set msix vector offsets for
575*4882a593Smuzhiyun * AF, block AF and PF0_INT vectors, so jump to VFs.
576*4882a593Smuzhiyun */
577*4882a593Smuzhiyun if (!pf)
578*4882a593Smuzhiyun goto setup_vfmsix;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* Set MSIX offset for PF's 'RVU_PF_INT_VEC' vectors.
581*4882a593Smuzhiyun * These are allocated on driver init and never freed,
582*4882a593Smuzhiyun * so no need to set 'msix_lfmap' for these.
583*4882a593Smuzhiyun */
584*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_INT_CFG(pf));
585*4882a593Smuzhiyun nvecs = (cfg >> 12) & 0xFF;
586*4882a593Smuzhiyun cfg &= ~0x7FFULL;
587*4882a593Smuzhiyun offset = rvu_alloc_rsrc_contig(&pfvf->msix, nvecs);
588*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM,
589*4882a593Smuzhiyun RVU_PRIV_PFX_INT_CFG(pf), cfg | offset);
590*4882a593Smuzhiyun setup_vfmsix:
591*4882a593Smuzhiyun /* Alloc msix bitmap for VFs */
592*4882a593Smuzhiyun for (vf = 0; vf < numvfs; vf++) {
593*4882a593Smuzhiyun pfvf = &rvu->hwvf[hwvf + vf];
594*4882a593Smuzhiyun /* Get num of MSIX vectors attached to this VF */
595*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM,
596*4882a593Smuzhiyun RVU_PRIV_PFX_MSIX_CFG(pf));
597*4882a593Smuzhiyun pfvf->msix.max = (cfg & 0xFFF) + 1;
598*4882a593Smuzhiyun rvu_check_min_msix_vec(rvu, pfvf->msix.max, pf, vf + 1);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Alloc msix bitmap for this VF */
601*4882a593Smuzhiyun err = rvu_alloc_bitmap(&pfvf->msix);
602*4882a593Smuzhiyun if (err)
603*4882a593Smuzhiyun return err;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun pfvf->msix_lfmap =
606*4882a593Smuzhiyun devm_kcalloc(rvu->dev, pfvf->msix.max,
607*4882a593Smuzhiyun sizeof(u16), GFP_KERNEL);
608*4882a593Smuzhiyun if (!pfvf->msix_lfmap)
609*4882a593Smuzhiyun return -ENOMEM;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* Set MSIX offset for HWVF's 'RVU_VF_INT_VEC' vectors.
612*4882a593Smuzhiyun * These are allocated on driver init and never freed,
613*4882a593Smuzhiyun * so no need to set 'msix_lfmap' for these.
614*4882a593Smuzhiyun */
615*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM,
616*4882a593Smuzhiyun RVU_PRIV_HWVFX_INT_CFG(hwvf + vf));
617*4882a593Smuzhiyun nvecs = (cfg >> 12) & 0xFF;
618*4882a593Smuzhiyun cfg &= ~0x7FFULL;
619*4882a593Smuzhiyun offset = rvu_alloc_rsrc_contig(&pfvf->msix, nvecs);
620*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM,
621*4882a593Smuzhiyun RVU_PRIV_HWVFX_INT_CFG(hwvf + vf),
622*4882a593Smuzhiyun cfg | offset);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* HW interprets RVU_AF_MSIXTR_BASE address as an IOVA, hence
627*4882a593Smuzhiyun * create a IOMMU mapping for the physcial address configured by
628*4882a593Smuzhiyun * firmware and reconfig RVU_AF_MSIXTR_BASE with IOVA.
629*4882a593Smuzhiyun */
630*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_CONST);
631*4882a593Smuzhiyun max_msix = cfg & 0xFFFFF;
632*4882a593Smuzhiyun if (rvu->fwdata && rvu->fwdata->msixtr_base)
633*4882a593Smuzhiyun phy_addr = rvu->fwdata->msixtr_base;
634*4882a593Smuzhiyun else
635*4882a593Smuzhiyun phy_addr = rvu_read64(rvu, BLKADDR_RVUM, RVU_AF_MSIXTR_BASE);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun iova = dma_map_resource(rvu->dev, phy_addr,
638*4882a593Smuzhiyun max_msix * PCI_MSIX_ENTRY_SIZE,
639*4882a593Smuzhiyun DMA_BIDIRECTIONAL, 0);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun if (dma_mapping_error(rvu->dev, iova))
642*4882a593Smuzhiyun return -ENOMEM;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_MSIXTR_BASE, (u64)iova);
645*4882a593Smuzhiyun rvu->msix_base_iova = iova;
646*4882a593Smuzhiyun rvu->msixtr_base_phy = phy_addr;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return 0;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
rvu_reset_msix(struct rvu * rvu)651*4882a593Smuzhiyun static void rvu_reset_msix(struct rvu *rvu)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun /* Restore msixtr base register */
654*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_MSIXTR_BASE,
655*4882a593Smuzhiyun rvu->msixtr_base_phy);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
rvu_free_hw_resources(struct rvu * rvu)658*4882a593Smuzhiyun static void rvu_free_hw_resources(struct rvu *rvu)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
661*4882a593Smuzhiyun struct rvu_block *block;
662*4882a593Smuzhiyun struct rvu_pfvf *pfvf;
663*4882a593Smuzhiyun int id, max_msix;
664*4882a593Smuzhiyun u64 cfg;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun rvu_npa_freemem(rvu);
667*4882a593Smuzhiyun rvu_npc_freemem(rvu);
668*4882a593Smuzhiyun rvu_nix_freemem(rvu);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* Free block LF bitmaps */
671*4882a593Smuzhiyun for (id = 0; id < BLK_COUNT; id++) {
672*4882a593Smuzhiyun block = &hw->block[id];
673*4882a593Smuzhiyun kfree(block->lf.bmap);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* Free MSIX bitmaps */
677*4882a593Smuzhiyun for (id = 0; id < hw->total_pfs; id++) {
678*4882a593Smuzhiyun pfvf = &rvu->pf[id];
679*4882a593Smuzhiyun kfree(pfvf->msix.bmap);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun for (id = 0; id < hw->total_vfs; id++) {
683*4882a593Smuzhiyun pfvf = &rvu->hwvf[id];
684*4882a593Smuzhiyun kfree(pfvf->msix.bmap);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* Unmap MSIX vector base IOVA mapping */
688*4882a593Smuzhiyun if (!rvu->msix_base_iova)
689*4882a593Smuzhiyun return;
690*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_CONST);
691*4882a593Smuzhiyun max_msix = cfg & 0xFFFFF;
692*4882a593Smuzhiyun dma_unmap_resource(rvu->dev, rvu->msix_base_iova,
693*4882a593Smuzhiyun max_msix * PCI_MSIX_ENTRY_SIZE,
694*4882a593Smuzhiyun DMA_BIDIRECTIONAL, 0);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun rvu_reset_msix(rvu);
697*4882a593Smuzhiyun mutex_destroy(&rvu->rsrc_lock);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
rvu_setup_pfvf_macaddress(struct rvu * rvu)700*4882a593Smuzhiyun static void rvu_setup_pfvf_macaddress(struct rvu *rvu)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
703*4882a593Smuzhiyun int pf, vf, numvfs, hwvf;
704*4882a593Smuzhiyun struct rvu_pfvf *pfvf;
705*4882a593Smuzhiyun u64 *mac;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun for (pf = 0; pf < hw->total_pfs; pf++) {
708*4882a593Smuzhiyun if (!is_pf_cgxmapped(rvu, pf))
709*4882a593Smuzhiyun continue;
710*4882a593Smuzhiyun /* Assign MAC address to PF */
711*4882a593Smuzhiyun pfvf = &rvu->pf[pf];
712*4882a593Smuzhiyun if (rvu->fwdata && pf < PF_MACNUM_MAX) {
713*4882a593Smuzhiyun mac = &rvu->fwdata->pf_macs[pf];
714*4882a593Smuzhiyun if (*mac)
715*4882a593Smuzhiyun u64_to_ether_addr(*mac, pfvf->mac_addr);
716*4882a593Smuzhiyun else
717*4882a593Smuzhiyun eth_random_addr(pfvf->mac_addr);
718*4882a593Smuzhiyun } else {
719*4882a593Smuzhiyun eth_random_addr(pfvf->mac_addr);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Assign MAC address to VFs */
723*4882a593Smuzhiyun rvu_get_pf_numvfs(rvu, pf, &numvfs, &hwvf);
724*4882a593Smuzhiyun for (vf = 0; vf < numvfs; vf++, hwvf++) {
725*4882a593Smuzhiyun pfvf = &rvu->hwvf[hwvf];
726*4882a593Smuzhiyun if (rvu->fwdata && hwvf < VF_MACNUM_MAX) {
727*4882a593Smuzhiyun mac = &rvu->fwdata->vf_macs[hwvf];
728*4882a593Smuzhiyun if (*mac)
729*4882a593Smuzhiyun u64_to_ether_addr(*mac, pfvf->mac_addr);
730*4882a593Smuzhiyun else
731*4882a593Smuzhiyun eth_random_addr(pfvf->mac_addr);
732*4882a593Smuzhiyun } else {
733*4882a593Smuzhiyun eth_random_addr(pfvf->mac_addr);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
rvu_fwdata_init(struct rvu * rvu)739*4882a593Smuzhiyun static int rvu_fwdata_init(struct rvu *rvu)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun u64 fwdbase;
742*4882a593Smuzhiyun int err;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* Get firmware data base address */
745*4882a593Smuzhiyun err = cgx_get_fwdata_base(&fwdbase);
746*4882a593Smuzhiyun if (err)
747*4882a593Smuzhiyun goto fail;
748*4882a593Smuzhiyun rvu->fwdata = ioremap_wc(fwdbase, sizeof(struct rvu_fwdata));
749*4882a593Smuzhiyun if (!rvu->fwdata)
750*4882a593Smuzhiyun goto fail;
751*4882a593Smuzhiyun if (!is_rvu_fwdata_valid(rvu)) {
752*4882a593Smuzhiyun dev_err(rvu->dev,
753*4882a593Smuzhiyun "Mismatch in 'fwdata' struct btw kernel and firmware\n");
754*4882a593Smuzhiyun iounmap(rvu->fwdata);
755*4882a593Smuzhiyun rvu->fwdata = NULL;
756*4882a593Smuzhiyun return -EINVAL;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun return 0;
759*4882a593Smuzhiyun fail:
760*4882a593Smuzhiyun dev_info(rvu->dev, "Unable to fetch 'fwdata' from firmware\n");
761*4882a593Smuzhiyun return -EIO;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
rvu_fwdata_exit(struct rvu * rvu)764*4882a593Smuzhiyun static void rvu_fwdata_exit(struct rvu *rvu)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun if (rvu->fwdata)
767*4882a593Smuzhiyun iounmap(rvu->fwdata);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
rvu_setup_hw_resources(struct rvu * rvu)770*4882a593Smuzhiyun static int rvu_setup_hw_resources(struct rvu *rvu)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
773*4882a593Smuzhiyun struct rvu_block *block;
774*4882a593Smuzhiyun int blkid, err;
775*4882a593Smuzhiyun u64 cfg;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Get HW supported max RVU PF & VF count */
778*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_CONST);
779*4882a593Smuzhiyun hw->total_pfs = (cfg >> 32) & 0xFF;
780*4882a593Smuzhiyun hw->total_vfs = (cfg >> 20) & 0xFFF;
781*4882a593Smuzhiyun hw->max_vfs_per_pf = (cfg >> 40) & 0xFF;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* Init NPA LF's bitmap */
784*4882a593Smuzhiyun block = &hw->block[BLKADDR_NPA];
785*4882a593Smuzhiyun if (!block->implemented)
786*4882a593Smuzhiyun goto nix;
787*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_NPA, NPA_AF_CONST);
788*4882a593Smuzhiyun block->lf.max = (cfg >> 16) & 0xFFF;
789*4882a593Smuzhiyun block->addr = BLKADDR_NPA;
790*4882a593Smuzhiyun block->type = BLKTYPE_NPA;
791*4882a593Smuzhiyun block->lfshift = 8;
792*4882a593Smuzhiyun block->lookup_reg = NPA_AF_RVU_LF_CFG_DEBUG;
793*4882a593Smuzhiyun block->pf_lfcnt_reg = RVU_PRIV_PFX_NPA_CFG;
794*4882a593Smuzhiyun block->vf_lfcnt_reg = RVU_PRIV_HWVFX_NPA_CFG;
795*4882a593Smuzhiyun block->lfcfg_reg = NPA_PRIV_LFX_CFG;
796*4882a593Smuzhiyun block->msixcfg_reg = NPA_PRIV_LFX_INT_CFG;
797*4882a593Smuzhiyun block->lfreset_reg = NPA_AF_LF_RST;
798*4882a593Smuzhiyun sprintf(block->name, "NPA");
799*4882a593Smuzhiyun err = rvu_alloc_bitmap(&block->lf);
800*4882a593Smuzhiyun if (err)
801*4882a593Smuzhiyun return err;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun nix:
804*4882a593Smuzhiyun /* Init NIX LF's bitmap */
805*4882a593Smuzhiyun block = &hw->block[BLKADDR_NIX0];
806*4882a593Smuzhiyun if (!block->implemented)
807*4882a593Smuzhiyun goto sso;
808*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_NIX0, NIX_AF_CONST2);
809*4882a593Smuzhiyun block->lf.max = cfg & 0xFFF;
810*4882a593Smuzhiyun block->addr = BLKADDR_NIX0;
811*4882a593Smuzhiyun block->type = BLKTYPE_NIX;
812*4882a593Smuzhiyun block->lfshift = 8;
813*4882a593Smuzhiyun block->lookup_reg = NIX_AF_RVU_LF_CFG_DEBUG;
814*4882a593Smuzhiyun block->pf_lfcnt_reg = RVU_PRIV_PFX_NIX0_CFG;
815*4882a593Smuzhiyun block->vf_lfcnt_reg = RVU_PRIV_HWVFX_NIX0_CFG;
816*4882a593Smuzhiyun block->lfcfg_reg = NIX_PRIV_LFX_CFG;
817*4882a593Smuzhiyun block->msixcfg_reg = NIX_PRIV_LFX_INT_CFG;
818*4882a593Smuzhiyun block->lfreset_reg = NIX_AF_LF_RST;
819*4882a593Smuzhiyun sprintf(block->name, "NIX");
820*4882a593Smuzhiyun err = rvu_alloc_bitmap(&block->lf);
821*4882a593Smuzhiyun if (err)
822*4882a593Smuzhiyun return err;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun sso:
825*4882a593Smuzhiyun /* Init SSO group's bitmap */
826*4882a593Smuzhiyun block = &hw->block[BLKADDR_SSO];
827*4882a593Smuzhiyun if (!block->implemented)
828*4882a593Smuzhiyun goto ssow;
829*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_SSO, SSO_AF_CONST);
830*4882a593Smuzhiyun block->lf.max = cfg & 0xFFFF;
831*4882a593Smuzhiyun block->addr = BLKADDR_SSO;
832*4882a593Smuzhiyun block->type = BLKTYPE_SSO;
833*4882a593Smuzhiyun block->multislot = true;
834*4882a593Smuzhiyun block->lfshift = 3;
835*4882a593Smuzhiyun block->lookup_reg = SSO_AF_RVU_LF_CFG_DEBUG;
836*4882a593Smuzhiyun block->pf_lfcnt_reg = RVU_PRIV_PFX_SSO_CFG;
837*4882a593Smuzhiyun block->vf_lfcnt_reg = RVU_PRIV_HWVFX_SSO_CFG;
838*4882a593Smuzhiyun block->lfcfg_reg = SSO_PRIV_LFX_HWGRP_CFG;
839*4882a593Smuzhiyun block->msixcfg_reg = SSO_PRIV_LFX_HWGRP_INT_CFG;
840*4882a593Smuzhiyun block->lfreset_reg = SSO_AF_LF_HWGRP_RST;
841*4882a593Smuzhiyun sprintf(block->name, "SSO GROUP");
842*4882a593Smuzhiyun err = rvu_alloc_bitmap(&block->lf);
843*4882a593Smuzhiyun if (err)
844*4882a593Smuzhiyun return err;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun ssow:
847*4882a593Smuzhiyun /* Init SSO workslot's bitmap */
848*4882a593Smuzhiyun block = &hw->block[BLKADDR_SSOW];
849*4882a593Smuzhiyun if (!block->implemented)
850*4882a593Smuzhiyun goto tim;
851*4882a593Smuzhiyun block->lf.max = (cfg >> 56) & 0xFF;
852*4882a593Smuzhiyun block->addr = BLKADDR_SSOW;
853*4882a593Smuzhiyun block->type = BLKTYPE_SSOW;
854*4882a593Smuzhiyun block->multislot = true;
855*4882a593Smuzhiyun block->lfshift = 3;
856*4882a593Smuzhiyun block->lookup_reg = SSOW_AF_RVU_LF_HWS_CFG_DEBUG;
857*4882a593Smuzhiyun block->pf_lfcnt_reg = RVU_PRIV_PFX_SSOW_CFG;
858*4882a593Smuzhiyun block->vf_lfcnt_reg = RVU_PRIV_HWVFX_SSOW_CFG;
859*4882a593Smuzhiyun block->lfcfg_reg = SSOW_PRIV_LFX_HWS_CFG;
860*4882a593Smuzhiyun block->msixcfg_reg = SSOW_PRIV_LFX_HWS_INT_CFG;
861*4882a593Smuzhiyun block->lfreset_reg = SSOW_AF_LF_HWS_RST;
862*4882a593Smuzhiyun sprintf(block->name, "SSOWS");
863*4882a593Smuzhiyun err = rvu_alloc_bitmap(&block->lf);
864*4882a593Smuzhiyun if (err)
865*4882a593Smuzhiyun return err;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun tim:
868*4882a593Smuzhiyun /* Init TIM LF's bitmap */
869*4882a593Smuzhiyun block = &hw->block[BLKADDR_TIM];
870*4882a593Smuzhiyun if (!block->implemented)
871*4882a593Smuzhiyun goto cpt;
872*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_TIM, TIM_AF_CONST);
873*4882a593Smuzhiyun block->lf.max = cfg & 0xFFFF;
874*4882a593Smuzhiyun block->addr = BLKADDR_TIM;
875*4882a593Smuzhiyun block->type = BLKTYPE_TIM;
876*4882a593Smuzhiyun block->multislot = true;
877*4882a593Smuzhiyun block->lfshift = 3;
878*4882a593Smuzhiyun block->lookup_reg = TIM_AF_RVU_LF_CFG_DEBUG;
879*4882a593Smuzhiyun block->pf_lfcnt_reg = RVU_PRIV_PFX_TIM_CFG;
880*4882a593Smuzhiyun block->vf_lfcnt_reg = RVU_PRIV_HWVFX_TIM_CFG;
881*4882a593Smuzhiyun block->lfcfg_reg = TIM_PRIV_LFX_CFG;
882*4882a593Smuzhiyun block->msixcfg_reg = TIM_PRIV_LFX_INT_CFG;
883*4882a593Smuzhiyun block->lfreset_reg = TIM_AF_LF_RST;
884*4882a593Smuzhiyun sprintf(block->name, "TIM");
885*4882a593Smuzhiyun err = rvu_alloc_bitmap(&block->lf);
886*4882a593Smuzhiyun if (err)
887*4882a593Smuzhiyun return err;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun cpt:
890*4882a593Smuzhiyun /* Init CPT LF's bitmap */
891*4882a593Smuzhiyun block = &hw->block[BLKADDR_CPT0];
892*4882a593Smuzhiyun if (!block->implemented)
893*4882a593Smuzhiyun goto init;
894*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_CPT0, CPT_AF_CONSTANTS0);
895*4882a593Smuzhiyun block->lf.max = cfg & 0xFF;
896*4882a593Smuzhiyun block->addr = BLKADDR_CPT0;
897*4882a593Smuzhiyun block->type = BLKTYPE_CPT;
898*4882a593Smuzhiyun block->multislot = true;
899*4882a593Smuzhiyun block->lfshift = 3;
900*4882a593Smuzhiyun block->lookup_reg = CPT_AF_RVU_LF_CFG_DEBUG;
901*4882a593Smuzhiyun block->pf_lfcnt_reg = RVU_PRIV_PFX_CPT0_CFG;
902*4882a593Smuzhiyun block->vf_lfcnt_reg = RVU_PRIV_HWVFX_CPT0_CFG;
903*4882a593Smuzhiyun block->lfcfg_reg = CPT_PRIV_LFX_CFG;
904*4882a593Smuzhiyun block->msixcfg_reg = CPT_PRIV_LFX_INT_CFG;
905*4882a593Smuzhiyun block->lfreset_reg = CPT_AF_LF_RST;
906*4882a593Smuzhiyun sprintf(block->name, "CPT");
907*4882a593Smuzhiyun err = rvu_alloc_bitmap(&block->lf);
908*4882a593Smuzhiyun if (err)
909*4882a593Smuzhiyun return err;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun init:
912*4882a593Smuzhiyun /* Allocate memory for PFVF data */
913*4882a593Smuzhiyun rvu->pf = devm_kcalloc(rvu->dev, hw->total_pfs,
914*4882a593Smuzhiyun sizeof(struct rvu_pfvf), GFP_KERNEL);
915*4882a593Smuzhiyun if (!rvu->pf)
916*4882a593Smuzhiyun return -ENOMEM;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun rvu->hwvf = devm_kcalloc(rvu->dev, hw->total_vfs,
919*4882a593Smuzhiyun sizeof(struct rvu_pfvf), GFP_KERNEL);
920*4882a593Smuzhiyun if (!rvu->hwvf)
921*4882a593Smuzhiyun return -ENOMEM;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun mutex_init(&rvu->rsrc_lock);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun rvu_fwdata_init(rvu);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun err = rvu_setup_msix_resources(rvu);
928*4882a593Smuzhiyun if (err)
929*4882a593Smuzhiyun return err;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun for (blkid = 0; blkid < BLK_COUNT; blkid++) {
932*4882a593Smuzhiyun block = &hw->block[blkid];
933*4882a593Smuzhiyun if (!block->lf.bmap)
934*4882a593Smuzhiyun continue;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* Allocate memory for block LF/slot to pcifunc mapping info */
937*4882a593Smuzhiyun block->fn_map = devm_kcalloc(rvu->dev, block->lf.max,
938*4882a593Smuzhiyun sizeof(u16), GFP_KERNEL);
939*4882a593Smuzhiyun if (!block->fn_map) {
940*4882a593Smuzhiyun err = -ENOMEM;
941*4882a593Smuzhiyun goto msix_err;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Scan all blocks to check if low level firmware has
945*4882a593Smuzhiyun * already provisioned any of the resources to a PF/VF.
946*4882a593Smuzhiyun */
947*4882a593Smuzhiyun rvu_scan_block(rvu, block);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun err = rvu_npc_init(rvu);
951*4882a593Smuzhiyun if (err)
952*4882a593Smuzhiyun goto npc_err;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun err = rvu_cgx_init(rvu);
955*4882a593Smuzhiyun if (err)
956*4882a593Smuzhiyun goto cgx_err;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /* Assign MACs for CGX mapped functions */
959*4882a593Smuzhiyun rvu_setup_pfvf_macaddress(rvu);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun err = rvu_npa_init(rvu);
962*4882a593Smuzhiyun if (err)
963*4882a593Smuzhiyun goto npa_err;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun err = rvu_nix_init(rvu);
966*4882a593Smuzhiyun if (err)
967*4882a593Smuzhiyun goto nix_err;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun return 0;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun nix_err:
972*4882a593Smuzhiyun rvu_nix_freemem(rvu);
973*4882a593Smuzhiyun npa_err:
974*4882a593Smuzhiyun rvu_npa_freemem(rvu);
975*4882a593Smuzhiyun cgx_err:
976*4882a593Smuzhiyun rvu_cgx_exit(rvu);
977*4882a593Smuzhiyun npc_err:
978*4882a593Smuzhiyun rvu_npc_freemem(rvu);
979*4882a593Smuzhiyun rvu_fwdata_exit(rvu);
980*4882a593Smuzhiyun msix_err:
981*4882a593Smuzhiyun rvu_reset_msix(rvu);
982*4882a593Smuzhiyun return err;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* NPA and NIX admin queue APIs */
rvu_aq_free(struct rvu * rvu,struct admin_queue * aq)986*4882a593Smuzhiyun void rvu_aq_free(struct rvu *rvu, struct admin_queue *aq)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun if (!aq)
989*4882a593Smuzhiyun return;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun qmem_free(rvu->dev, aq->inst);
992*4882a593Smuzhiyun qmem_free(rvu->dev, aq->res);
993*4882a593Smuzhiyun devm_kfree(rvu->dev, aq);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
rvu_aq_alloc(struct rvu * rvu,struct admin_queue ** ad_queue,int qsize,int inst_size,int res_size)996*4882a593Smuzhiyun int rvu_aq_alloc(struct rvu *rvu, struct admin_queue **ad_queue,
997*4882a593Smuzhiyun int qsize, int inst_size, int res_size)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct admin_queue *aq;
1000*4882a593Smuzhiyun int err;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun *ad_queue = devm_kzalloc(rvu->dev, sizeof(*aq), GFP_KERNEL);
1003*4882a593Smuzhiyun if (!*ad_queue)
1004*4882a593Smuzhiyun return -ENOMEM;
1005*4882a593Smuzhiyun aq = *ad_queue;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* Alloc memory for instructions i.e AQ */
1008*4882a593Smuzhiyun err = qmem_alloc(rvu->dev, &aq->inst, qsize, inst_size);
1009*4882a593Smuzhiyun if (err) {
1010*4882a593Smuzhiyun devm_kfree(rvu->dev, aq);
1011*4882a593Smuzhiyun return err;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* Alloc memory for results */
1015*4882a593Smuzhiyun err = qmem_alloc(rvu->dev, &aq->res, qsize, res_size);
1016*4882a593Smuzhiyun if (err) {
1017*4882a593Smuzhiyun rvu_aq_free(rvu, aq);
1018*4882a593Smuzhiyun return err;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun spin_lock_init(&aq->lock);
1022*4882a593Smuzhiyun return 0;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
rvu_mbox_handler_ready(struct rvu * rvu,struct msg_req * req,struct ready_msg_rsp * rsp)1025*4882a593Smuzhiyun int rvu_mbox_handler_ready(struct rvu *rvu, struct msg_req *req,
1026*4882a593Smuzhiyun struct ready_msg_rsp *rsp)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun if (rvu->fwdata) {
1029*4882a593Smuzhiyun rsp->rclk_freq = rvu->fwdata->rclk;
1030*4882a593Smuzhiyun rsp->sclk_freq = rvu->fwdata->sclk;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun return 0;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /* Get current count of a RVU block's LF/slots
1036*4882a593Smuzhiyun * provisioned to a given RVU func.
1037*4882a593Smuzhiyun */
rvu_get_rsrc_mapcount(struct rvu_pfvf * pfvf,int blktype)1038*4882a593Smuzhiyun static u16 rvu_get_rsrc_mapcount(struct rvu_pfvf *pfvf, int blktype)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun switch (blktype) {
1041*4882a593Smuzhiyun case BLKTYPE_NPA:
1042*4882a593Smuzhiyun return pfvf->npalf ? 1 : 0;
1043*4882a593Smuzhiyun case BLKTYPE_NIX:
1044*4882a593Smuzhiyun return pfvf->nixlf ? 1 : 0;
1045*4882a593Smuzhiyun case BLKTYPE_SSO:
1046*4882a593Smuzhiyun return pfvf->sso;
1047*4882a593Smuzhiyun case BLKTYPE_SSOW:
1048*4882a593Smuzhiyun return pfvf->ssow;
1049*4882a593Smuzhiyun case BLKTYPE_TIM:
1050*4882a593Smuzhiyun return pfvf->timlfs;
1051*4882a593Smuzhiyun case BLKTYPE_CPT:
1052*4882a593Smuzhiyun return pfvf->cptlfs;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun return 0;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
is_pffunc_map_valid(struct rvu * rvu,u16 pcifunc,int blktype)1057*4882a593Smuzhiyun bool is_pffunc_map_valid(struct rvu *rvu, u16 pcifunc, int blktype)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun struct rvu_pfvf *pfvf;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun if (!is_pf_func_valid(rvu, pcifunc))
1062*4882a593Smuzhiyun return false;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun pfvf = rvu_get_pfvf(rvu, pcifunc);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun /* Check if this PFFUNC has a LF of type blktype attached */
1067*4882a593Smuzhiyun if (!rvu_get_rsrc_mapcount(pfvf, blktype))
1068*4882a593Smuzhiyun return false;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun return true;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
rvu_lookup_rsrc(struct rvu * rvu,struct rvu_block * block,int pcifunc,int slot)1073*4882a593Smuzhiyun static int rvu_lookup_rsrc(struct rvu *rvu, struct rvu_block *block,
1074*4882a593Smuzhiyun int pcifunc, int slot)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun u64 val;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun val = ((u64)pcifunc << 24) | (slot << 16) | (1ULL << 13);
1079*4882a593Smuzhiyun rvu_write64(rvu, block->addr, block->lookup_reg, val);
1080*4882a593Smuzhiyun /* Wait for the lookup to finish */
1081*4882a593Smuzhiyun /* TODO: put some timeout here */
1082*4882a593Smuzhiyun while (rvu_read64(rvu, block->addr, block->lookup_reg) & (1ULL << 13))
1083*4882a593Smuzhiyun ;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun val = rvu_read64(rvu, block->addr, block->lookup_reg);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* Check LF valid bit */
1088*4882a593Smuzhiyun if (!(val & (1ULL << 12)))
1089*4882a593Smuzhiyun return -1;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun return (val & 0xFFF);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
rvu_detach_block(struct rvu * rvu,int pcifunc,int blktype)1094*4882a593Smuzhiyun static void rvu_detach_block(struct rvu *rvu, int pcifunc, int blktype)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun struct rvu_pfvf *pfvf = rvu_get_pfvf(rvu, pcifunc);
1097*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
1098*4882a593Smuzhiyun struct rvu_block *block;
1099*4882a593Smuzhiyun int slot, lf, num_lfs;
1100*4882a593Smuzhiyun int blkaddr;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun blkaddr = rvu_get_blkaddr(rvu, blktype, pcifunc);
1103*4882a593Smuzhiyun if (blkaddr < 0)
1104*4882a593Smuzhiyun return;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun block = &hw->block[blkaddr];
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun num_lfs = rvu_get_rsrc_mapcount(pfvf, block->type);
1109*4882a593Smuzhiyun if (!num_lfs)
1110*4882a593Smuzhiyun return;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun for (slot = 0; slot < num_lfs; slot++) {
1113*4882a593Smuzhiyun lf = rvu_lookup_rsrc(rvu, block, pcifunc, slot);
1114*4882a593Smuzhiyun if (lf < 0) /* This should never happen */
1115*4882a593Smuzhiyun continue;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* Disable the LF */
1118*4882a593Smuzhiyun rvu_write64(rvu, blkaddr, block->lfcfg_reg |
1119*4882a593Smuzhiyun (lf << block->lfshift), 0x00ULL);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* Update SW maintained mapping info as well */
1122*4882a593Smuzhiyun rvu_update_rsrc_map(rvu, pfvf, block,
1123*4882a593Smuzhiyun pcifunc, lf, false);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* Free the resource */
1126*4882a593Smuzhiyun rvu_free_rsrc(&block->lf, lf);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /* Clear MSIX vector offset for this LF */
1129*4882a593Smuzhiyun rvu_clear_msix_offset(rvu, pfvf, block, lf);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
rvu_detach_rsrcs(struct rvu * rvu,struct rsrc_detach * detach,u16 pcifunc)1133*4882a593Smuzhiyun static int rvu_detach_rsrcs(struct rvu *rvu, struct rsrc_detach *detach,
1134*4882a593Smuzhiyun u16 pcifunc)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
1137*4882a593Smuzhiyun bool detach_all = true;
1138*4882a593Smuzhiyun struct rvu_block *block;
1139*4882a593Smuzhiyun int blkid;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun mutex_lock(&rvu->rsrc_lock);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* Check for partial resource detach */
1144*4882a593Smuzhiyun if (detach && detach->partial)
1145*4882a593Smuzhiyun detach_all = false;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /* Check for RVU block's LFs attached to this func,
1148*4882a593Smuzhiyun * if so, detach them.
1149*4882a593Smuzhiyun */
1150*4882a593Smuzhiyun for (blkid = 0; blkid < BLK_COUNT; blkid++) {
1151*4882a593Smuzhiyun block = &hw->block[blkid];
1152*4882a593Smuzhiyun if (!block->lf.bmap)
1153*4882a593Smuzhiyun continue;
1154*4882a593Smuzhiyun if (!detach_all && detach) {
1155*4882a593Smuzhiyun if (blkid == BLKADDR_NPA && !detach->npalf)
1156*4882a593Smuzhiyun continue;
1157*4882a593Smuzhiyun else if ((blkid == BLKADDR_NIX0) && !detach->nixlf)
1158*4882a593Smuzhiyun continue;
1159*4882a593Smuzhiyun else if ((blkid == BLKADDR_SSO) && !detach->sso)
1160*4882a593Smuzhiyun continue;
1161*4882a593Smuzhiyun else if ((blkid == BLKADDR_SSOW) && !detach->ssow)
1162*4882a593Smuzhiyun continue;
1163*4882a593Smuzhiyun else if ((blkid == BLKADDR_TIM) && !detach->timlfs)
1164*4882a593Smuzhiyun continue;
1165*4882a593Smuzhiyun else if ((blkid == BLKADDR_CPT0) && !detach->cptlfs)
1166*4882a593Smuzhiyun continue;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun rvu_detach_block(rvu, pcifunc, block->type);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun mutex_unlock(&rvu->rsrc_lock);
1172*4882a593Smuzhiyun return 0;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
rvu_mbox_handler_detach_resources(struct rvu * rvu,struct rsrc_detach * detach,struct msg_rsp * rsp)1175*4882a593Smuzhiyun int rvu_mbox_handler_detach_resources(struct rvu *rvu,
1176*4882a593Smuzhiyun struct rsrc_detach *detach,
1177*4882a593Smuzhiyun struct msg_rsp *rsp)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun return rvu_detach_rsrcs(rvu, detach, detach->hdr.pcifunc);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
rvu_attach_block(struct rvu * rvu,int pcifunc,int blktype,int num_lfs)1182*4882a593Smuzhiyun static void rvu_attach_block(struct rvu *rvu, int pcifunc,
1183*4882a593Smuzhiyun int blktype, int num_lfs)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun struct rvu_pfvf *pfvf = rvu_get_pfvf(rvu, pcifunc);
1186*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
1187*4882a593Smuzhiyun struct rvu_block *block;
1188*4882a593Smuzhiyun int slot, lf;
1189*4882a593Smuzhiyun int blkaddr;
1190*4882a593Smuzhiyun u64 cfg;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun if (!num_lfs)
1193*4882a593Smuzhiyun return;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun blkaddr = rvu_get_blkaddr(rvu, blktype, 0);
1196*4882a593Smuzhiyun if (blkaddr < 0)
1197*4882a593Smuzhiyun return;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun block = &hw->block[blkaddr];
1200*4882a593Smuzhiyun if (!block->lf.bmap)
1201*4882a593Smuzhiyun return;
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun for (slot = 0; slot < num_lfs; slot++) {
1204*4882a593Smuzhiyun /* Allocate the resource */
1205*4882a593Smuzhiyun lf = rvu_alloc_rsrc(&block->lf);
1206*4882a593Smuzhiyun if (lf < 0)
1207*4882a593Smuzhiyun return;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun cfg = (1ULL << 63) | (pcifunc << 8) | slot;
1210*4882a593Smuzhiyun rvu_write64(rvu, blkaddr, block->lfcfg_reg |
1211*4882a593Smuzhiyun (lf << block->lfshift), cfg);
1212*4882a593Smuzhiyun rvu_update_rsrc_map(rvu, pfvf, block,
1213*4882a593Smuzhiyun pcifunc, lf, true);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* Set start MSIX vector for this LF within this PF/VF */
1216*4882a593Smuzhiyun rvu_set_msix_offset(rvu, pfvf, block, lf);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
rvu_check_rsrc_availability(struct rvu * rvu,struct rsrc_attach * req,u16 pcifunc)1220*4882a593Smuzhiyun static int rvu_check_rsrc_availability(struct rvu *rvu,
1221*4882a593Smuzhiyun struct rsrc_attach *req, u16 pcifunc)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun struct rvu_pfvf *pfvf = rvu_get_pfvf(rvu, pcifunc);
1224*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
1225*4882a593Smuzhiyun struct rvu_block *block;
1226*4882a593Smuzhiyun int free_lfs, mappedlfs;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* Only one NPA LF can be attached */
1229*4882a593Smuzhiyun if (req->npalf && !rvu_get_rsrc_mapcount(pfvf, BLKTYPE_NPA)) {
1230*4882a593Smuzhiyun block = &hw->block[BLKADDR_NPA];
1231*4882a593Smuzhiyun free_lfs = rvu_rsrc_free_count(&block->lf);
1232*4882a593Smuzhiyun if (!free_lfs)
1233*4882a593Smuzhiyun goto fail;
1234*4882a593Smuzhiyun } else if (req->npalf) {
1235*4882a593Smuzhiyun dev_err(&rvu->pdev->dev,
1236*4882a593Smuzhiyun "Func 0x%x: Invalid req, already has NPA\n",
1237*4882a593Smuzhiyun pcifunc);
1238*4882a593Smuzhiyun return -EINVAL;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun /* Only one NIX LF can be attached */
1242*4882a593Smuzhiyun if (req->nixlf && !rvu_get_rsrc_mapcount(pfvf, BLKTYPE_NIX)) {
1243*4882a593Smuzhiyun block = &hw->block[BLKADDR_NIX0];
1244*4882a593Smuzhiyun free_lfs = rvu_rsrc_free_count(&block->lf);
1245*4882a593Smuzhiyun if (!free_lfs)
1246*4882a593Smuzhiyun goto fail;
1247*4882a593Smuzhiyun } else if (req->nixlf) {
1248*4882a593Smuzhiyun dev_err(&rvu->pdev->dev,
1249*4882a593Smuzhiyun "Func 0x%x: Invalid req, already has NIX\n",
1250*4882a593Smuzhiyun pcifunc);
1251*4882a593Smuzhiyun return -EINVAL;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun if (req->sso) {
1255*4882a593Smuzhiyun block = &hw->block[BLKADDR_SSO];
1256*4882a593Smuzhiyun /* Is request within limits ? */
1257*4882a593Smuzhiyun if (req->sso > block->lf.max) {
1258*4882a593Smuzhiyun dev_err(&rvu->pdev->dev,
1259*4882a593Smuzhiyun "Func 0x%x: Invalid SSO req, %d > max %d\n",
1260*4882a593Smuzhiyun pcifunc, req->sso, block->lf.max);
1261*4882a593Smuzhiyun return -EINVAL;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun mappedlfs = rvu_get_rsrc_mapcount(pfvf, block->type);
1264*4882a593Smuzhiyun free_lfs = rvu_rsrc_free_count(&block->lf);
1265*4882a593Smuzhiyun /* Check if additional resources are available */
1266*4882a593Smuzhiyun if (req->sso > mappedlfs &&
1267*4882a593Smuzhiyun ((req->sso - mappedlfs) > free_lfs))
1268*4882a593Smuzhiyun goto fail;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (req->ssow) {
1272*4882a593Smuzhiyun block = &hw->block[BLKADDR_SSOW];
1273*4882a593Smuzhiyun if (req->ssow > block->lf.max) {
1274*4882a593Smuzhiyun dev_err(&rvu->pdev->dev,
1275*4882a593Smuzhiyun "Func 0x%x: Invalid SSOW req, %d > max %d\n",
1276*4882a593Smuzhiyun pcifunc, req->sso, block->lf.max);
1277*4882a593Smuzhiyun return -EINVAL;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun mappedlfs = rvu_get_rsrc_mapcount(pfvf, block->type);
1280*4882a593Smuzhiyun free_lfs = rvu_rsrc_free_count(&block->lf);
1281*4882a593Smuzhiyun if (req->ssow > mappedlfs &&
1282*4882a593Smuzhiyun ((req->ssow - mappedlfs) > free_lfs))
1283*4882a593Smuzhiyun goto fail;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun if (req->timlfs) {
1287*4882a593Smuzhiyun block = &hw->block[BLKADDR_TIM];
1288*4882a593Smuzhiyun if (req->timlfs > block->lf.max) {
1289*4882a593Smuzhiyun dev_err(&rvu->pdev->dev,
1290*4882a593Smuzhiyun "Func 0x%x: Invalid TIMLF req, %d > max %d\n",
1291*4882a593Smuzhiyun pcifunc, req->timlfs, block->lf.max);
1292*4882a593Smuzhiyun return -EINVAL;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun mappedlfs = rvu_get_rsrc_mapcount(pfvf, block->type);
1295*4882a593Smuzhiyun free_lfs = rvu_rsrc_free_count(&block->lf);
1296*4882a593Smuzhiyun if (req->timlfs > mappedlfs &&
1297*4882a593Smuzhiyun ((req->timlfs - mappedlfs) > free_lfs))
1298*4882a593Smuzhiyun goto fail;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun if (req->cptlfs) {
1302*4882a593Smuzhiyun block = &hw->block[BLKADDR_CPT0];
1303*4882a593Smuzhiyun if (req->cptlfs > block->lf.max) {
1304*4882a593Smuzhiyun dev_err(&rvu->pdev->dev,
1305*4882a593Smuzhiyun "Func 0x%x: Invalid CPTLF req, %d > max %d\n",
1306*4882a593Smuzhiyun pcifunc, req->cptlfs, block->lf.max);
1307*4882a593Smuzhiyun return -EINVAL;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun mappedlfs = rvu_get_rsrc_mapcount(pfvf, block->type);
1310*4882a593Smuzhiyun free_lfs = rvu_rsrc_free_count(&block->lf);
1311*4882a593Smuzhiyun if (req->cptlfs > mappedlfs &&
1312*4882a593Smuzhiyun ((req->cptlfs - mappedlfs) > free_lfs))
1313*4882a593Smuzhiyun goto fail;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun return 0;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun fail:
1319*4882a593Smuzhiyun dev_info(rvu->dev, "Request for %s failed\n", block->name);
1320*4882a593Smuzhiyun return -ENOSPC;
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
rvu_mbox_handler_attach_resources(struct rvu * rvu,struct rsrc_attach * attach,struct msg_rsp * rsp)1323*4882a593Smuzhiyun int rvu_mbox_handler_attach_resources(struct rvu *rvu,
1324*4882a593Smuzhiyun struct rsrc_attach *attach,
1325*4882a593Smuzhiyun struct msg_rsp *rsp)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun u16 pcifunc = attach->hdr.pcifunc;
1328*4882a593Smuzhiyun int err;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun /* If first request, detach all existing attached resources */
1331*4882a593Smuzhiyun if (!attach->modify)
1332*4882a593Smuzhiyun rvu_detach_rsrcs(rvu, NULL, pcifunc);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun mutex_lock(&rvu->rsrc_lock);
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /* Check if the request can be accommodated */
1337*4882a593Smuzhiyun err = rvu_check_rsrc_availability(rvu, attach, pcifunc);
1338*4882a593Smuzhiyun if (err)
1339*4882a593Smuzhiyun goto exit;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun /* Now attach the requested resources */
1342*4882a593Smuzhiyun if (attach->npalf)
1343*4882a593Smuzhiyun rvu_attach_block(rvu, pcifunc, BLKTYPE_NPA, 1);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun if (attach->nixlf)
1346*4882a593Smuzhiyun rvu_attach_block(rvu, pcifunc, BLKTYPE_NIX, 1);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun if (attach->sso) {
1349*4882a593Smuzhiyun /* RVU func doesn't know which exact LF or slot is attached
1350*4882a593Smuzhiyun * to it, it always sees as slot 0,1,2. So for a 'modify'
1351*4882a593Smuzhiyun * request, simply detach all existing attached LFs/slots
1352*4882a593Smuzhiyun * and attach a fresh.
1353*4882a593Smuzhiyun */
1354*4882a593Smuzhiyun if (attach->modify)
1355*4882a593Smuzhiyun rvu_detach_block(rvu, pcifunc, BLKTYPE_SSO);
1356*4882a593Smuzhiyun rvu_attach_block(rvu, pcifunc, BLKTYPE_SSO, attach->sso);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if (attach->ssow) {
1360*4882a593Smuzhiyun if (attach->modify)
1361*4882a593Smuzhiyun rvu_detach_block(rvu, pcifunc, BLKTYPE_SSOW);
1362*4882a593Smuzhiyun rvu_attach_block(rvu, pcifunc, BLKTYPE_SSOW, attach->ssow);
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (attach->timlfs) {
1366*4882a593Smuzhiyun if (attach->modify)
1367*4882a593Smuzhiyun rvu_detach_block(rvu, pcifunc, BLKTYPE_TIM);
1368*4882a593Smuzhiyun rvu_attach_block(rvu, pcifunc, BLKTYPE_TIM, attach->timlfs);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun if (attach->cptlfs) {
1372*4882a593Smuzhiyun if (attach->modify)
1373*4882a593Smuzhiyun rvu_detach_block(rvu, pcifunc, BLKTYPE_CPT);
1374*4882a593Smuzhiyun rvu_attach_block(rvu, pcifunc, BLKTYPE_CPT, attach->cptlfs);
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun exit:
1378*4882a593Smuzhiyun mutex_unlock(&rvu->rsrc_lock);
1379*4882a593Smuzhiyun return err;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
rvu_get_msix_offset(struct rvu * rvu,struct rvu_pfvf * pfvf,int blkaddr,int lf)1382*4882a593Smuzhiyun static u16 rvu_get_msix_offset(struct rvu *rvu, struct rvu_pfvf *pfvf,
1383*4882a593Smuzhiyun int blkaddr, int lf)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun u16 vec;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun if (lf < 0)
1388*4882a593Smuzhiyun return MSIX_VECTOR_INVALID;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun for (vec = 0; vec < pfvf->msix.max; vec++) {
1391*4882a593Smuzhiyun if (pfvf->msix_lfmap[vec] == MSIX_BLKLF(blkaddr, lf))
1392*4882a593Smuzhiyun return vec;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun return MSIX_VECTOR_INVALID;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
rvu_set_msix_offset(struct rvu * rvu,struct rvu_pfvf * pfvf,struct rvu_block * block,int lf)1397*4882a593Smuzhiyun static void rvu_set_msix_offset(struct rvu *rvu, struct rvu_pfvf *pfvf,
1398*4882a593Smuzhiyun struct rvu_block *block, int lf)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun u16 nvecs, vec, offset;
1401*4882a593Smuzhiyun u64 cfg;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun cfg = rvu_read64(rvu, block->addr, block->msixcfg_reg |
1404*4882a593Smuzhiyun (lf << block->lfshift));
1405*4882a593Smuzhiyun nvecs = (cfg >> 12) & 0xFF;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /* Check and alloc MSIX vectors, must be contiguous */
1408*4882a593Smuzhiyun if (!rvu_rsrc_check_contig(&pfvf->msix, nvecs))
1409*4882a593Smuzhiyun return;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun offset = rvu_alloc_rsrc_contig(&pfvf->msix, nvecs);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun /* Config MSIX offset in LF */
1414*4882a593Smuzhiyun rvu_write64(rvu, block->addr, block->msixcfg_reg |
1415*4882a593Smuzhiyun (lf << block->lfshift), (cfg & ~0x7FFULL) | offset);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Update the bitmap as well */
1418*4882a593Smuzhiyun for (vec = 0; vec < nvecs; vec++)
1419*4882a593Smuzhiyun pfvf->msix_lfmap[offset + vec] = MSIX_BLKLF(block->addr, lf);
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
rvu_clear_msix_offset(struct rvu * rvu,struct rvu_pfvf * pfvf,struct rvu_block * block,int lf)1422*4882a593Smuzhiyun static void rvu_clear_msix_offset(struct rvu *rvu, struct rvu_pfvf *pfvf,
1423*4882a593Smuzhiyun struct rvu_block *block, int lf)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun u16 nvecs, vec, offset;
1426*4882a593Smuzhiyun u64 cfg;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun cfg = rvu_read64(rvu, block->addr, block->msixcfg_reg |
1429*4882a593Smuzhiyun (lf << block->lfshift));
1430*4882a593Smuzhiyun nvecs = (cfg >> 12) & 0xFF;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /* Clear MSIX offset in LF */
1433*4882a593Smuzhiyun rvu_write64(rvu, block->addr, block->msixcfg_reg |
1434*4882a593Smuzhiyun (lf << block->lfshift), cfg & ~0x7FFULL);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun offset = rvu_get_msix_offset(rvu, pfvf, block->addr, lf);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /* Update the mapping */
1439*4882a593Smuzhiyun for (vec = 0; vec < nvecs; vec++)
1440*4882a593Smuzhiyun pfvf->msix_lfmap[offset + vec] = 0;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* Free the same in MSIX bitmap */
1443*4882a593Smuzhiyun rvu_free_rsrc_contig(&pfvf->msix, nvecs, offset);
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
rvu_mbox_handler_msix_offset(struct rvu * rvu,struct msg_req * req,struct msix_offset_rsp * rsp)1446*4882a593Smuzhiyun int rvu_mbox_handler_msix_offset(struct rvu *rvu, struct msg_req *req,
1447*4882a593Smuzhiyun struct msix_offset_rsp *rsp)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
1450*4882a593Smuzhiyun u16 pcifunc = req->hdr.pcifunc;
1451*4882a593Smuzhiyun struct rvu_pfvf *pfvf;
1452*4882a593Smuzhiyun int lf, slot;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun pfvf = rvu_get_pfvf(rvu, pcifunc);
1455*4882a593Smuzhiyun if (!pfvf->msix.bmap)
1456*4882a593Smuzhiyun return 0;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun /* Set MSIX offsets for each block's LFs attached to this PF/VF */
1459*4882a593Smuzhiyun lf = rvu_get_lf(rvu, &hw->block[BLKADDR_NPA], pcifunc, 0);
1460*4882a593Smuzhiyun rsp->npa_msixoff = rvu_get_msix_offset(rvu, pfvf, BLKADDR_NPA, lf);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun lf = rvu_get_lf(rvu, &hw->block[BLKADDR_NIX0], pcifunc, 0);
1463*4882a593Smuzhiyun rsp->nix_msixoff = rvu_get_msix_offset(rvu, pfvf, BLKADDR_NIX0, lf);
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun rsp->sso = pfvf->sso;
1466*4882a593Smuzhiyun for (slot = 0; slot < rsp->sso; slot++) {
1467*4882a593Smuzhiyun lf = rvu_get_lf(rvu, &hw->block[BLKADDR_SSO], pcifunc, slot);
1468*4882a593Smuzhiyun rsp->sso_msixoff[slot] =
1469*4882a593Smuzhiyun rvu_get_msix_offset(rvu, pfvf, BLKADDR_SSO, lf);
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun rsp->ssow = pfvf->ssow;
1473*4882a593Smuzhiyun for (slot = 0; slot < rsp->ssow; slot++) {
1474*4882a593Smuzhiyun lf = rvu_get_lf(rvu, &hw->block[BLKADDR_SSOW], pcifunc, slot);
1475*4882a593Smuzhiyun rsp->ssow_msixoff[slot] =
1476*4882a593Smuzhiyun rvu_get_msix_offset(rvu, pfvf, BLKADDR_SSOW, lf);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun rsp->timlfs = pfvf->timlfs;
1480*4882a593Smuzhiyun for (slot = 0; slot < rsp->timlfs; slot++) {
1481*4882a593Smuzhiyun lf = rvu_get_lf(rvu, &hw->block[BLKADDR_TIM], pcifunc, slot);
1482*4882a593Smuzhiyun rsp->timlf_msixoff[slot] =
1483*4882a593Smuzhiyun rvu_get_msix_offset(rvu, pfvf, BLKADDR_TIM, lf);
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun rsp->cptlfs = pfvf->cptlfs;
1487*4882a593Smuzhiyun for (slot = 0; slot < rsp->cptlfs; slot++) {
1488*4882a593Smuzhiyun lf = rvu_get_lf(rvu, &hw->block[BLKADDR_CPT0], pcifunc, slot);
1489*4882a593Smuzhiyun rsp->cptlf_msixoff[slot] =
1490*4882a593Smuzhiyun rvu_get_msix_offset(rvu, pfvf, BLKADDR_CPT0, lf);
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun return 0;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
rvu_mbox_handler_vf_flr(struct rvu * rvu,struct msg_req * req,struct msg_rsp * rsp)1495*4882a593Smuzhiyun int rvu_mbox_handler_vf_flr(struct rvu *rvu, struct msg_req *req,
1496*4882a593Smuzhiyun struct msg_rsp *rsp)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun u16 pcifunc = req->hdr.pcifunc;
1499*4882a593Smuzhiyun u16 vf, numvfs;
1500*4882a593Smuzhiyun u64 cfg;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun vf = pcifunc & RVU_PFVF_FUNC_MASK;
1503*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM,
1504*4882a593Smuzhiyun RVU_PRIV_PFX_CFG(rvu_get_pf(pcifunc)));
1505*4882a593Smuzhiyun numvfs = (cfg >> 12) & 0xFF;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun if (vf && vf <= numvfs)
1508*4882a593Smuzhiyun __rvu_flr_handler(rvu, pcifunc);
1509*4882a593Smuzhiyun else
1510*4882a593Smuzhiyun return RVU_INVALID_VF_ID;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun return 0;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun
rvu_mbox_handler_get_hw_cap(struct rvu * rvu,struct msg_req * req,struct get_hw_cap_rsp * rsp)1515*4882a593Smuzhiyun int rvu_mbox_handler_get_hw_cap(struct rvu *rvu, struct msg_req *req,
1516*4882a593Smuzhiyun struct get_hw_cap_rsp *rsp)
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun rsp->nix_fixed_txschq_mapping = hw->cap.nix_fixed_txschq_mapping;
1521*4882a593Smuzhiyun rsp->nix_shaping = hw->cap.nix_shaping;
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun return 0;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
rvu_process_mbox_msg(struct otx2_mbox * mbox,int devid,struct mbox_msghdr * req)1526*4882a593Smuzhiyun static int rvu_process_mbox_msg(struct otx2_mbox *mbox, int devid,
1527*4882a593Smuzhiyun struct mbox_msghdr *req)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun struct rvu *rvu = pci_get_drvdata(mbox->pdev);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun /* Check if valid, if not reply with a invalid msg */
1532*4882a593Smuzhiyun if (req->sig != OTX2_MBOX_REQ_SIG)
1533*4882a593Smuzhiyun goto bad_message;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun switch (req->id) {
1536*4882a593Smuzhiyun #define M(_name, _id, _fn_name, _req_type, _rsp_type) \
1537*4882a593Smuzhiyun case _id: { \
1538*4882a593Smuzhiyun struct _rsp_type *rsp; \
1539*4882a593Smuzhiyun int err; \
1540*4882a593Smuzhiyun \
1541*4882a593Smuzhiyun rsp = (struct _rsp_type *)otx2_mbox_alloc_msg( \
1542*4882a593Smuzhiyun mbox, devid, \
1543*4882a593Smuzhiyun sizeof(struct _rsp_type)); \
1544*4882a593Smuzhiyun /* some handlers should complete even if reply */ \
1545*4882a593Smuzhiyun /* could not be allocated */ \
1546*4882a593Smuzhiyun if (!rsp && \
1547*4882a593Smuzhiyun _id != MBOX_MSG_DETACH_RESOURCES && \
1548*4882a593Smuzhiyun _id != MBOX_MSG_NIX_TXSCH_FREE && \
1549*4882a593Smuzhiyun _id != MBOX_MSG_VF_FLR) \
1550*4882a593Smuzhiyun return -ENOMEM; \
1551*4882a593Smuzhiyun if (rsp) { \
1552*4882a593Smuzhiyun rsp->hdr.id = _id; \
1553*4882a593Smuzhiyun rsp->hdr.sig = OTX2_MBOX_RSP_SIG; \
1554*4882a593Smuzhiyun rsp->hdr.pcifunc = req->pcifunc; \
1555*4882a593Smuzhiyun rsp->hdr.rc = 0; \
1556*4882a593Smuzhiyun } \
1557*4882a593Smuzhiyun \
1558*4882a593Smuzhiyun err = rvu_mbox_handler_ ## _fn_name(rvu, \
1559*4882a593Smuzhiyun (struct _req_type *)req, \
1560*4882a593Smuzhiyun rsp); \
1561*4882a593Smuzhiyun if (rsp && err) \
1562*4882a593Smuzhiyun rsp->hdr.rc = err; \
1563*4882a593Smuzhiyun \
1564*4882a593Smuzhiyun trace_otx2_msg_process(mbox->pdev, _id, err); \
1565*4882a593Smuzhiyun return rsp ? err : -ENOMEM; \
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun MBOX_MESSAGES
1568*4882a593Smuzhiyun #undef M
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun bad_message:
1571*4882a593Smuzhiyun default:
1572*4882a593Smuzhiyun otx2_reply_invalid_msg(mbox, devid, req->pcifunc, req->id);
1573*4882a593Smuzhiyun return -ENODEV;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
__rvu_mbox_handler(struct rvu_work * mwork,int type)1577*4882a593Smuzhiyun static void __rvu_mbox_handler(struct rvu_work *mwork, int type)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun struct rvu *rvu = mwork->rvu;
1580*4882a593Smuzhiyun int offset, err, id, devid;
1581*4882a593Smuzhiyun struct otx2_mbox_dev *mdev;
1582*4882a593Smuzhiyun struct mbox_hdr *req_hdr;
1583*4882a593Smuzhiyun struct mbox_msghdr *msg;
1584*4882a593Smuzhiyun struct mbox_wq_info *mw;
1585*4882a593Smuzhiyun struct otx2_mbox *mbox;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun switch (type) {
1588*4882a593Smuzhiyun case TYPE_AFPF:
1589*4882a593Smuzhiyun mw = &rvu->afpf_wq_info;
1590*4882a593Smuzhiyun break;
1591*4882a593Smuzhiyun case TYPE_AFVF:
1592*4882a593Smuzhiyun mw = &rvu->afvf_wq_info;
1593*4882a593Smuzhiyun break;
1594*4882a593Smuzhiyun default:
1595*4882a593Smuzhiyun return;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun devid = mwork - mw->mbox_wrk;
1599*4882a593Smuzhiyun mbox = &mw->mbox;
1600*4882a593Smuzhiyun mdev = &mbox->dev[devid];
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun /* Process received mbox messages */
1603*4882a593Smuzhiyun req_hdr = mdev->mbase + mbox->rx_start;
1604*4882a593Smuzhiyun if (mw->mbox_wrk[devid].num_msgs == 0)
1605*4882a593Smuzhiyun return;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun offset = mbox->rx_start + ALIGN(sizeof(*req_hdr), MBOX_MSG_ALIGN);
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun for (id = 0; id < mw->mbox_wrk[devid].num_msgs; id++) {
1610*4882a593Smuzhiyun msg = mdev->mbase + offset;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /* Set which PF/VF sent this message based on mbox IRQ */
1613*4882a593Smuzhiyun switch (type) {
1614*4882a593Smuzhiyun case TYPE_AFPF:
1615*4882a593Smuzhiyun msg->pcifunc &=
1616*4882a593Smuzhiyun ~(RVU_PFVF_PF_MASK << RVU_PFVF_PF_SHIFT);
1617*4882a593Smuzhiyun msg->pcifunc |= (devid << RVU_PFVF_PF_SHIFT);
1618*4882a593Smuzhiyun break;
1619*4882a593Smuzhiyun case TYPE_AFVF:
1620*4882a593Smuzhiyun msg->pcifunc &=
1621*4882a593Smuzhiyun ~(RVU_PFVF_FUNC_MASK << RVU_PFVF_FUNC_SHIFT);
1622*4882a593Smuzhiyun msg->pcifunc |= (devid << RVU_PFVF_FUNC_SHIFT) + 1;
1623*4882a593Smuzhiyun break;
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun err = rvu_process_mbox_msg(mbox, devid, msg);
1627*4882a593Smuzhiyun if (!err) {
1628*4882a593Smuzhiyun offset = mbox->rx_start + msg->next_msgoff;
1629*4882a593Smuzhiyun continue;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun if (msg->pcifunc & RVU_PFVF_FUNC_MASK)
1633*4882a593Smuzhiyun dev_warn(rvu->dev, "Error %d when processing message %s (0x%x) from PF%d:VF%d\n",
1634*4882a593Smuzhiyun err, otx2_mbox_id2name(msg->id),
1635*4882a593Smuzhiyun msg->id, rvu_get_pf(msg->pcifunc),
1636*4882a593Smuzhiyun (msg->pcifunc & RVU_PFVF_FUNC_MASK) - 1);
1637*4882a593Smuzhiyun else
1638*4882a593Smuzhiyun dev_warn(rvu->dev, "Error %d when processing message %s (0x%x) from PF%d\n",
1639*4882a593Smuzhiyun err, otx2_mbox_id2name(msg->id),
1640*4882a593Smuzhiyun msg->id, devid);
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun mw->mbox_wrk[devid].num_msgs = 0;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun /* Send mbox responses to VF/PF */
1645*4882a593Smuzhiyun otx2_mbox_msg_send(mbox, devid);
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
rvu_afpf_mbox_handler(struct work_struct * work)1648*4882a593Smuzhiyun static inline void rvu_afpf_mbox_handler(struct work_struct *work)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun struct rvu_work *mwork = container_of(work, struct rvu_work, work);
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun __rvu_mbox_handler(mwork, TYPE_AFPF);
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
rvu_afvf_mbox_handler(struct work_struct * work)1655*4882a593Smuzhiyun static inline void rvu_afvf_mbox_handler(struct work_struct *work)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun struct rvu_work *mwork = container_of(work, struct rvu_work, work);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun __rvu_mbox_handler(mwork, TYPE_AFVF);
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
__rvu_mbox_up_handler(struct rvu_work * mwork,int type)1662*4882a593Smuzhiyun static void __rvu_mbox_up_handler(struct rvu_work *mwork, int type)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun struct rvu *rvu = mwork->rvu;
1665*4882a593Smuzhiyun struct otx2_mbox_dev *mdev;
1666*4882a593Smuzhiyun struct mbox_hdr *rsp_hdr;
1667*4882a593Smuzhiyun struct mbox_msghdr *msg;
1668*4882a593Smuzhiyun struct mbox_wq_info *mw;
1669*4882a593Smuzhiyun struct otx2_mbox *mbox;
1670*4882a593Smuzhiyun int offset, id, devid;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun switch (type) {
1673*4882a593Smuzhiyun case TYPE_AFPF:
1674*4882a593Smuzhiyun mw = &rvu->afpf_wq_info;
1675*4882a593Smuzhiyun break;
1676*4882a593Smuzhiyun case TYPE_AFVF:
1677*4882a593Smuzhiyun mw = &rvu->afvf_wq_info;
1678*4882a593Smuzhiyun break;
1679*4882a593Smuzhiyun default:
1680*4882a593Smuzhiyun return;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun devid = mwork - mw->mbox_wrk_up;
1684*4882a593Smuzhiyun mbox = &mw->mbox_up;
1685*4882a593Smuzhiyun mdev = &mbox->dev[devid];
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun rsp_hdr = mdev->mbase + mbox->rx_start;
1688*4882a593Smuzhiyun if (mw->mbox_wrk_up[devid].up_num_msgs == 0) {
1689*4882a593Smuzhiyun dev_warn(rvu->dev, "mbox up handler: num_msgs = 0\n");
1690*4882a593Smuzhiyun return;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun offset = mbox->rx_start + ALIGN(sizeof(*rsp_hdr), MBOX_MSG_ALIGN);
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun for (id = 0; id < mw->mbox_wrk_up[devid].up_num_msgs; id++) {
1696*4882a593Smuzhiyun msg = mdev->mbase + offset;
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun if (msg->id >= MBOX_MSG_MAX) {
1699*4882a593Smuzhiyun dev_err(rvu->dev,
1700*4882a593Smuzhiyun "Mbox msg with unknown ID 0x%x\n", msg->id);
1701*4882a593Smuzhiyun goto end;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun if (msg->sig != OTX2_MBOX_RSP_SIG) {
1705*4882a593Smuzhiyun dev_err(rvu->dev,
1706*4882a593Smuzhiyun "Mbox msg with wrong signature %x, ID 0x%x\n",
1707*4882a593Smuzhiyun msg->sig, msg->id);
1708*4882a593Smuzhiyun goto end;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun switch (msg->id) {
1712*4882a593Smuzhiyun case MBOX_MSG_CGX_LINK_EVENT:
1713*4882a593Smuzhiyun break;
1714*4882a593Smuzhiyun default:
1715*4882a593Smuzhiyun if (msg->rc)
1716*4882a593Smuzhiyun dev_err(rvu->dev,
1717*4882a593Smuzhiyun "Mbox msg response has err %d, ID 0x%x\n",
1718*4882a593Smuzhiyun msg->rc, msg->id);
1719*4882a593Smuzhiyun break;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun end:
1722*4882a593Smuzhiyun offset = mbox->rx_start + msg->next_msgoff;
1723*4882a593Smuzhiyun mdev->msgs_acked++;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun mw->mbox_wrk_up[devid].up_num_msgs = 0;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun otx2_mbox_reset(mbox, devid);
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
rvu_afpf_mbox_up_handler(struct work_struct * work)1730*4882a593Smuzhiyun static inline void rvu_afpf_mbox_up_handler(struct work_struct *work)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun struct rvu_work *mwork = container_of(work, struct rvu_work, work);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun __rvu_mbox_up_handler(mwork, TYPE_AFPF);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
rvu_afvf_mbox_up_handler(struct work_struct * work)1737*4882a593Smuzhiyun static inline void rvu_afvf_mbox_up_handler(struct work_struct *work)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun struct rvu_work *mwork = container_of(work, struct rvu_work, work);
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun __rvu_mbox_up_handler(mwork, TYPE_AFVF);
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun
rvu_mbox_init(struct rvu * rvu,struct mbox_wq_info * mw,int type,int num,void (mbox_handler)(struct work_struct *),void (mbox_up_handler)(struct work_struct *))1744*4882a593Smuzhiyun static int rvu_mbox_init(struct rvu *rvu, struct mbox_wq_info *mw,
1745*4882a593Smuzhiyun int type, int num,
1746*4882a593Smuzhiyun void (mbox_handler)(struct work_struct *),
1747*4882a593Smuzhiyun void (mbox_up_handler)(struct work_struct *))
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun void __iomem *hwbase = NULL, *reg_base;
1750*4882a593Smuzhiyun int err, i, dir, dir_up;
1751*4882a593Smuzhiyun struct rvu_work *mwork;
1752*4882a593Smuzhiyun const char *name;
1753*4882a593Smuzhiyun u64 bar4_addr;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun switch (type) {
1756*4882a593Smuzhiyun case TYPE_AFPF:
1757*4882a593Smuzhiyun name = "rvu_afpf_mailbox";
1758*4882a593Smuzhiyun bar4_addr = rvu_read64(rvu, BLKADDR_RVUM, RVU_AF_PF_BAR4_ADDR);
1759*4882a593Smuzhiyun dir = MBOX_DIR_AFPF;
1760*4882a593Smuzhiyun dir_up = MBOX_DIR_AFPF_UP;
1761*4882a593Smuzhiyun reg_base = rvu->afreg_base;
1762*4882a593Smuzhiyun break;
1763*4882a593Smuzhiyun case TYPE_AFVF:
1764*4882a593Smuzhiyun name = "rvu_afvf_mailbox";
1765*4882a593Smuzhiyun bar4_addr = rvupf_read64(rvu, RVU_PF_VF_BAR4_ADDR);
1766*4882a593Smuzhiyun dir = MBOX_DIR_PFVF;
1767*4882a593Smuzhiyun dir_up = MBOX_DIR_PFVF_UP;
1768*4882a593Smuzhiyun reg_base = rvu->pfreg_base;
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun default:
1771*4882a593Smuzhiyun return -EINVAL;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun mw->mbox_wq = alloc_workqueue(name,
1775*4882a593Smuzhiyun WQ_UNBOUND | WQ_HIGHPRI | WQ_MEM_RECLAIM,
1776*4882a593Smuzhiyun num);
1777*4882a593Smuzhiyun if (!mw->mbox_wq)
1778*4882a593Smuzhiyun return -ENOMEM;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun mw->mbox_wrk = devm_kcalloc(rvu->dev, num,
1781*4882a593Smuzhiyun sizeof(struct rvu_work), GFP_KERNEL);
1782*4882a593Smuzhiyun if (!mw->mbox_wrk) {
1783*4882a593Smuzhiyun err = -ENOMEM;
1784*4882a593Smuzhiyun goto exit;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun mw->mbox_wrk_up = devm_kcalloc(rvu->dev, num,
1788*4882a593Smuzhiyun sizeof(struct rvu_work), GFP_KERNEL);
1789*4882a593Smuzhiyun if (!mw->mbox_wrk_up) {
1790*4882a593Smuzhiyun err = -ENOMEM;
1791*4882a593Smuzhiyun goto exit;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun /* Mailbox is a reserved memory (in RAM) region shared between
1795*4882a593Smuzhiyun * RVU devices, shouldn't be mapped as device memory to allow
1796*4882a593Smuzhiyun * unaligned accesses.
1797*4882a593Smuzhiyun */
1798*4882a593Smuzhiyun hwbase = ioremap_wc(bar4_addr, MBOX_SIZE * num);
1799*4882a593Smuzhiyun if (!hwbase) {
1800*4882a593Smuzhiyun dev_err(rvu->dev, "Unable to map mailbox region\n");
1801*4882a593Smuzhiyun err = -ENOMEM;
1802*4882a593Smuzhiyun goto exit;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun err = otx2_mbox_init(&mw->mbox, hwbase, rvu->pdev, reg_base, dir, num);
1806*4882a593Smuzhiyun if (err)
1807*4882a593Smuzhiyun goto exit;
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun err = otx2_mbox_init(&mw->mbox_up, hwbase, rvu->pdev,
1810*4882a593Smuzhiyun reg_base, dir_up, num);
1811*4882a593Smuzhiyun if (err)
1812*4882a593Smuzhiyun goto exit;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun for (i = 0; i < num; i++) {
1815*4882a593Smuzhiyun mwork = &mw->mbox_wrk[i];
1816*4882a593Smuzhiyun mwork->rvu = rvu;
1817*4882a593Smuzhiyun INIT_WORK(&mwork->work, mbox_handler);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun mwork = &mw->mbox_wrk_up[i];
1820*4882a593Smuzhiyun mwork->rvu = rvu;
1821*4882a593Smuzhiyun INIT_WORK(&mwork->work, mbox_up_handler);
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun return 0;
1825*4882a593Smuzhiyun exit:
1826*4882a593Smuzhiyun if (hwbase)
1827*4882a593Smuzhiyun iounmap((void __iomem *)hwbase);
1828*4882a593Smuzhiyun destroy_workqueue(mw->mbox_wq);
1829*4882a593Smuzhiyun return err;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
rvu_mbox_destroy(struct mbox_wq_info * mw)1832*4882a593Smuzhiyun static void rvu_mbox_destroy(struct mbox_wq_info *mw)
1833*4882a593Smuzhiyun {
1834*4882a593Smuzhiyun if (mw->mbox_wq) {
1835*4882a593Smuzhiyun flush_workqueue(mw->mbox_wq);
1836*4882a593Smuzhiyun destroy_workqueue(mw->mbox_wq);
1837*4882a593Smuzhiyun mw->mbox_wq = NULL;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun if (mw->mbox.hwbase)
1841*4882a593Smuzhiyun iounmap((void __iomem *)mw->mbox.hwbase);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun otx2_mbox_destroy(&mw->mbox);
1844*4882a593Smuzhiyun otx2_mbox_destroy(&mw->mbox_up);
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun
rvu_queue_work(struct mbox_wq_info * mw,int first,int mdevs,u64 intr)1847*4882a593Smuzhiyun static void rvu_queue_work(struct mbox_wq_info *mw, int first,
1848*4882a593Smuzhiyun int mdevs, u64 intr)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun struct otx2_mbox_dev *mdev;
1851*4882a593Smuzhiyun struct otx2_mbox *mbox;
1852*4882a593Smuzhiyun struct mbox_hdr *hdr;
1853*4882a593Smuzhiyun int i;
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun for (i = first; i < mdevs; i++) {
1856*4882a593Smuzhiyun /* start from 0 */
1857*4882a593Smuzhiyun if (!(intr & BIT_ULL(i - first)))
1858*4882a593Smuzhiyun continue;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun mbox = &mw->mbox;
1861*4882a593Smuzhiyun mdev = &mbox->dev[i];
1862*4882a593Smuzhiyun hdr = mdev->mbase + mbox->rx_start;
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun /*The hdr->num_msgs is set to zero immediately in the interrupt
1865*4882a593Smuzhiyun * handler to ensure that it holds a correct value next time
1866*4882a593Smuzhiyun * when the interrupt handler is called.
1867*4882a593Smuzhiyun * pf->mbox.num_msgs holds the data for use in pfaf_mbox_handler
1868*4882a593Smuzhiyun * pf>mbox.up_num_msgs holds the data for use in
1869*4882a593Smuzhiyun * pfaf_mbox_up_handler.
1870*4882a593Smuzhiyun */
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun if (hdr->num_msgs) {
1873*4882a593Smuzhiyun mw->mbox_wrk[i].num_msgs = hdr->num_msgs;
1874*4882a593Smuzhiyun hdr->num_msgs = 0;
1875*4882a593Smuzhiyun queue_work(mw->mbox_wq, &mw->mbox_wrk[i].work);
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun mbox = &mw->mbox_up;
1878*4882a593Smuzhiyun mdev = &mbox->dev[i];
1879*4882a593Smuzhiyun hdr = mdev->mbase + mbox->rx_start;
1880*4882a593Smuzhiyun if (hdr->num_msgs) {
1881*4882a593Smuzhiyun mw->mbox_wrk_up[i].up_num_msgs = hdr->num_msgs;
1882*4882a593Smuzhiyun hdr->num_msgs = 0;
1883*4882a593Smuzhiyun queue_work(mw->mbox_wq, &mw->mbox_wrk_up[i].work);
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
rvu_mbox_intr_handler(int irq,void * rvu_irq)1888*4882a593Smuzhiyun static irqreturn_t rvu_mbox_intr_handler(int irq, void *rvu_irq)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun struct rvu *rvu = (struct rvu *)rvu_irq;
1891*4882a593Smuzhiyun int vfs = rvu->vfs;
1892*4882a593Smuzhiyun u64 intr;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun intr = rvu_read64(rvu, BLKADDR_RVUM, RVU_AF_PFAF_MBOX_INT);
1895*4882a593Smuzhiyun /* Clear interrupts */
1896*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFAF_MBOX_INT, intr);
1897*4882a593Smuzhiyun if (intr)
1898*4882a593Smuzhiyun trace_otx2_msg_interrupt(rvu->pdev, "PF(s) to AF", intr);
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun /* Sync with mbox memory region */
1901*4882a593Smuzhiyun rmb();
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun rvu_queue_work(&rvu->afpf_wq_info, 0, rvu->hw->total_pfs, intr);
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun /* Handle VF interrupts */
1906*4882a593Smuzhiyun if (vfs > 64) {
1907*4882a593Smuzhiyun intr = rvupf_read64(rvu, RVU_PF_VFPF_MBOX_INTX(1));
1908*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFPF_MBOX_INTX(1), intr);
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun rvu_queue_work(&rvu->afvf_wq_info, 64, vfs, intr);
1911*4882a593Smuzhiyun vfs -= 64;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun intr = rvupf_read64(rvu, RVU_PF_VFPF_MBOX_INTX(0));
1915*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFPF_MBOX_INTX(0), intr);
1916*4882a593Smuzhiyun if (intr)
1917*4882a593Smuzhiyun trace_otx2_msg_interrupt(rvu->pdev, "VF(s) to AF", intr);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun rvu_queue_work(&rvu->afvf_wq_info, 0, vfs, intr);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun return IRQ_HANDLED;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
rvu_enable_mbox_intr(struct rvu * rvu)1924*4882a593Smuzhiyun static void rvu_enable_mbox_intr(struct rvu *rvu)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun struct rvu_hwinfo *hw = rvu->hw;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun /* Clear spurious irqs, if any */
1929*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM,
1930*4882a593Smuzhiyun RVU_AF_PFAF_MBOX_INT, INTR_MASK(hw->total_pfs));
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun /* Enable mailbox interrupt for all PFs except PF0 i.e AF itself */
1933*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFAF_MBOX_INT_ENA_W1S,
1934*4882a593Smuzhiyun INTR_MASK(hw->total_pfs) & ~1ULL);
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
rvu_blklf_teardown(struct rvu * rvu,u16 pcifunc,u8 blkaddr)1937*4882a593Smuzhiyun static void rvu_blklf_teardown(struct rvu *rvu, u16 pcifunc, u8 blkaddr)
1938*4882a593Smuzhiyun {
1939*4882a593Smuzhiyun struct rvu_block *block;
1940*4882a593Smuzhiyun int slot, lf, num_lfs;
1941*4882a593Smuzhiyun int err;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun block = &rvu->hw->block[blkaddr];
1944*4882a593Smuzhiyun num_lfs = rvu_get_rsrc_mapcount(rvu_get_pfvf(rvu, pcifunc),
1945*4882a593Smuzhiyun block->type);
1946*4882a593Smuzhiyun if (!num_lfs)
1947*4882a593Smuzhiyun return;
1948*4882a593Smuzhiyun for (slot = 0; slot < num_lfs; slot++) {
1949*4882a593Smuzhiyun lf = rvu_get_lf(rvu, block, pcifunc, slot);
1950*4882a593Smuzhiyun if (lf < 0)
1951*4882a593Smuzhiyun continue;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun /* Cleanup LF and reset it */
1954*4882a593Smuzhiyun if (block->addr == BLKADDR_NIX0)
1955*4882a593Smuzhiyun rvu_nix_lf_teardown(rvu, pcifunc, block->addr, lf);
1956*4882a593Smuzhiyun else if (block->addr == BLKADDR_NPA)
1957*4882a593Smuzhiyun rvu_npa_lf_teardown(rvu, pcifunc, lf);
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun err = rvu_lf_reset(rvu, block, lf);
1960*4882a593Smuzhiyun if (err) {
1961*4882a593Smuzhiyun dev_err(rvu->dev, "Failed to reset blkaddr %d LF%d\n",
1962*4882a593Smuzhiyun block->addr, lf);
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
__rvu_flr_handler(struct rvu * rvu,u16 pcifunc)1967*4882a593Smuzhiyun static void __rvu_flr_handler(struct rvu *rvu, u16 pcifunc)
1968*4882a593Smuzhiyun {
1969*4882a593Smuzhiyun mutex_lock(&rvu->flr_lock);
1970*4882a593Smuzhiyun /* Reset order should reflect inter-block dependencies:
1971*4882a593Smuzhiyun * 1. Reset any packet/work sources (NIX, CPT, TIM)
1972*4882a593Smuzhiyun * 2. Flush and reset SSO/SSOW
1973*4882a593Smuzhiyun * 3. Cleanup pools (NPA)
1974*4882a593Smuzhiyun */
1975*4882a593Smuzhiyun rvu_blklf_teardown(rvu, pcifunc, BLKADDR_NIX0);
1976*4882a593Smuzhiyun rvu_blklf_teardown(rvu, pcifunc, BLKADDR_CPT0);
1977*4882a593Smuzhiyun rvu_blklf_teardown(rvu, pcifunc, BLKADDR_TIM);
1978*4882a593Smuzhiyun rvu_blklf_teardown(rvu, pcifunc, BLKADDR_SSOW);
1979*4882a593Smuzhiyun rvu_blklf_teardown(rvu, pcifunc, BLKADDR_SSO);
1980*4882a593Smuzhiyun rvu_blklf_teardown(rvu, pcifunc, BLKADDR_NPA);
1981*4882a593Smuzhiyun rvu_detach_rsrcs(rvu, NULL, pcifunc);
1982*4882a593Smuzhiyun mutex_unlock(&rvu->flr_lock);
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun
rvu_afvf_flr_handler(struct rvu * rvu,int vf)1985*4882a593Smuzhiyun static void rvu_afvf_flr_handler(struct rvu *rvu, int vf)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun int reg = 0;
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun /* pcifunc = 0(PF0) | (vf + 1) */
1990*4882a593Smuzhiyun __rvu_flr_handler(rvu, vf + 1);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun if (vf >= 64) {
1993*4882a593Smuzhiyun reg = 1;
1994*4882a593Smuzhiyun vf = vf - 64;
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun /* Signal FLR finish and enable IRQ */
1998*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFTRPENDX(reg), BIT_ULL(vf));
1999*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INT_ENA_W1SX(reg), BIT_ULL(vf));
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun
rvu_flr_handler(struct work_struct * work)2002*4882a593Smuzhiyun static void rvu_flr_handler(struct work_struct *work)
2003*4882a593Smuzhiyun {
2004*4882a593Smuzhiyun struct rvu_work *flrwork = container_of(work, struct rvu_work, work);
2005*4882a593Smuzhiyun struct rvu *rvu = flrwork->rvu;
2006*4882a593Smuzhiyun u16 pcifunc, numvfs, vf;
2007*4882a593Smuzhiyun u64 cfg;
2008*4882a593Smuzhiyun int pf;
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun pf = flrwork - rvu->flr_wrk;
2011*4882a593Smuzhiyun if (pf >= rvu->hw->total_pfs) {
2012*4882a593Smuzhiyun rvu_afvf_flr_handler(rvu, pf - rvu->hw->total_pfs);
2013*4882a593Smuzhiyun return;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_CFG(pf));
2017*4882a593Smuzhiyun numvfs = (cfg >> 12) & 0xFF;
2018*4882a593Smuzhiyun pcifunc = pf << RVU_PFVF_PF_SHIFT;
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun for (vf = 0; vf < numvfs; vf++)
2021*4882a593Smuzhiyun __rvu_flr_handler(rvu, (pcifunc | (vf + 1)));
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun __rvu_flr_handler(rvu, pcifunc);
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun /* Signal FLR finish */
2026*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFTRPEND, BIT_ULL(pf));
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun /* Enable interrupt */
2029*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFFLR_INT_ENA_W1S, BIT_ULL(pf));
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
rvu_afvf_queue_flr_work(struct rvu * rvu,int start_vf,int numvfs)2032*4882a593Smuzhiyun static void rvu_afvf_queue_flr_work(struct rvu *rvu, int start_vf, int numvfs)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun int dev, vf, reg = 0;
2035*4882a593Smuzhiyun u64 intr;
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun if (start_vf >= 64)
2038*4882a593Smuzhiyun reg = 1;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun intr = rvupf_read64(rvu, RVU_PF_VFFLR_INTX(reg));
2041*4882a593Smuzhiyun if (!intr)
2042*4882a593Smuzhiyun return;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun for (vf = 0; vf < numvfs; vf++) {
2045*4882a593Smuzhiyun if (!(intr & BIT_ULL(vf)))
2046*4882a593Smuzhiyun continue;
2047*4882a593Smuzhiyun dev = vf + start_vf + rvu->hw->total_pfs;
2048*4882a593Smuzhiyun queue_work(rvu->flr_wq, &rvu->flr_wrk[dev].work);
2049*4882a593Smuzhiyun /* Clear and disable the interrupt */
2050*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INTX(reg), BIT_ULL(vf));
2051*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INT_ENA_W1CX(reg), BIT_ULL(vf));
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun
rvu_flr_intr_handler(int irq,void * rvu_irq)2055*4882a593Smuzhiyun static irqreturn_t rvu_flr_intr_handler(int irq, void *rvu_irq)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun struct rvu *rvu = (struct rvu *)rvu_irq;
2058*4882a593Smuzhiyun u64 intr;
2059*4882a593Smuzhiyun u8 pf;
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun intr = rvu_read64(rvu, BLKADDR_RVUM, RVU_AF_PFFLR_INT);
2062*4882a593Smuzhiyun if (!intr)
2063*4882a593Smuzhiyun goto afvf_flr;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun for (pf = 0; pf < rvu->hw->total_pfs; pf++) {
2066*4882a593Smuzhiyun if (intr & (1ULL << pf)) {
2067*4882a593Smuzhiyun /* PF is already dead do only AF related operations */
2068*4882a593Smuzhiyun queue_work(rvu->flr_wq, &rvu->flr_wrk[pf].work);
2069*4882a593Smuzhiyun /* clear interrupt */
2070*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFFLR_INT,
2071*4882a593Smuzhiyun BIT_ULL(pf));
2072*4882a593Smuzhiyun /* Disable the interrupt */
2073*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFFLR_INT_ENA_W1C,
2074*4882a593Smuzhiyun BIT_ULL(pf));
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun afvf_flr:
2079*4882a593Smuzhiyun rvu_afvf_queue_flr_work(rvu, 0, 64);
2080*4882a593Smuzhiyun if (rvu->vfs > 64)
2081*4882a593Smuzhiyun rvu_afvf_queue_flr_work(rvu, 64, rvu->vfs - 64);
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun return IRQ_HANDLED;
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun
rvu_me_handle_vfset(struct rvu * rvu,int idx,u64 intr)2086*4882a593Smuzhiyun static void rvu_me_handle_vfset(struct rvu *rvu, int idx, u64 intr)
2087*4882a593Smuzhiyun {
2088*4882a593Smuzhiyun int vf;
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun /* Nothing to be done here other than clearing the
2091*4882a593Smuzhiyun * TRPEND bit.
2092*4882a593Smuzhiyun */
2093*4882a593Smuzhiyun for (vf = 0; vf < 64; vf++) {
2094*4882a593Smuzhiyun if (intr & (1ULL << vf)) {
2095*4882a593Smuzhiyun /* clear the trpend due to ME(master enable) */
2096*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFTRPENDX(idx), BIT_ULL(vf));
2097*4882a593Smuzhiyun /* clear interrupt */
2098*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFME_INTX(idx), BIT_ULL(vf));
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun /* Handles ME interrupts from VFs of AF */
rvu_me_vf_intr_handler(int irq,void * rvu_irq)2104*4882a593Smuzhiyun static irqreturn_t rvu_me_vf_intr_handler(int irq, void *rvu_irq)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun struct rvu *rvu = (struct rvu *)rvu_irq;
2107*4882a593Smuzhiyun int vfset;
2108*4882a593Smuzhiyun u64 intr;
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun intr = rvu_read64(rvu, BLKADDR_RVUM, RVU_AF_PFME_INT);
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun for (vfset = 0; vfset <= 1; vfset++) {
2113*4882a593Smuzhiyun intr = rvupf_read64(rvu, RVU_PF_VFME_INTX(vfset));
2114*4882a593Smuzhiyun if (intr)
2115*4882a593Smuzhiyun rvu_me_handle_vfset(rvu, vfset, intr);
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun return IRQ_HANDLED;
2119*4882a593Smuzhiyun }
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun /* Handles ME interrupts from PFs */
rvu_me_pf_intr_handler(int irq,void * rvu_irq)2122*4882a593Smuzhiyun static irqreturn_t rvu_me_pf_intr_handler(int irq, void *rvu_irq)
2123*4882a593Smuzhiyun {
2124*4882a593Smuzhiyun struct rvu *rvu = (struct rvu *)rvu_irq;
2125*4882a593Smuzhiyun u64 intr;
2126*4882a593Smuzhiyun u8 pf;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun intr = rvu_read64(rvu, BLKADDR_RVUM, RVU_AF_PFME_INT);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /* Nothing to be done here other than clearing the
2131*4882a593Smuzhiyun * TRPEND bit.
2132*4882a593Smuzhiyun */
2133*4882a593Smuzhiyun for (pf = 0; pf < rvu->hw->total_pfs; pf++) {
2134*4882a593Smuzhiyun if (intr & (1ULL << pf)) {
2135*4882a593Smuzhiyun /* clear the trpend due to ME(master enable) */
2136*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFTRPEND,
2137*4882a593Smuzhiyun BIT_ULL(pf));
2138*4882a593Smuzhiyun /* clear interrupt */
2139*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFME_INT,
2140*4882a593Smuzhiyun BIT_ULL(pf));
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun return IRQ_HANDLED;
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun
rvu_unregister_interrupts(struct rvu * rvu)2147*4882a593Smuzhiyun static void rvu_unregister_interrupts(struct rvu *rvu)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun int irq;
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun /* Disable the Mbox interrupt */
2152*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFAF_MBOX_INT_ENA_W1C,
2153*4882a593Smuzhiyun INTR_MASK(rvu->hw->total_pfs) & ~1ULL);
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun /* Disable the PF FLR interrupt */
2156*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFFLR_INT_ENA_W1C,
2157*4882a593Smuzhiyun INTR_MASK(rvu->hw->total_pfs) & ~1ULL);
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun /* Disable the PF ME interrupt */
2160*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFME_INT_ENA_W1C,
2161*4882a593Smuzhiyun INTR_MASK(rvu->hw->total_pfs) & ~1ULL);
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun for (irq = 0; irq < rvu->num_vec; irq++) {
2164*4882a593Smuzhiyun if (rvu->irq_allocated[irq]) {
2165*4882a593Smuzhiyun free_irq(pci_irq_vector(rvu->pdev, irq), rvu);
2166*4882a593Smuzhiyun rvu->irq_allocated[irq] = false;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun pci_free_irq_vectors(rvu->pdev);
2171*4882a593Smuzhiyun rvu->num_vec = 0;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun
rvu_afvf_msix_vectors_num_ok(struct rvu * rvu)2174*4882a593Smuzhiyun static int rvu_afvf_msix_vectors_num_ok(struct rvu *rvu)
2175*4882a593Smuzhiyun {
2176*4882a593Smuzhiyun struct rvu_pfvf *pfvf = &rvu->pf[0];
2177*4882a593Smuzhiyun int offset;
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun pfvf = &rvu->pf[0];
2180*4882a593Smuzhiyun offset = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_INT_CFG(0)) & 0x3ff;
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun /* Make sure there are enough MSIX vectors configured so that
2183*4882a593Smuzhiyun * VF interrupts can be handled. Offset equal to zero means
2184*4882a593Smuzhiyun * that PF vectors are not configured and overlapping AF vectors.
2185*4882a593Smuzhiyun */
2186*4882a593Smuzhiyun return (pfvf->msix.max >= RVU_AF_INT_VEC_CNT + RVU_PF_INT_VEC_CNT) &&
2187*4882a593Smuzhiyun offset;
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun
rvu_register_interrupts(struct rvu * rvu)2190*4882a593Smuzhiyun static int rvu_register_interrupts(struct rvu *rvu)
2191*4882a593Smuzhiyun {
2192*4882a593Smuzhiyun int ret, offset, pf_vec_start;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun rvu->num_vec = pci_msix_vec_count(rvu->pdev);
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun rvu->irq_name = devm_kmalloc_array(rvu->dev, rvu->num_vec,
2197*4882a593Smuzhiyun NAME_SIZE, GFP_KERNEL);
2198*4882a593Smuzhiyun if (!rvu->irq_name)
2199*4882a593Smuzhiyun return -ENOMEM;
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun rvu->irq_allocated = devm_kcalloc(rvu->dev, rvu->num_vec,
2202*4882a593Smuzhiyun sizeof(bool), GFP_KERNEL);
2203*4882a593Smuzhiyun if (!rvu->irq_allocated)
2204*4882a593Smuzhiyun return -ENOMEM;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun /* Enable MSI-X */
2207*4882a593Smuzhiyun ret = pci_alloc_irq_vectors(rvu->pdev, rvu->num_vec,
2208*4882a593Smuzhiyun rvu->num_vec, PCI_IRQ_MSIX);
2209*4882a593Smuzhiyun if (ret < 0) {
2210*4882a593Smuzhiyun dev_err(rvu->dev,
2211*4882a593Smuzhiyun "RVUAF: Request for %d msix vectors failed, ret %d\n",
2212*4882a593Smuzhiyun rvu->num_vec, ret);
2213*4882a593Smuzhiyun return ret;
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun /* Register mailbox interrupt handler */
2217*4882a593Smuzhiyun sprintf(&rvu->irq_name[RVU_AF_INT_VEC_MBOX * NAME_SIZE], "RVUAF Mbox");
2218*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, RVU_AF_INT_VEC_MBOX),
2219*4882a593Smuzhiyun rvu_mbox_intr_handler, 0,
2220*4882a593Smuzhiyun &rvu->irq_name[RVU_AF_INT_VEC_MBOX * NAME_SIZE], rvu);
2221*4882a593Smuzhiyun if (ret) {
2222*4882a593Smuzhiyun dev_err(rvu->dev,
2223*4882a593Smuzhiyun "RVUAF: IRQ registration failed for mbox irq\n");
2224*4882a593Smuzhiyun goto fail;
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun rvu->irq_allocated[RVU_AF_INT_VEC_MBOX] = true;
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun /* Enable mailbox interrupts from all PFs */
2230*4882a593Smuzhiyun rvu_enable_mbox_intr(rvu);
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun /* Register FLR interrupt handler */
2233*4882a593Smuzhiyun sprintf(&rvu->irq_name[RVU_AF_INT_VEC_PFFLR * NAME_SIZE],
2234*4882a593Smuzhiyun "RVUAF FLR");
2235*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, RVU_AF_INT_VEC_PFFLR),
2236*4882a593Smuzhiyun rvu_flr_intr_handler, 0,
2237*4882a593Smuzhiyun &rvu->irq_name[RVU_AF_INT_VEC_PFFLR * NAME_SIZE],
2238*4882a593Smuzhiyun rvu);
2239*4882a593Smuzhiyun if (ret) {
2240*4882a593Smuzhiyun dev_err(rvu->dev,
2241*4882a593Smuzhiyun "RVUAF: IRQ registration failed for FLR\n");
2242*4882a593Smuzhiyun goto fail;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun rvu->irq_allocated[RVU_AF_INT_VEC_PFFLR] = true;
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun /* Enable FLR interrupt for all PFs*/
2247*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM,
2248*4882a593Smuzhiyun RVU_AF_PFFLR_INT, INTR_MASK(rvu->hw->total_pfs));
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFFLR_INT_ENA_W1S,
2251*4882a593Smuzhiyun INTR_MASK(rvu->hw->total_pfs) & ~1ULL);
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun /* Register ME interrupt handler */
2254*4882a593Smuzhiyun sprintf(&rvu->irq_name[RVU_AF_INT_VEC_PFME * NAME_SIZE],
2255*4882a593Smuzhiyun "RVUAF ME");
2256*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, RVU_AF_INT_VEC_PFME),
2257*4882a593Smuzhiyun rvu_me_pf_intr_handler, 0,
2258*4882a593Smuzhiyun &rvu->irq_name[RVU_AF_INT_VEC_PFME * NAME_SIZE],
2259*4882a593Smuzhiyun rvu);
2260*4882a593Smuzhiyun if (ret) {
2261*4882a593Smuzhiyun dev_err(rvu->dev,
2262*4882a593Smuzhiyun "RVUAF: IRQ registration failed for ME\n");
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun rvu->irq_allocated[RVU_AF_INT_VEC_PFME] = true;
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun /* Clear TRPEND bit for all PF */
2267*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM,
2268*4882a593Smuzhiyun RVU_AF_PFTRPEND, INTR_MASK(rvu->hw->total_pfs));
2269*4882a593Smuzhiyun /* Enable ME interrupt for all PFs*/
2270*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM,
2271*4882a593Smuzhiyun RVU_AF_PFME_INT, INTR_MASK(rvu->hw->total_pfs));
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_AF_PFME_INT_ENA_W1S,
2274*4882a593Smuzhiyun INTR_MASK(rvu->hw->total_pfs) & ~1ULL);
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun if (!rvu_afvf_msix_vectors_num_ok(rvu))
2277*4882a593Smuzhiyun return 0;
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun /* Get PF MSIX vectors offset. */
2280*4882a593Smuzhiyun pf_vec_start = rvu_read64(rvu, BLKADDR_RVUM,
2281*4882a593Smuzhiyun RVU_PRIV_PFX_INT_CFG(0)) & 0x3ff;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun /* Register MBOX0 interrupt. */
2284*4882a593Smuzhiyun offset = pf_vec_start + RVU_PF_INT_VEC_VFPF_MBOX0;
2285*4882a593Smuzhiyun sprintf(&rvu->irq_name[offset * NAME_SIZE], "RVUAFVF Mbox0");
2286*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, offset),
2287*4882a593Smuzhiyun rvu_mbox_intr_handler, 0,
2288*4882a593Smuzhiyun &rvu->irq_name[offset * NAME_SIZE],
2289*4882a593Smuzhiyun rvu);
2290*4882a593Smuzhiyun if (ret)
2291*4882a593Smuzhiyun dev_err(rvu->dev,
2292*4882a593Smuzhiyun "RVUAF: IRQ registration failed for Mbox0\n");
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun rvu->irq_allocated[offset] = true;
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun /* Register MBOX1 interrupt. MBOX1 IRQ number follows MBOX0 so
2297*4882a593Smuzhiyun * simply increment current offset by 1.
2298*4882a593Smuzhiyun */
2299*4882a593Smuzhiyun offset = pf_vec_start + RVU_PF_INT_VEC_VFPF_MBOX1;
2300*4882a593Smuzhiyun sprintf(&rvu->irq_name[offset * NAME_SIZE], "RVUAFVF Mbox1");
2301*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, offset),
2302*4882a593Smuzhiyun rvu_mbox_intr_handler, 0,
2303*4882a593Smuzhiyun &rvu->irq_name[offset * NAME_SIZE],
2304*4882a593Smuzhiyun rvu);
2305*4882a593Smuzhiyun if (ret)
2306*4882a593Smuzhiyun dev_err(rvu->dev,
2307*4882a593Smuzhiyun "RVUAF: IRQ registration failed for Mbox1\n");
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun rvu->irq_allocated[offset] = true;
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun /* Register FLR interrupt handler for AF's VFs */
2312*4882a593Smuzhiyun offset = pf_vec_start + RVU_PF_INT_VEC_VFFLR0;
2313*4882a593Smuzhiyun sprintf(&rvu->irq_name[offset * NAME_SIZE], "RVUAFVF FLR0");
2314*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, offset),
2315*4882a593Smuzhiyun rvu_flr_intr_handler, 0,
2316*4882a593Smuzhiyun &rvu->irq_name[offset * NAME_SIZE], rvu);
2317*4882a593Smuzhiyun if (ret) {
2318*4882a593Smuzhiyun dev_err(rvu->dev,
2319*4882a593Smuzhiyun "RVUAF: IRQ registration failed for RVUAFVF FLR0\n");
2320*4882a593Smuzhiyun goto fail;
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun rvu->irq_allocated[offset] = true;
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun offset = pf_vec_start + RVU_PF_INT_VEC_VFFLR1;
2325*4882a593Smuzhiyun sprintf(&rvu->irq_name[offset * NAME_SIZE], "RVUAFVF FLR1");
2326*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, offset),
2327*4882a593Smuzhiyun rvu_flr_intr_handler, 0,
2328*4882a593Smuzhiyun &rvu->irq_name[offset * NAME_SIZE], rvu);
2329*4882a593Smuzhiyun if (ret) {
2330*4882a593Smuzhiyun dev_err(rvu->dev,
2331*4882a593Smuzhiyun "RVUAF: IRQ registration failed for RVUAFVF FLR1\n");
2332*4882a593Smuzhiyun goto fail;
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun rvu->irq_allocated[offset] = true;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun /* Register ME interrupt handler for AF's VFs */
2337*4882a593Smuzhiyun offset = pf_vec_start + RVU_PF_INT_VEC_VFME0;
2338*4882a593Smuzhiyun sprintf(&rvu->irq_name[offset * NAME_SIZE], "RVUAFVF ME0");
2339*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, offset),
2340*4882a593Smuzhiyun rvu_me_vf_intr_handler, 0,
2341*4882a593Smuzhiyun &rvu->irq_name[offset * NAME_SIZE], rvu);
2342*4882a593Smuzhiyun if (ret) {
2343*4882a593Smuzhiyun dev_err(rvu->dev,
2344*4882a593Smuzhiyun "RVUAF: IRQ registration failed for RVUAFVF ME0\n");
2345*4882a593Smuzhiyun goto fail;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun rvu->irq_allocated[offset] = true;
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun offset = pf_vec_start + RVU_PF_INT_VEC_VFME1;
2350*4882a593Smuzhiyun sprintf(&rvu->irq_name[offset * NAME_SIZE], "RVUAFVF ME1");
2351*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(rvu->pdev, offset),
2352*4882a593Smuzhiyun rvu_me_vf_intr_handler, 0,
2353*4882a593Smuzhiyun &rvu->irq_name[offset * NAME_SIZE], rvu);
2354*4882a593Smuzhiyun if (ret) {
2355*4882a593Smuzhiyun dev_err(rvu->dev,
2356*4882a593Smuzhiyun "RVUAF: IRQ registration failed for RVUAFVF ME1\n");
2357*4882a593Smuzhiyun goto fail;
2358*4882a593Smuzhiyun }
2359*4882a593Smuzhiyun rvu->irq_allocated[offset] = true;
2360*4882a593Smuzhiyun return 0;
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun fail:
2363*4882a593Smuzhiyun rvu_unregister_interrupts(rvu);
2364*4882a593Smuzhiyun return ret;
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun
rvu_flr_wq_destroy(struct rvu * rvu)2367*4882a593Smuzhiyun static void rvu_flr_wq_destroy(struct rvu *rvu)
2368*4882a593Smuzhiyun {
2369*4882a593Smuzhiyun if (rvu->flr_wq) {
2370*4882a593Smuzhiyun flush_workqueue(rvu->flr_wq);
2371*4882a593Smuzhiyun destroy_workqueue(rvu->flr_wq);
2372*4882a593Smuzhiyun rvu->flr_wq = NULL;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
rvu_flr_init(struct rvu * rvu)2376*4882a593Smuzhiyun static int rvu_flr_init(struct rvu *rvu)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun int dev, num_devs;
2379*4882a593Smuzhiyun u64 cfg;
2380*4882a593Smuzhiyun int pf;
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun /* Enable FLR for all PFs*/
2383*4882a593Smuzhiyun for (pf = 0; pf < rvu->hw->total_pfs; pf++) {
2384*4882a593Smuzhiyun cfg = rvu_read64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_CFG(pf));
2385*4882a593Smuzhiyun rvu_write64(rvu, BLKADDR_RVUM, RVU_PRIV_PFX_CFG(pf),
2386*4882a593Smuzhiyun cfg | BIT_ULL(22));
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun rvu->flr_wq = alloc_workqueue("rvu_afpf_flr",
2390*4882a593Smuzhiyun WQ_UNBOUND | WQ_HIGHPRI | WQ_MEM_RECLAIM,
2391*4882a593Smuzhiyun 1);
2392*4882a593Smuzhiyun if (!rvu->flr_wq)
2393*4882a593Smuzhiyun return -ENOMEM;
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun num_devs = rvu->hw->total_pfs + pci_sriov_get_totalvfs(rvu->pdev);
2396*4882a593Smuzhiyun rvu->flr_wrk = devm_kcalloc(rvu->dev, num_devs,
2397*4882a593Smuzhiyun sizeof(struct rvu_work), GFP_KERNEL);
2398*4882a593Smuzhiyun if (!rvu->flr_wrk) {
2399*4882a593Smuzhiyun destroy_workqueue(rvu->flr_wq);
2400*4882a593Smuzhiyun return -ENOMEM;
2401*4882a593Smuzhiyun }
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun for (dev = 0; dev < num_devs; dev++) {
2404*4882a593Smuzhiyun rvu->flr_wrk[dev].rvu = rvu;
2405*4882a593Smuzhiyun INIT_WORK(&rvu->flr_wrk[dev].work, rvu_flr_handler);
2406*4882a593Smuzhiyun }
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun mutex_init(&rvu->flr_lock);
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun return 0;
2411*4882a593Smuzhiyun }
2412*4882a593Smuzhiyun
rvu_disable_afvf_intr(struct rvu * rvu)2413*4882a593Smuzhiyun static void rvu_disable_afvf_intr(struct rvu *rvu)
2414*4882a593Smuzhiyun {
2415*4882a593Smuzhiyun int vfs = rvu->vfs;
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFPF_MBOX_INT_ENA_W1CX(0), INTR_MASK(vfs));
2418*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INT_ENA_W1CX(0), INTR_MASK(vfs));
2419*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFME_INT_ENA_W1CX(0), INTR_MASK(vfs));
2420*4882a593Smuzhiyun if (vfs <= 64)
2421*4882a593Smuzhiyun return;
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFPF_MBOX_INT_ENA_W1CX(1),
2424*4882a593Smuzhiyun INTR_MASK(vfs - 64));
2425*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INT_ENA_W1CX(1), INTR_MASK(vfs - 64));
2426*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFME_INT_ENA_W1CX(1), INTR_MASK(vfs - 64));
2427*4882a593Smuzhiyun }
2428*4882a593Smuzhiyun
rvu_enable_afvf_intr(struct rvu * rvu)2429*4882a593Smuzhiyun static void rvu_enable_afvf_intr(struct rvu *rvu)
2430*4882a593Smuzhiyun {
2431*4882a593Smuzhiyun int vfs = rvu->vfs;
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun /* Clear any pending interrupts and enable AF VF interrupts for
2434*4882a593Smuzhiyun * the first 64 VFs.
2435*4882a593Smuzhiyun */
2436*4882a593Smuzhiyun /* Mbox */
2437*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFPF_MBOX_INTX(0), INTR_MASK(vfs));
2438*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFPF_MBOX_INT_ENA_W1SX(0), INTR_MASK(vfs));
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun /* FLR */
2441*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INTX(0), INTR_MASK(vfs));
2442*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INT_ENA_W1SX(0), INTR_MASK(vfs));
2443*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFME_INT_ENA_W1SX(0), INTR_MASK(vfs));
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun /* Same for remaining VFs, if any. */
2446*4882a593Smuzhiyun if (vfs <= 64)
2447*4882a593Smuzhiyun return;
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFPF_MBOX_INTX(1), INTR_MASK(vfs - 64));
2450*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFPF_MBOX_INT_ENA_W1SX(1),
2451*4882a593Smuzhiyun INTR_MASK(vfs - 64));
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INTX(1), INTR_MASK(vfs - 64));
2454*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFFLR_INT_ENA_W1SX(1), INTR_MASK(vfs - 64));
2455*4882a593Smuzhiyun rvupf_write64(rvu, RVU_PF_VFME_INT_ENA_W1SX(1), INTR_MASK(vfs - 64));
2456*4882a593Smuzhiyun }
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun #define PCI_DEVID_OCTEONTX2_LBK 0xA061
2459*4882a593Smuzhiyun
lbk_get_num_chans(void)2460*4882a593Smuzhiyun static int lbk_get_num_chans(void)
2461*4882a593Smuzhiyun {
2462*4882a593Smuzhiyun struct pci_dev *pdev;
2463*4882a593Smuzhiyun void __iomem *base;
2464*4882a593Smuzhiyun int ret = -EIO;
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun pdev = pci_get_device(PCI_VENDOR_ID_CAVIUM, PCI_DEVID_OCTEONTX2_LBK,
2467*4882a593Smuzhiyun NULL);
2468*4882a593Smuzhiyun if (!pdev)
2469*4882a593Smuzhiyun goto err;
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun base = pci_ioremap_bar(pdev, 0);
2472*4882a593Smuzhiyun if (!base)
2473*4882a593Smuzhiyun goto err_put;
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun /* Read number of available LBK channels from LBK(0)_CONST register. */
2476*4882a593Smuzhiyun ret = (readq(base + 0x10) >> 32) & 0xffff;
2477*4882a593Smuzhiyun iounmap(base);
2478*4882a593Smuzhiyun err_put:
2479*4882a593Smuzhiyun pci_dev_put(pdev);
2480*4882a593Smuzhiyun err:
2481*4882a593Smuzhiyun return ret;
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun
rvu_enable_sriov(struct rvu * rvu)2484*4882a593Smuzhiyun static int rvu_enable_sriov(struct rvu *rvu)
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun struct pci_dev *pdev = rvu->pdev;
2487*4882a593Smuzhiyun int err, chans, vfs;
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun if (!rvu_afvf_msix_vectors_num_ok(rvu)) {
2490*4882a593Smuzhiyun dev_warn(&pdev->dev,
2491*4882a593Smuzhiyun "Skipping SRIOV enablement since not enough IRQs are available\n");
2492*4882a593Smuzhiyun return 0;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun chans = lbk_get_num_chans();
2496*4882a593Smuzhiyun if (chans < 0)
2497*4882a593Smuzhiyun return chans;
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun vfs = pci_sriov_get_totalvfs(pdev);
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun /* Limit VFs in case we have more VFs than LBK channels available. */
2502*4882a593Smuzhiyun if (vfs > chans)
2503*4882a593Smuzhiyun vfs = chans;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun if (!vfs)
2506*4882a593Smuzhiyun return 0;
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun /* Save VFs number for reference in VF interrupts handlers.
2509*4882a593Smuzhiyun * Since interrupts might start arriving during SRIOV enablement
2510*4882a593Smuzhiyun * ordinary API cannot be used to get number of enabled VFs.
2511*4882a593Smuzhiyun */
2512*4882a593Smuzhiyun rvu->vfs = vfs;
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun err = rvu_mbox_init(rvu, &rvu->afvf_wq_info, TYPE_AFVF, vfs,
2515*4882a593Smuzhiyun rvu_afvf_mbox_handler, rvu_afvf_mbox_up_handler);
2516*4882a593Smuzhiyun if (err)
2517*4882a593Smuzhiyun return err;
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun rvu_enable_afvf_intr(rvu);
2520*4882a593Smuzhiyun /* Make sure IRQs are enabled before SRIOV. */
2521*4882a593Smuzhiyun mb();
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun err = pci_enable_sriov(pdev, vfs);
2524*4882a593Smuzhiyun if (err) {
2525*4882a593Smuzhiyun rvu_disable_afvf_intr(rvu);
2526*4882a593Smuzhiyun rvu_mbox_destroy(&rvu->afvf_wq_info);
2527*4882a593Smuzhiyun return err;
2528*4882a593Smuzhiyun }
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun return 0;
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun
rvu_disable_sriov(struct rvu * rvu)2533*4882a593Smuzhiyun static void rvu_disable_sriov(struct rvu *rvu)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun rvu_disable_afvf_intr(rvu);
2536*4882a593Smuzhiyun rvu_mbox_destroy(&rvu->afvf_wq_info);
2537*4882a593Smuzhiyun pci_disable_sriov(rvu->pdev);
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun
rvu_update_module_params(struct rvu * rvu)2540*4882a593Smuzhiyun static void rvu_update_module_params(struct rvu *rvu)
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun const char *default_pfl_name = "default";
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun strscpy(rvu->mkex_pfl_name,
2545*4882a593Smuzhiyun mkex_profile ? mkex_profile : default_pfl_name, MKEX_NAME_LEN);
2546*4882a593Smuzhiyun }
2547*4882a593Smuzhiyun
rvu_probe(struct pci_dev * pdev,const struct pci_device_id * id)2548*4882a593Smuzhiyun static int rvu_probe(struct pci_dev *pdev, const struct pci_device_id *id)
2549*4882a593Smuzhiyun {
2550*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2551*4882a593Smuzhiyun struct rvu *rvu;
2552*4882a593Smuzhiyun int err;
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun rvu = devm_kzalloc(dev, sizeof(*rvu), GFP_KERNEL);
2555*4882a593Smuzhiyun if (!rvu)
2556*4882a593Smuzhiyun return -ENOMEM;
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun rvu->hw = devm_kzalloc(dev, sizeof(struct rvu_hwinfo), GFP_KERNEL);
2559*4882a593Smuzhiyun if (!rvu->hw) {
2560*4882a593Smuzhiyun devm_kfree(dev, rvu);
2561*4882a593Smuzhiyun return -ENOMEM;
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun pci_set_drvdata(pdev, rvu);
2565*4882a593Smuzhiyun rvu->pdev = pdev;
2566*4882a593Smuzhiyun rvu->dev = &pdev->dev;
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun err = pci_enable_device(pdev);
2569*4882a593Smuzhiyun if (err) {
2570*4882a593Smuzhiyun dev_err(dev, "Failed to enable PCI device\n");
2571*4882a593Smuzhiyun goto err_freemem;
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun err = pci_request_regions(pdev, DRV_NAME);
2575*4882a593Smuzhiyun if (err) {
2576*4882a593Smuzhiyun dev_err(dev, "PCI request regions failed 0x%x\n", err);
2577*4882a593Smuzhiyun goto err_disable_device;
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun err = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(48));
2581*4882a593Smuzhiyun if (err) {
2582*4882a593Smuzhiyun dev_err(dev, "DMA mask config failed, abort\n");
2583*4882a593Smuzhiyun goto err_release_regions;
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun pci_set_master(pdev);
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun rvu->ptp = ptp_get();
2589*4882a593Smuzhiyun if (IS_ERR(rvu->ptp)) {
2590*4882a593Smuzhiyun err = PTR_ERR(rvu->ptp);
2591*4882a593Smuzhiyun if (err == -EPROBE_DEFER)
2592*4882a593Smuzhiyun goto err_release_regions;
2593*4882a593Smuzhiyun rvu->ptp = NULL;
2594*4882a593Smuzhiyun }
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun /* Map Admin function CSRs */
2597*4882a593Smuzhiyun rvu->afreg_base = pcim_iomap(pdev, PCI_AF_REG_BAR_NUM, 0);
2598*4882a593Smuzhiyun rvu->pfreg_base = pcim_iomap(pdev, PCI_PF_REG_BAR_NUM, 0);
2599*4882a593Smuzhiyun if (!rvu->afreg_base || !rvu->pfreg_base) {
2600*4882a593Smuzhiyun dev_err(dev, "Unable to map admin function CSRs, aborting\n");
2601*4882a593Smuzhiyun err = -ENOMEM;
2602*4882a593Smuzhiyun goto err_put_ptp;
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun /* Store module params in rvu structure */
2606*4882a593Smuzhiyun rvu_update_module_params(rvu);
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun /* Check which blocks the HW supports */
2609*4882a593Smuzhiyun rvu_check_block_implemented(rvu);
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun rvu_reset_all_blocks(rvu);
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun rvu_setup_hw_capabilities(rvu);
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun err = rvu_setup_hw_resources(rvu);
2616*4882a593Smuzhiyun if (err)
2617*4882a593Smuzhiyun goto err_put_ptp;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun /* Init mailbox btw AF and PFs */
2620*4882a593Smuzhiyun err = rvu_mbox_init(rvu, &rvu->afpf_wq_info, TYPE_AFPF,
2621*4882a593Smuzhiyun rvu->hw->total_pfs, rvu_afpf_mbox_handler,
2622*4882a593Smuzhiyun rvu_afpf_mbox_up_handler);
2623*4882a593Smuzhiyun if (err)
2624*4882a593Smuzhiyun goto err_hwsetup;
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun err = rvu_flr_init(rvu);
2627*4882a593Smuzhiyun if (err)
2628*4882a593Smuzhiyun goto err_mbox;
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun err = rvu_register_interrupts(rvu);
2631*4882a593Smuzhiyun if (err)
2632*4882a593Smuzhiyun goto err_flr;
2633*4882a593Smuzhiyun
2634*4882a593Smuzhiyun rvu_setup_rvum_blk_revid(rvu);
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun /* Enable AF's VFs (if any) */
2637*4882a593Smuzhiyun err = rvu_enable_sriov(rvu);
2638*4882a593Smuzhiyun if (err)
2639*4882a593Smuzhiyun goto err_irq;
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun /* Initialize debugfs */
2642*4882a593Smuzhiyun rvu_dbg_init(rvu);
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun return 0;
2645*4882a593Smuzhiyun err_irq:
2646*4882a593Smuzhiyun rvu_unregister_interrupts(rvu);
2647*4882a593Smuzhiyun err_flr:
2648*4882a593Smuzhiyun rvu_flr_wq_destroy(rvu);
2649*4882a593Smuzhiyun err_mbox:
2650*4882a593Smuzhiyun rvu_mbox_destroy(&rvu->afpf_wq_info);
2651*4882a593Smuzhiyun err_hwsetup:
2652*4882a593Smuzhiyun rvu_cgx_exit(rvu);
2653*4882a593Smuzhiyun rvu_fwdata_exit(rvu);
2654*4882a593Smuzhiyun rvu_reset_all_blocks(rvu);
2655*4882a593Smuzhiyun rvu_free_hw_resources(rvu);
2656*4882a593Smuzhiyun rvu_clear_rvum_blk_revid(rvu);
2657*4882a593Smuzhiyun err_put_ptp:
2658*4882a593Smuzhiyun ptp_put(rvu->ptp);
2659*4882a593Smuzhiyun err_release_regions:
2660*4882a593Smuzhiyun pci_release_regions(pdev);
2661*4882a593Smuzhiyun err_disable_device:
2662*4882a593Smuzhiyun pci_disable_device(pdev);
2663*4882a593Smuzhiyun err_freemem:
2664*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
2665*4882a593Smuzhiyun devm_kfree(&pdev->dev, rvu->hw);
2666*4882a593Smuzhiyun devm_kfree(dev, rvu);
2667*4882a593Smuzhiyun return err;
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun
rvu_remove(struct pci_dev * pdev)2670*4882a593Smuzhiyun static void rvu_remove(struct pci_dev *pdev)
2671*4882a593Smuzhiyun {
2672*4882a593Smuzhiyun struct rvu *rvu = pci_get_drvdata(pdev);
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun rvu_dbg_exit(rvu);
2675*4882a593Smuzhiyun rvu_unregister_interrupts(rvu);
2676*4882a593Smuzhiyun rvu_flr_wq_destroy(rvu);
2677*4882a593Smuzhiyun rvu_cgx_exit(rvu);
2678*4882a593Smuzhiyun rvu_fwdata_exit(rvu);
2679*4882a593Smuzhiyun rvu_mbox_destroy(&rvu->afpf_wq_info);
2680*4882a593Smuzhiyun rvu_disable_sriov(rvu);
2681*4882a593Smuzhiyun rvu_reset_all_blocks(rvu);
2682*4882a593Smuzhiyun rvu_free_hw_resources(rvu);
2683*4882a593Smuzhiyun rvu_clear_rvum_blk_revid(rvu);
2684*4882a593Smuzhiyun ptp_put(rvu->ptp);
2685*4882a593Smuzhiyun pci_release_regions(pdev);
2686*4882a593Smuzhiyun pci_disable_device(pdev);
2687*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun devm_kfree(&pdev->dev, rvu->hw);
2690*4882a593Smuzhiyun devm_kfree(&pdev->dev, rvu);
2691*4882a593Smuzhiyun }
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun static struct pci_driver rvu_driver = {
2694*4882a593Smuzhiyun .name = DRV_NAME,
2695*4882a593Smuzhiyun .id_table = rvu_id_table,
2696*4882a593Smuzhiyun .probe = rvu_probe,
2697*4882a593Smuzhiyun .remove = rvu_remove,
2698*4882a593Smuzhiyun };
2699*4882a593Smuzhiyun
rvu_init_module(void)2700*4882a593Smuzhiyun static int __init rvu_init_module(void)
2701*4882a593Smuzhiyun {
2702*4882a593Smuzhiyun int err;
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun pr_info("%s: %s\n", DRV_NAME, DRV_STRING);
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun err = pci_register_driver(&cgx_driver);
2707*4882a593Smuzhiyun if (err < 0)
2708*4882a593Smuzhiyun return err;
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun err = pci_register_driver(&ptp_driver);
2711*4882a593Smuzhiyun if (err < 0)
2712*4882a593Smuzhiyun goto ptp_err;
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun err = pci_register_driver(&rvu_driver);
2715*4882a593Smuzhiyun if (err < 0)
2716*4882a593Smuzhiyun goto rvu_err;
2717*4882a593Smuzhiyun
2718*4882a593Smuzhiyun return 0;
2719*4882a593Smuzhiyun rvu_err:
2720*4882a593Smuzhiyun pci_unregister_driver(&ptp_driver);
2721*4882a593Smuzhiyun ptp_err:
2722*4882a593Smuzhiyun pci_unregister_driver(&cgx_driver);
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun return err;
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun
rvu_cleanup_module(void)2727*4882a593Smuzhiyun static void __exit rvu_cleanup_module(void)
2728*4882a593Smuzhiyun {
2729*4882a593Smuzhiyun pci_unregister_driver(&rvu_driver);
2730*4882a593Smuzhiyun pci_unregister_driver(&ptp_driver);
2731*4882a593Smuzhiyun pci_unregister_driver(&cgx_driver);
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun module_init(rvu_init_module);
2735*4882a593Smuzhiyun module_exit(rvu_cleanup_module);
2736