1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Definitions for Marvell PPv2 network controller for Armada 375 SoC.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Marvell
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Marcin Wojtas <mw@semihalf.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #ifndef _MVPP2_H_
10*4882a593Smuzhiyun #define _MVPP2_H_
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/net_tstamp.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun #include <linux/phylink.h>
18*4882a593Smuzhiyun #include <net/flow_offload.h>
19*4882a593Smuzhiyun #include <net/page_pool.h>
20*4882a593Smuzhiyun #include <linux/bpf.h>
21*4882a593Smuzhiyun #include <net/xdp.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* The PacketOffset field is measured in units of 32 bytes and is 3 bits wide,
24*4882a593Smuzhiyun * so the maximum offset is 7 * 32 = 224
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun #define MVPP2_SKB_HEADROOM min(max(XDP_PACKET_HEADROOM, NET_SKB_PAD), 224)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MVPP2_XDP_PASS 0
29*4882a593Smuzhiyun #define MVPP2_XDP_DROPPED BIT(0)
30*4882a593Smuzhiyun #define MVPP2_XDP_TX BIT(1)
31*4882a593Smuzhiyun #define MVPP2_XDP_REDIR BIT(2)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Fifo Registers */
34*4882a593Smuzhiyun #define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
35*4882a593Smuzhiyun #define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
36*4882a593Smuzhiyun #define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
37*4882a593Smuzhiyun #define MVPP2_RX_FIFO_INIT_REG 0x64
38*4882a593Smuzhiyun #define MVPP22_TX_FIFO_THRESH_REG(port) (0x8840 + 4 * (port))
39*4882a593Smuzhiyun #define MVPP22_TX_FIFO_SIZE_REG(port) (0x8860 + 4 * (port))
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* RX DMA Top Registers */
42*4882a593Smuzhiyun #define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
43*4882a593Smuzhiyun #define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
44*4882a593Smuzhiyun #define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
45*4882a593Smuzhiyun #define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
46*4882a593Smuzhiyun #define MVPP2_POOL_BUF_SIZE_OFFSET 5
47*4882a593Smuzhiyun #define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
48*4882a593Smuzhiyun #define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
49*4882a593Smuzhiyun #define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
50*4882a593Smuzhiyun #define MVPP2_RXQ_POOL_SHORT_OFFS 20
51*4882a593Smuzhiyun #define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
52*4882a593Smuzhiyun #define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
53*4882a593Smuzhiyun #define MVPP2_RXQ_POOL_LONG_OFFS 24
54*4882a593Smuzhiyun #define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
55*4882a593Smuzhiyun #define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
56*4882a593Smuzhiyun #define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
57*4882a593Smuzhiyun #define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
58*4882a593Smuzhiyun #define MVPP2_RXQ_DISABLE_MASK BIT(31)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Top Registers */
61*4882a593Smuzhiyun #define MVPP2_MH_REG(port) (0x5040 + 4 * (port))
62*4882a593Smuzhiyun #define MVPP2_DSA_EXTENDED BIT(5)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Parser Registers */
65*4882a593Smuzhiyun #define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
66*4882a593Smuzhiyun #define MVPP2_PRS_PORT_LU_MAX 0xf
67*4882a593Smuzhiyun #define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
68*4882a593Smuzhiyun #define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
69*4882a593Smuzhiyun #define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
70*4882a593Smuzhiyun #define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
71*4882a593Smuzhiyun #define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
72*4882a593Smuzhiyun #define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
73*4882a593Smuzhiyun #define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
74*4882a593Smuzhiyun #define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
75*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_IDX_REG 0x1100
76*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
77*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_INV_MASK BIT(31)
78*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_IDX_REG 0x1200
79*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
80*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_CTRL_REG 0x1230
81*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_EN_MASK BIT(0)
82*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_HIT_IDX_REG 0x1240
83*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_HIT_CNT_REG 0x1244
84*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_HIT_CNT_MASK GENMASK(15, 0)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* RSS Registers */
87*4882a593Smuzhiyun #define MVPP22_RSS_INDEX 0x1500
88*4882a593Smuzhiyun #define MVPP22_RSS_INDEX_TABLE_ENTRY(idx) (idx)
89*4882a593Smuzhiyun #define MVPP22_RSS_INDEX_TABLE(idx) ((idx) << 8)
90*4882a593Smuzhiyun #define MVPP22_RSS_INDEX_QUEUE(idx) ((idx) << 16)
91*4882a593Smuzhiyun #define MVPP22_RXQ2RSS_TABLE 0x1504
92*4882a593Smuzhiyun #define MVPP22_RSS_TABLE_POINTER(p) (p)
93*4882a593Smuzhiyun #define MVPP22_RSS_TABLE_ENTRY 0x1508
94*4882a593Smuzhiyun #define MVPP22_RSS_WIDTH 0x150c
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Classifier Registers */
97*4882a593Smuzhiyun #define MVPP2_CLS_MODE_REG 0x1800
98*4882a593Smuzhiyun #define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
99*4882a593Smuzhiyun #define MVPP2_CLS_PORT_WAY_REG 0x1810
100*4882a593Smuzhiyun #define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
101*4882a593Smuzhiyun #define MVPP2_CLS_LKP_INDEX_REG 0x1814
102*4882a593Smuzhiyun #define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
103*4882a593Smuzhiyun #define MVPP2_CLS_LKP_TBL_REG 0x1818
104*4882a593Smuzhiyun #define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
105*4882a593Smuzhiyun #define MVPP2_CLS_LKP_FLOW_PTR(flow) ((flow) << 16)
106*4882a593Smuzhiyun #define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
107*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_INDEX_REG 0x1820
108*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_REG 0x1824
109*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_LAST BIT(0)
110*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_ENG_MASK 0x7
111*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_OFFS 1
112*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_ENG(x) ((x) << 1)
113*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_PORT_ID_MASK 0xff
114*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_PORT_ID(port) ((port) << 4)
115*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_PORT_ID_SEL BIT(23)
116*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_REG 0x1828
117*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_N_FIELDS_MASK 0x7
118*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_N_FIELDS(x) (x)
119*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_LU_TYPE(lu) (((lu) & 0x3f) << 3)
120*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_PRIO_MASK 0x3f
121*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_PRIO(x) ((x) << 9)
122*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_SEQ_MASK 0x7
123*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_SEQ(x) ((x) << 15)
124*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL2_REG 0x182c
125*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL2_FLD_MASK 0x3f
126*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL2_FLD_OFFS(n) ((n) * 6)
127*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL2_FLD(n, x) ((x) << ((n) * 6))
128*4882a593Smuzhiyun #define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
129*4882a593Smuzhiyun #define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
130*4882a593Smuzhiyun #define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
131*4882a593Smuzhiyun #define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
132*4882a593Smuzhiyun #define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
133*4882a593Smuzhiyun #define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Classifier C2 engine Registers */
136*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_IDX 0x1b00
137*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_DATA0 0x1b10
138*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_DATA1 0x1b14
139*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_DATA2 0x1b18
140*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_DATA3 0x1b1c
141*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_DATA4 0x1b20
142*4882a593Smuzhiyun #define MVPP22_CLS_C2_LU_TYPE(lu) ((lu) & 0x3f)
143*4882a593Smuzhiyun #define MVPP22_CLS_C2_PORT_ID(port) ((port) << 8)
144*4882a593Smuzhiyun #define MVPP22_CLS_C2_PORT_MASK (0xff << 8)
145*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_INV 0x1b24
146*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_INV_BIT BIT(31)
147*4882a593Smuzhiyun #define MVPP22_CLS_C2_HIT_CTR 0x1b50
148*4882a593Smuzhiyun #define MVPP22_CLS_C2_ACT 0x1b60
149*4882a593Smuzhiyun #define MVPP22_CLS_C2_ACT_RSS_EN(act) (((act) & 0x3) << 19)
150*4882a593Smuzhiyun #define MVPP22_CLS_C2_ACT_FWD(act) (((act) & 0x7) << 13)
151*4882a593Smuzhiyun #define MVPP22_CLS_C2_ACT_QHIGH(act) (((act) & 0x3) << 11)
152*4882a593Smuzhiyun #define MVPP22_CLS_C2_ACT_QLOW(act) (((act) & 0x3) << 9)
153*4882a593Smuzhiyun #define MVPP22_CLS_C2_ACT_COLOR(act) ((act) & 0x7)
154*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR0 0x1b64
155*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR0_QHIGH(qh) (((qh) & 0x1f) << 24)
156*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR0_QHIGH_MASK 0x1f
157*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR0_QHIGH_OFFS 24
158*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR0_QLOW(ql) (((ql) & 0x7) << 21)
159*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR0_QLOW_MASK 0x7
160*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR0_QLOW_OFFS 21
161*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR1 0x1b68
162*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR2 0x1b6c
163*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR2_RSS_EN BIT(30)
164*4882a593Smuzhiyun #define MVPP22_CLS_C2_ATTR3 0x1b70
165*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_CTRL 0x1b90
166*4882a593Smuzhiyun #define MVPP22_CLS_C2_TCAM_BYPASS_FIFO BIT(0)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Descriptor Manager Top Registers */
169*4882a593Smuzhiyun #define MVPP2_RXQ_NUM_REG 0x2040
170*4882a593Smuzhiyun #define MVPP2_RXQ_DESC_ADDR_REG 0x2044
171*4882a593Smuzhiyun #define MVPP22_DESC_ADDR_OFFS 8
172*4882a593Smuzhiyun #define MVPP2_RXQ_DESC_SIZE_REG 0x2048
173*4882a593Smuzhiyun #define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
174*4882a593Smuzhiyun #define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
175*4882a593Smuzhiyun #define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
176*4882a593Smuzhiyun #define MVPP2_RXQ_NUM_NEW_OFFSET 16
177*4882a593Smuzhiyun #define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
178*4882a593Smuzhiyun #define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
179*4882a593Smuzhiyun #define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
180*4882a593Smuzhiyun #define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
181*4882a593Smuzhiyun #define MVPP2_RXQ_THRESH_REG 0x204c
182*4882a593Smuzhiyun #define MVPP2_OCCUPIED_THRESH_OFFSET 0
183*4882a593Smuzhiyun #define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
184*4882a593Smuzhiyun #define MVPP2_RXQ_INDEX_REG 0x2050
185*4882a593Smuzhiyun #define MVPP2_TXQ_NUM_REG 0x2080
186*4882a593Smuzhiyun #define MVPP2_TXQ_DESC_ADDR_REG 0x2084
187*4882a593Smuzhiyun #define MVPP2_TXQ_DESC_SIZE_REG 0x2088
188*4882a593Smuzhiyun #define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
189*4882a593Smuzhiyun #define MVPP2_TXQ_THRESH_REG 0x2094
190*4882a593Smuzhiyun #define MVPP2_TXQ_THRESH_OFFSET 16
191*4882a593Smuzhiyun #define MVPP2_TXQ_THRESH_MASK 0x3fff
192*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
193*4882a593Smuzhiyun #define MVPP2_TXQ_INDEX_REG 0x2098
194*4882a593Smuzhiyun #define MVPP2_TXQ_PREF_BUF_REG 0x209c
195*4882a593Smuzhiyun #define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
196*4882a593Smuzhiyun #define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
197*4882a593Smuzhiyun #define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
198*4882a593Smuzhiyun #define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
199*4882a593Smuzhiyun #define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
200*4882a593Smuzhiyun #define MVPP2_TXQ_PENDING_REG 0x20a0
201*4882a593Smuzhiyun #define MVPP2_TXQ_PENDING_MASK 0x3fff
202*4882a593Smuzhiyun #define MVPP2_TXQ_INT_STATUS_REG 0x20a4
203*4882a593Smuzhiyun #define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
204*4882a593Smuzhiyun #define MVPP2_TRANSMITTED_COUNT_OFFSET 16
205*4882a593Smuzhiyun #define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
206*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
207*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
208*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
209*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
210*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
211*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_CLR_OFFSET 16
212*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
213*4882a593Smuzhiyun #define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
214*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
215*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
216*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
217*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
218*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* MBUS bridge registers */
221*4882a593Smuzhiyun #define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
222*4882a593Smuzhiyun #define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
223*4882a593Smuzhiyun #define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
224*4882a593Smuzhiyun #define MVPP2_BASE_ADDR_ENABLE 0x4060
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* AXI Bridge Registers */
227*4882a593Smuzhiyun #define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
228*4882a593Smuzhiyun #define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
229*4882a593Smuzhiyun #define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
230*4882a593Smuzhiyun #define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
231*4882a593Smuzhiyun #define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
232*4882a593Smuzhiyun #define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
233*4882a593Smuzhiyun #define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
234*4882a593Smuzhiyun #define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
235*4882a593Smuzhiyun #define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
236*4882a593Smuzhiyun #define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
237*4882a593Smuzhiyun #define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
238*4882a593Smuzhiyun #define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Values for AXI Bridge registers */
241*4882a593Smuzhiyun #define MVPP22_AXI_ATTR_CACHE_OFFS 0
242*4882a593Smuzhiyun #define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define MVPP22_AXI_CODE_CACHE_OFFS 0
245*4882a593Smuzhiyun #define MVPP22_AXI_CODE_DOMAIN_OFFS 4
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
248*4882a593Smuzhiyun #define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
249*4882a593Smuzhiyun #define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun #define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
252*4882a593Smuzhiyun #define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Interrupt Cause and Mask registers */
255*4882a593Smuzhiyun #define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port))
256*4882a593Smuzhiyun #define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
259*4882a593Smuzhiyun #define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
260*4882a593Smuzhiyun #define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port))
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
263*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
264*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
265*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
268*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
271*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
272*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
273*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
276*4882a593Smuzhiyun #define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
277*4882a593Smuzhiyun #define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
278*4882a593Smuzhiyun #define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
279*4882a593Smuzhiyun #define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK(version) \
280*4882a593Smuzhiyun ((version) == MVPP21 ? 0xffff : 0xff)
281*4882a593Smuzhiyun #define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
282*4882a593Smuzhiyun #define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16
283*4882a593Smuzhiyun #define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
284*4882a593Smuzhiyun #define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
285*4882a593Smuzhiyun #define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
286*4882a593Smuzhiyun #define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
287*4882a593Smuzhiyun #define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
288*4882a593Smuzhiyun #define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
289*4882a593Smuzhiyun #define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
290*4882a593Smuzhiyun #define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
291*4882a593Smuzhiyun #define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
292*4882a593Smuzhiyun #define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
293*4882a593Smuzhiyun #define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
294*4882a593Smuzhiyun #define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Buffer Manager registers */
297*4882a593Smuzhiyun #define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
298*4882a593Smuzhiyun #define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
299*4882a593Smuzhiyun #define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
300*4882a593Smuzhiyun #define MVPP2_BM_POOL_SIZE_MASK 0xfff0
301*4882a593Smuzhiyun #define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
302*4882a593Smuzhiyun #define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
303*4882a593Smuzhiyun #define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
304*4882a593Smuzhiyun #define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
305*4882a593Smuzhiyun #define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
306*4882a593Smuzhiyun #define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
307*4882a593Smuzhiyun #define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
308*4882a593Smuzhiyun #define MVPP22_BM_POOL_PTRS_NUM_MASK 0xfff8
309*4882a593Smuzhiyun #define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
310*4882a593Smuzhiyun #define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
311*4882a593Smuzhiyun #define MVPP2_BM_START_MASK BIT(0)
312*4882a593Smuzhiyun #define MVPP2_BM_STOP_MASK BIT(1)
313*4882a593Smuzhiyun #define MVPP2_BM_STATE_MASK BIT(4)
314*4882a593Smuzhiyun #define MVPP2_BM_LOW_THRESH_OFFS 8
315*4882a593Smuzhiyun #define MVPP2_BM_LOW_THRESH_MASK 0x7f00
316*4882a593Smuzhiyun #define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
317*4882a593Smuzhiyun MVPP2_BM_LOW_THRESH_OFFS)
318*4882a593Smuzhiyun #define MVPP2_BM_HIGH_THRESH_OFFS 16
319*4882a593Smuzhiyun #define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
320*4882a593Smuzhiyun #define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
321*4882a593Smuzhiyun MVPP2_BM_HIGH_THRESH_OFFS)
322*4882a593Smuzhiyun #define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
323*4882a593Smuzhiyun #define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
324*4882a593Smuzhiyun #define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
325*4882a593Smuzhiyun #define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
326*4882a593Smuzhiyun #define MVPP2_BM_BPPE_FULL_MASK BIT(3)
327*4882a593Smuzhiyun #define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
328*4882a593Smuzhiyun #define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
329*4882a593Smuzhiyun #define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
330*4882a593Smuzhiyun #define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
331*4882a593Smuzhiyun #define MVPP2_BM_VIRT_ALLOC_REG 0x6440
332*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
333*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
334*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
335*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
336*4882a593Smuzhiyun #define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
337*4882a593Smuzhiyun #define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
338*4882a593Smuzhiyun #define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
339*4882a593Smuzhiyun #define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
340*4882a593Smuzhiyun #define MVPP2_BM_VIRT_RLS_REG 0x64c0
341*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
342*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
343*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
344*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Packet Processor per-port counters */
347*4882a593Smuzhiyun #define MVPP2_OVERRUN_ETH_DROP 0x7000
348*4882a593Smuzhiyun #define MVPP2_CLS_ETH_DROP 0x7020
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Hit counters registers */
351*4882a593Smuzhiyun #define MVPP2_CTRS_IDX 0x7040
352*4882a593Smuzhiyun #define MVPP22_CTRS_TX_CTR(port, txq) ((txq) | ((port) << 3) | BIT(7))
353*4882a593Smuzhiyun #define MVPP2_TX_DESC_ENQ_CTR 0x7100
354*4882a593Smuzhiyun #define MVPP2_TX_DESC_ENQ_TO_DDR_CTR 0x7104
355*4882a593Smuzhiyun #define MVPP2_TX_BUFF_ENQ_TO_DDR_CTR 0x7108
356*4882a593Smuzhiyun #define MVPP2_TX_DESC_ENQ_HW_FWD_CTR 0x710c
357*4882a593Smuzhiyun #define MVPP2_RX_DESC_ENQ_CTR 0x7120
358*4882a593Smuzhiyun #define MVPP2_TX_PKTS_DEQ_CTR 0x7130
359*4882a593Smuzhiyun #define MVPP2_TX_PKTS_FULL_QUEUE_DROP_CTR 0x7200
360*4882a593Smuzhiyun #define MVPP2_TX_PKTS_EARLY_DROP_CTR 0x7204
361*4882a593Smuzhiyun #define MVPP2_TX_PKTS_BM_DROP_CTR 0x7208
362*4882a593Smuzhiyun #define MVPP2_TX_PKTS_BM_MC_DROP_CTR 0x720c
363*4882a593Smuzhiyun #define MVPP2_RX_PKTS_FULL_QUEUE_DROP_CTR 0x7220
364*4882a593Smuzhiyun #define MVPP2_RX_PKTS_EARLY_DROP_CTR 0x7224
365*4882a593Smuzhiyun #define MVPP2_RX_PKTS_BM_DROP_CTR 0x7228
366*4882a593Smuzhiyun #define MVPP2_CLS_DEC_TBL_HIT_CTR 0x7700
367*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL_HIT_CTR 0x7704
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* TX Scheduler registers */
370*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
371*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
372*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_ENQ_MASK 0xff
373*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_DISQ_OFFSET 8
374*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
375*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_FIXED_PRIO_REG 0x8014
376*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
377*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_MTU_REG 0x801c
378*4882a593Smuzhiyun #define MVPP2_TXP_MTU_MAX 0x7FFFF
379*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_REFILL_REG 0x8020
380*4882a593Smuzhiyun #define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
381*4882a593Smuzhiyun #define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
382*4882a593Smuzhiyun #define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
383*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
384*4882a593Smuzhiyun #define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
385*4882a593Smuzhiyun #define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
386*4882a593Smuzhiyun #define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
387*4882a593Smuzhiyun #define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
388*4882a593Smuzhiyun #define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
389*4882a593Smuzhiyun #define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
390*4882a593Smuzhiyun #define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
391*4882a593Smuzhiyun #define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
392*4882a593Smuzhiyun #define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* TX general registers */
395*4882a593Smuzhiyun #define MVPP2_TX_SNOOP_REG 0x8800
396*4882a593Smuzhiyun #define MVPP2_TX_PORT_FLUSH_REG 0x8810
397*4882a593Smuzhiyun #define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* LMS registers */
400*4882a593Smuzhiyun #define MVPP2_SRC_ADDR_MIDDLE 0x24
401*4882a593Smuzhiyun #define MVPP2_SRC_ADDR_HIGH 0x28
402*4882a593Smuzhiyun #define MVPP2_PHY_AN_CFG0_REG 0x34
403*4882a593Smuzhiyun #define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
404*4882a593Smuzhiyun #define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
405*4882a593Smuzhiyun #define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Per-port registers */
408*4882a593Smuzhiyun #define MVPP2_GMAC_CTRL_0_REG 0x0
409*4882a593Smuzhiyun #define MVPP2_GMAC_PORT_EN_MASK BIT(0)
410*4882a593Smuzhiyun #define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
411*4882a593Smuzhiyun #define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
412*4882a593Smuzhiyun #define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
413*4882a593Smuzhiyun #define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
414*4882a593Smuzhiyun #define MVPP2_GMAC_CTRL_1_REG 0x4
415*4882a593Smuzhiyun #define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
416*4882a593Smuzhiyun #define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
417*4882a593Smuzhiyun #define MVPP2_GMAC_PCS_LB_EN_BIT 6
418*4882a593Smuzhiyun #define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
419*4882a593Smuzhiyun #define MVPP2_GMAC_SA_LOW_OFFS 7
420*4882a593Smuzhiyun #define MVPP2_GMAC_CTRL_2_REG 0x8
421*4882a593Smuzhiyun #define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
422*4882a593Smuzhiyun #define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1)
423*4882a593Smuzhiyun #define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
424*4882a593Smuzhiyun #define MVPP2_GMAC_INTERNAL_CLK_MASK BIT(4)
425*4882a593Smuzhiyun #define MVPP2_GMAC_DISABLE_PADDING BIT(5)
426*4882a593Smuzhiyun #define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
427*4882a593Smuzhiyun #define MVPP2_GMAC_AUTONEG_CONFIG 0xc
428*4882a593Smuzhiyun #define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
429*4882a593Smuzhiyun #define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
430*4882a593Smuzhiyun #define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2)
431*4882a593Smuzhiyun #define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3)
432*4882a593Smuzhiyun #define MVPP2_GMAC_IN_BAND_RESTART_AN BIT(4)
433*4882a593Smuzhiyun #define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
434*4882a593Smuzhiyun #define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
435*4882a593Smuzhiyun #define MVPP2_GMAC_AN_SPEED_EN BIT(7)
436*4882a593Smuzhiyun #define MVPP2_GMAC_FC_ADV_EN BIT(9)
437*4882a593Smuzhiyun #define MVPP2_GMAC_FC_ADV_ASM_EN BIT(10)
438*4882a593Smuzhiyun #define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11)
439*4882a593Smuzhiyun #define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
440*4882a593Smuzhiyun #define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
441*4882a593Smuzhiyun #define MVPP2_GMAC_STATUS0 0x10
442*4882a593Smuzhiyun #define MVPP2_GMAC_STATUS0_LINK_UP BIT(0)
443*4882a593Smuzhiyun #define MVPP2_GMAC_STATUS0_GMII_SPEED BIT(1)
444*4882a593Smuzhiyun #define MVPP2_GMAC_STATUS0_MII_SPEED BIT(2)
445*4882a593Smuzhiyun #define MVPP2_GMAC_STATUS0_FULL_DUPLEX BIT(3)
446*4882a593Smuzhiyun #define MVPP2_GMAC_STATUS0_RX_PAUSE BIT(4)
447*4882a593Smuzhiyun #define MVPP2_GMAC_STATUS0_TX_PAUSE BIT(5)
448*4882a593Smuzhiyun #define MVPP2_GMAC_STATUS0_AN_COMPLETE BIT(11)
449*4882a593Smuzhiyun #define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
450*4882a593Smuzhiyun #define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
451*4882a593Smuzhiyun #define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
452*4882a593Smuzhiyun #define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
453*4882a593Smuzhiyun MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
454*4882a593Smuzhiyun #define MVPP22_GMAC_INT_STAT 0x20
455*4882a593Smuzhiyun #define MVPP22_GMAC_INT_STAT_LINK BIT(1)
456*4882a593Smuzhiyun #define MVPP22_GMAC_INT_MASK 0x24
457*4882a593Smuzhiyun #define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1)
458*4882a593Smuzhiyun #define MVPP22_GMAC_CTRL_4_REG 0x90
459*4882a593Smuzhiyun #define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
460*4882a593Smuzhiyun #define MVPP22_CTRL4_RX_FC_EN BIT(3)
461*4882a593Smuzhiyun #define MVPP22_CTRL4_TX_FC_EN BIT(4)
462*4882a593Smuzhiyun #define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
463*4882a593Smuzhiyun #define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6)
464*4882a593Smuzhiyun #define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
465*4882a593Smuzhiyun #define MVPP22_GMAC_INT_SUM_STAT 0xa0
466*4882a593Smuzhiyun #define MVPP22_GMAC_INT_SUM_STAT_INTERNAL BIT(1)
467*4882a593Smuzhiyun #define MVPP22_GMAC_INT_SUM_STAT_PTP BIT(2)
468*4882a593Smuzhiyun #define MVPP22_GMAC_INT_SUM_MASK 0xa4
469*4882a593Smuzhiyun #define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1)
470*4882a593Smuzhiyun #define MVPP22_GMAC_INT_SUM_MASK_PTP BIT(2)
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
473*4882a593Smuzhiyun * relative to port->base.
474*4882a593Smuzhiyun */
475*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_REG 0x100
476*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_PORT_EN BIT(0)
477*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1)
478*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_FORCE_LINK_DOWN BIT(2)
479*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_FORCE_LINK_PASS BIT(3)
480*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7)
481*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN BIT(8)
482*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14)
483*4882a593Smuzhiyun #define MVPP22_XLG_CTRL1_REG 0x104
484*4882a593Smuzhiyun #define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0
485*4882a593Smuzhiyun #define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff
486*4882a593Smuzhiyun #define MVPP22_XLG_STATUS 0x10c
487*4882a593Smuzhiyun #define MVPP22_XLG_STATUS_LINK_UP BIT(0)
488*4882a593Smuzhiyun #define MVPP22_XLG_INT_STAT 0x114
489*4882a593Smuzhiyun #define MVPP22_XLG_INT_STAT_LINK BIT(1)
490*4882a593Smuzhiyun #define MVPP22_XLG_INT_MASK 0x118
491*4882a593Smuzhiyun #define MVPP22_XLG_INT_MASK_LINK BIT(1)
492*4882a593Smuzhiyun #define MVPP22_XLG_CTRL3_REG 0x11c
493*4882a593Smuzhiyun #define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
494*4882a593Smuzhiyun #define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
495*4882a593Smuzhiyun #define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
496*4882a593Smuzhiyun #define MVPP22_XLG_EXT_INT_STAT 0x158
497*4882a593Smuzhiyun #define MVPP22_XLG_EXT_INT_STAT_XLG BIT(1)
498*4882a593Smuzhiyun #define MVPP22_XLG_EXT_INT_STAT_PTP BIT(7)
499*4882a593Smuzhiyun #define MVPP22_XLG_EXT_INT_MASK 0x15c
500*4882a593Smuzhiyun #define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1)
501*4882a593Smuzhiyun #define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2)
502*4882a593Smuzhiyun #define MVPP22_XLG_EXT_INT_MASK_PTP BIT(7)
503*4882a593Smuzhiyun #define MVPP22_XLG_CTRL4_REG 0x184
504*4882a593Smuzhiyun #define MVPP22_XLG_CTRL4_FWD_FC BIT(5)
505*4882a593Smuzhiyun #define MVPP22_XLG_CTRL4_FWD_PFC BIT(6)
506*4882a593Smuzhiyun #define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12)
507*4882a593Smuzhiyun #define MVPP22_XLG_CTRL4_EN_IDLE_CHECK BIT(14)
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* SMI registers. PPv2.2 only, relative to priv->iface_base. */
510*4882a593Smuzhiyun #define MVPP22_SMI_MISC_CFG_REG 0x1204
511*4882a593Smuzhiyun #define MVPP22_SMI_POLLING_EN BIT(10)
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* TAI registers, PPv2.2 only, relative to priv->iface_base */
514*4882a593Smuzhiyun #define MVPP22_TAI_INT_CAUSE 0x1400
515*4882a593Smuzhiyun #define MVPP22_TAI_INT_MASK 0x1404
516*4882a593Smuzhiyun #define MVPP22_TAI_CR0 0x1408
517*4882a593Smuzhiyun #define MVPP22_TAI_CR1 0x140c
518*4882a593Smuzhiyun #define MVPP22_TAI_TCFCR0 0x1410
519*4882a593Smuzhiyun #define MVPP22_TAI_TCFCR1 0x1414
520*4882a593Smuzhiyun #define MVPP22_TAI_TCFCR2 0x1418
521*4882a593Smuzhiyun #define MVPP22_TAI_FATWR 0x141c
522*4882a593Smuzhiyun #define MVPP22_TAI_TOD_STEP_NANO_CR 0x1420
523*4882a593Smuzhiyun #define MVPP22_TAI_TOD_STEP_FRAC_HIGH 0x1424
524*4882a593Smuzhiyun #define MVPP22_TAI_TOD_STEP_FRAC_LOW 0x1428
525*4882a593Smuzhiyun #define MVPP22_TAI_TAPDC_HIGH 0x142c
526*4882a593Smuzhiyun #define MVPP22_TAI_TAPDC_LOW 0x1430
527*4882a593Smuzhiyun #define MVPP22_TAI_TGTOD_SEC_HIGH 0x1434
528*4882a593Smuzhiyun #define MVPP22_TAI_TGTOD_SEC_MED 0x1438
529*4882a593Smuzhiyun #define MVPP22_TAI_TGTOD_SEC_LOW 0x143c
530*4882a593Smuzhiyun #define MVPP22_TAI_TGTOD_NANO_HIGH 0x1440
531*4882a593Smuzhiyun #define MVPP22_TAI_TGTOD_NANO_LOW 0x1444
532*4882a593Smuzhiyun #define MVPP22_TAI_TGTOD_FRAC_HIGH 0x1448
533*4882a593Smuzhiyun #define MVPP22_TAI_TGTOD_FRAC_LOW 0x144c
534*4882a593Smuzhiyun #define MVPP22_TAI_TLV_SEC_HIGH 0x1450
535*4882a593Smuzhiyun #define MVPP22_TAI_TLV_SEC_MED 0x1454
536*4882a593Smuzhiyun #define MVPP22_TAI_TLV_SEC_LOW 0x1458
537*4882a593Smuzhiyun #define MVPP22_TAI_TLV_NANO_HIGH 0x145c
538*4882a593Smuzhiyun #define MVPP22_TAI_TLV_NANO_LOW 0x1460
539*4882a593Smuzhiyun #define MVPP22_TAI_TLV_FRAC_HIGH 0x1464
540*4882a593Smuzhiyun #define MVPP22_TAI_TLV_FRAC_LOW 0x1468
541*4882a593Smuzhiyun #define MVPP22_TAI_TCV0_SEC_HIGH 0x146c
542*4882a593Smuzhiyun #define MVPP22_TAI_TCV0_SEC_MED 0x1470
543*4882a593Smuzhiyun #define MVPP22_TAI_TCV0_SEC_LOW 0x1474
544*4882a593Smuzhiyun #define MVPP22_TAI_TCV0_NANO_HIGH 0x1478
545*4882a593Smuzhiyun #define MVPP22_TAI_TCV0_NANO_LOW 0x147c
546*4882a593Smuzhiyun #define MVPP22_TAI_TCV0_FRAC_HIGH 0x1480
547*4882a593Smuzhiyun #define MVPP22_TAI_TCV0_FRAC_LOW 0x1484
548*4882a593Smuzhiyun #define MVPP22_TAI_TCV1_SEC_HIGH 0x1488
549*4882a593Smuzhiyun #define MVPP22_TAI_TCV1_SEC_MED 0x148c
550*4882a593Smuzhiyun #define MVPP22_TAI_TCV1_SEC_LOW 0x1490
551*4882a593Smuzhiyun #define MVPP22_TAI_TCV1_NANO_HIGH 0x1494
552*4882a593Smuzhiyun #define MVPP22_TAI_TCV1_NANO_LOW 0x1498
553*4882a593Smuzhiyun #define MVPP22_TAI_TCV1_FRAC_HIGH 0x149c
554*4882a593Smuzhiyun #define MVPP22_TAI_TCV1_FRAC_LOW 0x14a0
555*4882a593Smuzhiyun #define MVPP22_TAI_TCSR 0x14a4
556*4882a593Smuzhiyun #define MVPP22_TAI_TUC_LSB 0x14a8
557*4882a593Smuzhiyun #define MVPP22_TAI_GFM_SEC_HIGH 0x14ac
558*4882a593Smuzhiyun #define MVPP22_TAI_GFM_SEC_MED 0x14b0
559*4882a593Smuzhiyun #define MVPP22_TAI_GFM_SEC_LOW 0x14b4
560*4882a593Smuzhiyun #define MVPP22_TAI_GFM_NANO_HIGH 0x14b8
561*4882a593Smuzhiyun #define MVPP22_TAI_GFM_NANO_LOW 0x14bc
562*4882a593Smuzhiyun #define MVPP22_TAI_GFM_FRAC_HIGH 0x14c0
563*4882a593Smuzhiyun #define MVPP22_TAI_GFM_FRAC_LOW 0x14c4
564*4882a593Smuzhiyun #define MVPP22_TAI_PCLK_DA_HIGH 0x14c8
565*4882a593Smuzhiyun #define MVPP22_TAI_PCLK_DA_LOW 0x14cc
566*4882a593Smuzhiyun #define MVPP22_TAI_CTCR 0x14d0
567*4882a593Smuzhiyun #define MVPP22_TAI_PCLK_CCC_HIGH 0x14d4
568*4882a593Smuzhiyun #define MVPP22_TAI_PCLK_CCC_LOW 0x14d8
569*4882a593Smuzhiyun #define MVPP22_TAI_DTC_HIGH 0x14dc
570*4882a593Smuzhiyun #define MVPP22_TAI_DTC_LOW 0x14e0
571*4882a593Smuzhiyun #define MVPP22_TAI_CCC_HIGH 0x14e4
572*4882a593Smuzhiyun #define MVPP22_TAI_CCC_LOW 0x14e8
573*4882a593Smuzhiyun #define MVPP22_TAI_ICICE 0x14f4
574*4882a593Smuzhiyun #define MVPP22_TAI_ICICC_LOW 0x14f8
575*4882a593Smuzhiyun #define MVPP22_TAI_TUC_MSB 0x14fc
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun #define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun #define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* Descriptor ring Macros */
582*4882a593Smuzhiyun #define MVPP2_QUEUE_NEXT_DESC(q, index) \
583*4882a593Smuzhiyun (((index) < (q)->last_desc) ? ((index) + 1) : 0)
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* XPCS registers. PPv2.2 only */
586*4882a593Smuzhiyun #define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000)
587*4882a593Smuzhiyun #define MVPP22_MPCS_CTRL 0x14
588*4882a593Smuzhiyun #define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10)
589*4882a593Smuzhiyun #define MVPP22_MPCS_CLK_RESET 0x14c
590*4882a593Smuzhiyun #define MAC_CLK_RESET_SD_TX BIT(0)
591*4882a593Smuzhiyun #define MAC_CLK_RESET_SD_RX BIT(1)
592*4882a593Smuzhiyun #define MAC_CLK_RESET_MAC BIT(2)
593*4882a593Smuzhiyun #define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4)
594*4882a593Smuzhiyun #define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11)
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* XPCS registers. PPv2.2 only */
597*4882a593Smuzhiyun #define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000)
598*4882a593Smuzhiyun #define MVPP22_XPCS_CFG0 0x0
599*4882a593Smuzhiyun #define MVPP22_XPCS_CFG0_RESET_DIS BIT(0)
600*4882a593Smuzhiyun #define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3)
601*4882a593Smuzhiyun #define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5)
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* PTP registers. PPv2.2 only */
604*4882a593Smuzhiyun #define MVPP22_PTP_BASE(port) (0x7800 + (port * 0x1000))
605*4882a593Smuzhiyun #define MVPP22_PTP_INT_CAUSE 0x00
606*4882a593Smuzhiyun #define MVPP22_PTP_INT_CAUSE_QUEUE1 BIT(6)
607*4882a593Smuzhiyun #define MVPP22_PTP_INT_CAUSE_QUEUE0 BIT(5)
608*4882a593Smuzhiyun #define MVPP22_PTP_INT_MASK 0x04
609*4882a593Smuzhiyun #define MVPP22_PTP_INT_MASK_QUEUE1 BIT(6)
610*4882a593Smuzhiyun #define MVPP22_PTP_INT_MASK_QUEUE0 BIT(5)
611*4882a593Smuzhiyun #define MVPP22_PTP_GCR 0x08
612*4882a593Smuzhiyun #define MVPP22_PTP_GCR_RX_RESET BIT(13)
613*4882a593Smuzhiyun #define MVPP22_PTP_GCR_TX_RESET BIT(1)
614*4882a593Smuzhiyun #define MVPP22_PTP_GCR_TSU_ENABLE BIT(0)
615*4882a593Smuzhiyun #define MVPP22_PTP_TX_Q0_R0 0x0c
616*4882a593Smuzhiyun #define MVPP22_PTP_TX_Q0_R1 0x10
617*4882a593Smuzhiyun #define MVPP22_PTP_TX_Q0_R2 0x14
618*4882a593Smuzhiyun #define MVPP22_PTP_TX_Q1_R0 0x18
619*4882a593Smuzhiyun #define MVPP22_PTP_TX_Q1_R1 0x1c
620*4882a593Smuzhiyun #define MVPP22_PTP_TX_Q1_R2 0x20
621*4882a593Smuzhiyun #define MVPP22_PTP_TPCR 0x24
622*4882a593Smuzhiyun #define MVPP22_PTP_V1PCR 0x28
623*4882a593Smuzhiyun #define MVPP22_PTP_V2PCR 0x2c
624*4882a593Smuzhiyun #define MVPP22_PTP_Y1731PCR 0x30
625*4882a593Smuzhiyun #define MVPP22_PTP_NTPTSPCR 0x34
626*4882a593Smuzhiyun #define MVPP22_PTP_NTPRXPCR 0x38
627*4882a593Smuzhiyun #define MVPP22_PTP_NTPTXPCR 0x3c
628*4882a593Smuzhiyun #define MVPP22_PTP_WAMPPCR 0x40
629*4882a593Smuzhiyun #define MVPP22_PTP_NAPCR 0x44
630*4882a593Smuzhiyun #define MVPP22_PTP_FAPCR 0x48
631*4882a593Smuzhiyun #define MVPP22_PTP_CAPCR 0x50
632*4882a593Smuzhiyun #define MVPP22_PTP_ATAPCR 0x54
633*4882a593Smuzhiyun #define MVPP22_PTP_ACTAPCR 0x58
634*4882a593Smuzhiyun #define MVPP22_PTP_CATAPCR 0x5c
635*4882a593Smuzhiyun #define MVPP22_PTP_CACTAPCR 0x60
636*4882a593Smuzhiyun #define MVPP22_PTP_AITAPCR 0x64
637*4882a593Smuzhiyun #define MVPP22_PTP_CAITAPCR 0x68
638*4882a593Smuzhiyun #define MVPP22_PTP_CITAPCR 0x6c
639*4882a593Smuzhiyun #define MVPP22_PTP_NTP_OFF_HIGH 0x70
640*4882a593Smuzhiyun #define MVPP22_PTP_NTP_OFF_LOW 0x74
641*4882a593Smuzhiyun #define MVPP22_PTP_TX_PIPE_STATUS_DELAY 0x78
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* System controller registers. Accessed through a regmap. */
644*4882a593Smuzhiyun #define GENCONF_SOFT_RESET1 0x1108
645*4882a593Smuzhiyun #define GENCONF_SOFT_RESET1_GOP BIT(6)
646*4882a593Smuzhiyun #define GENCONF_PORT_CTRL0 0x1110
647*4882a593Smuzhiyun #define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1)
648*4882a593Smuzhiyun #define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29)
649*4882a593Smuzhiyun #define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31)
650*4882a593Smuzhiyun #define GENCONF_PORT_CTRL1 0x1114
651*4882a593Smuzhiyun #define GENCONF_PORT_CTRL1_EN(p) BIT(p)
652*4882a593Smuzhiyun #define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28)
653*4882a593Smuzhiyun #define GENCONF_CTRL0 0x1120
654*4882a593Smuzhiyun #define GENCONF_CTRL0_PORT0_RGMII BIT(0)
655*4882a593Smuzhiyun #define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1)
656*4882a593Smuzhiyun #define GENCONF_CTRL0_PORT1_RGMII BIT(2)
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* Various constants */
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* Coalescing */
661*4882a593Smuzhiyun #define MVPP2_TXDONE_COAL_PKTS_THRESH 64
662*4882a593Smuzhiyun #define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
663*4882a593Smuzhiyun #define MVPP2_TXDONE_COAL_USEC 1000
664*4882a593Smuzhiyun #define MVPP2_RX_COAL_PKTS 32
665*4882a593Smuzhiyun #define MVPP2_RX_COAL_USEC 64
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* The two bytes Marvell header. Either contains a special value used
668*4882a593Smuzhiyun * by Marvell switches when a specific hardware mode is enabled (not
669*4882a593Smuzhiyun * supported by this driver) or is filled automatically by zeroes on
670*4882a593Smuzhiyun * the RX side. Those two bytes being at the front of the Ethernet
671*4882a593Smuzhiyun * header, they allow to have the IP header aligned on a 4 bytes
672*4882a593Smuzhiyun * boundary automatically: the hardware skips those two bytes on its
673*4882a593Smuzhiyun * own.
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun #define MVPP2_MH_SIZE 2
676*4882a593Smuzhiyun #define MVPP2_ETH_TYPE_LEN 2
677*4882a593Smuzhiyun #define MVPP2_PPPOE_HDR_SIZE 8
678*4882a593Smuzhiyun #define MVPP2_VLAN_TAG_LEN 4
679*4882a593Smuzhiyun #define MVPP2_VLAN_TAG_EDSA_LEN 8
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* Lbtd 802.3 type */
682*4882a593Smuzhiyun #define MVPP2_IP_LBDT_TYPE 0xfffa
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun #define MVPP2_TX_CSUM_MAX_SIZE 9800
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* Timeout constants */
687*4882a593Smuzhiyun #define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
688*4882a593Smuzhiyun #define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun #define MVPP2_TX_MTU_MAX 0x7ffff
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Maximum number of T-CONTs of PON port */
693*4882a593Smuzhiyun #define MVPP2_MAX_TCONT 16
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* Maximum number of supported ports */
696*4882a593Smuzhiyun #define MVPP2_MAX_PORTS 4
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Maximum number of TXQs used by single port */
699*4882a593Smuzhiyun #define MVPP2_MAX_TXQ 8
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* MVPP2_MAX_TSO_SEGS is the maximum number of fragments to allow in the GSO
702*4882a593Smuzhiyun * skb. As we need a maxium of two descriptors per fragments (1 header, 1 data),
703*4882a593Smuzhiyun * multiply this value by two to count the maximum number of skb descs needed.
704*4882a593Smuzhiyun */
705*4882a593Smuzhiyun #define MVPP2_MAX_TSO_SEGS 300
706*4882a593Smuzhiyun #define MVPP2_MAX_SKB_DESCS (MVPP2_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* Max number of RXQs per port */
709*4882a593Smuzhiyun #define MVPP2_PORT_MAX_RXQ 32
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Max number of Rx descriptors */
712*4882a593Smuzhiyun #define MVPP2_MAX_RXD_MAX 1024
713*4882a593Smuzhiyun #define MVPP2_MAX_RXD_DFLT 128
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* Max number of Tx descriptors */
716*4882a593Smuzhiyun #define MVPP2_MAX_TXD_MAX 2048
717*4882a593Smuzhiyun #define MVPP2_MAX_TXD_DFLT 1024
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* Amount of Tx descriptors that can be reserved at once by CPU */
720*4882a593Smuzhiyun #define MVPP2_CPU_DESC_CHUNK 64
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Max number of Tx descriptors in each aggregated queue */
723*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_SIZE 256
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /* Descriptor aligned size */
726*4882a593Smuzhiyun #define MVPP2_DESC_ALIGNED_SIZE 32
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Descriptor alignment mask */
729*4882a593Smuzhiyun #define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* RX FIFO constants */
732*4882a593Smuzhiyun #define MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB 0x8000
733*4882a593Smuzhiyun #define MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB 0x2000
734*4882a593Smuzhiyun #define MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB 0x1000
735*4882a593Smuzhiyun #define MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB 0x200
736*4882a593Smuzhiyun #define MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB 0x80
737*4882a593Smuzhiyun #define MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB 0x40
738*4882a593Smuzhiyun #define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* TX FIFO constants */
741*4882a593Smuzhiyun #define MVPP22_TX_FIFO_DATA_SIZE_10KB 0xa
742*4882a593Smuzhiyun #define MVPP22_TX_FIFO_DATA_SIZE_3KB 0x3
743*4882a593Smuzhiyun #define MVPP2_TX_FIFO_THRESHOLD_MIN 256
744*4882a593Smuzhiyun #define MVPP2_TX_FIFO_THRESHOLD_10KB \
745*4882a593Smuzhiyun (MVPP22_TX_FIFO_DATA_SIZE_10KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
746*4882a593Smuzhiyun #define MVPP2_TX_FIFO_THRESHOLD_3KB \
747*4882a593Smuzhiyun (MVPP22_TX_FIFO_DATA_SIZE_3KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* RX buffer constants */
750*4882a593Smuzhiyun #define MVPP2_SKB_SHINFO_SIZE \
751*4882a593Smuzhiyun SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun #define MVPP2_RX_PKT_SIZE(mtu) \
754*4882a593Smuzhiyun ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
755*4882a593Smuzhiyun ETH_HLEN + ETH_FCS_LEN, cache_line_size())
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun #define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + MVPP2_SKB_HEADROOM)
758*4882a593Smuzhiyun #define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
759*4882a593Smuzhiyun #define MVPP2_RX_MAX_PKT_SIZE(total_size) \
760*4882a593Smuzhiyun ((total_size) - MVPP2_SKB_HEADROOM - MVPP2_SKB_SHINFO_SIZE)
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #define MVPP2_MAX_RX_BUF_SIZE (PAGE_SIZE - MVPP2_SKB_SHINFO_SIZE - MVPP2_SKB_HEADROOM)
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun #define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
765*4882a593Smuzhiyun #define MVPP2_BIT_TO_WORD(bit) ((bit) / 32)
766*4882a593Smuzhiyun #define MVPP2_BIT_IN_WORD(bit) ((bit) % 32)
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun #define MVPP2_N_PRS_FLOWS 52
769*4882a593Smuzhiyun #define MVPP2_N_RFS_ENTRIES_PER_FLOW 4
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* There are 7 supported high-level flows */
772*4882a593Smuzhiyun #define MVPP2_N_RFS_RULES (MVPP2_N_RFS_ENTRIES_PER_FLOW * 7)
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* RSS constants */
775*4882a593Smuzhiyun #define MVPP22_N_RSS_TABLES 8
776*4882a593Smuzhiyun #define MVPP22_RSS_TABLE_ENTRIES 32
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* IPv6 max L3 address size */
779*4882a593Smuzhiyun #define MVPP2_MAX_L3_ADDR_SIZE 16
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Port flags */
782*4882a593Smuzhiyun #define MVPP2_F_LOOPBACK BIT(0)
783*4882a593Smuzhiyun #define MVPP2_F_DT_COMPAT BIT(1)
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Marvell tag types */
786*4882a593Smuzhiyun enum mvpp2_tag_type {
787*4882a593Smuzhiyun MVPP2_TAG_TYPE_NONE = 0,
788*4882a593Smuzhiyun MVPP2_TAG_TYPE_MH = 1,
789*4882a593Smuzhiyun MVPP2_TAG_TYPE_DSA = 2,
790*4882a593Smuzhiyun MVPP2_TAG_TYPE_EDSA = 3,
791*4882a593Smuzhiyun MVPP2_TAG_TYPE_VLAN = 4,
792*4882a593Smuzhiyun MVPP2_TAG_TYPE_LAST = 5
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* L2 cast enum */
796*4882a593Smuzhiyun enum mvpp2_prs_l2_cast {
797*4882a593Smuzhiyun MVPP2_PRS_L2_UNI_CAST,
798*4882a593Smuzhiyun MVPP2_PRS_L2_MULTI_CAST,
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* L3 cast enum */
802*4882a593Smuzhiyun enum mvpp2_prs_l3_cast {
803*4882a593Smuzhiyun MVPP2_PRS_L3_UNI_CAST,
804*4882a593Smuzhiyun MVPP2_PRS_L3_MULTI_CAST,
805*4882a593Smuzhiyun MVPP2_PRS_L3_BROAD_CAST
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* PTP descriptor constants. The low bits of the descriptor are stored
809*4882a593Smuzhiyun * separately from the high bits.
810*4882a593Smuzhiyun */
811*4882a593Smuzhiyun #define MVPP22_PTP_DESC_MASK_LOW 0xfff
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* PTPAction */
814*4882a593Smuzhiyun enum mvpp22_ptp_action {
815*4882a593Smuzhiyun MVPP22_PTP_ACTION_NONE = 0,
816*4882a593Smuzhiyun MVPP22_PTP_ACTION_FORWARD = 1,
817*4882a593Smuzhiyun MVPP22_PTP_ACTION_CAPTURE = 3,
818*4882a593Smuzhiyun /* The following have not been verified */
819*4882a593Smuzhiyun MVPP22_PTP_ACTION_ADDTIME = 4,
820*4882a593Smuzhiyun MVPP22_PTP_ACTION_ADDCORRECTEDTIME = 5,
821*4882a593Smuzhiyun MVPP22_PTP_ACTION_CAPTUREADDTIME = 6,
822*4882a593Smuzhiyun MVPP22_PTP_ACTION_CAPTUREADDCORRECTEDTIME = 7,
823*4882a593Smuzhiyun MVPP22_PTP_ACTION_ADDINGRESSTIME = 8,
824*4882a593Smuzhiyun MVPP22_PTP_ACTION_CAPTUREADDINGRESSTIME = 9,
825*4882a593Smuzhiyun MVPP22_PTP_ACTION_CAPTUREINGRESSTIME = 10,
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* PTPPacketFormat */
829*4882a593Smuzhiyun enum mvpp22_ptp_packet_format {
830*4882a593Smuzhiyun MVPP22_PTP_PKT_FMT_PTPV2 = 0,
831*4882a593Smuzhiyun MVPP22_PTP_PKT_FMT_PTPV1 = 1,
832*4882a593Smuzhiyun MVPP22_PTP_PKT_FMT_Y1731 = 2,
833*4882a593Smuzhiyun MVPP22_PTP_PKT_FMT_NTPTS = 3,
834*4882a593Smuzhiyun MVPP22_PTP_PKT_FMT_NTPRX = 4,
835*4882a593Smuzhiyun MVPP22_PTP_PKT_FMT_NTPTX = 5,
836*4882a593Smuzhiyun MVPP22_PTP_PKT_FMT_TWAMP = 6,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun #define MVPP22_PTP_ACTION(x) (((x) & 15) << 0)
840*4882a593Smuzhiyun #define MVPP22_PTP_PACKETFORMAT(x) (((x) & 7) << 4)
841*4882a593Smuzhiyun #define MVPP22_PTP_MACTIMESTAMPINGEN BIT(11)
842*4882a593Smuzhiyun #define MVPP22_PTP_TIMESTAMPENTRYID(x) (((x) & 31) << 12)
843*4882a593Smuzhiyun #define MVPP22_PTP_TIMESTAMPQUEUESELECT BIT(18)
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* BM constants */
846*4882a593Smuzhiyun #define MVPP2_BM_JUMBO_BUF_NUM 512
847*4882a593Smuzhiyun #define MVPP2_BM_LONG_BUF_NUM 1024
848*4882a593Smuzhiyun #define MVPP2_BM_SHORT_BUF_NUM 2048
849*4882a593Smuzhiyun #define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
850*4882a593Smuzhiyun #define MVPP2_BM_POOL_PTR_ALIGN 128
851*4882a593Smuzhiyun #define MVPP2_BM_MAX_POOLS 8
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* BM cookie (32 bits) definition */
854*4882a593Smuzhiyun #define MVPP2_BM_COOKIE_POOL_OFFS 8
855*4882a593Smuzhiyun #define MVPP2_BM_COOKIE_CPU_OFFS 24
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun #define MVPP2_BM_SHORT_FRAME_SIZE 736 /* frame size 128 */
858*4882a593Smuzhiyun #define MVPP2_BM_LONG_FRAME_SIZE 2240 /* frame size 1664 */
859*4882a593Smuzhiyun #define MVPP2_BM_JUMBO_FRAME_SIZE 10432 /* frame size 9856 */
860*4882a593Smuzhiyun /* BM short pool packet size
861*4882a593Smuzhiyun * These value assure that for SWF the total number
862*4882a593Smuzhiyun * of bytes allocated for each buffer will be 512
863*4882a593Smuzhiyun */
864*4882a593Smuzhiyun #define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_SHORT_FRAME_SIZE)
865*4882a593Smuzhiyun #define MVPP2_BM_LONG_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_LONG_FRAME_SIZE)
866*4882a593Smuzhiyun #define MVPP2_BM_JUMBO_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_JUMBO_FRAME_SIZE)
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun #define MVPP21_ADDR_SPACE_SZ 0
869*4882a593Smuzhiyun #define MVPP22_ADDR_SPACE_SZ SZ_64K
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun #define MVPP2_MAX_THREADS 9
872*4882a593Smuzhiyun #define MVPP2_MAX_QVECS MVPP2_MAX_THREADS
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* GMAC MIB Counters register definitions */
875*4882a593Smuzhiyun #define MVPP21_MIB_COUNTERS_OFFSET 0x1000
876*4882a593Smuzhiyun #define MVPP21_MIB_COUNTERS_PORT_SZ 0x400
877*4882a593Smuzhiyun #define MVPP22_MIB_COUNTERS_OFFSET 0x0
878*4882a593Smuzhiyun #define MVPP22_MIB_COUNTERS_PORT_SZ 0x100
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun #define MVPP2_MIB_GOOD_OCTETS_RCVD 0x0
881*4882a593Smuzhiyun #define MVPP2_MIB_BAD_OCTETS_RCVD 0x8
882*4882a593Smuzhiyun #define MVPP2_MIB_CRC_ERRORS_SENT 0xc
883*4882a593Smuzhiyun #define MVPP2_MIB_UNICAST_FRAMES_RCVD 0x10
884*4882a593Smuzhiyun #define MVPP2_MIB_BROADCAST_FRAMES_RCVD 0x18
885*4882a593Smuzhiyun #define MVPP2_MIB_MULTICAST_FRAMES_RCVD 0x1c
886*4882a593Smuzhiyun #define MVPP2_MIB_FRAMES_64_OCTETS 0x20
887*4882a593Smuzhiyun #define MVPP2_MIB_FRAMES_65_TO_127_OCTETS 0x24
888*4882a593Smuzhiyun #define MVPP2_MIB_FRAMES_128_TO_255_OCTETS 0x28
889*4882a593Smuzhiyun #define MVPP2_MIB_FRAMES_256_TO_511_OCTETS 0x2c
890*4882a593Smuzhiyun #define MVPP2_MIB_FRAMES_512_TO_1023_OCTETS 0x30
891*4882a593Smuzhiyun #define MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
892*4882a593Smuzhiyun #define MVPP2_MIB_GOOD_OCTETS_SENT 0x38
893*4882a593Smuzhiyun #define MVPP2_MIB_UNICAST_FRAMES_SENT 0x40
894*4882a593Smuzhiyun #define MVPP2_MIB_MULTICAST_FRAMES_SENT 0x48
895*4882a593Smuzhiyun #define MVPP2_MIB_BROADCAST_FRAMES_SENT 0x4c
896*4882a593Smuzhiyun #define MVPP2_MIB_FC_SENT 0x54
897*4882a593Smuzhiyun #define MVPP2_MIB_FC_RCVD 0x58
898*4882a593Smuzhiyun #define MVPP2_MIB_RX_FIFO_OVERRUN 0x5c
899*4882a593Smuzhiyun #define MVPP2_MIB_UNDERSIZE_RCVD 0x60
900*4882a593Smuzhiyun #define MVPP2_MIB_FRAGMENTS_RCVD 0x64
901*4882a593Smuzhiyun #define MVPP2_MIB_OVERSIZE_RCVD 0x68
902*4882a593Smuzhiyun #define MVPP2_MIB_JABBER_RCVD 0x6c
903*4882a593Smuzhiyun #define MVPP2_MIB_MAC_RCV_ERROR 0x70
904*4882a593Smuzhiyun #define MVPP2_MIB_BAD_CRC_EVENT 0x74
905*4882a593Smuzhiyun #define MVPP2_MIB_COLLISION 0x78
906*4882a593Smuzhiyun #define MVPP2_MIB_LATE_COLLISION 0x7c
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun #define MVPP2_MIB_COUNTERS_STATS_DELAY (1 * HZ)
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun #define MVPP2_DESC_DMA_MASK DMA_BIT_MASK(40)
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* Buffer header info bits */
913*4882a593Smuzhiyun #define MVPP2_B_HDR_INFO_MC_ID_MASK 0xfff
914*4882a593Smuzhiyun #define MVPP2_B_HDR_INFO_MC_ID(info) ((info) & MVPP2_B_HDR_INFO_MC_ID_MASK)
915*4882a593Smuzhiyun #define MVPP2_B_HDR_INFO_LAST_OFFS 12
916*4882a593Smuzhiyun #define MVPP2_B_HDR_INFO_LAST_MASK BIT(12)
917*4882a593Smuzhiyun #define MVPP2_B_HDR_INFO_IS_LAST(info) \
918*4882a593Smuzhiyun (((info) & MVPP2_B_HDR_INFO_LAST_MASK) >> MVPP2_B_HDR_INFO_LAST_OFFS)
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun struct mvpp2_tai;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* Definitions */
923*4882a593Smuzhiyun struct mvpp2_dbgfs_entries;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun struct mvpp2_rss_table {
926*4882a593Smuzhiyun u32 indir[MVPP22_RSS_TABLE_ENTRIES];
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun struct mvpp2_buff_hdr {
930*4882a593Smuzhiyun __le32 next_phys_addr;
931*4882a593Smuzhiyun __le32 next_dma_addr;
932*4882a593Smuzhiyun __le16 byte_count;
933*4882a593Smuzhiyun __le16 info;
934*4882a593Smuzhiyun __le16 reserved1; /* bm_qset (for future use, BM) */
935*4882a593Smuzhiyun u8 next_phys_addr_high;
936*4882a593Smuzhiyun u8 next_dma_addr_high;
937*4882a593Smuzhiyun __le16 reserved2;
938*4882a593Smuzhiyun __le16 reserved3;
939*4882a593Smuzhiyun __le16 reserved4;
940*4882a593Smuzhiyun __le16 reserved5;
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* Shared Packet Processor resources */
944*4882a593Smuzhiyun struct mvpp2 {
945*4882a593Smuzhiyun /* Shared registers' base addresses */
946*4882a593Smuzhiyun void __iomem *lms_base;
947*4882a593Smuzhiyun void __iomem *iface_base;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /* On PPv2.2, each "software thread" can access the base
950*4882a593Smuzhiyun * register through a separate address space, each 64 KB apart
951*4882a593Smuzhiyun * from each other. Typically, such address spaces will be
952*4882a593Smuzhiyun * used per CPU.
953*4882a593Smuzhiyun */
954*4882a593Smuzhiyun void __iomem *swth_base[MVPP2_MAX_THREADS];
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* On PPv2.2, some port control registers are located into the system
957*4882a593Smuzhiyun * controller space. These registers are accessible through a regmap.
958*4882a593Smuzhiyun */
959*4882a593Smuzhiyun struct regmap *sysctrl_base;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Common clocks */
962*4882a593Smuzhiyun struct clk *pp_clk;
963*4882a593Smuzhiyun struct clk *gop_clk;
964*4882a593Smuzhiyun struct clk *mg_clk;
965*4882a593Smuzhiyun struct clk *mg_core_clk;
966*4882a593Smuzhiyun struct clk *axi_clk;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* List of pointers to port structures */
969*4882a593Smuzhiyun int port_count;
970*4882a593Smuzhiyun struct mvpp2_port *port_list[MVPP2_MAX_PORTS];
971*4882a593Smuzhiyun struct mvpp2_tai *tai;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* Number of Tx threads used */
974*4882a593Smuzhiyun unsigned int nthreads;
975*4882a593Smuzhiyun /* Map of threads needing locking */
976*4882a593Smuzhiyun unsigned long lock_map;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /* Aggregated TXQs */
979*4882a593Smuzhiyun struct mvpp2_tx_queue *aggr_txqs;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* Are we using page_pool with per-cpu pools? */
982*4882a593Smuzhiyun int percpu_pools;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* BM pools */
985*4882a593Smuzhiyun struct mvpp2_bm_pool *bm_pools;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* PRS shadow table */
988*4882a593Smuzhiyun struct mvpp2_prs_shadow *prs_shadow;
989*4882a593Smuzhiyun /* PRS auxiliary table for double vlan entries control */
990*4882a593Smuzhiyun bool *prs_double_vlans;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* Tclk value */
993*4882a593Smuzhiyun u32 tclk;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* HW version */
996*4882a593Smuzhiyun enum { MVPP21, MVPP22 } hw_version;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* Maximum number of RXQs per port */
999*4882a593Smuzhiyun unsigned int max_port_rxqs;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /* Workqueue to gather hardware statistics */
1002*4882a593Smuzhiyun char queue_name[30];
1003*4882a593Smuzhiyun struct workqueue_struct *stats_queue;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* Debugfs root entry */
1006*4882a593Smuzhiyun struct dentry *dbgfs_dir;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /* Debugfs entries private data */
1009*4882a593Smuzhiyun struct mvpp2_dbgfs_entries *dbgfs_entries;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* RSS Indirection tables */
1012*4882a593Smuzhiyun struct mvpp2_rss_table *rss_tables[MVPP22_N_RSS_TABLES];
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* page_pool allocator */
1015*4882a593Smuzhiyun struct page_pool *page_pool[MVPP2_PORT_MAX_RXQ];
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun struct mvpp2_pcpu_stats {
1019*4882a593Smuzhiyun struct u64_stats_sync syncp;
1020*4882a593Smuzhiyun u64 rx_packets;
1021*4882a593Smuzhiyun u64 rx_bytes;
1022*4882a593Smuzhiyun u64 tx_packets;
1023*4882a593Smuzhiyun u64 tx_bytes;
1024*4882a593Smuzhiyun /* XDP */
1025*4882a593Smuzhiyun u64 xdp_redirect;
1026*4882a593Smuzhiyun u64 xdp_pass;
1027*4882a593Smuzhiyun u64 xdp_drop;
1028*4882a593Smuzhiyun u64 xdp_xmit;
1029*4882a593Smuzhiyun u64 xdp_xmit_err;
1030*4882a593Smuzhiyun u64 xdp_tx;
1031*4882a593Smuzhiyun u64 xdp_tx_err;
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /* Per-CPU port control */
1035*4882a593Smuzhiyun struct mvpp2_port_pcpu {
1036*4882a593Smuzhiyun struct hrtimer tx_done_timer;
1037*4882a593Smuzhiyun struct net_device *dev;
1038*4882a593Smuzhiyun bool timer_scheduled;
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun struct mvpp2_queue_vector {
1042*4882a593Smuzhiyun int irq;
1043*4882a593Smuzhiyun struct napi_struct napi;
1044*4882a593Smuzhiyun enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type;
1045*4882a593Smuzhiyun int sw_thread_id;
1046*4882a593Smuzhiyun u16 sw_thread_mask;
1047*4882a593Smuzhiyun int first_rxq;
1048*4882a593Smuzhiyun int nrxqs;
1049*4882a593Smuzhiyun u32 pending_cause_rx;
1050*4882a593Smuzhiyun struct mvpp2_port *port;
1051*4882a593Smuzhiyun struct cpumask *mask;
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* Internal represention of a Flow Steering rule */
1055*4882a593Smuzhiyun struct mvpp2_rfs_rule {
1056*4882a593Smuzhiyun /* Rule location inside the flow*/
1057*4882a593Smuzhiyun int loc;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* Flow type, such as TCP_V4_FLOW, IP6_FLOW, etc. */
1060*4882a593Smuzhiyun int flow_type;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* Index of the C2 TCAM entry handling this rule */
1063*4882a593Smuzhiyun int c2_index;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Header fields that needs to be extracted to match this flow */
1066*4882a593Smuzhiyun u16 hek_fields;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /* CLS engine : only c2 is supported for now. */
1069*4882a593Smuzhiyun u8 engine;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* TCAM key and mask for C2-based steering. These fields should be
1072*4882a593Smuzhiyun * encapsulated in a union should we add more engines.
1073*4882a593Smuzhiyun */
1074*4882a593Smuzhiyun u64 c2_tcam;
1075*4882a593Smuzhiyun u64 c2_tcam_mask;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun struct flow_rule *flow;
1078*4882a593Smuzhiyun };
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun struct mvpp2_ethtool_fs {
1081*4882a593Smuzhiyun struct mvpp2_rfs_rule rule;
1082*4882a593Smuzhiyun struct ethtool_rxnfc rxnfc;
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun struct mvpp2_hwtstamp_queue {
1086*4882a593Smuzhiyun struct sk_buff *skb[32];
1087*4882a593Smuzhiyun u8 next;
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun struct mvpp2_port {
1091*4882a593Smuzhiyun u8 id;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* Index of the port from the "group of ports" complex point
1094*4882a593Smuzhiyun * of view. This is specific to PPv2.2.
1095*4882a593Smuzhiyun */
1096*4882a593Smuzhiyun int gop_id;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun int port_irq;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun struct mvpp2 *priv;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* Firmware node associated to the port */
1103*4882a593Smuzhiyun struct fwnode_handle *fwnode;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun /* Is a PHY always connected to the port */
1106*4882a593Smuzhiyun bool has_phy;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* Per-port registers' base address */
1109*4882a593Smuzhiyun void __iomem *base;
1110*4882a593Smuzhiyun void __iomem *stats_base;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun struct mvpp2_rx_queue **rxqs;
1113*4882a593Smuzhiyun unsigned int nrxqs;
1114*4882a593Smuzhiyun struct mvpp2_tx_queue **txqs;
1115*4882a593Smuzhiyun unsigned int ntxqs;
1116*4882a593Smuzhiyun struct net_device *dev;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun struct bpf_prog *xdp_prog;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun int pkt_size;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* Per-CPU port control */
1123*4882a593Smuzhiyun struct mvpp2_port_pcpu __percpu *pcpu;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* Protect the BM refills and the Tx paths when a thread is used on more
1126*4882a593Smuzhiyun * than a single CPU.
1127*4882a593Smuzhiyun */
1128*4882a593Smuzhiyun spinlock_t bm_lock[MVPP2_MAX_THREADS];
1129*4882a593Smuzhiyun spinlock_t tx_lock[MVPP2_MAX_THREADS];
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* Flags */
1132*4882a593Smuzhiyun unsigned long flags;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun u16 tx_ring_size;
1135*4882a593Smuzhiyun u16 rx_ring_size;
1136*4882a593Smuzhiyun struct mvpp2_pcpu_stats __percpu *stats;
1137*4882a593Smuzhiyun u64 *ethtool_stats;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun unsigned long state;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /* Per-port work and its lock to gather hardware statistics */
1142*4882a593Smuzhiyun struct mutex gather_stats_lock;
1143*4882a593Smuzhiyun struct delayed_work stats_work;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun struct device_node *of_node;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun phy_interface_t phy_interface;
1148*4882a593Smuzhiyun struct phylink *phylink;
1149*4882a593Smuzhiyun struct phylink_config phylink_config;
1150*4882a593Smuzhiyun struct phylink_pcs phylink_pcs;
1151*4882a593Smuzhiyun struct phy *comphy;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun struct mvpp2_bm_pool *pool_long;
1154*4882a593Smuzhiyun struct mvpp2_bm_pool *pool_short;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* Index of first port's physical RXQ */
1157*4882a593Smuzhiyun u8 first_rxq;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS];
1160*4882a593Smuzhiyun unsigned int nqvecs;
1161*4882a593Smuzhiyun bool has_tx_irqs;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun u32 tx_time_coal;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* List of steering rules active on that port */
1166*4882a593Smuzhiyun struct mvpp2_ethtool_fs *rfs_rules[MVPP2_N_RFS_ENTRIES_PER_FLOW];
1167*4882a593Smuzhiyun int n_rfs_rules;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* Each port has its own view of the rss contexts, so that it can number
1170*4882a593Smuzhiyun * them from 0
1171*4882a593Smuzhiyun */
1172*4882a593Smuzhiyun int rss_ctx[MVPP22_N_RSS_TABLES];
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun bool hwtstamp;
1175*4882a593Smuzhiyun bool rx_hwtstamp;
1176*4882a593Smuzhiyun enum hwtstamp_tx_types tx_hwtstamp_type;
1177*4882a593Smuzhiyun struct mvpp2_hwtstamp_queue tx_hwtstamp_queue[2];
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
1181*4882a593Smuzhiyun * layout of the transmit and reception DMA descriptors, and their
1182*4882a593Smuzhiyun * layout is therefore defined by the hardware design
1183*4882a593Smuzhiyun */
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun #define MVPP2_TXD_L3_OFF_SHIFT 0
1186*4882a593Smuzhiyun #define MVPP2_TXD_IP_HLEN_SHIFT 8
1187*4882a593Smuzhiyun #define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
1188*4882a593Smuzhiyun #define MVPP2_TXD_L4_CSUM_NOT BIT(14)
1189*4882a593Smuzhiyun #define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
1190*4882a593Smuzhiyun #define MVPP2_TXD_PADDING_DISABLE BIT(23)
1191*4882a593Smuzhiyun #define MVPP2_TXD_L4_UDP BIT(24)
1192*4882a593Smuzhiyun #define MVPP2_TXD_L3_IP6 BIT(26)
1193*4882a593Smuzhiyun #define MVPP2_TXD_L_DESC BIT(28)
1194*4882a593Smuzhiyun #define MVPP2_TXD_F_DESC BIT(29)
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun #define MVPP2_RXD_ERR_SUMMARY BIT(15)
1197*4882a593Smuzhiyun #define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
1198*4882a593Smuzhiyun #define MVPP2_RXD_ERR_CRC 0x0
1199*4882a593Smuzhiyun #define MVPP2_RXD_ERR_OVERRUN BIT(13)
1200*4882a593Smuzhiyun #define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
1201*4882a593Smuzhiyun #define MVPP2_RXD_BM_POOL_ID_OFFS 16
1202*4882a593Smuzhiyun #define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
1203*4882a593Smuzhiyun #define MVPP2_RXD_HWF_SYNC BIT(21)
1204*4882a593Smuzhiyun #define MVPP2_RXD_L4_CSUM_OK BIT(22)
1205*4882a593Smuzhiyun #define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
1206*4882a593Smuzhiyun #define MVPP2_RXD_L4_TCP BIT(25)
1207*4882a593Smuzhiyun #define MVPP2_RXD_L4_UDP BIT(26)
1208*4882a593Smuzhiyun #define MVPP2_RXD_L3_IP4 BIT(28)
1209*4882a593Smuzhiyun #define MVPP2_RXD_L3_IP6 BIT(30)
1210*4882a593Smuzhiyun #define MVPP2_RXD_BUF_HDR BIT(31)
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* HW TX descriptor for PPv2.1 */
1213*4882a593Smuzhiyun struct mvpp21_tx_desc {
1214*4882a593Smuzhiyun __le32 command; /* Options used by HW for packet transmitting.*/
1215*4882a593Smuzhiyun u8 packet_offset; /* the offset from the buffer beginning */
1216*4882a593Smuzhiyun u8 phys_txq; /* destination queue ID */
1217*4882a593Smuzhiyun __le16 data_size; /* data size of transmitted packet in bytes */
1218*4882a593Smuzhiyun __le32 buf_dma_addr; /* physical addr of transmitted buffer */
1219*4882a593Smuzhiyun __le32 buf_cookie; /* cookie for access to TX buffer in tx path */
1220*4882a593Smuzhiyun __le32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
1221*4882a593Smuzhiyun __le32 reserved2; /* reserved (for future use) */
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun /* HW RX descriptor for PPv2.1 */
1225*4882a593Smuzhiyun struct mvpp21_rx_desc {
1226*4882a593Smuzhiyun __le32 status; /* info about received packet */
1227*4882a593Smuzhiyun __le16 reserved1; /* parser_info (for future use, PnC) */
1228*4882a593Smuzhiyun __le16 data_size; /* size of received packet in bytes */
1229*4882a593Smuzhiyun __le32 buf_dma_addr; /* physical address of the buffer */
1230*4882a593Smuzhiyun __le32 buf_cookie; /* cookie for access to RX buffer in rx path */
1231*4882a593Smuzhiyun __le16 reserved2; /* gem_port_id (for future use, PON) */
1232*4882a593Smuzhiyun __le16 reserved3; /* csum_l4 (for future use, PnC) */
1233*4882a593Smuzhiyun u8 reserved4; /* bm_qset (for future use, BM) */
1234*4882a593Smuzhiyun u8 reserved5;
1235*4882a593Smuzhiyun __le16 reserved6; /* classify_info (for future use, PnC) */
1236*4882a593Smuzhiyun __le32 reserved7; /* flow_id (for future use, PnC) */
1237*4882a593Smuzhiyun __le32 reserved8;
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /* HW TX descriptor for PPv2.2 */
1241*4882a593Smuzhiyun struct mvpp22_tx_desc {
1242*4882a593Smuzhiyun __le32 command;
1243*4882a593Smuzhiyun u8 packet_offset;
1244*4882a593Smuzhiyun u8 phys_txq;
1245*4882a593Smuzhiyun __le16 data_size;
1246*4882a593Smuzhiyun __le32 ptp_descriptor;
1247*4882a593Smuzhiyun __le32 reserved2;
1248*4882a593Smuzhiyun __le64 buf_dma_addr_ptp;
1249*4882a593Smuzhiyun __le64 buf_cookie_misc;
1250*4882a593Smuzhiyun };
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /* HW RX descriptor for PPv2.2 */
1253*4882a593Smuzhiyun struct mvpp22_rx_desc {
1254*4882a593Smuzhiyun __le32 status;
1255*4882a593Smuzhiyun __le16 reserved1;
1256*4882a593Smuzhiyun __le16 data_size;
1257*4882a593Smuzhiyun __le32 reserved2;
1258*4882a593Smuzhiyun __le32 timestamp;
1259*4882a593Smuzhiyun __le64 buf_dma_addr_key_hash;
1260*4882a593Smuzhiyun __le64 buf_cookie_misc;
1261*4882a593Smuzhiyun };
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* Opaque type used by the driver to manipulate the HW TX and RX
1264*4882a593Smuzhiyun * descriptors
1265*4882a593Smuzhiyun */
1266*4882a593Smuzhiyun struct mvpp2_tx_desc {
1267*4882a593Smuzhiyun union {
1268*4882a593Smuzhiyun struct mvpp21_tx_desc pp21;
1269*4882a593Smuzhiyun struct mvpp22_tx_desc pp22;
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun };
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun struct mvpp2_rx_desc {
1274*4882a593Smuzhiyun union {
1275*4882a593Smuzhiyun struct mvpp21_rx_desc pp21;
1276*4882a593Smuzhiyun struct mvpp22_rx_desc pp22;
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun enum mvpp2_tx_buf_type {
1281*4882a593Smuzhiyun MVPP2_TYPE_SKB,
1282*4882a593Smuzhiyun MVPP2_TYPE_XDP_TX,
1283*4882a593Smuzhiyun MVPP2_TYPE_XDP_NDO,
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun struct mvpp2_txq_pcpu_buf {
1287*4882a593Smuzhiyun enum mvpp2_tx_buf_type type;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun /* Transmitted SKB */
1290*4882a593Smuzhiyun union {
1291*4882a593Smuzhiyun struct xdp_frame *xdpf;
1292*4882a593Smuzhiyun struct sk_buff *skb;
1293*4882a593Smuzhiyun };
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun /* Physical address of transmitted buffer */
1296*4882a593Smuzhiyun dma_addr_t dma;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /* Size transmitted */
1299*4882a593Smuzhiyun size_t size;
1300*4882a593Smuzhiyun };
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /* Per-CPU Tx queue control */
1303*4882a593Smuzhiyun struct mvpp2_txq_pcpu {
1304*4882a593Smuzhiyun unsigned int thread;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* Number of Tx DMA descriptors in the descriptor ring */
1307*4882a593Smuzhiyun int size;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* Number of currently used Tx DMA descriptor in the
1310*4882a593Smuzhiyun * descriptor ring
1311*4882a593Smuzhiyun */
1312*4882a593Smuzhiyun int count;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun int wake_threshold;
1315*4882a593Smuzhiyun int stop_threshold;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* Number of Tx DMA descriptors reserved for each CPU */
1318*4882a593Smuzhiyun int reserved_num;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /* Infos about transmitted buffers */
1321*4882a593Smuzhiyun struct mvpp2_txq_pcpu_buf *buffs;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /* Index of last TX DMA descriptor that was inserted */
1324*4882a593Smuzhiyun int txq_put_index;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /* Index of the TX DMA descriptor to be cleaned up */
1327*4882a593Smuzhiyun int txq_get_index;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /* DMA buffer for TSO headers */
1330*4882a593Smuzhiyun char *tso_headers;
1331*4882a593Smuzhiyun dma_addr_t tso_headers_dma;
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun struct mvpp2_tx_queue {
1335*4882a593Smuzhiyun /* Physical number of this Tx queue */
1336*4882a593Smuzhiyun u8 id;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* Logical number of this Tx queue */
1339*4882a593Smuzhiyun u8 log_id;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun /* Number of Tx DMA descriptors in the descriptor ring */
1342*4882a593Smuzhiyun int size;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun /* Number of currently used Tx DMA descriptor in the descriptor ring */
1345*4882a593Smuzhiyun int count;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /* Per-CPU control of physical Tx queues */
1348*4882a593Smuzhiyun struct mvpp2_txq_pcpu __percpu *pcpu;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun u32 done_pkts_coal;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /* Virtual address of thex Tx DMA descriptors array */
1353*4882a593Smuzhiyun struct mvpp2_tx_desc *descs;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /* DMA address of the Tx DMA descriptors array */
1356*4882a593Smuzhiyun dma_addr_t descs_dma;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /* Index of the last Tx DMA descriptor */
1359*4882a593Smuzhiyun int last_desc;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* Index of the next Tx DMA descriptor to process */
1362*4882a593Smuzhiyun int next_desc_to_proc;
1363*4882a593Smuzhiyun };
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun struct mvpp2_rx_queue {
1366*4882a593Smuzhiyun /* RX queue number, in the range 0-31 for physical RXQs */
1367*4882a593Smuzhiyun u8 id;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun /* Num of rx descriptors in the rx descriptor ring */
1370*4882a593Smuzhiyun int size;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun u32 pkts_coal;
1373*4882a593Smuzhiyun u32 time_coal;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* Virtual address of the RX DMA descriptors array */
1376*4882a593Smuzhiyun struct mvpp2_rx_desc *descs;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* DMA address of the RX DMA descriptors array */
1379*4882a593Smuzhiyun dma_addr_t descs_dma;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /* Index of the last RX DMA descriptor */
1382*4882a593Smuzhiyun int last_desc;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun /* Index of the next RX DMA descriptor to process */
1385*4882a593Smuzhiyun int next_desc_to_proc;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* ID of port to which physical RXQ is mapped */
1388*4882a593Smuzhiyun int port;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /* Port's logic RXQ number to which physical RXQ is mapped */
1391*4882a593Smuzhiyun int logic_rxq;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /* XDP memory accounting */
1394*4882a593Smuzhiyun struct xdp_rxq_info xdp_rxq_short;
1395*4882a593Smuzhiyun struct xdp_rxq_info xdp_rxq_long;
1396*4882a593Smuzhiyun };
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun struct mvpp2_bm_pool {
1399*4882a593Smuzhiyun /* Pool number in the range 0-7 */
1400*4882a593Smuzhiyun int id;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* Buffer Pointers Pool External (BPPE) size */
1403*4882a593Smuzhiyun int size;
1404*4882a593Smuzhiyun /* BPPE size in bytes */
1405*4882a593Smuzhiyun int size_bytes;
1406*4882a593Smuzhiyun /* Number of buffers for this pool */
1407*4882a593Smuzhiyun int buf_num;
1408*4882a593Smuzhiyun /* Pool buffer size */
1409*4882a593Smuzhiyun int buf_size;
1410*4882a593Smuzhiyun /* Packet size */
1411*4882a593Smuzhiyun int pkt_size;
1412*4882a593Smuzhiyun int frag_size;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* BPPE virtual base address */
1415*4882a593Smuzhiyun u32 *virt_addr;
1416*4882a593Smuzhiyun /* BPPE DMA base address */
1417*4882a593Smuzhiyun dma_addr_t dma_addr;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* Ports using BM pool */
1420*4882a593Smuzhiyun u32 port_map;
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun #define IS_TSO_HEADER(txq_pcpu, addr) \
1424*4882a593Smuzhiyun ((addr) >= (txq_pcpu)->tso_headers_dma && \
1425*4882a593Smuzhiyun (addr) < (txq_pcpu)->tso_headers_dma + \
1426*4882a593Smuzhiyun (txq_pcpu)->size * TSO_HEADER_SIZE)
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun #define MVPP2_DRIVER_NAME "mvpp2"
1429*4882a593Smuzhiyun #define MVPP2_DRIVER_VERSION "1.0"
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data);
1432*4882a593Smuzhiyun u32 mvpp2_read(struct mvpp2 *priv, u32 offset);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun void mvpp2_dbgfs_init(struct mvpp2 *priv, const char *name);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun void mvpp2_dbgfs_cleanup(struct mvpp2 *priv);
1437*4882a593Smuzhiyun void mvpp2_dbgfs_exit(void);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun #ifdef CONFIG_MVPP2_PTP
1440*4882a593Smuzhiyun int mvpp22_tai_probe(struct device *dev, struct mvpp2 *priv);
1441*4882a593Smuzhiyun void mvpp22_tai_tstamp(struct mvpp2_tai *tai, u32 tstamp,
1442*4882a593Smuzhiyun struct skb_shared_hwtstamps *hwtstamp);
1443*4882a593Smuzhiyun void mvpp22_tai_start(struct mvpp2_tai *tai);
1444*4882a593Smuzhiyun void mvpp22_tai_stop(struct mvpp2_tai *tai);
1445*4882a593Smuzhiyun int mvpp22_tai_ptp_clock_index(struct mvpp2_tai *tai);
1446*4882a593Smuzhiyun #else
mvpp22_tai_probe(struct device * dev,struct mvpp2 * priv)1447*4882a593Smuzhiyun static inline int mvpp22_tai_probe(struct device *dev, struct mvpp2 *priv)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun return 0;
1450*4882a593Smuzhiyun }
mvpp22_tai_tstamp(struct mvpp2_tai * tai,u32 tstamp,struct skb_shared_hwtstamps * hwtstamp)1451*4882a593Smuzhiyun static inline void mvpp22_tai_tstamp(struct mvpp2_tai *tai, u32 tstamp,
1452*4882a593Smuzhiyun struct skb_shared_hwtstamps *hwtstamp)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun }
mvpp22_tai_start(struct mvpp2_tai * tai)1455*4882a593Smuzhiyun static inline void mvpp22_tai_start(struct mvpp2_tai *tai)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun }
mvpp22_tai_stop(struct mvpp2_tai * tai)1458*4882a593Smuzhiyun static inline void mvpp22_tai_stop(struct mvpp2_tai *tai)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun }
mvpp22_tai_ptp_clock_index(struct mvpp2_tai * tai)1461*4882a593Smuzhiyun static inline int mvpp22_tai_ptp_clock_index(struct mvpp2_tai *tai)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun return -1;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun #endif
1466*4882a593Smuzhiyun
mvpp22_rx_hwtstamping(struct mvpp2_port * port)1467*4882a593Smuzhiyun static inline bool mvpp22_rx_hwtstamping(struct mvpp2_port *port)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun return IS_ENABLED(CONFIG_MVPP2_PTP) && port->rx_hwtstamp;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun #endif
1472