xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/marvell/mvneta.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 Marvell
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Rami Rosen <rosenr@marvell.com>
7*4882a593Smuzhiyun  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
10*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
11*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/cpu.h>
16*4882a593Smuzhiyun #include <linux/etherdevice.h>
17*4882a593Smuzhiyun #include <linux/if_vlan.h>
18*4882a593Smuzhiyun #include <linux/inetdevice.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/mbus.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/netdevice.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/of_address.h>
27*4882a593Smuzhiyun #include <linux/of_irq.h>
28*4882a593Smuzhiyun #include <linux/of_mdio.h>
29*4882a593Smuzhiyun #include <linux/of_net.h>
30*4882a593Smuzhiyun #include <linux/phy/phy.h>
31*4882a593Smuzhiyun #include <linux/phy.h>
32*4882a593Smuzhiyun #include <linux/phylink.h>
33*4882a593Smuzhiyun #include <linux/platform_device.h>
34*4882a593Smuzhiyun #include <linux/skbuff.h>
35*4882a593Smuzhiyun #include <net/hwbm.h>
36*4882a593Smuzhiyun #include "mvneta_bm.h"
37*4882a593Smuzhiyun #include <net/ip.h>
38*4882a593Smuzhiyun #include <net/ipv6.h>
39*4882a593Smuzhiyun #include <net/tso.h>
40*4882a593Smuzhiyun #include <net/page_pool.h>
41*4882a593Smuzhiyun #include <linux/bpf_trace.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Registers */
44*4882a593Smuzhiyun #define MVNETA_RXQ_CONFIG_REG(q)                (0x1400 + ((q) << 2))
45*4882a593Smuzhiyun #define      MVNETA_RXQ_HW_BUF_ALLOC            BIT(0)
46*4882a593Smuzhiyun #define      MVNETA_RXQ_SHORT_POOL_ID_SHIFT	4
47*4882a593Smuzhiyun #define      MVNETA_RXQ_SHORT_POOL_ID_MASK	0x30
48*4882a593Smuzhiyun #define      MVNETA_RXQ_LONG_POOL_ID_SHIFT	6
49*4882a593Smuzhiyun #define      MVNETA_RXQ_LONG_POOL_ID_MASK	0xc0
50*4882a593Smuzhiyun #define      MVNETA_RXQ_PKT_OFFSET_ALL_MASK     (0xf    << 8)
51*4882a593Smuzhiyun #define      MVNETA_RXQ_PKT_OFFSET_MASK(offs)   ((offs) << 8)
52*4882a593Smuzhiyun #define MVNETA_RXQ_THRESHOLD_REG(q)             (0x14c0 + ((q) << 2))
53*4882a593Smuzhiyun #define      MVNETA_RXQ_NON_OCCUPIED(v)         ((v) << 16)
54*4882a593Smuzhiyun #define MVNETA_RXQ_BASE_ADDR_REG(q)             (0x1480 + ((q) << 2))
55*4882a593Smuzhiyun #define MVNETA_RXQ_SIZE_REG(q)                  (0x14a0 + ((q) << 2))
56*4882a593Smuzhiyun #define      MVNETA_RXQ_BUF_SIZE_SHIFT          19
57*4882a593Smuzhiyun #define      MVNETA_RXQ_BUF_SIZE_MASK           (0x1fff << 19)
58*4882a593Smuzhiyun #define MVNETA_RXQ_STATUS_REG(q)                (0x14e0 + ((q) << 2))
59*4882a593Smuzhiyun #define      MVNETA_RXQ_OCCUPIED_ALL_MASK       0x3fff
60*4882a593Smuzhiyun #define MVNETA_RXQ_STATUS_UPDATE_REG(q)         (0x1500 + ((q) << 2))
61*4882a593Smuzhiyun #define      MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT  16
62*4882a593Smuzhiyun #define      MVNETA_RXQ_ADD_NON_OCCUPIED_MAX    255
63*4882a593Smuzhiyun #define MVNETA_PORT_POOL_BUFFER_SZ_REG(pool)	(0x1700 + ((pool) << 2))
64*4882a593Smuzhiyun #define      MVNETA_PORT_POOL_BUFFER_SZ_SHIFT	3
65*4882a593Smuzhiyun #define      MVNETA_PORT_POOL_BUFFER_SZ_MASK	0xfff8
66*4882a593Smuzhiyun #define MVNETA_PORT_RX_RESET                    0x1cc0
67*4882a593Smuzhiyun #define      MVNETA_PORT_RX_DMA_RESET           BIT(0)
68*4882a593Smuzhiyun #define MVNETA_PHY_ADDR                         0x2000
69*4882a593Smuzhiyun #define      MVNETA_PHY_ADDR_MASK               0x1f
70*4882a593Smuzhiyun #define MVNETA_MBUS_RETRY                       0x2010
71*4882a593Smuzhiyun #define MVNETA_UNIT_INTR_CAUSE                  0x2080
72*4882a593Smuzhiyun #define MVNETA_UNIT_CONTROL                     0x20B0
73*4882a593Smuzhiyun #define      MVNETA_PHY_POLLING_ENABLE          BIT(1)
74*4882a593Smuzhiyun #define MVNETA_WIN_BASE(w)                      (0x2200 + ((w) << 3))
75*4882a593Smuzhiyun #define MVNETA_WIN_SIZE(w)                      (0x2204 + ((w) << 3))
76*4882a593Smuzhiyun #define MVNETA_WIN_REMAP(w)                     (0x2280 + ((w) << 2))
77*4882a593Smuzhiyun #define MVNETA_BASE_ADDR_ENABLE                 0x2290
78*4882a593Smuzhiyun #define MVNETA_ACCESS_PROTECT_ENABLE            0x2294
79*4882a593Smuzhiyun #define MVNETA_PORT_CONFIG                      0x2400
80*4882a593Smuzhiyun #define      MVNETA_UNI_PROMISC_MODE            BIT(0)
81*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ(q)                  ((q) << 1)
82*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ_ARP(q)              ((q) << 4)
83*4882a593Smuzhiyun #define      MVNETA_TX_UNSET_ERR_SUM            BIT(12)
84*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ_TCP(q)              ((q) << 16)
85*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ_UDP(q)              ((q) << 19)
86*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ_BPDU(q)             ((q) << 22)
87*4882a593Smuzhiyun #define      MVNETA_RX_CSUM_WITH_PSEUDO_HDR     BIT(25)
88*4882a593Smuzhiyun #define      MVNETA_PORT_CONFIG_DEFL_VALUE(q)   (MVNETA_DEF_RXQ(q)       | \
89*4882a593Smuzhiyun 						 MVNETA_DEF_RXQ_ARP(q)	 | \
90*4882a593Smuzhiyun 						 MVNETA_DEF_RXQ_TCP(q)	 | \
91*4882a593Smuzhiyun 						 MVNETA_DEF_RXQ_UDP(q)	 | \
92*4882a593Smuzhiyun 						 MVNETA_DEF_RXQ_BPDU(q)	 | \
93*4882a593Smuzhiyun 						 MVNETA_TX_UNSET_ERR_SUM | \
94*4882a593Smuzhiyun 						 MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
95*4882a593Smuzhiyun #define MVNETA_PORT_CONFIG_EXTEND                0x2404
96*4882a593Smuzhiyun #define MVNETA_MAC_ADDR_LOW                      0x2414
97*4882a593Smuzhiyun #define MVNETA_MAC_ADDR_HIGH                     0x2418
98*4882a593Smuzhiyun #define MVNETA_SDMA_CONFIG                       0x241c
99*4882a593Smuzhiyun #define      MVNETA_SDMA_BRST_SIZE_16            4
100*4882a593Smuzhiyun #define      MVNETA_RX_BRST_SZ_MASK(burst)       ((burst) << 1)
101*4882a593Smuzhiyun #define      MVNETA_RX_NO_DATA_SWAP              BIT(4)
102*4882a593Smuzhiyun #define      MVNETA_TX_NO_DATA_SWAP              BIT(5)
103*4882a593Smuzhiyun #define      MVNETA_DESC_SWAP                    BIT(6)
104*4882a593Smuzhiyun #define      MVNETA_TX_BRST_SZ_MASK(burst)       ((burst) << 22)
105*4882a593Smuzhiyun #define MVNETA_PORT_STATUS                       0x2444
106*4882a593Smuzhiyun #define      MVNETA_TX_IN_PRGRS                  BIT(0)
107*4882a593Smuzhiyun #define      MVNETA_TX_FIFO_EMPTY                BIT(8)
108*4882a593Smuzhiyun #define MVNETA_RX_MIN_FRAME_SIZE                 0x247c
109*4882a593Smuzhiyun /* Only exists on Armada XP and Armada 370 */
110*4882a593Smuzhiyun #define MVNETA_SERDES_CFG			 0x24A0
111*4882a593Smuzhiyun #define      MVNETA_SGMII_SERDES_PROTO		 0x0cc7
112*4882a593Smuzhiyun #define      MVNETA_QSGMII_SERDES_PROTO		 0x0667
113*4882a593Smuzhiyun #define      MVNETA_HSGMII_SERDES_PROTO		 0x1107
114*4882a593Smuzhiyun #define MVNETA_TYPE_PRIO                         0x24bc
115*4882a593Smuzhiyun #define      MVNETA_FORCE_UNI                    BIT(21)
116*4882a593Smuzhiyun #define MVNETA_TXQ_CMD_1                         0x24e4
117*4882a593Smuzhiyun #define MVNETA_TXQ_CMD                           0x2448
118*4882a593Smuzhiyun #define      MVNETA_TXQ_DISABLE_SHIFT            8
119*4882a593Smuzhiyun #define      MVNETA_TXQ_ENABLE_MASK              0x000000ff
120*4882a593Smuzhiyun #define MVNETA_RX_DISCARD_FRAME_COUNT		 0x2484
121*4882a593Smuzhiyun #define MVNETA_OVERRUN_FRAME_COUNT		 0x2488
122*4882a593Smuzhiyun #define MVNETA_GMAC_CLOCK_DIVIDER                0x24f4
123*4882a593Smuzhiyun #define      MVNETA_GMAC_1MS_CLOCK_ENABLE        BIT(31)
124*4882a593Smuzhiyun #define MVNETA_ACC_MODE                          0x2500
125*4882a593Smuzhiyun #define MVNETA_BM_ADDRESS                        0x2504
126*4882a593Smuzhiyun #define MVNETA_CPU_MAP(cpu)                      (0x2540 + ((cpu) << 2))
127*4882a593Smuzhiyun #define      MVNETA_CPU_RXQ_ACCESS_ALL_MASK      0x000000ff
128*4882a593Smuzhiyun #define      MVNETA_CPU_TXQ_ACCESS_ALL_MASK      0x0000ff00
129*4882a593Smuzhiyun #define      MVNETA_CPU_RXQ_ACCESS(rxq)		 BIT(rxq)
130*4882a593Smuzhiyun #define      MVNETA_CPU_TXQ_ACCESS(txq)		 BIT(txq + 8)
131*4882a593Smuzhiyun #define MVNETA_RXQ_TIME_COAL_REG(q)              (0x2580 + ((q) << 2))
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Exception Interrupt Port/Queue Cause register
134*4882a593Smuzhiyun  *
135*4882a593Smuzhiyun  * Their behavior depend of the mapping done using the PCPX2Q
136*4882a593Smuzhiyun  * registers. For a given CPU if the bit associated to a queue is not
137*4882a593Smuzhiyun  * set, then for the register a read from this CPU will always return
138*4882a593Smuzhiyun  * 0 and a write won't do anything
139*4882a593Smuzhiyun  */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define MVNETA_INTR_NEW_CAUSE                    0x25a0
142*4882a593Smuzhiyun #define MVNETA_INTR_NEW_MASK                     0x25a4
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* bits  0..7  = TXQ SENT, one bit per queue.
145*4882a593Smuzhiyun  * bits  8..15 = RXQ OCCUP, one bit per queue.
146*4882a593Smuzhiyun  * bits 16..23 = RXQ FREE, one bit per queue.
147*4882a593Smuzhiyun  * bit  29 = OLD_REG_SUM, see old reg ?
148*4882a593Smuzhiyun  * bit  30 = TX_ERR_SUM, one bit for 4 ports
149*4882a593Smuzhiyun  * bit  31 = MISC_SUM,   one bit for 4 ports
150*4882a593Smuzhiyun  */
151*4882a593Smuzhiyun #define      MVNETA_TX_INTR_MASK(nr_txqs)        (((1 << nr_txqs) - 1) << 0)
152*4882a593Smuzhiyun #define      MVNETA_TX_INTR_MASK_ALL             (0xff << 0)
153*4882a593Smuzhiyun #define      MVNETA_RX_INTR_MASK(nr_rxqs)        (((1 << nr_rxqs) - 1) << 8)
154*4882a593Smuzhiyun #define      MVNETA_RX_INTR_MASK_ALL             (0xff << 8)
155*4882a593Smuzhiyun #define      MVNETA_MISCINTR_INTR_MASK           BIT(31)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define MVNETA_INTR_OLD_CAUSE                    0x25a8
158*4882a593Smuzhiyun #define MVNETA_INTR_OLD_MASK                     0x25ac
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* Data Path Port/Queue Cause Register */
161*4882a593Smuzhiyun #define MVNETA_INTR_MISC_CAUSE                   0x25b0
162*4882a593Smuzhiyun #define MVNETA_INTR_MISC_MASK                    0x25b4
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define      MVNETA_CAUSE_PHY_STATUS_CHANGE      BIT(0)
165*4882a593Smuzhiyun #define      MVNETA_CAUSE_LINK_CHANGE            BIT(1)
166*4882a593Smuzhiyun #define      MVNETA_CAUSE_PTP                    BIT(4)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define      MVNETA_CAUSE_INTERNAL_ADDR_ERR      BIT(7)
169*4882a593Smuzhiyun #define      MVNETA_CAUSE_RX_OVERRUN             BIT(8)
170*4882a593Smuzhiyun #define      MVNETA_CAUSE_RX_CRC_ERROR           BIT(9)
171*4882a593Smuzhiyun #define      MVNETA_CAUSE_RX_LARGE_PKT           BIT(10)
172*4882a593Smuzhiyun #define      MVNETA_CAUSE_TX_UNDERUN             BIT(11)
173*4882a593Smuzhiyun #define      MVNETA_CAUSE_PRBS_ERR               BIT(12)
174*4882a593Smuzhiyun #define      MVNETA_CAUSE_PSC_SYNC_CHANGE        BIT(13)
175*4882a593Smuzhiyun #define      MVNETA_CAUSE_SERDES_SYNC_ERR        BIT(14)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define      MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT    16
178*4882a593Smuzhiyun #define      MVNETA_CAUSE_BMU_ALLOC_ERR_ALL_MASK   (0xF << MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT)
179*4882a593Smuzhiyun #define      MVNETA_CAUSE_BMU_ALLOC_ERR_MASK(pool) (1 << (MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT + (pool)))
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define      MVNETA_CAUSE_TXQ_ERROR_SHIFT        24
182*4882a593Smuzhiyun #define      MVNETA_CAUSE_TXQ_ERROR_ALL_MASK     (0xFF << MVNETA_CAUSE_TXQ_ERROR_SHIFT)
183*4882a593Smuzhiyun #define      MVNETA_CAUSE_TXQ_ERROR_MASK(q)      (1 << (MVNETA_CAUSE_TXQ_ERROR_SHIFT + (q)))
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define MVNETA_INTR_ENABLE                       0x25b8
186*4882a593Smuzhiyun #define      MVNETA_TXQ_INTR_ENABLE_ALL_MASK     0x0000ff00
187*4882a593Smuzhiyun #define      MVNETA_RXQ_INTR_ENABLE_ALL_MASK     0x000000ff
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define MVNETA_RXQ_CMD                           0x2680
190*4882a593Smuzhiyun #define      MVNETA_RXQ_DISABLE_SHIFT            8
191*4882a593Smuzhiyun #define      MVNETA_RXQ_ENABLE_MASK              0x000000ff
192*4882a593Smuzhiyun #define MVETH_TXQ_TOKEN_COUNT_REG(q)             (0x2700 + ((q) << 4))
193*4882a593Smuzhiyun #define MVETH_TXQ_TOKEN_CFG_REG(q)               (0x2704 + ((q) << 4))
194*4882a593Smuzhiyun #define MVNETA_GMAC_CTRL_0                       0x2c00
195*4882a593Smuzhiyun #define      MVNETA_GMAC_MAX_RX_SIZE_SHIFT       2
196*4882a593Smuzhiyun #define      MVNETA_GMAC_MAX_RX_SIZE_MASK        0x7ffc
197*4882a593Smuzhiyun #define      MVNETA_GMAC0_PORT_1000BASE_X        BIT(1)
198*4882a593Smuzhiyun #define      MVNETA_GMAC0_PORT_ENABLE            BIT(0)
199*4882a593Smuzhiyun #define MVNETA_GMAC_CTRL_2                       0x2c08
200*4882a593Smuzhiyun #define      MVNETA_GMAC2_INBAND_AN_ENABLE       BIT(0)
201*4882a593Smuzhiyun #define      MVNETA_GMAC2_PCS_ENABLE             BIT(3)
202*4882a593Smuzhiyun #define      MVNETA_GMAC2_PORT_RGMII             BIT(4)
203*4882a593Smuzhiyun #define      MVNETA_GMAC2_PORT_RESET             BIT(6)
204*4882a593Smuzhiyun #define MVNETA_GMAC_STATUS                       0x2c10
205*4882a593Smuzhiyun #define      MVNETA_GMAC_LINK_UP                 BIT(0)
206*4882a593Smuzhiyun #define      MVNETA_GMAC_SPEED_1000              BIT(1)
207*4882a593Smuzhiyun #define      MVNETA_GMAC_SPEED_100               BIT(2)
208*4882a593Smuzhiyun #define      MVNETA_GMAC_FULL_DUPLEX             BIT(3)
209*4882a593Smuzhiyun #define      MVNETA_GMAC_RX_FLOW_CTRL_ENABLE     BIT(4)
210*4882a593Smuzhiyun #define      MVNETA_GMAC_TX_FLOW_CTRL_ENABLE     BIT(5)
211*4882a593Smuzhiyun #define      MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE     BIT(6)
212*4882a593Smuzhiyun #define      MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE     BIT(7)
213*4882a593Smuzhiyun #define      MVNETA_GMAC_AN_COMPLETE             BIT(11)
214*4882a593Smuzhiyun #define      MVNETA_GMAC_SYNC_OK                 BIT(14)
215*4882a593Smuzhiyun #define MVNETA_GMAC_AUTONEG_CONFIG               0x2c0c
216*4882a593Smuzhiyun #define      MVNETA_GMAC_FORCE_LINK_DOWN         BIT(0)
217*4882a593Smuzhiyun #define      MVNETA_GMAC_FORCE_LINK_PASS         BIT(1)
218*4882a593Smuzhiyun #define      MVNETA_GMAC_INBAND_AN_ENABLE        BIT(2)
219*4882a593Smuzhiyun #define      MVNETA_GMAC_AN_BYPASS_ENABLE        BIT(3)
220*4882a593Smuzhiyun #define      MVNETA_GMAC_INBAND_RESTART_AN       BIT(4)
221*4882a593Smuzhiyun #define      MVNETA_GMAC_CONFIG_MII_SPEED        BIT(5)
222*4882a593Smuzhiyun #define      MVNETA_GMAC_CONFIG_GMII_SPEED       BIT(6)
223*4882a593Smuzhiyun #define      MVNETA_GMAC_AN_SPEED_EN             BIT(7)
224*4882a593Smuzhiyun #define      MVNETA_GMAC_CONFIG_FLOW_CTRL        BIT(8)
225*4882a593Smuzhiyun #define      MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL    BIT(9)
226*4882a593Smuzhiyun #define      MVNETA_GMAC_AN_FLOW_CTRL_EN         BIT(11)
227*4882a593Smuzhiyun #define      MVNETA_GMAC_CONFIG_FULL_DUPLEX      BIT(12)
228*4882a593Smuzhiyun #define      MVNETA_GMAC_AN_DUPLEX_EN            BIT(13)
229*4882a593Smuzhiyun #define MVNETA_GMAC_CTRL_4                       0x2c90
230*4882a593Smuzhiyun #define      MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE  BIT(1)
231*4882a593Smuzhiyun #define MVNETA_MIB_COUNTERS_BASE                 0x3000
232*4882a593Smuzhiyun #define      MVNETA_MIB_LATE_COLLISION           0x7c
233*4882a593Smuzhiyun #define MVNETA_DA_FILT_SPEC_MCAST                0x3400
234*4882a593Smuzhiyun #define MVNETA_DA_FILT_OTH_MCAST                 0x3500
235*4882a593Smuzhiyun #define MVNETA_DA_FILT_UCAST_BASE                0x3600
236*4882a593Smuzhiyun #define MVNETA_TXQ_BASE_ADDR_REG(q)              (0x3c00 + ((q) << 2))
237*4882a593Smuzhiyun #define MVNETA_TXQ_SIZE_REG(q)                   (0x3c20 + ((q) << 2))
238*4882a593Smuzhiyun #define      MVNETA_TXQ_SENT_THRESH_ALL_MASK     0x3fff0000
239*4882a593Smuzhiyun #define      MVNETA_TXQ_SENT_THRESH_MASK(coal)   ((coal) << 16)
240*4882a593Smuzhiyun #define MVNETA_TXQ_UPDATE_REG(q)                 (0x3c60 + ((q) << 2))
241*4882a593Smuzhiyun #define      MVNETA_TXQ_DEC_SENT_SHIFT           16
242*4882a593Smuzhiyun #define      MVNETA_TXQ_DEC_SENT_MASK            0xff
243*4882a593Smuzhiyun #define MVNETA_TXQ_STATUS_REG(q)                 (0x3c40 + ((q) << 2))
244*4882a593Smuzhiyun #define      MVNETA_TXQ_SENT_DESC_SHIFT          16
245*4882a593Smuzhiyun #define      MVNETA_TXQ_SENT_DESC_MASK           0x3fff0000
246*4882a593Smuzhiyun #define MVNETA_PORT_TX_RESET                     0x3cf0
247*4882a593Smuzhiyun #define      MVNETA_PORT_TX_DMA_RESET            BIT(0)
248*4882a593Smuzhiyun #define MVNETA_TX_MTU                            0x3e0c
249*4882a593Smuzhiyun #define MVNETA_TX_TOKEN_SIZE                     0x3e14
250*4882a593Smuzhiyun #define      MVNETA_TX_TOKEN_SIZE_MAX            0xffffffff
251*4882a593Smuzhiyun #define MVNETA_TXQ_TOKEN_SIZE_REG(q)             (0x3e40 + ((q) << 2))
252*4882a593Smuzhiyun #define      MVNETA_TXQ_TOKEN_SIZE_MAX           0x7fffffff
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define MVNETA_LPI_CTRL_0                        0x2cc0
255*4882a593Smuzhiyun #define MVNETA_LPI_CTRL_1                        0x2cc4
256*4882a593Smuzhiyun #define      MVNETA_LPI_REQUEST_ENABLE           BIT(0)
257*4882a593Smuzhiyun #define MVNETA_LPI_CTRL_2                        0x2cc8
258*4882a593Smuzhiyun #define MVNETA_LPI_STATUS                        0x2ccc
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define MVNETA_CAUSE_TXQ_SENT_DESC_ALL_MASK	 0xff
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* Descriptor ring Macros */
263*4882a593Smuzhiyun #define MVNETA_QUEUE_NEXT_DESC(q, index)	\
264*4882a593Smuzhiyun 	(((index) < (q)->last_desc) ? ((index) + 1) : 0)
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* Various constants */
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* Coalescing */
269*4882a593Smuzhiyun #define MVNETA_TXDONE_COAL_PKTS		0	/* interrupt per packet */
270*4882a593Smuzhiyun #define MVNETA_RX_COAL_PKTS		32
271*4882a593Smuzhiyun #define MVNETA_RX_COAL_USEC		100
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* The two bytes Marvell header. Either contains a special value used
274*4882a593Smuzhiyun  * by Marvell switches when a specific hardware mode is enabled (not
275*4882a593Smuzhiyun  * supported by this driver) or is filled automatically by zeroes on
276*4882a593Smuzhiyun  * the RX side. Those two bytes being at the front of the Ethernet
277*4882a593Smuzhiyun  * header, they allow to have the IP header aligned on a 4 bytes
278*4882a593Smuzhiyun  * boundary automatically: the hardware skips those two bytes on its
279*4882a593Smuzhiyun  * own.
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun #define MVNETA_MH_SIZE			2
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun #define MVNETA_VLAN_TAG_LEN             4
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define MVNETA_TX_CSUM_DEF_SIZE		1600
286*4882a593Smuzhiyun #define MVNETA_TX_CSUM_MAX_SIZE		9800
287*4882a593Smuzhiyun #define MVNETA_ACC_MODE_EXT1		1
288*4882a593Smuzhiyun #define MVNETA_ACC_MODE_EXT2		2
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define MVNETA_MAX_DECODE_WIN		6
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* Timeout constants */
293*4882a593Smuzhiyun #define MVNETA_TX_DISABLE_TIMEOUT_MSEC	1000
294*4882a593Smuzhiyun #define MVNETA_RX_DISABLE_TIMEOUT_MSEC	1000
295*4882a593Smuzhiyun #define MVNETA_TX_FIFO_EMPTY_TIMEOUT	10000
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define MVNETA_TX_MTU_MAX		0x3ffff
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* The RSS lookup table actually has 256 entries but we do not use
300*4882a593Smuzhiyun  * them yet
301*4882a593Smuzhiyun  */
302*4882a593Smuzhiyun #define MVNETA_RSS_LU_TABLE_SIZE	1
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /* Max number of Rx descriptors */
305*4882a593Smuzhiyun #define MVNETA_MAX_RXD 512
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* Max number of Tx descriptors */
308*4882a593Smuzhiyun #define MVNETA_MAX_TXD 1024
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* Max number of allowed TCP segments for software TSO */
311*4882a593Smuzhiyun #define MVNETA_MAX_TSO_SEGS 100
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define MVNETA_MAX_SKB_DESCS (MVNETA_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /* descriptor aligned size */
316*4882a593Smuzhiyun #define MVNETA_DESC_ALIGNED_SIZE	32
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* Number of bytes to be taken into account by HW when putting incoming data
319*4882a593Smuzhiyun  * to the buffers. It is needed in case NET_SKB_PAD exceeds maximum packet
320*4882a593Smuzhiyun  * offset supported in MVNETA_RXQ_CONFIG_REG(q) registers.
321*4882a593Smuzhiyun  */
322*4882a593Smuzhiyun #define MVNETA_RX_PKT_OFFSET_CORRECTION		64
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define MVNETA_RX_PKT_SIZE(mtu) \
325*4882a593Smuzhiyun 	ALIGN((mtu) + MVNETA_MH_SIZE + MVNETA_VLAN_TAG_LEN + \
326*4882a593Smuzhiyun 	      ETH_HLEN + ETH_FCS_LEN,			     \
327*4882a593Smuzhiyun 	      cache_line_size())
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* Driver assumes that the last 3 bits are 0 */
330*4882a593Smuzhiyun #define MVNETA_SKB_HEADROOM	ALIGN(max(NET_SKB_PAD, XDP_PACKET_HEADROOM), 8)
331*4882a593Smuzhiyun #define MVNETA_SKB_PAD	(SKB_DATA_ALIGN(sizeof(struct skb_shared_info) + \
332*4882a593Smuzhiyun 			 MVNETA_SKB_HEADROOM))
333*4882a593Smuzhiyun #define MVNETA_MAX_RX_BUF_SIZE	(PAGE_SIZE - MVNETA_SKB_PAD)
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define IS_TSO_HEADER(txq, addr) \
336*4882a593Smuzhiyun 	((addr >= txq->tso_hdrs_phys) && \
337*4882a593Smuzhiyun 	 (addr < txq->tso_hdrs_phys + txq->size * TSO_HEADER_SIZE))
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define MVNETA_RX_GET_BM_POOL_ID(rxd) \
340*4882a593Smuzhiyun 	(((rxd)->status & MVNETA_RXD_BM_POOL_MASK) >> MVNETA_RXD_BM_POOL_SHIFT)
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun enum {
343*4882a593Smuzhiyun 	ETHTOOL_STAT_EEE_WAKEUP,
344*4882a593Smuzhiyun 	ETHTOOL_STAT_SKB_ALLOC_ERR,
345*4882a593Smuzhiyun 	ETHTOOL_STAT_REFILL_ERR,
346*4882a593Smuzhiyun 	ETHTOOL_XDP_REDIRECT,
347*4882a593Smuzhiyun 	ETHTOOL_XDP_PASS,
348*4882a593Smuzhiyun 	ETHTOOL_XDP_DROP,
349*4882a593Smuzhiyun 	ETHTOOL_XDP_TX,
350*4882a593Smuzhiyun 	ETHTOOL_XDP_TX_ERR,
351*4882a593Smuzhiyun 	ETHTOOL_XDP_XMIT,
352*4882a593Smuzhiyun 	ETHTOOL_XDP_XMIT_ERR,
353*4882a593Smuzhiyun 	ETHTOOL_MAX_STATS,
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun struct mvneta_statistic {
357*4882a593Smuzhiyun 	unsigned short offset;
358*4882a593Smuzhiyun 	unsigned short type;
359*4882a593Smuzhiyun 	const char name[ETH_GSTRING_LEN];
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define T_REG_32	32
363*4882a593Smuzhiyun #define T_REG_64	64
364*4882a593Smuzhiyun #define T_SW		1
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #define MVNETA_XDP_PASS		0
367*4882a593Smuzhiyun #define MVNETA_XDP_DROPPED	BIT(0)
368*4882a593Smuzhiyun #define MVNETA_XDP_TX		BIT(1)
369*4882a593Smuzhiyun #define MVNETA_XDP_REDIR	BIT(2)
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static const struct mvneta_statistic mvneta_statistics[] = {
372*4882a593Smuzhiyun 	{ 0x3000, T_REG_64, "good_octets_received", },
373*4882a593Smuzhiyun 	{ 0x3010, T_REG_32, "good_frames_received", },
374*4882a593Smuzhiyun 	{ 0x3008, T_REG_32, "bad_octets_received", },
375*4882a593Smuzhiyun 	{ 0x3014, T_REG_32, "bad_frames_received", },
376*4882a593Smuzhiyun 	{ 0x3018, T_REG_32, "broadcast_frames_received", },
377*4882a593Smuzhiyun 	{ 0x301c, T_REG_32, "multicast_frames_received", },
378*4882a593Smuzhiyun 	{ 0x3050, T_REG_32, "unrec_mac_control_received", },
379*4882a593Smuzhiyun 	{ 0x3058, T_REG_32, "good_fc_received", },
380*4882a593Smuzhiyun 	{ 0x305c, T_REG_32, "bad_fc_received", },
381*4882a593Smuzhiyun 	{ 0x3060, T_REG_32, "undersize_received", },
382*4882a593Smuzhiyun 	{ 0x3064, T_REG_32, "fragments_received", },
383*4882a593Smuzhiyun 	{ 0x3068, T_REG_32, "oversize_received", },
384*4882a593Smuzhiyun 	{ 0x306c, T_REG_32, "jabber_received", },
385*4882a593Smuzhiyun 	{ 0x3070, T_REG_32, "mac_receive_error", },
386*4882a593Smuzhiyun 	{ 0x3074, T_REG_32, "bad_crc_event", },
387*4882a593Smuzhiyun 	{ 0x3078, T_REG_32, "collision", },
388*4882a593Smuzhiyun 	{ 0x307c, T_REG_32, "late_collision", },
389*4882a593Smuzhiyun 	{ 0x2484, T_REG_32, "rx_discard", },
390*4882a593Smuzhiyun 	{ 0x2488, T_REG_32, "rx_overrun", },
391*4882a593Smuzhiyun 	{ 0x3020, T_REG_32, "frames_64_octets", },
392*4882a593Smuzhiyun 	{ 0x3024, T_REG_32, "frames_65_to_127_octets", },
393*4882a593Smuzhiyun 	{ 0x3028, T_REG_32, "frames_128_to_255_octets", },
394*4882a593Smuzhiyun 	{ 0x302c, T_REG_32, "frames_256_to_511_octets", },
395*4882a593Smuzhiyun 	{ 0x3030, T_REG_32, "frames_512_to_1023_octets", },
396*4882a593Smuzhiyun 	{ 0x3034, T_REG_32, "frames_1024_to_max_octets", },
397*4882a593Smuzhiyun 	{ 0x3038, T_REG_64, "good_octets_sent", },
398*4882a593Smuzhiyun 	{ 0x3040, T_REG_32, "good_frames_sent", },
399*4882a593Smuzhiyun 	{ 0x3044, T_REG_32, "excessive_collision", },
400*4882a593Smuzhiyun 	{ 0x3048, T_REG_32, "multicast_frames_sent", },
401*4882a593Smuzhiyun 	{ 0x304c, T_REG_32, "broadcast_frames_sent", },
402*4882a593Smuzhiyun 	{ 0x3054, T_REG_32, "fc_sent", },
403*4882a593Smuzhiyun 	{ 0x300c, T_REG_32, "internal_mac_transmit_err", },
404*4882a593Smuzhiyun 	{ ETHTOOL_STAT_EEE_WAKEUP, T_SW, "eee_wakeup_errors", },
405*4882a593Smuzhiyun 	{ ETHTOOL_STAT_SKB_ALLOC_ERR, T_SW, "skb_alloc_errors", },
406*4882a593Smuzhiyun 	{ ETHTOOL_STAT_REFILL_ERR, T_SW, "refill_errors", },
407*4882a593Smuzhiyun 	{ ETHTOOL_XDP_REDIRECT, T_SW, "rx_xdp_redirect", },
408*4882a593Smuzhiyun 	{ ETHTOOL_XDP_PASS, T_SW, "rx_xdp_pass", },
409*4882a593Smuzhiyun 	{ ETHTOOL_XDP_DROP, T_SW, "rx_xdp_drop", },
410*4882a593Smuzhiyun 	{ ETHTOOL_XDP_TX, T_SW, "rx_xdp_tx", },
411*4882a593Smuzhiyun 	{ ETHTOOL_XDP_TX_ERR, T_SW, "rx_xdp_tx_errors", },
412*4882a593Smuzhiyun 	{ ETHTOOL_XDP_XMIT, T_SW, "tx_xdp_xmit", },
413*4882a593Smuzhiyun 	{ ETHTOOL_XDP_XMIT_ERR, T_SW, "tx_xdp_xmit_errors", },
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun struct mvneta_stats {
417*4882a593Smuzhiyun 	u64	rx_packets;
418*4882a593Smuzhiyun 	u64	rx_bytes;
419*4882a593Smuzhiyun 	u64	tx_packets;
420*4882a593Smuzhiyun 	u64	tx_bytes;
421*4882a593Smuzhiyun 	/* xdp */
422*4882a593Smuzhiyun 	u64	xdp_redirect;
423*4882a593Smuzhiyun 	u64	xdp_pass;
424*4882a593Smuzhiyun 	u64	xdp_drop;
425*4882a593Smuzhiyun 	u64	xdp_xmit;
426*4882a593Smuzhiyun 	u64	xdp_xmit_err;
427*4882a593Smuzhiyun 	u64	xdp_tx;
428*4882a593Smuzhiyun 	u64	xdp_tx_err;
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun struct mvneta_ethtool_stats {
432*4882a593Smuzhiyun 	struct mvneta_stats ps;
433*4882a593Smuzhiyun 	u64	skb_alloc_error;
434*4882a593Smuzhiyun 	u64	refill_error;
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun struct mvneta_pcpu_stats {
438*4882a593Smuzhiyun 	struct u64_stats_sync syncp;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	struct mvneta_ethtool_stats es;
441*4882a593Smuzhiyun 	u64	rx_dropped;
442*4882a593Smuzhiyun 	u64	rx_errors;
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun struct mvneta_pcpu_port {
446*4882a593Smuzhiyun 	/* Pointer to the shared port */
447*4882a593Smuzhiyun 	struct mvneta_port	*pp;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* Pointer to the CPU-local NAPI struct */
450*4882a593Smuzhiyun 	struct napi_struct	napi;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	/* Cause of the previous interrupt */
453*4882a593Smuzhiyun 	u32			cause_rx_tx;
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun enum {
457*4882a593Smuzhiyun 	__MVNETA_DOWN,
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun struct mvneta_port {
461*4882a593Smuzhiyun 	u8 id;
462*4882a593Smuzhiyun 	struct mvneta_pcpu_port __percpu	*ports;
463*4882a593Smuzhiyun 	struct mvneta_pcpu_stats __percpu	*stats;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	unsigned long state;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	int pkt_size;
468*4882a593Smuzhiyun 	void __iomem *base;
469*4882a593Smuzhiyun 	struct mvneta_rx_queue *rxqs;
470*4882a593Smuzhiyun 	struct mvneta_tx_queue *txqs;
471*4882a593Smuzhiyun 	struct net_device *dev;
472*4882a593Smuzhiyun 	struct hlist_node node_online;
473*4882a593Smuzhiyun 	struct hlist_node node_dead;
474*4882a593Smuzhiyun 	int rxq_def;
475*4882a593Smuzhiyun 	/* Protect the access to the percpu interrupt registers,
476*4882a593Smuzhiyun 	 * ensuring that the configuration remains coherent.
477*4882a593Smuzhiyun 	 */
478*4882a593Smuzhiyun 	spinlock_t lock;
479*4882a593Smuzhiyun 	bool is_stopped;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	u32 cause_rx_tx;
482*4882a593Smuzhiyun 	struct napi_struct napi;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* Core clock */
487*4882a593Smuzhiyun 	struct clk *clk;
488*4882a593Smuzhiyun 	/* AXI clock */
489*4882a593Smuzhiyun 	struct clk *clk_bus;
490*4882a593Smuzhiyun 	u8 mcast_count[256];
491*4882a593Smuzhiyun 	u16 tx_ring_size;
492*4882a593Smuzhiyun 	u16 rx_ring_size;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	phy_interface_t phy_interface;
495*4882a593Smuzhiyun 	struct device_node *dn;
496*4882a593Smuzhiyun 	unsigned int tx_csum_limit;
497*4882a593Smuzhiyun 	struct phylink *phylink;
498*4882a593Smuzhiyun 	struct phylink_config phylink_config;
499*4882a593Smuzhiyun 	struct phy *comphy;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	struct mvneta_bm *bm_priv;
502*4882a593Smuzhiyun 	struct mvneta_bm_pool *pool_long;
503*4882a593Smuzhiyun 	struct mvneta_bm_pool *pool_short;
504*4882a593Smuzhiyun 	int bm_win_id;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	bool eee_enabled;
507*4882a593Smuzhiyun 	bool eee_active;
508*4882a593Smuzhiyun 	bool tx_lpi_enabled;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	u64 ethtool_stats[ARRAY_SIZE(mvneta_statistics)];
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	u32 indir[MVNETA_RSS_LU_TABLE_SIZE];
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* Flags for special SoC configurations */
515*4882a593Smuzhiyun 	bool neta_armada3700;
516*4882a593Smuzhiyun 	u16 rx_offset_correction;
517*4882a593Smuzhiyun 	const struct mbus_dram_target_info *dram_target_info;
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
521*4882a593Smuzhiyun  * layout of the transmit and reception DMA descriptors, and their
522*4882a593Smuzhiyun  * layout is therefore defined by the hardware design
523*4882a593Smuzhiyun  */
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun #define MVNETA_TX_L3_OFF_SHIFT	0
526*4882a593Smuzhiyun #define MVNETA_TX_IP_HLEN_SHIFT	8
527*4882a593Smuzhiyun #define MVNETA_TX_L4_UDP	BIT(16)
528*4882a593Smuzhiyun #define MVNETA_TX_L3_IP6	BIT(17)
529*4882a593Smuzhiyun #define MVNETA_TXD_IP_CSUM	BIT(18)
530*4882a593Smuzhiyun #define MVNETA_TXD_Z_PAD	BIT(19)
531*4882a593Smuzhiyun #define MVNETA_TXD_L_DESC	BIT(20)
532*4882a593Smuzhiyun #define MVNETA_TXD_F_DESC	BIT(21)
533*4882a593Smuzhiyun #define MVNETA_TXD_FLZ_DESC	(MVNETA_TXD_Z_PAD  | \
534*4882a593Smuzhiyun 				 MVNETA_TXD_L_DESC | \
535*4882a593Smuzhiyun 				 MVNETA_TXD_F_DESC)
536*4882a593Smuzhiyun #define MVNETA_TX_L4_CSUM_FULL	BIT(30)
537*4882a593Smuzhiyun #define MVNETA_TX_L4_CSUM_NOT	BIT(31)
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #define MVNETA_RXD_ERR_CRC		0x0
540*4882a593Smuzhiyun #define MVNETA_RXD_BM_POOL_SHIFT	13
541*4882a593Smuzhiyun #define MVNETA_RXD_BM_POOL_MASK		(BIT(13) | BIT(14))
542*4882a593Smuzhiyun #define MVNETA_RXD_ERR_SUMMARY		BIT(16)
543*4882a593Smuzhiyun #define MVNETA_RXD_ERR_OVERRUN		BIT(17)
544*4882a593Smuzhiyun #define MVNETA_RXD_ERR_LEN		BIT(18)
545*4882a593Smuzhiyun #define MVNETA_RXD_ERR_RESOURCE		(BIT(17) | BIT(18))
546*4882a593Smuzhiyun #define MVNETA_RXD_ERR_CODE_MASK	(BIT(17) | BIT(18))
547*4882a593Smuzhiyun #define MVNETA_RXD_L3_IP4		BIT(25)
548*4882a593Smuzhiyun #define MVNETA_RXD_LAST_DESC		BIT(26)
549*4882a593Smuzhiyun #define MVNETA_RXD_FIRST_DESC		BIT(27)
550*4882a593Smuzhiyun #define MVNETA_RXD_FIRST_LAST_DESC	(MVNETA_RXD_FIRST_DESC | \
551*4882a593Smuzhiyun 					 MVNETA_RXD_LAST_DESC)
552*4882a593Smuzhiyun #define MVNETA_RXD_L4_CSUM_OK		BIT(30)
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
555*4882a593Smuzhiyun struct mvneta_tx_desc {
556*4882a593Smuzhiyun 	u32  command;		/* Options used by HW for packet transmitting.*/
557*4882a593Smuzhiyun 	u16  reserved1;		/* csum_l4 (for future use)		*/
558*4882a593Smuzhiyun 	u16  data_size;		/* Data size of transmitted packet in bytes */
559*4882a593Smuzhiyun 	u32  buf_phys_addr;	/* Physical addr of transmitted buffer	*/
560*4882a593Smuzhiyun 	u32  reserved2;		/* hw_cmd - (for future use, PMT)	*/
561*4882a593Smuzhiyun 	u32  reserved3[4];	/* Reserved - (for future use)		*/
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun struct mvneta_rx_desc {
565*4882a593Smuzhiyun 	u32  status;		/* Info about received packet		*/
566*4882a593Smuzhiyun 	u16  reserved1;		/* pnc_info - (for future use, PnC)	*/
567*4882a593Smuzhiyun 	u16  data_size;		/* Size of received packet in bytes	*/
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	u32  buf_phys_addr;	/* Physical address of the buffer	*/
570*4882a593Smuzhiyun 	u32  reserved2;		/* pnc_flow_id  (for future use, PnC)	*/
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	u32  buf_cookie;	/* cookie for access to RX buffer in rx path */
573*4882a593Smuzhiyun 	u16  reserved3;		/* prefetch_cmd, for future use		*/
574*4882a593Smuzhiyun 	u16  reserved4;		/* csum_l4 - (for future use, PnC)	*/
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	u32  reserved5;		/* pnc_extra PnC (for future use, PnC)	*/
577*4882a593Smuzhiyun 	u32  reserved6;		/* hw_cmd (for future use, PnC and HWF)	*/
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun #else
580*4882a593Smuzhiyun struct mvneta_tx_desc {
581*4882a593Smuzhiyun 	u16  data_size;		/* Data size of transmitted packet in bytes */
582*4882a593Smuzhiyun 	u16  reserved1;		/* csum_l4 (for future use)		*/
583*4882a593Smuzhiyun 	u32  command;		/* Options used by HW for packet transmitting.*/
584*4882a593Smuzhiyun 	u32  reserved2;		/* hw_cmd - (for future use, PMT)	*/
585*4882a593Smuzhiyun 	u32  buf_phys_addr;	/* Physical addr of transmitted buffer	*/
586*4882a593Smuzhiyun 	u32  reserved3[4];	/* Reserved - (for future use)		*/
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun struct mvneta_rx_desc {
590*4882a593Smuzhiyun 	u16  data_size;		/* Size of received packet in bytes	*/
591*4882a593Smuzhiyun 	u16  reserved1;		/* pnc_info - (for future use, PnC)	*/
592*4882a593Smuzhiyun 	u32  status;		/* Info about received packet		*/
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	u32  reserved2;		/* pnc_flow_id  (for future use, PnC)	*/
595*4882a593Smuzhiyun 	u32  buf_phys_addr;	/* Physical address of the buffer	*/
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	u16  reserved4;		/* csum_l4 - (for future use, PnC)	*/
598*4882a593Smuzhiyun 	u16  reserved3;		/* prefetch_cmd, for future use		*/
599*4882a593Smuzhiyun 	u32  buf_cookie;	/* cookie for access to RX buffer in rx path */
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	u32  reserved5;		/* pnc_extra PnC (for future use, PnC)	*/
602*4882a593Smuzhiyun 	u32  reserved6;		/* hw_cmd (for future use, PnC and HWF)	*/
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun #endif
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun enum mvneta_tx_buf_type {
607*4882a593Smuzhiyun 	MVNETA_TYPE_SKB,
608*4882a593Smuzhiyun 	MVNETA_TYPE_XDP_TX,
609*4882a593Smuzhiyun 	MVNETA_TYPE_XDP_NDO,
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun struct mvneta_tx_buf {
613*4882a593Smuzhiyun 	enum mvneta_tx_buf_type type;
614*4882a593Smuzhiyun 	union {
615*4882a593Smuzhiyun 		struct xdp_frame *xdpf;
616*4882a593Smuzhiyun 		struct sk_buff *skb;
617*4882a593Smuzhiyun 	};
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun struct mvneta_tx_queue {
621*4882a593Smuzhiyun 	/* Number of this TX queue, in the range 0-7 */
622*4882a593Smuzhiyun 	u8 id;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* Number of TX DMA descriptors in the descriptor ring */
625*4882a593Smuzhiyun 	int size;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* Number of currently used TX DMA descriptor in the
628*4882a593Smuzhiyun 	 * descriptor ring
629*4882a593Smuzhiyun 	 */
630*4882a593Smuzhiyun 	int count;
631*4882a593Smuzhiyun 	int pending;
632*4882a593Smuzhiyun 	int tx_stop_threshold;
633*4882a593Smuzhiyun 	int tx_wake_threshold;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	/* Array of transmitted buffers */
636*4882a593Smuzhiyun 	struct mvneta_tx_buf *buf;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/* Index of last TX DMA descriptor that was inserted */
639*4882a593Smuzhiyun 	int txq_put_index;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* Index of the TX DMA descriptor to be cleaned up */
642*4882a593Smuzhiyun 	int txq_get_index;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	u32 done_pkts_coal;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* Virtual address of the TX DMA descriptors array */
647*4882a593Smuzhiyun 	struct mvneta_tx_desc *descs;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* DMA address of the TX DMA descriptors array */
650*4882a593Smuzhiyun 	dma_addr_t descs_phys;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	/* Index of the last TX DMA descriptor */
653*4882a593Smuzhiyun 	int last_desc;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* Index of the next TX DMA descriptor to process */
656*4882a593Smuzhiyun 	int next_desc_to_proc;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* DMA buffers for TSO headers */
659*4882a593Smuzhiyun 	char *tso_hdrs;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/* DMA address of TSO headers */
662*4882a593Smuzhiyun 	dma_addr_t tso_hdrs_phys;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* Affinity mask for CPUs*/
665*4882a593Smuzhiyun 	cpumask_t affinity_mask;
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun struct mvneta_rx_queue {
669*4882a593Smuzhiyun 	/* rx queue number, in the range 0-7 */
670*4882a593Smuzhiyun 	u8 id;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* num of rx descriptors in the rx descriptor ring */
673*4882a593Smuzhiyun 	int size;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	u32 pkts_coal;
676*4882a593Smuzhiyun 	u32 time_coal;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	/* page_pool */
679*4882a593Smuzhiyun 	struct page_pool *page_pool;
680*4882a593Smuzhiyun 	struct xdp_rxq_info xdp_rxq;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* Virtual address of the RX buffer */
683*4882a593Smuzhiyun 	void  **buf_virt_addr;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* Virtual address of the RX DMA descriptors array */
686*4882a593Smuzhiyun 	struct mvneta_rx_desc *descs;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	/* DMA address of the RX DMA descriptors array */
689*4882a593Smuzhiyun 	dma_addr_t descs_phys;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/* Index of the last RX DMA descriptor */
692*4882a593Smuzhiyun 	int last_desc;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* Index of the next RX DMA descriptor to process */
695*4882a593Smuzhiyun 	int next_desc_to_proc;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* Index of first RX DMA descriptor to refill */
698*4882a593Smuzhiyun 	int first_to_refill;
699*4882a593Smuzhiyun 	u32 refill_num;
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static enum cpuhp_state online_hpstate;
703*4882a593Smuzhiyun /* The hardware supports eight (8) rx queues, but we are only allowing
704*4882a593Smuzhiyun  * the first one to be used. Therefore, let's just allocate one queue.
705*4882a593Smuzhiyun  */
706*4882a593Smuzhiyun static int rxq_number = 8;
707*4882a593Smuzhiyun static int txq_number = 8;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun static int rxq_def;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun static int rx_copybreak __read_mostly = 256;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun /* HW BM need that each port be identify by a unique ID */
714*4882a593Smuzhiyun static int global_port_id;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun #define MVNETA_DRIVER_NAME "mvneta"
717*4882a593Smuzhiyun #define MVNETA_DRIVER_VERSION "1.0"
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun /* Utility/helper methods */
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* Write helper method */
mvreg_write(struct mvneta_port * pp,u32 offset,u32 data)722*4882a593Smuzhiyun static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	writel(data, pp->base + offset);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /* Read helper method */
mvreg_read(struct mvneta_port * pp,u32 offset)728*4882a593Smuzhiyun static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	return readl(pp->base + offset);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun /* Increment txq get counter */
mvneta_txq_inc_get(struct mvneta_tx_queue * txq)734*4882a593Smuzhiyun static void mvneta_txq_inc_get(struct mvneta_tx_queue *txq)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	txq->txq_get_index++;
737*4882a593Smuzhiyun 	if (txq->txq_get_index == txq->size)
738*4882a593Smuzhiyun 		txq->txq_get_index = 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun /* Increment txq put counter */
mvneta_txq_inc_put(struct mvneta_tx_queue * txq)742*4882a593Smuzhiyun static void mvneta_txq_inc_put(struct mvneta_tx_queue *txq)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	txq->txq_put_index++;
745*4882a593Smuzhiyun 	if (txq->txq_put_index == txq->size)
746*4882a593Smuzhiyun 		txq->txq_put_index = 0;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun /* Clear all MIB counters */
mvneta_mib_counters_clear(struct mvneta_port * pp)751*4882a593Smuzhiyun static void mvneta_mib_counters_clear(struct mvneta_port *pp)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	int i;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	/* Perform dummy reads from MIB counters */
756*4882a593Smuzhiyun 	for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
757*4882a593Smuzhiyun 		mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
758*4882a593Smuzhiyun 	mvreg_read(pp, MVNETA_RX_DISCARD_FRAME_COUNT);
759*4882a593Smuzhiyun 	mvreg_read(pp, MVNETA_OVERRUN_FRAME_COUNT);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /* Get System Network Statistics */
763*4882a593Smuzhiyun static void
mvneta_get_stats64(struct net_device * dev,struct rtnl_link_stats64 * stats)764*4882a593Smuzhiyun mvneta_get_stats64(struct net_device *dev,
765*4882a593Smuzhiyun 		   struct rtnl_link_stats64 *stats)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
768*4882a593Smuzhiyun 	unsigned int start;
769*4882a593Smuzhiyun 	int cpu;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	for_each_possible_cpu(cpu) {
772*4882a593Smuzhiyun 		struct mvneta_pcpu_stats *cpu_stats;
773*4882a593Smuzhiyun 		u64 rx_packets;
774*4882a593Smuzhiyun 		u64 rx_bytes;
775*4882a593Smuzhiyun 		u64 rx_dropped;
776*4882a593Smuzhiyun 		u64 rx_errors;
777*4882a593Smuzhiyun 		u64 tx_packets;
778*4882a593Smuzhiyun 		u64 tx_bytes;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		cpu_stats = per_cpu_ptr(pp->stats, cpu);
781*4882a593Smuzhiyun 		do {
782*4882a593Smuzhiyun 			start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
783*4882a593Smuzhiyun 			rx_packets = cpu_stats->es.ps.rx_packets;
784*4882a593Smuzhiyun 			rx_bytes   = cpu_stats->es.ps.rx_bytes;
785*4882a593Smuzhiyun 			rx_dropped = cpu_stats->rx_dropped;
786*4882a593Smuzhiyun 			rx_errors  = cpu_stats->rx_errors;
787*4882a593Smuzhiyun 			tx_packets = cpu_stats->es.ps.tx_packets;
788*4882a593Smuzhiyun 			tx_bytes   = cpu_stats->es.ps.tx_bytes;
789*4882a593Smuzhiyun 		} while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 		stats->rx_packets += rx_packets;
792*4882a593Smuzhiyun 		stats->rx_bytes   += rx_bytes;
793*4882a593Smuzhiyun 		stats->rx_dropped += rx_dropped;
794*4882a593Smuzhiyun 		stats->rx_errors  += rx_errors;
795*4882a593Smuzhiyun 		stats->tx_packets += tx_packets;
796*4882a593Smuzhiyun 		stats->tx_bytes   += tx_bytes;
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	stats->tx_dropped	= dev->stats.tx_dropped;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /* Rx descriptors helper methods */
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun /* Checks whether the RX descriptor having this status is both the first
805*4882a593Smuzhiyun  * and the last descriptor for the RX packet. Each RX packet is currently
806*4882a593Smuzhiyun  * received through a single RX descriptor, so not having each RX
807*4882a593Smuzhiyun  * descriptor with its first and last bits set is an error
808*4882a593Smuzhiyun  */
mvneta_rxq_desc_is_first_last(u32 status)809*4882a593Smuzhiyun static int mvneta_rxq_desc_is_first_last(u32 status)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun 	return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
812*4882a593Smuzhiyun 		MVNETA_RXD_FIRST_LAST_DESC;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun /* Add number of descriptors ready to receive new packets */
mvneta_rxq_non_occup_desc_add(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int ndescs)816*4882a593Smuzhiyun static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
817*4882a593Smuzhiyun 					  struct mvneta_rx_queue *rxq,
818*4882a593Smuzhiyun 					  int ndescs)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	/* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
821*4882a593Smuzhiyun 	 * be added at once
822*4882a593Smuzhiyun 	 */
823*4882a593Smuzhiyun 	while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
824*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
825*4882a593Smuzhiyun 			    (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
826*4882a593Smuzhiyun 			     MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
827*4882a593Smuzhiyun 		ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
831*4882a593Smuzhiyun 		    (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun /* Get number of RX descriptors occupied by received packets */
mvneta_rxq_busy_desc_num_get(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)835*4882a593Smuzhiyun static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
836*4882a593Smuzhiyun 					struct mvneta_rx_queue *rxq)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	u32 val;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
841*4882a593Smuzhiyun 	return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun /* Update num of rx desc called upon return from rx path or
845*4882a593Smuzhiyun  * from mvneta_rxq_drop_pkts().
846*4882a593Smuzhiyun  */
mvneta_rxq_desc_num_update(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int rx_done,int rx_filled)847*4882a593Smuzhiyun static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
848*4882a593Smuzhiyun 				       struct mvneta_rx_queue *rxq,
849*4882a593Smuzhiyun 				       int rx_done, int rx_filled)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	u32 val;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
854*4882a593Smuzhiyun 		val = rx_done |
855*4882a593Smuzhiyun 		  (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
856*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
857*4882a593Smuzhiyun 		return;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* Only 255 descriptors can be added at once */
861*4882a593Smuzhiyun 	while ((rx_done > 0) || (rx_filled > 0)) {
862*4882a593Smuzhiyun 		if (rx_done <= 0xff) {
863*4882a593Smuzhiyun 			val = rx_done;
864*4882a593Smuzhiyun 			rx_done = 0;
865*4882a593Smuzhiyun 		} else {
866*4882a593Smuzhiyun 			val = 0xff;
867*4882a593Smuzhiyun 			rx_done -= 0xff;
868*4882a593Smuzhiyun 		}
869*4882a593Smuzhiyun 		if (rx_filled <= 0xff) {
870*4882a593Smuzhiyun 			val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
871*4882a593Smuzhiyun 			rx_filled = 0;
872*4882a593Smuzhiyun 		} else {
873*4882a593Smuzhiyun 			val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
874*4882a593Smuzhiyun 			rx_filled -= 0xff;
875*4882a593Smuzhiyun 		}
876*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun /* Get pointer to next RX descriptor to be processed by SW */
881*4882a593Smuzhiyun static struct mvneta_rx_desc *
mvneta_rxq_next_desc_get(struct mvneta_rx_queue * rxq)882*4882a593Smuzhiyun mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	int rx_desc = rxq->next_desc_to_proc;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
887*4882a593Smuzhiyun 	prefetch(rxq->descs + rxq->next_desc_to_proc);
888*4882a593Smuzhiyun 	return rxq->descs + rx_desc;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun /* Change maximum receive size of the port. */
mvneta_max_rx_size_set(struct mvneta_port * pp,int max_rx_size)892*4882a593Smuzhiyun static void mvneta_max_rx_size_set(struct mvneta_port *pp, int max_rx_size)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	u32 val;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	val =  mvreg_read(pp, MVNETA_GMAC_CTRL_0);
897*4882a593Smuzhiyun 	val &= ~MVNETA_GMAC_MAX_RX_SIZE_MASK;
898*4882a593Smuzhiyun 	val |= ((max_rx_size - MVNETA_MH_SIZE) / 2) <<
899*4882a593Smuzhiyun 		MVNETA_GMAC_MAX_RX_SIZE_SHIFT;
900*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun /* Set rx queue offset */
mvneta_rxq_offset_set(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int offset)905*4882a593Smuzhiyun static void mvneta_rxq_offset_set(struct mvneta_port *pp,
906*4882a593Smuzhiyun 				  struct mvneta_rx_queue *rxq,
907*4882a593Smuzhiyun 				  int offset)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	u32 val;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
912*4882a593Smuzhiyun 	val &= ~MVNETA_RXQ_PKT_OFFSET_ALL_MASK;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* Offset is in */
915*4882a593Smuzhiyun 	val |= MVNETA_RXQ_PKT_OFFSET_MASK(offset >> 3);
916*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun /* Tx descriptors helper methods */
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun /* Update HW with number of TX descriptors to be sent */
mvneta_txq_pend_desc_add(struct mvneta_port * pp,struct mvneta_tx_queue * txq,int pend_desc)923*4882a593Smuzhiyun static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
924*4882a593Smuzhiyun 				     struct mvneta_tx_queue *txq,
925*4882a593Smuzhiyun 				     int pend_desc)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	u32 val;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	pend_desc += txq->pending;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/* Only 255 Tx descriptors can be added at once */
932*4882a593Smuzhiyun 	do {
933*4882a593Smuzhiyun 		val = min(pend_desc, 255);
934*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
935*4882a593Smuzhiyun 		pend_desc -= val;
936*4882a593Smuzhiyun 	} while (pend_desc > 0);
937*4882a593Smuzhiyun 	txq->pending = 0;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun /* Get pointer to next TX descriptor to be processed (send) by HW */
941*4882a593Smuzhiyun static struct mvneta_tx_desc *
mvneta_txq_next_desc_get(struct mvneta_tx_queue * txq)942*4882a593Smuzhiyun mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	int tx_desc = txq->next_desc_to_proc;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
947*4882a593Smuzhiyun 	return txq->descs + tx_desc;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun /* Release the last allocated TX descriptor. Useful to handle DMA
951*4882a593Smuzhiyun  * mapping failures in the TX path.
952*4882a593Smuzhiyun  */
mvneta_txq_desc_put(struct mvneta_tx_queue * txq)953*4882a593Smuzhiyun static void mvneta_txq_desc_put(struct mvneta_tx_queue *txq)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	if (txq->next_desc_to_proc == 0)
956*4882a593Smuzhiyun 		txq->next_desc_to_proc = txq->last_desc - 1;
957*4882a593Smuzhiyun 	else
958*4882a593Smuzhiyun 		txq->next_desc_to_proc--;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun /* Set rxq buf size */
mvneta_rxq_buf_size_set(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int buf_size)962*4882a593Smuzhiyun static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
963*4882a593Smuzhiyun 				    struct mvneta_rx_queue *rxq,
964*4882a593Smuzhiyun 				    int buf_size)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	u32 val;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
971*4882a593Smuzhiyun 	val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun /* Disable buffer management (BM) */
mvneta_rxq_bm_disable(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)977*4882a593Smuzhiyun static void mvneta_rxq_bm_disable(struct mvneta_port *pp,
978*4882a593Smuzhiyun 				  struct mvneta_rx_queue *rxq)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	u32 val;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
983*4882a593Smuzhiyun 	val &= ~MVNETA_RXQ_HW_BUF_ALLOC;
984*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun /* Enable buffer management (BM) */
mvneta_rxq_bm_enable(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)988*4882a593Smuzhiyun static void mvneta_rxq_bm_enable(struct mvneta_port *pp,
989*4882a593Smuzhiyun 				 struct mvneta_rx_queue *rxq)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun 	u32 val;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
994*4882a593Smuzhiyun 	val |= MVNETA_RXQ_HW_BUF_ALLOC;
995*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun /* Notify HW about port's assignment of pool for bigger packets */
mvneta_rxq_long_pool_set(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)999*4882a593Smuzhiyun static void mvneta_rxq_long_pool_set(struct mvneta_port *pp,
1000*4882a593Smuzhiyun 				     struct mvneta_rx_queue *rxq)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	u32 val;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
1005*4882a593Smuzhiyun 	val &= ~MVNETA_RXQ_LONG_POOL_ID_MASK;
1006*4882a593Smuzhiyun 	val |= (pp->pool_long->id << MVNETA_RXQ_LONG_POOL_ID_SHIFT);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun /* Notify HW about port's assignment of pool for smaller packets */
mvneta_rxq_short_pool_set(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)1012*4882a593Smuzhiyun static void mvneta_rxq_short_pool_set(struct mvneta_port *pp,
1013*4882a593Smuzhiyun 				      struct mvneta_rx_queue *rxq)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	u32 val;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
1018*4882a593Smuzhiyun 	val &= ~MVNETA_RXQ_SHORT_POOL_ID_MASK;
1019*4882a593Smuzhiyun 	val |= (pp->pool_short->id << MVNETA_RXQ_SHORT_POOL_ID_SHIFT);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun /* Set port's receive buffer size for assigned BM pool */
mvneta_bm_pool_bufsize_set(struct mvneta_port * pp,int buf_size,u8 pool_id)1025*4882a593Smuzhiyun static inline void mvneta_bm_pool_bufsize_set(struct mvneta_port *pp,
1026*4882a593Smuzhiyun 					      int buf_size,
1027*4882a593Smuzhiyun 					      u8 pool_id)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	u32 val;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	if (!IS_ALIGNED(buf_size, 8)) {
1032*4882a593Smuzhiyun 		dev_warn(pp->dev->dev.parent,
1033*4882a593Smuzhiyun 			 "illegal buf_size value %d, round to %d\n",
1034*4882a593Smuzhiyun 			 buf_size, ALIGN(buf_size, 8));
1035*4882a593Smuzhiyun 		buf_size = ALIGN(buf_size, 8);
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_PORT_POOL_BUFFER_SZ_REG(pool_id));
1039*4882a593Smuzhiyun 	val |= buf_size & MVNETA_PORT_POOL_BUFFER_SZ_MASK;
1040*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_POOL_BUFFER_SZ_REG(pool_id), val);
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun /* Configure MBUS window in order to enable access BM internal SRAM */
mvneta_mbus_io_win_set(struct mvneta_port * pp,u32 base,u32 wsize,u8 target,u8 attr)1044*4882a593Smuzhiyun static int mvneta_mbus_io_win_set(struct mvneta_port *pp, u32 base, u32 wsize,
1045*4882a593Smuzhiyun 				  u8 target, u8 attr)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	u32 win_enable, win_protect;
1048*4882a593Smuzhiyun 	int i;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	win_enable = mvreg_read(pp, MVNETA_BASE_ADDR_ENABLE);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	if (pp->bm_win_id < 0) {
1053*4882a593Smuzhiyun 		/* Find first not occupied window */
1054*4882a593Smuzhiyun 		for (i = 0; i < MVNETA_MAX_DECODE_WIN; i++) {
1055*4882a593Smuzhiyun 			if (win_enable & (1 << i)) {
1056*4882a593Smuzhiyun 				pp->bm_win_id = i;
1057*4882a593Smuzhiyun 				break;
1058*4882a593Smuzhiyun 			}
1059*4882a593Smuzhiyun 		}
1060*4882a593Smuzhiyun 		if (i == MVNETA_MAX_DECODE_WIN)
1061*4882a593Smuzhiyun 			return -ENOMEM;
1062*4882a593Smuzhiyun 	} else {
1063*4882a593Smuzhiyun 		i = pp->bm_win_id;
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
1067*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	if (i < 4)
1070*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_WIN_BASE(i), (base & 0xffff0000) |
1073*4882a593Smuzhiyun 		    (attr << 8) | target);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_WIN_SIZE(i), (wsize - 1) & 0xffff0000);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	win_protect = mvreg_read(pp, MVNETA_ACCESS_PROTECT_ENABLE);
1078*4882a593Smuzhiyun 	win_protect |= 3 << (2 * i);
1079*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_ACCESS_PROTECT_ENABLE, win_protect);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	win_enable &= ~(1 << i);
1082*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	return 0;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
mvneta_bm_port_mbus_init(struct mvneta_port * pp)1087*4882a593Smuzhiyun static  int mvneta_bm_port_mbus_init(struct mvneta_port *pp)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	u32 wsize;
1090*4882a593Smuzhiyun 	u8 target, attr;
1091*4882a593Smuzhiyun 	int err;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	/* Get BM window information */
1094*4882a593Smuzhiyun 	err = mvebu_mbus_get_io_win_info(pp->bm_priv->bppi_phys_addr, &wsize,
1095*4882a593Smuzhiyun 					 &target, &attr);
1096*4882a593Smuzhiyun 	if (err < 0)
1097*4882a593Smuzhiyun 		return err;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	pp->bm_win_id = -1;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* Open NETA -> BM window */
1102*4882a593Smuzhiyun 	err = mvneta_mbus_io_win_set(pp, pp->bm_priv->bppi_phys_addr, wsize,
1103*4882a593Smuzhiyun 				     target, attr);
1104*4882a593Smuzhiyun 	if (err < 0) {
1105*4882a593Smuzhiyun 		netdev_info(pp->dev, "fail to configure mbus window to BM\n");
1106*4882a593Smuzhiyun 		return err;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 	return 0;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun /* Assign and initialize pools for port. In case of fail
1112*4882a593Smuzhiyun  * buffer manager will remain disabled for current port.
1113*4882a593Smuzhiyun  */
mvneta_bm_port_init(struct platform_device * pdev,struct mvneta_port * pp)1114*4882a593Smuzhiyun static int mvneta_bm_port_init(struct platform_device *pdev,
1115*4882a593Smuzhiyun 			       struct mvneta_port *pp)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun 	struct device_node *dn = pdev->dev.of_node;
1118*4882a593Smuzhiyun 	u32 long_pool_id, short_pool_id;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
1121*4882a593Smuzhiyun 		int ret;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 		ret = mvneta_bm_port_mbus_init(pp);
1124*4882a593Smuzhiyun 		if (ret)
1125*4882a593Smuzhiyun 			return ret;
1126*4882a593Smuzhiyun 	}
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (of_property_read_u32(dn, "bm,pool-long", &long_pool_id)) {
1129*4882a593Smuzhiyun 		netdev_info(pp->dev, "missing long pool id\n");
1130*4882a593Smuzhiyun 		return -EINVAL;
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	/* Create port's long pool depending on mtu */
1134*4882a593Smuzhiyun 	pp->pool_long = mvneta_bm_pool_use(pp->bm_priv, long_pool_id,
1135*4882a593Smuzhiyun 					   MVNETA_BM_LONG, pp->id,
1136*4882a593Smuzhiyun 					   MVNETA_RX_PKT_SIZE(pp->dev->mtu));
1137*4882a593Smuzhiyun 	if (!pp->pool_long) {
1138*4882a593Smuzhiyun 		netdev_info(pp->dev, "fail to obtain long pool for port\n");
1139*4882a593Smuzhiyun 		return -ENOMEM;
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	pp->pool_long->port_map |= 1 << pp->id;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	mvneta_bm_pool_bufsize_set(pp, pp->pool_long->buf_size,
1145*4882a593Smuzhiyun 				   pp->pool_long->id);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	/* If short pool id is not defined, assume using single pool */
1148*4882a593Smuzhiyun 	if (of_property_read_u32(dn, "bm,pool-short", &short_pool_id))
1149*4882a593Smuzhiyun 		short_pool_id = long_pool_id;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	/* Create port's short pool */
1152*4882a593Smuzhiyun 	pp->pool_short = mvneta_bm_pool_use(pp->bm_priv, short_pool_id,
1153*4882a593Smuzhiyun 					    MVNETA_BM_SHORT, pp->id,
1154*4882a593Smuzhiyun 					    MVNETA_BM_SHORT_PKT_SIZE);
1155*4882a593Smuzhiyun 	if (!pp->pool_short) {
1156*4882a593Smuzhiyun 		netdev_info(pp->dev, "fail to obtain short pool for port\n");
1157*4882a593Smuzhiyun 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
1158*4882a593Smuzhiyun 		return -ENOMEM;
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	if (short_pool_id != long_pool_id) {
1162*4882a593Smuzhiyun 		pp->pool_short->port_map |= 1 << pp->id;
1163*4882a593Smuzhiyun 		mvneta_bm_pool_bufsize_set(pp, pp->pool_short->buf_size,
1164*4882a593Smuzhiyun 					   pp->pool_short->id);
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun /* Update settings of a pool for bigger packets */
mvneta_bm_update_mtu(struct mvneta_port * pp,int mtu)1171*4882a593Smuzhiyun static void mvneta_bm_update_mtu(struct mvneta_port *pp, int mtu)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct mvneta_bm_pool *bm_pool = pp->pool_long;
1174*4882a593Smuzhiyun 	struct hwbm_pool *hwbm_pool = &bm_pool->hwbm_pool;
1175*4882a593Smuzhiyun 	int num;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	/* Release all buffers from long pool */
1178*4882a593Smuzhiyun 	mvneta_bm_bufs_free(pp->bm_priv, bm_pool, 1 << pp->id);
1179*4882a593Smuzhiyun 	if (hwbm_pool->buf_num) {
1180*4882a593Smuzhiyun 		WARN(1, "cannot free all buffers in pool %d\n",
1181*4882a593Smuzhiyun 		     bm_pool->id);
1182*4882a593Smuzhiyun 		goto bm_mtu_err;
1183*4882a593Smuzhiyun 	}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	bm_pool->pkt_size = MVNETA_RX_PKT_SIZE(mtu);
1186*4882a593Smuzhiyun 	bm_pool->buf_size = MVNETA_RX_BUF_SIZE(bm_pool->pkt_size);
1187*4882a593Smuzhiyun 	hwbm_pool->frag_size = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1188*4882a593Smuzhiyun 			SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(bm_pool->pkt_size));
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* Fill entire long pool */
1191*4882a593Smuzhiyun 	num = hwbm_pool_add(hwbm_pool, hwbm_pool->size);
1192*4882a593Smuzhiyun 	if (num != hwbm_pool->size) {
1193*4882a593Smuzhiyun 		WARN(1, "pool %d: %d of %d allocated\n",
1194*4882a593Smuzhiyun 		     bm_pool->id, num, hwbm_pool->size);
1195*4882a593Smuzhiyun 		goto bm_mtu_err;
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 	mvneta_bm_pool_bufsize_set(pp, bm_pool->buf_size, bm_pool->id);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	return;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun bm_mtu_err:
1202*4882a593Smuzhiyun 	mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
1203*4882a593Smuzhiyun 	mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short, 1 << pp->id);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	pp->bm_priv = NULL;
1206*4882a593Smuzhiyun 	pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
1207*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_ACC_MODE, MVNETA_ACC_MODE_EXT1);
1208*4882a593Smuzhiyun 	netdev_info(pp->dev, "fail to update MTU, fall back to software BM\n");
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun /* Start the Ethernet port RX and TX activity */
mvneta_port_up(struct mvneta_port * pp)1212*4882a593Smuzhiyun static void mvneta_port_up(struct mvneta_port *pp)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	int queue;
1215*4882a593Smuzhiyun 	u32 q_map;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	/* Enable all initialized TXs. */
1218*4882a593Smuzhiyun 	q_map = 0;
1219*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
1220*4882a593Smuzhiyun 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
1221*4882a593Smuzhiyun 		if (txq->descs)
1222*4882a593Smuzhiyun 			q_map |= (1 << queue);
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	q_map = 0;
1227*4882a593Smuzhiyun 	/* Enable all initialized RXQs. */
1228*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
1229*4882a593Smuzhiyun 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		if (rxq->descs)
1232*4882a593Smuzhiyun 			q_map |= (1 << queue);
1233*4882a593Smuzhiyun 	}
1234*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun /* Stop the Ethernet port activity */
mvneta_port_down(struct mvneta_port * pp)1238*4882a593Smuzhiyun static void mvneta_port_down(struct mvneta_port *pp)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	u32 val;
1241*4882a593Smuzhiyun 	int count;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	/* Stop Rx port activity. Check port Rx activity. */
1244*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	/* Issue stop command for active channels only */
1247*4882a593Smuzhiyun 	if (val != 0)
1248*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_RXQ_CMD,
1249*4882a593Smuzhiyun 			    val << MVNETA_RXQ_DISABLE_SHIFT);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	/* Wait for all Rx activity to terminate. */
1252*4882a593Smuzhiyun 	count = 0;
1253*4882a593Smuzhiyun 	do {
1254*4882a593Smuzhiyun 		if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
1255*4882a593Smuzhiyun 			netdev_warn(pp->dev,
1256*4882a593Smuzhiyun 				    "TIMEOUT for RX stopped ! rx_queue_cmd: 0x%08x\n",
1257*4882a593Smuzhiyun 				    val);
1258*4882a593Smuzhiyun 			break;
1259*4882a593Smuzhiyun 		}
1260*4882a593Smuzhiyun 		mdelay(1);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_RXQ_CMD);
1263*4882a593Smuzhiyun 	} while (val & MVNETA_RXQ_ENABLE_MASK);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* Stop Tx port activity. Check port Tx activity. Issue stop
1266*4882a593Smuzhiyun 	 * command for active channels only
1267*4882a593Smuzhiyun 	 */
1268*4882a593Smuzhiyun 	val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	if (val != 0)
1271*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_TXQ_CMD,
1272*4882a593Smuzhiyun 			    (val << MVNETA_TXQ_DISABLE_SHIFT));
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	/* Wait for all Tx activity to terminate. */
1275*4882a593Smuzhiyun 	count = 0;
1276*4882a593Smuzhiyun 	do {
1277*4882a593Smuzhiyun 		if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
1278*4882a593Smuzhiyun 			netdev_warn(pp->dev,
1279*4882a593Smuzhiyun 				    "TIMEOUT for TX stopped status=0x%08x\n",
1280*4882a593Smuzhiyun 				    val);
1281*4882a593Smuzhiyun 			break;
1282*4882a593Smuzhiyun 		}
1283*4882a593Smuzhiyun 		mdelay(1);
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 		/* Check TX Command reg that all Txqs are stopped */
1286*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_TXQ_CMD);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	} while (val & MVNETA_TXQ_ENABLE_MASK);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	/* Double check to verify that TX FIFO is empty */
1291*4882a593Smuzhiyun 	count = 0;
1292*4882a593Smuzhiyun 	do {
1293*4882a593Smuzhiyun 		if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
1294*4882a593Smuzhiyun 			netdev_warn(pp->dev,
1295*4882a593Smuzhiyun 				    "TX FIFO empty timeout status=0x%08x\n",
1296*4882a593Smuzhiyun 				    val);
1297*4882a593Smuzhiyun 			break;
1298*4882a593Smuzhiyun 		}
1299*4882a593Smuzhiyun 		mdelay(1);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_PORT_STATUS);
1302*4882a593Smuzhiyun 	} while (!(val & MVNETA_TX_FIFO_EMPTY) &&
1303*4882a593Smuzhiyun 		 (val & MVNETA_TX_IN_PRGRS));
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	udelay(200);
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun /* Enable the port by setting the port enable bit of the MAC control register */
mvneta_port_enable(struct mvneta_port * pp)1309*4882a593Smuzhiyun static void mvneta_port_enable(struct mvneta_port *pp)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	u32 val;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	/* Enable port */
1314*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
1315*4882a593Smuzhiyun 	val |= MVNETA_GMAC0_PORT_ENABLE;
1316*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun /* Disable the port and wait for about 200 usec before retuning */
mvneta_port_disable(struct mvneta_port * pp)1320*4882a593Smuzhiyun static void mvneta_port_disable(struct mvneta_port *pp)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun 	u32 val;
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* Reset the Enable bit in the Serial Control Register */
1325*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
1326*4882a593Smuzhiyun 	val &= ~MVNETA_GMAC0_PORT_ENABLE;
1327*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	udelay(200);
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun /* Multicast tables methods */
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
mvneta_set_ucast_table(struct mvneta_port * pp,int queue)1335*4882a593Smuzhiyun static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	int offset;
1338*4882a593Smuzhiyun 	u32 val;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	if (queue == -1) {
1341*4882a593Smuzhiyun 		val = 0;
1342*4882a593Smuzhiyun 	} else {
1343*4882a593Smuzhiyun 		val = 0x1 | (queue << 1);
1344*4882a593Smuzhiyun 		val |= (val << 24) | (val << 16) | (val << 8);
1345*4882a593Smuzhiyun 	}
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	for (offset = 0; offset <= 0xc; offset += 4)
1348*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
mvneta_set_special_mcast_table(struct mvneta_port * pp,int queue)1352*4882a593Smuzhiyun static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun 	int offset;
1355*4882a593Smuzhiyun 	u32 val;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	if (queue == -1) {
1358*4882a593Smuzhiyun 		val = 0;
1359*4882a593Smuzhiyun 	} else {
1360*4882a593Smuzhiyun 		val = 0x1 | (queue << 1);
1361*4882a593Smuzhiyun 		val |= (val << 24) | (val << 16) | (val << 8);
1362*4882a593Smuzhiyun 	}
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	for (offset = 0; offset <= 0xfc; offset += 4)
1365*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
mvneta_set_other_mcast_table(struct mvneta_port * pp,int queue)1370*4882a593Smuzhiyun static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	int offset;
1373*4882a593Smuzhiyun 	u32 val;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	if (queue == -1) {
1376*4882a593Smuzhiyun 		memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
1377*4882a593Smuzhiyun 		val = 0;
1378*4882a593Smuzhiyun 	} else {
1379*4882a593Smuzhiyun 		memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
1380*4882a593Smuzhiyun 		val = 0x1 | (queue << 1);
1381*4882a593Smuzhiyun 		val |= (val << 24) | (val << 16) | (val << 8);
1382*4882a593Smuzhiyun 	}
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	for (offset = 0; offset <= 0xfc; offset += 4)
1385*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
mvneta_percpu_unmask_interrupt(void * arg)1388*4882a593Smuzhiyun static void mvneta_percpu_unmask_interrupt(void *arg)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun 	struct mvneta_port *pp = arg;
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	/* All the queue are unmasked, but actually only the ones
1393*4882a593Smuzhiyun 	 * mapped to this CPU will be unmasked
1394*4882a593Smuzhiyun 	 */
1395*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_NEW_MASK,
1396*4882a593Smuzhiyun 		    MVNETA_RX_INTR_MASK_ALL |
1397*4882a593Smuzhiyun 		    MVNETA_TX_INTR_MASK_ALL |
1398*4882a593Smuzhiyun 		    MVNETA_MISCINTR_INTR_MASK);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
mvneta_percpu_mask_interrupt(void * arg)1401*4882a593Smuzhiyun static void mvneta_percpu_mask_interrupt(void *arg)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun 	struct mvneta_port *pp = arg;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	/* All the queue are masked, but actually only the ones
1406*4882a593Smuzhiyun 	 * mapped to this CPU will be masked
1407*4882a593Smuzhiyun 	 */
1408*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
1409*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
1410*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun 
mvneta_percpu_clear_intr_cause(void * arg)1413*4882a593Smuzhiyun static void mvneta_percpu_clear_intr_cause(void *arg)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun 	struct mvneta_port *pp = arg;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	/* All the queue are cleared, but actually only the ones
1418*4882a593Smuzhiyun 	 * mapped to this CPU will be cleared
1419*4882a593Smuzhiyun 	 */
1420*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
1421*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
1422*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun /* This method sets defaults to the NETA port:
1426*4882a593Smuzhiyun  *	Clears interrupt Cause and Mask registers.
1427*4882a593Smuzhiyun  *	Clears all MAC tables.
1428*4882a593Smuzhiyun  *	Sets defaults to all registers.
1429*4882a593Smuzhiyun  *	Resets RX and TX descriptor rings.
1430*4882a593Smuzhiyun  *	Resets PHY.
1431*4882a593Smuzhiyun  * This method can be called after mvneta_port_down() to return the port
1432*4882a593Smuzhiyun  *	settings to defaults.
1433*4882a593Smuzhiyun  */
mvneta_defaults_set(struct mvneta_port * pp)1434*4882a593Smuzhiyun static void mvneta_defaults_set(struct mvneta_port *pp)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun 	int cpu;
1437*4882a593Smuzhiyun 	int queue;
1438*4882a593Smuzhiyun 	u32 val;
1439*4882a593Smuzhiyun 	int max_cpu = num_present_cpus();
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	/* Clear all Cause registers */
1442*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_clear_intr_cause, pp, true);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	/* Mask all interrupts */
1445*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
1446*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	/* Enable MBUS Retry bit16 */
1449*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	/* Set CPU queue access map. CPUs are assigned to the RX and
1452*4882a593Smuzhiyun 	 * TX queues modulo their number. If there is only one TX
1453*4882a593Smuzhiyun 	 * queue then it is assigned to the CPU associated to the
1454*4882a593Smuzhiyun 	 * default RX queue.
1455*4882a593Smuzhiyun 	 */
1456*4882a593Smuzhiyun 	for_each_present_cpu(cpu) {
1457*4882a593Smuzhiyun 		int rxq_map = 0, txq_map = 0;
1458*4882a593Smuzhiyun 		int rxq, txq;
1459*4882a593Smuzhiyun 		if (!pp->neta_armada3700) {
1460*4882a593Smuzhiyun 			for (rxq = 0; rxq < rxq_number; rxq++)
1461*4882a593Smuzhiyun 				if ((rxq % max_cpu) == cpu)
1462*4882a593Smuzhiyun 					rxq_map |= MVNETA_CPU_RXQ_ACCESS(rxq);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 			for (txq = 0; txq < txq_number; txq++)
1465*4882a593Smuzhiyun 				if ((txq % max_cpu) == cpu)
1466*4882a593Smuzhiyun 					txq_map |= MVNETA_CPU_TXQ_ACCESS(txq);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 			/* With only one TX queue we configure a special case
1469*4882a593Smuzhiyun 			 * which will allow to get all the irq on a single
1470*4882a593Smuzhiyun 			 * CPU
1471*4882a593Smuzhiyun 			 */
1472*4882a593Smuzhiyun 			if (txq_number == 1)
1473*4882a593Smuzhiyun 				txq_map = (cpu == pp->rxq_def) ?
1474*4882a593Smuzhiyun 					MVNETA_CPU_TXQ_ACCESS(1) : 0;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 		} else {
1477*4882a593Smuzhiyun 			txq_map = MVNETA_CPU_TXQ_ACCESS_ALL_MASK;
1478*4882a593Smuzhiyun 			rxq_map = MVNETA_CPU_RXQ_ACCESS_ALL_MASK;
1479*4882a593Smuzhiyun 		}
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_CPU_MAP(cpu), rxq_map | txq_map);
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	/* Reset RX and TX DMAs */
1485*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
1486*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	/* Disable Legacy WRR, Disable EJP, Release from reset */
1489*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
1490*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
1491*4882a593Smuzhiyun 		mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
1492*4882a593Smuzhiyun 		mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
1493*4882a593Smuzhiyun 	}
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
1496*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	/* Set Port Acceleration Mode */
1499*4882a593Smuzhiyun 	if (pp->bm_priv)
1500*4882a593Smuzhiyun 		/* HW buffer management + legacy parser */
1501*4882a593Smuzhiyun 		val = MVNETA_ACC_MODE_EXT2;
1502*4882a593Smuzhiyun 	else
1503*4882a593Smuzhiyun 		/* SW buffer management + legacy parser */
1504*4882a593Smuzhiyun 		val = MVNETA_ACC_MODE_EXT1;
1505*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_ACC_MODE, val);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	if (pp->bm_priv)
1508*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_BM_ADDRESS, pp->bm_priv->bppi_phys_addr);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	/* Update val of portCfg register accordingly with all RxQueue types */
1511*4882a593Smuzhiyun 	val = MVNETA_PORT_CONFIG_DEFL_VALUE(pp->rxq_def);
1512*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_CONFIG, val);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	val = 0;
1515*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
1516*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	/* Build PORT_SDMA_CONFIG_REG */
1519*4882a593Smuzhiyun 	val = 0;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	/* Default burst size */
1522*4882a593Smuzhiyun 	val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
1523*4882a593Smuzhiyun 	val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
1524*4882a593Smuzhiyun 	val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
1527*4882a593Smuzhiyun 	val |= MVNETA_DESC_SWAP;
1528*4882a593Smuzhiyun #endif
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	/* Assign port SDMA configuration */
1531*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	/* Disable PHY polling in hardware, since we're using the
1534*4882a593Smuzhiyun 	 * kernel phylib to do this.
1535*4882a593Smuzhiyun 	 */
1536*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
1537*4882a593Smuzhiyun 	val &= ~MVNETA_PHY_POLLING_ENABLE;
1538*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	mvneta_set_ucast_table(pp, -1);
1541*4882a593Smuzhiyun 	mvneta_set_special_mcast_table(pp, -1);
1542*4882a593Smuzhiyun 	mvneta_set_other_mcast_table(pp, -1);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	/* Set port interrupt enable register - default enable all */
1545*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_ENABLE,
1546*4882a593Smuzhiyun 		    (MVNETA_RXQ_INTR_ENABLE_ALL_MASK
1547*4882a593Smuzhiyun 		     | MVNETA_TXQ_INTR_ENABLE_ALL_MASK));
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	mvneta_mib_counters_clear(pp);
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun /* Set max sizes for tx queues */
mvneta_txq_max_tx_size_set(struct mvneta_port * pp,int max_tx_size)1553*4882a593Smuzhiyun static void mvneta_txq_max_tx_size_set(struct mvneta_port *pp, int max_tx_size)
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun 	u32 val, size, mtu;
1557*4882a593Smuzhiyun 	int queue;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	mtu = max_tx_size * 8;
1560*4882a593Smuzhiyun 	if (mtu > MVNETA_TX_MTU_MAX)
1561*4882a593Smuzhiyun 		mtu = MVNETA_TX_MTU_MAX;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	/* Set MTU */
1564*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_TX_MTU);
1565*4882a593Smuzhiyun 	val &= ~MVNETA_TX_MTU_MAX;
1566*4882a593Smuzhiyun 	val |= mtu;
1567*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TX_MTU, val);
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	/* TX token size and all TXQs token size must be larger that MTU */
1570*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_TX_TOKEN_SIZE);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	size = val & MVNETA_TX_TOKEN_SIZE_MAX;
1573*4882a593Smuzhiyun 	if (size < mtu) {
1574*4882a593Smuzhiyun 		size = mtu;
1575*4882a593Smuzhiyun 		val &= ~MVNETA_TX_TOKEN_SIZE_MAX;
1576*4882a593Smuzhiyun 		val |= size;
1577*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_TX_TOKEN_SIZE, val);
1578*4882a593Smuzhiyun 	}
1579*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
1580*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue));
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 		size = val & MVNETA_TXQ_TOKEN_SIZE_MAX;
1583*4882a593Smuzhiyun 		if (size < mtu) {
1584*4882a593Smuzhiyun 			size = mtu;
1585*4882a593Smuzhiyun 			val &= ~MVNETA_TXQ_TOKEN_SIZE_MAX;
1586*4882a593Smuzhiyun 			val |= size;
1587*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue), val);
1588*4882a593Smuzhiyun 		}
1589*4882a593Smuzhiyun 	}
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun /* Set unicast address */
mvneta_set_ucast_addr(struct mvneta_port * pp,u8 last_nibble,int queue)1593*4882a593Smuzhiyun static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
1594*4882a593Smuzhiyun 				  int queue)
1595*4882a593Smuzhiyun {
1596*4882a593Smuzhiyun 	unsigned int unicast_reg;
1597*4882a593Smuzhiyun 	unsigned int tbl_offset;
1598*4882a593Smuzhiyun 	unsigned int reg_offset;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	/* Locate the Unicast table entry */
1601*4882a593Smuzhiyun 	last_nibble = (0xf & last_nibble);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	/* offset from unicast tbl base */
1604*4882a593Smuzhiyun 	tbl_offset = (last_nibble / 4) * 4;
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	/* offset within the above reg  */
1607*4882a593Smuzhiyun 	reg_offset = last_nibble % 4;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	if (queue == -1) {
1612*4882a593Smuzhiyun 		/* Clear accepts frame bit at specified unicast DA tbl entry */
1613*4882a593Smuzhiyun 		unicast_reg &= ~(0xff << (8 * reg_offset));
1614*4882a593Smuzhiyun 	} else {
1615*4882a593Smuzhiyun 		unicast_reg &= ~(0xff << (8 * reg_offset));
1616*4882a593Smuzhiyun 		unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
1617*4882a593Smuzhiyun 	}
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun /* Set mac address */
mvneta_mac_addr_set(struct mvneta_port * pp,unsigned char * addr,int queue)1623*4882a593Smuzhiyun static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
1624*4882a593Smuzhiyun 				int queue)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun 	unsigned int mac_h;
1627*4882a593Smuzhiyun 	unsigned int mac_l;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	if (queue != -1) {
1630*4882a593Smuzhiyun 		mac_l = (addr[4] << 8) | (addr[5]);
1631*4882a593Smuzhiyun 		mac_h = (addr[0] << 24) | (addr[1] << 16) |
1632*4882a593Smuzhiyun 			(addr[2] << 8) | (addr[3] << 0);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
1635*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
1636*4882a593Smuzhiyun 	}
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	/* Accept frames of this address */
1639*4882a593Smuzhiyun 	mvneta_set_ucast_addr(pp, addr[5], queue);
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun /* Set the number of packets that will be received before RX interrupt
1643*4882a593Smuzhiyun  * will be generated by HW.
1644*4882a593Smuzhiyun  */
mvneta_rx_pkts_coal_set(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,u32 value)1645*4882a593Smuzhiyun static void mvneta_rx_pkts_coal_set(struct mvneta_port *pp,
1646*4882a593Smuzhiyun 				    struct mvneta_rx_queue *rxq, u32 value)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_THRESHOLD_REG(rxq->id),
1649*4882a593Smuzhiyun 		    value | MVNETA_RXQ_NON_OCCUPIED(0));
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun /* Set the time delay in usec before RX interrupt will be generated by
1653*4882a593Smuzhiyun  * HW.
1654*4882a593Smuzhiyun  */
mvneta_rx_time_coal_set(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,u32 value)1655*4882a593Smuzhiyun static void mvneta_rx_time_coal_set(struct mvneta_port *pp,
1656*4882a593Smuzhiyun 				    struct mvneta_rx_queue *rxq, u32 value)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun 	u32 val;
1659*4882a593Smuzhiyun 	unsigned long clk_rate;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	clk_rate = clk_get_rate(pp->clk);
1662*4882a593Smuzhiyun 	val = (clk_rate / 1000000) * value;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_TIME_COAL_REG(rxq->id), val);
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun /* Set threshold for TX_DONE pkts coalescing */
mvneta_tx_done_pkts_coal_set(struct mvneta_port * pp,struct mvneta_tx_queue * txq,u32 value)1668*4882a593Smuzhiyun static void mvneta_tx_done_pkts_coal_set(struct mvneta_port *pp,
1669*4882a593Smuzhiyun 					 struct mvneta_tx_queue *txq, u32 value)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun 	u32 val;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_TXQ_SIZE_REG(txq->id));
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	val &= ~MVNETA_TXQ_SENT_THRESH_ALL_MASK;
1676*4882a593Smuzhiyun 	val |= MVNETA_TXQ_SENT_THRESH_MASK(value);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), val);
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
mvneta_rx_desc_fill(struct mvneta_rx_desc * rx_desc,u32 phys_addr,void * virt_addr,struct mvneta_rx_queue * rxq)1682*4882a593Smuzhiyun static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
1683*4882a593Smuzhiyun 				u32 phys_addr, void *virt_addr,
1684*4882a593Smuzhiyun 				struct mvneta_rx_queue *rxq)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun 	int i;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	rx_desc->buf_phys_addr = phys_addr;
1689*4882a593Smuzhiyun 	i = rx_desc - rxq->descs;
1690*4882a593Smuzhiyun 	rxq->buf_virt_addr[i] = virt_addr;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun /* Decrement sent descriptors counter */
mvneta_txq_sent_desc_dec(struct mvneta_port * pp,struct mvneta_tx_queue * txq,int sent_desc)1694*4882a593Smuzhiyun static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
1695*4882a593Smuzhiyun 				     struct mvneta_tx_queue *txq,
1696*4882a593Smuzhiyun 				     int sent_desc)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun 	u32 val;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	/* Only 255 TX descriptors can be updated at once */
1701*4882a593Smuzhiyun 	while (sent_desc > 0xff) {
1702*4882a593Smuzhiyun 		val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
1703*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1704*4882a593Smuzhiyun 		sent_desc = sent_desc - 0xff;
1705*4882a593Smuzhiyun 	}
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
1708*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun /* Get number of TX descriptors already sent by HW */
mvneta_txq_sent_desc_num_get(struct mvneta_port * pp,struct mvneta_tx_queue * txq)1712*4882a593Smuzhiyun static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
1713*4882a593Smuzhiyun 					struct mvneta_tx_queue *txq)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun 	u32 val;
1716*4882a593Smuzhiyun 	int sent_desc;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
1719*4882a593Smuzhiyun 	sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
1720*4882a593Smuzhiyun 		MVNETA_TXQ_SENT_DESC_SHIFT;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	return sent_desc;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun /* Get number of sent descriptors and decrement counter.
1726*4882a593Smuzhiyun  *  The number of sent descriptors is returned.
1727*4882a593Smuzhiyun  */
mvneta_txq_sent_desc_proc(struct mvneta_port * pp,struct mvneta_tx_queue * txq)1728*4882a593Smuzhiyun static int mvneta_txq_sent_desc_proc(struct mvneta_port *pp,
1729*4882a593Smuzhiyun 				     struct mvneta_tx_queue *txq)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun 	int sent_desc;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	/* Get number of sent descriptors */
1734*4882a593Smuzhiyun 	sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	/* Decrement sent descriptors counter */
1737*4882a593Smuzhiyun 	if (sent_desc)
1738*4882a593Smuzhiyun 		mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	return sent_desc;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun /* Set TXQ descriptors fields relevant for CSUM calculation */
mvneta_txq_desc_csum(int l3_offs,int l3_proto,int ip_hdr_len,int l4_proto)1744*4882a593Smuzhiyun static u32 mvneta_txq_desc_csum(int l3_offs, int l3_proto,
1745*4882a593Smuzhiyun 				int ip_hdr_len, int l4_proto)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun 	u32 command;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	/* Fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
1750*4882a593Smuzhiyun 	 * G_L4_chk, L4_type; required only for checksum
1751*4882a593Smuzhiyun 	 * calculation
1752*4882a593Smuzhiyun 	 */
1753*4882a593Smuzhiyun 	command =  l3_offs    << MVNETA_TX_L3_OFF_SHIFT;
1754*4882a593Smuzhiyun 	command |= ip_hdr_len << MVNETA_TX_IP_HLEN_SHIFT;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	if (l3_proto == htons(ETH_P_IP))
1757*4882a593Smuzhiyun 		command |= MVNETA_TXD_IP_CSUM;
1758*4882a593Smuzhiyun 	else
1759*4882a593Smuzhiyun 		command |= MVNETA_TX_L3_IP6;
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	if (l4_proto == IPPROTO_TCP)
1762*4882a593Smuzhiyun 		command |=  MVNETA_TX_L4_CSUM_FULL;
1763*4882a593Smuzhiyun 	else if (l4_proto == IPPROTO_UDP)
1764*4882a593Smuzhiyun 		command |= MVNETA_TX_L4_UDP | MVNETA_TX_L4_CSUM_FULL;
1765*4882a593Smuzhiyun 	else
1766*4882a593Smuzhiyun 		command |= MVNETA_TX_L4_CSUM_NOT;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	return command;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun /* Display more error info */
mvneta_rx_error(struct mvneta_port * pp,struct mvneta_rx_desc * rx_desc)1773*4882a593Smuzhiyun static void mvneta_rx_error(struct mvneta_port *pp,
1774*4882a593Smuzhiyun 			    struct mvneta_rx_desc *rx_desc)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
1777*4882a593Smuzhiyun 	u32 status = rx_desc->status;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	/* update per-cpu counter */
1780*4882a593Smuzhiyun 	u64_stats_update_begin(&stats->syncp);
1781*4882a593Smuzhiyun 	stats->rx_errors++;
1782*4882a593Smuzhiyun 	u64_stats_update_end(&stats->syncp);
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	switch (status & MVNETA_RXD_ERR_CODE_MASK) {
1785*4882a593Smuzhiyun 	case MVNETA_RXD_ERR_CRC:
1786*4882a593Smuzhiyun 		netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
1787*4882a593Smuzhiyun 			   status, rx_desc->data_size);
1788*4882a593Smuzhiyun 		break;
1789*4882a593Smuzhiyun 	case MVNETA_RXD_ERR_OVERRUN:
1790*4882a593Smuzhiyun 		netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
1791*4882a593Smuzhiyun 			   status, rx_desc->data_size);
1792*4882a593Smuzhiyun 		break;
1793*4882a593Smuzhiyun 	case MVNETA_RXD_ERR_LEN:
1794*4882a593Smuzhiyun 		netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
1795*4882a593Smuzhiyun 			   status, rx_desc->data_size);
1796*4882a593Smuzhiyun 		break;
1797*4882a593Smuzhiyun 	case MVNETA_RXD_ERR_RESOURCE:
1798*4882a593Smuzhiyun 		netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
1799*4882a593Smuzhiyun 			   status, rx_desc->data_size);
1800*4882a593Smuzhiyun 		break;
1801*4882a593Smuzhiyun 	}
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun /* Handle RX checksum offload based on the descriptor's status */
mvneta_rx_csum(struct mvneta_port * pp,u32 status,struct sk_buff * skb)1805*4882a593Smuzhiyun static void mvneta_rx_csum(struct mvneta_port *pp, u32 status,
1806*4882a593Smuzhiyun 			   struct sk_buff *skb)
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun 	if ((pp->dev->features & NETIF_F_RXCSUM) &&
1809*4882a593Smuzhiyun 	    (status & MVNETA_RXD_L3_IP4) &&
1810*4882a593Smuzhiyun 	    (status & MVNETA_RXD_L4_CSUM_OK)) {
1811*4882a593Smuzhiyun 		skb->csum = 0;
1812*4882a593Smuzhiyun 		skb->ip_summed = CHECKSUM_UNNECESSARY;
1813*4882a593Smuzhiyun 		return;
1814*4882a593Smuzhiyun 	}
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	skb->ip_summed = CHECKSUM_NONE;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun /* Return tx queue pointer (find last set bit) according to <cause> returned
1820*4882a593Smuzhiyun  * form tx_done reg. <cause> must not be null. The return value is always a
1821*4882a593Smuzhiyun  * valid queue for matching the first one found in <cause>.
1822*4882a593Smuzhiyun  */
mvneta_tx_done_policy(struct mvneta_port * pp,u32 cause)1823*4882a593Smuzhiyun static struct mvneta_tx_queue *mvneta_tx_done_policy(struct mvneta_port *pp,
1824*4882a593Smuzhiyun 						     u32 cause)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun 	int queue = fls(cause) - 1;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	return &pp->txqs[queue];
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun /* Free tx queue skbuffs */
mvneta_txq_bufs_free(struct mvneta_port * pp,struct mvneta_tx_queue * txq,int num,struct netdev_queue * nq,bool napi)1832*4882a593Smuzhiyun static void mvneta_txq_bufs_free(struct mvneta_port *pp,
1833*4882a593Smuzhiyun 				 struct mvneta_tx_queue *txq, int num,
1834*4882a593Smuzhiyun 				 struct netdev_queue *nq, bool napi)
1835*4882a593Smuzhiyun {
1836*4882a593Smuzhiyun 	unsigned int bytes_compl = 0, pkts_compl = 0;
1837*4882a593Smuzhiyun 	int i;
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
1840*4882a593Smuzhiyun 		struct mvneta_tx_buf *buf = &txq->buf[txq->txq_get_index];
1841*4882a593Smuzhiyun 		struct mvneta_tx_desc *tx_desc = txq->descs +
1842*4882a593Smuzhiyun 			txq->txq_get_index;
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 		mvneta_txq_inc_get(txq);
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 		if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr) &&
1847*4882a593Smuzhiyun 		    buf->type != MVNETA_TYPE_XDP_TX)
1848*4882a593Smuzhiyun 			dma_unmap_single(pp->dev->dev.parent,
1849*4882a593Smuzhiyun 					 tx_desc->buf_phys_addr,
1850*4882a593Smuzhiyun 					 tx_desc->data_size, DMA_TO_DEVICE);
1851*4882a593Smuzhiyun 		if (buf->type == MVNETA_TYPE_SKB && buf->skb) {
1852*4882a593Smuzhiyun 			bytes_compl += buf->skb->len;
1853*4882a593Smuzhiyun 			pkts_compl++;
1854*4882a593Smuzhiyun 			dev_kfree_skb_any(buf->skb);
1855*4882a593Smuzhiyun 		} else if (buf->type == MVNETA_TYPE_XDP_TX ||
1856*4882a593Smuzhiyun 			   buf->type == MVNETA_TYPE_XDP_NDO) {
1857*4882a593Smuzhiyun 			if (napi && buf->type == MVNETA_TYPE_XDP_TX)
1858*4882a593Smuzhiyun 				xdp_return_frame_rx_napi(buf->xdpf);
1859*4882a593Smuzhiyun 			else
1860*4882a593Smuzhiyun 				xdp_return_frame(buf->xdpf);
1861*4882a593Smuzhiyun 		}
1862*4882a593Smuzhiyun 	}
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	netdev_tx_completed_queue(nq, pkts_compl, bytes_compl);
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun /* Handle end of transmission */
mvneta_txq_done(struct mvneta_port * pp,struct mvneta_tx_queue * txq)1868*4882a593Smuzhiyun static void mvneta_txq_done(struct mvneta_port *pp,
1869*4882a593Smuzhiyun 			   struct mvneta_tx_queue *txq)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
1872*4882a593Smuzhiyun 	int tx_done;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	tx_done = mvneta_txq_sent_desc_proc(pp, txq);
1875*4882a593Smuzhiyun 	if (!tx_done)
1876*4882a593Smuzhiyun 		return;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	mvneta_txq_bufs_free(pp, txq, tx_done, nq, true);
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	txq->count -= tx_done;
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	if (netif_tx_queue_stopped(nq)) {
1883*4882a593Smuzhiyun 		if (txq->count <= txq->tx_wake_threshold)
1884*4882a593Smuzhiyun 			netif_tx_wake_queue(nq);
1885*4882a593Smuzhiyun 	}
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun /* Refill processing for SW buffer management */
1889*4882a593Smuzhiyun /* Allocate page per descriptor */
mvneta_rx_refill(struct mvneta_port * pp,struct mvneta_rx_desc * rx_desc,struct mvneta_rx_queue * rxq,gfp_t gfp_mask)1890*4882a593Smuzhiyun static int mvneta_rx_refill(struct mvneta_port *pp,
1891*4882a593Smuzhiyun 			    struct mvneta_rx_desc *rx_desc,
1892*4882a593Smuzhiyun 			    struct mvneta_rx_queue *rxq,
1893*4882a593Smuzhiyun 			    gfp_t gfp_mask)
1894*4882a593Smuzhiyun {
1895*4882a593Smuzhiyun 	dma_addr_t phys_addr;
1896*4882a593Smuzhiyun 	struct page *page;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	page = page_pool_alloc_pages(rxq->page_pool,
1899*4882a593Smuzhiyun 				     gfp_mask | __GFP_NOWARN);
1900*4882a593Smuzhiyun 	if (!page)
1901*4882a593Smuzhiyun 		return -ENOMEM;
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	phys_addr = page_pool_get_dma_addr(page) + pp->rx_offset_correction;
1904*4882a593Smuzhiyun 	mvneta_rx_desc_fill(rx_desc, phys_addr, page, rxq);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	return 0;
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun /* Handle tx checksum */
mvneta_skb_tx_csum(struct mvneta_port * pp,struct sk_buff * skb)1910*4882a593Smuzhiyun static u32 mvneta_skb_tx_csum(struct mvneta_port *pp, struct sk_buff *skb)
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun 	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1913*4882a593Smuzhiyun 		int ip_hdr_len = 0;
1914*4882a593Smuzhiyun 		__be16 l3_proto = vlan_get_protocol(skb);
1915*4882a593Smuzhiyun 		u8 l4_proto;
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 		if (l3_proto == htons(ETH_P_IP)) {
1918*4882a593Smuzhiyun 			struct iphdr *ip4h = ip_hdr(skb);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 			/* Calculate IPv4 checksum and L4 checksum */
1921*4882a593Smuzhiyun 			ip_hdr_len = ip4h->ihl;
1922*4882a593Smuzhiyun 			l4_proto = ip4h->protocol;
1923*4882a593Smuzhiyun 		} else if (l3_proto == htons(ETH_P_IPV6)) {
1924*4882a593Smuzhiyun 			struct ipv6hdr *ip6h = ipv6_hdr(skb);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 			/* Read l4_protocol from one of IPv6 extra headers */
1927*4882a593Smuzhiyun 			if (skb_network_header_len(skb) > 0)
1928*4882a593Smuzhiyun 				ip_hdr_len = (skb_network_header_len(skb) >> 2);
1929*4882a593Smuzhiyun 			l4_proto = ip6h->nexthdr;
1930*4882a593Smuzhiyun 		} else
1931*4882a593Smuzhiyun 			return MVNETA_TX_L4_CSUM_NOT;
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 		return mvneta_txq_desc_csum(skb_network_offset(skb),
1934*4882a593Smuzhiyun 					    l3_proto, ip_hdr_len, l4_proto);
1935*4882a593Smuzhiyun 	}
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	return MVNETA_TX_L4_CSUM_NOT;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun /* Drop packets received by the RXQ and free buffers */
mvneta_rxq_drop_pkts(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)1941*4882a593Smuzhiyun static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
1942*4882a593Smuzhiyun 				 struct mvneta_rx_queue *rxq)
1943*4882a593Smuzhiyun {
1944*4882a593Smuzhiyun 	int rx_done, i;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
1947*4882a593Smuzhiyun 	if (rx_done)
1948*4882a593Smuzhiyun 		mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	if (pp->bm_priv) {
1951*4882a593Smuzhiyun 		for (i = 0; i < rx_done; i++) {
1952*4882a593Smuzhiyun 			struct mvneta_rx_desc *rx_desc =
1953*4882a593Smuzhiyun 						  mvneta_rxq_next_desc_get(rxq);
1954*4882a593Smuzhiyun 			u8 pool_id = MVNETA_RX_GET_BM_POOL_ID(rx_desc);
1955*4882a593Smuzhiyun 			struct mvneta_bm_pool *bm_pool;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 			bm_pool = &pp->bm_priv->bm_pools[pool_id];
1958*4882a593Smuzhiyun 			/* Return dropped buffer to the pool */
1959*4882a593Smuzhiyun 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
1960*4882a593Smuzhiyun 					      rx_desc->buf_phys_addr);
1961*4882a593Smuzhiyun 		}
1962*4882a593Smuzhiyun 		return;
1963*4882a593Smuzhiyun 	}
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	for (i = 0; i < rxq->size; i++) {
1966*4882a593Smuzhiyun 		struct mvneta_rx_desc *rx_desc = rxq->descs + i;
1967*4882a593Smuzhiyun 		void *data = rxq->buf_virt_addr[i];
1968*4882a593Smuzhiyun 		if (!data || !(rx_desc->buf_phys_addr))
1969*4882a593Smuzhiyun 			continue;
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 		page_pool_put_full_page(rxq->page_pool, data, false);
1972*4882a593Smuzhiyun 	}
1973*4882a593Smuzhiyun 	if (xdp_rxq_info_is_reg(&rxq->xdp_rxq))
1974*4882a593Smuzhiyun 		xdp_rxq_info_unreg(&rxq->xdp_rxq);
1975*4882a593Smuzhiyun 	page_pool_destroy(rxq->page_pool);
1976*4882a593Smuzhiyun 	rxq->page_pool = NULL;
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun static void
mvneta_update_stats(struct mvneta_port * pp,struct mvneta_stats * ps)1980*4882a593Smuzhiyun mvneta_update_stats(struct mvneta_port *pp,
1981*4882a593Smuzhiyun 		    struct mvneta_stats *ps)
1982*4882a593Smuzhiyun {
1983*4882a593Smuzhiyun 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	u64_stats_update_begin(&stats->syncp);
1986*4882a593Smuzhiyun 	stats->es.ps.rx_packets += ps->rx_packets;
1987*4882a593Smuzhiyun 	stats->es.ps.rx_bytes += ps->rx_bytes;
1988*4882a593Smuzhiyun 	/* xdp */
1989*4882a593Smuzhiyun 	stats->es.ps.xdp_redirect += ps->xdp_redirect;
1990*4882a593Smuzhiyun 	stats->es.ps.xdp_pass += ps->xdp_pass;
1991*4882a593Smuzhiyun 	stats->es.ps.xdp_drop += ps->xdp_drop;
1992*4882a593Smuzhiyun 	u64_stats_update_end(&stats->syncp);
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun static inline
mvneta_rx_refill_queue(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)1996*4882a593Smuzhiyun int mvneta_rx_refill_queue(struct mvneta_port *pp, struct mvneta_rx_queue *rxq)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun 	struct mvneta_rx_desc *rx_desc;
1999*4882a593Smuzhiyun 	int curr_desc = rxq->first_to_refill;
2000*4882a593Smuzhiyun 	int i;
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	for (i = 0; (i < rxq->refill_num) && (i < 64); i++) {
2003*4882a593Smuzhiyun 		rx_desc = rxq->descs + curr_desc;
2004*4882a593Smuzhiyun 		if (!(rx_desc->buf_phys_addr)) {
2005*4882a593Smuzhiyun 			if (mvneta_rx_refill(pp, rx_desc, rxq, GFP_ATOMIC)) {
2006*4882a593Smuzhiyun 				struct mvneta_pcpu_stats *stats;
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 				pr_err("Can't refill queue %d. Done %d from %d\n",
2009*4882a593Smuzhiyun 				       rxq->id, i, rxq->refill_num);
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 				stats = this_cpu_ptr(pp->stats);
2012*4882a593Smuzhiyun 				u64_stats_update_begin(&stats->syncp);
2013*4882a593Smuzhiyun 				stats->es.refill_error++;
2014*4882a593Smuzhiyun 				u64_stats_update_end(&stats->syncp);
2015*4882a593Smuzhiyun 				break;
2016*4882a593Smuzhiyun 			}
2017*4882a593Smuzhiyun 		}
2018*4882a593Smuzhiyun 		curr_desc = MVNETA_QUEUE_NEXT_DESC(rxq, curr_desc);
2019*4882a593Smuzhiyun 	}
2020*4882a593Smuzhiyun 	rxq->refill_num -= i;
2021*4882a593Smuzhiyun 	rxq->first_to_refill = curr_desc;
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 	return i;
2024*4882a593Smuzhiyun }
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun static void
mvneta_xdp_put_buff(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,struct xdp_buff * xdp,int sync_len,bool napi)2027*4882a593Smuzhiyun mvneta_xdp_put_buff(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2028*4882a593Smuzhiyun 		    struct xdp_buff *xdp, int sync_len, bool napi)
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun 	struct skb_shared_info *sinfo = xdp_get_shared_info_from_buff(xdp);
2031*4882a593Smuzhiyun 	int i;
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	for (i = 0; i < sinfo->nr_frags; i++)
2034*4882a593Smuzhiyun 		page_pool_put_full_page(rxq->page_pool,
2035*4882a593Smuzhiyun 					skb_frag_page(&sinfo->frags[i]), napi);
2036*4882a593Smuzhiyun 	page_pool_put_page(rxq->page_pool, virt_to_head_page(xdp->data),
2037*4882a593Smuzhiyun 			   sync_len, napi);
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun static int
mvneta_xdp_submit_frame(struct mvneta_port * pp,struct mvneta_tx_queue * txq,struct xdp_frame * xdpf,bool dma_map)2041*4882a593Smuzhiyun mvneta_xdp_submit_frame(struct mvneta_port *pp, struct mvneta_tx_queue *txq,
2042*4882a593Smuzhiyun 			struct xdp_frame *xdpf, bool dma_map)
2043*4882a593Smuzhiyun {
2044*4882a593Smuzhiyun 	struct mvneta_tx_desc *tx_desc;
2045*4882a593Smuzhiyun 	struct mvneta_tx_buf *buf;
2046*4882a593Smuzhiyun 	dma_addr_t dma_addr;
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 	if (txq->count >= txq->tx_stop_threshold)
2049*4882a593Smuzhiyun 		return MVNETA_XDP_DROPPED;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	tx_desc = mvneta_txq_next_desc_get(txq);
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	buf = &txq->buf[txq->txq_put_index];
2054*4882a593Smuzhiyun 	if (dma_map) {
2055*4882a593Smuzhiyun 		/* ndo_xdp_xmit */
2056*4882a593Smuzhiyun 		dma_addr = dma_map_single(pp->dev->dev.parent, xdpf->data,
2057*4882a593Smuzhiyun 					  xdpf->len, DMA_TO_DEVICE);
2058*4882a593Smuzhiyun 		if (dma_mapping_error(pp->dev->dev.parent, dma_addr)) {
2059*4882a593Smuzhiyun 			mvneta_txq_desc_put(txq);
2060*4882a593Smuzhiyun 			return MVNETA_XDP_DROPPED;
2061*4882a593Smuzhiyun 		}
2062*4882a593Smuzhiyun 		buf->type = MVNETA_TYPE_XDP_NDO;
2063*4882a593Smuzhiyun 	} else {
2064*4882a593Smuzhiyun 		struct page *page = virt_to_page(xdpf->data);
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun 		dma_addr = page_pool_get_dma_addr(page) +
2067*4882a593Smuzhiyun 			   sizeof(*xdpf) + xdpf->headroom;
2068*4882a593Smuzhiyun 		dma_sync_single_for_device(pp->dev->dev.parent, dma_addr,
2069*4882a593Smuzhiyun 					   xdpf->len, DMA_BIDIRECTIONAL);
2070*4882a593Smuzhiyun 		buf->type = MVNETA_TYPE_XDP_TX;
2071*4882a593Smuzhiyun 	}
2072*4882a593Smuzhiyun 	buf->xdpf = xdpf;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	tx_desc->command = MVNETA_TXD_FLZ_DESC;
2075*4882a593Smuzhiyun 	tx_desc->buf_phys_addr = dma_addr;
2076*4882a593Smuzhiyun 	tx_desc->data_size = xdpf->len;
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 	mvneta_txq_inc_put(txq);
2079*4882a593Smuzhiyun 	txq->pending++;
2080*4882a593Smuzhiyun 	txq->count++;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	return MVNETA_XDP_TX;
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun static int
mvneta_xdp_xmit_back(struct mvneta_port * pp,struct xdp_buff * xdp)2086*4882a593Smuzhiyun mvneta_xdp_xmit_back(struct mvneta_port *pp, struct xdp_buff *xdp)
2087*4882a593Smuzhiyun {
2088*4882a593Smuzhiyun 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2089*4882a593Smuzhiyun 	struct mvneta_tx_queue *txq;
2090*4882a593Smuzhiyun 	struct netdev_queue *nq;
2091*4882a593Smuzhiyun 	struct xdp_frame *xdpf;
2092*4882a593Smuzhiyun 	int cpu;
2093*4882a593Smuzhiyun 	u32 ret;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	xdpf = xdp_convert_buff_to_frame(xdp);
2096*4882a593Smuzhiyun 	if (unlikely(!xdpf))
2097*4882a593Smuzhiyun 		return MVNETA_XDP_DROPPED;
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	cpu = smp_processor_id();
2100*4882a593Smuzhiyun 	txq = &pp->txqs[cpu % txq_number];
2101*4882a593Smuzhiyun 	nq = netdev_get_tx_queue(pp->dev, txq->id);
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	__netif_tx_lock(nq, cpu);
2104*4882a593Smuzhiyun 	ret = mvneta_xdp_submit_frame(pp, txq, xdpf, false);
2105*4882a593Smuzhiyun 	if (ret == MVNETA_XDP_TX) {
2106*4882a593Smuzhiyun 		u64_stats_update_begin(&stats->syncp);
2107*4882a593Smuzhiyun 		stats->es.ps.tx_bytes += xdpf->len;
2108*4882a593Smuzhiyun 		stats->es.ps.tx_packets++;
2109*4882a593Smuzhiyun 		stats->es.ps.xdp_tx++;
2110*4882a593Smuzhiyun 		u64_stats_update_end(&stats->syncp);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 		mvneta_txq_pend_desc_add(pp, txq, 0);
2113*4882a593Smuzhiyun 	} else {
2114*4882a593Smuzhiyun 		u64_stats_update_begin(&stats->syncp);
2115*4882a593Smuzhiyun 		stats->es.ps.xdp_tx_err++;
2116*4882a593Smuzhiyun 		u64_stats_update_end(&stats->syncp);
2117*4882a593Smuzhiyun 	}
2118*4882a593Smuzhiyun 	__netif_tx_unlock(nq);
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	return ret;
2121*4882a593Smuzhiyun }
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun static int
mvneta_xdp_xmit(struct net_device * dev,int num_frame,struct xdp_frame ** frames,u32 flags)2124*4882a593Smuzhiyun mvneta_xdp_xmit(struct net_device *dev, int num_frame,
2125*4882a593Smuzhiyun 		struct xdp_frame **frames, u32 flags)
2126*4882a593Smuzhiyun {
2127*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
2128*4882a593Smuzhiyun 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2129*4882a593Smuzhiyun 	int i, nxmit_byte = 0, nxmit = num_frame;
2130*4882a593Smuzhiyun 	int cpu = smp_processor_id();
2131*4882a593Smuzhiyun 	struct mvneta_tx_queue *txq;
2132*4882a593Smuzhiyun 	struct netdev_queue *nq;
2133*4882a593Smuzhiyun 	u32 ret;
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	if (unlikely(test_bit(__MVNETA_DOWN, &pp->state)))
2136*4882a593Smuzhiyun 		return -ENETDOWN;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	if (unlikely(flags & ~XDP_XMIT_FLAGS_MASK))
2139*4882a593Smuzhiyun 		return -EINVAL;
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	txq = &pp->txqs[cpu % txq_number];
2142*4882a593Smuzhiyun 	nq = netdev_get_tx_queue(pp->dev, txq->id);
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	__netif_tx_lock(nq, cpu);
2145*4882a593Smuzhiyun 	for (i = 0; i < num_frame; i++) {
2146*4882a593Smuzhiyun 		ret = mvneta_xdp_submit_frame(pp, txq, frames[i], true);
2147*4882a593Smuzhiyun 		if (ret == MVNETA_XDP_TX) {
2148*4882a593Smuzhiyun 			nxmit_byte += frames[i]->len;
2149*4882a593Smuzhiyun 		} else {
2150*4882a593Smuzhiyun 			xdp_return_frame_rx_napi(frames[i]);
2151*4882a593Smuzhiyun 			nxmit--;
2152*4882a593Smuzhiyun 		}
2153*4882a593Smuzhiyun 	}
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	if (unlikely(flags & XDP_XMIT_FLUSH))
2156*4882a593Smuzhiyun 		mvneta_txq_pend_desc_add(pp, txq, 0);
2157*4882a593Smuzhiyun 	__netif_tx_unlock(nq);
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	u64_stats_update_begin(&stats->syncp);
2160*4882a593Smuzhiyun 	stats->es.ps.tx_bytes += nxmit_byte;
2161*4882a593Smuzhiyun 	stats->es.ps.tx_packets += nxmit;
2162*4882a593Smuzhiyun 	stats->es.ps.xdp_xmit += nxmit;
2163*4882a593Smuzhiyun 	stats->es.ps.xdp_xmit_err += num_frame - nxmit;
2164*4882a593Smuzhiyun 	u64_stats_update_end(&stats->syncp);
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	return nxmit;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun static int
mvneta_run_xdp(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,struct bpf_prog * prog,struct xdp_buff * xdp,u32 frame_sz,struct mvneta_stats * stats)2170*4882a593Smuzhiyun mvneta_run_xdp(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2171*4882a593Smuzhiyun 	       struct bpf_prog *prog, struct xdp_buff *xdp,
2172*4882a593Smuzhiyun 	       u32 frame_sz, struct mvneta_stats *stats)
2173*4882a593Smuzhiyun {
2174*4882a593Smuzhiyun 	unsigned int len, data_len, sync;
2175*4882a593Smuzhiyun 	u32 ret, act;
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	len = xdp->data_end - xdp->data_hard_start - pp->rx_offset_correction;
2178*4882a593Smuzhiyun 	data_len = xdp->data_end - xdp->data;
2179*4882a593Smuzhiyun 	act = bpf_prog_run_xdp(prog, xdp);
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	/* Due xdp_adjust_tail: DMA sync for_device cover max len CPU touch */
2182*4882a593Smuzhiyun 	sync = xdp->data_end - xdp->data_hard_start - pp->rx_offset_correction;
2183*4882a593Smuzhiyun 	sync = max(sync, len);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	switch (act) {
2186*4882a593Smuzhiyun 	case XDP_PASS:
2187*4882a593Smuzhiyun 		stats->xdp_pass++;
2188*4882a593Smuzhiyun 		return MVNETA_XDP_PASS;
2189*4882a593Smuzhiyun 	case XDP_REDIRECT: {
2190*4882a593Smuzhiyun 		int err;
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 		err = xdp_do_redirect(pp->dev, xdp, prog);
2193*4882a593Smuzhiyun 		if (unlikely(err)) {
2194*4882a593Smuzhiyun 			mvneta_xdp_put_buff(pp, rxq, xdp, sync, true);
2195*4882a593Smuzhiyun 			ret = MVNETA_XDP_DROPPED;
2196*4882a593Smuzhiyun 		} else {
2197*4882a593Smuzhiyun 			ret = MVNETA_XDP_REDIR;
2198*4882a593Smuzhiyun 			stats->xdp_redirect++;
2199*4882a593Smuzhiyun 		}
2200*4882a593Smuzhiyun 		break;
2201*4882a593Smuzhiyun 	}
2202*4882a593Smuzhiyun 	case XDP_TX:
2203*4882a593Smuzhiyun 		ret = mvneta_xdp_xmit_back(pp, xdp);
2204*4882a593Smuzhiyun 		if (ret != MVNETA_XDP_TX)
2205*4882a593Smuzhiyun 			mvneta_xdp_put_buff(pp, rxq, xdp, sync, true);
2206*4882a593Smuzhiyun 		break;
2207*4882a593Smuzhiyun 	default:
2208*4882a593Smuzhiyun 		bpf_warn_invalid_xdp_action(act);
2209*4882a593Smuzhiyun 		fallthrough;
2210*4882a593Smuzhiyun 	case XDP_ABORTED:
2211*4882a593Smuzhiyun 		trace_xdp_exception(pp->dev, prog, act);
2212*4882a593Smuzhiyun 		fallthrough;
2213*4882a593Smuzhiyun 	case XDP_DROP:
2214*4882a593Smuzhiyun 		mvneta_xdp_put_buff(pp, rxq, xdp, sync, true);
2215*4882a593Smuzhiyun 		ret = MVNETA_XDP_DROPPED;
2216*4882a593Smuzhiyun 		stats->xdp_drop++;
2217*4882a593Smuzhiyun 		break;
2218*4882a593Smuzhiyun 	}
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 	stats->rx_bytes += frame_sz + xdp->data_end - xdp->data - data_len;
2221*4882a593Smuzhiyun 	stats->rx_packets++;
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	return ret;
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun static void
mvneta_swbm_rx_frame(struct mvneta_port * pp,struct mvneta_rx_desc * rx_desc,struct mvneta_rx_queue * rxq,struct xdp_buff * xdp,int * size,struct page * page)2227*4882a593Smuzhiyun mvneta_swbm_rx_frame(struct mvneta_port *pp,
2228*4882a593Smuzhiyun 		     struct mvneta_rx_desc *rx_desc,
2229*4882a593Smuzhiyun 		     struct mvneta_rx_queue *rxq,
2230*4882a593Smuzhiyun 		     struct xdp_buff *xdp, int *size,
2231*4882a593Smuzhiyun 		     struct page *page)
2232*4882a593Smuzhiyun {
2233*4882a593Smuzhiyun 	unsigned char *data = page_address(page);
2234*4882a593Smuzhiyun 	int data_len = -MVNETA_MH_SIZE, len;
2235*4882a593Smuzhiyun 	struct net_device *dev = pp->dev;
2236*4882a593Smuzhiyun 	enum dma_data_direction dma_dir;
2237*4882a593Smuzhiyun 	struct skb_shared_info *sinfo;
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 	if (*size > MVNETA_MAX_RX_BUF_SIZE) {
2240*4882a593Smuzhiyun 		len = MVNETA_MAX_RX_BUF_SIZE;
2241*4882a593Smuzhiyun 		data_len += len;
2242*4882a593Smuzhiyun 	} else {
2243*4882a593Smuzhiyun 		len = *size;
2244*4882a593Smuzhiyun 		data_len += len - ETH_FCS_LEN;
2245*4882a593Smuzhiyun 	}
2246*4882a593Smuzhiyun 	*size = *size - len;
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 	dma_dir = page_pool_get_dma_dir(rxq->page_pool);
2249*4882a593Smuzhiyun 	dma_sync_single_for_cpu(dev->dev.parent,
2250*4882a593Smuzhiyun 				rx_desc->buf_phys_addr,
2251*4882a593Smuzhiyun 				len, dma_dir);
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 	rx_desc->buf_phys_addr = 0;
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 	/* Prefetch header */
2256*4882a593Smuzhiyun 	prefetch(data);
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	xdp->data_hard_start = data;
2259*4882a593Smuzhiyun 	xdp->data = data + pp->rx_offset_correction + MVNETA_MH_SIZE;
2260*4882a593Smuzhiyun 	xdp->data_end = xdp->data + data_len;
2261*4882a593Smuzhiyun 	xdp_set_data_meta_invalid(xdp);
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	sinfo = xdp_get_shared_info_from_buff(xdp);
2264*4882a593Smuzhiyun 	sinfo->nr_frags = 0;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun static void
mvneta_swbm_add_rx_fragment(struct mvneta_port * pp,struct mvneta_rx_desc * rx_desc,struct mvneta_rx_queue * rxq,struct xdp_buff * xdp,int * size,struct page * page)2268*4882a593Smuzhiyun mvneta_swbm_add_rx_fragment(struct mvneta_port *pp,
2269*4882a593Smuzhiyun 			    struct mvneta_rx_desc *rx_desc,
2270*4882a593Smuzhiyun 			    struct mvneta_rx_queue *rxq,
2271*4882a593Smuzhiyun 			    struct xdp_buff *xdp, int *size,
2272*4882a593Smuzhiyun 			    struct page *page)
2273*4882a593Smuzhiyun {
2274*4882a593Smuzhiyun 	struct skb_shared_info *sinfo = xdp_get_shared_info_from_buff(xdp);
2275*4882a593Smuzhiyun 	struct net_device *dev = pp->dev;
2276*4882a593Smuzhiyun 	enum dma_data_direction dma_dir;
2277*4882a593Smuzhiyun 	int data_len, len;
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	if (*size > MVNETA_MAX_RX_BUF_SIZE) {
2280*4882a593Smuzhiyun 		len = MVNETA_MAX_RX_BUF_SIZE;
2281*4882a593Smuzhiyun 		data_len = len;
2282*4882a593Smuzhiyun 	} else {
2283*4882a593Smuzhiyun 		len = *size;
2284*4882a593Smuzhiyun 		data_len = len - ETH_FCS_LEN;
2285*4882a593Smuzhiyun 	}
2286*4882a593Smuzhiyun 	dma_dir = page_pool_get_dma_dir(rxq->page_pool);
2287*4882a593Smuzhiyun 	dma_sync_single_for_cpu(dev->dev.parent,
2288*4882a593Smuzhiyun 				rx_desc->buf_phys_addr,
2289*4882a593Smuzhiyun 				len, dma_dir);
2290*4882a593Smuzhiyun 	rx_desc->buf_phys_addr = 0;
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 	if (data_len > 0 && sinfo->nr_frags < MAX_SKB_FRAGS) {
2293*4882a593Smuzhiyun 		skb_frag_t *frag = &sinfo->frags[sinfo->nr_frags];
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 		skb_frag_off_set(frag, pp->rx_offset_correction);
2296*4882a593Smuzhiyun 		skb_frag_size_set(frag, data_len);
2297*4882a593Smuzhiyun 		__skb_frag_set_page(frag, page);
2298*4882a593Smuzhiyun 		sinfo->nr_frags++;
2299*4882a593Smuzhiyun 	} else {
2300*4882a593Smuzhiyun 		page_pool_put_full_page(rxq->page_pool, page, true);
2301*4882a593Smuzhiyun 	}
2302*4882a593Smuzhiyun 	*size -= len;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun static struct sk_buff *
mvneta_swbm_build_skb(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,struct xdp_buff * xdp,u32 desc_status)2306*4882a593Smuzhiyun mvneta_swbm_build_skb(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2307*4882a593Smuzhiyun 		      struct xdp_buff *xdp, u32 desc_status)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun 	struct skb_shared_info *sinfo = xdp_get_shared_info_from_buff(xdp);
2310*4882a593Smuzhiyun 	int i, num_frags = sinfo->nr_frags;
2311*4882a593Smuzhiyun 	struct sk_buff *skb;
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	skb = build_skb(xdp->data_hard_start, PAGE_SIZE);
2314*4882a593Smuzhiyun 	if (!skb)
2315*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun 	page_pool_release_page(rxq->page_pool, virt_to_page(xdp->data));
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 	skb_reserve(skb, xdp->data - xdp->data_hard_start);
2320*4882a593Smuzhiyun 	skb_put(skb, xdp->data_end - xdp->data);
2321*4882a593Smuzhiyun 	mvneta_rx_csum(pp, desc_status, skb);
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 	for (i = 0; i < num_frags; i++) {
2324*4882a593Smuzhiyun 		skb_frag_t *frag = &sinfo->frags[i];
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 		skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
2327*4882a593Smuzhiyun 				skb_frag_page(frag), skb_frag_off(frag),
2328*4882a593Smuzhiyun 				skb_frag_size(frag), PAGE_SIZE);
2329*4882a593Smuzhiyun 		page_pool_release_page(rxq->page_pool, skb_frag_page(frag));
2330*4882a593Smuzhiyun 	}
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	return skb;
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun /* Main rx processing when using software buffer management */
mvneta_rx_swbm(struct napi_struct * napi,struct mvneta_port * pp,int budget,struct mvneta_rx_queue * rxq)2336*4882a593Smuzhiyun static int mvneta_rx_swbm(struct napi_struct *napi,
2337*4882a593Smuzhiyun 			  struct mvneta_port *pp, int budget,
2338*4882a593Smuzhiyun 			  struct mvneta_rx_queue *rxq)
2339*4882a593Smuzhiyun {
2340*4882a593Smuzhiyun 	int rx_proc = 0, rx_todo, refill, size = 0;
2341*4882a593Smuzhiyun 	struct net_device *dev = pp->dev;
2342*4882a593Smuzhiyun 	struct xdp_buff xdp_buf = {
2343*4882a593Smuzhiyun 		.frame_sz = PAGE_SIZE,
2344*4882a593Smuzhiyun 		.rxq = &rxq->xdp_rxq,
2345*4882a593Smuzhiyun 	};
2346*4882a593Smuzhiyun 	struct mvneta_stats ps = {};
2347*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
2348*4882a593Smuzhiyun 	u32 desc_status, frame_sz;
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 	/* Get number of received packets */
2351*4882a593Smuzhiyun 	rx_todo = mvneta_rxq_busy_desc_num_get(pp, rxq);
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 	rcu_read_lock();
2354*4882a593Smuzhiyun 	xdp_prog = READ_ONCE(pp->xdp_prog);
2355*4882a593Smuzhiyun 
2356*4882a593Smuzhiyun 	/* Fairness NAPI loop */
2357*4882a593Smuzhiyun 	while (rx_proc < budget && rx_proc < rx_todo) {
2358*4882a593Smuzhiyun 		struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
2359*4882a593Smuzhiyun 		u32 rx_status, index;
2360*4882a593Smuzhiyun 		struct sk_buff *skb;
2361*4882a593Smuzhiyun 		struct page *page;
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 		index = rx_desc - rxq->descs;
2364*4882a593Smuzhiyun 		page = (struct page *)rxq->buf_virt_addr[index];
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 		rx_status = rx_desc->status;
2367*4882a593Smuzhiyun 		rx_proc++;
2368*4882a593Smuzhiyun 		rxq->refill_num++;
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 		if (rx_status & MVNETA_RXD_FIRST_DESC) {
2371*4882a593Smuzhiyun 			/* Check errors only for FIRST descriptor */
2372*4882a593Smuzhiyun 			if (rx_status & MVNETA_RXD_ERR_SUMMARY) {
2373*4882a593Smuzhiyun 				mvneta_rx_error(pp, rx_desc);
2374*4882a593Smuzhiyun 				goto next;
2375*4882a593Smuzhiyun 			}
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 			size = rx_desc->data_size;
2378*4882a593Smuzhiyun 			frame_sz = size - ETH_FCS_LEN;
2379*4882a593Smuzhiyun 			desc_status = rx_status;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 			mvneta_swbm_rx_frame(pp, rx_desc, rxq, &xdp_buf,
2382*4882a593Smuzhiyun 					     &size, page);
2383*4882a593Smuzhiyun 		} else {
2384*4882a593Smuzhiyun 			if (unlikely(!xdp_buf.data_hard_start)) {
2385*4882a593Smuzhiyun 				rx_desc->buf_phys_addr = 0;
2386*4882a593Smuzhiyun 				page_pool_put_full_page(rxq->page_pool, page,
2387*4882a593Smuzhiyun 							true);
2388*4882a593Smuzhiyun 				continue;
2389*4882a593Smuzhiyun 			}
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 			mvneta_swbm_add_rx_fragment(pp, rx_desc, rxq, &xdp_buf,
2392*4882a593Smuzhiyun 						    &size, page);
2393*4882a593Smuzhiyun 		} /* Middle or Last descriptor */
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 		if (!(rx_status & MVNETA_RXD_LAST_DESC))
2396*4882a593Smuzhiyun 			/* no last descriptor this time */
2397*4882a593Smuzhiyun 			continue;
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 		if (size) {
2400*4882a593Smuzhiyun 			mvneta_xdp_put_buff(pp, rxq, &xdp_buf, -1, true);
2401*4882a593Smuzhiyun 			goto next;
2402*4882a593Smuzhiyun 		}
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 		if (xdp_prog &&
2405*4882a593Smuzhiyun 		    mvneta_run_xdp(pp, rxq, xdp_prog, &xdp_buf, frame_sz, &ps))
2406*4882a593Smuzhiyun 			goto next;
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 		skb = mvneta_swbm_build_skb(pp, rxq, &xdp_buf, desc_status);
2409*4882a593Smuzhiyun 		if (IS_ERR(skb)) {
2410*4882a593Smuzhiyun 			struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 			mvneta_xdp_put_buff(pp, rxq, &xdp_buf, -1, true);
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 			u64_stats_update_begin(&stats->syncp);
2415*4882a593Smuzhiyun 			stats->es.skb_alloc_error++;
2416*4882a593Smuzhiyun 			stats->rx_dropped++;
2417*4882a593Smuzhiyun 			u64_stats_update_end(&stats->syncp);
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 			goto next;
2420*4882a593Smuzhiyun 		}
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun 		ps.rx_bytes += skb->len;
2423*4882a593Smuzhiyun 		ps.rx_packets++;
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, dev);
2426*4882a593Smuzhiyun 		napi_gro_receive(napi, skb);
2427*4882a593Smuzhiyun next:
2428*4882a593Smuzhiyun 		xdp_buf.data_hard_start = NULL;
2429*4882a593Smuzhiyun 	}
2430*4882a593Smuzhiyun 	rcu_read_unlock();
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	if (xdp_buf.data_hard_start)
2433*4882a593Smuzhiyun 		mvneta_xdp_put_buff(pp, rxq, &xdp_buf, -1, true);
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 	if (ps.xdp_redirect)
2436*4882a593Smuzhiyun 		xdp_do_flush_map();
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	if (ps.rx_packets)
2439*4882a593Smuzhiyun 		mvneta_update_stats(pp, &ps);
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	/* return some buffers to hardware queue, one at a time is too slow */
2442*4882a593Smuzhiyun 	refill = mvneta_rx_refill_queue(pp, rxq);
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 	/* Update rxq management counters */
2445*4882a593Smuzhiyun 	mvneta_rxq_desc_num_update(pp, rxq, rx_proc, refill);
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 	return ps.rx_packets;
2448*4882a593Smuzhiyun }
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun /* Main rx processing when using hardware buffer management */
mvneta_rx_hwbm(struct napi_struct * napi,struct mvneta_port * pp,int rx_todo,struct mvneta_rx_queue * rxq)2451*4882a593Smuzhiyun static int mvneta_rx_hwbm(struct napi_struct *napi,
2452*4882a593Smuzhiyun 			  struct mvneta_port *pp, int rx_todo,
2453*4882a593Smuzhiyun 			  struct mvneta_rx_queue *rxq)
2454*4882a593Smuzhiyun {
2455*4882a593Smuzhiyun 	struct net_device *dev = pp->dev;
2456*4882a593Smuzhiyun 	int rx_done;
2457*4882a593Smuzhiyun 	u32 rcvd_pkts = 0;
2458*4882a593Smuzhiyun 	u32 rcvd_bytes = 0;
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	/* Get number of received packets */
2461*4882a593Smuzhiyun 	rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun 	if (rx_todo > rx_done)
2464*4882a593Smuzhiyun 		rx_todo = rx_done;
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun 	rx_done = 0;
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	/* Fairness NAPI loop */
2469*4882a593Smuzhiyun 	while (rx_done < rx_todo) {
2470*4882a593Smuzhiyun 		struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
2471*4882a593Smuzhiyun 		struct mvneta_bm_pool *bm_pool = NULL;
2472*4882a593Smuzhiyun 		struct sk_buff *skb;
2473*4882a593Smuzhiyun 		unsigned char *data;
2474*4882a593Smuzhiyun 		dma_addr_t phys_addr;
2475*4882a593Smuzhiyun 		u32 rx_status, frag_size;
2476*4882a593Smuzhiyun 		int rx_bytes, err;
2477*4882a593Smuzhiyun 		u8 pool_id;
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 		rx_done++;
2480*4882a593Smuzhiyun 		rx_status = rx_desc->status;
2481*4882a593Smuzhiyun 		rx_bytes = rx_desc->data_size - (ETH_FCS_LEN + MVNETA_MH_SIZE);
2482*4882a593Smuzhiyun 		data = (u8 *)(uintptr_t)rx_desc->buf_cookie;
2483*4882a593Smuzhiyun 		phys_addr = rx_desc->buf_phys_addr;
2484*4882a593Smuzhiyun 		pool_id = MVNETA_RX_GET_BM_POOL_ID(rx_desc);
2485*4882a593Smuzhiyun 		bm_pool = &pp->bm_priv->bm_pools[pool_id];
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 		if (!mvneta_rxq_desc_is_first_last(rx_status) ||
2488*4882a593Smuzhiyun 		    (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
2489*4882a593Smuzhiyun err_drop_frame_ret_pool:
2490*4882a593Smuzhiyun 			/* Return the buffer to the pool */
2491*4882a593Smuzhiyun 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
2492*4882a593Smuzhiyun 					      rx_desc->buf_phys_addr);
2493*4882a593Smuzhiyun err_drop_frame:
2494*4882a593Smuzhiyun 			mvneta_rx_error(pp, rx_desc);
2495*4882a593Smuzhiyun 			/* leave the descriptor untouched */
2496*4882a593Smuzhiyun 			continue;
2497*4882a593Smuzhiyun 		}
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 		if (rx_bytes <= rx_copybreak) {
2500*4882a593Smuzhiyun 			/* better copy a small frame and not unmap the DMA region */
2501*4882a593Smuzhiyun 			skb = netdev_alloc_skb_ip_align(dev, rx_bytes);
2502*4882a593Smuzhiyun 			if (unlikely(!skb))
2503*4882a593Smuzhiyun 				goto err_drop_frame_ret_pool;
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun 			dma_sync_single_range_for_cpu(&pp->bm_priv->pdev->dev,
2506*4882a593Smuzhiyun 			                              rx_desc->buf_phys_addr,
2507*4882a593Smuzhiyun 			                              MVNETA_MH_SIZE + NET_SKB_PAD,
2508*4882a593Smuzhiyun 			                              rx_bytes,
2509*4882a593Smuzhiyun 			                              DMA_FROM_DEVICE);
2510*4882a593Smuzhiyun 			skb_put_data(skb, data + MVNETA_MH_SIZE + NET_SKB_PAD,
2511*4882a593Smuzhiyun 				     rx_bytes);
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 			skb->protocol = eth_type_trans(skb, dev);
2514*4882a593Smuzhiyun 			mvneta_rx_csum(pp, rx_status, skb);
2515*4882a593Smuzhiyun 			napi_gro_receive(napi, skb);
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 			rcvd_pkts++;
2518*4882a593Smuzhiyun 			rcvd_bytes += rx_bytes;
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 			/* Return the buffer to the pool */
2521*4882a593Smuzhiyun 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
2522*4882a593Smuzhiyun 					      rx_desc->buf_phys_addr);
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 			/* leave the descriptor and buffer untouched */
2525*4882a593Smuzhiyun 			continue;
2526*4882a593Smuzhiyun 		}
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 		/* Refill processing */
2529*4882a593Smuzhiyun 		err = hwbm_pool_refill(&bm_pool->hwbm_pool, GFP_ATOMIC);
2530*4882a593Smuzhiyun 		if (err) {
2531*4882a593Smuzhiyun 			struct mvneta_pcpu_stats *stats;
2532*4882a593Smuzhiyun 
2533*4882a593Smuzhiyun 			netdev_err(dev, "Linux processing - Can't refill\n");
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 			stats = this_cpu_ptr(pp->stats);
2536*4882a593Smuzhiyun 			u64_stats_update_begin(&stats->syncp);
2537*4882a593Smuzhiyun 			stats->es.refill_error++;
2538*4882a593Smuzhiyun 			u64_stats_update_end(&stats->syncp);
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 			goto err_drop_frame_ret_pool;
2541*4882a593Smuzhiyun 		}
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 		frag_size = bm_pool->hwbm_pool.frag_size;
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 		skb = build_skb(data, frag_size > PAGE_SIZE ? 0 : frag_size);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 		/* After refill old buffer has to be unmapped regardless
2548*4882a593Smuzhiyun 		 * the skb is successfully built or not.
2549*4882a593Smuzhiyun 		 */
2550*4882a593Smuzhiyun 		dma_unmap_single(&pp->bm_priv->pdev->dev, phys_addr,
2551*4882a593Smuzhiyun 				 bm_pool->buf_size, DMA_FROM_DEVICE);
2552*4882a593Smuzhiyun 		if (!skb)
2553*4882a593Smuzhiyun 			goto err_drop_frame;
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 		rcvd_pkts++;
2556*4882a593Smuzhiyun 		rcvd_bytes += rx_bytes;
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 		/* Linux processing */
2559*4882a593Smuzhiyun 		skb_reserve(skb, MVNETA_MH_SIZE + NET_SKB_PAD);
2560*4882a593Smuzhiyun 		skb_put(skb, rx_bytes);
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, dev);
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 		mvneta_rx_csum(pp, rx_status, skb);
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 		napi_gro_receive(napi, skb);
2567*4882a593Smuzhiyun 	}
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun 	if (rcvd_pkts) {
2570*4882a593Smuzhiyun 		struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 		u64_stats_update_begin(&stats->syncp);
2573*4882a593Smuzhiyun 		stats->es.ps.rx_packets += rcvd_pkts;
2574*4882a593Smuzhiyun 		stats->es.ps.rx_bytes += rcvd_bytes;
2575*4882a593Smuzhiyun 		u64_stats_update_end(&stats->syncp);
2576*4882a593Smuzhiyun 	}
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	/* Update rxq management counters */
2579*4882a593Smuzhiyun 	mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	return rx_done;
2582*4882a593Smuzhiyun }
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun static inline void
mvneta_tso_put_hdr(struct sk_buff * skb,struct mvneta_port * pp,struct mvneta_tx_queue * txq)2585*4882a593Smuzhiyun mvneta_tso_put_hdr(struct sk_buff *skb,
2586*4882a593Smuzhiyun 		   struct mvneta_port *pp, struct mvneta_tx_queue *txq)
2587*4882a593Smuzhiyun {
2588*4882a593Smuzhiyun 	int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2589*4882a593Smuzhiyun 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2590*4882a593Smuzhiyun 	struct mvneta_tx_desc *tx_desc;
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	tx_desc = mvneta_txq_next_desc_get(txq);
2593*4882a593Smuzhiyun 	tx_desc->data_size = hdr_len;
2594*4882a593Smuzhiyun 	tx_desc->command = mvneta_skb_tx_csum(pp, skb);
2595*4882a593Smuzhiyun 	tx_desc->command |= MVNETA_TXD_F_DESC;
2596*4882a593Smuzhiyun 	tx_desc->buf_phys_addr = txq->tso_hdrs_phys +
2597*4882a593Smuzhiyun 				 txq->txq_put_index * TSO_HEADER_SIZE;
2598*4882a593Smuzhiyun 	buf->type = MVNETA_TYPE_SKB;
2599*4882a593Smuzhiyun 	buf->skb = NULL;
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	mvneta_txq_inc_put(txq);
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun static inline int
mvneta_tso_put_data(struct net_device * dev,struct mvneta_tx_queue * txq,struct sk_buff * skb,char * data,int size,bool last_tcp,bool is_last)2605*4882a593Smuzhiyun mvneta_tso_put_data(struct net_device *dev, struct mvneta_tx_queue *txq,
2606*4882a593Smuzhiyun 		    struct sk_buff *skb, char *data, int size,
2607*4882a593Smuzhiyun 		    bool last_tcp, bool is_last)
2608*4882a593Smuzhiyun {
2609*4882a593Smuzhiyun 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2610*4882a593Smuzhiyun 	struct mvneta_tx_desc *tx_desc;
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	tx_desc = mvneta_txq_next_desc_get(txq);
2613*4882a593Smuzhiyun 	tx_desc->data_size = size;
2614*4882a593Smuzhiyun 	tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, data,
2615*4882a593Smuzhiyun 						size, DMA_TO_DEVICE);
2616*4882a593Smuzhiyun 	if (unlikely(dma_mapping_error(dev->dev.parent,
2617*4882a593Smuzhiyun 		     tx_desc->buf_phys_addr))) {
2618*4882a593Smuzhiyun 		mvneta_txq_desc_put(txq);
2619*4882a593Smuzhiyun 		return -ENOMEM;
2620*4882a593Smuzhiyun 	}
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	tx_desc->command = 0;
2623*4882a593Smuzhiyun 	buf->type = MVNETA_TYPE_SKB;
2624*4882a593Smuzhiyun 	buf->skb = NULL;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	if (last_tcp) {
2627*4882a593Smuzhiyun 		/* last descriptor in the TCP packet */
2628*4882a593Smuzhiyun 		tx_desc->command = MVNETA_TXD_L_DESC;
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 		/* last descriptor in SKB */
2631*4882a593Smuzhiyun 		if (is_last)
2632*4882a593Smuzhiyun 			buf->skb = skb;
2633*4882a593Smuzhiyun 	}
2634*4882a593Smuzhiyun 	mvneta_txq_inc_put(txq);
2635*4882a593Smuzhiyun 	return 0;
2636*4882a593Smuzhiyun }
2637*4882a593Smuzhiyun 
mvneta_tx_tso(struct sk_buff * skb,struct net_device * dev,struct mvneta_tx_queue * txq)2638*4882a593Smuzhiyun static int mvneta_tx_tso(struct sk_buff *skb, struct net_device *dev,
2639*4882a593Smuzhiyun 			 struct mvneta_tx_queue *txq)
2640*4882a593Smuzhiyun {
2641*4882a593Smuzhiyun 	int hdr_len, total_len, data_left;
2642*4882a593Smuzhiyun 	int desc_count = 0;
2643*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
2644*4882a593Smuzhiyun 	struct tso_t tso;
2645*4882a593Smuzhiyun 	int i;
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun 	/* Count needed descriptors */
2648*4882a593Smuzhiyun 	if ((txq->count + tso_count_descs(skb)) >= txq->size)
2649*4882a593Smuzhiyun 		return 0;
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun 	if (skb_headlen(skb) < (skb_transport_offset(skb) + tcp_hdrlen(skb))) {
2652*4882a593Smuzhiyun 		pr_info("*** Is this even  possible???!?!?\n");
2653*4882a593Smuzhiyun 		return 0;
2654*4882a593Smuzhiyun 	}
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun 	/* Initialize the TSO handler, and prepare the first payload */
2657*4882a593Smuzhiyun 	hdr_len = tso_start(skb, &tso);
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun 	total_len = skb->len - hdr_len;
2660*4882a593Smuzhiyun 	while (total_len > 0) {
2661*4882a593Smuzhiyun 		char *hdr;
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun 		data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
2664*4882a593Smuzhiyun 		total_len -= data_left;
2665*4882a593Smuzhiyun 		desc_count++;
2666*4882a593Smuzhiyun 
2667*4882a593Smuzhiyun 		/* prepare packet headers: MAC + IP + TCP */
2668*4882a593Smuzhiyun 		hdr = txq->tso_hdrs + txq->txq_put_index * TSO_HEADER_SIZE;
2669*4882a593Smuzhiyun 		tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun 		mvneta_tso_put_hdr(skb, pp, txq);
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 		while (data_left > 0) {
2674*4882a593Smuzhiyun 			int size;
2675*4882a593Smuzhiyun 			desc_count++;
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 			size = min_t(int, tso.size, data_left);
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 			if (mvneta_tso_put_data(dev, txq, skb,
2680*4882a593Smuzhiyun 						 tso.data, size,
2681*4882a593Smuzhiyun 						 size == data_left,
2682*4882a593Smuzhiyun 						 total_len == 0))
2683*4882a593Smuzhiyun 				goto err_release;
2684*4882a593Smuzhiyun 			data_left -= size;
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 			tso_build_data(skb, &tso, size);
2687*4882a593Smuzhiyun 		}
2688*4882a593Smuzhiyun 	}
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun 	return desc_count;
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun err_release:
2693*4882a593Smuzhiyun 	/* Release all used data descriptors; header descriptors must not
2694*4882a593Smuzhiyun 	 * be DMA-unmapped.
2695*4882a593Smuzhiyun 	 */
2696*4882a593Smuzhiyun 	for (i = desc_count - 1; i >= 0; i--) {
2697*4882a593Smuzhiyun 		struct mvneta_tx_desc *tx_desc = txq->descs + i;
2698*4882a593Smuzhiyun 		if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr))
2699*4882a593Smuzhiyun 			dma_unmap_single(pp->dev->dev.parent,
2700*4882a593Smuzhiyun 					 tx_desc->buf_phys_addr,
2701*4882a593Smuzhiyun 					 tx_desc->data_size,
2702*4882a593Smuzhiyun 					 DMA_TO_DEVICE);
2703*4882a593Smuzhiyun 		mvneta_txq_desc_put(txq);
2704*4882a593Smuzhiyun 	}
2705*4882a593Smuzhiyun 	return 0;
2706*4882a593Smuzhiyun }
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun /* Handle tx fragmentation processing */
mvneta_tx_frag_process(struct mvneta_port * pp,struct sk_buff * skb,struct mvneta_tx_queue * txq)2709*4882a593Smuzhiyun static int mvneta_tx_frag_process(struct mvneta_port *pp, struct sk_buff *skb,
2710*4882a593Smuzhiyun 				  struct mvneta_tx_queue *txq)
2711*4882a593Smuzhiyun {
2712*4882a593Smuzhiyun 	struct mvneta_tx_desc *tx_desc;
2713*4882a593Smuzhiyun 	int i, nr_frags = skb_shinfo(skb)->nr_frags;
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	for (i = 0; i < nr_frags; i++) {
2716*4882a593Smuzhiyun 		struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2717*4882a593Smuzhiyun 		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2718*4882a593Smuzhiyun 		void *addr = skb_frag_address(frag);
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun 		tx_desc = mvneta_txq_next_desc_get(txq);
2721*4882a593Smuzhiyun 		tx_desc->data_size = skb_frag_size(frag);
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 		tx_desc->buf_phys_addr =
2724*4882a593Smuzhiyun 			dma_map_single(pp->dev->dev.parent, addr,
2725*4882a593Smuzhiyun 				       tx_desc->data_size, DMA_TO_DEVICE);
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 		if (dma_mapping_error(pp->dev->dev.parent,
2728*4882a593Smuzhiyun 				      tx_desc->buf_phys_addr)) {
2729*4882a593Smuzhiyun 			mvneta_txq_desc_put(txq);
2730*4882a593Smuzhiyun 			goto error;
2731*4882a593Smuzhiyun 		}
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 		if (i == nr_frags - 1) {
2734*4882a593Smuzhiyun 			/* Last descriptor */
2735*4882a593Smuzhiyun 			tx_desc->command = MVNETA_TXD_L_DESC | MVNETA_TXD_Z_PAD;
2736*4882a593Smuzhiyun 			buf->skb = skb;
2737*4882a593Smuzhiyun 		} else {
2738*4882a593Smuzhiyun 			/* Descriptor in the middle: Not First, Not Last */
2739*4882a593Smuzhiyun 			tx_desc->command = 0;
2740*4882a593Smuzhiyun 			buf->skb = NULL;
2741*4882a593Smuzhiyun 		}
2742*4882a593Smuzhiyun 		buf->type = MVNETA_TYPE_SKB;
2743*4882a593Smuzhiyun 		mvneta_txq_inc_put(txq);
2744*4882a593Smuzhiyun 	}
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	return 0;
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun error:
2749*4882a593Smuzhiyun 	/* Release all descriptors that were used to map fragments of
2750*4882a593Smuzhiyun 	 * this packet, as well as the corresponding DMA mappings
2751*4882a593Smuzhiyun 	 */
2752*4882a593Smuzhiyun 	for (i = i - 1; i >= 0; i--) {
2753*4882a593Smuzhiyun 		tx_desc = txq->descs + i;
2754*4882a593Smuzhiyun 		dma_unmap_single(pp->dev->dev.parent,
2755*4882a593Smuzhiyun 				 tx_desc->buf_phys_addr,
2756*4882a593Smuzhiyun 				 tx_desc->data_size,
2757*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
2758*4882a593Smuzhiyun 		mvneta_txq_desc_put(txq);
2759*4882a593Smuzhiyun 	}
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun 	return -ENOMEM;
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun 
2764*4882a593Smuzhiyun /* Main tx processing */
mvneta_tx(struct sk_buff * skb,struct net_device * dev)2765*4882a593Smuzhiyun static netdev_tx_t mvneta_tx(struct sk_buff *skb, struct net_device *dev)
2766*4882a593Smuzhiyun {
2767*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
2768*4882a593Smuzhiyun 	u16 txq_id = skb_get_queue_mapping(skb);
2769*4882a593Smuzhiyun 	struct mvneta_tx_queue *txq = &pp->txqs[txq_id];
2770*4882a593Smuzhiyun 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2771*4882a593Smuzhiyun 	struct mvneta_tx_desc *tx_desc;
2772*4882a593Smuzhiyun 	int len = skb->len;
2773*4882a593Smuzhiyun 	int frags = 0;
2774*4882a593Smuzhiyun 	u32 tx_cmd;
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun 	if (!netif_running(dev))
2777*4882a593Smuzhiyun 		goto out;
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	if (skb_is_gso(skb)) {
2780*4882a593Smuzhiyun 		frags = mvneta_tx_tso(skb, dev, txq);
2781*4882a593Smuzhiyun 		goto out;
2782*4882a593Smuzhiyun 	}
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	frags = skb_shinfo(skb)->nr_frags + 1;
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	/* Get a descriptor for the first part of the packet */
2787*4882a593Smuzhiyun 	tx_desc = mvneta_txq_next_desc_get(txq);
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	tx_cmd = mvneta_skb_tx_csum(pp, skb);
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	tx_desc->data_size = skb_headlen(skb);
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, skb->data,
2794*4882a593Smuzhiyun 						tx_desc->data_size,
2795*4882a593Smuzhiyun 						DMA_TO_DEVICE);
2796*4882a593Smuzhiyun 	if (unlikely(dma_mapping_error(dev->dev.parent,
2797*4882a593Smuzhiyun 				       tx_desc->buf_phys_addr))) {
2798*4882a593Smuzhiyun 		mvneta_txq_desc_put(txq);
2799*4882a593Smuzhiyun 		frags = 0;
2800*4882a593Smuzhiyun 		goto out;
2801*4882a593Smuzhiyun 	}
2802*4882a593Smuzhiyun 
2803*4882a593Smuzhiyun 	buf->type = MVNETA_TYPE_SKB;
2804*4882a593Smuzhiyun 	if (frags == 1) {
2805*4882a593Smuzhiyun 		/* First and Last descriptor */
2806*4882a593Smuzhiyun 		tx_cmd |= MVNETA_TXD_FLZ_DESC;
2807*4882a593Smuzhiyun 		tx_desc->command = tx_cmd;
2808*4882a593Smuzhiyun 		buf->skb = skb;
2809*4882a593Smuzhiyun 		mvneta_txq_inc_put(txq);
2810*4882a593Smuzhiyun 	} else {
2811*4882a593Smuzhiyun 		/* First but not Last */
2812*4882a593Smuzhiyun 		tx_cmd |= MVNETA_TXD_F_DESC;
2813*4882a593Smuzhiyun 		buf->skb = NULL;
2814*4882a593Smuzhiyun 		mvneta_txq_inc_put(txq);
2815*4882a593Smuzhiyun 		tx_desc->command = tx_cmd;
2816*4882a593Smuzhiyun 		/* Continue with other skb fragments */
2817*4882a593Smuzhiyun 		if (mvneta_tx_frag_process(pp, skb, txq)) {
2818*4882a593Smuzhiyun 			dma_unmap_single(dev->dev.parent,
2819*4882a593Smuzhiyun 					 tx_desc->buf_phys_addr,
2820*4882a593Smuzhiyun 					 tx_desc->data_size,
2821*4882a593Smuzhiyun 					 DMA_TO_DEVICE);
2822*4882a593Smuzhiyun 			mvneta_txq_desc_put(txq);
2823*4882a593Smuzhiyun 			frags = 0;
2824*4882a593Smuzhiyun 			goto out;
2825*4882a593Smuzhiyun 		}
2826*4882a593Smuzhiyun 	}
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun out:
2829*4882a593Smuzhiyun 	if (frags > 0) {
2830*4882a593Smuzhiyun 		struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
2831*4882a593Smuzhiyun 		struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 		netdev_tx_sent_queue(nq, len);
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 		txq->count += frags;
2836*4882a593Smuzhiyun 		if (txq->count >= txq->tx_stop_threshold)
2837*4882a593Smuzhiyun 			netif_tx_stop_queue(nq);
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 		if (!netdev_xmit_more() || netif_xmit_stopped(nq) ||
2840*4882a593Smuzhiyun 		    txq->pending + frags > MVNETA_TXQ_DEC_SENT_MASK)
2841*4882a593Smuzhiyun 			mvneta_txq_pend_desc_add(pp, txq, frags);
2842*4882a593Smuzhiyun 		else
2843*4882a593Smuzhiyun 			txq->pending += frags;
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 		u64_stats_update_begin(&stats->syncp);
2846*4882a593Smuzhiyun 		stats->es.ps.tx_bytes += len;
2847*4882a593Smuzhiyun 		stats->es.ps.tx_packets++;
2848*4882a593Smuzhiyun 		u64_stats_update_end(&stats->syncp);
2849*4882a593Smuzhiyun 	} else {
2850*4882a593Smuzhiyun 		dev->stats.tx_dropped++;
2851*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
2852*4882a593Smuzhiyun 	}
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	return NETDEV_TX_OK;
2855*4882a593Smuzhiyun }
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun /* Free tx resources, when resetting a port */
mvneta_txq_done_force(struct mvneta_port * pp,struct mvneta_tx_queue * txq)2859*4882a593Smuzhiyun static void mvneta_txq_done_force(struct mvneta_port *pp,
2860*4882a593Smuzhiyun 				  struct mvneta_tx_queue *txq)
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun {
2863*4882a593Smuzhiyun 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
2864*4882a593Smuzhiyun 	int tx_done = txq->count;
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun 	mvneta_txq_bufs_free(pp, txq, tx_done, nq, false);
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	/* reset txq */
2869*4882a593Smuzhiyun 	txq->count = 0;
2870*4882a593Smuzhiyun 	txq->txq_put_index = 0;
2871*4882a593Smuzhiyun 	txq->txq_get_index = 0;
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun 
2874*4882a593Smuzhiyun /* Handle tx done - called in softirq context. The <cause_tx_done> argument
2875*4882a593Smuzhiyun  * must be a valid cause according to MVNETA_TXQ_INTR_MASK_ALL.
2876*4882a593Smuzhiyun  */
mvneta_tx_done_gbe(struct mvneta_port * pp,u32 cause_tx_done)2877*4882a593Smuzhiyun static void mvneta_tx_done_gbe(struct mvneta_port *pp, u32 cause_tx_done)
2878*4882a593Smuzhiyun {
2879*4882a593Smuzhiyun 	struct mvneta_tx_queue *txq;
2880*4882a593Smuzhiyun 	struct netdev_queue *nq;
2881*4882a593Smuzhiyun 	int cpu = smp_processor_id();
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun 	while (cause_tx_done) {
2884*4882a593Smuzhiyun 		txq = mvneta_tx_done_policy(pp, cause_tx_done);
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 		nq = netdev_get_tx_queue(pp->dev, txq->id);
2887*4882a593Smuzhiyun 		__netif_tx_lock(nq, cpu);
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun 		if (txq->count)
2890*4882a593Smuzhiyun 			mvneta_txq_done(pp, txq);
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 		__netif_tx_unlock(nq);
2893*4882a593Smuzhiyun 		cause_tx_done &= ~((1 << txq->id));
2894*4882a593Smuzhiyun 	}
2895*4882a593Smuzhiyun }
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun /* Compute crc8 of the specified address, using a unique algorithm ,
2898*4882a593Smuzhiyun  * according to hw spec, different than generic crc8 algorithm
2899*4882a593Smuzhiyun  */
mvneta_addr_crc(unsigned char * addr)2900*4882a593Smuzhiyun static int mvneta_addr_crc(unsigned char *addr)
2901*4882a593Smuzhiyun {
2902*4882a593Smuzhiyun 	int crc = 0;
2903*4882a593Smuzhiyun 	int i;
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 	for (i = 0; i < ETH_ALEN; i++) {
2906*4882a593Smuzhiyun 		int j;
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun 		crc = (crc ^ addr[i]) << 8;
2909*4882a593Smuzhiyun 		for (j = 7; j >= 0; j--) {
2910*4882a593Smuzhiyun 			if (crc & (0x100 << j))
2911*4882a593Smuzhiyun 				crc ^= 0x107 << j;
2912*4882a593Smuzhiyun 		}
2913*4882a593Smuzhiyun 	}
2914*4882a593Smuzhiyun 
2915*4882a593Smuzhiyun 	return crc;
2916*4882a593Smuzhiyun }
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun /* This method controls the net device special MAC multicast support.
2919*4882a593Smuzhiyun  * The Special Multicast Table for MAC addresses supports MAC of the form
2920*4882a593Smuzhiyun  * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
2921*4882a593Smuzhiyun  * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
2922*4882a593Smuzhiyun  * Table entries in the DA-Filter table. This method set the Special
2923*4882a593Smuzhiyun  * Multicast Table appropriate entry.
2924*4882a593Smuzhiyun  */
mvneta_set_special_mcast_addr(struct mvneta_port * pp,unsigned char last_byte,int queue)2925*4882a593Smuzhiyun static void mvneta_set_special_mcast_addr(struct mvneta_port *pp,
2926*4882a593Smuzhiyun 					  unsigned char last_byte,
2927*4882a593Smuzhiyun 					  int queue)
2928*4882a593Smuzhiyun {
2929*4882a593Smuzhiyun 	unsigned int smc_table_reg;
2930*4882a593Smuzhiyun 	unsigned int tbl_offset;
2931*4882a593Smuzhiyun 	unsigned int reg_offset;
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun 	/* Register offset from SMC table base    */
2934*4882a593Smuzhiyun 	tbl_offset = (last_byte / 4);
2935*4882a593Smuzhiyun 	/* Entry offset within the above reg */
2936*4882a593Smuzhiyun 	reg_offset = last_byte % 4;
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun 	smc_table_reg = mvreg_read(pp, (MVNETA_DA_FILT_SPEC_MCAST
2939*4882a593Smuzhiyun 					+ tbl_offset * 4));
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun 	if (queue == -1)
2942*4882a593Smuzhiyun 		smc_table_reg &= ~(0xff << (8 * reg_offset));
2943*4882a593Smuzhiyun 	else {
2944*4882a593Smuzhiyun 		smc_table_reg &= ~(0xff << (8 * reg_offset));
2945*4882a593Smuzhiyun 		smc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
2946*4882a593Smuzhiyun 	}
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + tbl_offset * 4,
2949*4882a593Smuzhiyun 		    smc_table_reg);
2950*4882a593Smuzhiyun }
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun /* This method controls the network device Other MAC multicast support.
2953*4882a593Smuzhiyun  * The Other Multicast Table is used for multicast of another type.
2954*4882a593Smuzhiyun  * A CRC-8 is used as an index to the Other Multicast Table entries
2955*4882a593Smuzhiyun  * in the DA-Filter table.
2956*4882a593Smuzhiyun  * The method gets the CRC-8 value from the calling routine and
2957*4882a593Smuzhiyun  * sets the Other Multicast Table appropriate entry according to the
2958*4882a593Smuzhiyun  * specified CRC-8 .
2959*4882a593Smuzhiyun  */
mvneta_set_other_mcast_addr(struct mvneta_port * pp,unsigned char crc8,int queue)2960*4882a593Smuzhiyun static void mvneta_set_other_mcast_addr(struct mvneta_port *pp,
2961*4882a593Smuzhiyun 					unsigned char crc8,
2962*4882a593Smuzhiyun 					int queue)
2963*4882a593Smuzhiyun {
2964*4882a593Smuzhiyun 	unsigned int omc_table_reg;
2965*4882a593Smuzhiyun 	unsigned int tbl_offset;
2966*4882a593Smuzhiyun 	unsigned int reg_offset;
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun 	tbl_offset = (crc8 / 4) * 4; /* Register offset from OMC table base */
2969*4882a593Smuzhiyun 	reg_offset = crc8 % 4;	     /* Entry offset within the above reg   */
2970*4882a593Smuzhiyun 
2971*4882a593Smuzhiyun 	omc_table_reg = mvreg_read(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset);
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	if (queue == -1) {
2974*4882a593Smuzhiyun 		/* Clear accepts frame bit at specified Other DA table entry */
2975*4882a593Smuzhiyun 		omc_table_reg &= ~(0xff << (8 * reg_offset));
2976*4882a593Smuzhiyun 	} else {
2977*4882a593Smuzhiyun 		omc_table_reg &= ~(0xff << (8 * reg_offset));
2978*4882a593Smuzhiyun 		omc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
2979*4882a593Smuzhiyun 	}
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset, omc_table_reg);
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun 
2984*4882a593Smuzhiyun /* The network device supports multicast using two tables:
2985*4882a593Smuzhiyun  *    1) Special Multicast Table for MAC addresses of the form
2986*4882a593Smuzhiyun  *       0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
2987*4882a593Smuzhiyun  *       The MAC DA[7:0] bits are used as a pointer to the Special Multicast
2988*4882a593Smuzhiyun  *       Table entries in the DA-Filter table.
2989*4882a593Smuzhiyun  *    2) Other Multicast Table for multicast of another type. A CRC-8 value
2990*4882a593Smuzhiyun  *       is used as an index to the Other Multicast Table entries in the
2991*4882a593Smuzhiyun  *       DA-Filter table.
2992*4882a593Smuzhiyun  */
mvneta_mcast_addr_set(struct mvneta_port * pp,unsigned char * p_addr,int queue)2993*4882a593Smuzhiyun static int mvneta_mcast_addr_set(struct mvneta_port *pp, unsigned char *p_addr,
2994*4882a593Smuzhiyun 				 int queue)
2995*4882a593Smuzhiyun {
2996*4882a593Smuzhiyun 	unsigned char crc_result = 0;
2997*4882a593Smuzhiyun 
2998*4882a593Smuzhiyun 	if (memcmp(p_addr, "\x01\x00\x5e\x00\x00", 5) == 0) {
2999*4882a593Smuzhiyun 		mvneta_set_special_mcast_addr(pp, p_addr[5], queue);
3000*4882a593Smuzhiyun 		return 0;
3001*4882a593Smuzhiyun 	}
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	crc_result = mvneta_addr_crc(p_addr);
3004*4882a593Smuzhiyun 	if (queue == -1) {
3005*4882a593Smuzhiyun 		if (pp->mcast_count[crc_result] == 0) {
3006*4882a593Smuzhiyun 			netdev_info(pp->dev, "No valid Mcast for crc8=0x%02x\n",
3007*4882a593Smuzhiyun 				    crc_result);
3008*4882a593Smuzhiyun 			return -EINVAL;
3009*4882a593Smuzhiyun 		}
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun 		pp->mcast_count[crc_result]--;
3012*4882a593Smuzhiyun 		if (pp->mcast_count[crc_result] != 0) {
3013*4882a593Smuzhiyun 			netdev_info(pp->dev,
3014*4882a593Smuzhiyun 				    "After delete there are %d valid Mcast for crc8=0x%02x\n",
3015*4882a593Smuzhiyun 				    pp->mcast_count[crc_result], crc_result);
3016*4882a593Smuzhiyun 			return -EINVAL;
3017*4882a593Smuzhiyun 		}
3018*4882a593Smuzhiyun 	} else
3019*4882a593Smuzhiyun 		pp->mcast_count[crc_result]++;
3020*4882a593Smuzhiyun 
3021*4882a593Smuzhiyun 	mvneta_set_other_mcast_addr(pp, crc_result, queue);
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun 	return 0;
3024*4882a593Smuzhiyun }
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun /* Configure Fitering mode of Ethernet port */
mvneta_rx_unicast_promisc_set(struct mvneta_port * pp,int is_promisc)3027*4882a593Smuzhiyun static void mvneta_rx_unicast_promisc_set(struct mvneta_port *pp,
3028*4882a593Smuzhiyun 					  int is_promisc)
3029*4882a593Smuzhiyun {
3030*4882a593Smuzhiyun 	u32 port_cfg_reg, val;
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun 	port_cfg_reg = mvreg_read(pp, MVNETA_PORT_CONFIG);
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_TYPE_PRIO);
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	/* Set / Clear UPM bit in port configuration register */
3037*4882a593Smuzhiyun 	if (is_promisc) {
3038*4882a593Smuzhiyun 		/* Accept all Unicast addresses */
3039*4882a593Smuzhiyun 		port_cfg_reg |= MVNETA_UNI_PROMISC_MODE;
3040*4882a593Smuzhiyun 		val |= MVNETA_FORCE_UNI;
3041*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_MAC_ADDR_LOW, 0xffff);
3042*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, 0xffffffff);
3043*4882a593Smuzhiyun 	} else {
3044*4882a593Smuzhiyun 		/* Reject all Unicast addresses */
3045*4882a593Smuzhiyun 		port_cfg_reg &= ~MVNETA_UNI_PROMISC_MODE;
3046*4882a593Smuzhiyun 		val &= ~MVNETA_FORCE_UNI;
3047*4882a593Smuzhiyun 	}
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_CONFIG, port_cfg_reg);
3050*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TYPE_PRIO, val);
3051*4882a593Smuzhiyun }
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun /* register unicast and multicast addresses */
mvneta_set_rx_mode(struct net_device * dev)3054*4882a593Smuzhiyun static void mvneta_set_rx_mode(struct net_device *dev)
3055*4882a593Smuzhiyun {
3056*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
3057*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
3058*4882a593Smuzhiyun 
3059*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC) {
3060*4882a593Smuzhiyun 		/* Accept all: Multicast + Unicast */
3061*4882a593Smuzhiyun 		mvneta_rx_unicast_promisc_set(pp, 1);
3062*4882a593Smuzhiyun 		mvneta_set_ucast_table(pp, pp->rxq_def);
3063*4882a593Smuzhiyun 		mvneta_set_special_mcast_table(pp, pp->rxq_def);
3064*4882a593Smuzhiyun 		mvneta_set_other_mcast_table(pp, pp->rxq_def);
3065*4882a593Smuzhiyun 	} else {
3066*4882a593Smuzhiyun 		/* Accept single Unicast */
3067*4882a593Smuzhiyun 		mvneta_rx_unicast_promisc_set(pp, 0);
3068*4882a593Smuzhiyun 		mvneta_set_ucast_table(pp, -1);
3069*4882a593Smuzhiyun 		mvneta_mac_addr_set(pp, dev->dev_addr, pp->rxq_def);
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 		if (dev->flags & IFF_ALLMULTI) {
3072*4882a593Smuzhiyun 			/* Accept all multicast */
3073*4882a593Smuzhiyun 			mvneta_set_special_mcast_table(pp, pp->rxq_def);
3074*4882a593Smuzhiyun 			mvneta_set_other_mcast_table(pp, pp->rxq_def);
3075*4882a593Smuzhiyun 		} else {
3076*4882a593Smuzhiyun 			/* Accept only initialized multicast */
3077*4882a593Smuzhiyun 			mvneta_set_special_mcast_table(pp, -1);
3078*4882a593Smuzhiyun 			mvneta_set_other_mcast_table(pp, -1);
3079*4882a593Smuzhiyun 
3080*4882a593Smuzhiyun 			if (!netdev_mc_empty(dev)) {
3081*4882a593Smuzhiyun 				netdev_for_each_mc_addr(ha, dev) {
3082*4882a593Smuzhiyun 					mvneta_mcast_addr_set(pp, ha->addr,
3083*4882a593Smuzhiyun 							      pp->rxq_def);
3084*4882a593Smuzhiyun 				}
3085*4882a593Smuzhiyun 			}
3086*4882a593Smuzhiyun 		}
3087*4882a593Smuzhiyun 	}
3088*4882a593Smuzhiyun }
3089*4882a593Smuzhiyun 
3090*4882a593Smuzhiyun /* Interrupt handling - the callback for request_irq() */
mvneta_isr(int irq,void * dev_id)3091*4882a593Smuzhiyun static irqreturn_t mvneta_isr(int irq, void *dev_id)
3092*4882a593Smuzhiyun {
3093*4882a593Smuzhiyun 	struct mvneta_port *pp = (struct mvneta_port *)dev_id;
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
3096*4882a593Smuzhiyun 	napi_schedule(&pp->napi);
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 	return IRQ_HANDLED;
3099*4882a593Smuzhiyun }
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun /* Interrupt handling - the callback for request_percpu_irq() */
mvneta_percpu_isr(int irq,void * dev_id)3102*4882a593Smuzhiyun static irqreturn_t mvneta_percpu_isr(int irq, void *dev_id)
3103*4882a593Smuzhiyun {
3104*4882a593Smuzhiyun 	struct mvneta_pcpu_port *port = (struct mvneta_pcpu_port *)dev_id;
3105*4882a593Smuzhiyun 
3106*4882a593Smuzhiyun 	disable_percpu_irq(port->pp->dev->irq);
3107*4882a593Smuzhiyun 	napi_schedule(&port->napi);
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	return IRQ_HANDLED;
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun 
mvneta_link_change(struct mvneta_port * pp)3112*4882a593Smuzhiyun static void mvneta_link_change(struct mvneta_port *pp)
3113*4882a593Smuzhiyun {
3114*4882a593Smuzhiyun 	u32 gmac_stat = mvreg_read(pp, MVNETA_GMAC_STATUS);
3115*4882a593Smuzhiyun 
3116*4882a593Smuzhiyun 	phylink_mac_change(pp->phylink, !!(gmac_stat & MVNETA_GMAC_LINK_UP));
3117*4882a593Smuzhiyun }
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun /* NAPI handler
3120*4882a593Smuzhiyun  * Bits 0 - 7 of the causeRxTx register indicate that are transmitted
3121*4882a593Smuzhiyun  * packets on the corresponding TXQ (Bit 0 is for TX queue 1).
3122*4882a593Smuzhiyun  * Bits 8 -15 of the cause Rx Tx register indicate that are received
3123*4882a593Smuzhiyun  * packets on the corresponding RXQ (Bit 8 is for RX queue 0).
3124*4882a593Smuzhiyun  * Each CPU has its own causeRxTx register
3125*4882a593Smuzhiyun  */
mvneta_poll(struct napi_struct * napi,int budget)3126*4882a593Smuzhiyun static int mvneta_poll(struct napi_struct *napi, int budget)
3127*4882a593Smuzhiyun {
3128*4882a593Smuzhiyun 	int rx_done = 0;
3129*4882a593Smuzhiyun 	u32 cause_rx_tx;
3130*4882a593Smuzhiyun 	int rx_queue;
3131*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(napi->dev);
3132*4882a593Smuzhiyun 	struct mvneta_pcpu_port *port = this_cpu_ptr(pp->ports);
3133*4882a593Smuzhiyun 
3134*4882a593Smuzhiyun 	if (!netif_running(pp->dev)) {
3135*4882a593Smuzhiyun 		napi_complete(napi);
3136*4882a593Smuzhiyun 		return rx_done;
3137*4882a593Smuzhiyun 	}
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	/* Read cause register */
3140*4882a593Smuzhiyun 	cause_rx_tx = mvreg_read(pp, MVNETA_INTR_NEW_CAUSE);
3141*4882a593Smuzhiyun 	if (cause_rx_tx & MVNETA_MISCINTR_INTR_MASK) {
3142*4882a593Smuzhiyun 		u32 cause_misc = mvreg_read(pp, MVNETA_INTR_MISC_CAUSE);
3143*4882a593Smuzhiyun 
3144*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
3145*4882a593Smuzhiyun 
3146*4882a593Smuzhiyun 		if (cause_misc & (MVNETA_CAUSE_PHY_STATUS_CHANGE |
3147*4882a593Smuzhiyun 				  MVNETA_CAUSE_LINK_CHANGE))
3148*4882a593Smuzhiyun 			mvneta_link_change(pp);
3149*4882a593Smuzhiyun 	}
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun 	/* Release Tx descriptors */
3152*4882a593Smuzhiyun 	if (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL) {
3153*4882a593Smuzhiyun 		mvneta_tx_done_gbe(pp, (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL));
3154*4882a593Smuzhiyun 		cause_rx_tx &= ~MVNETA_TX_INTR_MASK_ALL;
3155*4882a593Smuzhiyun 	}
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 	/* For the case where the last mvneta_poll did not process all
3158*4882a593Smuzhiyun 	 * RX packets
3159*4882a593Smuzhiyun 	 */
3160*4882a593Smuzhiyun 	cause_rx_tx |= pp->neta_armada3700 ? pp->cause_rx_tx :
3161*4882a593Smuzhiyun 		port->cause_rx_tx;
3162*4882a593Smuzhiyun 
3163*4882a593Smuzhiyun 	rx_queue = fls(((cause_rx_tx >> 8) & 0xff));
3164*4882a593Smuzhiyun 	if (rx_queue) {
3165*4882a593Smuzhiyun 		rx_queue = rx_queue - 1;
3166*4882a593Smuzhiyun 		if (pp->bm_priv)
3167*4882a593Smuzhiyun 			rx_done = mvneta_rx_hwbm(napi, pp, budget,
3168*4882a593Smuzhiyun 						 &pp->rxqs[rx_queue]);
3169*4882a593Smuzhiyun 		else
3170*4882a593Smuzhiyun 			rx_done = mvneta_rx_swbm(napi, pp, budget,
3171*4882a593Smuzhiyun 						 &pp->rxqs[rx_queue]);
3172*4882a593Smuzhiyun 	}
3173*4882a593Smuzhiyun 
3174*4882a593Smuzhiyun 	if (rx_done < budget) {
3175*4882a593Smuzhiyun 		cause_rx_tx = 0;
3176*4882a593Smuzhiyun 		napi_complete_done(napi, rx_done);
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 		if (pp->neta_armada3700) {
3179*4882a593Smuzhiyun 			unsigned long flags;
3180*4882a593Smuzhiyun 
3181*4882a593Smuzhiyun 			local_irq_save(flags);
3182*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_INTR_NEW_MASK,
3183*4882a593Smuzhiyun 				    MVNETA_RX_INTR_MASK(rxq_number) |
3184*4882a593Smuzhiyun 				    MVNETA_TX_INTR_MASK(txq_number) |
3185*4882a593Smuzhiyun 				    MVNETA_MISCINTR_INTR_MASK);
3186*4882a593Smuzhiyun 			local_irq_restore(flags);
3187*4882a593Smuzhiyun 		} else {
3188*4882a593Smuzhiyun 			enable_percpu_irq(pp->dev->irq, 0);
3189*4882a593Smuzhiyun 		}
3190*4882a593Smuzhiyun 	}
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun 	if (pp->neta_armada3700)
3193*4882a593Smuzhiyun 		pp->cause_rx_tx = cause_rx_tx;
3194*4882a593Smuzhiyun 	else
3195*4882a593Smuzhiyun 		port->cause_rx_tx = cause_rx_tx;
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	return rx_done;
3198*4882a593Smuzhiyun }
3199*4882a593Smuzhiyun 
mvneta_create_page_pool(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int size)3200*4882a593Smuzhiyun static int mvneta_create_page_pool(struct mvneta_port *pp,
3201*4882a593Smuzhiyun 				   struct mvneta_rx_queue *rxq, int size)
3202*4882a593Smuzhiyun {
3203*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog = READ_ONCE(pp->xdp_prog);
3204*4882a593Smuzhiyun 	struct page_pool_params pp_params = {
3205*4882a593Smuzhiyun 		.order = 0,
3206*4882a593Smuzhiyun 		.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV,
3207*4882a593Smuzhiyun 		.pool_size = size,
3208*4882a593Smuzhiyun 		.nid = NUMA_NO_NODE,
3209*4882a593Smuzhiyun 		.dev = pp->dev->dev.parent,
3210*4882a593Smuzhiyun 		.dma_dir = xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE,
3211*4882a593Smuzhiyun 		.offset = pp->rx_offset_correction,
3212*4882a593Smuzhiyun 		.max_len = MVNETA_MAX_RX_BUF_SIZE,
3213*4882a593Smuzhiyun 	};
3214*4882a593Smuzhiyun 	int err;
3215*4882a593Smuzhiyun 
3216*4882a593Smuzhiyun 	rxq->page_pool = page_pool_create(&pp_params);
3217*4882a593Smuzhiyun 	if (IS_ERR(rxq->page_pool)) {
3218*4882a593Smuzhiyun 		err = PTR_ERR(rxq->page_pool);
3219*4882a593Smuzhiyun 		rxq->page_pool = NULL;
3220*4882a593Smuzhiyun 		return err;
3221*4882a593Smuzhiyun 	}
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun 	err = xdp_rxq_info_reg(&rxq->xdp_rxq, pp->dev, rxq->id);
3224*4882a593Smuzhiyun 	if (err < 0)
3225*4882a593Smuzhiyun 		goto err_free_pp;
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun 	err = xdp_rxq_info_reg_mem_model(&rxq->xdp_rxq, MEM_TYPE_PAGE_POOL,
3228*4882a593Smuzhiyun 					 rxq->page_pool);
3229*4882a593Smuzhiyun 	if (err)
3230*4882a593Smuzhiyun 		goto err_unregister_rxq;
3231*4882a593Smuzhiyun 
3232*4882a593Smuzhiyun 	return 0;
3233*4882a593Smuzhiyun 
3234*4882a593Smuzhiyun err_unregister_rxq:
3235*4882a593Smuzhiyun 	xdp_rxq_info_unreg(&rxq->xdp_rxq);
3236*4882a593Smuzhiyun err_free_pp:
3237*4882a593Smuzhiyun 	page_pool_destroy(rxq->page_pool);
3238*4882a593Smuzhiyun 	rxq->page_pool = NULL;
3239*4882a593Smuzhiyun 	return err;
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun 
3242*4882a593Smuzhiyun /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
mvneta_rxq_fill(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int num)3243*4882a593Smuzhiyun static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
3244*4882a593Smuzhiyun 			   int num)
3245*4882a593Smuzhiyun {
3246*4882a593Smuzhiyun 	int i, err;
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun 	err = mvneta_create_page_pool(pp, rxq, num);
3249*4882a593Smuzhiyun 	if (err < 0)
3250*4882a593Smuzhiyun 		return err;
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
3253*4882a593Smuzhiyun 		memset(rxq->descs + i, 0, sizeof(struct mvneta_rx_desc));
3254*4882a593Smuzhiyun 		if (mvneta_rx_refill(pp, rxq->descs + i, rxq,
3255*4882a593Smuzhiyun 				     GFP_KERNEL) != 0) {
3256*4882a593Smuzhiyun 			netdev_err(pp->dev,
3257*4882a593Smuzhiyun 				   "%s:rxq %d, %d of %d buffs  filled\n",
3258*4882a593Smuzhiyun 				   __func__, rxq->id, i, num);
3259*4882a593Smuzhiyun 			break;
3260*4882a593Smuzhiyun 		}
3261*4882a593Smuzhiyun 	}
3262*4882a593Smuzhiyun 
3263*4882a593Smuzhiyun 	/* Add this number of RX descriptors as non occupied (ready to
3264*4882a593Smuzhiyun 	 * get packets)
3265*4882a593Smuzhiyun 	 */
3266*4882a593Smuzhiyun 	mvneta_rxq_non_occup_desc_add(pp, rxq, i);
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 	return i;
3269*4882a593Smuzhiyun }
3270*4882a593Smuzhiyun 
3271*4882a593Smuzhiyun /* Free all packets pending transmit from all TXQs and reset TX port */
mvneta_tx_reset(struct mvneta_port * pp)3272*4882a593Smuzhiyun static void mvneta_tx_reset(struct mvneta_port *pp)
3273*4882a593Smuzhiyun {
3274*4882a593Smuzhiyun 	int queue;
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	/* free the skb's in the tx ring */
3277*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++)
3278*4882a593Smuzhiyun 		mvneta_txq_done_force(pp, &pp->txqs[queue]);
3279*4882a593Smuzhiyun 
3280*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
3281*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
3282*4882a593Smuzhiyun }
3283*4882a593Smuzhiyun 
mvneta_rx_reset(struct mvneta_port * pp)3284*4882a593Smuzhiyun static void mvneta_rx_reset(struct mvneta_port *pp)
3285*4882a593Smuzhiyun {
3286*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
3287*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun 
3290*4882a593Smuzhiyun /* Rx/Tx queue initialization/cleanup methods */
3291*4882a593Smuzhiyun 
mvneta_rxq_sw_init(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)3292*4882a593Smuzhiyun static int mvneta_rxq_sw_init(struct mvneta_port *pp,
3293*4882a593Smuzhiyun 			      struct mvneta_rx_queue *rxq)
3294*4882a593Smuzhiyun {
3295*4882a593Smuzhiyun 	rxq->size = pp->rx_ring_size;
3296*4882a593Smuzhiyun 
3297*4882a593Smuzhiyun 	/* Allocate memory for RX descriptors */
3298*4882a593Smuzhiyun 	rxq->descs = dma_alloc_coherent(pp->dev->dev.parent,
3299*4882a593Smuzhiyun 					rxq->size * MVNETA_DESC_ALIGNED_SIZE,
3300*4882a593Smuzhiyun 					&rxq->descs_phys, GFP_KERNEL);
3301*4882a593Smuzhiyun 	if (!rxq->descs)
3302*4882a593Smuzhiyun 		return -ENOMEM;
3303*4882a593Smuzhiyun 
3304*4882a593Smuzhiyun 	rxq->last_desc = rxq->size - 1;
3305*4882a593Smuzhiyun 
3306*4882a593Smuzhiyun 	return 0;
3307*4882a593Smuzhiyun }
3308*4882a593Smuzhiyun 
mvneta_rxq_hw_init(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)3309*4882a593Smuzhiyun static void mvneta_rxq_hw_init(struct mvneta_port *pp,
3310*4882a593Smuzhiyun 			       struct mvneta_rx_queue *rxq)
3311*4882a593Smuzhiyun {
3312*4882a593Smuzhiyun 	/* Set Rx descriptors queue starting address */
3313*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
3314*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
3315*4882a593Smuzhiyun 
3316*4882a593Smuzhiyun 	/* Set coalescing pkts and time */
3317*4882a593Smuzhiyun 	mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
3318*4882a593Smuzhiyun 	mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
3319*4882a593Smuzhiyun 
3320*4882a593Smuzhiyun 	if (!pp->bm_priv) {
3321*4882a593Smuzhiyun 		/* Set Offset */
3322*4882a593Smuzhiyun 		mvneta_rxq_offset_set(pp, rxq, 0);
3323*4882a593Smuzhiyun 		mvneta_rxq_buf_size_set(pp, rxq, PAGE_SIZE < SZ_64K ?
3324*4882a593Smuzhiyun 					MVNETA_MAX_RX_BUF_SIZE :
3325*4882a593Smuzhiyun 					MVNETA_RX_BUF_SIZE(pp->pkt_size));
3326*4882a593Smuzhiyun 		mvneta_rxq_bm_disable(pp, rxq);
3327*4882a593Smuzhiyun 		mvneta_rxq_fill(pp, rxq, rxq->size);
3328*4882a593Smuzhiyun 	} else {
3329*4882a593Smuzhiyun 		/* Set Offset */
3330*4882a593Smuzhiyun 		mvneta_rxq_offset_set(pp, rxq,
3331*4882a593Smuzhiyun 				      NET_SKB_PAD - pp->rx_offset_correction);
3332*4882a593Smuzhiyun 
3333*4882a593Smuzhiyun 		mvneta_rxq_bm_enable(pp, rxq);
3334*4882a593Smuzhiyun 		/* Fill RXQ with buffers from RX pool */
3335*4882a593Smuzhiyun 		mvneta_rxq_long_pool_set(pp, rxq);
3336*4882a593Smuzhiyun 		mvneta_rxq_short_pool_set(pp, rxq);
3337*4882a593Smuzhiyun 		mvneta_rxq_non_occup_desc_add(pp, rxq, rxq->size);
3338*4882a593Smuzhiyun 	}
3339*4882a593Smuzhiyun }
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun /* Create a specified RX queue */
mvneta_rxq_init(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)3342*4882a593Smuzhiyun static int mvneta_rxq_init(struct mvneta_port *pp,
3343*4882a593Smuzhiyun 			   struct mvneta_rx_queue *rxq)
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun {
3346*4882a593Smuzhiyun 	int ret;
3347*4882a593Smuzhiyun 
3348*4882a593Smuzhiyun 	ret = mvneta_rxq_sw_init(pp, rxq);
3349*4882a593Smuzhiyun 	if (ret < 0)
3350*4882a593Smuzhiyun 		return ret;
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	mvneta_rxq_hw_init(pp, rxq);
3353*4882a593Smuzhiyun 
3354*4882a593Smuzhiyun 	return 0;
3355*4882a593Smuzhiyun }
3356*4882a593Smuzhiyun 
3357*4882a593Smuzhiyun /* Cleanup Rx queue */
mvneta_rxq_deinit(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)3358*4882a593Smuzhiyun static void mvneta_rxq_deinit(struct mvneta_port *pp,
3359*4882a593Smuzhiyun 			      struct mvneta_rx_queue *rxq)
3360*4882a593Smuzhiyun {
3361*4882a593Smuzhiyun 	mvneta_rxq_drop_pkts(pp, rxq);
3362*4882a593Smuzhiyun 
3363*4882a593Smuzhiyun 	if (rxq->descs)
3364*4882a593Smuzhiyun 		dma_free_coherent(pp->dev->dev.parent,
3365*4882a593Smuzhiyun 				  rxq->size * MVNETA_DESC_ALIGNED_SIZE,
3366*4882a593Smuzhiyun 				  rxq->descs,
3367*4882a593Smuzhiyun 				  rxq->descs_phys);
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 	rxq->descs             = NULL;
3370*4882a593Smuzhiyun 	rxq->last_desc         = 0;
3371*4882a593Smuzhiyun 	rxq->next_desc_to_proc = 0;
3372*4882a593Smuzhiyun 	rxq->descs_phys        = 0;
3373*4882a593Smuzhiyun 	rxq->first_to_refill   = 0;
3374*4882a593Smuzhiyun 	rxq->refill_num        = 0;
3375*4882a593Smuzhiyun }
3376*4882a593Smuzhiyun 
mvneta_txq_sw_init(struct mvneta_port * pp,struct mvneta_tx_queue * txq)3377*4882a593Smuzhiyun static int mvneta_txq_sw_init(struct mvneta_port *pp,
3378*4882a593Smuzhiyun 			      struct mvneta_tx_queue *txq)
3379*4882a593Smuzhiyun {
3380*4882a593Smuzhiyun 	int cpu;
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 	txq->size = pp->tx_ring_size;
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	/* A queue must always have room for at least one skb.
3385*4882a593Smuzhiyun 	 * Therefore, stop the queue when the free entries reaches
3386*4882a593Smuzhiyun 	 * the maximum number of descriptors per skb.
3387*4882a593Smuzhiyun 	 */
3388*4882a593Smuzhiyun 	txq->tx_stop_threshold = txq->size - MVNETA_MAX_SKB_DESCS;
3389*4882a593Smuzhiyun 	txq->tx_wake_threshold = txq->tx_stop_threshold / 2;
3390*4882a593Smuzhiyun 
3391*4882a593Smuzhiyun 	/* Allocate memory for TX descriptors */
3392*4882a593Smuzhiyun 	txq->descs = dma_alloc_coherent(pp->dev->dev.parent,
3393*4882a593Smuzhiyun 					txq->size * MVNETA_DESC_ALIGNED_SIZE,
3394*4882a593Smuzhiyun 					&txq->descs_phys, GFP_KERNEL);
3395*4882a593Smuzhiyun 	if (!txq->descs)
3396*4882a593Smuzhiyun 		return -ENOMEM;
3397*4882a593Smuzhiyun 
3398*4882a593Smuzhiyun 	txq->last_desc = txq->size - 1;
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun 	txq->buf = kmalloc_array(txq->size, sizeof(*txq->buf), GFP_KERNEL);
3401*4882a593Smuzhiyun 	if (!txq->buf)
3402*4882a593Smuzhiyun 		return -ENOMEM;
3403*4882a593Smuzhiyun 
3404*4882a593Smuzhiyun 	/* Allocate DMA buffers for TSO MAC/IP/TCP headers */
3405*4882a593Smuzhiyun 	txq->tso_hdrs = dma_alloc_coherent(pp->dev->dev.parent,
3406*4882a593Smuzhiyun 					   txq->size * TSO_HEADER_SIZE,
3407*4882a593Smuzhiyun 					   &txq->tso_hdrs_phys, GFP_KERNEL);
3408*4882a593Smuzhiyun 	if (!txq->tso_hdrs)
3409*4882a593Smuzhiyun 		return -ENOMEM;
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 	/* Setup XPS mapping */
3412*4882a593Smuzhiyun 	if (pp->neta_armada3700)
3413*4882a593Smuzhiyun 		cpu = 0;
3414*4882a593Smuzhiyun 	else if (txq_number > 1)
3415*4882a593Smuzhiyun 		cpu = txq->id % num_present_cpus();
3416*4882a593Smuzhiyun 	else
3417*4882a593Smuzhiyun 		cpu = pp->rxq_def % num_present_cpus();
3418*4882a593Smuzhiyun 	cpumask_set_cpu(cpu, &txq->affinity_mask);
3419*4882a593Smuzhiyun 	netif_set_xps_queue(pp->dev, &txq->affinity_mask, txq->id);
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun 	return 0;
3422*4882a593Smuzhiyun }
3423*4882a593Smuzhiyun 
mvneta_txq_hw_init(struct mvneta_port * pp,struct mvneta_tx_queue * txq)3424*4882a593Smuzhiyun static void mvneta_txq_hw_init(struct mvneta_port *pp,
3425*4882a593Smuzhiyun 			       struct mvneta_tx_queue *txq)
3426*4882a593Smuzhiyun {
3427*4882a593Smuzhiyun 	/* Set maximum bandwidth for enabled TXQs */
3428*4882a593Smuzhiyun 	mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
3429*4882a593Smuzhiyun 	mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 	/* Set Tx descriptors queue starting address */
3432*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
3433*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 	mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
3436*4882a593Smuzhiyun }
3437*4882a593Smuzhiyun 
3438*4882a593Smuzhiyun /* Create and initialize a tx queue */
mvneta_txq_init(struct mvneta_port * pp,struct mvneta_tx_queue * txq)3439*4882a593Smuzhiyun static int mvneta_txq_init(struct mvneta_port *pp,
3440*4882a593Smuzhiyun 			   struct mvneta_tx_queue *txq)
3441*4882a593Smuzhiyun {
3442*4882a593Smuzhiyun 	int ret;
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	ret = mvneta_txq_sw_init(pp, txq);
3445*4882a593Smuzhiyun 	if (ret < 0)
3446*4882a593Smuzhiyun 		return ret;
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 	mvneta_txq_hw_init(pp, txq);
3449*4882a593Smuzhiyun 
3450*4882a593Smuzhiyun 	return 0;
3451*4882a593Smuzhiyun }
3452*4882a593Smuzhiyun 
3453*4882a593Smuzhiyun /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
mvneta_txq_sw_deinit(struct mvneta_port * pp,struct mvneta_tx_queue * txq)3454*4882a593Smuzhiyun static void mvneta_txq_sw_deinit(struct mvneta_port *pp,
3455*4882a593Smuzhiyun 				 struct mvneta_tx_queue *txq)
3456*4882a593Smuzhiyun {
3457*4882a593Smuzhiyun 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
3458*4882a593Smuzhiyun 
3459*4882a593Smuzhiyun 	kfree(txq->buf);
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun 	if (txq->tso_hdrs)
3462*4882a593Smuzhiyun 		dma_free_coherent(pp->dev->dev.parent,
3463*4882a593Smuzhiyun 				  txq->size * TSO_HEADER_SIZE,
3464*4882a593Smuzhiyun 				  txq->tso_hdrs, txq->tso_hdrs_phys);
3465*4882a593Smuzhiyun 	if (txq->descs)
3466*4882a593Smuzhiyun 		dma_free_coherent(pp->dev->dev.parent,
3467*4882a593Smuzhiyun 				  txq->size * MVNETA_DESC_ALIGNED_SIZE,
3468*4882a593Smuzhiyun 				  txq->descs, txq->descs_phys);
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun 	netdev_tx_reset_queue(nq);
3471*4882a593Smuzhiyun 
3472*4882a593Smuzhiyun 	txq->descs             = NULL;
3473*4882a593Smuzhiyun 	txq->last_desc         = 0;
3474*4882a593Smuzhiyun 	txq->next_desc_to_proc = 0;
3475*4882a593Smuzhiyun 	txq->descs_phys        = 0;
3476*4882a593Smuzhiyun }
3477*4882a593Smuzhiyun 
mvneta_txq_hw_deinit(struct mvneta_port * pp,struct mvneta_tx_queue * txq)3478*4882a593Smuzhiyun static void mvneta_txq_hw_deinit(struct mvneta_port *pp,
3479*4882a593Smuzhiyun 				 struct mvneta_tx_queue *txq)
3480*4882a593Smuzhiyun {
3481*4882a593Smuzhiyun 	/* Set minimum bandwidth for disabled TXQs */
3482*4882a593Smuzhiyun 	mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
3483*4882a593Smuzhiyun 	mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
3484*4882a593Smuzhiyun 
3485*4882a593Smuzhiyun 	/* Set Tx descriptors queue starting address and size */
3486*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
3487*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
3488*4882a593Smuzhiyun }
3489*4882a593Smuzhiyun 
mvneta_txq_deinit(struct mvneta_port * pp,struct mvneta_tx_queue * txq)3490*4882a593Smuzhiyun static void mvneta_txq_deinit(struct mvneta_port *pp,
3491*4882a593Smuzhiyun 			      struct mvneta_tx_queue *txq)
3492*4882a593Smuzhiyun {
3493*4882a593Smuzhiyun 	mvneta_txq_sw_deinit(pp, txq);
3494*4882a593Smuzhiyun 	mvneta_txq_hw_deinit(pp, txq);
3495*4882a593Smuzhiyun }
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun /* Cleanup all Tx queues */
mvneta_cleanup_txqs(struct mvneta_port * pp)3498*4882a593Smuzhiyun static void mvneta_cleanup_txqs(struct mvneta_port *pp)
3499*4882a593Smuzhiyun {
3500*4882a593Smuzhiyun 	int queue;
3501*4882a593Smuzhiyun 
3502*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++)
3503*4882a593Smuzhiyun 		mvneta_txq_deinit(pp, &pp->txqs[queue]);
3504*4882a593Smuzhiyun }
3505*4882a593Smuzhiyun 
3506*4882a593Smuzhiyun /* Cleanup all Rx queues */
mvneta_cleanup_rxqs(struct mvneta_port * pp)3507*4882a593Smuzhiyun static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
3508*4882a593Smuzhiyun {
3509*4882a593Smuzhiyun 	int queue;
3510*4882a593Smuzhiyun 
3511*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++)
3512*4882a593Smuzhiyun 		mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun 
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun /* Init all Rx queues */
mvneta_setup_rxqs(struct mvneta_port * pp)3517*4882a593Smuzhiyun static int mvneta_setup_rxqs(struct mvneta_port *pp)
3518*4882a593Smuzhiyun {
3519*4882a593Smuzhiyun 	int queue;
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
3522*4882a593Smuzhiyun 		int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
3523*4882a593Smuzhiyun 
3524*4882a593Smuzhiyun 		if (err) {
3525*4882a593Smuzhiyun 			netdev_err(pp->dev, "%s: can't create rxq=%d\n",
3526*4882a593Smuzhiyun 				   __func__, queue);
3527*4882a593Smuzhiyun 			mvneta_cleanup_rxqs(pp);
3528*4882a593Smuzhiyun 			return err;
3529*4882a593Smuzhiyun 		}
3530*4882a593Smuzhiyun 	}
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun 	return 0;
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun 
3535*4882a593Smuzhiyun /* Init all tx queues */
mvneta_setup_txqs(struct mvneta_port * pp)3536*4882a593Smuzhiyun static int mvneta_setup_txqs(struct mvneta_port *pp)
3537*4882a593Smuzhiyun {
3538*4882a593Smuzhiyun 	int queue;
3539*4882a593Smuzhiyun 
3540*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
3541*4882a593Smuzhiyun 		int err = mvneta_txq_init(pp, &pp->txqs[queue]);
3542*4882a593Smuzhiyun 		if (err) {
3543*4882a593Smuzhiyun 			netdev_err(pp->dev, "%s: can't create txq=%d\n",
3544*4882a593Smuzhiyun 				   __func__, queue);
3545*4882a593Smuzhiyun 			mvneta_cleanup_txqs(pp);
3546*4882a593Smuzhiyun 			return err;
3547*4882a593Smuzhiyun 		}
3548*4882a593Smuzhiyun 	}
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun 	return 0;
3551*4882a593Smuzhiyun }
3552*4882a593Smuzhiyun 
mvneta_comphy_init(struct mvneta_port * pp,phy_interface_t interface)3553*4882a593Smuzhiyun static int mvneta_comphy_init(struct mvneta_port *pp, phy_interface_t interface)
3554*4882a593Smuzhiyun {
3555*4882a593Smuzhiyun 	int ret;
3556*4882a593Smuzhiyun 
3557*4882a593Smuzhiyun 	ret = phy_set_mode_ext(pp->comphy, PHY_MODE_ETHERNET, interface);
3558*4882a593Smuzhiyun 	if (ret)
3559*4882a593Smuzhiyun 		return ret;
3560*4882a593Smuzhiyun 
3561*4882a593Smuzhiyun 	return phy_power_on(pp->comphy);
3562*4882a593Smuzhiyun }
3563*4882a593Smuzhiyun 
mvneta_config_interface(struct mvneta_port * pp,phy_interface_t interface)3564*4882a593Smuzhiyun static int mvneta_config_interface(struct mvneta_port *pp,
3565*4882a593Smuzhiyun 				   phy_interface_t interface)
3566*4882a593Smuzhiyun {
3567*4882a593Smuzhiyun 	int ret = 0;
3568*4882a593Smuzhiyun 
3569*4882a593Smuzhiyun 	if (pp->comphy) {
3570*4882a593Smuzhiyun 		if (interface == PHY_INTERFACE_MODE_SGMII ||
3571*4882a593Smuzhiyun 		    interface == PHY_INTERFACE_MODE_1000BASEX ||
3572*4882a593Smuzhiyun 		    interface == PHY_INTERFACE_MODE_2500BASEX) {
3573*4882a593Smuzhiyun 			ret = mvneta_comphy_init(pp, interface);
3574*4882a593Smuzhiyun 		}
3575*4882a593Smuzhiyun 	} else {
3576*4882a593Smuzhiyun 		switch (interface) {
3577*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_QSGMII:
3578*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_SERDES_CFG,
3579*4882a593Smuzhiyun 				    MVNETA_QSGMII_SERDES_PROTO);
3580*4882a593Smuzhiyun 			break;
3581*4882a593Smuzhiyun 
3582*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_SGMII:
3583*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_1000BASEX:
3584*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_SERDES_CFG,
3585*4882a593Smuzhiyun 				    MVNETA_SGMII_SERDES_PROTO);
3586*4882a593Smuzhiyun 			break;
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_2500BASEX:
3589*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_SERDES_CFG,
3590*4882a593Smuzhiyun 				    MVNETA_HSGMII_SERDES_PROTO);
3591*4882a593Smuzhiyun 			break;
3592*4882a593Smuzhiyun 		default:
3593*4882a593Smuzhiyun 			break;
3594*4882a593Smuzhiyun 		}
3595*4882a593Smuzhiyun 	}
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun 	pp->phy_interface = interface;
3598*4882a593Smuzhiyun 
3599*4882a593Smuzhiyun 	return ret;
3600*4882a593Smuzhiyun }
3601*4882a593Smuzhiyun 
mvneta_start_dev(struct mvneta_port * pp)3602*4882a593Smuzhiyun static void mvneta_start_dev(struct mvneta_port *pp)
3603*4882a593Smuzhiyun {
3604*4882a593Smuzhiyun 	int cpu;
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 	WARN_ON(mvneta_config_interface(pp, pp->phy_interface));
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 	mvneta_max_rx_size_set(pp, pp->pkt_size);
3609*4882a593Smuzhiyun 	mvneta_txq_max_tx_size_set(pp, pp->pkt_size);
3610*4882a593Smuzhiyun 
3611*4882a593Smuzhiyun 	/* start the Rx/Tx activity */
3612*4882a593Smuzhiyun 	mvneta_port_enable(pp);
3613*4882a593Smuzhiyun 
3614*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
3615*4882a593Smuzhiyun 		/* Enable polling on the port */
3616*4882a593Smuzhiyun 		for_each_online_cpu(cpu) {
3617*4882a593Smuzhiyun 			struct mvneta_pcpu_port *port =
3618*4882a593Smuzhiyun 				per_cpu_ptr(pp->ports, cpu);
3619*4882a593Smuzhiyun 
3620*4882a593Smuzhiyun 			napi_enable(&port->napi);
3621*4882a593Smuzhiyun 		}
3622*4882a593Smuzhiyun 	} else {
3623*4882a593Smuzhiyun 		napi_enable(&pp->napi);
3624*4882a593Smuzhiyun 	}
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	/* Unmask interrupts. It has to be done from each CPU */
3627*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
3630*4882a593Smuzhiyun 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
3631*4882a593Smuzhiyun 		    MVNETA_CAUSE_LINK_CHANGE);
3632*4882a593Smuzhiyun 
3633*4882a593Smuzhiyun 	phylink_start(pp->phylink);
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun 	/* We may have called phylink_speed_down before */
3636*4882a593Smuzhiyun 	phylink_speed_up(pp->phylink);
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun 	netif_tx_start_all_queues(pp->dev);
3639*4882a593Smuzhiyun 
3640*4882a593Smuzhiyun 	clear_bit(__MVNETA_DOWN, &pp->state);
3641*4882a593Smuzhiyun }
3642*4882a593Smuzhiyun 
mvneta_stop_dev(struct mvneta_port * pp)3643*4882a593Smuzhiyun static void mvneta_stop_dev(struct mvneta_port *pp)
3644*4882a593Smuzhiyun {
3645*4882a593Smuzhiyun 	unsigned int cpu;
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun 	set_bit(__MVNETA_DOWN, &pp->state);
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 	if (device_may_wakeup(&pp->dev->dev))
3650*4882a593Smuzhiyun 		phylink_speed_down(pp->phylink, false);
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 	phylink_stop(pp->phylink);
3653*4882a593Smuzhiyun 
3654*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
3655*4882a593Smuzhiyun 		for_each_online_cpu(cpu) {
3656*4882a593Smuzhiyun 			struct mvneta_pcpu_port *port =
3657*4882a593Smuzhiyun 				per_cpu_ptr(pp->ports, cpu);
3658*4882a593Smuzhiyun 
3659*4882a593Smuzhiyun 			napi_disable(&port->napi);
3660*4882a593Smuzhiyun 		}
3661*4882a593Smuzhiyun 	} else {
3662*4882a593Smuzhiyun 		napi_disable(&pp->napi);
3663*4882a593Smuzhiyun 	}
3664*4882a593Smuzhiyun 
3665*4882a593Smuzhiyun 	netif_carrier_off(pp->dev);
3666*4882a593Smuzhiyun 
3667*4882a593Smuzhiyun 	mvneta_port_down(pp);
3668*4882a593Smuzhiyun 	netif_tx_stop_all_queues(pp->dev);
3669*4882a593Smuzhiyun 
3670*4882a593Smuzhiyun 	/* Stop the port activity */
3671*4882a593Smuzhiyun 	mvneta_port_disable(pp);
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun 	/* Clear all ethernet port interrupts */
3674*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_clear_intr_cause, pp, true);
3675*4882a593Smuzhiyun 
3676*4882a593Smuzhiyun 	/* Mask all ethernet port interrupts */
3677*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
3678*4882a593Smuzhiyun 
3679*4882a593Smuzhiyun 	mvneta_tx_reset(pp);
3680*4882a593Smuzhiyun 	mvneta_rx_reset(pp);
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 	WARN_ON(phy_power_off(pp->comphy));
3683*4882a593Smuzhiyun }
3684*4882a593Smuzhiyun 
mvneta_percpu_enable(void * arg)3685*4882a593Smuzhiyun static void mvneta_percpu_enable(void *arg)
3686*4882a593Smuzhiyun {
3687*4882a593Smuzhiyun 	struct mvneta_port *pp = arg;
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun 	enable_percpu_irq(pp->dev->irq, IRQ_TYPE_NONE);
3690*4882a593Smuzhiyun }
3691*4882a593Smuzhiyun 
mvneta_percpu_disable(void * arg)3692*4882a593Smuzhiyun static void mvneta_percpu_disable(void *arg)
3693*4882a593Smuzhiyun {
3694*4882a593Smuzhiyun 	struct mvneta_port *pp = arg;
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun 	disable_percpu_irq(pp->dev->irq);
3697*4882a593Smuzhiyun }
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun /* Change the device mtu */
mvneta_change_mtu(struct net_device * dev,int mtu)3700*4882a593Smuzhiyun static int mvneta_change_mtu(struct net_device *dev, int mtu)
3701*4882a593Smuzhiyun {
3702*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
3703*4882a593Smuzhiyun 	int ret;
3704*4882a593Smuzhiyun 
3705*4882a593Smuzhiyun 	if (!IS_ALIGNED(MVNETA_RX_PKT_SIZE(mtu), 8)) {
3706*4882a593Smuzhiyun 		netdev_info(dev, "Illegal MTU value %d, rounding to %d\n",
3707*4882a593Smuzhiyun 			    mtu, ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8));
3708*4882a593Smuzhiyun 		mtu = ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8);
3709*4882a593Smuzhiyun 	}
3710*4882a593Smuzhiyun 
3711*4882a593Smuzhiyun 	if (pp->xdp_prog && mtu > MVNETA_MAX_RX_BUF_SIZE) {
3712*4882a593Smuzhiyun 		netdev_info(dev, "Illegal MTU value %d for XDP mode\n", mtu);
3713*4882a593Smuzhiyun 		return -EINVAL;
3714*4882a593Smuzhiyun 	}
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun 	dev->mtu = mtu;
3717*4882a593Smuzhiyun 
3718*4882a593Smuzhiyun 	if (!netif_running(dev)) {
3719*4882a593Smuzhiyun 		if (pp->bm_priv)
3720*4882a593Smuzhiyun 			mvneta_bm_update_mtu(pp, mtu);
3721*4882a593Smuzhiyun 
3722*4882a593Smuzhiyun 		netdev_update_features(dev);
3723*4882a593Smuzhiyun 		return 0;
3724*4882a593Smuzhiyun 	}
3725*4882a593Smuzhiyun 
3726*4882a593Smuzhiyun 	/* The interface is running, so we have to force a
3727*4882a593Smuzhiyun 	 * reallocation of the queues
3728*4882a593Smuzhiyun 	 */
3729*4882a593Smuzhiyun 	mvneta_stop_dev(pp);
3730*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_disable, pp, true);
3731*4882a593Smuzhiyun 
3732*4882a593Smuzhiyun 	mvneta_cleanup_txqs(pp);
3733*4882a593Smuzhiyun 	mvneta_cleanup_rxqs(pp);
3734*4882a593Smuzhiyun 
3735*4882a593Smuzhiyun 	if (pp->bm_priv)
3736*4882a593Smuzhiyun 		mvneta_bm_update_mtu(pp, mtu);
3737*4882a593Smuzhiyun 
3738*4882a593Smuzhiyun 	pp->pkt_size = MVNETA_RX_PKT_SIZE(dev->mtu);
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 	ret = mvneta_setup_rxqs(pp);
3741*4882a593Smuzhiyun 	if (ret) {
3742*4882a593Smuzhiyun 		netdev_err(dev, "unable to setup rxqs after MTU change\n");
3743*4882a593Smuzhiyun 		return ret;
3744*4882a593Smuzhiyun 	}
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	ret = mvneta_setup_txqs(pp);
3747*4882a593Smuzhiyun 	if (ret) {
3748*4882a593Smuzhiyun 		netdev_err(dev, "unable to setup txqs after MTU change\n");
3749*4882a593Smuzhiyun 		return ret;
3750*4882a593Smuzhiyun 	}
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_enable, pp, true);
3753*4882a593Smuzhiyun 	mvneta_start_dev(pp);
3754*4882a593Smuzhiyun 
3755*4882a593Smuzhiyun 	netdev_update_features(dev);
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 	return 0;
3758*4882a593Smuzhiyun }
3759*4882a593Smuzhiyun 
mvneta_fix_features(struct net_device * dev,netdev_features_t features)3760*4882a593Smuzhiyun static netdev_features_t mvneta_fix_features(struct net_device *dev,
3761*4882a593Smuzhiyun 					     netdev_features_t features)
3762*4882a593Smuzhiyun {
3763*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
3764*4882a593Smuzhiyun 
3765*4882a593Smuzhiyun 	if (pp->tx_csum_limit && dev->mtu > pp->tx_csum_limit) {
3766*4882a593Smuzhiyun 		features &= ~(NETIF_F_IP_CSUM | NETIF_F_TSO);
3767*4882a593Smuzhiyun 		netdev_info(dev,
3768*4882a593Smuzhiyun 			    "Disable IP checksum for MTU greater than %dB\n",
3769*4882a593Smuzhiyun 			    pp->tx_csum_limit);
3770*4882a593Smuzhiyun 	}
3771*4882a593Smuzhiyun 
3772*4882a593Smuzhiyun 	return features;
3773*4882a593Smuzhiyun }
3774*4882a593Smuzhiyun 
3775*4882a593Smuzhiyun /* Get mac address */
mvneta_get_mac_addr(struct mvneta_port * pp,unsigned char * addr)3776*4882a593Smuzhiyun static void mvneta_get_mac_addr(struct mvneta_port *pp, unsigned char *addr)
3777*4882a593Smuzhiyun {
3778*4882a593Smuzhiyun 	u32 mac_addr_l, mac_addr_h;
3779*4882a593Smuzhiyun 
3780*4882a593Smuzhiyun 	mac_addr_l = mvreg_read(pp, MVNETA_MAC_ADDR_LOW);
3781*4882a593Smuzhiyun 	mac_addr_h = mvreg_read(pp, MVNETA_MAC_ADDR_HIGH);
3782*4882a593Smuzhiyun 	addr[0] = (mac_addr_h >> 24) & 0xFF;
3783*4882a593Smuzhiyun 	addr[1] = (mac_addr_h >> 16) & 0xFF;
3784*4882a593Smuzhiyun 	addr[2] = (mac_addr_h >> 8) & 0xFF;
3785*4882a593Smuzhiyun 	addr[3] = mac_addr_h & 0xFF;
3786*4882a593Smuzhiyun 	addr[4] = (mac_addr_l >> 8) & 0xFF;
3787*4882a593Smuzhiyun 	addr[5] = mac_addr_l & 0xFF;
3788*4882a593Smuzhiyun }
3789*4882a593Smuzhiyun 
3790*4882a593Smuzhiyun /* Handle setting mac address */
mvneta_set_mac_addr(struct net_device * dev,void * addr)3791*4882a593Smuzhiyun static int mvneta_set_mac_addr(struct net_device *dev, void *addr)
3792*4882a593Smuzhiyun {
3793*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
3794*4882a593Smuzhiyun 	struct sockaddr *sockaddr = addr;
3795*4882a593Smuzhiyun 	int ret;
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun 	ret = eth_prepare_mac_addr_change(dev, addr);
3798*4882a593Smuzhiyun 	if (ret < 0)
3799*4882a593Smuzhiyun 		return ret;
3800*4882a593Smuzhiyun 	/* Remove previous address table entry */
3801*4882a593Smuzhiyun 	mvneta_mac_addr_set(pp, dev->dev_addr, -1);
3802*4882a593Smuzhiyun 
3803*4882a593Smuzhiyun 	/* Set new addr in hw */
3804*4882a593Smuzhiyun 	mvneta_mac_addr_set(pp, sockaddr->sa_data, pp->rxq_def);
3805*4882a593Smuzhiyun 
3806*4882a593Smuzhiyun 	eth_commit_mac_addr_change(dev, addr);
3807*4882a593Smuzhiyun 	return 0;
3808*4882a593Smuzhiyun }
3809*4882a593Smuzhiyun 
mvneta_validate(struct phylink_config * config,unsigned long * supported,struct phylink_link_state * state)3810*4882a593Smuzhiyun static void mvneta_validate(struct phylink_config *config,
3811*4882a593Smuzhiyun 			    unsigned long *supported,
3812*4882a593Smuzhiyun 			    struct phylink_link_state *state)
3813*4882a593Smuzhiyun {
3814*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
3815*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(ndev);
3816*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3817*4882a593Smuzhiyun 
3818*4882a593Smuzhiyun 	/* We only support QSGMII, SGMII, 802.3z and RGMII modes */
3819*4882a593Smuzhiyun 	if (state->interface != PHY_INTERFACE_MODE_NA &&
3820*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_QSGMII &&
3821*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_SGMII &&
3822*4882a593Smuzhiyun 	    !phy_interface_mode_is_8023z(state->interface) &&
3823*4882a593Smuzhiyun 	    !phy_interface_mode_is_rgmii(state->interface)) {
3824*4882a593Smuzhiyun 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
3825*4882a593Smuzhiyun 		return;
3826*4882a593Smuzhiyun 	}
3827*4882a593Smuzhiyun 
3828*4882a593Smuzhiyun 	/* Allow all the expected bits */
3829*4882a593Smuzhiyun 	phylink_set(mask, Autoneg);
3830*4882a593Smuzhiyun 	phylink_set_port_modes(mask);
3831*4882a593Smuzhiyun 
3832*4882a593Smuzhiyun 	/* Asymmetric pause is unsupported */
3833*4882a593Smuzhiyun 	phylink_set(mask, Pause);
3834*4882a593Smuzhiyun 
3835*4882a593Smuzhiyun 	/* Half-duplex at speeds higher than 100Mbit is unsupported */
3836*4882a593Smuzhiyun 	if (pp->comphy || state->interface != PHY_INTERFACE_MODE_2500BASEX) {
3837*4882a593Smuzhiyun 		phylink_set(mask, 1000baseT_Full);
3838*4882a593Smuzhiyun 		phylink_set(mask, 1000baseX_Full);
3839*4882a593Smuzhiyun 	}
3840*4882a593Smuzhiyun 	if (pp->comphy || state->interface == PHY_INTERFACE_MODE_2500BASEX) {
3841*4882a593Smuzhiyun 		phylink_set(mask, 2500baseT_Full);
3842*4882a593Smuzhiyun 		phylink_set(mask, 2500baseX_Full);
3843*4882a593Smuzhiyun 	}
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun 	if (!phy_interface_mode_is_8023z(state->interface)) {
3846*4882a593Smuzhiyun 		/* 10M and 100M are only supported in non-802.3z mode */
3847*4882a593Smuzhiyun 		phylink_set(mask, 10baseT_Half);
3848*4882a593Smuzhiyun 		phylink_set(mask, 10baseT_Full);
3849*4882a593Smuzhiyun 		phylink_set(mask, 100baseT_Half);
3850*4882a593Smuzhiyun 		phylink_set(mask, 100baseT_Full);
3851*4882a593Smuzhiyun 	}
3852*4882a593Smuzhiyun 
3853*4882a593Smuzhiyun 	bitmap_and(supported, supported, mask,
3854*4882a593Smuzhiyun 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
3855*4882a593Smuzhiyun 	bitmap_and(state->advertising, state->advertising, mask,
3856*4882a593Smuzhiyun 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
3857*4882a593Smuzhiyun 
3858*4882a593Smuzhiyun 	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
3859*4882a593Smuzhiyun 	 * to advertise both, only report advertising at 2500BaseX.
3860*4882a593Smuzhiyun 	 */
3861*4882a593Smuzhiyun 	phylink_helper_basex_speed(state);
3862*4882a593Smuzhiyun }
3863*4882a593Smuzhiyun 
mvneta_mac_pcs_get_state(struct phylink_config * config,struct phylink_link_state * state)3864*4882a593Smuzhiyun static void mvneta_mac_pcs_get_state(struct phylink_config *config,
3865*4882a593Smuzhiyun 				     struct phylink_link_state *state)
3866*4882a593Smuzhiyun {
3867*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
3868*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(ndev);
3869*4882a593Smuzhiyun 	u32 gmac_stat;
3870*4882a593Smuzhiyun 
3871*4882a593Smuzhiyun 	gmac_stat = mvreg_read(pp, MVNETA_GMAC_STATUS);
3872*4882a593Smuzhiyun 
3873*4882a593Smuzhiyun 	if (gmac_stat & MVNETA_GMAC_SPEED_1000)
3874*4882a593Smuzhiyun 		state->speed =
3875*4882a593Smuzhiyun 			state->interface == PHY_INTERFACE_MODE_2500BASEX ?
3876*4882a593Smuzhiyun 			SPEED_2500 : SPEED_1000;
3877*4882a593Smuzhiyun 	else if (gmac_stat & MVNETA_GMAC_SPEED_100)
3878*4882a593Smuzhiyun 		state->speed = SPEED_100;
3879*4882a593Smuzhiyun 	else
3880*4882a593Smuzhiyun 		state->speed = SPEED_10;
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun 	state->an_complete = !!(gmac_stat & MVNETA_GMAC_AN_COMPLETE);
3883*4882a593Smuzhiyun 	state->link = !!(gmac_stat & MVNETA_GMAC_LINK_UP);
3884*4882a593Smuzhiyun 	state->duplex = !!(gmac_stat & MVNETA_GMAC_FULL_DUPLEX);
3885*4882a593Smuzhiyun 
3886*4882a593Smuzhiyun 	state->pause = 0;
3887*4882a593Smuzhiyun 	if (gmac_stat & MVNETA_GMAC_RX_FLOW_CTRL_ENABLE)
3888*4882a593Smuzhiyun 		state->pause |= MLO_PAUSE_RX;
3889*4882a593Smuzhiyun 	if (gmac_stat & MVNETA_GMAC_TX_FLOW_CTRL_ENABLE)
3890*4882a593Smuzhiyun 		state->pause |= MLO_PAUSE_TX;
3891*4882a593Smuzhiyun }
3892*4882a593Smuzhiyun 
mvneta_mac_an_restart(struct phylink_config * config)3893*4882a593Smuzhiyun static void mvneta_mac_an_restart(struct phylink_config *config)
3894*4882a593Smuzhiyun {
3895*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
3896*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(ndev);
3897*4882a593Smuzhiyun 	u32 gmac_an = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3900*4882a593Smuzhiyun 		    gmac_an | MVNETA_GMAC_INBAND_RESTART_AN);
3901*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3902*4882a593Smuzhiyun 		    gmac_an & ~MVNETA_GMAC_INBAND_RESTART_AN);
3903*4882a593Smuzhiyun }
3904*4882a593Smuzhiyun 
mvneta_mac_config(struct phylink_config * config,unsigned int mode,const struct phylink_link_state * state)3905*4882a593Smuzhiyun static void mvneta_mac_config(struct phylink_config *config, unsigned int mode,
3906*4882a593Smuzhiyun 			      const struct phylink_link_state *state)
3907*4882a593Smuzhiyun {
3908*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
3909*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(ndev);
3910*4882a593Smuzhiyun 	u32 new_ctrl0, gmac_ctrl0 = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
3911*4882a593Smuzhiyun 	u32 new_ctrl2, gmac_ctrl2 = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
3912*4882a593Smuzhiyun 	u32 new_ctrl4, gmac_ctrl4 = mvreg_read(pp, MVNETA_GMAC_CTRL_4);
3913*4882a593Smuzhiyun 	u32 new_clk, gmac_clk = mvreg_read(pp, MVNETA_GMAC_CLOCK_DIVIDER);
3914*4882a593Smuzhiyun 	u32 new_an, gmac_an = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
3915*4882a593Smuzhiyun 
3916*4882a593Smuzhiyun 	new_ctrl0 = gmac_ctrl0 & ~MVNETA_GMAC0_PORT_1000BASE_X;
3917*4882a593Smuzhiyun 	new_ctrl2 = gmac_ctrl2 & ~(MVNETA_GMAC2_INBAND_AN_ENABLE |
3918*4882a593Smuzhiyun 				   MVNETA_GMAC2_PORT_RESET);
3919*4882a593Smuzhiyun 	new_ctrl4 = gmac_ctrl4 & ~(MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE);
3920*4882a593Smuzhiyun 	new_clk = gmac_clk & ~MVNETA_GMAC_1MS_CLOCK_ENABLE;
3921*4882a593Smuzhiyun 	new_an = gmac_an & ~(MVNETA_GMAC_INBAND_AN_ENABLE |
3922*4882a593Smuzhiyun 			     MVNETA_GMAC_INBAND_RESTART_AN |
3923*4882a593Smuzhiyun 			     MVNETA_GMAC_AN_SPEED_EN |
3924*4882a593Smuzhiyun 			     MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL |
3925*4882a593Smuzhiyun 			     MVNETA_GMAC_AN_FLOW_CTRL_EN |
3926*4882a593Smuzhiyun 			     MVNETA_GMAC_AN_DUPLEX_EN);
3927*4882a593Smuzhiyun 
3928*4882a593Smuzhiyun 	/* Even though it might look weird, when we're configured in
3929*4882a593Smuzhiyun 	 * SGMII or QSGMII mode, the RGMII bit needs to be set.
3930*4882a593Smuzhiyun 	 */
3931*4882a593Smuzhiyun 	new_ctrl2 |= MVNETA_GMAC2_PORT_RGMII;
3932*4882a593Smuzhiyun 
3933*4882a593Smuzhiyun 	if (state->interface == PHY_INTERFACE_MODE_QSGMII ||
3934*4882a593Smuzhiyun 	    state->interface == PHY_INTERFACE_MODE_SGMII ||
3935*4882a593Smuzhiyun 	    phy_interface_mode_is_8023z(state->interface))
3936*4882a593Smuzhiyun 		new_ctrl2 |= MVNETA_GMAC2_PCS_ENABLE;
3937*4882a593Smuzhiyun 
3938*4882a593Smuzhiyun 	if (phylink_test(state->advertising, Pause))
3939*4882a593Smuzhiyun 		new_an |= MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL;
3940*4882a593Smuzhiyun 
3941*4882a593Smuzhiyun 	if (!phylink_autoneg_inband(mode)) {
3942*4882a593Smuzhiyun 		/* Phy or fixed speed - nothing to do, leave the
3943*4882a593Smuzhiyun 		 * configured speed, duplex and flow control as-is.
3944*4882a593Smuzhiyun 		 */
3945*4882a593Smuzhiyun 	} else if (state->interface == PHY_INTERFACE_MODE_SGMII) {
3946*4882a593Smuzhiyun 		/* SGMII mode receives the state from the PHY */
3947*4882a593Smuzhiyun 		new_ctrl2 |= MVNETA_GMAC2_INBAND_AN_ENABLE;
3948*4882a593Smuzhiyun 		new_clk |= MVNETA_GMAC_1MS_CLOCK_ENABLE;
3949*4882a593Smuzhiyun 		new_an = (new_an & ~(MVNETA_GMAC_FORCE_LINK_DOWN |
3950*4882a593Smuzhiyun 				     MVNETA_GMAC_FORCE_LINK_PASS |
3951*4882a593Smuzhiyun 				     MVNETA_GMAC_CONFIG_MII_SPEED |
3952*4882a593Smuzhiyun 				     MVNETA_GMAC_CONFIG_GMII_SPEED |
3953*4882a593Smuzhiyun 				     MVNETA_GMAC_CONFIG_FULL_DUPLEX)) |
3954*4882a593Smuzhiyun 			 MVNETA_GMAC_INBAND_AN_ENABLE |
3955*4882a593Smuzhiyun 			 MVNETA_GMAC_AN_SPEED_EN |
3956*4882a593Smuzhiyun 			 MVNETA_GMAC_AN_DUPLEX_EN;
3957*4882a593Smuzhiyun 	} else {
3958*4882a593Smuzhiyun 		/* 802.3z negotiation - only 1000base-X */
3959*4882a593Smuzhiyun 		new_ctrl0 |= MVNETA_GMAC0_PORT_1000BASE_X;
3960*4882a593Smuzhiyun 		new_clk |= MVNETA_GMAC_1MS_CLOCK_ENABLE;
3961*4882a593Smuzhiyun 		new_an = (new_an & ~(MVNETA_GMAC_FORCE_LINK_DOWN |
3962*4882a593Smuzhiyun 				     MVNETA_GMAC_FORCE_LINK_PASS |
3963*4882a593Smuzhiyun 				     MVNETA_GMAC_CONFIG_MII_SPEED)) |
3964*4882a593Smuzhiyun 			 MVNETA_GMAC_INBAND_AN_ENABLE |
3965*4882a593Smuzhiyun 			 MVNETA_GMAC_CONFIG_GMII_SPEED |
3966*4882a593Smuzhiyun 			 /* The MAC only supports FD mode */
3967*4882a593Smuzhiyun 			 MVNETA_GMAC_CONFIG_FULL_DUPLEX;
3968*4882a593Smuzhiyun 
3969*4882a593Smuzhiyun 		if (state->pause & MLO_PAUSE_AN && state->an_enabled)
3970*4882a593Smuzhiyun 			new_an |= MVNETA_GMAC_AN_FLOW_CTRL_EN;
3971*4882a593Smuzhiyun 	}
3972*4882a593Smuzhiyun 
3973*4882a593Smuzhiyun 	/* Armada 370 documentation says we can only change the port mode
3974*4882a593Smuzhiyun 	 * and in-band enable when the link is down, so force it down
3975*4882a593Smuzhiyun 	 * while making these changes. We also do this for GMAC_CTRL2 */
3976*4882a593Smuzhiyun 	if ((new_ctrl0 ^ gmac_ctrl0) & MVNETA_GMAC0_PORT_1000BASE_X ||
3977*4882a593Smuzhiyun 	    (new_ctrl2 ^ gmac_ctrl2) & MVNETA_GMAC2_INBAND_AN_ENABLE ||
3978*4882a593Smuzhiyun 	    (new_an  ^ gmac_an) & MVNETA_GMAC_INBAND_AN_ENABLE) {
3979*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3980*4882a593Smuzhiyun 			    (gmac_an & ~MVNETA_GMAC_FORCE_LINK_PASS) |
3981*4882a593Smuzhiyun 			    MVNETA_GMAC_FORCE_LINK_DOWN);
3982*4882a593Smuzhiyun 	}
3983*4882a593Smuzhiyun 
3984*4882a593Smuzhiyun 
3985*4882a593Smuzhiyun 	/* When at 2.5G, the link partner can send frames with shortened
3986*4882a593Smuzhiyun 	 * preambles.
3987*4882a593Smuzhiyun 	 */
3988*4882a593Smuzhiyun 	if (state->interface == PHY_INTERFACE_MODE_2500BASEX)
3989*4882a593Smuzhiyun 		new_ctrl4 |= MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE;
3990*4882a593Smuzhiyun 
3991*4882a593Smuzhiyun 	if (pp->phy_interface != state->interface) {
3992*4882a593Smuzhiyun 		if (pp->comphy)
3993*4882a593Smuzhiyun 			WARN_ON(phy_power_off(pp->comphy));
3994*4882a593Smuzhiyun 		WARN_ON(mvneta_config_interface(pp, state->interface));
3995*4882a593Smuzhiyun 	}
3996*4882a593Smuzhiyun 
3997*4882a593Smuzhiyun 	if (new_ctrl0 != gmac_ctrl0)
3998*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_CTRL_0, new_ctrl0);
3999*4882a593Smuzhiyun 	if (new_ctrl2 != gmac_ctrl2)
4000*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_CTRL_2, new_ctrl2);
4001*4882a593Smuzhiyun 	if (new_ctrl4 != gmac_ctrl4)
4002*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_CTRL_4, new_ctrl4);
4003*4882a593Smuzhiyun 	if (new_clk != gmac_clk)
4004*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_CLOCK_DIVIDER, new_clk);
4005*4882a593Smuzhiyun 	if (new_an != gmac_an)
4006*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, new_an);
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun 	if (gmac_ctrl2 & MVNETA_GMAC2_PORT_RESET) {
4009*4882a593Smuzhiyun 		while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
4010*4882a593Smuzhiyun 			MVNETA_GMAC2_PORT_RESET) != 0)
4011*4882a593Smuzhiyun 			continue;
4012*4882a593Smuzhiyun 	}
4013*4882a593Smuzhiyun }
4014*4882a593Smuzhiyun 
mvneta_set_eee(struct mvneta_port * pp,bool enable)4015*4882a593Smuzhiyun static void mvneta_set_eee(struct mvneta_port *pp, bool enable)
4016*4882a593Smuzhiyun {
4017*4882a593Smuzhiyun 	u32 lpi_ctl1;
4018*4882a593Smuzhiyun 
4019*4882a593Smuzhiyun 	lpi_ctl1 = mvreg_read(pp, MVNETA_LPI_CTRL_1);
4020*4882a593Smuzhiyun 	if (enable)
4021*4882a593Smuzhiyun 		lpi_ctl1 |= MVNETA_LPI_REQUEST_ENABLE;
4022*4882a593Smuzhiyun 	else
4023*4882a593Smuzhiyun 		lpi_ctl1 &= ~MVNETA_LPI_REQUEST_ENABLE;
4024*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_LPI_CTRL_1, lpi_ctl1);
4025*4882a593Smuzhiyun }
4026*4882a593Smuzhiyun 
mvneta_mac_link_down(struct phylink_config * config,unsigned int mode,phy_interface_t interface)4027*4882a593Smuzhiyun static void mvneta_mac_link_down(struct phylink_config *config,
4028*4882a593Smuzhiyun 				 unsigned int mode, phy_interface_t interface)
4029*4882a593Smuzhiyun {
4030*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
4031*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(ndev);
4032*4882a593Smuzhiyun 	u32 val;
4033*4882a593Smuzhiyun 
4034*4882a593Smuzhiyun 	mvneta_port_down(pp);
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 	if (!phylink_autoneg_inband(mode)) {
4037*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4038*4882a593Smuzhiyun 		val &= ~MVNETA_GMAC_FORCE_LINK_PASS;
4039*4882a593Smuzhiyun 		val |= MVNETA_GMAC_FORCE_LINK_DOWN;
4040*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4041*4882a593Smuzhiyun 	}
4042*4882a593Smuzhiyun 
4043*4882a593Smuzhiyun 	pp->eee_active = false;
4044*4882a593Smuzhiyun 	mvneta_set_eee(pp, false);
4045*4882a593Smuzhiyun }
4046*4882a593Smuzhiyun 
mvneta_mac_link_up(struct phylink_config * config,struct phy_device * phy,unsigned int mode,phy_interface_t interface,int speed,int duplex,bool tx_pause,bool rx_pause)4047*4882a593Smuzhiyun static void mvneta_mac_link_up(struct phylink_config *config,
4048*4882a593Smuzhiyun 			       struct phy_device *phy,
4049*4882a593Smuzhiyun 			       unsigned int mode, phy_interface_t interface,
4050*4882a593Smuzhiyun 			       int speed, int duplex,
4051*4882a593Smuzhiyun 			       bool tx_pause, bool rx_pause)
4052*4882a593Smuzhiyun {
4053*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
4054*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(ndev);
4055*4882a593Smuzhiyun 	u32 val;
4056*4882a593Smuzhiyun 
4057*4882a593Smuzhiyun 	if (!phylink_autoneg_inband(mode)) {
4058*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4059*4882a593Smuzhiyun 		val &= ~(MVNETA_GMAC_FORCE_LINK_DOWN |
4060*4882a593Smuzhiyun 			 MVNETA_GMAC_CONFIG_MII_SPEED |
4061*4882a593Smuzhiyun 			 MVNETA_GMAC_CONFIG_GMII_SPEED |
4062*4882a593Smuzhiyun 			 MVNETA_GMAC_CONFIG_FLOW_CTRL |
4063*4882a593Smuzhiyun 			 MVNETA_GMAC_CONFIG_FULL_DUPLEX);
4064*4882a593Smuzhiyun 		val |= MVNETA_GMAC_FORCE_LINK_PASS;
4065*4882a593Smuzhiyun 
4066*4882a593Smuzhiyun 		if (speed == SPEED_1000 || speed == SPEED_2500)
4067*4882a593Smuzhiyun 			val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
4068*4882a593Smuzhiyun 		else if (speed == SPEED_100)
4069*4882a593Smuzhiyun 			val |= MVNETA_GMAC_CONFIG_MII_SPEED;
4070*4882a593Smuzhiyun 
4071*4882a593Smuzhiyun 		if (duplex == DUPLEX_FULL)
4072*4882a593Smuzhiyun 			val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
4073*4882a593Smuzhiyun 
4074*4882a593Smuzhiyun 		if (tx_pause || rx_pause)
4075*4882a593Smuzhiyun 			val |= MVNETA_GMAC_CONFIG_FLOW_CTRL;
4076*4882a593Smuzhiyun 
4077*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4078*4882a593Smuzhiyun 	} else {
4079*4882a593Smuzhiyun 		/* When inband doesn't cover flow control or flow control is
4080*4882a593Smuzhiyun 		 * disabled, we need to manually configure it. This bit will
4081*4882a593Smuzhiyun 		 * only have effect if MVNETA_GMAC_AN_FLOW_CTRL_EN is unset.
4082*4882a593Smuzhiyun 		 */
4083*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4084*4882a593Smuzhiyun 		val &= ~MVNETA_GMAC_CONFIG_FLOW_CTRL;
4085*4882a593Smuzhiyun 
4086*4882a593Smuzhiyun 		if (tx_pause || rx_pause)
4087*4882a593Smuzhiyun 			val |= MVNETA_GMAC_CONFIG_FLOW_CTRL;
4088*4882a593Smuzhiyun 
4089*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4090*4882a593Smuzhiyun 	}
4091*4882a593Smuzhiyun 
4092*4882a593Smuzhiyun 	mvneta_port_up(pp);
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun 	if (phy && pp->eee_enabled) {
4095*4882a593Smuzhiyun 		pp->eee_active = phy_init_eee(phy, 0) >= 0;
4096*4882a593Smuzhiyun 		mvneta_set_eee(pp, pp->eee_active && pp->tx_lpi_enabled);
4097*4882a593Smuzhiyun 	}
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun 
4100*4882a593Smuzhiyun static const struct phylink_mac_ops mvneta_phylink_ops = {
4101*4882a593Smuzhiyun 	.validate = mvneta_validate,
4102*4882a593Smuzhiyun 	.mac_pcs_get_state = mvneta_mac_pcs_get_state,
4103*4882a593Smuzhiyun 	.mac_an_restart = mvneta_mac_an_restart,
4104*4882a593Smuzhiyun 	.mac_config = mvneta_mac_config,
4105*4882a593Smuzhiyun 	.mac_link_down = mvneta_mac_link_down,
4106*4882a593Smuzhiyun 	.mac_link_up = mvneta_mac_link_up,
4107*4882a593Smuzhiyun };
4108*4882a593Smuzhiyun 
mvneta_mdio_probe(struct mvneta_port * pp)4109*4882a593Smuzhiyun static int mvneta_mdio_probe(struct mvneta_port *pp)
4110*4882a593Smuzhiyun {
4111*4882a593Smuzhiyun 	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
4112*4882a593Smuzhiyun 	int err = phylink_of_phy_connect(pp->phylink, pp->dn, 0);
4113*4882a593Smuzhiyun 
4114*4882a593Smuzhiyun 	if (err)
4115*4882a593Smuzhiyun 		netdev_err(pp->dev, "could not attach PHY: %d\n", err);
4116*4882a593Smuzhiyun 
4117*4882a593Smuzhiyun 	phylink_ethtool_get_wol(pp->phylink, &wol);
4118*4882a593Smuzhiyun 	device_set_wakeup_capable(&pp->dev->dev, !!wol.supported);
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun 	/* PHY WoL may be enabled but device wakeup disabled */
4121*4882a593Smuzhiyun 	if (wol.supported)
4122*4882a593Smuzhiyun 		device_set_wakeup_enable(&pp->dev->dev, !!wol.wolopts);
4123*4882a593Smuzhiyun 
4124*4882a593Smuzhiyun 	return err;
4125*4882a593Smuzhiyun }
4126*4882a593Smuzhiyun 
mvneta_mdio_remove(struct mvneta_port * pp)4127*4882a593Smuzhiyun static void mvneta_mdio_remove(struct mvneta_port *pp)
4128*4882a593Smuzhiyun {
4129*4882a593Smuzhiyun 	phylink_disconnect_phy(pp->phylink);
4130*4882a593Smuzhiyun }
4131*4882a593Smuzhiyun 
4132*4882a593Smuzhiyun /* Electing a CPU must be done in an atomic way: it should be done
4133*4882a593Smuzhiyun  * after or before the removal/insertion of a CPU and this function is
4134*4882a593Smuzhiyun  * not reentrant.
4135*4882a593Smuzhiyun  */
mvneta_percpu_elect(struct mvneta_port * pp)4136*4882a593Smuzhiyun static void mvneta_percpu_elect(struct mvneta_port *pp)
4137*4882a593Smuzhiyun {
4138*4882a593Smuzhiyun 	int elected_cpu = 0, max_cpu, cpu, i = 0;
4139*4882a593Smuzhiyun 
4140*4882a593Smuzhiyun 	/* Use the cpu associated to the rxq when it is online, in all
4141*4882a593Smuzhiyun 	 * the other cases, use the cpu 0 which can't be offline.
4142*4882a593Smuzhiyun 	 */
4143*4882a593Smuzhiyun 	if (pp->rxq_def < nr_cpu_ids && cpu_online(pp->rxq_def))
4144*4882a593Smuzhiyun 		elected_cpu = pp->rxq_def;
4145*4882a593Smuzhiyun 
4146*4882a593Smuzhiyun 	max_cpu = num_present_cpus();
4147*4882a593Smuzhiyun 
4148*4882a593Smuzhiyun 	for_each_online_cpu(cpu) {
4149*4882a593Smuzhiyun 		int rxq_map = 0, txq_map = 0;
4150*4882a593Smuzhiyun 		int rxq;
4151*4882a593Smuzhiyun 
4152*4882a593Smuzhiyun 		for (rxq = 0; rxq < rxq_number; rxq++)
4153*4882a593Smuzhiyun 			if ((rxq % max_cpu) == cpu)
4154*4882a593Smuzhiyun 				rxq_map |= MVNETA_CPU_RXQ_ACCESS(rxq);
4155*4882a593Smuzhiyun 
4156*4882a593Smuzhiyun 		if (cpu == elected_cpu)
4157*4882a593Smuzhiyun 			/* Map the default receive queue queue to the
4158*4882a593Smuzhiyun 			 * elected CPU
4159*4882a593Smuzhiyun 			 */
4160*4882a593Smuzhiyun 			rxq_map |= MVNETA_CPU_RXQ_ACCESS(pp->rxq_def);
4161*4882a593Smuzhiyun 
4162*4882a593Smuzhiyun 		/* We update the TX queue map only if we have one
4163*4882a593Smuzhiyun 		 * queue. In this case we associate the TX queue to
4164*4882a593Smuzhiyun 		 * the CPU bound to the default RX queue
4165*4882a593Smuzhiyun 		 */
4166*4882a593Smuzhiyun 		if (txq_number == 1)
4167*4882a593Smuzhiyun 			txq_map = (cpu == elected_cpu) ?
4168*4882a593Smuzhiyun 				MVNETA_CPU_TXQ_ACCESS(1) : 0;
4169*4882a593Smuzhiyun 		else
4170*4882a593Smuzhiyun 			txq_map = mvreg_read(pp, MVNETA_CPU_MAP(cpu)) &
4171*4882a593Smuzhiyun 				MVNETA_CPU_TXQ_ACCESS_ALL_MASK;
4172*4882a593Smuzhiyun 
4173*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_CPU_MAP(cpu), rxq_map | txq_map);
4174*4882a593Smuzhiyun 
4175*4882a593Smuzhiyun 		/* Update the interrupt mask on each CPU according the
4176*4882a593Smuzhiyun 		 * new mapping
4177*4882a593Smuzhiyun 		 */
4178*4882a593Smuzhiyun 		smp_call_function_single(cpu, mvneta_percpu_unmask_interrupt,
4179*4882a593Smuzhiyun 					 pp, true);
4180*4882a593Smuzhiyun 		i++;
4181*4882a593Smuzhiyun 
4182*4882a593Smuzhiyun 	}
4183*4882a593Smuzhiyun };
4184*4882a593Smuzhiyun 
mvneta_cpu_online(unsigned int cpu,struct hlist_node * node)4185*4882a593Smuzhiyun static int mvneta_cpu_online(unsigned int cpu, struct hlist_node *node)
4186*4882a593Smuzhiyun {
4187*4882a593Smuzhiyun 	int other_cpu;
4188*4882a593Smuzhiyun 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4189*4882a593Smuzhiyun 						  node_online);
4190*4882a593Smuzhiyun 	struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
4191*4882a593Smuzhiyun 
4192*4882a593Smuzhiyun 	/* Armada 3700's per-cpu interrupt for mvneta is broken, all interrupts
4193*4882a593Smuzhiyun 	 * are routed to CPU 0, so we don't need all the cpu-hotplug support
4194*4882a593Smuzhiyun 	 */
4195*4882a593Smuzhiyun 	if (pp->neta_armada3700)
4196*4882a593Smuzhiyun 		return 0;
4197*4882a593Smuzhiyun 
4198*4882a593Smuzhiyun 	spin_lock(&pp->lock);
4199*4882a593Smuzhiyun 	/*
4200*4882a593Smuzhiyun 	 * Configuring the driver for a new CPU while the driver is
4201*4882a593Smuzhiyun 	 * stopping is racy, so just avoid it.
4202*4882a593Smuzhiyun 	 */
4203*4882a593Smuzhiyun 	if (pp->is_stopped) {
4204*4882a593Smuzhiyun 		spin_unlock(&pp->lock);
4205*4882a593Smuzhiyun 		return 0;
4206*4882a593Smuzhiyun 	}
4207*4882a593Smuzhiyun 	netif_tx_stop_all_queues(pp->dev);
4208*4882a593Smuzhiyun 
4209*4882a593Smuzhiyun 	/*
4210*4882a593Smuzhiyun 	 * We have to synchronise on tha napi of each CPU except the one
4211*4882a593Smuzhiyun 	 * just being woken up
4212*4882a593Smuzhiyun 	 */
4213*4882a593Smuzhiyun 	for_each_online_cpu(other_cpu) {
4214*4882a593Smuzhiyun 		if (other_cpu != cpu) {
4215*4882a593Smuzhiyun 			struct mvneta_pcpu_port *other_port =
4216*4882a593Smuzhiyun 				per_cpu_ptr(pp->ports, other_cpu);
4217*4882a593Smuzhiyun 
4218*4882a593Smuzhiyun 			napi_synchronize(&other_port->napi);
4219*4882a593Smuzhiyun 		}
4220*4882a593Smuzhiyun 	}
4221*4882a593Smuzhiyun 
4222*4882a593Smuzhiyun 	/* Mask all ethernet port interrupts */
4223*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4224*4882a593Smuzhiyun 	napi_enable(&port->napi);
4225*4882a593Smuzhiyun 
4226*4882a593Smuzhiyun 	/*
4227*4882a593Smuzhiyun 	 * Enable per-CPU interrupts on the CPU that is
4228*4882a593Smuzhiyun 	 * brought up.
4229*4882a593Smuzhiyun 	 */
4230*4882a593Smuzhiyun 	mvneta_percpu_enable(pp);
4231*4882a593Smuzhiyun 
4232*4882a593Smuzhiyun 	/*
4233*4882a593Smuzhiyun 	 * Enable per-CPU interrupt on the one CPU we care
4234*4882a593Smuzhiyun 	 * about.
4235*4882a593Smuzhiyun 	 */
4236*4882a593Smuzhiyun 	mvneta_percpu_elect(pp);
4237*4882a593Smuzhiyun 
4238*4882a593Smuzhiyun 	/* Unmask all ethernet port interrupts */
4239*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
4240*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
4241*4882a593Smuzhiyun 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
4242*4882a593Smuzhiyun 		    MVNETA_CAUSE_LINK_CHANGE);
4243*4882a593Smuzhiyun 	netif_tx_start_all_queues(pp->dev);
4244*4882a593Smuzhiyun 	spin_unlock(&pp->lock);
4245*4882a593Smuzhiyun 	return 0;
4246*4882a593Smuzhiyun }
4247*4882a593Smuzhiyun 
mvneta_cpu_down_prepare(unsigned int cpu,struct hlist_node * node)4248*4882a593Smuzhiyun static int mvneta_cpu_down_prepare(unsigned int cpu, struct hlist_node *node)
4249*4882a593Smuzhiyun {
4250*4882a593Smuzhiyun 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4251*4882a593Smuzhiyun 						  node_online);
4252*4882a593Smuzhiyun 	struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
4253*4882a593Smuzhiyun 
4254*4882a593Smuzhiyun 	/*
4255*4882a593Smuzhiyun 	 * Thanks to this lock we are sure that any pending cpu election is
4256*4882a593Smuzhiyun 	 * done.
4257*4882a593Smuzhiyun 	 */
4258*4882a593Smuzhiyun 	spin_lock(&pp->lock);
4259*4882a593Smuzhiyun 	/* Mask all ethernet port interrupts */
4260*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4261*4882a593Smuzhiyun 	spin_unlock(&pp->lock);
4262*4882a593Smuzhiyun 
4263*4882a593Smuzhiyun 	napi_synchronize(&port->napi);
4264*4882a593Smuzhiyun 	napi_disable(&port->napi);
4265*4882a593Smuzhiyun 	/* Disable per-CPU interrupts on the CPU that is brought down. */
4266*4882a593Smuzhiyun 	mvneta_percpu_disable(pp);
4267*4882a593Smuzhiyun 	return 0;
4268*4882a593Smuzhiyun }
4269*4882a593Smuzhiyun 
mvneta_cpu_dead(unsigned int cpu,struct hlist_node * node)4270*4882a593Smuzhiyun static int mvneta_cpu_dead(unsigned int cpu, struct hlist_node *node)
4271*4882a593Smuzhiyun {
4272*4882a593Smuzhiyun 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4273*4882a593Smuzhiyun 						  node_dead);
4274*4882a593Smuzhiyun 
4275*4882a593Smuzhiyun 	/* Check if a new CPU must be elected now this on is down */
4276*4882a593Smuzhiyun 	spin_lock(&pp->lock);
4277*4882a593Smuzhiyun 	mvneta_percpu_elect(pp);
4278*4882a593Smuzhiyun 	spin_unlock(&pp->lock);
4279*4882a593Smuzhiyun 	/* Unmask all ethernet port interrupts */
4280*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
4281*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
4282*4882a593Smuzhiyun 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
4283*4882a593Smuzhiyun 		    MVNETA_CAUSE_LINK_CHANGE);
4284*4882a593Smuzhiyun 	netif_tx_start_all_queues(pp->dev);
4285*4882a593Smuzhiyun 	return 0;
4286*4882a593Smuzhiyun }
4287*4882a593Smuzhiyun 
mvneta_open(struct net_device * dev)4288*4882a593Smuzhiyun static int mvneta_open(struct net_device *dev)
4289*4882a593Smuzhiyun {
4290*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4291*4882a593Smuzhiyun 	int ret;
4292*4882a593Smuzhiyun 
4293*4882a593Smuzhiyun 	pp->pkt_size = MVNETA_RX_PKT_SIZE(pp->dev->mtu);
4294*4882a593Smuzhiyun 
4295*4882a593Smuzhiyun 	ret = mvneta_setup_rxqs(pp);
4296*4882a593Smuzhiyun 	if (ret)
4297*4882a593Smuzhiyun 		return ret;
4298*4882a593Smuzhiyun 
4299*4882a593Smuzhiyun 	ret = mvneta_setup_txqs(pp);
4300*4882a593Smuzhiyun 	if (ret)
4301*4882a593Smuzhiyun 		goto err_cleanup_rxqs;
4302*4882a593Smuzhiyun 
4303*4882a593Smuzhiyun 	/* Connect to port interrupt line */
4304*4882a593Smuzhiyun 	if (pp->neta_armada3700)
4305*4882a593Smuzhiyun 		ret = request_irq(pp->dev->irq, mvneta_isr, 0,
4306*4882a593Smuzhiyun 				  dev->name, pp);
4307*4882a593Smuzhiyun 	else
4308*4882a593Smuzhiyun 		ret = request_percpu_irq(pp->dev->irq, mvneta_percpu_isr,
4309*4882a593Smuzhiyun 					 dev->name, pp->ports);
4310*4882a593Smuzhiyun 	if (ret) {
4311*4882a593Smuzhiyun 		netdev_err(pp->dev, "cannot request irq %d\n", pp->dev->irq);
4312*4882a593Smuzhiyun 		goto err_cleanup_txqs;
4313*4882a593Smuzhiyun 	}
4314*4882a593Smuzhiyun 
4315*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
4316*4882a593Smuzhiyun 		/* Enable per-CPU interrupt on all the CPU to handle our RX
4317*4882a593Smuzhiyun 		 * queue interrupts
4318*4882a593Smuzhiyun 		 */
4319*4882a593Smuzhiyun 		on_each_cpu(mvneta_percpu_enable, pp, true);
4320*4882a593Smuzhiyun 
4321*4882a593Smuzhiyun 		pp->is_stopped = false;
4322*4882a593Smuzhiyun 		/* Register a CPU notifier to handle the case where our CPU
4323*4882a593Smuzhiyun 		 * might be taken offline.
4324*4882a593Smuzhiyun 		 */
4325*4882a593Smuzhiyun 		ret = cpuhp_state_add_instance_nocalls(online_hpstate,
4326*4882a593Smuzhiyun 						       &pp->node_online);
4327*4882a593Smuzhiyun 		if (ret)
4328*4882a593Smuzhiyun 			goto err_free_irq;
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun 		ret = cpuhp_state_add_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4331*4882a593Smuzhiyun 						       &pp->node_dead);
4332*4882a593Smuzhiyun 		if (ret)
4333*4882a593Smuzhiyun 			goto err_free_online_hp;
4334*4882a593Smuzhiyun 	}
4335*4882a593Smuzhiyun 
4336*4882a593Smuzhiyun 	ret = mvneta_mdio_probe(pp);
4337*4882a593Smuzhiyun 	if (ret < 0) {
4338*4882a593Smuzhiyun 		netdev_err(dev, "cannot probe MDIO bus\n");
4339*4882a593Smuzhiyun 		goto err_free_dead_hp;
4340*4882a593Smuzhiyun 	}
4341*4882a593Smuzhiyun 
4342*4882a593Smuzhiyun 	mvneta_start_dev(pp);
4343*4882a593Smuzhiyun 
4344*4882a593Smuzhiyun 	return 0;
4345*4882a593Smuzhiyun 
4346*4882a593Smuzhiyun err_free_dead_hp:
4347*4882a593Smuzhiyun 	if (!pp->neta_armada3700)
4348*4882a593Smuzhiyun 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4349*4882a593Smuzhiyun 						    &pp->node_dead);
4350*4882a593Smuzhiyun err_free_online_hp:
4351*4882a593Smuzhiyun 	if (!pp->neta_armada3700)
4352*4882a593Smuzhiyun 		cpuhp_state_remove_instance_nocalls(online_hpstate,
4353*4882a593Smuzhiyun 						    &pp->node_online);
4354*4882a593Smuzhiyun err_free_irq:
4355*4882a593Smuzhiyun 	if (pp->neta_armada3700) {
4356*4882a593Smuzhiyun 		free_irq(pp->dev->irq, pp);
4357*4882a593Smuzhiyun 	} else {
4358*4882a593Smuzhiyun 		on_each_cpu(mvneta_percpu_disable, pp, true);
4359*4882a593Smuzhiyun 		free_percpu_irq(pp->dev->irq, pp->ports);
4360*4882a593Smuzhiyun 	}
4361*4882a593Smuzhiyun err_cleanup_txqs:
4362*4882a593Smuzhiyun 	mvneta_cleanup_txqs(pp);
4363*4882a593Smuzhiyun err_cleanup_rxqs:
4364*4882a593Smuzhiyun 	mvneta_cleanup_rxqs(pp);
4365*4882a593Smuzhiyun 	return ret;
4366*4882a593Smuzhiyun }
4367*4882a593Smuzhiyun 
4368*4882a593Smuzhiyun /* Stop the port, free port interrupt line */
mvneta_stop(struct net_device * dev)4369*4882a593Smuzhiyun static int mvneta_stop(struct net_device *dev)
4370*4882a593Smuzhiyun {
4371*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4372*4882a593Smuzhiyun 
4373*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
4374*4882a593Smuzhiyun 		/* Inform that we are stopping so we don't want to setup the
4375*4882a593Smuzhiyun 		 * driver for new CPUs in the notifiers. The code of the
4376*4882a593Smuzhiyun 		 * notifier for CPU online is protected by the same spinlock,
4377*4882a593Smuzhiyun 		 * so when we get the lock, the notifer work is done.
4378*4882a593Smuzhiyun 		 */
4379*4882a593Smuzhiyun 		spin_lock(&pp->lock);
4380*4882a593Smuzhiyun 		pp->is_stopped = true;
4381*4882a593Smuzhiyun 		spin_unlock(&pp->lock);
4382*4882a593Smuzhiyun 
4383*4882a593Smuzhiyun 		mvneta_stop_dev(pp);
4384*4882a593Smuzhiyun 		mvneta_mdio_remove(pp);
4385*4882a593Smuzhiyun 
4386*4882a593Smuzhiyun 		cpuhp_state_remove_instance_nocalls(online_hpstate,
4387*4882a593Smuzhiyun 						    &pp->node_online);
4388*4882a593Smuzhiyun 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4389*4882a593Smuzhiyun 						    &pp->node_dead);
4390*4882a593Smuzhiyun 		on_each_cpu(mvneta_percpu_disable, pp, true);
4391*4882a593Smuzhiyun 		free_percpu_irq(dev->irq, pp->ports);
4392*4882a593Smuzhiyun 	} else {
4393*4882a593Smuzhiyun 		mvneta_stop_dev(pp);
4394*4882a593Smuzhiyun 		mvneta_mdio_remove(pp);
4395*4882a593Smuzhiyun 		free_irq(dev->irq, pp);
4396*4882a593Smuzhiyun 	}
4397*4882a593Smuzhiyun 
4398*4882a593Smuzhiyun 	mvneta_cleanup_rxqs(pp);
4399*4882a593Smuzhiyun 	mvneta_cleanup_txqs(pp);
4400*4882a593Smuzhiyun 
4401*4882a593Smuzhiyun 	return 0;
4402*4882a593Smuzhiyun }
4403*4882a593Smuzhiyun 
mvneta_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)4404*4882a593Smuzhiyun static int mvneta_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4405*4882a593Smuzhiyun {
4406*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4407*4882a593Smuzhiyun 
4408*4882a593Smuzhiyun 	return phylink_mii_ioctl(pp->phylink, ifr, cmd);
4409*4882a593Smuzhiyun }
4410*4882a593Smuzhiyun 
mvneta_xdp_setup(struct net_device * dev,struct bpf_prog * prog,struct netlink_ext_ack * extack)4411*4882a593Smuzhiyun static int mvneta_xdp_setup(struct net_device *dev, struct bpf_prog *prog,
4412*4882a593Smuzhiyun 			    struct netlink_ext_ack *extack)
4413*4882a593Smuzhiyun {
4414*4882a593Smuzhiyun 	bool need_update, running = netif_running(dev);
4415*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4416*4882a593Smuzhiyun 	struct bpf_prog *old_prog;
4417*4882a593Smuzhiyun 
4418*4882a593Smuzhiyun 	if (prog && dev->mtu > MVNETA_MAX_RX_BUF_SIZE) {
4419*4882a593Smuzhiyun 		NL_SET_ERR_MSG_MOD(extack, "MTU too large for XDP");
4420*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4421*4882a593Smuzhiyun 	}
4422*4882a593Smuzhiyun 
4423*4882a593Smuzhiyun 	if (pp->bm_priv) {
4424*4882a593Smuzhiyun 		NL_SET_ERR_MSG_MOD(extack,
4425*4882a593Smuzhiyun 				   "Hardware Buffer Management not supported on XDP");
4426*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4427*4882a593Smuzhiyun 	}
4428*4882a593Smuzhiyun 
4429*4882a593Smuzhiyun 	need_update = !!pp->xdp_prog != !!prog;
4430*4882a593Smuzhiyun 	if (running && need_update)
4431*4882a593Smuzhiyun 		mvneta_stop(dev);
4432*4882a593Smuzhiyun 
4433*4882a593Smuzhiyun 	old_prog = xchg(&pp->xdp_prog, prog);
4434*4882a593Smuzhiyun 	if (old_prog)
4435*4882a593Smuzhiyun 		bpf_prog_put(old_prog);
4436*4882a593Smuzhiyun 
4437*4882a593Smuzhiyun 	if (running && need_update)
4438*4882a593Smuzhiyun 		return mvneta_open(dev);
4439*4882a593Smuzhiyun 
4440*4882a593Smuzhiyun 	return 0;
4441*4882a593Smuzhiyun }
4442*4882a593Smuzhiyun 
mvneta_xdp(struct net_device * dev,struct netdev_bpf * xdp)4443*4882a593Smuzhiyun static int mvneta_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4444*4882a593Smuzhiyun {
4445*4882a593Smuzhiyun 	switch (xdp->command) {
4446*4882a593Smuzhiyun 	case XDP_SETUP_PROG:
4447*4882a593Smuzhiyun 		return mvneta_xdp_setup(dev, xdp->prog, xdp->extack);
4448*4882a593Smuzhiyun 	default:
4449*4882a593Smuzhiyun 		return -EINVAL;
4450*4882a593Smuzhiyun 	}
4451*4882a593Smuzhiyun }
4452*4882a593Smuzhiyun 
4453*4882a593Smuzhiyun /* Ethtool methods */
4454*4882a593Smuzhiyun 
4455*4882a593Smuzhiyun /* Set link ksettings (phy address, speed) for ethtools */
4456*4882a593Smuzhiyun static int
mvneta_ethtool_set_link_ksettings(struct net_device * ndev,const struct ethtool_link_ksettings * cmd)4457*4882a593Smuzhiyun mvneta_ethtool_set_link_ksettings(struct net_device *ndev,
4458*4882a593Smuzhiyun 				  const struct ethtool_link_ksettings *cmd)
4459*4882a593Smuzhiyun {
4460*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(ndev);
4461*4882a593Smuzhiyun 
4462*4882a593Smuzhiyun 	return phylink_ethtool_ksettings_set(pp->phylink, cmd);
4463*4882a593Smuzhiyun }
4464*4882a593Smuzhiyun 
4465*4882a593Smuzhiyun /* Get link ksettings for ethtools */
4466*4882a593Smuzhiyun static int
mvneta_ethtool_get_link_ksettings(struct net_device * ndev,struct ethtool_link_ksettings * cmd)4467*4882a593Smuzhiyun mvneta_ethtool_get_link_ksettings(struct net_device *ndev,
4468*4882a593Smuzhiyun 				  struct ethtool_link_ksettings *cmd)
4469*4882a593Smuzhiyun {
4470*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(ndev);
4471*4882a593Smuzhiyun 
4472*4882a593Smuzhiyun 	return phylink_ethtool_ksettings_get(pp->phylink, cmd);
4473*4882a593Smuzhiyun }
4474*4882a593Smuzhiyun 
mvneta_ethtool_nway_reset(struct net_device * dev)4475*4882a593Smuzhiyun static int mvneta_ethtool_nway_reset(struct net_device *dev)
4476*4882a593Smuzhiyun {
4477*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4478*4882a593Smuzhiyun 
4479*4882a593Smuzhiyun 	return phylink_ethtool_nway_reset(pp->phylink);
4480*4882a593Smuzhiyun }
4481*4882a593Smuzhiyun 
4482*4882a593Smuzhiyun /* Set interrupt coalescing for ethtools */
mvneta_ethtool_set_coalesce(struct net_device * dev,struct ethtool_coalesce * c)4483*4882a593Smuzhiyun static int mvneta_ethtool_set_coalesce(struct net_device *dev,
4484*4882a593Smuzhiyun 				       struct ethtool_coalesce *c)
4485*4882a593Smuzhiyun {
4486*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4487*4882a593Smuzhiyun 	int queue;
4488*4882a593Smuzhiyun 
4489*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
4490*4882a593Smuzhiyun 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
4491*4882a593Smuzhiyun 		rxq->time_coal = c->rx_coalesce_usecs;
4492*4882a593Smuzhiyun 		rxq->pkts_coal = c->rx_max_coalesced_frames;
4493*4882a593Smuzhiyun 		mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
4494*4882a593Smuzhiyun 		mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
4495*4882a593Smuzhiyun 	}
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
4498*4882a593Smuzhiyun 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
4499*4882a593Smuzhiyun 		txq->done_pkts_coal = c->tx_max_coalesced_frames;
4500*4882a593Smuzhiyun 		mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
4501*4882a593Smuzhiyun 	}
4502*4882a593Smuzhiyun 
4503*4882a593Smuzhiyun 	return 0;
4504*4882a593Smuzhiyun }
4505*4882a593Smuzhiyun 
4506*4882a593Smuzhiyun /* get coalescing for ethtools */
mvneta_ethtool_get_coalesce(struct net_device * dev,struct ethtool_coalesce * c)4507*4882a593Smuzhiyun static int mvneta_ethtool_get_coalesce(struct net_device *dev,
4508*4882a593Smuzhiyun 				       struct ethtool_coalesce *c)
4509*4882a593Smuzhiyun {
4510*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4511*4882a593Smuzhiyun 
4512*4882a593Smuzhiyun 	c->rx_coalesce_usecs        = pp->rxqs[0].time_coal;
4513*4882a593Smuzhiyun 	c->rx_max_coalesced_frames  = pp->rxqs[0].pkts_coal;
4514*4882a593Smuzhiyun 
4515*4882a593Smuzhiyun 	c->tx_max_coalesced_frames =  pp->txqs[0].done_pkts_coal;
4516*4882a593Smuzhiyun 	return 0;
4517*4882a593Smuzhiyun }
4518*4882a593Smuzhiyun 
4519*4882a593Smuzhiyun 
mvneta_ethtool_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * drvinfo)4520*4882a593Smuzhiyun static void mvneta_ethtool_get_drvinfo(struct net_device *dev,
4521*4882a593Smuzhiyun 				    struct ethtool_drvinfo *drvinfo)
4522*4882a593Smuzhiyun {
4523*4882a593Smuzhiyun 	strlcpy(drvinfo->driver, MVNETA_DRIVER_NAME,
4524*4882a593Smuzhiyun 		sizeof(drvinfo->driver));
4525*4882a593Smuzhiyun 	strlcpy(drvinfo->version, MVNETA_DRIVER_VERSION,
4526*4882a593Smuzhiyun 		sizeof(drvinfo->version));
4527*4882a593Smuzhiyun 	strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
4528*4882a593Smuzhiyun 		sizeof(drvinfo->bus_info));
4529*4882a593Smuzhiyun }
4530*4882a593Smuzhiyun 
4531*4882a593Smuzhiyun 
mvneta_ethtool_get_ringparam(struct net_device * netdev,struct ethtool_ringparam * ring)4532*4882a593Smuzhiyun static void mvneta_ethtool_get_ringparam(struct net_device *netdev,
4533*4882a593Smuzhiyun 					 struct ethtool_ringparam *ring)
4534*4882a593Smuzhiyun {
4535*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(netdev);
4536*4882a593Smuzhiyun 
4537*4882a593Smuzhiyun 	ring->rx_max_pending = MVNETA_MAX_RXD;
4538*4882a593Smuzhiyun 	ring->tx_max_pending = MVNETA_MAX_TXD;
4539*4882a593Smuzhiyun 	ring->rx_pending = pp->rx_ring_size;
4540*4882a593Smuzhiyun 	ring->tx_pending = pp->tx_ring_size;
4541*4882a593Smuzhiyun }
4542*4882a593Smuzhiyun 
mvneta_ethtool_set_ringparam(struct net_device * dev,struct ethtool_ringparam * ring)4543*4882a593Smuzhiyun static int mvneta_ethtool_set_ringparam(struct net_device *dev,
4544*4882a593Smuzhiyun 					struct ethtool_ringparam *ring)
4545*4882a593Smuzhiyun {
4546*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4547*4882a593Smuzhiyun 
4548*4882a593Smuzhiyun 	if ((ring->rx_pending == 0) || (ring->tx_pending == 0))
4549*4882a593Smuzhiyun 		return -EINVAL;
4550*4882a593Smuzhiyun 	pp->rx_ring_size = ring->rx_pending < MVNETA_MAX_RXD ?
4551*4882a593Smuzhiyun 		ring->rx_pending : MVNETA_MAX_RXD;
4552*4882a593Smuzhiyun 
4553*4882a593Smuzhiyun 	pp->tx_ring_size = clamp_t(u16, ring->tx_pending,
4554*4882a593Smuzhiyun 				   MVNETA_MAX_SKB_DESCS * 2, MVNETA_MAX_TXD);
4555*4882a593Smuzhiyun 	if (pp->tx_ring_size != ring->tx_pending)
4556*4882a593Smuzhiyun 		netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
4557*4882a593Smuzhiyun 			    pp->tx_ring_size, ring->tx_pending);
4558*4882a593Smuzhiyun 
4559*4882a593Smuzhiyun 	if (netif_running(dev)) {
4560*4882a593Smuzhiyun 		mvneta_stop(dev);
4561*4882a593Smuzhiyun 		if (mvneta_open(dev)) {
4562*4882a593Smuzhiyun 			netdev_err(dev,
4563*4882a593Smuzhiyun 				   "error on opening device after ring param change\n");
4564*4882a593Smuzhiyun 			return -ENOMEM;
4565*4882a593Smuzhiyun 		}
4566*4882a593Smuzhiyun 	}
4567*4882a593Smuzhiyun 
4568*4882a593Smuzhiyun 	return 0;
4569*4882a593Smuzhiyun }
4570*4882a593Smuzhiyun 
mvneta_ethtool_get_pauseparam(struct net_device * dev,struct ethtool_pauseparam * pause)4571*4882a593Smuzhiyun static void mvneta_ethtool_get_pauseparam(struct net_device *dev,
4572*4882a593Smuzhiyun 					  struct ethtool_pauseparam *pause)
4573*4882a593Smuzhiyun {
4574*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4575*4882a593Smuzhiyun 
4576*4882a593Smuzhiyun 	phylink_ethtool_get_pauseparam(pp->phylink, pause);
4577*4882a593Smuzhiyun }
4578*4882a593Smuzhiyun 
mvneta_ethtool_set_pauseparam(struct net_device * dev,struct ethtool_pauseparam * pause)4579*4882a593Smuzhiyun static int mvneta_ethtool_set_pauseparam(struct net_device *dev,
4580*4882a593Smuzhiyun 					 struct ethtool_pauseparam *pause)
4581*4882a593Smuzhiyun {
4582*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4583*4882a593Smuzhiyun 
4584*4882a593Smuzhiyun 	return phylink_ethtool_set_pauseparam(pp->phylink, pause);
4585*4882a593Smuzhiyun }
4586*4882a593Smuzhiyun 
mvneta_ethtool_get_strings(struct net_device * netdev,u32 sset,u8 * data)4587*4882a593Smuzhiyun static void mvneta_ethtool_get_strings(struct net_device *netdev, u32 sset,
4588*4882a593Smuzhiyun 				       u8 *data)
4589*4882a593Smuzhiyun {
4590*4882a593Smuzhiyun 	if (sset == ETH_SS_STATS) {
4591*4882a593Smuzhiyun 		int i;
4592*4882a593Smuzhiyun 
4593*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
4594*4882a593Smuzhiyun 			memcpy(data + i * ETH_GSTRING_LEN,
4595*4882a593Smuzhiyun 			       mvneta_statistics[i].name, ETH_GSTRING_LEN);
4596*4882a593Smuzhiyun 	}
4597*4882a593Smuzhiyun }
4598*4882a593Smuzhiyun 
4599*4882a593Smuzhiyun static void
mvneta_ethtool_update_pcpu_stats(struct mvneta_port * pp,struct mvneta_ethtool_stats * es)4600*4882a593Smuzhiyun mvneta_ethtool_update_pcpu_stats(struct mvneta_port *pp,
4601*4882a593Smuzhiyun 				 struct mvneta_ethtool_stats *es)
4602*4882a593Smuzhiyun {
4603*4882a593Smuzhiyun 	unsigned int start;
4604*4882a593Smuzhiyun 	int cpu;
4605*4882a593Smuzhiyun 
4606*4882a593Smuzhiyun 	for_each_possible_cpu(cpu) {
4607*4882a593Smuzhiyun 		struct mvneta_pcpu_stats *stats;
4608*4882a593Smuzhiyun 		u64 skb_alloc_error;
4609*4882a593Smuzhiyun 		u64 refill_error;
4610*4882a593Smuzhiyun 		u64 xdp_redirect;
4611*4882a593Smuzhiyun 		u64 xdp_xmit_err;
4612*4882a593Smuzhiyun 		u64 xdp_tx_err;
4613*4882a593Smuzhiyun 		u64 xdp_pass;
4614*4882a593Smuzhiyun 		u64 xdp_drop;
4615*4882a593Smuzhiyun 		u64 xdp_xmit;
4616*4882a593Smuzhiyun 		u64 xdp_tx;
4617*4882a593Smuzhiyun 
4618*4882a593Smuzhiyun 		stats = per_cpu_ptr(pp->stats, cpu);
4619*4882a593Smuzhiyun 		do {
4620*4882a593Smuzhiyun 			start = u64_stats_fetch_begin_irq(&stats->syncp);
4621*4882a593Smuzhiyun 			skb_alloc_error = stats->es.skb_alloc_error;
4622*4882a593Smuzhiyun 			refill_error = stats->es.refill_error;
4623*4882a593Smuzhiyun 			xdp_redirect = stats->es.ps.xdp_redirect;
4624*4882a593Smuzhiyun 			xdp_pass = stats->es.ps.xdp_pass;
4625*4882a593Smuzhiyun 			xdp_drop = stats->es.ps.xdp_drop;
4626*4882a593Smuzhiyun 			xdp_xmit = stats->es.ps.xdp_xmit;
4627*4882a593Smuzhiyun 			xdp_xmit_err = stats->es.ps.xdp_xmit_err;
4628*4882a593Smuzhiyun 			xdp_tx = stats->es.ps.xdp_tx;
4629*4882a593Smuzhiyun 			xdp_tx_err = stats->es.ps.xdp_tx_err;
4630*4882a593Smuzhiyun 		} while (u64_stats_fetch_retry_irq(&stats->syncp, start));
4631*4882a593Smuzhiyun 
4632*4882a593Smuzhiyun 		es->skb_alloc_error += skb_alloc_error;
4633*4882a593Smuzhiyun 		es->refill_error += refill_error;
4634*4882a593Smuzhiyun 		es->ps.xdp_redirect += xdp_redirect;
4635*4882a593Smuzhiyun 		es->ps.xdp_pass += xdp_pass;
4636*4882a593Smuzhiyun 		es->ps.xdp_drop += xdp_drop;
4637*4882a593Smuzhiyun 		es->ps.xdp_xmit += xdp_xmit;
4638*4882a593Smuzhiyun 		es->ps.xdp_xmit_err += xdp_xmit_err;
4639*4882a593Smuzhiyun 		es->ps.xdp_tx += xdp_tx;
4640*4882a593Smuzhiyun 		es->ps.xdp_tx_err += xdp_tx_err;
4641*4882a593Smuzhiyun 	}
4642*4882a593Smuzhiyun }
4643*4882a593Smuzhiyun 
mvneta_ethtool_update_stats(struct mvneta_port * pp)4644*4882a593Smuzhiyun static void mvneta_ethtool_update_stats(struct mvneta_port *pp)
4645*4882a593Smuzhiyun {
4646*4882a593Smuzhiyun 	struct mvneta_ethtool_stats stats = {};
4647*4882a593Smuzhiyun 	const struct mvneta_statistic *s;
4648*4882a593Smuzhiyun 	void __iomem *base = pp->base;
4649*4882a593Smuzhiyun 	u32 high, low;
4650*4882a593Smuzhiyun 	u64 val;
4651*4882a593Smuzhiyun 	int i;
4652*4882a593Smuzhiyun 
4653*4882a593Smuzhiyun 	mvneta_ethtool_update_pcpu_stats(pp, &stats);
4654*4882a593Smuzhiyun 	for (i = 0, s = mvneta_statistics;
4655*4882a593Smuzhiyun 	     s < mvneta_statistics + ARRAY_SIZE(mvneta_statistics);
4656*4882a593Smuzhiyun 	     s++, i++) {
4657*4882a593Smuzhiyun 		switch (s->type) {
4658*4882a593Smuzhiyun 		case T_REG_32:
4659*4882a593Smuzhiyun 			val = readl_relaxed(base + s->offset);
4660*4882a593Smuzhiyun 			pp->ethtool_stats[i] += val;
4661*4882a593Smuzhiyun 			break;
4662*4882a593Smuzhiyun 		case T_REG_64:
4663*4882a593Smuzhiyun 			/* Docs say to read low 32-bit then high */
4664*4882a593Smuzhiyun 			low = readl_relaxed(base + s->offset);
4665*4882a593Smuzhiyun 			high = readl_relaxed(base + s->offset + 4);
4666*4882a593Smuzhiyun 			val = (u64)high << 32 | low;
4667*4882a593Smuzhiyun 			pp->ethtool_stats[i] += val;
4668*4882a593Smuzhiyun 			break;
4669*4882a593Smuzhiyun 		case T_SW:
4670*4882a593Smuzhiyun 			switch (s->offset) {
4671*4882a593Smuzhiyun 			case ETHTOOL_STAT_EEE_WAKEUP:
4672*4882a593Smuzhiyun 				val = phylink_get_eee_err(pp->phylink);
4673*4882a593Smuzhiyun 				pp->ethtool_stats[i] += val;
4674*4882a593Smuzhiyun 				break;
4675*4882a593Smuzhiyun 			case ETHTOOL_STAT_SKB_ALLOC_ERR:
4676*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.skb_alloc_error;
4677*4882a593Smuzhiyun 				break;
4678*4882a593Smuzhiyun 			case ETHTOOL_STAT_REFILL_ERR:
4679*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.refill_error;
4680*4882a593Smuzhiyun 				break;
4681*4882a593Smuzhiyun 			case ETHTOOL_XDP_REDIRECT:
4682*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.ps.xdp_redirect;
4683*4882a593Smuzhiyun 				break;
4684*4882a593Smuzhiyun 			case ETHTOOL_XDP_PASS:
4685*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.ps.xdp_pass;
4686*4882a593Smuzhiyun 				break;
4687*4882a593Smuzhiyun 			case ETHTOOL_XDP_DROP:
4688*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.ps.xdp_drop;
4689*4882a593Smuzhiyun 				break;
4690*4882a593Smuzhiyun 			case ETHTOOL_XDP_TX:
4691*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.ps.xdp_tx;
4692*4882a593Smuzhiyun 				break;
4693*4882a593Smuzhiyun 			case ETHTOOL_XDP_TX_ERR:
4694*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.ps.xdp_tx_err;
4695*4882a593Smuzhiyun 				break;
4696*4882a593Smuzhiyun 			case ETHTOOL_XDP_XMIT:
4697*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.ps.xdp_xmit;
4698*4882a593Smuzhiyun 				break;
4699*4882a593Smuzhiyun 			case ETHTOOL_XDP_XMIT_ERR:
4700*4882a593Smuzhiyun 				pp->ethtool_stats[i] = stats.ps.xdp_xmit_err;
4701*4882a593Smuzhiyun 				break;
4702*4882a593Smuzhiyun 			}
4703*4882a593Smuzhiyun 			break;
4704*4882a593Smuzhiyun 		}
4705*4882a593Smuzhiyun 	}
4706*4882a593Smuzhiyun }
4707*4882a593Smuzhiyun 
mvneta_ethtool_get_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)4708*4882a593Smuzhiyun static void mvneta_ethtool_get_stats(struct net_device *dev,
4709*4882a593Smuzhiyun 				     struct ethtool_stats *stats, u64 *data)
4710*4882a593Smuzhiyun {
4711*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4712*4882a593Smuzhiyun 	int i;
4713*4882a593Smuzhiyun 
4714*4882a593Smuzhiyun 	mvneta_ethtool_update_stats(pp);
4715*4882a593Smuzhiyun 
4716*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
4717*4882a593Smuzhiyun 		*data++ = pp->ethtool_stats[i];
4718*4882a593Smuzhiyun }
4719*4882a593Smuzhiyun 
mvneta_ethtool_get_sset_count(struct net_device * dev,int sset)4720*4882a593Smuzhiyun static int mvneta_ethtool_get_sset_count(struct net_device *dev, int sset)
4721*4882a593Smuzhiyun {
4722*4882a593Smuzhiyun 	if (sset == ETH_SS_STATS)
4723*4882a593Smuzhiyun 		return ARRAY_SIZE(mvneta_statistics);
4724*4882a593Smuzhiyun 	return -EOPNOTSUPP;
4725*4882a593Smuzhiyun }
4726*4882a593Smuzhiyun 
mvneta_ethtool_get_rxfh_indir_size(struct net_device * dev)4727*4882a593Smuzhiyun static u32 mvneta_ethtool_get_rxfh_indir_size(struct net_device *dev)
4728*4882a593Smuzhiyun {
4729*4882a593Smuzhiyun 	return MVNETA_RSS_LU_TABLE_SIZE;
4730*4882a593Smuzhiyun }
4731*4882a593Smuzhiyun 
mvneta_ethtool_get_rxnfc(struct net_device * dev,struct ethtool_rxnfc * info,u32 * rules __always_unused)4732*4882a593Smuzhiyun static int mvneta_ethtool_get_rxnfc(struct net_device *dev,
4733*4882a593Smuzhiyun 				    struct ethtool_rxnfc *info,
4734*4882a593Smuzhiyun 				    u32 *rules __always_unused)
4735*4882a593Smuzhiyun {
4736*4882a593Smuzhiyun 	switch (info->cmd) {
4737*4882a593Smuzhiyun 	case ETHTOOL_GRXRINGS:
4738*4882a593Smuzhiyun 		info->data =  rxq_number;
4739*4882a593Smuzhiyun 		return 0;
4740*4882a593Smuzhiyun 	case ETHTOOL_GRXFH:
4741*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4742*4882a593Smuzhiyun 	default:
4743*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4744*4882a593Smuzhiyun 	}
4745*4882a593Smuzhiyun }
4746*4882a593Smuzhiyun 
mvneta_config_rss(struct mvneta_port * pp)4747*4882a593Smuzhiyun static int  mvneta_config_rss(struct mvneta_port *pp)
4748*4882a593Smuzhiyun {
4749*4882a593Smuzhiyun 	int cpu;
4750*4882a593Smuzhiyun 	u32 val;
4751*4882a593Smuzhiyun 
4752*4882a593Smuzhiyun 	netif_tx_stop_all_queues(pp->dev);
4753*4882a593Smuzhiyun 
4754*4882a593Smuzhiyun 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4755*4882a593Smuzhiyun 
4756*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
4757*4882a593Smuzhiyun 		/* We have to synchronise on the napi of each CPU */
4758*4882a593Smuzhiyun 		for_each_online_cpu(cpu) {
4759*4882a593Smuzhiyun 			struct mvneta_pcpu_port *pcpu_port =
4760*4882a593Smuzhiyun 				per_cpu_ptr(pp->ports, cpu);
4761*4882a593Smuzhiyun 
4762*4882a593Smuzhiyun 			napi_synchronize(&pcpu_port->napi);
4763*4882a593Smuzhiyun 			napi_disable(&pcpu_port->napi);
4764*4882a593Smuzhiyun 		}
4765*4882a593Smuzhiyun 	} else {
4766*4882a593Smuzhiyun 		napi_synchronize(&pp->napi);
4767*4882a593Smuzhiyun 		napi_disable(&pp->napi);
4768*4882a593Smuzhiyun 	}
4769*4882a593Smuzhiyun 
4770*4882a593Smuzhiyun 	pp->rxq_def = pp->indir[0];
4771*4882a593Smuzhiyun 
4772*4882a593Smuzhiyun 	/* Update unicast mapping */
4773*4882a593Smuzhiyun 	mvneta_set_rx_mode(pp->dev);
4774*4882a593Smuzhiyun 
4775*4882a593Smuzhiyun 	/* Update val of portCfg register accordingly with all RxQueue types */
4776*4882a593Smuzhiyun 	val = MVNETA_PORT_CONFIG_DEFL_VALUE(pp->rxq_def);
4777*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_CONFIG, val);
4778*4882a593Smuzhiyun 
4779*4882a593Smuzhiyun 	/* Update the elected CPU matching the new rxq_def */
4780*4882a593Smuzhiyun 	spin_lock(&pp->lock);
4781*4882a593Smuzhiyun 	mvneta_percpu_elect(pp);
4782*4882a593Smuzhiyun 	spin_unlock(&pp->lock);
4783*4882a593Smuzhiyun 
4784*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
4785*4882a593Smuzhiyun 		/* We have to synchronise on the napi of each CPU */
4786*4882a593Smuzhiyun 		for_each_online_cpu(cpu) {
4787*4882a593Smuzhiyun 			struct mvneta_pcpu_port *pcpu_port =
4788*4882a593Smuzhiyun 				per_cpu_ptr(pp->ports, cpu);
4789*4882a593Smuzhiyun 
4790*4882a593Smuzhiyun 			napi_enable(&pcpu_port->napi);
4791*4882a593Smuzhiyun 		}
4792*4882a593Smuzhiyun 	} else {
4793*4882a593Smuzhiyun 		napi_enable(&pp->napi);
4794*4882a593Smuzhiyun 	}
4795*4882a593Smuzhiyun 
4796*4882a593Smuzhiyun 	netif_tx_start_all_queues(pp->dev);
4797*4882a593Smuzhiyun 
4798*4882a593Smuzhiyun 	return 0;
4799*4882a593Smuzhiyun }
4800*4882a593Smuzhiyun 
mvneta_ethtool_set_rxfh(struct net_device * dev,const u32 * indir,const u8 * key,const u8 hfunc)4801*4882a593Smuzhiyun static int mvneta_ethtool_set_rxfh(struct net_device *dev, const u32 *indir,
4802*4882a593Smuzhiyun 				   const u8 *key, const u8 hfunc)
4803*4882a593Smuzhiyun {
4804*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4805*4882a593Smuzhiyun 
4806*4882a593Smuzhiyun 	/* Current code for Armada 3700 doesn't support RSS features yet */
4807*4882a593Smuzhiyun 	if (pp->neta_armada3700)
4808*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4809*4882a593Smuzhiyun 
4810*4882a593Smuzhiyun 	/* We require at least one supported parameter to be changed
4811*4882a593Smuzhiyun 	 * and no change in any of the unsupported parameters
4812*4882a593Smuzhiyun 	 */
4813*4882a593Smuzhiyun 	if (key ||
4814*4882a593Smuzhiyun 	    (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
4815*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4816*4882a593Smuzhiyun 
4817*4882a593Smuzhiyun 	if (!indir)
4818*4882a593Smuzhiyun 		return 0;
4819*4882a593Smuzhiyun 
4820*4882a593Smuzhiyun 	memcpy(pp->indir, indir, MVNETA_RSS_LU_TABLE_SIZE);
4821*4882a593Smuzhiyun 
4822*4882a593Smuzhiyun 	return mvneta_config_rss(pp);
4823*4882a593Smuzhiyun }
4824*4882a593Smuzhiyun 
mvneta_ethtool_get_rxfh(struct net_device * dev,u32 * indir,u8 * key,u8 * hfunc)4825*4882a593Smuzhiyun static int mvneta_ethtool_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
4826*4882a593Smuzhiyun 				   u8 *hfunc)
4827*4882a593Smuzhiyun {
4828*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4829*4882a593Smuzhiyun 
4830*4882a593Smuzhiyun 	/* Current code for Armada 3700 doesn't support RSS features yet */
4831*4882a593Smuzhiyun 	if (pp->neta_armada3700)
4832*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4833*4882a593Smuzhiyun 
4834*4882a593Smuzhiyun 	if (hfunc)
4835*4882a593Smuzhiyun 		*hfunc = ETH_RSS_HASH_TOP;
4836*4882a593Smuzhiyun 
4837*4882a593Smuzhiyun 	if (!indir)
4838*4882a593Smuzhiyun 		return 0;
4839*4882a593Smuzhiyun 
4840*4882a593Smuzhiyun 	memcpy(indir, pp->indir, MVNETA_RSS_LU_TABLE_SIZE);
4841*4882a593Smuzhiyun 
4842*4882a593Smuzhiyun 	return 0;
4843*4882a593Smuzhiyun }
4844*4882a593Smuzhiyun 
mvneta_ethtool_get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)4845*4882a593Smuzhiyun static void mvneta_ethtool_get_wol(struct net_device *dev,
4846*4882a593Smuzhiyun 				   struct ethtool_wolinfo *wol)
4847*4882a593Smuzhiyun {
4848*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4849*4882a593Smuzhiyun 
4850*4882a593Smuzhiyun 	phylink_ethtool_get_wol(pp->phylink, wol);
4851*4882a593Smuzhiyun }
4852*4882a593Smuzhiyun 
mvneta_ethtool_set_wol(struct net_device * dev,struct ethtool_wolinfo * wol)4853*4882a593Smuzhiyun static int mvneta_ethtool_set_wol(struct net_device *dev,
4854*4882a593Smuzhiyun 				  struct ethtool_wolinfo *wol)
4855*4882a593Smuzhiyun {
4856*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4857*4882a593Smuzhiyun 	int ret;
4858*4882a593Smuzhiyun 
4859*4882a593Smuzhiyun 	ret = phylink_ethtool_set_wol(pp->phylink, wol);
4860*4882a593Smuzhiyun 	if (!ret)
4861*4882a593Smuzhiyun 		device_set_wakeup_enable(&dev->dev, !!wol->wolopts);
4862*4882a593Smuzhiyun 
4863*4882a593Smuzhiyun 	return ret;
4864*4882a593Smuzhiyun }
4865*4882a593Smuzhiyun 
mvneta_ethtool_get_eee(struct net_device * dev,struct ethtool_eee * eee)4866*4882a593Smuzhiyun static int mvneta_ethtool_get_eee(struct net_device *dev,
4867*4882a593Smuzhiyun 				  struct ethtool_eee *eee)
4868*4882a593Smuzhiyun {
4869*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4870*4882a593Smuzhiyun 	u32 lpi_ctl0;
4871*4882a593Smuzhiyun 
4872*4882a593Smuzhiyun 	lpi_ctl0 = mvreg_read(pp, MVNETA_LPI_CTRL_0);
4873*4882a593Smuzhiyun 
4874*4882a593Smuzhiyun 	eee->eee_enabled = pp->eee_enabled;
4875*4882a593Smuzhiyun 	eee->eee_active = pp->eee_active;
4876*4882a593Smuzhiyun 	eee->tx_lpi_enabled = pp->tx_lpi_enabled;
4877*4882a593Smuzhiyun 	eee->tx_lpi_timer = (lpi_ctl0) >> 8; // * scale;
4878*4882a593Smuzhiyun 
4879*4882a593Smuzhiyun 	return phylink_ethtool_get_eee(pp->phylink, eee);
4880*4882a593Smuzhiyun }
4881*4882a593Smuzhiyun 
mvneta_ethtool_set_eee(struct net_device * dev,struct ethtool_eee * eee)4882*4882a593Smuzhiyun static int mvneta_ethtool_set_eee(struct net_device *dev,
4883*4882a593Smuzhiyun 				  struct ethtool_eee *eee)
4884*4882a593Smuzhiyun {
4885*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
4886*4882a593Smuzhiyun 	u32 lpi_ctl0;
4887*4882a593Smuzhiyun 
4888*4882a593Smuzhiyun 	/* The Armada 37x documents do not give limits for this other than
4889*4882a593Smuzhiyun 	 * it being an 8-bit register. */
4890*4882a593Smuzhiyun 	if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4891*4882a593Smuzhiyun 		return -EINVAL;
4892*4882a593Smuzhiyun 
4893*4882a593Smuzhiyun 	lpi_ctl0 = mvreg_read(pp, MVNETA_LPI_CTRL_0);
4894*4882a593Smuzhiyun 	lpi_ctl0 &= ~(0xff << 8);
4895*4882a593Smuzhiyun 	lpi_ctl0 |= eee->tx_lpi_timer << 8;
4896*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_LPI_CTRL_0, lpi_ctl0);
4897*4882a593Smuzhiyun 
4898*4882a593Smuzhiyun 	pp->eee_enabled = eee->eee_enabled;
4899*4882a593Smuzhiyun 	pp->tx_lpi_enabled = eee->tx_lpi_enabled;
4900*4882a593Smuzhiyun 
4901*4882a593Smuzhiyun 	mvneta_set_eee(pp, eee->tx_lpi_enabled && eee->eee_enabled);
4902*4882a593Smuzhiyun 
4903*4882a593Smuzhiyun 	return phylink_ethtool_set_eee(pp->phylink, eee);
4904*4882a593Smuzhiyun }
4905*4882a593Smuzhiyun 
4906*4882a593Smuzhiyun static const struct net_device_ops mvneta_netdev_ops = {
4907*4882a593Smuzhiyun 	.ndo_open            = mvneta_open,
4908*4882a593Smuzhiyun 	.ndo_stop            = mvneta_stop,
4909*4882a593Smuzhiyun 	.ndo_start_xmit      = mvneta_tx,
4910*4882a593Smuzhiyun 	.ndo_set_rx_mode     = mvneta_set_rx_mode,
4911*4882a593Smuzhiyun 	.ndo_set_mac_address = mvneta_set_mac_addr,
4912*4882a593Smuzhiyun 	.ndo_change_mtu      = mvneta_change_mtu,
4913*4882a593Smuzhiyun 	.ndo_fix_features    = mvneta_fix_features,
4914*4882a593Smuzhiyun 	.ndo_get_stats64     = mvneta_get_stats64,
4915*4882a593Smuzhiyun 	.ndo_do_ioctl        = mvneta_ioctl,
4916*4882a593Smuzhiyun 	.ndo_bpf	     = mvneta_xdp,
4917*4882a593Smuzhiyun 	.ndo_xdp_xmit        = mvneta_xdp_xmit,
4918*4882a593Smuzhiyun };
4919*4882a593Smuzhiyun 
4920*4882a593Smuzhiyun static const struct ethtool_ops mvneta_eth_tool_ops = {
4921*4882a593Smuzhiyun 	.supported_coalesce_params = ETHTOOL_COALESCE_RX_USECS |
4922*4882a593Smuzhiyun 				     ETHTOOL_COALESCE_MAX_FRAMES,
4923*4882a593Smuzhiyun 	.nway_reset	= mvneta_ethtool_nway_reset,
4924*4882a593Smuzhiyun 	.get_link       = ethtool_op_get_link,
4925*4882a593Smuzhiyun 	.set_coalesce   = mvneta_ethtool_set_coalesce,
4926*4882a593Smuzhiyun 	.get_coalesce   = mvneta_ethtool_get_coalesce,
4927*4882a593Smuzhiyun 	.get_drvinfo    = mvneta_ethtool_get_drvinfo,
4928*4882a593Smuzhiyun 	.get_ringparam  = mvneta_ethtool_get_ringparam,
4929*4882a593Smuzhiyun 	.set_ringparam	= mvneta_ethtool_set_ringparam,
4930*4882a593Smuzhiyun 	.get_pauseparam	= mvneta_ethtool_get_pauseparam,
4931*4882a593Smuzhiyun 	.set_pauseparam	= mvneta_ethtool_set_pauseparam,
4932*4882a593Smuzhiyun 	.get_strings	= mvneta_ethtool_get_strings,
4933*4882a593Smuzhiyun 	.get_ethtool_stats = mvneta_ethtool_get_stats,
4934*4882a593Smuzhiyun 	.get_sset_count	= mvneta_ethtool_get_sset_count,
4935*4882a593Smuzhiyun 	.get_rxfh_indir_size = mvneta_ethtool_get_rxfh_indir_size,
4936*4882a593Smuzhiyun 	.get_rxnfc	= mvneta_ethtool_get_rxnfc,
4937*4882a593Smuzhiyun 	.get_rxfh	= mvneta_ethtool_get_rxfh,
4938*4882a593Smuzhiyun 	.set_rxfh	= mvneta_ethtool_set_rxfh,
4939*4882a593Smuzhiyun 	.get_link_ksettings = mvneta_ethtool_get_link_ksettings,
4940*4882a593Smuzhiyun 	.set_link_ksettings = mvneta_ethtool_set_link_ksettings,
4941*4882a593Smuzhiyun 	.get_wol        = mvneta_ethtool_get_wol,
4942*4882a593Smuzhiyun 	.set_wol        = mvneta_ethtool_set_wol,
4943*4882a593Smuzhiyun 	.get_eee	= mvneta_ethtool_get_eee,
4944*4882a593Smuzhiyun 	.set_eee	= mvneta_ethtool_set_eee,
4945*4882a593Smuzhiyun };
4946*4882a593Smuzhiyun 
4947*4882a593Smuzhiyun /* Initialize hw */
mvneta_init(struct device * dev,struct mvneta_port * pp)4948*4882a593Smuzhiyun static int mvneta_init(struct device *dev, struct mvneta_port *pp)
4949*4882a593Smuzhiyun {
4950*4882a593Smuzhiyun 	int queue;
4951*4882a593Smuzhiyun 
4952*4882a593Smuzhiyun 	/* Disable port */
4953*4882a593Smuzhiyun 	mvneta_port_disable(pp);
4954*4882a593Smuzhiyun 
4955*4882a593Smuzhiyun 	/* Set port default values */
4956*4882a593Smuzhiyun 	mvneta_defaults_set(pp);
4957*4882a593Smuzhiyun 
4958*4882a593Smuzhiyun 	pp->txqs = devm_kcalloc(dev, txq_number, sizeof(*pp->txqs), GFP_KERNEL);
4959*4882a593Smuzhiyun 	if (!pp->txqs)
4960*4882a593Smuzhiyun 		return -ENOMEM;
4961*4882a593Smuzhiyun 
4962*4882a593Smuzhiyun 	/* Initialize TX descriptor rings */
4963*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
4964*4882a593Smuzhiyun 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
4965*4882a593Smuzhiyun 		txq->id = queue;
4966*4882a593Smuzhiyun 		txq->size = pp->tx_ring_size;
4967*4882a593Smuzhiyun 		txq->done_pkts_coal = MVNETA_TXDONE_COAL_PKTS;
4968*4882a593Smuzhiyun 	}
4969*4882a593Smuzhiyun 
4970*4882a593Smuzhiyun 	pp->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*pp->rxqs), GFP_KERNEL);
4971*4882a593Smuzhiyun 	if (!pp->rxqs)
4972*4882a593Smuzhiyun 		return -ENOMEM;
4973*4882a593Smuzhiyun 
4974*4882a593Smuzhiyun 	/* Create Rx descriptor rings */
4975*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
4976*4882a593Smuzhiyun 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
4977*4882a593Smuzhiyun 		rxq->id = queue;
4978*4882a593Smuzhiyun 		rxq->size = pp->rx_ring_size;
4979*4882a593Smuzhiyun 		rxq->pkts_coal = MVNETA_RX_COAL_PKTS;
4980*4882a593Smuzhiyun 		rxq->time_coal = MVNETA_RX_COAL_USEC;
4981*4882a593Smuzhiyun 		rxq->buf_virt_addr
4982*4882a593Smuzhiyun 			= devm_kmalloc_array(pp->dev->dev.parent,
4983*4882a593Smuzhiyun 					     rxq->size,
4984*4882a593Smuzhiyun 					     sizeof(*rxq->buf_virt_addr),
4985*4882a593Smuzhiyun 					     GFP_KERNEL);
4986*4882a593Smuzhiyun 		if (!rxq->buf_virt_addr)
4987*4882a593Smuzhiyun 			return -ENOMEM;
4988*4882a593Smuzhiyun 	}
4989*4882a593Smuzhiyun 
4990*4882a593Smuzhiyun 	return 0;
4991*4882a593Smuzhiyun }
4992*4882a593Smuzhiyun 
4993*4882a593Smuzhiyun /* platform glue : initialize decoding windows */
mvneta_conf_mbus_windows(struct mvneta_port * pp,const struct mbus_dram_target_info * dram)4994*4882a593Smuzhiyun static void mvneta_conf_mbus_windows(struct mvneta_port *pp,
4995*4882a593Smuzhiyun 				     const struct mbus_dram_target_info *dram)
4996*4882a593Smuzhiyun {
4997*4882a593Smuzhiyun 	u32 win_enable;
4998*4882a593Smuzhiyun 	u32 win_protect;
4999*4882a593Smuzhiyun 	int i;
5000*4882a593Smuzhiyun 
5001*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
5002*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
5003*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
5004*4882a593Smuzhiyun 
5005*4882a593Smuzhiyun 		if (i < 4)
5006*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
5007*4882a593Smuzhiyun 	}
5008*4882a593Smuzhiyun 
5009*4882a593Smuzhiyun 	win_enable = 0x3f;
5010*4882a593Smuzhiyun 	win_protect = 0;
5011*4882a593Smuzhiyun 
5012*4882a593Smuzhiyun 	if (dram) {
5013*4882a593Smuzhiyun 		for (i = 0; i < dram->num_cs; i++) {
5014*4882a593Smuzhiyun 			const struct mbus_dram_window *cs = dram->cs + i;
5015*4882a593Smuzhiyun 
5016*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_WIN_BASE(i),
5017*4882a593Smuzhiyun 				    (cs->base & 0xffff0000) |
5018*4882a593Smuzhiyun 				    (cs->mbus_attr << 8) |
5019*4882a593Smuzhiyun 				    dram->mbus_dram_target_id);
5020*4882a593Smuzhiyun 
5021*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_WIN_SIZE(i),
5022*4882a593Smuzhiyun 				    (cs->size - 1) & 0xffff0000);
5023*4882a593Smuzhiyun 
5024*4882a593Smuzhiyun 			win_enable &= ~(1 << i);
5025*4882a593Smuzhiyun 			win_protect |= 3 << (2 * i);
5026*4882a593Smuzhiyun 		}
5027*4882a593Smuzhiyun 	} else {
5028*4882a593Smuzhiyun 		/* For Armada3700 open default 4GB Mbus window, leaving
5029*4882a593Smuzhiyun 		 * arbitration of target/attribute to a different layer
5030*4882a593Smuzhiyun 		 * of configuration.
5031*4882a593Smuzhiyun 		 */
5032*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_WIN_SIZE(0), 0xffff0000);
5033*4882a593Smuzhiyun 		win_enable &= ~BIT(0);
5034*4882a593Smuzhiyun 		win_protect = 3;
5035*4882a593Smuzhiyun 	}
5036*4882a593Smuzhiyun 
5037*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
5038*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_ACCESS_PROTECT_ENABLE, win_protect);
5039*4882a593Smuzhiyun }
5040*4882a593Smuzhiyun 
5041*4882a593Smuzhiyun /* Power up the port */
mvneta_port_power_up(struct mvneta_port * pp,int phy_mode)5042*4882a593Smuzhiyun static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
5043*4882a593Smuzhiyun {
5044*4882a593Smuzhiyun 	/* MAC Cause register should be cleared */
5045*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
5046*4882a593Smuzhiyun 
5047*4882a593Smuzhiyun 	if (phy_mode != PHY_INTERFACE_MODE_QSGMII &&
5048*4882a593Smuzhiyun 	    phy_mode != PHY_INTERFACE_MODE_SGMII &&
5049*4882a593Smuzhiyun 	    !phy_interface_mode_is_8023z(phy_mode) &&
5050*4882a593Smuzhiyun 	    !phy_interface_mode_is_rgmii(phy_mode))
5051*4882a593Smuzhiyun 		return -EINVAL;
5052*4882a593Smuzhiyun 
5053*4882a593Smuzhiyun 	return 0;
5054*4882a593Smuzhiyun }
5055*4882a593Smuzhiyun 
5056*4882a593Smuzhiyun /* Device initialization routine */
mvneta_probe(struct platform_device * pdev)5057*4882a593Smuzhiyun static int mvneta_probe(struct platform_device *pdev)
5058*4882a593Smuzhiyun {
5059*4882a593Smuzhiyun 	struct device_node *dn = pdev->dev.of_node;
5060*4882a593Smuzhiyun 	struct device_node *bm_node;
5061*4882a593Smuzhiyun 	struct mvneta_port *pp;
5062*4882a593Smuzhiyun 	struct net_device *dev;
5063*4882a593Smuzhiyun 	struct phylink *phylink;
5064*4882a593Smuzhiyun 	struct phy *comphy;
5065*4882a593Smuzhiyun 	const char *dt_mac_addr;
5066*4882a593Smuzhiyun 	char hw_mac_addr[ETH_ALEN];
5067*4882a593Smuzhiyun 	phy_interface_t phy_mode;
5068*4882a593Smuzhiyun 	const char *mac_from;
5069*4882a593Smuzhiyun 	int tx_csum_limit;
5070*4882a593Smuzhiyun 	int err;
5071*4882a593Smuzhiyun 	int cpu;
5072*4882a593Smuzhiyun 
5073*4882a593Smuzhiyun 	dev = devm_alloc_etherdev_mqs(&pdev->dev, sizeof(struct mvneta_port),
5074*4882a593Smuzhiyun 				      txq_number, rxq_number);
5075*4882a593Smuzhiyun 	if (!dev)
5076*4882a593Smuzhiyun 		return -ENOMEM;
5077*4882a593Smuzhiyun 
5078*4882a593Smuzhiyun 	dev->irq = irq_of_parse_and_map(dn, 0);
5079*4882a593Smuzhiyun 	if (dev->irq == 0)
5080*4882a593Smuzhiyun 		return -EINVAL;
5081*4882a593Smuzhiyun 
5082*4882a593Smuzhiyun 	err = of_get_phy_mode(dn, &phy_mode);
5083*4882a593Smuzhiyun 	if (err) {
5084*4882a593Smuzhiyun 		dev_err(&pdev->dev, "incorrect phy-mode\n");
5085*4882a593Smuzhiyun 		goto err_free_irq;
5086*4882a593Smuzhiyun 	}
5087*4882a593Smuzhiyun 
5088*4882a593Smuzhiyun 	comphy = devm_of_phy_get(&pdev->dev, dn, NULL);
5089*4882a593Smuzhiyun 	if (comphy == ERR_PTR(-EPROBE_DEFER)) {
5090*4882a593Smuzhiyun 		err = -EPROBE_DEFER;
5091*4882a593Smuzhiyun 		goto err_free_irq;
5092*4882a593Smuzhiyun 	} else if (IS_ERR(comphy)) {
5093*4882a593Smuzhiyun 		comphy = NULL;
5094*4882a593Smuzhiyun 	}
5095*4882a593Smuzhiyun 
5096*4882a593Smuzhiyun 	pp = netdev_priv(dev);
5097*4882a593Smuzhiyun 	spin_lock_init(&pp->lock);
5098*4882a593Smuzhiyun 
5099*4882a593Smuzhiyun 	pp->phylink_config.dev = &dev->dev;
5100*4882a593Smuzhiyun 	pp->phylink_config.type = PHYLINK_NETDEV;
5101*4882a593Smuzhiyun 
5102*4882a593Smuzhiyun 	phylink = phylink_create(&pp->phylink_config, pdev->dev.fwnode,
5103*4882a593Smuzhiyun 				 phy_mode, &mvneta_phylink_ops);
5104*4882a593Smuzhiyun 	if (IS_ERR(phylink)) {
5105*4882a593Smuzhiyun 		err = PTR_ERR(phylink);
5106*4882a593Smuzhiyun 		goto err_free_irq;
5107*4882a593Smuzhiyun 	}
5108*4882a593Smuzhiyun 
5109*4882a593Smuzhiyun 	dev->tx_queue_len = MVNETA_MAX_TXD;
5110*4882a593Smuzhiyun 	dev->watchdog_timeo = 5 * HZ;
5111*4882a593Smuzhiyun 	dev->netdev_ops = &mvneta_netdev_ops;
5112*4882a593Smuzhiyun 
5113*4882a593Smuzhiyun 	dev->ethtool_ops = &mvneta_eth_tool_ops;
5114*4882a593Smuzhiyun 
5115*4882a593Smuzhiyun 	pp->phylink = phylink;
5116*4882a593Smuzhiyun 	pp->comphy = comphy;
5117*4882a593Smuzhiyun 	pp->phy_interface = phy_mode;
5118*4882a593Smuzhiyun 	pp->dn = dn;
5119*4882a593Smuzhiyun 
5120*4882a593Smuzhiyun 	pp->rxq_def = rxq_def;
5121*4882a593Smuzhiyun 	pp->indir[0] = rxq_def;
5122*4882a593Smuzhiyun 
5123*4882a593Smuzhiyun 	/* Get special SoC configurations */
5124*4882a593Smuzhiyun 	if (of_device_is_compatible(dn, "marvell,armada-3700-neta"))
5125*4882a593Smuzhiyun 		pp->neta_armada3700 = true;
5126*4882a593Smuzhiyun 
5127*4882a593Smuzhiyun 	pp->clk = devm_clk_get(&pdev->dev, "core");
5128*4882a593Smuzhiyun 	if (IS_ERR(pp->clk))
5129*4882a593Smuzhiyun 		pp->clk = devm_clk_get(&pdev->dev, NULL);
5130*4882a593Smuzhiyun 	if (IS_ERR(pp->clk)) {
5131*4882a593Smuzhiyun 		err = PTR_ERR(pp->clk);
5132*4882a593Smuzhiyun 		goto err_free_phylink;
5133*4882a593Smuzhiyun 	}
5134*4882a593Smuzhiyun 
5135*4882a593Smuzhiyun 	clk_prepare_enable(pp->clk);
5136*4882a593Smuzhiyun 
5137*4882a593Smuzhiyun 	pp->clk_bus = devm_clk_get(&pdev->dev, "bus");
5138*4882a593Smuzhiyun 	if (!IS_ERR(pp->clk_bus))
5139*4882a593Smuzhiyun 		clk_prepare_enable(pp->clk_bus);
5140*4882a593Smuzhiyun 
5141*4882a593Smuzhiyun 	pp->base = devm_platform_ioremap_resource(pdev, 0);
5142*4882a593Smuzhiyun 	if (IS_ERR(pp->base)) {
5143*4882a593Smuzhiyun 		err = PTR_ERR(pp->base);
5144*4882a593Smuzhiyun 		goto err_clk;
5145*4882a593Smuzhiyun 	}
5146*4882a593Smuzhiyun 
5147*4882a593Smuzhiyun 	/* Alloc per-cpu port structure */
5148*4882a593Smuzhiyun 	pp->ports = alloc_percpu(struct mvneta_pcpu_port);
5149*4882a593Smuzhiyun 	if (!pp->ports) {
5150*4882a593Smuzhiyun 		err = -ENOMEM;
5151*4882a593Smuzhiyun 		goto err_clk;
5152*4882a593Smuzhiyun 	}
5153*4882a593Smuzhiyun 
5154*4882a593Smuzhiyun 	/* Alloc per-cpu stats */
5155*4882a593Smuzhiyun 	pp->stats = netdev_alloc_pcpu_stats(struct mvneta_pcpu_stats);
5156*4882a593Smuzhiyun 	if (!pp->stats) {
5157*4882a593Smuzhiyun 		err = -ENOMEM;
5158*4882a593Smuzhiyun 		goto err_free_ports;
5159*4882a593Smuzhiyun 	}
5160*4882a593Smuzhiyun 
5161*4882a593Smuzhiyun 	dt_mac_addr = of_get_mac_address(dn);
5162*4882a593Smuzhiyun 	if (!IS_ERR(dt_mac_addr)) {
5163*4882a593Smuzhiyun 		mac_from = "device tree";
5164*4882a593Smuzhiyun 		ether_addr_copy(dev->dev_addr, dt_mac_addr);
5165*4882a593Smuzhiyun 	} else {
5166*4882a593Smuzhiyun 		mvneta_get_mac_addr(pp, hw_mac_addr);
5167*4882a593Smuzhiyun 		if (is_valid_ether_addr(hw_mac_addr)) {
5168*4882a593Smuzhiyun 			mac_from = "hardware";
5169*4882a593Smuzhiyun 			memcpy(dev->dev_addr, hw_mac_addr, ETH_ALEN);
5170*4882a593Smuzhiyun 		} else {
5171*4882a593Smuzhiyun 			mac_from = "random";
5172*4882a593Smuzhiyun 			eth_hw_addr_random(dev);
5173*4882a593Smuzhiyun 		}
5174*4882a593Smuzhiyun 	}
5175*4882a593Smuzhiyun 
5176*4882a593Smuzhiyun 	if (!of_property_read_u32(dn, "tx-csum-limit", &tx_csum_limit)) {
5177*4882a593Smuzhiyun 		if (tx_csum_limit < 0 ||
5178*4882a593Smuzhiyun 		    tx_csum_limit > MVNETA_TX_CSUM_MAX_SIZE) {
5179*4882a593Smuzhiyun 			tx_csum_limit = MVNETA_TX_CSUM_DEF_SIZE;
5180*4882a593Smuzhiyun 			dev_info(&pdev->dev,
5181*4882a593Smuzhiyun 				 "Wrong TX csum limit in DT, set to %dB\n",
5182*4882a593Smuzhiyun 				 MVNETA_TX_CSUM_DEF_SIZE);
5183*4882a593Smuzhiyun 		}
5184*4882a593Smuzhiyun 	} else if (of_device_is_compatible(dn, "marvell,armada-370-neta")) {
5185*4882a593Smuzhiyun 		tx_csum_limit = MVNETA_TX_CSUM_DEF_SIZE;
5186*4882a593Smuzhiyun 	} else {
5187*4882a593Smuzhiyun 		tx_csum_limit = MVNETA_TX_CSUM_MAX_SIZE;
5188*4882a593Smuzhiyun 	}
5189*4882a593Smuzhiyun 
5190*4882a593Smuzhiyun 	pp->tx_csum_limit = tx_csum_limit;
5191*4882a593Smuzhiyun 
5192*4882a593Smuzhiyun 	pp->dram_target_info = mv_mbus_dram_info();
5193*4882a593Smuzhiyun 	/* Armada3700 requires setting default configuration of Mbus
5194*4882a593Smuzhiyun 	 * windows, however without using filled mbus_dram_target_info
5195*4882a593Smuzhiyun 	 * structure.
5196*4882a593Smuzhiyun 	 */
5197*4882a593Smuzhiyun 	if (pp->dram_target_info || pp->neta_armada3700)
5198*4882a593Smuzhiyun 		mvneta_conf_mbus_windows(pp, pp->dram_target_info);
5199*4882a593Smuzhiyun 
5200*4882a593Smuzhiyun 	pp->tx_ring_size = MVNETA_MAX_TXD;
5201*4882a593Smuzhiyun 	pp->rx_ring_size = MVNETA_MAX_RXD;
5202*4882a593Smuzhiyun 
5203*4882a593Smuzhiyun 	pp->dev = dev;
5204*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
5205*4882a593Smuzhiyun 
5206*4882a593Smuzhiyun 	pp->id = global_port_id++;
5207*4882a593Smuzhiyun 
5208*4882a593Smuzhiyun 	/* Obtain access to BM resources if enabled and already initialized */
5209*4882a593Smuzhiyun 	bm_node = of_parse_phandle(dn, "buffer-manager", 0);
5210*4882a593Smuzhiyun 	if (bm_node) {
5211*4882a593Smuzhiyun 		pp->bm_priv = mvneta_bm_get(bm_node);
5212*4882a593Smuzhiyun 		if (pp->bm_priv) {
5213*4882a593Smuzhiyun 			err = mvneta_bm_port_init(pdev, pp);
5214*4882a593Smuzhiyun 			if (err < 0) {
5215*4882a593Smuzhiyun 				dev_info(&pdev->dev,
5216*4882a593Smuzhiyun 					 "use SW buffer management\n");
5217*4882a593Smuzhiyun 				mvneta_bm_put(pp->bm_priv);
5218*4882a593Smuzhiyun 				pp->bm_priv = NULL;
5219*4882a593Smuzhiyun 			}
5220*4882a593Smuzhiyun 		}
5221*4882a593Smuzhiyun 		/* Set RX packet offset correction for platforms, whose
5222*4882a593Smuzhiyun 		 * NET_SKB_PAD, exceeds 64B. It should be 64B for 64-bit
5223*4882a593Smuzhiyun 		 * platforms and 0B for 32-bit ones.
5224*4882a593Smuzhiyun 		 */
5225*4882a593Smuzhiyun 		pp->rx_offset_correction = max(0,
5226*4882a593Smuzhiyun 					       NET_SKB_PAD -
5227*4882a593Smuzhiyun 					       MVNETA_RX_PKT_OFFSET_CORRECTION);
5228*4882a593Smuzhiyun 	}
5229*4882a593Smuzhiyun 	of_node_put(bm_node);
5230*4882a593Smuzhiyun 
5231*4882a593Smuzhiyun 	/* sw buffer management */
5232*4882a593Smuzhiyun 	if (!pp->bm_priv)
5233*4882a593Smuzhiyun 		pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
5234*4882a593Smuzhiyun 
5235*4882a593Smuzhiyun 	err = mvneta_init(&pdev->dev, pp);
5236*4882a593Smuzhiyun 	if (err < 0)
5237*4882a593Smuzhiyun 		goto err_netdev;
5238*4882a593Smuzhiyun 
5239*4882a593Smuzhiyun 	err = mvneta_port_power_up(pp, pp->phy_interface);
5240*4882a593Smuzhiyun 	if (err < 0) {
5241*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can't power up port\n");
5242*4882a593Smuzhiyun 		goto err_netdev;
5243*4882a593Smuzhiyun 	}
5244*4882a593Smuzhiyun 
5245*4882a593Smuzhiyun 	/* Armada3700 network controller does not support per-cpu
5246*4882a593Smuzhiyun 	 * operation, so only single NAPI should be initialized.
5247*4882a593Smuzhiyun 	 */
5248*4882a593Smuzhiyun 	if (pp->neta_armada3700) {
5249*4882a593Smuzhiyun 		netif_napi_add(dev, &pp->napi, mvneta_poll, NAPI_POLL_WEIGHT);
5250*4882a593Smuzhiyun 	} else {
5251*4882a593Smuzhiyun 		for_each_present_cpu(cpu) {
5252*4882a593Smuzhiyun 			struct mvneta_pcpu_port *port =
5253*4882a593Smuzhiyun 				per_cpu_ptr(pp->ports, cpu);
5254*4882a593Smuzhiyun 
5255*4882a593Smuzhiyun 			netif_napi_add(dev, &port->napi, mvneta_poll,
5256*4882a593Smuzhiyun 				       NAPI_POLL_WEIGHT);
5257*4882a593Smuzhiyun 			port->pp = pp;
5258*4882a593Smuzhiyun 		}
5259*4882a593Smuzhiyun 	}
5260*4882a593Smuzhiyun 
5261*4882a593Smuzhiyun 	dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
5262*4882a593Smuzhiyun 			NETIF_F_TSO | NETIF_F_RXCSUM;
5263*4882a593Smuzhiyun 	dev->hw_features |= dev->features;
5264*4882a593Smuzhiyun 	dev->vlan_features |= dev->features;
5265*4882a593Smuzhiyun 	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
5266*4882a593Smuzhiyun 	dev->gso_max_segs = MVNETA_MAX_TSO_SEGS;
5267*4882a593Smuzhiyun 
5268*4882a593Smuzhiyun 	/* MTU range: 68 - 9676 */
5269*4882a593Smuzhiyun 	dev->min_mtu = ETH_MIN_MTU;
5270*4882a593Smuzhiyun 	/* 9676 == 9700 - 20 and rounding to 8 */
5271*4882a593Smuzhiyun 	dev->max_mtu = 9676;
5272*4882a593Smuzhiyun 
5273*4882a593Smuzhiyun 	err = register_netdev(dev);
5274*4882a593Smuzhiyun 	if (err < 0) {
5275*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register\n");
5276*4882a593Smuzhiyun 		goto err_netdev;
5277*4882a593Smuzhiyun 	}
5278*4882a593Smuzhiyun 
5279*4882a593Smuzhiyun 	netdev_info(dev, "Using %s mac address %pM\n", mac_from,
5280*4882a593Smuzhiyun 		    dev->dev_addr);
5281*4882a593Smuzhiyun 
5282*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pp->dev);
5283*4882a593Smuzhiyun 
5284*4882a593Smuzhiyun 	return 0;
5285*4882a593Smuzhiyun 
5286*4882a593Smuzhiyun err_netdev:
5287*4882a593Smuzhiyun 	if (pp->bm_priv) {
5288*4882a593Smuzhiyun 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
5289*4882a593Smuzhiyun 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short,
5290*4882a593Smuzhiyun 				       1 << pp->id);
5291*4882a593Smuzhiyun 		mvneta_bm_put(pp->bm_priv);
5292*4882a593Smuzhiyun 	}
5293*4882a593Smuzhiyun 	free_percpu(pp->stats);
5294*4882a593Smuzhiyun err_free_ports:
5295*4882a593Smuzhiyun 	free_percpu(pp->ports);
5296*4882a593Smuzhiyun err_clk:
5297*4882a593Smuzhiyun 	clk_disable_unprepare(pp->clk_bus);
5298*4882a593Smuzhiyun 	clk_disable_unprepare(pp->clk);
5299*4882a593Smuzhiyun err_free_phylink:
5300*4882a593Smuzhiyun 	if (pp->phylink)
5301*4882a593Smuzhiyun 		phylink_destroy(pp->phylink);
5302*4882a593Smuzhiyun err_free_irq:
5303*4882a593Smuzhiyun 	irq_dispose_mapping(dev->irq);
5304*4882a593Smuzhiyun 	return err;
5305*4882a593Smuzhiyun }
5306*4882a593Smuzhiyun 
5307*4882a593Smuzhiyun /* Device removal routine */
mvneta_remove(struct platform_device * pdev)5308*4882a593Smuzhiyun static int mvneta_remove(struct platform_device *pdev)
5309*4882a593Smuzhiyun {
5310*4882a593Smuzhiyun 	struct net_device  *dev = platform_get_drvdata(pdev);
5311*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
5312*4882a593Smuzhiyun 
5313*4882a593Smuzhiyun 	unregister_netdev(dev);
5314*4882a593Smuzhiyun 	clk_disable_unprepare(pp->clk_bus);
5315*4882a593Smuzhiyun 	clk_disable_unprepare(pp->clk);
5316*4882a593Smuzhiyun 	free_percpu(pp->ports);
5317*4882a593Smuzhiyun 	free_percpu(pp->stats);
5318*4882a593Smuzhiyun 	irq_dispose_mapping(dev->irq);
5319*4882a593Smuzhiyun 	phylink_destroy(pp->phylink);
5320*4882a593Smuzhiyun 
5321*4882a593Smuzhiyun 	if (pp->bm_priv) {
5322*4882a593Smuzhiyun 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
5323*4882a593Smuzhiyun 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short,
5324*4882a593Smuzhiyun 				       1 << pp->id);
5325*4882a593Smuzhiyun 		mvneta_bm_put(pp->bm_priv);
5326*4882a593Smuzhiyun 	}
5327*4882a593Smuzhiyun 
5328*4882a593Smuzhiyun 	return 0;
5329*4882a593Smuzhiyun }
5330*4882a593Smuzhiyun 
5331*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mvneta_suspend(struct device * device)5332*4882a593Smuzhiyun static int mvneta_suspend(struct device *device)
5333*4882a593Smuzhiyun {
5334*4882a593Smuzhiyun 	int queue;
5335*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(device);
5336*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
5337*4882a593Smuzhiyun 
5338*4882a593Smuzhiyun 	if (!netif_running(dev))
5339*4882a593Smuzhiyun 		goto clean_exit;
5340*4882a593Smuzhiyun 
5341*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
5342*4882a593Smuzhiyun 		spin_lock(&pp->lock);
5343*4882a593Smuzhiyun 		pp->is_stopped = true;
5344*4882a593Smuzhiyun 		spin_unlock(&pp->lock);
5345*4882a593Smuzhiyun 
5346*4882a593Smuzhiyun 		cpuhp_state_remove_instance_nocalls(online_hpstate,
5347*4882a593Smuzhiyun 						    &pp->node_online);
5348*4882a593Smuzhiyun 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
5349*4882a593Smuzhiyun 						    &pp->node_dead);
5350*4882a593Smuzhiyun 	}
5351*4882a593Smuzhiyun 
5352*4882a593Smuzhiyun 	rtnl_lock();
5353*4882a593Smuzhiyun 	mvneta_stop_dev(pp);
5354*4882a593Smuzhiyun 	rtnl_unlock();
5355*4882a593Smuzhiyun 
5356*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
5357*4882a593Smuzhiyun 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
5358*4882a593Smuzhiyun 
5359*4882a593Smuzhiyun 		mvneta_rxq_drop_pkts(pp, rxq);
5360*4882a593Smuzhiyun 	}
5361*4882a593Smuzhiyun 
5362*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
5363*4882a593Smuzhiyun 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
5364*4882a593Smuzhiyun 
5365*4882a593Smuzhiyun 		mvneta_txq_hw_deinit(pp, txq);
5366*4882a593Smuzhiyun 	}
5367*4882a593Smuzhiyun 
5368*4882a593Smuzhiyun clean_exit:
5369*4882a593Smuzhiyun 	netif_device_detach(dev);
5370*4882a593Smuzhiyun 	clk_disable_unprepare(pp->clk_bus);
5371*4882a593Smuzhiyun 	clk_disable_unprepare(pp->clk);
5372*4882a593Smuzhiyun 
5373*4882a593Smuzhiyun 	return 0;
5374*4882a593Smuzhiyun }
5375*4882a593Smuzhiyun 
mvneta_resume(struct device * device)5376*4882a593Smuzhiyun static int mvneta_resume(struct device *device)
5377*4882a593Smuzhiyun {
5378*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(device);
5379*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(device);
5380*4882a593Smuzhiyun 	struct mvneta_port *pp = netdev_priv(dev);
5381*4882a593Smuzhiyun 	int err, queue;
5382*4882a593Smuzhiyun 
5383*4882a593Smuzhiyun 	clk_prepare_enable(pp->clk);
5384*4882a593Smuzhiyun 	if (!IS_ERR(pp->clk_bus))
5385*4882a593Smuzhiyun 		clk_prepare_enable(pp->clk_bus);
5386*4882a593Smuzhiyun 	if (pp->dram_target_info || pp->neta_armada3700)
5387*4882a593Smuzhiyun 		mvneta_conf_mbus_windows(pp, pp->dram_target_info);
5388*4882a593Smuzhiyun 	if (pp->bm_priv) {
5389*4882a593Smuzhiyun 		err = mvneta_bm_port_init(pdev, pp);
5390*4882a593Smuzhiyun 		if (err < 0) {
5391*4882a593Smuzhiyun 			dev_info(&pdev->dev, "use SW buffer management\n");
5392*4882a593Smuzhiyun 			pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
5393*4882a593Smuzhiyun 			pp->bm_priv = NULL;
5394*4882a593Smuzhiyun 		}
5395*4882a593Smuzhiyun 	}
5396*4882a593Smuzhiyun 	mvneta_defaults_set(pp);
5397*4882a593Smuzhiyun 	err = mvneta_port_power_up(pp, pp->phy_interface);
5398*4882a593Smuzhiyun 	if (err < 0) {
5399*4882a593Smuzhiyun 		dev_err(device, "can't power up port\n");
5400*4882a593Smuzhiyun 		return err;
5401*4882a593Smuzhiyun 	}
5402*4882a593Smuzhiyun 
5403*4882a593Smuzhiyun 	netif_device_attach(dev);
5404*4882a593Smuzhiyun 
5405*4882a593Smuzhiyun 	if (!netif_running(dev))
5406*4882a593Smuzhiyun 		return 0;
5407*4882a593Smuzhiyun 
5408*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
5409*4882a593Smuzhiyun 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
5410*4882a593Smuzhiyun 
5411*4882a593Smuzhiyun 		rxq->next_desc_to_proc = 0;
5412*4882a593Smuzhiyun 		mvneta_rxq_hw_init(pp, rxq);
5413*4882a593Smuzhiyun 	}
5414*4882a593Smuzhiyun 
5415*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
5416*4882a593Smuzhiyun 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
5417*4882a593Smuzhiyun 
5418*4882a593Smuzhiyun 		txq->next_desc_to_proc = 0;
5419*4882a593Smuzhiyun 		mvneta_txq_hw_init(pp, txq);
5420*4882a593Smuzhiyun 	}
5421*4882a593Smuzhiyun 
5422*4882a593Smuzhiyun 	if (!pp->neta_armada3700) {
5423*4882a593Smuzhiyun 		spin_lock(&pp->lock);
5424*4882a593Smuzhiyun 		pp->is_stopped = false;
5425*4882a593Smuzhiyun 		spin_unlock(&pp->lock);
5426*4882a593Smuzhiyun 		cpuhp_state_add_instance_nocalls(online_hpstate,
5427*4882a593Smuzhiyun 						 &pp->node_online);
5428*4882a593Smuzhiyun 		cpuhp_state_add_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
5429*4882a593Smuzhiyun 						 &pp->node_dead);
5430*4882a593Smuzhiyun 	}
5431*4882a593Smuzhiyun 
5432*4882a593Smuzhiyun 	rtnl_lock();
5433*4882a593Smuzhiyun 	mvneta_start_dev(pp);
5434*4882a593Smuzhiyun 	rtnl_unlock();
5435*4882a593Smuzhiyun 	mvneta_set_rx_mode(dev);
5436*4882a593Smuzhiyun 
5437*4882a593Smuzhiyun 	return 0;
5438*4882a593Smuzhiyun }
5439*4882a593Smuzhiyun #endif
5440*4882a593Smuzhiyun 
5441*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mvneta_pm_ops, mvneta_suspend, mvneta_resume);
5442*4882a593Smuzhiyun 
5443*4882a593Smuzhiyun static const struct of_device_id mvneta_match[] = {
5444*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-370-neta" },
5445*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-xp-neta" },
5446*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-3700-neta" },
5447*4882a593Smuzhiyun 	{ }
5448*4882a593Smuzhiyun };
5449*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mvneta_match);
5450*4882a593Smuzhiyun 
5451*4882a593Smuzhiyun static struct platform_driver mvneta_driver = {
5452*4882a593Smuzhiyun 	.probe = mvneta_probe,
5453*4882a593Smuzhiyun 	.remove = mvneta_remove,
5454*4882a593Smuzhiyun 	.driver = {
5455*4882a593Smuzhiyun 		.name = MVNETA_DRIVER_NAME,
5456*4882a593Smuzhiyun 		.of_match_table = mvneta_match,
5457*4882a593Smuzhiyun 		.pm = &mvneta_pm_ops,
5458*4882a593Smuzhiyun 	},
5459*4882a593Smuzhiyun };
5460*4882a593Smuzhiyun 
mvneta_driver_init(void)5461*4882a593Smuzhiyun static int __init mvneta_driver_init(void)
5462*4882a593Smuzhiyun {
5463*4882a593Smuzhiyun 	int ret;
5464*4882a593Smuzhiyun 
5465*4882a593Smuzhiyun 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, "net/mvneta:online",
5466*4882a593Smuzhiyun 				      mvneta_cpu_online,
5467*4882a593Smuzhiyun 				      mvneta_cpu_down_prepare);
5468*4882a593Smuzhiyun 	if (ret < 0)
5469*4882a593Smuzhiyun 		goto out;
5470*4882a593Smuzhiyun 	online_hpstate = ret;
5471*4882a593Smuzhiyun 	ret = cpuhp_setup_state_multi(CPUHP_NET_MVNETA_DEAD, "net/mvneta:dead",
5472*4882a593Smuzhiyun 				      NULL, mvneta_cpu_dead);
5473*4882a593Smuzhiyun 	if (ret)
5474*4882a593Smuzhiyun 		goto err_dead;
5475*4882a593Smuzhiyun 
5476*4882a593Smuzhiyun 	ret = platform_driver_register(&mvneta_driver);
5477*4882a593Smuzhiyun 	if (ret)
5478*4882a593Smuzhiyun 		goto err;
5479*4882a593Smuzhiyun 	return 0;
5480*4882a593Smuzhiyun 
5481*4882a593Smuzhiyun err:
5482*4882a593Smuzhiyun 	cpuhp_remove_multi_state(CPUHP_NET_MVNETA_DEAD);
5483*4882a593Smuzhiyun err_dead:
5484*4882a593Smuzhiyun 	cpuhp_remove_multi_state(online_hpstate);
5485*4882a593Smuzhiyun out:
5486*4882a593Smuzhiyun 	return ret;
5487*4882a593Smuzhiyun }
5488*4882a593Smuzhiyun module_init(mvneta_driver_init);
5489*4882a593Smuzhiyun 
mvneta_driver_exit(void)5490*4882a593Smuzhiyun static void __exit mvneta_driver_exit(void)
5491*4882a593Smuzhiyun {
5492*4882a593Smuzhiyun 	platform_driver_unregister(&mvneta_driver);
5493*4882a593Smuzhiyun 	cpuhp_remove_multi_state(CPUHP_NET_MVNETA_DEAD);
5494*4882a593Smuzhiyun 	cpuhp_remove_multi_state(online_hpstate);
5495*4882a593Smuzhiyun }
5496*4882a593Smuzhiyun module_exit(mvneta_driver_exit);
5497*4882a593Smuzhiyun 
5498*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell NETA Ethernet Driver - www.marvell.com");
5499*4882a593Smuzhiyun MODULE_AUTHOR("Rami Rosen <rosenr@marvell.com>, Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
5500*4882a593Smuzhiyun MODULE_LICENSE("GPL");
5501*4882a593Smuzhiyun 
5502*4882a593Smuzhiyun module_param(rxq_number, int, 0444);
5503*4882a593Smuzhiyun module_param(txq_number, int, 0444);
5504*4882a593Smuzhiyun 
5505*4882a593Smuzhiyun module_param(rxq_def, int, 0444);
5506*4882a593Smuzhiyun module_param(rx_copybreak, int, 0644);
5507