1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
4*4882a593Smuzhiyun * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on the 64360 driver from:
7*4882a593Smuzhiyun * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
8*4882a593Smuzhiyun * Rabeeh Khoury <rabeeh@marvell.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2003 PMC-Sierra, Inc.,
11*4882a593Smuzhiyun * written by Manish Lachwani
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Copyright (C) 2004-2006 MontaVista Software, Inc.
16*4882a593Smuzhiyun * Dale Farnsworth <dale@farnsworth.org>
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
19*4882a593Smuzhiyun * <sjhill@realitydiluted.com>
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Copyright (C) 2007-2008 Marvell Semiconductor
22*4882a593Smuzhiyun * Lennert Buytenhek <buytenh@marvell.com>
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Copyright (C) 2013 Michael Stapelberg <michael@stapelberg.de>
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/init.h>
30*4882a593Smuzhiyun #include <linux/dma-mapping.h>
31*4882a593Smuzhiyun #include <linux/in.h>
32*4882a593Smuzhiyun #include <linux/ip.h>
33*4882a593Smuzhiyun #include <net/tso.h>
34*4882a593Smuzhiyun #include <linux/tcp.h>
35*4882a593Smuzhiyun #include <linux/udp.h>
36*4882a593Smuzhiyun #include <linux/etherdevice.h>
37*4882a593Smuzhiyun #include <linux/delay.h>
38*4882a593Smuzhiyun #include <linux/ethtool.h>
39*4882a593Smuzhiyun #include <linux/platform_device.h>
40*4882a593Smuzhiyun #include <linux/module.h>
41*4882a593Smuzhiyun #include <linux/kernel.h>
42*4882a593Smuzhiyun #include <linux/spinlock.h>
43*4882a593Smuzhiyun #include <linux/workqueue.h>
44*4882a593Smuzhiyun #include <linux/phy.h>
45*4882a593Smuzhiyun #include <linux/mv643xx_eth.h>
46*4882a593Smuzhiyun #include <linux/io.h>
47*4882a593Smuzhiyun #include <linux/interrupt.h>
48*4882a593Smuzhiyun #include <linux/types.h>
49*4882a593Smuzhiyun #include <linux/slab.h>
50*4882a593Smuzhiyun #include <linux/clk.h>
51*4882a593Smuzhiyun #include <linux/of.h>
52*4882a593Smuzhiyun #include <linux/of_irq.h>
53*4882a593Smuzhiyun #include <linux/of_net.h>
54*4882a593Smuzhiyun #include <linux/of_mdio.h>
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static char mv643xx_eth_driver_name[] = "mv643xx_eth";
57*4882a593Smuzhiyun static char mv643xx_eth_driver_version[] = "1.4";
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * Registers shared between all ports.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun #define PHY_ADDR 0x0000
64*4882a593Smuzhiyun #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
65*4882a593Smuzhiyun #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
66*4882a593Smuzhiyun #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
67*4882a593Smuzhiyun #define WINDOW_BAR_ENABLE 0x0290
68*4882a593Smuzhiyun #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun * Main per-port registers. These live at offset 0x0400 for
72*4882a593Smuzhiyun * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun #define PORT_CONFIG 0x0000
75*4882a593Smuzhiyun #define UNICAST_PROMISCUOUS_MODE 0x00000001
76*4882a593Smuzhiyun #define PORT_CONFIG_EXT 0x0004
77*4882a593Smuzhiyun #define MAC_ADDR_LOW 0x0014
78*4882a593Smuzhiyun #define MAC_ADDR_HIGH 0x0018
79*4882a593Smuzhiyun #define SDMA_CONFIG 0x001c
80*4882a593Smuzhiyun #define TX_BURST_SIZE_16_64BIT 0x01000000
81*4882a593Smuzhiyun #define TX_BURST_SIZE_4_64BIT 0x00800000
82*4882a593Smuzhiyun #define BLM_TX_NO_SWAP 0x00000020
83*4882a593Smuzhiyun #define BLM_RX_NO_SWAP 0x00000010
84*4882a593Smuzhiyun #define RX_BURST_SIZE_16_64BIT 0x00000008
85*4882a593Smuzhiyun #define RX_BURST_SIZE_4_64BIT 0x00000004
86*4882a593Smuzhiyun #define PORT_SERIAL_CONTROL 0x003c
87*4882a593Smuzhiyun #define SET_MII_SPEED_TO_100 0x01000000
88*4882a593Smuzhiyun #define SET_GMII_SPEED_TO_1000 0x00800000
89*4882a593Smuzhiyun #define SET_FULL_DUPLEX_MODE 0x00200000
90*4882a593Smuzhiyun #define MAX_RX_PACKET_9700BYTE 0x000a0000
91*4882a593Smuzhiyun #define DISABLE_AUTO_NEG_SPEED_GMII 0x00002000
92*4882a593Smuzhiyun #define DO_NOT_FORCE_LINK_FAIL 0x00000400
93*4882a593Smuzhiyun #define SERIAL_PORT_CONTROL_RESERVED 0x00000200
94*4882a593Smuzhiyun #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL 0x00000008
95*4882a593Smuzhiyun #define DISABLE_AUTO_NEG_FOR_DUPLEX 0x00000004
96*4882a593Smuzhiyun #define FORCE_LINK_PASS 0x00000002
97*4882a593Smuzhiyun #define SERIAL_PORT_ENABLE 0x00000001
98*4882a593Smuzhiyun #define PORT_STATUS 0x0044
99*4882a593Smuzhiyun #define TX_FIFO_EMPTY 0x00000400
100*4882a593Smuzhiyun #define TX_IN_PROGRESS 0x00000080
101*4882a593Smuzhiyun #define PORT_SPEED_MASK 0x00000030
102*4882a593Smuzhiyun #define PORT_SPEED_1000 0x00000010
103*4882a593Smuzhiyun #define PORT_SPEED_100 0x00000020
104*4882a593Smuzhiyun #define PORT_SPEED_10 0x00000000
105*4882a593Smuzhiyun #define FLOW_CONTROL_ENABLED 0x00000008
106*4882a593Smuzhiyun #define FULL_DUPLEX 0x00000004
107*4882a593Smuzhiyun #define LINK_UP 0x00000002
108*4882a593Smuzhiyun #define TXQ_COMMAND 0x0048
109*4882a593Smuzhiyun #define TXQ_FIX_PRIO_CONF 0x004c
110*4882a593Smuzhiyun #define PORT_SERIAL_CONTROL1 0x004c
111*4882a593Smuzhiyun #define CLK125_BYPASS_EN 0x00000010
112*4882a593Smuzhiyun #define TX_BW_RATE 0x0050
113*4882a593Smuzhiyun #define TX_BW_MTU 0x0058
114*4882a593Smuzhiyun #define TX_BW_BURST 0x005c
115*4882a593Smuzhiyun #define INT_CAUSE 0x0060
116*4882a593Smuzhiyun #define INT_TX_END 0x07f80000
117*4882a593Smuzhiyun #define INT_TX_END_0 0x00080000
118*4882a593Smuzhiyun #define INT_RX 0x000003fc
119*4882a593Smuzhiyun #define INT_RX_0 0x00000004
120*4882a593Smuzhiyun #define INT_EXT 0x00000002
121*4882a593Smuzhiyun #define INT_CAUSE_EXT 0x0064
122*4882a593Smuzhiyun #define INT_EXT_LINK_PHY 0x00110000
123*4882a593Smuzhiyun #define INT_EXT_TX 0x000000ff
124*4882a593Smuzhiyun #define INT_MASK 0x0068
125*4882a593Smuzhiyun #define INT_MASK_EXT 0x006c
126*4882a593Smuzhiyun #define TX_FIFO_URGENT_THRESHOLD 0x0074
127*4882a593Smuzhiyun #define RX_DISCARD_FRAME_CNT 0x0084
128*4882a593Smuzhiyun #define RX_OVERRUN_FRAME_CNT 0x0088
129*4882a593Smuzhiyun #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
130*4882a593Smuzhiyun #define TX_BW_RATE_MOVED 0x00e0
131*4882a593Smuzhiyun #define TX_BW_MTU_MOVED 0x00e8
132*4882a593Smuzhiyun #define TX_BW_BURST_MOVED 0x00ec
133*4882a593Smuzhiyun #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
134*4882a593Smuzhiyun #define RXQ_COMMAND 0x0280
135*4882a593Smuzhiyun #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
136*4882a593Smuzhiyun #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
137*4882a593Smuzhiyun #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
138*4882a593Smuzhiyun #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun * Misc per-port registers.
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
144*4882a593Smuzhiyun #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
145*4882a593Smuzhiyun #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
146*4882a593Smuzhiyun #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * SDMA configuration register default value.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
153*4882a593Smuzhiyun #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
154*4882a593Smuzhiyun (RX_BURST_SIZE_4_64BIT | \
155*4882a593Smuzhiyun TX_BURST_SIZE_4_64BIT)
156*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN)
157*4882a593Smuzhiyun #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
158*4882a593Smuzhiyun (RX_BURST_SIZE_4_64BIT | \
159*4882a593Smuzhiyun BLM_RX_NO_SWAP | \
160*4882a593Smuzhiyun BLM_TX_NO_SWAP | \
161*4882a593Smuzhiyun TX_BURST_SIZE_4_64BIT)
162*4882a593Smuzhiyun #else
163*4882a593Smuzhiyun #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun * Misc definitions.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun #define DEFAULT_RX_QUEUE_SIZE 128
171*4882a593Smuzhiyun #define DEFAULT_TX_QUEUE_SIZE 512
172*4882a593Smuzhiyun #define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Max number of allowed TCP segments for software TSO */
175*4882a593Smuzhiyun #define MV643XX_MAX_TSO_SEGS 100
176*4882a593Smuzhiyun #define MV643XX_MAX_SKB_DESCS (MV643XX_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define IS_TSO_HEADER(txq, addr) \
179*4882a593Smuzhiyun ((addr >= txq->tso_hdrs_dma) && \
180*4882a593Smuzhiyun (addr < txq->tso_hdrs_dma + txq->tx_ring_size * TSO_HEADER_SIZE))
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun #define DESC_DMA_MAP_SINGLE 0
183*4882a593Smuzhiyun #define DESC_DMA_MAP_PAGE 1
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun * RX/TX descriptors.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
189*4882a593Smuzhiyun struct rx_desc {
190*4882a593Smuzhiyun u16 byte_cnt; /* Descriptor buffer byte count */
191*4882a593Smuzhiyun u16 buf_size; /* Buffer size */
192*4882a593Smuzhiyun u32 cmd_sts; /* Descriptor command status */
193*4882a593Smuzhiyun u32 next_desc_ptr; /* Next descriptor pointer */
194*4882a593Smuzhiyun u32 buf_ptr; /* Descriptor buffer pointer */
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun struct tx_desc {
198*4882a593Smuzhiyun u16 byte_cnt; /* buffer byte count */
199*4882a593Smuzhiyun u16 l4i_chk; /* CPU provided TCP checksum */
200*4882a593Smuzhiyun u32 cmd_sts; /* Command/status field */
201*4882a593Smuzhiyun u32 next_desc_ptr; /* Pointer to next descriptor */
202*4882a593Smuzhiyun u32 buf_ptr; /* pointer to buffer for this descriptor*/
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN)
205*4882a593Smuzhiyun struct rx_desc {
206*4882a593Smuzhiyun u32 cmd_sts; /* Descriptor command status */
207*4882a593Smuzhiyun u16 buf_size; /* Buffer size */
208*4882a593Smuzhiyun u16 byte_cnt; /* Descriptor buffer byte count */
209*4882a593Smuzhiyun u32 buf_ptr; /* Descriptor buffer pointer */
210*4882a593Smuzhiyun u32 next_desc_ptr; /* Next descriptor pointer */
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct tx_desc {
214*4882a593Smuzhiyun u32 cmd_sts; /* Command/status field */
215*4882a593Smuzhiyun u16 l4i_chk; /* CPU provided TCP checksum */
216*4882a593Smuzhiyun u16 byte_cnt; /* buffer byte count */
217*4882a593Smuzhiyun u32 buf_ptr; /* pointer to buffer for this descriptor*/
218*4882a593Smuzhiyun u32 next_desc_ptr; /* Pointer to next descriptor */
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun #else
221*4882a593Smuzhiyun #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* RX & TX descriptor command */
225*4882a593Smuzhiyun #define BUFFER_OWNED_BY_DMA 0x80000000
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* RX & TX descriptor status */
228*4882a593Smuzhiyun #define ERROR_SUMMARY 0x00000001
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* RX descriptor status */
231*4882a593Smuzhiyun #define LAYER_4_CHECKSUM_OK 0x40000000
232*4882a593Smuzhiyun #define RX_ENABLE_INTERRUPT 0x20000000
233*4882a593Smuzhiyun #define RX_FIRST_DESC 0x08000000
234*4882a593Smuzhiyun #define RX_LAST_DESC 0x04000000
235*4882a593Smuzhiyun #define RX_IP_HDR_OK 0x02000000
236*4882a593Smuzhiyun #define RX_PKT_IS_IPV4 0x01000000
237*4882a593Smuzhiyun #define RX_PKT_IS_ETHERNETV2 0x00800000
238*4882a593Smuzhiyun #define RX_PKT_LAYER4_TYPE_MASK 0x00600000
239*4882a593Smuzhiyun #define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
240*4882a593Smuzhiyun #define RX_PKT_IS_VLAN_TAGGED 0x00080000
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* TX descriptor command */
243*4882a593Smuzhiyun #define TX_ENABLE_INTERRUPT 0x00800000
244*4882a593Smuzhiyun #define GEN_CRC 0x00400000
245*4882a593Smuzhiyun #define TX_FIRST_DESC 0x00200000
246*4882a593Smuzhiyun #define TX_LAST_DESC 0x00100000
247*4882a593Smuzhiyun #define ZERO_PADDING 0x00080000
248*4882a593Smuzhiyun #define GEN_IP_V4_CHECKSUM 0x00040000
249*4882a593Smuzhiyun #define GEN_TCP_UDP_CHECKSUM 0x00020000
250*4882a593Smuzhiyun #define UDP_FRAME 0x00010000
251*4882a593Smuzhiyun #define MAC_HDR_EXTRA_4_BYTES 0x00008000
252*4882a593Smuzhiyun #define GEN_TCP_UDP_CHK_FULL 0x00000400
253*4882a593Smuzhiyun #define MAC_HDR_EXTRA_8_BYTES 0x00000200
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #define TX_IHL_SHIFT 11
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* global *******************************************************************/
259*4882a593Smuzhiyun struct mv643xx_eth_shared_private {
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * Ethernet controller base address.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun void __iomem *base;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun * Per-port MBUS window access register value.
267*4882a593Smuzhiyun */
268*4882a593Smuzhiyun u32 win_protect;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * Hardware-specific parameters.
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun int extended_rx_coal_limit;
274*4882a593Smuzhiyun int tx_bw_control;
275*4882a593Smuzhiyun int tx_csum_limit;
276*4882a593Smuzhiyun struct clk *clk;
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun #define TX_BW_CONTROL_ABSENT 0
280*4882a593Smuzhiyun #define TX_BW_CONTROL_OLD_LAYOUT 1
281*4882a593Smuzhiyun #define TX_BW_CONTROL_NEW_LAYOUT 2
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static int mv643xx_eth_open(struct net_device *dev);
284*4882a593Smuzhiyun static int mv643xx_eth_stop(struct net_device *dev);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* per-port *****************************************************************/
288*4882a593Smuzhiyun struct mib_counters {
289*4882a593Smuzhiyun u64 good_octets_received;
290*4882a593Smuzhiyun u32 bad_octets_received;
291*4882a593Smuzhiyun u32 internal_mac_transmit_err;
292*4882a593Smuzhiyun u32 good_frames_received;
293*4882a593Smuzhiyun u32 bad_frames_received;
294*4882a593Smuzhiyun u32 broadcast_frames_received;
295*4882a593Smuzhiyun u32 multicast_frames_received;
296*4882a593Smuzhiyun u32 frames_64_octets;
297*4882a593Smuzhiyun u32 frames_65_to_127_octets;
298*4882a593Smuzhiyun u32 frames_128_to_255_octets;
299*4882a593Smuzhiyun u32 frames_256_to_511_octets;
300*4882a593Smuzhiyun u32 frames_512_to_1023_octets;
301*4882a593Smuzhiyun u32 frames_1024_to_max_octets;
302*4882a593Smuzhiyun u64 good_octets_sent;
303*4882a593Smuzhiyun u32 good_frames_sent;
304*4882a593Smuzhiyun u32 excessive_collision;
305*4882a593Smuzhiyun u32 multicast_frames_sent;
306*4882a593Smuzhiyun u32 broadcast_frames_sent;
307*4882a593Smuzhiyun u32 unrec_mac_control_received;
308*4882a593Smuzhiyun u32 fc_sent;
309*4882a593Smuzhiyun u32 good_fc_received;
310*4882a593Smuzhiyun u32 bad_fc_received;
311*4882a593Smuzhiyun u32 undersize_received;
312*4882a593Smuzhiyun u32 fragments_received;
313*4882a593Smuzhiyun u32 oversize_received;
314*4882a593Smuzhiyun u32 jabber_received;
315*4882a593Smuzhiyun u32 mac_receive_error;
316*4882a593Smuzhiyun u32 bad_crc_event;
317*4882a593Smuzhiyun u32 collision;
318*4882a593Smuzhiyun u32 late_collision;
319*4882a593Smuzhiyun /* Non MIB hardware counters */
320*4882a593Smuzhiyun u32 rx_discard;
321*4882a593Smuzhiyun u32 rx_overrun;
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun struct rx_queue {
325*4882a593Smuzhiyun int index;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun int rx_ring_size;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun int rx_desc_count;
330*4882a593Smuzhiyun int rx_curr_desc;
331*4882a593Smuzhiyun int rx_used_desc;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun struct rx_desc *rx_desc_area;
334*4882a593Smuzhiyun dma_addr_t rx_desc_dma;
335*4882a593Smuzhiyun int rx_desc_area_size;
336*4882a593Smuzhiyun struct sk_buff **rx_skb;
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun struct tx_queue {
340*4882a593Smuzhiyun int index;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun int tx_ring_size;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun int tx_desc_count;
345*4882a593Smuzhiyun int tx_curr_desc;
346*4882a593Smuzhiyun int tx_used_desc;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun int tx_stop_threshold;
349*4882a593Smuzhiyun int tx_wake_threshold;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun char *tso_hdrs;
352*4882a593Smuzhiyun dma_addr_t tso_hdrs_dma;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun struct tx_desc *tx_desc_area;
355*4882a593Smuzhiyun char *tx_desc_mapping; /* array to track the type of the dma mapping */
356*4882a593Smuzhiyun dma_addr_t tx_desc_dma;
357*4882a593Smuzhiyun int tx_desc_area_size;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun struct sk_buff_head tx_skb;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun unsigned long tx_packets;
362*4882a593Smuzhiyun unsigned long tx_bytes;
363*4882a593Smuzhiyun unsigned long tx_dropped;
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun struct mv643xx_eth_private {
367*4882a593Smuzhiyun struct mv643xx_eth_shared_private *shared;
368*4882a593Smuzhiyun void __iomem *base;
369*4882a593Smuzhiyun int port_num;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun struct net_device *dev;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun struct timer_list mib_counters_timer;
374*4882a593Smuzhiyun spinlock_t mib_counters_lock;
375*4882a593Smuzhiyun struct mib_counters mib_counters;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun struct work_struct tx_timeout_task;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun struct napi_struct napi;
380*4882a593Smuzhiyun u32 int_mask;
381*4882a593Smuzhiyun u8 oom;
382*4882a593Smuzhiyun u8 work_link;
383*4882a593Smuzhiyun u8 work_tx;
384*4882a593Smuzhiyun u8 work_tx_end;
385*4882a593Smuzhiyun u8 work_rx;
386*4882a593Smuzhiyun u8 work_rx_refill;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun int skb_size;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun * RX state.
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun int rx_ring_size;
394*4882a593Smuzhiyun unsigned long rx_desc_sram_addr;
395*4882a593Smuzhiyun int rx_desc_sram_size;
396*4882a593Smuzhiyun int rxq_count;
397*4882a593Smuzhiyun struct timer_list rx_oom;
398*4882a593Smuzhiyun struct rx_queue rxq[8];
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun * TX state.
402*4882a593Smuzhiyun */
403*4882a593Smuzhiyun int tx_ring_size;
404*4882a593Smuzhiyun unsigned long tx_desc_sram_addr;
405*4882a593Smuzhiyun int tx_desc_sram_size;
406*4882a593Smuzhiyun int txq_count;
407*4882a593Smuzhiyun struct tx_queue txq[8];
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun * Hardware-specific parameters.
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun struct clk *clk;
413*4882a593Smuzhiyun unsigned int t_clk;
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* port register accessors **************************************************/
rdl(struct mv643xx_eth_private * mp,int offset)418*4882a593Smuzhiyun static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun return readl(mp->shared->base + offset);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
rdlp(struct mv643xx_eth_private * mp,int offset)423*4882a593Smuzhiyun static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun return readl(mp->base + offset);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
wrl(struct mv643xx_eth_private * mp,int offset,u32 data)428*4882a593Smuzhiyun static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun writel(data, mp->shared->base + offset);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
wrlp(struct mv643xx_eth_private * mp,int offset,u32 data)433*4882a593Smuzhiyun static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun writel(data, mp->base + offset);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* rxq/txq helper functions *************************************************/
rxq_to_mp(struct rx_queue * rxq)440*4882a593Smuzhiyun static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
txq_to_mp(struct tx_queue * txq)445*4882a593Smuzhiyun static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
rxq_enable(struct rx_queue * rxq)450*4882a593Smuzhiyun static void rxq_enable(struct rx_queue *rxq)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
453*4882a593Smuzhiyun wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
rxq_disable(struct rx_queue * rxq)456*4882a593Smuzhiyun static void rxq_disable(struct rx_queue *rxq)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
459*4882a593Smuzhiyun u8 mask = 1 << rxq->index;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun wrlp(mp, RXQ_COMMAND, mask << 8);
462*4882a593Smuzhiyun while (rdlp(mp, RXQ_COMMAND) & mask)
463*4882a593Smuzhiyun udelay(10);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
txq_reset_hw_ptr(struct tx_queue * txq)466*4882a593Smuzhiyun static void txq_reset_hw_ptr(struct tx_queue *txq)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
469*4882a593Smuzhiyun u32 addr;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun addr = (u32)txq->tx_desc_dma;
472*4882a593Smuzhiyun addr += txq->tx_curr_desc * sizeof(struct tx_desc);
473*4882a593Smuzhiyun wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
txq_enable(struct tx_queue * txq)476*4882a593Smuzhiyun static void txq_enable(struct tx_queue *txq)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
479*4882a593Smuzhiyun wrlp(mp, TXQ_COMMAND, 1 << txq->index);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
txq_disable(struct tx_queue * txq)482*4882a593Smuzhiyun static void txq_disable(struct tx_queue *txq)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
485*4882a593Smuzhiyun u8 mask = 1 << txq->index;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun wrlp(mp, TXQ_COMMAND, mask << 8);
488*4882a593Smuzhiyun while (rdlp(mp, TXQ_COMMAND) & mask)
489*4882a593Smuzhiyun udelay(10);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
txq_maybe_wake(struct tx_queue * txq)492*4882a593Smuzhiyun static void txq_maybe_wake(struct tx_queue *txq)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
495*4882a593Smuzhiyun struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (netif_tx_queue_stopped(nq)) {
498*4882a593Smuzhiyun __netif_tx_lock(nq, smp_processor_id());
499*4882a593Smuzhiyun if (txq->tx_desc_count <= txq->tx_wake_threshold)
500*4882a593Smuzhiyun netif_tx_wake_queue(nq);
501*4882a593Smuzhiyun __netif_tx_unlock(nq);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
rxq_process(struct rx_queue * rxq,int budget)505*4882a593Smuzhiyun static int rxq_process(struct rx_queue *rxq, int budget)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
508*4882a593Smuzhiyun struct net_device_stats *stats = &mp->dev->stats;
509*4882a593Smuzhiyun int rx;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun rx = 0;
512*4882a593Smuzhiyun while (rx < budget && rxq->rx_desc_count) {
513*4882a593Smuzhiyun struct rx_desc *rx_desc;
514*4882a593Smuzhiyun unsigned int cmd_sts;
515*4882a593Smuzhiyun struct sk_buff *skb;
516*4882a593Smuzhiyun u16 byte_cnt;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun cmd_sts = rx_desc->cmd_sts;
521*4882a593Smuzhiyun if (cmd_sts & BUFFER_OWNED_BY_DMA)
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun rmb();
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun skb = rxq->rx_skb[rxq->rx_curr_desc];
526*4882a593Smuzhiyun rxq->rx_skb[rxq->rx_curr_desc] = NULL;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun rxq->rx_curr_desc++;
529*4882a593Smuzhiyun if (rxq->rx_curr_desc == rxq->rx_ring_size)
530*4882a593Smuzhiyun rxq->rx_curr_desc = 0;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
533*4882a593Smuzhiyun rx_desc->buf_size, DMA_FROM_DEVICE);
534*4882a593Smuzhiyun rxq->rx_desc_count--;
535*4882a593Smuzhiyun rx++;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun mp->work_rx_refill |= 1 << rxq->index;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun byte_cnt = rx_desc->byte_cnt;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun * Update statistics.
543*4882a593Smuzhiyun *
544*4882a593Smuzhiyun * Note that the descriptor byte count includes 2 dummy
545*4882a593Smuzhiyun * bytes automatically inserted by the hardware at the
546*4882a593Smuzhiyun * start of the packet (which we don't count), and a 4
547*4882a593Smuzhiyun * byte CRC at the end of the packet (which we do count).
548*4882a593Smuzhiyun */
549*4882a593Smuzhiyun stats->rx_packets++;
550*4882a593Smuzhiyun stats->rx_bytes += byte_cnt - 2;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /*
553*4882a593Smuzhiyun * In case we received a packet without first / last bits
554*4882a593Smuzhiyun * on, or the error summary bit is set, the packet needs
555*4882a593Smuzhiyun * to be dropped.
556*4882a593Smuzhiyun */
557*4882a593Smuzhiyun if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
558*4882a593Smuzhiyun != (RX_FIRST_DESC | RX_LAST_DESC))
559*4882a593Smuzhiyun goto err;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun * The -4 is for the CRC in the trailer of the
563*4882a593Smuzhiyun * received packet
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun skb_put(skb, byte_cnt - 2 - 4);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun if (cmd_sts & LAYER_4_CHECKSUM_OK)
568*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
569*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, mp->dev);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun napi_gro_receive(&mp->napi, skb);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun continue;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun err:
576*4882a593Smuzhiyun stats->rx_dropped++;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
579*4882a593Smuzhiyun (RX_FIRST_DESC | RX_LAST_DESC)) {
580*4882a593Smuzhiyun if (net_ratelimit())
581*4882a593Smuzhiyun netdev_err(mp->dev,
582*4882a593Smuzhiyun "received packet spanning multiple descriptors\n");
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (cmd_sts & ERROR_SUMMARY)
586*4882a593Smuzhiyun stats->rx_errors++;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun dev_kfree_skb(skb);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (rx < budget)
592*4882a593Smuzhiyun mp->work_rx &= ~(1 << rxq->index);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return rx;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
rxq_refill(struct rx_queue * rxq,int budget)597*4882a593Smuzhiyun static int rxq_refill(struct rx_queue *rxq, int budget)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
600*4882a593Smuzhiyun int refilled;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun refilled = 0;
603*4882a593Smuzhiyun while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
604*4882a593Smuzhiyun struct sk_buff *skb;
605*4882a593Smuzhiyun int rx;
606*4882a593Smuzhiyun struct rx_desc *rx_desc;
607*4882a593Smuzhiyun int size;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun skb = netdev_alloc_skb(mp->dev, mp->skb_size);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (skb == NULL) {
612*4882a593Smuzhiyun mp->oom = 1;
613*4882a593Smuzhiyun goto oom;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (SKB_DMA_REALIGN)
617*4882a593Smuzhiyun skb_reserve(skb, SKB_DMA_REALIGN);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun refilled++;
620*4882a593Smuzhiyun rxq->rx_desc_count++;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun rx = rxq->rx_used_desc++;
623*4882a593Smuzhiyun if (rxq->rx_used_desc == rxq->rx_ring_size)
624*4882a593Smuzhiyun rxq->rx_used_desc = 0;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun rx_desc = rxq->rx_desc_area + rx;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun size = skb_end_pointer(skb) - skb->data;
629*4882a593Smuzhiyun rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
630*4882a593Smuzhiyun skb->data, size,
631*4882a593Smuzhiyun DMA_FROM_DEVICE);
632*4882a593Smuzhiyun rx_desc->buf_size = size;
633*4882a593Smuzhiyun rxq->rx_skb[rx] = skb;
634*4882a593Smuzhiyun wmb();
635*4882a593Smuzhiyun rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
636*4882a593Smuzhiyun wmb();
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /*
639*4882a593Smuzhiyun * The hardware automatically prepends 2 bytes of
640*4882a593Smuzhiyun * dummy data to each received packet, so that the
641*4882a593Smuzhiyun * IP header ends up 16-byte aligned.
642*4882a593Smuzhiyun */
643*4882a593Smuzhiyun skb_reserve(skb, 2);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (refilled < budget)
647*4882a593Smuzhiyun mp->work_rx_refill &= ~(1 << rxq->index);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun oom:
650*4882a593Smuzhiyun return refilled;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* tx ***********************************************************************/
has_tiny_unaligned_frags(struct sk_buff * skb)655*4882a593Smuzhiyun static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun int frag;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
660*4882a593Smuzhiyun const skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if (skb_frag_size(fragp) <= 8 && skb_frag_off(fragp) & 7)
663*4882a593Smuzhiyun return 1;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
skb_tx_csum(struct mv643xx_eth_private * mp,struct sk_buff * skb,u16 * l4i_chk,u32 * command,int length)669*4882a593Smuzhiyun static int skb_tx_csum(struct mv643xx_eth_private *mp, struct sk_buff *skb,
670*4882a593Smuzhiyun u16 *l4i_chk, u32 *command, int length)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun int ret;
673*4882a593Smuzhiyun u32 cmd = 0;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL) {
676*4882a593Smuzhiyun int hdr_len;
677*4882a593Smuzhiyun int tag_bytes;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun BUG_ON(skb->protocol != htons(ETH_P_IP) &&
680*4882a593Smuzhiyun skb->protocol != htons(ETH_P_8021Q));
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
683*4882a593Smuzhiyun tag_bytes = hdr_len - ETH_HLEN;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (length - hdr_len > mp->shared->tx_csum_limit ||
686*4882a593Smuzhiyun unlikely(tag_bytes & ~12)) {
687*4882a593Smuzhiyun ret = skb_checksum_help(skb);
688*4882a593Smuzhiyun if (!ret)
689*4882a593Smuzhiyun goto no_csum;
690*4882a593Smuzhiyun return ret;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (tag_bytes & 4)
694*4882a593Smuzhiyun cmd |= MAC_HDR_EXTRA_4_BYTES;
695*4882a593Smuzhiyun if (tag_bytes & 8)
696*4882a593Smuzhiyun cmd |= MAC_HDR_EXTRA_8_BYTES;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun cmd |= GEN_TCP_UDP_CHECKSUM | GEN_TCP_UDP_CHK_FULL |
699*4882a593Smuzhiyun GEN_IP_V4_CHECKSUM |
700*4882a593Smuzhiyun ip_hdr(skb)->ihl << TX_IHL_SHIFT;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* TODO: Revisit this. With the usage of GEN_TCP_UDP_CHK_FULL
703*4882a593Smuzhiyun * it seems we don't need to pass the initial checksum. */
704*4882a593Smuzhiyun switch (ip_hdr(skb)->protocol) {
705*4882a593Smuzhiyun case IPPROTO_UDP:
706*4882a593Smuzhiyun cmd |= UDP_FRAME;
707*4882a593Smuzhiyun *l4i_chk = 0;
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun case IPPROTO_TCP:
710*4882a593Smuzhiyun *l4i_chk = 0;
711*4882a593Smuzhiyun break;
712*4882a593Smuzhiyun default:
713*4882a593Smuzhiyun WARN(1, "protocol not supported");
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun } else {
716*4882a593Smuzhiyun no_csum:
717*4882a593Smuzhiyun /* Errata BTS #50, IHL must be 5 if no HW checksum */
718*4882a593Smuzhiyun cmd |= 5 << TX_IHL_SHIFT;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun *command = cmd;
721*4882a593Smuzhiyun return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static inline int
txq_put_data_tso(struct net_device * dev,struct tx_queue * txq,struct sk_buff * skb,char * data,int length,bool last_tcp,bool is_last)725*4882a593Smuzhiyun txq_put_data_tso(struct net_device *dev, struct tx_queue *txq,
726*4882a593Smuzhiyun struct sk_buff *skb, char *data, int length,
727*4882a593Smuzhiyun bool last_tcp, bool is_last)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun int tx_index;
730*4882a593Smuzhiyun u32 cmd_sts;
731*4882a593Smuzhiyun struct tx_desc *desc;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun tx_index = txq->tx_curr_desc++;
734*4882a593Smuzhiyun if (txq->tx_curr_desc == txq->tx_ring_size)
735*4882a593Smuzhiyun txq->tx_curr_desc = 0;
736*4882a593Smuzhiyun desc = &txq->tx_desc_area[tx_index];
737*4882a593Smuzhiyun txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun desc->l4i_chk = 0;
740*4882a593Smuzhiyun desc->byte_cnt = length;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (length <= 8 && (uintptr_t)data & 0x7) {
743*4882a593Smuzhiyun /* Copy unaligned small data fragment to TSO header data area */
744*4882a593Smuzhiyun memcpy(txq->tso_hdrs + tx_index * TSO_HEADER_SIZE,
745*4882a593Smuzhiyun data, length);
746*4882a593Smuzhiyun desc->buf_ptr = txq->tso_hdrs_dma
747*4882a593Smuzhiyun + tx_index * TSO_HEADER_SIZE;
748*4882a593Smuzhiyun } else {
749*4882a593Smuzhiyun /* Alignment is okay, map buffer and hand off to hardware */
750*4882a593Smuzhiyun txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
751*4882a593Smuzhiyun desc->buf_ptr = dma_map_single(dev->dev.parent, data,
752*4882a593Smuzhiyun length, DMA_TO_DEVICE);
753*4882a593Smuzhiyun if (unlikely(dma_mapping_error(dev->dev.parent,
754*4882a593Smuzhiyun desc->buf_ptr))) {
755*4882a593Smuzhiyun WARN(1, "dma_map_single failed!\n");
756*4882a593Smuzhiyun return -ENOMEM;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun cmd_sts = BUFFER_OWNED_BY_DMA;
761*4882a593Smuzhiyun if (last_tcp) {
762*4882a593Smuzhiyun /* last descriptor in the TCP packet */
763*4882a593Smuzhiyun cmd_sts |= ZERO_PADDING | TX_LAST_DESC;
764*4882a593Smuzhiyun /* last descriptor in SKB */
765*4882a593Smuzhiyun if (is_last)
766*4882a593Smuzhiyun cmd_sts |= TX_ENABLE_INTERRUPT;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun desc->cmd_sts = cmd_sts;
769*4882a593Smuzhiyun return 0;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun static inline void
txq_put_hdr_tso(struct sk_buff * skb,struct tx_queue * txq,int length,u32 * first_cmd_sts,bool first_desc)773*4882a593Smuzhiyun txq_put_hdr_tso(struct sk_buff *skb, struct tx_queue *txq, int length,
774*4882a593Smuzhiyun u32 *first_cmd_sts, bool first_desc)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
777*4882a593Smuzhiyun int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
778*4882a593Smuzhiyun int tx_index;
779*4882a593Smuzhiyun struct tx_desc *desc;
780*4882a593Smuzhiyun int ret;
781*4882a593Smuzhiyun u32 cmd_csum = 0;
782*4882a593Smuzhiyun u16 l4i_chk = 0;
783*4882a593Smuzhiyun u32 cmd_sts;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun tx_index = txq->tx_curr_desc;
786*4882a593Smuzhiyun desc = &txq->tx_desc_area[tx_index];
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun ret = skb_tx_csum(mp, skb, &l4i_chk, &cmd_csum, length);
789*4882a593Smuzhiyun if (ret)
790*4882a593Smuzhiyun WARN(1, "failed to prepare checksum!");
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* Should we set this? Can't use the value from skb_tx_csum()
793*4882a593Smuzhiyun * as it's not the correct initial L4 checksum to use. */
794*4882a593Smuzhiyun desc->l4i_chk = 0;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun desc->byte_cnt = hdr_len;
797*4882a593Smuzhiyun desc->buf_ptr = txq->tso_hdrs_dma +
798*4882a593Smuzhiyun txq->tx_curr_desc * TSO_HEADER_SIZE;
799*4882a593Smuzhiyun cmd_sts = cmd_csum | BUFFER_OWNED_BY_DMA | TX_FIRST_DESC |
800*4882a593Smuzhiyun GEN_CRC;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* Defer updating the first command descriptor until all
803*4882a593Smuzhiyun * following descriptors have been written.
804*4882a593Smuzhiyun */
805*4882a593Smuzhiyun if (first_desc)
806*4882a593Smuzhiyun *first_cmd_sts = cmd_sts;
807*4882a593Smuzhiyun else
808*4882a593Smuzhiyun desc->cmd_sts = cmd_sts;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun txq->tx_curr_desc++;
811*4882a593Smuzhiyun if (txq->tx_curr_desc == txq->tx_ring_size)
812*4882a593Smuzhiyun txq->tx_curr_desc = 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
txq_submit_tso(struct tx_queue * txq,struct sk_buff * skb,struct net_device * dev)815*4882a593Smuzhiyun static int txq_submit_tso(struct tx_queue *txq, struct sk_buff *skb,
816*4882a593Smuzhiyun struct net_device *dev)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
819*4882a593Smuzhiyun int hdr_len, total_len, data_left, ret;
820*4882a593Smuzhiyun int desc_count = 0;
821*4882a593Smuzhiyun struct tso_t tso;
822*4882a593Smuzhiyun struct tx_desc *first_tx_desc;
823*4882a593Smuzhiyun u32 first_cmd_sts = 0;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* Count needed descriptors */
826*4882a593Smuzhiyun if ((txq->tx_desc_count + tso_count_descs(skb)) >= txq->tx_ring_size) {
827*4882a593Smuzhiyun netdev_dbg(dev, "not enough descriptors for TSO!\n");
828*4882a593Smuzhiyun return -EBUSY;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun first_tx_desc = &txq->tx_desc_area[txq->tx_curr_desc];
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Initialize the TSO handler, and prepare the first payload */
834*4882a593Smuzhiyun hdr_len = tso_start(skb, &tso);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun total_len = skb->len - hdr_len;
837*4882a593Smuzhiyun while (total_len > 0) {
838*4882a593Smuzhiyun bool first_desc = (desc_count == 0);
839*4882a593Smuzhiyun char *hdr;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
842*4882a593Smuzhiyun total_len -= data_left;
843*4882a593Smuzhiyun desc_count++;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* prepare packet headers: MAC + IP + TCP */
846*4882a593Smuzhiyun hdr = txq->tso_hdrs + txq->tx_curr_desc * TSO_HEADER_SIZE;
847*4882a593Smuzhiyun tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
848*4882a593Smuzhiyun txq_put_hdr_tso(skb, txq, data_left, &first_cmd_sts,
849*4882a593Smuzhiyun first_desc);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun while (data_left > 0) {
852*4882a593Smuzhiyun int size;
853*4882a593Smuzhiyun desc_count++;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun size = min_t(int, tso.size, data_left);
856*4882a593Smuzhiyun ret = txq_put_data_tso(dev, txq, skb, tso.data, size,
857*4882a593Smuzhiyun size == data_left,
858*4882a593Smuzhiyun total_len == 0);
859*4882a593Smuzhiyun if (ret)
860*4882a593Smuzhiyun goto err_release;
861*4882a593Smuzhiyun data_left -= size;
862*4882a593Smuzhiyun tso_build_data(skb, &tso, size);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun __skb_queue_tail(&txq->tx_skb, skb);
867*4882a593Smuzhiyun skb_tx_timestamp(skb);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* ensure all other descriptors are written before first cmd_sts */
870*4882a593Smuzhiyun wmb();
871*4882a593Smuzhiyun first_tx_desc->cmd_sts = first_cmd_sts;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* clear TX_END status */
874*4882a593Smuzhiyun mp->work_tx_end &= ~(1 << txq->index);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /* ensure all descriptors are written before poking hardware */
877*4882a593Smuzhiyun wmb();
878*4882a593Smuzhiyun txq_enable(txq);
879*4882a593Smuzhiyun txq->tx_desc_count += desc_count;
880*4882a593Smuzhiyun return 0;
881*4882a593Smuzhiyun err_release:
882*4882a593Smuzhiyun /* TODO: Release all used data descriptors; header descriptors must not
883*4882a593Smuzhiyun * be DMA-unmapped.
884*4882a593Smuzhiyun */
885*4882a593Smuzhiyun return ret;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
txq_submit_frag_skb(struct tx_queue * txq,struct sk_buff * skb)888*4882a593Smuzhiyun static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
891*4882a593Smuzhiyun int nr_frags = skb_shinfo(skb)->nr_frags;
892*4882a593Smuzhiyun int frag;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun for (frag = 0; frag < nr_frags; frag++) {
895*4882a593Smuzhiyun skb_frag_t *this_frag;
896*4882a593Smuzhiyun int tx_index;
897*4882a593Smuzhiyun struct tx_desc *desc;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun this_frag = &skb_shinfo(skb)->frags[frag];
900*4882a593Smuzhiyun tx_index = txq->tx_curr_desc++;
901*4882a593Smuzhiyun if (txq->tx_curr_desc == txq->tx_ring_size)
902*4882a593Smuzhiyun txq->tx_curr_desc = 0;
903*4882a593Smuzhiyun desc = &txq->tx_desc_area[tx_index];
904*4882a593Smuzhiyun txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_PAGE;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /*
907*4882a593Smuzhiyun * The last fragment will generate an interrupt
908*4882a593Smuzhiyun * which will free the skb on TX completion.
909*4882a593Smuzhiyun */
910*4882a593Smuzhiyun if (frag == nr_frags - 1) {
911*4882a593Smuzhiyun desc->cmd_sts = BUFFER_OWNED_BY_DMA |
912*4882a593Smuzhiyun ZERO_PADDING | TX_LAST_DESC |
913*4882a593Smuzhiyun TX_ENABLE_INTERRUPT;
914*4882a593Smuzhiyun } else {
915*4882a593Smuzhiyun desc->cmd_sts = BUFFER_OWNED_BY_DMA;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun desc->l4i_chk = 0;
919*4882a593Smuzhiyun desc->byte_cnt = skb_frag_size(this_frag);
920*4882a593Smuzhiyun desc->buf_ptr = skb_frag_dma_map(mp->dev->dev.parent,
921*4882a593Smuzhiyun this_frag, 0, desc->byte_cnt,
922*4882a593Smuzhiyun DMA_TO_DEVICE);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
txq_submit_skb(struct tx_queue * txq,struct sk_buff * skb,struct net_device * dev)926*4882a593Smuzhiyun static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb,
927*4882a593Smuzhiyun struct net_device *dev)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
930*4882a593Smuzhiyun int nr_frags = skb_shinfo(skb)->nr_frags;
931*4882a593Smuzhiyun int tx_index;
932*4882a593Smuzhiyun struct tx_desc *desc;
933*4882a593Smuzhiyun u32 cmd_sts;
934*4882a593Smuzhiyun u16 l4i_chk;
935*4882a593Smuzhiyun int length, ret;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun cmd_sts = 0;
938*4882a593Smuzhiyun l4i_chk = 0;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
941*4882a593Smuzhiyun if (net_ratelimit())
942*4882a593Smuzhiyun netdev_err(dev, "tx queue full?!\n");
943*4882a593Smuzhiyun return -EBUSY;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun ret = skb_tx_csum(mp, skb, &l4i_chk, &cmd_sts, skb->len);
947*4882a593Smuzhiyun if (ret)
948*4882a593Smuzhiyun return ret;
949*4882a593Smuzhiyun cmd_sts |= TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun tx_index = txq->tx_curr_desc++;
952*4882a593Smuzhiyun if (txq->tx_curr_desc == txq->tx_ring_size)
953*4882a593Smuzhiyun txq->tx_curr_desc = 0;
954*4882a593Smuzhiyun desc = &txq->tx_desc_area[tx_index];
955*4882a593Smuzhiyun txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (nr_frags) {
958*4882a593Smuzhiyun txq_submit_frag_skb(txq, skb);
959*4882a593Smuzhiyun length = skb_headlen(skb);
960*4882a593Smuzhiyun } else {
961*4882a593Smuzhiyun cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
962*4882a593Smuzhiyun length = skb->len;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun desc->l4i_chk = l4i_chk;
966*4882a593Smuzhiyun desc->byte_cnt = length;
967*4882a593Smuzhiyun desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
968*4882a593Smuzhiyun length, DMA_TO_DEVICE);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun __skb_queue_tail(&txq->tx_skb, skb);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun skb_tx_timestamp(skb);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* ensure all other descriptors are written before first cmd_sts */
975*4882a593Smuzhiyun wmb();
976*4882a593Smuzhiyun desc->cmd_sts = cmd_sts;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /* clear TX_END status */
979*4882a593Smuzhiyun mp->work_tx_end &= ~(1 << txq->index);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* ensure all descriptors are written before poking hardware */
982*4882a593Smuzhiyun wmb();
983*4882a593Smuzhiyun txq_enable(txq);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun txq->tx_desc_count += nr_frags + 1;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun return 0;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
mv643xx_eth_xmit(struct sk_buff * skb,struct net_device * dev)990*4882a593Smuzhiyun static netdev_tx_t mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
993*4882a593Smuzhiyun int length, queue, ret;
994*4882a593Smuzhiyun struct tx_queue *txq;
995*4882a593Smuzhiyun struct netdev_queue *nq;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun queue = skb_get_queue_mapping(skb);
998*4882a593Smuzhiyun txq = mp->txq + queue;
999*4882a593Smuzhiyun nq = netdev_get_tx_queue(dev, queue);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
1002*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, dev,
1003*4882a593Smuzhiyun "failed to linearize skb with tiny unaligned fragment\n");
1004*4882a593Smuzhiyun return NETDEV_TX_BUSY;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun length = skb->len;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (skb_is_gso(skb))
1010*4882a593Smuzhiyun ret = txq_submit_tso(txq, skb, dev);
1011*4882a593Smuzhiyun else
1012*4882a593Smuzhiyun ret = txq_submit_skb(txq, skb, dev);
1013*4882a593Smuzhiyun if (!ret) {
1014*4882a593Smuzhiyun txq->tx_bytes += length;
1015*4882a593Smuzhiyun txq->tx_packets++;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (txq->tx_desc_count >= txq->tx_stop_threshold)
1018*4882a593Smuzhiyun netif_tx_stop_queue(nq);
1019*4882a593Smuzhiyun } else {
1020*4882a593Smuzhiyun txq->tx_dropped++;
1021*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun return NETDEV_TX_OK;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* tx napi ******************************************************************/
txq_kick(struct tx_queue * txq)1029*4882a593Smuzhiyun static void txq_kick(struct tx_queue *txq)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
1032*4882a593Smuzhiyun struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
1033*4882a593Smuzhiyun u32 hw_desc_ptr;
1034*4882a593Smuzhiyun u32 expected_ptr;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun __netif_tx_lock(nq, smp_processor_id());
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
1039*4882a593Smuzhiyun goto out;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
1042*4882a593Smuzhiyun expected_ptr = (u32)txq->tx_desc_dma +
1043*4882a593Smuzhiyun txq->tx_curr_desc * sizeof(struct tx_desc);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (hw_desc_ptr != expected_ptr)
1046*4882a593Smuzhiyun txq_enable(txq);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun out:
1049*4882a593Smuzhiyun __netif_tx_unlock(nq);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun mp->work_tx_end &= ~(1 << txq->index);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
txq_reclaim(struct tx_queue * txq,int budget,int force)1054*4882a593Smuzhiyun static int txq_reclaim(struct tx_queue *txq, int budget, int force)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
1057*4882a593Smuzhiyun struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
1058*4882a593Smuzhiyun int reclaimed;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun __netif_tx_lock_bh(nq);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun reclaimed = 0;
1063*4882a593Smuzhiyun while (reclaimed < budget && txq->tx_desc_count > 0) {
1064*4882a593Smuzhiyun int tx_index;
1065*4882a593Smuzhiyun struct tx_desc *desc;
1066*4882a593Smuzhiyun u32 cmd_sts;
1067*4882a593Smuzhiyun char desc_dma_map;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun tx_index = txq->tx_used_desc;
1070*4882a593Smuzhiyun desc = &txq->tx_desc_area[tx_index];
1071*4882a593Smuzhiyun desc_dma_map = txq->tx_desc_mapping[tx_index];
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun cmd_sts = desc->cmd_sts;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (cmd_sts & BUFFER_OWNED_BY_DMA) {
1076*4882a593Smuzhiyun if (!force)
1077*4882a593Smuzhiyun break;
1078*4882a593Smuzhiyun desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun txq->tx_used_desc = tx_index + 1;
1082*4882a593Smuzhiyun if (txq->tx_used_desc == txq->tx_ring_size)
1083*4882a593Smuzhiyun txq->tx_used_desc = 0;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun reclaimed++;
1086*4882a593Smuzhiyun txq->tx_desc_count--;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (!IS_TSO_HEADER(txq, desc->buf_ptr)) {
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun if (desc_dma_map == DESC_DMA_MAP_PAGE)
1091*4882a593Smuzhiyun dma_unmap_page(mp->dev->dev.parent,
1092*4882a593Smuzhiyun desc->buf_ptr,
1093*4882a593Smuzhiyun desc->byte_cnt,
1094*4882a593Smuzhiyun DMA_TO_DEVICE);
1095*4882a593Smuzhiyun else
1096*4882a593Smuzhiyun dma_unmap_single(mp->dev->dev.parent,
1097*4882a593Smuzhiyun desc->buf_ptr,
1098*4882a593Smuzhiyun desc->byte_cnt,
1099*4882a593Smuzhiyun DMA_TO_DEVICE);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun if (cmd_sts & TX_ENABLE_INTERRUPT) {
1103*4882a593Smuzhiyun struct sk_buff *skb = __skb_dequeue(&txq->tx_skb);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (!WARN_ON(!skb))
1106*4882a593Smuzhiyun dev_consume_skb_any(skb);
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun if (cmd_sts & ERROR_SUMMARY) {
1110*4882a593Smuzhiyun netdev_info(mp->dev, "tx error\n");
1111*4882a593Smuzhiyun mp->dev->stats.tx_errors++;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun __netif_tx_unlock_bh(nq);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun if (reclaimed < budget)
1119*4882a593Smuzhiyun mp->work_tx &= ~(1 << txq->index);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun return reclaimed;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* tx rate control **********************************************************/
1126*4882a593Smuzhiyun /*
1127*4882a593Smuzhiyun * Set total maximum TX rate (shared by all TX queues for this port)
1128*4882a593Smuzhiyun * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
1129*4882a593Smuzhiyun */
tx_set_rate(struct mv643xx_eth_private * mp,int rate,int burst)1130*4882a593Smuzhiyun static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun int token_rate;
1133*4882a593Smuzhiyun int mtu;
1134*4882a593Smuzhiyun int bucket_size;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun token_rate = ((rate / 1000) * 64) / (mp->t_clk / 1000);
1137*4882a593Smuzhiyun if (token_rate > 1023)
1138*4882a593Smuzhiyun token_rate = 1023;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun mtu = (mp->dev->mtu + 255) >> 8;
1141*4882a593Smuzhiyun if (mtu > 63)
1142*4882a593Smuzhiyun mtu = 63;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun bucket_size = (burst + 255) >> 8;
1145*4882a593Smuzhiyun if (bucket_size > 65535)
1146*4882a593Smuzhiyun bucket_size = 65535;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun switch (mp->shared->tx_bw_control) {
1149*4882a593Smuzhiyun case TX_BW_CONTROL_OLD_LAYOUT:
1150*4882a593Smuzhiyun wrlp(mp, TX_BW_RATE, token_rate);
1151*4882a593Smuzhiyun wrlp(mp, TX_BW_MTU, mtu);
1152*4882a593Smuzhiyun wrlp(mp, TX_BW_BURST, bucket_size);
1153*4882a593Smuzhiyun break;
1154*4882a593Smuzhiyun case TX_BW_CONTROL_NEW_LAYOUT:
1155*4882a593Smuzhiyun wrlp(mp, TX_BW_RATE_MOVED, token_rate);
1156*4882a593Smuzhiyun wrlp(mp, TX_BW_MTU_MOVED, mtu);
1157*4882a593Smuzhiyun wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
1158*4882a593Smuzhiyun break;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
txq_set_rate(struct tx_queue * txq,int rate,int burst)1162*4882a593Smuzhiyun static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
1165*4882a593Smuzhiyun int token_rate;
1166*4882a593Smuzhiyun int bucket_size;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun token_rate = ((rate / 1000) * 64) / (mp->t_clk / 1000);
1169*4882a593Smuzhiyun if (token_rate > 1023)
1170*4882a593Smuzhiyun token_rate = 1023;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun bucket_size = (burst + 255) >> 8;
1173*4882a593Smuzhiyun if (bucket_size > 65535)
1174*4882a593Smuzhiyun bucket_size = 65535;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
1177*4882a593Smuzhiyun wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
txq_set_fixed_prio_mode(struct tx_queue * txq)1180*4882a593Smuzhiyun static void txq_set_fixed_prio_mode(struct tx_queue *txq)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
1183*4882a593Smuzhiyun int off;
1184*4882a593Smuzhiyun u32 val;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /*
1187*4882a593Smuzhiyun * Turn on fixed priority mode.
1188*4882a593Smuzhiyun */
1189*4882a593Smuzhiyun off = 0;
1190*4882a593Smuzhiyun switch (mp->shared->tx_bw_control) {
1191*4882a593Smuzhiyun case TX_BW_CONTROL_OLD_LAYOUT:
1192*4882a593Smuzhiyun off = TXQ_FIX_PRIO_CONF;
1193*4882a593Smuzhiyun break;
1194*4882a593Smuzhiyun case TX_BW_CONTROL_NEW_LAYOUT:
1195*4882a593Smuzhiyun off = TXQ_FIX_PRIO_CONF_MOVED;
1196*4882a593Smuzhiyun break;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun if (off) {
1200*4882a593Smuzhiyun val = rdlp(mp, off);
1201*4882a593Smuzhiyun val |= 1 << txq->index;
1202*4882a593Smuzhiyun wrlp(mp, off, val);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /* mii management interface *************************************************/
mv643xx_eth_adjust_link(struct net_device * dev)1208*4882a593Smuzhiyun static void mv643xx_eth_adjust_link(struct net_device *dev)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1211*4882a593Smuzhiyun u32 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
1212*4882a593Smuzhiyun u32 autoneg_disable = FORCE_LINK_PASS |
1213*4882a593Smuzhiyun DISABLE_AUTO_NEG_SPEED_GMII |
1214*4882a593Smuzhiyun DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
1215*4882a593Smuzhiyun DISABLE_AUTO_NEG_FOR_DUPLEX;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun if (dev->phydev->autoneg == AUTONEG_ENABLE) {
1218*4882a593Smuzhiyun /* enable auto negotiation */
1219*4882a593Smuzhiyun pscr &= ~autoneg_disable;
1220*4882a593Smuzhiyun goto out_write;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun pscr |= autoneg_disable;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (dev->phydev->speed == SPEED_1000) {
1226*4882a593Smuzhiyun /* force gigabit, half duplex not supported */
1227*4882a593Smuzhiyun pscr |= SET_GMII_SPEED_TO_1000;
1228*4882a593Smuzhiyun pscr |= SET_FULL_DUPLEX_MODE;
1229*4882a593Smuzhiyun goto out_write;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun pscr &= ~SET_GMII_SPEED_TO_1000;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun if (dev->phydev->speed == SPEED_100)
1235*4882a593Smuzhiyun pscr |= SET_MII_SPEED_TO_100;
1236*4882a593Smuzhiyun else
1237*4882a593Smuzhiyun pscr &= ~SET_MII_SPEED_TO_100;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (dev->phydev->duplex == DUPLEX_FULL)
1240*4882a593Smuzhiyun pscr |= SET_FULL_DUPLEX_MODE;
1241*4882a593Smuzhiyun else
1242*4882a593Smuzhiyun pscr &= ~SET_FULL_DUPLEX_MODE;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun out_write:
1245*4882a593Smuzhiyun wrlp(mp, PORT_SERIAL_CONTROL, pscr);
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun /* statistics ***************************************************************/
mv643xx_eth_get_stats(struct net_device * dev)1249*4882a593Smuzhiyun static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1252*4882a593Smuzhiyun struct net_device_stats *stats = &dev->stats;
1253*4882a593Smuzhiyun unsigned long tx_packets = 0;
1254*4882a593Smuzhiyun unsigned long tx_bytes = 0;
1255*4882a593Smuzhiyun unsigned long tx_dropped = 0;
1256*4882a593Smuzhiyun int i;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun for (i = 0; i < mp->txq_count; i++) {
1259*4882a593Smuzhiyun struct tx_queue *txq = mp->txq + i;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun tx_packets += txq->tx_packets;
1262*4882a593Smuzhiyun tx_bytes += txq->tx_bytes;
1263*4882a593Smuzhiyun tx_dropped += txq->tx_dropped;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun stats->tx_packets = tx_packets;
1267*4882a593Smuzhiyun stats->tx_bytes = tx_bytes;
1268*4882a593Smuzhiyun stats->tx_dropped = tx_dropped;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return stats;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
mib_read(struct mv643xx_eth_private * mp,int offset)1273*4882a593Smuzhiyun static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
mib_counters_clear(struct mv643xx_eth_private * mp)1278*4882a593Smuzhiyun static void mib_counters_clear(struct mv643xx_eth_private *mp)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun int i;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun for (i = 0; i < 0x80; i += 4)
1283*4882a593Smuzhiyun mib_read(mp, i);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /* Clear non MIB hw counters also */
1286*4882a593Smuzhiyun rdlp(mp, RX_DISCARD_FRAME_CNT);
1287*4882a593Smuzhiyun rdlp(mp, RX_OVERRUN_FRAME_CNT);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
mib_counters_update(struct mv643xx_eth_private * mp)1290*4882a593Smuzhiyun static void mib_counters_update(struct mv643xx_eth_private *mp)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun struct mib_counters *p = &mp->mib_counters;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun spin_lock_bh(&mp->mib_counters_lock);
1295*4882a593Smuzhiyun p->good_octets_received += mib_read(mp, 0x00);
1296*4882a593Smuzhiyun p->bad_octets_received += mib_read(mp, 0x08);
1297*4882a593Smuzhiyun p->internal_mac_transmit_err += mib_read(mp, 0x0c);
1298*4882a593Smuzhiyun p->good_frames_received += mib_read(mp, 0x10);
1299*4882a593Smuzhiyun p->bad_frames_received += mib_read(mp, 0x14);
1300*4882a593Smuzhiyun p->broadcast_frames_received += mib_read(mp, 0x18);
1301*4882a593Smuzhiyun p->multicast_frames_received += mib_read(mp, 0x1c);
1302*4882a593Smuzhiyun p->frames_64_octets += mib_read(mp, 0x20);
1303*4882a593Smuzhiyun p->frames_65_to_127_octets += mib_read(mp, 0x24);
1304*4882a593Smuzhiyun p->frames_128_to_255_octets += mib_read(mp, 0x28);
1305*4882a593Smuzhiyun p->frames_256_to_511_octets += mib_read(mp, 0x2c);
1306*4882a593Smuzhiyun p->frames_512_to_1023_octets += mib_read(mp, 0x30);
1307*4882a593Smuzhiyun p->frames_1024_to_max_octets += mib_read(mp, 0x34);
1308*4882a593Smuzhiyun p->good_octets_sent += mib_read(mp, 0x38);
1309*4882a593Smuzhiyun p->good_frames_sent += mib_read(mp, 0x40);
1310*4882a593Smuzhiyun p->excessive_collision += mib_read(mp, 0x44);
1311*4882a593Smuzhiyun p->multicast_frames_sent += mib_read(mp, 0x48);
1312*4882a593Smuzhiyun p->broadcast_frames_sent += mib_read(mp, 0x4c);
1313*4882a593Smuzhiyun p->unrec_mac_control_received += mib_read(mp, 0x50);
1314*4882a593Smuzhiyun p->fc_sent += mib_read(mp, 0x54);
1315*4882a593Smuzhiyun p->good_fc_received += mib_read(mp, 0x58);
1316*4882a593Smuzhiyun p->bad_fc_received += mib_read(mp, 0x5c);
1317*4882a593Smuzhiyun p->undersize_received += mib_read(mp, 0x60);
1318*4882a593Smuzhiyun p->fragments_received += mib_read(mp, 0x64);
1319*4882a593Smuzhiyun p->oversize_received += mib_read(mp, 0x68);
1320*4882a593Smuzhiyun p->jabber_received += mib_read(mp, 0x6c);
1321*4882a593Smuzhiyun p->mac_receive_error += mib_read(mp, 0x70);
1322*4882a593Smuzhiyun p->bad_crc_event += mib_read(mp, 0x74);
1323*4882a593Smuzhiyun p->collision += mib_read(mp, 0x78);
1324*4882a593Smuzhiyun p->late_collision += mib_read(mp, 0x7c);
1325*4882a593Smuzhiyun /* Non MIB hardware counters */
1326*4882a593Smuzhiyun p->rx_discard += rdlp(mp, RX_DISCARD_FRAME_CNT);
1327*4882a593Smuzhiyun p->rx_overrun += rdlp(mp, RX_OVERRUN_FRAME_CNT);
1328*4882a593Smuzhiyun spin_unlock_bh(&mp->mib_counters_lock);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
mib_counters_timer_wrapper(struct timer_list * t)1331*4882a593Smuzhiyun static void mib_counters_timer_wrapper(struct timer_list *t)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun struct mv643xx_eth_private *mp = from_timer(mp, t, mib_counters_timer);
1334*4882a593Smuzhiyun mib_counters_update(mp);
1335*4882a593Smuzhiyun mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* interrupt coalescing *****************************************************/
1340*4882a593Smuzhiyun /*
1341*4882a593Smuzhiyun * Hardware coalescing parameters are set in units of 64 t_clk
1342*4882a593Smuzhiyun * cycles. I.e.:
1343*4882a593Smuzhiyun *
1344*4882a593Smuzhiyun * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
1345*4882a593Smuzhiyun *
1346*4882a593Smuzhiyun * register_value = coal_delay_in_usec * t_clk_rate / 64000000
1347*4882a593Smuzhiyun *
1348*4882a593Smuzhiyun * In the ->set*() methods, we round the computed register value
1349*4882a593Smuzhiyun * to the nearest integer.
1350*4882a593Smuzhiyun */
get_rx_coal(struct mv643xx_eth_private * mp)1351*4882a593Smuzhiyun static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun u32 val = rdlp(mp, SDMA_CONFIG);
1354*4882a593Smuzhiyun u64 temp;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun if (mp->shared->extended_rx_coal_limit)
1357*4882a593Smuzhiyun temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
1358*4882a593Smuzhiyun else
1359*4882a593Smuzhiyun temp = (val & 0x003fff00) >> 8;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun temp *= 64000000;
1362*4882a593Smuzhiyun temp += mp->t_clk / 2;
1363*4882a593Smuzhiyun do_div(temp, mp->t_clk);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun return (unsigned int)temp;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
set_rx_coal(struct mv643xx_eth_private * mp,unsigned int usec)1368*4882a593Smuzhiyun static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun u64 temp;
1371*4882a593Smuzhiyun u32 val;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun temp = (u64)usec * mp->t_clk;
1374*4882a593Smuzhiyun temp += 31999999;
1375*4882a593Smuzhiyun do_div(temp, 64000000);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun val = rdlp(mp, SDMA_CONFIG);
1378*4882a593Smuzhiyun if (mp->shared->extended_rx_coal_limit) {
1379*4882a593Smuzhiyun if (temp > 0xffff)
1380*4882a593Smuzhiyun temp = 0xffff;
1381*4882a593Smuzhiyun val &= ~0x023fff80;
1382*4882a593Smuzhiyun val |= (temp & 0x8000) << 10;
1383*4882a593Smuzhiyun val |= (temp & 0x7fff) << 7;
1384*4882a593Smuzhiyun } else {
1385*4882a593Smuzhiyun if (temp > 0x3fff)
1386*4882a593Smuzhiyun temp = 0x3fff;
1387*4882a593Smuzhiyun val &= ~0x003fff00;
1388*4882a593Smuzhiyun val |= (temp & 0x3fff) << 8;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun wrlp(mp, SDMA_CONFIG, val);
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
get_tx_coal(struct mv643xx_eth_private * mp)1393*4882a593Smuzhiyun static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun u64 temp;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
1398*4882a593Smuzhiyun temp *= 64000000;
1399*4882a593Smuzhiyun temp += mp->t_clk / 2;
1400*4882a593Smuzhiyun do_div(temp, mp->t_clk);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun return (unsigned int)temp;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
set_tx_coal(struct mv643xx_eth_private * mp,unsigned int usec)1405*4882a593Smuzhiyun static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun u64 temp;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun temp = (u64)usec * mp->t_clk;
1410*4882a593Smuzhiyun temp += 31999999;
1411*4882a593Smuzhiyun do_div(temp, 64000000);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun if (temp > 0x3fff)
1414*4882a593Smuzhiyun temp = 0x3fff;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun /* ethtool ******************************************************************/
1421*4882a593Smuzhiyun struct mv643xx_eth_stats {
1422*4882a593Smuzhiyun char stat_string[ETH_GSTRING_LEN];
1423*4882a593Smuzhiyun int sizeof_stat;
1424*4882a593Smuzhiyun int netdev_off;
1425*4882a593Smuzhiyun int mp_off;
1426*4882a593Smuzhiyun };
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun #define SSTAT(m) \
1429*4882a593Smuzhiyun { #m, sizeof_field(struct net_device_stats, m), \
1430*4882a593Smuzhiyun offsetof(struct net_device, stats.m), -1 }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun #define MIBSTAT(m) \
1433*4882a593Smuzhiyun { #m, sizeof_field(struct mib_counters, m), \
1434*4882a593Smuzhiyun -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
1437*4882a593Smuzhiyun SSTAT(rx_packets),
1438*4882a593Smuzhiyun SSTAT(tx_packets),
1439*4882a593Smuzhiyun SSTAT(rx_bytes),
1440*4882a593Smuzhiyun SSTAT(tx_bytes),
1441*4882a593Smuzhiyun SSTAT(rx_errors),
1442*4882a593Smuzhiyun SSTAT(tx_errors),
1443*4882a593Smuzhiyun SSTAT(rx_dropped),
1444*4882a593Smuzhiyun SSTAT(tx_dropped),
1445*4882a593Smuzhiyun MIBSTAT(good_octets_received),
1446*4882a593Smuzhiyun MIBSTAT(bad_octets_received),
1447*4882a593Smuzhiyun MIBSTAT(internal_mac_transmit_err),
1448*4882a593Smuzhiyun MIBSTAT(good_frames_received),
1449*4882a593Smuzhiyun MIBSTAT(bad_frames_received),
1450*4882a593Smuzhiyun MIBSTAT(broadcast_frames_received),
1451*4882a593Smuzhiyun MIBSTAT(multicast_frames_received),
1452*4882a593Smuzhiyun MIBSTAT(frames_64_octets),
1453*4882a593Smuzhiyun MIBSTAT(frames_65_to_127_octets),
1454*4882a593Smuzhiyun MIBSTAT(frames_128_to_255_octets),
1455*4882a593Smuzhiyun MIBSTAT(frames_256_to_511_octets),
1456*4882a593Smuzhiyun MIBSTAT(frames_512_to_1023_octets),
1457*4882a593Smuzhiyun MIBSTAT(frames_1024_to_max_octets),
1458*4882a593Smuzhiyun MIBSTAT(good_octets_sent),
1459*4882a593Smuzhiyun MIBSTAT(good_frames_sent),
1460*4882a593Smuzhiyun MIBSTAT(excessive_collision),
1461*4882a593Smuzhiyun MIBSTAT(multicast_frames_sent),
1462*4882a593Smuzhiyun MIBSTAT(broadcast_frames_sent),
1463*4882a593Smuzhiyun MIBSTAT(unrec_mac_control_received),
1464*4882a593Smuzhiyun MIBSTAT(fc_sent),
1465*4882a593Smuzhiyun MIBSTAT(good_fc_received),
1466*4882a593Smuzhiyun MIBSTAT(bad_fc_received),
1467*4882a593Smuzhiyun MIBSTAT(undersize_received),
1468*4882a593Smuzhiyun MIBSTAT(fragments_received),
1469*4882a593Smuzhiyun MIBSTAT(oversize_received),
1470*4882a593Smuzhiyun MIBSTAT(jabber_received),
1471*4882a593Smuzhiyun MIBSTAT(mac_receive_error),
1472*4882a593Smuzhiyun MIBSTAT(bad_crc_event),
1473*4882a593Smuzhiyun MIBSTAT(collision),
1474*4882a593Smuzhiyun MIBSTAT(late_collision),
1475*4882a593Smuzhiyun MIBSTAT(rx_discard),
1476*4882a593Smuzhiyun MIBSTAT(rx_overrun),
1477*4882a593Smuzhiyun };
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun static int
mv643xx_eth_get_link_ksettings_phy(struct mv643xx_eth_private * mp,struct ethtool_link_ksettings * cmd)1480*4882a593Smuzhiyun mv643xx_eth_get_link_ksettings_phy(struct mv643xx_eth_private *mp,
1481*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun struct net_device *dev = mp->dev;
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun phy_ethtool_ksettings_get(dev->phydev, cmd);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun /*
1488*4882a593Smuzhiyun * The MAC does not support 1000baseT_Half.
1489*4882a593Smuzhiyun */
1490*4882a593Smuzhiyun linkmode_clear_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1491*4882a593Smuzhiyun cmd->link_modes.supported);
1492*4882a593Smuzhiyun linkmode_clear_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1493*4882a593Smuzhiyun cmd->link_modes.advertising);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun return 0;
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static int
mv643xx_eth_get_link_ksettings_phyless(struct mv643xx_eth_private * mp,struct ethtool_link_ksettings * cmd)1499*4882a593Smuzhiyun mv643xx_eth_get_link_ksettings_phyless(struct mv643xx_eth_private *mp,
1500*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1501*4882a593Smuzhiyun {
1502*4882a593Smuzhiyun u32 port_status;
1503*4882a593Smuzhiyun u32 supported, advertising;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun port_status = rdlp(mp, PORT_STATUS);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun supported = SUPPORTED_MII;
1508*4882a593Smuzhiyun advertising = ADVERTISED_MII;
1509*4882a593Smuzhiyun switch (port_status & PORT_SPEED_MASK) {
1510*4882a593Smuzhiyun case PORT_SPEED_10:
1511*4882a593Smuzhiyun cmd->base.speed = SPEED_10;
1512*4882a593Smuzhiyun break;
1513*4882a593Smuzhiyun case PORT_SPEED_100:
1514*4882a593Smuzhiyun cmd->base.speed = SPEED_100;
1515*4882a593Smuzhiyun break;
1516*4882a593Smuzhiyun case PORT_SPEED_1000:
1517*4882a593Smuzhiyun cmd->base.speed = SPEED_1000;
1518*4882a593Smuzhiyun break;
1519*4882a593Smuzhiyun default:
1520*4882a593Smuzhiyun cmd->base.speed = -1;
1521*4882a593Smuzhiyun break;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun cmd->base.duplex = (port_status & FULL_DUPLEX) ?
1524*4882a593Smuzhiyun DUPLEX_FULL : DUPLEX_HALF;
1525*4882a593Smuzhiyun cmd->base.port = PORT_MII;
1526*4882a593Smuzhiyun cmd->base.phy_address = 0;
1527*4882a593Smuzhiyun cmd->base.autoneg = AUTONEG_DISABLE;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1530*4882a593Smuzhiyun supported);
1531*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1532*4882a593Smuzhiyun advertising);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun return 0;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun static void
mv643xx_eth_get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)1538*4882a593Smuzhiyun mv643xx_eth_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun wol->supported = 0;
1541*4882a593Smuzhiyun wol->wolopts = 0;
1542*4882a593Smuzhiyun if (dev->phydev)
1543*4882a593Smuzhiyun phy_ethtool_get_wol(dev->phydev, wol);
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun static int
mv643xx_eth_set_wol(struct net_device * dev,struct ethtool_wolinfo * wol)1547*4882a593Smuzhiyun mv643xx_eth_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun int err;
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun if (!dev->phydev)
1552*4882a593Smuzhiyun return -EOPNOTSUPP;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun err = phy_ethtool_set_wol(dev->phydev, wol);
1555*4882a593Smuzhiyun /* Given that mv643xx_eth works without the marvell-specific PHY driver,
1556*4882a593Smuzhiyun * this debugging hint is useful to have.
1557*4882a593Smuzhiyun */
1558*4882a593Smuzhiyun if (err == -EOPNOTSUPP)
1559*4882a593Smuzhiyun netdev_info(dev, "The PHY does not support set_wol, was CONFIG_MARVELL_PHY enabled?\n");
1560*4882a593Smuzhiyun return err;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun static int
mv643xx_eth_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)1564*4882a593Smuzhiyun mv643xx_eth_get_link_ksettings(struct net_device *dev,
1565*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun if (dev->phydev)
1570*4882a593Smuzhiyun return mv643xx_eth_get_link_ksettings_phy(mp, cmd);
1571*4882a593Smuzhiyun else
1572*4882a593Smuzhiyun return mv643xx_eth_get_link_ksettings_phyless(mp, cmd);
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun static int
mv643xx_eth_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)1576*4882a593Smuzhiyun mv643xx_eth_set_link_ksettings(struct net_device *dev,
1577*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun struct ethtool_link_ksettings c = *cmd;
1580*4882a593Smuzhiyun u32 advertising;
1581*4882a593Smuzhiyun int ret;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun if (!dev->phydev)
1584*4882a593Smuzhiyun return -EINVAL;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun /*
1587*4882a593Smuzhiyun * The MAC does not support 1000baseT_Half.
1588*4882a593Smuzhiyun */
1589*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&advertising,
1590*4882a593Smuzhiyun c.link_modes.advertising);
1591*4882a593Smuzhiyun advertising &= ~ADVERTISED_1000baseT_Half;
1592*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(c.link_modes.advertising,
1593*4882a593Smuzhiyun advertising);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun ret = phy_ethtool_ksettings_set(dev->phydev, &c);
1596*4882a593Smuzhiyun if (!ret)
1597*4882a593Smuzhiyun mv643xx_eth_adjust_link(dev);
1598*4882a593Smuzhiyun return ret;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
mv643xx_eth_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * drvinfo)1601*4882a593Smuzhiyun static void mv643xx_eth_get_drvinfo(struct net_device *dev,
1602*4882a593Smuzhiyun struct ethtool_drvinfo *drvinfo)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun strlcpy(drvinfo->driver, mv643xx_eth_driver_name,
1605*4882a593Smuzhiyun sizeof(drvinfo->driver));
1606*4882a593Smuzhiyun strlcpy(drvinfo->version, mv643xx_eth_driver_version,
1607*4882a593Smuzhiyun sizeof(drvinfo->version));
1608*4882a593Smuzhiyun strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
1609*4882a593Smuzhiyun strlcpy(drvinfo->bus_info, "platform", sizeof(drvinfo->bus_info));
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun static int
mv643xx_eth_get_coalesce(struct net_device * dev,struct ethtool_coalesce * ec)1613*4882a593Smuzhiyun mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun ec->rx_coalesce_usecs = get_rx_coal(mp);
1618*4882a593Smuzhiyun ec->tx_coalesce_usecs = get_tx_coal(mp);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun return 0;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun static int
mv643xx_eth_set_coalesce(struct net_device * dev,struct ethtool_coalesce * ec)1624*4882a593Smuzhiyun mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun set_rx_coal(mp, ec->rx_coalesce_usecs);
1629*4882a593Smuzhiyun set_tx_coal(mp, ec->tx_coalesce_usecs);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun return 0;
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun static void
mv643xx_eth_get_ringparam(struct net_device * dev,struct ethtool_ringparam * er)1635*4882a593Smuzhiyun mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun er->rx_max_pending = 4096;
1640*4882a593Smuzhiyun er->tx_max_pending = 4096;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun er->rx_pending = mp->rx_ring_size;
1643*4882a593Smuzhiyun er->tx_pending = mp->tx_ring_size;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun static int
mv643xx_eth_set_ringparam(struct net_device * dev,struct ethtool_ringparam * er)1647*4882a593Smuzhiyun mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1648*4882a593Smuzhiyun {
1649*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun if (er->rx_mini_pending || er->rx_jumbo_pending)
1652*4882a593Smuzhiyun return -EINVAL;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
1655*4882a593Smuzhiyun mp->tx_ring_size = clamp_t(unsigned int, er->tx_pending,
1656*4882a593Smuzhiyun MV643XX_MAX_SKB_DESCS * 2, 4096);
1657*4882a593Smuzhiyun if (mp->tx_ring_size != er->tx_pending)
1658*4882a593Smuzhiyun netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
1659*4882a593Smuzhiyun mp->tx_ring_size, er->tx_pending);
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun if (netif_running(dev)) {
1662*4882a593Smuzhiyun mv643xx_eth_stop(dev);
1663*4882a593Smuzhiyun if (mv643xx_eth_open(dev)) {
1664*4882a593Smuzhiyun netdev_err(dev,
1665*4882a593Smuzhiyun "fatal error on re-opening device after ring param change\n");
1666*4882a593Smuzhiyun return -ENOMEM;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun return 0;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun static int
mv643xx_eth_set_features(struct net_device * dev,netdev_features_t features)1675*4882a593Smuzhiyun mv643xx_eth_set_features(struct net_device *dev, netdev_features_t features)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1678*4882a593Smuzhiyun bool rx_csum = features & NETIF_F_RXCSUM;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun return 0;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
mv643xx_eth_get_strings(struct net_device * dev,uint32_t stringset,uint8_t * data)1685*4882a593Smuzhiyun static void mv643xx_eth_get_strings(struct net_device *dev,
1686*4882a593Smuzhiyun uint32_t stringset, uint8_t *data)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun int i;
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun if (stringset == ETH_SS_STATS) {
1691*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1692*4882a593Smuzhiyun memcpy(data + i * ETH_GSTRING_LEN,
1693*4882a593Smuzhiyun mv643xx_eth_stats[i].stat_string,
1694*4882a593Smuzhiyun ETH_GSTRING_LEN);
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
mv643xx_eth_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,uint64_t * data)1699*4882a593Smuzhiyun static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
1700*4882a593Smuzhiyun struct ethtool_stats *stats,
1701*4882a593Smuzhiyun uint64_t *data)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1704*4882a593Smuzhiyun int i;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun mv643xx_eth_get_stats(dev);
1707*4882a593Smuzhiyun mib_counters_update(mp);
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1710*4882a593Smuzhiyun const struct mv643xx_eth_stats *stat;
1711*4882a593Smuzhiyun void *p;
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun stat = mv643xx_eth_stats + i;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun if (stat->netdev_off >= 0)
1716*4882a593Smuzhiyun p = ((void *)mp->dev) + stat->netdev_off;
1717*4882a593Smuzhiyun else
1718*4882a593Smuzhiyun p = ((void *)mp) + stat->mp_off;
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun data[i] = (stat->sizeof_stat == 8) ?
1721*4882a593Smuzhiyun *(uint64_t *)p : *(uint32_t *)p;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun
mv643xx_eth_get_sset_count(struct net_device * dev,int sset)1725*4882a593Smuzhiyun static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun if (sset == ETH_SS_STATS)
1728*4882a593Smuzhiyun return ARRAY_SIZE(mv643xx_eth_stats);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun return -EOPNOTSUPP;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
1734*4882a593Smuzhiyun .supported_coalesce_params = ETHTOOL_COALESCE_USECS,
1735*4882a593Smuzhiyun .get_drvinfo = mv643xx_eth_get_drvinfo,
1736*4882a593Smuzhiyun .nway_reset = phy_ethtool_nway_reset,
1737*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1738*4882a593Smuzhiyun .get_coalesce = mv643xx_eth_get_coalesce,
1739*4882a593Smuzhiyun .set_coalesce = mv643xx_eth_set_coalesce,
1740*4882a593Smuzhiyun .get_ringparam = mv643xx_eth_get_ringparam,
1741*4882a593Smuzhiyun .set_ringparam = mv643xx_eth_set_ringparam,
1742*4882a593Smuzhiyun .get_strings = mv643xx_eth_get_strings,
1743*4882a593Smuzhiyun .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
1744*4882a593Smuzhiyun .get_sset_count = mv643xx_eth_get_sset_count,
1745*4882a593Smuzhiyun .get_ts_info = ethtool_op_get_ts_info,
1746*4882a593Smuzhiyun .get_wol = mv643xx_eth_get_wol,
1747*4882a593Smuzhiyun .set_wol = mv643xx_eth_set_wol,
1748*4882a593Smuzhiyun .get_link_ksettings = mv643xx_eth_get_link_ksettings,
1749*4882a593Smuzhiyun .set_link_ksettings = mv643xx_eth_set_link_ksettings,
1750*4882a593Smuzhiyun };
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun /* address handling *********************************************************/
uc_addr_get(struct mv643xx_eth_private * mp,unsigned char * addr)1754*4882a593Smuzhiyun static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
1757*4882a593Smuzhiyun unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun addr[0] = (mac_h >> 24) & 0xff;
1760*4882a593Smuzhiyun addr[1] = (mac_h >> 16) & 0xff;
1761*4882a593Smuzhiyun addr[2] = (mac_h >> 8) & 0xff;
1762*4882a593Smuzhiyun addr[3] = mac_h & 0xff;
1763*4882a593Smuzhiyun addr[4] = (mac_l >> 8) & 0xff;
1764*4882a593Smuzhiyun addr[5] = mac_l & 0xff;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun
uc_addr_set(struct mv643xx_eth_private * mp,unsigned char * addr)1767*4882a593Smuzhiyun static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun wrlp(mp, MAC_ADDR_HIGH,
1770*4882a593Smuzhiyun (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
1771*4882a593Smuzhiyun wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
uc_addr_filter_mask(struct net_device * dev)1774*4882a593Smuzhiyun static u32 uc_addr_filter_mask(struct net_device *dev)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1777*4882a593Smuzhiyun u32 nibbles;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC)
1780*4882a593Smuzhiyun return 0;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun nibbles = 1 << (dev->dev_addr[5] & 0x0f);
1783*4882a593Smuzhiyun netdev_for_each_uc_addr(ha, dev) {
1784*4882a593Smuzhiyun if (memcmp(dev->dev_addr, ha->addr, 5))
1785*4882a593Smuzhiyun return 0;
1786*4882a593Smuzhiyun if ((dev->dev_addr[5] ^ ha->addr[5]) & 0xf0)
1787*4882a593Smuzhiyun return 0;
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun nibbles |= 1 << (ha->addr[5] & 0x0f);
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun return nibbles;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
mv643xx_eth_program_unicast_filter(struct net_device * dev)1795*4882a593Smuzhiyun static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
1796*4882a593Smuzhiyun {
1797*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1798*4882a593Smuzhiyun u32 port_config;
1799*4882a593Smuzhiyun u32 nibbles;
1800*4882a593Smuzhiyun int i;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun uc_addr_set(mp, dev->dev_addr);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun port_config = rdlp(mp, PORT_CONFIG) & ~UNICAST_PROMISCUOUS_MODE;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun nibbles = uc_addr_filter_mask(dev);
1807*4882a593Smuzhiyun if (!nibbles) {
1808*4882a593Smuzhiyun port_config |= UNICAST_PROMISCUOUS_MODE;
1809*4882a593Smuzhiyun nibbles = 0xffff;
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun for (i = 0; i < 16; i += 4) {
1813*4882a593Smuzhiyun int off = UNICAST_TABLE(mp->port_num) + i;
1814*4882a593Smuzhiyun u32 v;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun v = 0;
1817*4882a593Smuzhiyun if (nibbles & 1)
1818*4882a593Smuzhiyun v |= 0x00000001;
1819*4882a593Smuzhiyun if (nibbles & 2)
1820*4882a593Smuzhiyun v |= 0x00000100;
1821*4882a593Smuzhiyun if (nibbles & 4)
1822*4882a593Smuzhiyun v |= 0x00010000;
1823*4882a593Smuzhiyun if (nibbles & 8)
1824*4882a593Smuzhiyun v |= 0x01000000;
1825*4882a593Smuzhiyun nibbles >>= 4;
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun wrl(mp, off, v);
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun wrlp(mp, PORT_CONFIG, port_config);
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
addr_crc(unsigned char * addr)1833*4882a593Smuzhiyun static int addr_crc(unsigned char *addr)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun int crc = 0;
1836*4882a593Smuzhiyun int i;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
1839*4882a593Smuzhiyun int j;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun crc = (crc ^ addr[i]) << 8;
1842*4882a593Smuzhiyun for (j = 7; j >= 0; j--) {
1843*4882a593Smuzhiyun if (crc & (0x100 << j))
1844*4882a593Smuzhiyun crc ^= 0x107 << j;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun return crc;
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun
mv643xx_eth_program_multicast_filter(struct net_device * dev)1851*4882a593Smuzhiyun static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
1854*4882a593Smuzhiyun u32 *mc_spec;
1855*4882a593Smuzhiyun u32 *mc_other;
1856*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1857*4882a593Smuzhiyun int i;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI))
1860*4882a593Smuzhiyun goto promiscuous;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun /* Allocate both mc_spec and mc_other tables */
1863*4882a593Smuzhiyun mc_spec = kcalloc(128, sizeof(u32), GFP_ATOMIC);
1864*4882a593Smuzhiyun if (!mc_spec)
1865*4882a593Smuzhiyun goto promiscuous;
1866*4882a593Smuzhiyun mc_other = &mc_spec[64];
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1869*4882a593Smuzhiyun u8 *a = ha->addr;
1870*4882a593Smuzhiyun u32 *table;
1871*4882a593Smuzhiyun u8 entry;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
1874*4882a593Smuzhiyun table = mc_spec;
1875*4882a593Smuzhiyun entry = a[5];
1876*4882a593Smuzhiyun } else {
1877*4882a593Smuzhiyun table = mc_other;
1878*4882a593Smuzhiyun entry = addr_crc(a);
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun table[entry >> 2] |= 1 << (8 * (entry & 3));
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
1885*4882a593Smuzhiyun wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1886*4882a593Smuzhiyun mc_spec[i]);
1887*4882a593Smuzhiyun wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1888*4882a593Smuzhiyun mc_other[i]);
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun kfree(mc_spec);
1892*4882a593Smuzhiyun return;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun promiscuous:
1895*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
1896*4882a593Smuzhiyun wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1897*4882a593Smuzhiyun 0x01010101u);
1898*4882a593Smuzhiyun wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1899*4882a593Smuzhiyun 0x01010101u);
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun
mv643xx_eth_set_rx_mode(struct net_device * dev)1903*4882a593Smuzhiyun static void mv643xx_eth_set_rx_mode(struct net_device *dev)
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun mv643xx_eth_program_unicast_filter(dev);
1906*4882a593Smuzhiyun mv643xx_eth_program_multicast_filter(dev);
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun
mv643xx_eth_set_mac_address(struct net_device * dev,void * addr)1909*4882a593Smuzhiyun static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
1910*4882a593Smuzhiyun {
1911*4882a593Smuzhiyun struct sockaddr *sa = addr;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun if (!is_valid_ether_addr(sa->sa_data))
1914*4882a593Smuzhiyun return -EADDRNOTAVAIL;
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun netif_addr_lock_bh(dev);
1919*4882a593Smuzhiyun mv643xx_eth_program_unicast_filter(dev);
1920*4882a593Smuzhiyun netif_addr_unlock_bh(dev);
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun return 0;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun /* rx/tx queue initialisation ***********************************************/
rxq_init(struct mv643xx_eth_private * mp,int index)1927*4882a593Smuzhiyun static int rxq_init(struct mv643xx_eth_private *mp, int index)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun struct rx_queue *rxq = mp->rxq + index;
1930*4882a593Smuzhiyun struct rx_desc *rx_desc;
1931*4882a593Smuzhiyun int size;
1932*4882a593Smuzhiyun int i;
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun rxq->index = index;
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun rxq->rx_ring_size = mp->rx_ring_size;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun rxq->rx_desc_count = 0;
1939*4882a593Smuzhiyun rxq->rx_curr_desc = 0;
1940*4882a593Smuzhiyun rxq->rx_used_desc = 0;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun size = rxq->rx_ring_size * sizeof(struct rx_desc);
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun if (index == 0 && size <= mp->rx_desc_sram_size) {
1945*4882a593Smuzhiyun rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
1946*4882a593Smuzhiyun mp->rx_desc_sram_size);
1947*4882a593Smuzhiyun rxq->rx_desc_dma = mp->rx_desc_sram_addr;
1948*4882a593Smuzhiyun } else {
1949*4882a593Smuzhiyun rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
1950*4882a593Smuzhiyun size, &rxq->rx_desc_dma,
1951*4882a593Smuzhiyun GFP_KERNEL);
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun if (rxq->rx_desc_area == NULL) {
1955*4882a593Smuzhiyun netdev_err(mp->dev,
1956*4882a593Smuzhiyun "can't allocate rx ring (%d bytes)\n", size);
1957*4882a593Smuzhiyun goto out;
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun memset(rxq->rx_desc_area, 0, size);
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun rxq->rx_desc_area_size = size;
1962*4882a593Smuzhiyun rxq->rx_skb = kcalloc(rxq->rx_ring_size, sizeof(*rxq->rx_skb),
1963*4882a593Smuzhiyun GFP_KERNEL);
1964*4882a593Smuzhiyun if (rxq->rx_skb == NULL)
1965*4882a593Smuzhiyun goto out_free;
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun rx_desc = rxq->rx_desc_area;
1968*4882a593Smuzhiyun for (i = 0; i < rxq->rx_ring_size; i++) {
1969*4882a593Smuzhiyun int nexti;
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun nexti = i + 1;
1972*4882a593Smuzhiyun if (nexti == rxq->rx_ring_size)
1973*4882a593Smuzhiyun nexti = 0;
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
1976*4882a593Smuzhiyun nexti * sizeof(struct rx_desc);
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun return 0;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun out_free:
1983*4882a593Smuzhiyun if (index == 0 && size <= mp->rx_desc_sram_size)
1984*4882a593Smuzhiyun iounmap(rxq->rx_desc_area);
1985*4882a593Smuzhiyun else
1986*4882a593Smuzhiyun dma_free_coherent(mp->dev->dev.parent, size,
1987*4882a593Smuzhiyun rxq->rx_desc_area,
1988*4882a593Smuzhiyun rxq->rx_desc_dma);
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun out:
1991*4882a593Smuzhiyun return -ENOMEM;
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun
rxq_deinit(struct rx_queue * rxq)1994*4882a593Smuzhiyun static void rxq_deinit(struct rx_queue *rxq)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
1997*4882a593Smuzhiyun int i;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun rxq_disable(rxq);
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun for (i = 0; i < rxq->rx_ring_size; i++) {
2002*4882a593Smuzhiyun if (rxq->rx_skb[i]) {
2003*4882a593Smuzhiyun dev_consume_skb_any(rxq->rx_skb[i]);
2004*4882a593Smuzhiyun rxq->rx_desc_count--;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (rxq->rx_desc_count) {
2009*4882a593Smuzhiyun netdev_err(mp->dev, "error freeing rx ring -- %d skbs stuck\n",
2010*4882a593Smuzhiyun rxq->rx_desc_count);
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun if (rxq->index == 0 &&
2014*4882a593Smuzhiyun rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
2015*4882a593Smuzhiyun iounmap(rxq->rx_desc_area);
2016*4882a593Smuzhiyun else
2017*4882a593Smuzhiyun dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
2018*4882a593Smuzhiyun rxq->rx_desc_area, rxq->rx_desc_dma);
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun kfree(rxq->rx_skb);
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun
txq_init(struct mv643xx_eth_private * mp,int index)2023*4882a593Smuzhiyun static int txq_init(struct mv643xx_eth_private *mp, int index)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun struct tx_queue *txq = mp->txq + index;
2026*4882a593Smuzhiyun struct tx_desc *tx_desc;
2027*4882a593Smuzhiyun int size;
2028*4882a593Smuzhiyun int ret;
2029*4882a593Smuzhiyun int i;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun txq->index = index;
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun txq->tx_ring_size = mp->tx_ring_size;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun /* A queue must always have room for at least one skb.
2036*4882a593Smuzhiyun * Therefore, stop the queue when the free entries reaches
2037*4882a593Smuzhiyun * the maximum number of descriptors per skb.
2038*4882a593Smuzhiyun */
2039*4882a593Smuzhiyun txq->tx_stop_threshold = txq->tx_ring_size - MV643XX_MAX_SKB_DESCS;
2040*4882a593Smuzhiyun txq->tx_wake_threshold = txq->tx_stop_threshold / 2;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun txq->tx_desc_count = 0;
2043*4882a593Smuzhiyun txq->tx_curr_desc = 0;
2044*4882a593Smuzhiyun txq->tx_used_desc = 0;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun size = txq->tx_ring_size * sizeof(struct tx_desc);
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun if (index == 0 && size <= mp->tx_desc_sram_size) {
2049*4882a593Smuzhiyun txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
2050*4882a593Smuzhiyun mp->tx_desc_sram_size);
2051*4882a593Smuzhiyun txq->tx_desc_dma = mp->tx_desc_sram_addr;
2052*4882a593Smuzhiyun } else {
2053*4882a593Smuzhiyun txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
2054*4882a593Smuzhiyun size, &txq->tx_desc_dma,
2055*4882a593Smuzhiyun GFP_KERNEL);
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun if (txq->tx_desc_area == NULL) {
2059*4882a593Smuzhiyun netdev_err(mp->dev,
2060*4882a593Smuzhiyun "can't allocate tx ring (%d bytes)\n", size);
2061*4882a593Smuzhiyun return -ENOMEM;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun memset(txq->tx_desc_area, 0, size);
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun txq->tx_desc_area_size = size;
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun tx_desc = txq->tx_desc_area;
2068*4882a593Smuzhiyun for (i = 0; i < txq->tx_ring_size; i++) {
2069*4882a593Smuzhiyun struct tx_desc *txd = tx_desc + i;
2070*4882a593Smuzhiyun int nexti;
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun nexti = i + 1;
2073*4882a593Smuzhiyun if (nexti == txq->tx_ring_size)
2074*4882a593Smuzhiyun nexti = 0;
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun txd->cmd_sts = 0;
2077*4882a593Smuzhiyun txd->next_desc_ptr = txq->tx_desc_dma +
2078*4882a593Smuzhiyun nexti * sizeof(struct tx_desc);
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun txq->tx_desc_mapping = kcalloc(txq->tx_ring_size, sizeof(char),
2082*4882a593Smuzhiyun GFP_KERNEL);
2083*4882a593Smuzhiyun if (!txq->tx_desc_mapping) {
2084*4882a593Smuzhiyun ret = -ENOMEM;
2085*4882a593Smuzhiyun goto err_free_desc_area;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun /* Allocate DMA buffers for TSO MAC/IP/TCP headers */
2089*4882a593Smuzhiyun txq->tso_hdrs = dma_alloc_coherent(mp->dev->dev.parent,
2090*4882a593Smuzhiyun txq->tx_ring_size * TSO_HEADER_SIZE,
2091*4882a593Smuzhiyun &txq->tso_hdrs_dma, GFP_KERNEL);
2092*4882a593Smuzhiyun if (txq->tso_hdrs == NULL) {
2093*4882a593Smuzhiyun ret = -ENOMEM;
2094*4882a593Smuzhiyun goto err_free_desc_mapping;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun skb_queue_head_init(&txq->tx_skb);
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun return 0;
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun err_free_desc_mapping:
2101*4882a593Smuzhiyun kfree(txq->tx_desc_mapping);
2102*4882a593Smuzhiyun err_free_desc_area:
2103*4882a593Smuzhiyun if (index == 0 && size <= mp->tx_desc_sram_size)
2104*4882a593Smuzhiyun iounmap(txq->tx_desc_area);
2105*4882a593Smuzhiyun else
2106*4882a593Smuzhiyun dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2107*4882a593Smuzhiyun txq->tx_desc_area, txq->tx_desc_dma);
2108*4882a593Smuzhiyun return ret;
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
txq_deinit(struct tx_queue * txq)2111*4882a593Smuzhiyun static void txq_deinit(struct tx_queue *txq)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun struct mv643xx_eth_private *mp = txq_to_mp(txq);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun txq_disable(txq);
2116*4882a593Smuzhiyun txq_reclaim(txq, txq->tx_ring_size, 1);
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun if (txq->index == 0 &&
2121*4882a593Smuzhiyun txq->tx_desc_area_size <= mp->tx_desc_sram_size)
2122*4882a593Smuzhiyun iounmap(txq->tx_desc_area);
2123*4882a593Smuzhiyun else
2124*4882a593Smuzhiyun dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2125*4882a593Smuzhiyun txq->tx_desc_area, txq->tx_desc_dma);
2126*4882a593Smuzhiyun kfree(txq->tx_desc_mapping);
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun if (txq->tso_hdrs)
2129*4882a593Smuzhiyun dma_free_coherent(mp->dev->dev.parent,
2130*4882a593Smuzhiyun txq->tx_ring_size * TSO_HEADER_SIZE,
2131*4882a593Smuzhiyun txq->tso_hdrs, txq->tso_hdrs_dma);
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun /* netdev ops and related ***************************************************/
mv643xx_eth_collect_events(struct mv643xx_eth_private * mp)2136*4882a593Smuzhiyun static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
2137*4882a593Smuzhiyun {
2138*4882a593Smuzhiyun u32 int_cause;
2139*4882a593Smuzhiyun u32 int_cause_ext;
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun int_cause = rdlp(mp, INT_CAUSE) & mp->int_mask;
2142*4882a593Smuzhiyun if (int_cause == 0)
2143*4882a593Smuzhiyun return 0;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun int_cause_ext = 0;
2146*4882a593Smuzhiyun if (int_cause & INT_EXT) {
2147*4882a593Smuzhiyun int_cause &= ~INT_EXT;
2148*4882a593Smuzhiyun int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun if (int_cause) {
2152*4882a593Smuzhiyun wrlp(mp, INT_CAUSE, ~int_cause);
2153*4882a593Smuzhiyun mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
2154*4882a593Smuzhiyun ~(rdlp(mp, TXQ_COMMAND) & 0xff);
2155*4882a593Smuzhiyun mp->work_rx |= (int_cause & INT_RX) >> 2;
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
2159*4882a593Smuzhiyun if (int_cause_ext) {
2160*4882a593Smuzhiyun wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
2161*4882a593Smuzhiyun if (int_cause_ext & INT_EXT_LINK_PHY)
2162*4882a593Smuzhiyun mp->work_link = 1;
2163*4882a593Smuzhiyun mp->work_tx |= int_cause_ext & INT_EXT_TX;
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun return 1;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun
mv643xx_eth_irq(int irq,void * dev_id)2169*4882a593Smuzhiyun static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun struct net_device *dev = (struct net_device *)dev_id;
2172*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun if (unlikely(!mv643xx_eth_collect_events(mp)))
2175*4882a593Smuzhiyun return IRQ_NONE;
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun wrlp(mp, INT_MASK, 0);
2178*4882a593Smuzhiyun napi_schedule(&mp->napi);
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun return IRQ_HANDLED;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun
handle_link_event(struct mv643xx_eth_private * mp)2183*4882a593Smuzhiyun static void handle_link_event(struct mv643xx_eth_private *mp)
2184*4882a593Smuzhiyun {
2185*4882a593Smuzhiyun struct net_device *dev = mp->dev;
2186*4882a593Smuzhiyun u32 port_status;
2187*4882a593Smuzhiyun int speed;
2188*4882a593Smuzhiyun int duplex;
2189*4882a593Smuzhiyun int fc;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun port_status = rdlp(mp, PORT_STATUS);
2192*4882a593Smuzhiyun if (!(port_status & LINK_UP)) {
2193*4882a593Smuzhiyun if (netif_carrier_ok(dev)) {
2194*4882a593Smuzhiyun int i;
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun netdev_info(dev, "link down\n");
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun netif_carrier_off(dev);
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun for (i = 0; i < mp->txq_count; i++) {
2201*4882a593Smuzhiyun struct tx_queue *txq = mp->txq + i;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun txq_reclaim(txq, txq->tx_ring_size, 1);
2204*4882a593Smuzhiyun txq_reset_hw_ptr(txq);
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun return;
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun switch (port_status & PORT_SPEED_MASK) {
2211*4882a593Smuzhiyun case PORT_SPEED_10:
2212*4882a593Smuzhiyun speed = 10;
2213*4882a593Smuzhiyun break;
2214*4882a593Smuzhiyun case PORT_SPEED_100:
2215*4882a593Smuzhiyun speed = 100;
2216*4882a593Smuzhiyun break;
2217*4882a593Smuzhiyun case PORT_SPEED_1000:
2218*4882a593Smuzhiyun speed = 1000;
2219*4882a593Smuzhiyun break;
2220*4882a593Smuzhiyun default:
2221*4882a593Smuzhiyun speed = -1;
2222*4882a593Smuzhiyun break;
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
2225*4882a593Smuzhiyun fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun netdev_info(dev, "link up, %d Mb/s, %s duplex, flow control %sabled\n",
2228*4882a593Smuzhiyun speed, duplex ? "full" : "half", fc ? "en" : "dis");
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun if (!netif_carrier_ok(dev))
2231*4882a593Smuzhiyun netif_carrier_on(dev);
2232*4882a593Smuzhiyun }
2233*4882a593Smuzhiyun
mv643xx_eth_poll(struct napi_struct * napi,int budget)2234*4882a593Smuzhiyun static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
2235*4882a593Smuzhiyun {
2236*4882a593Smuzhiyun struct mv643xx_eth_private *mp;
2237*4882a593Smuzhiyun int work_done;
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun mp = container_of(napi, struct mv643xx_eth_private, napi);
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun if (unlikely(mp->oom)) {
2242*4882a593Smuzhiyun mp->oom = 0;
2243*4882a593Smuzhiyun del_timer(&mp->rx_oom);
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun work_done = 0;
2247*4882a593Smuzhiyun while (work_done < budget) {
2248*4882a593Smuzhiyun u8 queue_mask;
2249*4882a593Smuzhiyun int queue;
2250*4882a593Smuzhiyun int work_tbd;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun if (mp->work_link) {
2253*4882a593Smuzhiyun mp->work_link = 0;
2254*4882a593Smuzhiyun handle_link_event(mp);
2255*4882a593Smuzhiyun work_done++;
2256*4882a593Smuzhiyun continue;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
2260*4882a593Smuzhiyun if (likely(!mp->oom))
2261*4882a593Smuzhiyun queue_mask |= mp->work_rx_refill;
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun if (!queue_mask) {
2264*4882a593Smuzhiyun if (mv643xx_eth_collect_events(mp))
2265*4882a593Smuzhiyun continue;
2266*4882a593Smuzhiyun break;
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun queue = fls(queue_mask) - 1;
2270*4882a593Smuzhiyun queue_mask = 1 << queue;
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun work_tbd = budget - work_done;
2273*4882a593Smuzhiyun if (work_tbd > 16)
2274*4882a593Smuzhiyun work_tbd = 16;
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun if (mp->work_tx_end & queue_mask) {
2277*4882a593Smuzhiyun txq_kick(mp->txq + queue);
2278*4882a593Smuzhiyun } else if (mp->work_tx & queue_mask) {
2279*4882a593Smuzhiyun work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
2280*4882a593Smuzhiyun txq_maybe_wake(mp->txq + queue);
2281*4882a593Smuzhiyun } else if (mp->work_rx & queue_mask) {
2282*4882a593Smuzhiyun work_done += rxq_process(mp->rxq + queue, work_tbd);
2283*4882a593Smuzhiyun } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
2284*4882a593Smuzhiyun work_done += rxq_refill(mp->rxq + queue, work_tbd);
2285*4882a593Smuzhiyun } else {
2286*4882a593Smuzhiyun BUG();
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun if (work_done < budget) {
2291*4882a593Smuzhiyun if (mp->oom)
2292*4882a593Smuzhiyun mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
2293*4882a593Smuzhiyun napi_complete_done(napi, work_done);
2294*4882a593Smuzhiyun wrlp(mp, INT_MASK, mp->int_mask);
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun return work_done;
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun
oom_timer_wrapper(struct timer_list * t)2300*4882a593Smuzhiyun static inline void oom_timer_wrapper(struct timer_list *t)
2301*4882a593Smuzhiyun {
2302*4882a593Smuzhiyun struct mv643xx_eth_private *mp = from_timer(mp, t, rx_oom);
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun napi_schedule(&mp->napi);
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun
port_start(struct mv643xx_eth_private * mp)2307*4882a593Smuzhiyun static void port_start(struct mv643xx_eth_private *mp)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun struct net_device *dev = mp->dev;
2310*4882a593Smuzhiyun u32 pscr;
2311*4882a593Smuzhiyun int i;
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun /*
2314*4882a593Smuzhiyun * Perform PHY reset, if there is a PHY.
2315*4882a593Smuzhiyun */
2316*4882a593Smuzhiyun if (dev->phydev) {
2317*4882a593Smuzhiyun struct ethtool_link_ksettings cmd;
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun mv643xx_eth_get_link_ksettings(dev, &cmd);
2320*4882a593Smuzhiyun phy_init_hw(dev->phydev);
2321*4882a593Smuzhiyun mv643xx_eth_set_link_ksettings(
2322*4882a593Smuzhiyun dev, (const struct ethtool_link_ksettings *)&cmd);
2323*4882a593Smuzhiyun phy_start(dev->phydev);
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun /*
2327*4882a593Smuzhiyun * Configure basic link parameters.
2328*4882a593Smuzhiyun */
2329*4882a593Smuzhiyun pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun pscr |= SERIAL_PORT_ENABLE;
2332*4882a593Smuzhiyun wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun pscr |= DO_NOT_FORCE_LINK_FAIL;
2335*4882a593Smuzhiyun if (!dev->phydev)
2336*4882a593Smuzhiyun pscr |= FORCE_LINK_PASS;
2337*4882a593Smuzhiyun wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun /*
2340*4882a593Smuzhiyun * Configure TX path and queues.
2341*4882a593Smuzhiyun */
2342*4882a593Smuzhiyun tx_set_rate(mp, 1000000000, 16777216);
2343*4882a593Smuzhiyun for (i = 0; i < mp->txq_count; i++) {
2344*4882a593Smuzhiyun struct tx_queue *txq = mp->txq + i;
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun txq_reset_hw_ptr(txq);
2347*4882a593Smuzhiyun txq_set_rate(txq, 1000000000, 16777216);
2348*4882a593Smuzhiyun txq_set_fixed_prio_mode(txq);
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun /*
2352*4882a593Smuzhiyun * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
2353*4882a593Smuzhiyun * frames to RX queue #0, and include the pseudo-header when
2354*4882a593Smuzhiyun * calculating receive checksums.
2355*4882a593Smuzhiyun */
2356*4882a593Smuzhiyun mv643xx_eth_set_features(mp->dev, mp->dev->features);
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun /*
2359*4882a593Smuzhiyun * Treat BPDUs as normal multicasts, and disable partition mode.
2360*4882a593Smuzhiyun */
2361*4882a593Smuzhiyun wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun /*
2364*4882a593Smuzhiyun * Add configured unicast addresses to address filter table.
2365*4882a593Smuzhiyun */
2366*4882a593Smuzhiyun mv643xx_eth_program_unicast_filter(mp->dev);
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun /*
2369*4882a593Smuzhiyun * Enable the receive queues.
2370*4882a593Smuzhiyun */
2371*4882a593Smuzhiyun for (i = 0; i < mp->rxq_count; i++) {
2372*4882a593Smuzhiyun struct rx_queue *rxq = mp->rxq + i;
2373*4882a593Smuzhiyun u32 addr;
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun addr = (u32)rxq->rx_desc_dma;
2376*4882a593Smuzhiyun addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
2377*4882a593Smuzhiyun wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun rxq_enable(rxq);
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun }
2382*4882a593Smuzhiyun
mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private * mp)2383*4882a593Smuzhiyun static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
2384*4882a593Smuzhiyun {
2385*4882a593Smuzhiyun int skb_size;
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun /*
2388*4882a593Smuzhiyun * Reserve 2+14 bytes for an ethernet header (the hardware
2389*4882a593Smuzhiyun * automatically prepends 2 bytes of dummy data to each
2390*4882a593Smuzhiyun * received packet), 16 bytes for up to four VLAN tags, and
2391*4882a593Smuzhiyun * 4 bytes for the trailing FCS -- 36 bytes total.
2392*4882a593Smuzhiyun */
2393*4882a593Smuzhiyun skb_size = mp->dev->mtu + 36;
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun /*
2396*4882a593Smuzhiyun * Make sure that the skb size is a multiple of 8 bytes, as
2397*4882a593Smuzhiyun * the lower three bits of the receive descriptor's buffer
2398*4882a593Smuzhiyun * size field are ignored by the hardware.
2399*4882a593Smuzhiyun */
2400*4882a593Smuzhiyun mp->skb_size = (skb_size + 7) & ~7;
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun /*
2403*4882a593Smuzhiyun * If NET_SKB_PAD is smaller than a cache line,
2404*4882a593Smuzhiyun * netdev_alloc_skb() will cause skb->data to be misaligned
2405*4882a593Smuzhiyun * to a cache line boundary. If this is the case, include
2406*4882a593Smuzhiyun * some extra space to allow re-aligning the data area.
2407*4882a593Smuzhiyun */
2408*4882a593Smuzhiyun mp->skb_size += SKB_DMA_REALIGN;
2409*4882a593Smuzhiyun }
2410*4882a593Smuzhiyun
mv643xx_eth_open(struct net_device * dev)2411*4882a593Smuzhiyun static int mv643xx_eth_open(struct net_device *dev)
2412*4882a593Smuzhiyun {
2413*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
2414*4882a593Smuzhiyun int err;
2415*4882a593Smuzhiyun int i;
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun wrlp(mp, INT_CAUSE, 0);
2418*4882a593Smuzhiyun wrlp(mp, INT_CAUSE_EXT, 0);
2419*4882a593Smuzhiyun rdlp(mp, INT_CAUSE_EXT);
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun err = request_irq(dev->irq, mv643xx_eth_irq,
2422*4882a593Smuzhiyun IRQF_SHARED, dev->name, dev);
2423*4882a593Smuzhiyun if (err) {
2424*4882a593Smuzhiyun netdev_err(dev, "can't assign irq\n");
2425*4882a593Smuzhiyun return -EAGAIN;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun mv643xx_eth_recalc_skb_size(mp);
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun napi_enable(&mp->napi);
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun mp->int_mask = INT_EXT;
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun for (i = 0; i < mp->rxq_count; i++) {
2435*4882a593Smuzhiyun err = rxq_init(mp, i);
2436*4882a593Smuzhiyun if (err) {
2437*4882a593Smuzhiyun while (--i >= 0)
2438*4882a593Smuzhiyun rxq_deinit(mp->rxq + i);
2439*4882a593Smuzhiyun goto out;
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun rxq_refill(mp->rxq + i, INT_MAX);
2443*4882a593Smuzhiyun mp->int_mask |= INT_RX_0 << i;
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun if (mp->oom) {
2447*4882a593Smuzhiyun mp->rx_oom.expires = jiffies + (HZ / 10);
2448*4882a593Smuzhiyun add_timer(&mp->rx_oom);
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun for (i = 0; i < mp->txq_count; i++) {
2452*4882a593Smuzhiyun err = txq_init(mp, i);
2453*4882a593Smuzhiyun if (err) {
2454*4882a593Smuzhiyun while (--i >= 0)
2455*4882a593Smuzhiyun txq_deinit(mp->txq + i);
2456*4882a593Smuzhiyun goto out_free;
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun mp->int_mask |= INT_TX_END_0 << i;
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun add_timer(&mp->mib_counters_timer);
2462*4882a593Smuzhiyun port_start(mp);
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
2465*4882a593Smuzhiyun wrlp(mp, INT_MASK, mp->int_mask);
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun return 0;
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun out_free:
2471*4882a593Smuzhiyun for (i = 0; i < mp->rxq_count; i++)
2472*4882a593Smuzhiyun rxq_deinit(mp->rxq + i);
2473*4882a593Smuzhiyun out:
2474*4882a593Smuzhiyun napi_disable(&mp->napi);
2475*4882a593Smuzhiyun free_irq(dev->irq, dev);
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun return err;
2478*4882a593Smuzhiyun }
2479*4882a593Smuzhiyun
port_reset(struct mv643xx_eth_private * mp)2480*4882a593Smuzhiyun static void port_reset(struct mv643xx_eth_private *mp)
2481*4882a593Smuzhiyun {
2482*4882a593Smuzhiyun unsigned int data;
2483*4882a593Smuzhiyun int i;
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun for (i = 0; i < mp->rxq_count; i++)
2486*4882a593Smuzhiyun rxq_disable(mp->rxq + i);
2487*4882a593Smuzhiyun for (i = 0; i < mp->txq_count; i++)
2488*4882a593Smuzhiyun txq_disable(mp->txq + i);
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun while (1) {
2491*4882a593Smuzhiyun u32 ps = rdlp(mp, PORT_STATUS);
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
2494*4882a593Smuzhiyun break;
2495*4882a593Smuzhiyun udelay(10);
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun /* Reset the Enable bit in the Configuration Register */
2499*4882a593Smuzhiyun data = rdlp(mp, PORT_SERIAL_CONTROL);
2500*4882a593Smuzhiyun data &= ~(SERIAL_PORT_ENABLE |
2501*4882a593Smuzhiyun DO_NOT_FORCE_LINK_FAIL |
2502*4882a593Smuzhiyun FORCE_LINK_PASS);
2503*4882a593Smuzhiyun wrlp(mp, PORT_SERIAL_CONTROL, data);
2504*4882a593Smuzhiyun }
2505*4882a593Smuzhiyun
mv643xx_eth_stop(struct net_device * dev)2506*4882a593Smuzhiyun static int mv643xx_eth_stop(struct net_device *dev)
2507*4882a593Smuzhiyun {
2508*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
2509*4882a593Smuzhiyun int i;
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun wrlp(mp, INT_MASK_EXT, 0x00000000);
2512*4882a593Smuzhiyun wrlp(mp, INT_MASK, 0x00000000);
2513*4882a593Smuzhiyun rdlp(mp, INT_MASK);
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun napi_disable(&mp->napi);
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun del_timer_sync(&mp->rx_oom);
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun netif_carrier_off(dev);
2520*4882a593Smuzhiyun if (dev->phydev)
2521*4882a593Smuzhiyun phy_stop(dev->phydev);
2522*4882a593Smuzhiyun free_irq(dev->irq, dev);
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun port_reset(mp);
2525*4882a593Smuzhiyun mv643xx_eth_get_stats(dev);
2526*4882a593Smuzhiyun mib_counters_update(mp);
2527*4882a593Smuzhiyun del_timer_sync(&mp->mib_counters_timer);
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun for (i = 0; i < mp->rxq_count; i++)
2530*4882a593Smuzhiyun rxq_deinit(mp->rxq + i);
2531*4882a593Smuzhiyun for (i = 0; i < mp->txq_count; i++)
2532*4882a593Smuzhiyun txq_deinit(mp->txq + i);
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun return 0;
2535*4882a593Smuzhiyun }
2536*4882a593Smuzhiyun
mv643xx_eth_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)2537*4882a593Smuzhiyun static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2538*4882a593Smuzhiyun {
2539*4882a593Smuzhiyun int ret;
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun if (!dev->phydev)
2542*4882a593Smuzhiyun return -ENOTSUPP;
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
2545*4882a593Smuzhiyun if (!ret)
2546*4882a593Smuzhiyun mv643xx_eth_adjust_link(dev);
2547*4882a593Smuzhiyun return ret;
2548*4882a593Smuzhiyun }
2549*4882a593Smuzhiyun
mv643xx_eth_change_mtu(struct net_device * dev,int new_mtu)2550*4882a593Smuzhiyun static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
2551*4882a593Smuzhiyun {
2552*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun dev->mtu = new_mtu;
2555*4882a593Smuzhiyun mv643xx_eth_recalc_skb_size(mp);
2556*4882a593Smuzhiyun tx_set_rate(mp, 1000000000, 16777216);
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun if (!netif_running(dev))
2559*4882a593Smuzhiyun return 0;
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun /*
2562*4882a593Smuzhiyun * Stop and then re-open the interface. This will allocate RX
2563*4882a593Smuzhiyun * skbs of the new MTU.
2564*4882a593Smuzhiyun * There is a possible danger that the open will not succeed,
2565*4882a593Smuzhiyun * due to memory being full.
2566*4882a593Smuzhiyun */
2567*4882a593Smuzhiyun mv643xx_eth_stop(dev);
2568*4882a593Smuzhiyun if (mv643xx_eth_open(dev)) {
2569*4882a593Smuzhiyun netdev_err(dev,
2570*4882a593Smuzhiyun "fatal error on re-opening device after MTU change\n");
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun return 0;
2574*4882a593Smuzhiyun }
2575*4882a593Smuzhiyun
tx_timeout_task(struct work_struct * ugly)2576*4882a593Smuzhiyun static void tx_timeout_task(struct work_struct *ugly)
2577*4882a593Smuzhiyun {
2578*4882a593Smuzhiyun struct mv643xx_eth_private *mp;
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
2581*4882a593Smuzhiyun if (netif_running(mp->dev)) {
2582*4882a593Smuzhiyun netif_tx_stop_all_queues(mp->dev);
2583*4882a593Smuzhiyun port_reset(mp);
2584*4882a593Smuzhiyun port_start(mp);
2585*4882a593Smuzhiyun netif_tx_wake_all_queues(mp->dev);
2586*4882a593Smuzhiyun }
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun
mv643xx_eth_tx_timeout(struct net_device * dev,unsigned int txqueue)2589*4882a593Smuzhiyun static void mv643xx_eth_tx_timeout(struct net_device *dev, unsigned int txqueue)
2590*4882a593Smuzhiyun {
2591*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun netdev_info(dev, "tx timeout\n");
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun schedule_work(&mp->tx_timeout_task);
2596*4882a593Smuzhiyun }
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
mv643xx_eth_netpoll(struct net_device * dev)2599*4882a593Smuzhiyun static void mv643xx_eth_netpoll(struct net_device *dev)
2600*4882a593Smuzhiyun {
2601*4882a593Smuzhiyun struct mv643xx_eth_private *mp = netdev_priv(dev);
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun wrlp(mp, INT_MASK, 0x00000000);
2604*4882a593Smuzhiyun rdlp(mp, INT_MASK);
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun mv643xx_eth_irq(dev->irq, dev);
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun wrlp(mp, INT_MASK, mp->int_mask);
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun #endif
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun /* platform glue ************************************************************/
2614*4882a593Smuzhiyun static void
mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private * msp,const struct mbus_dram_target_info * dram)2615*4882a593Smuzhiyun mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
2616*4882a593Smuzhiyun const struct mbus_dram_target_info *dram)
2617*4882a593Smuzhiyun {
2618*4882a593Smuzhiyun void __iomem *base = msp->base;
2619*4882a593Smuzhiyun u32 win_enable;
2620*4882a593Smuzhiyun u32 win_protect;
2621*4882a593Smuzhiyun int i;
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
2624*4882a593Smuzhiyun writel(0, base + WINDOW_BASE(i));
2625*4882a593Smuzhiyun writel(0, base + WINDOW_SIZE(i));
2626*4882a593Smuzhiyun if (i < 4)
2627*4882a593Smuzhiyun writel(0, base + WINDOW_REMAP_HIGH(i));
2628*4882a593Smuzhiyun }
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun win_enable = 0x3f;
2631*4882a593Smuzhiyun win_protect = 0;
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun for (i = 0; i < dram->num_cs; i++) {
2634*4882a593Smuzhiyun const struct mbus_dram_window *cs = dram->cs + i;
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun writel((cs->base & 0xffff0000) |
2637*4882a593Smuzhiyun (cs->mbus_attr << 8) |
2638*4882a593Smuzhiyun dram->mbus_dram_target_id, base + WINDOW_BASE(i));
2639*4882a593Smuzhiyun writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun win_enable &= ~(1 << i);
2642*4882a593Smuzhiyun win_protect |= 3 << (2 * i);
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun
2645*4882a593Smuzhiyun writel(win_enable, base + WINDOW_BAR_ENABLE);
2646*4882a593Smuzhiyun msp->win_protect = win_protect;
2647*4882a593Smuzhiyun }
2648*4882a593Smuzhiyun
infer_hw_params(struct mv643xx_eth_shared_private * msp)2649*4882a593Smuzhiyun static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun /*
2652*4882a593Smuzhiyun * Check whether we have a 14-bit coal limit field in bits
2653*4882a593Smuzhiyun * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
2654*4882a593Smuzhiyun * SDMA config register.
2655*4882a593Smuzhiyun */
2656*4882a593Smuzhiyun writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
2657*4882a593Smuzhiyun if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
2658*4882a593Smuzhiyun msp->extended_rx_coal_limit = 1;
2659*4882a593Smuzhiyun else
2660*4882a593Smuzhiyun msp->extended_rx_coal_limit = 0;
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun /*
2663*4882a593Smuzhiyun * Check whether the MAC supports TX rate control, and if
2664*4882a593Smuzhiyun * yes, whether its associated registers are in the old or
2665*4882a593Smuzhiyun * the new place.
2666*4882a593Smuzhiyun */
2667*4882a593Smuzhiyun writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
2668*4882a593Smuzhiyun if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
2669*4882a593Smuzhiyun msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
2670*4882a593Smuzhiyun } else {
2671*4882a593Smuzhiyun writel(7, msp->base + 0x0400 + TX_BW_RATE);
2672*4882a593Smuzhiyun if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
2673*4882a593Smuzhiyun msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
2674*4882a593Smuzhiyun else
2675*4882a593Smuzhiyun msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
2676*4882a593Smuzhiyun }
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun #if defined(CONFIG_OF)
2680*4882a593Smuzhiyun static const struct of_device_id mv643xx_eth_shared_ids[] = {
2681*4882a593Smuzhiyun { .compatible = "marvell,orion-eth", },
2682*4882a593Smuzhiyun { .compatible = "marvell,kirkwood-eth", },
2683*4882a593Smuzhiyun { }
2684*4882a593Smuzhiyun };
2685*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mv643xx_eth_shared_ids);
2686*4882a593Smuzhiyun #endif
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun #if defined(CONFIG_OF_IRQ) && !defined(CONFIG_MV64X60)
2689*4882a593Smuzhiyun #define mv643xx_eth_property(_np, _name, _v) \
2690*4882a593Smuzhiyun do { \
2691*4882a593Smuzhiyun u32 tmp; \
2692*4882a593Smuzhiyun if (!of_property_read_u32(_np, "marvell," _name, &tmp)) \
2693*4882a593Smuzhiyun _v = tmp; \
2694*4882a593Smuzhiyun } while (0)
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun static struct platform_device *port_platdev[3];
2697*4882a593Smuzhiyun
mv643xx_eth_shared_of_add_port(struct platform_device * pdev,struct device_node * pnp)2698*4882a593Smuzhiyun static int mv643xx_eth_shared_of_add_port(struct platform_device *pdev,
2699*4882a593Smuzhiyun struct device_node *pnp)
2700*4882a593Smuzhiyun {
2701*4882a593Smuzhiyun struct platform_device *ppdev;
2702*4882a593Smuzhiyun struct mv643xx_eth_platform_data ppd;
2703*4882a593Smuzhiyun struct resource res;
2704*4882a593Smuzhiyun const char *mac_addr;
2705*4882a593Smuzhiyun int ret;
2706*4882a593Smuzhiyun int dev_num = 0;
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun memset(&ppd, 0, sizeof(ppd));
2709*4882a593Smuzhiyun ppd.shared = pdev;
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun memset(&res, 0, sizeof(res));
2712*4882a593Smuzhiyun if (of_irq_to_resource(pnp, 0, &res) <= 0) {
2713*4882a593Smuzhiyun dev_err(&pdev->dev, "missing interrupt on %pOFn\n", pnp);
2714*4882a593Smuzhiyun return -EINVAL;
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun if (of_property_read_u32(pnp, "reg", &ppd.port_number)) {
2718*4882a593Smuzhiyun dev_err(&pdev->dev, "missing reg property on %pOFn\n", pnp);
2719*4882a593Smuzhiyun return -EINVAL;
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun if (ppd.port_number >= 3) {
2723*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid reg property on %pOFn\n", pnp);
2724*4882a593Smuzhiyun return -EINVAL;
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun while (dev_num < 3 && port_platdev[dev_num])
2728*4882a593Smuzhiyun dev_num++;
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun if (dev_num == 3) {
2731*4882a593Smuzhiyun dev_err(&pdev->dev, "too many ports registered\n");
2732*4882a593Smuzhiyun return -EINVAL;
2733*4882a593Smuzhiyun }
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun mac_addr = of_get_mac_address(pnp);
2736*4882a593Smuzhiyun if (!IS_ERR(mac_addr))
2737*4882a593Smuzhiyun ether_addr_copy(ppd.mac_addr, mac_addr);
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun mv643xx_eth_property(pnp, "tx-queue-size", ppd.tx_queue_size);
2740*4882a593Smuzhiyun mv643xx_eth_property(pnp, "tx-sram-addr", ppd.tx_sram_addr);
2741*4882a593Smuzhiyun mv643xx_eth_property(pnp, "tx-sram-size", ppd.tx_sram_size);
2742*4882a593Smuzhiyun mv643xx_eth_property(pnp, "rx-queue-size", ppd.rx_queue_size);
2743*4882a593Smuzhiyun mv643xx_eth_property(pnp, "rx-sram-addr", ppd.rx_sram_addr);
2744*4882a593Smuzhiyun mv643xx_eth_property(pnp, "rx-sram-size", ppd.rx_sram_size);
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun ppd.phy_node = of_parse_phandle(pnp, "phy-handle", 0);
2747*4882a593Smuzhiyun if (!ppd.phy_node) {
2748*4882a593Smuzhiyun ppd.phy_addr = MV643XX_ETH_PHY_NONE;
2749*4882a593Smuzhiyun of_property_read_u32(pnp, "speed", &ppd.speed);
2750*4882a593Smuzhiyun of_property_read_u32(pnp, "duplex", &ppd.duplex);
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun ppdev = platform_device_alloc(MV643XX_ETH_NAME, dev_num);
2754*4882a593Smuzhiyun if (!ppdev)
2755*4882a593Smuzhiyun return -ENOMEM;
2756*4882a593Smuzhiyun ppdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
2757*4882a593Smuzhiyun ppdev->dev.of_node = pnp;
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun ret = platform_device_add_resources(ppdev, &res, 1);
2760*4882a593Smuzhiyun if (ret)
2761*4882a593Smuzhiyun goto port_err;
2762*4882a593Smuzhiyun
2763*4882a593Smuzhiyun ret = platform_device_add_data(ppdev, &ppd, sizeof(ppd));
2764*4882a593Smuzhiyun if (ret)
2765*4882a593Smuzhiyun goto port_err;
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun ret = platform_device_add(ppdev);
2768*4882a593Smuzhiyun if (ret)
2769*4882a593Smuzhiyun goto port_err;
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun port_platdev[dev_num] = ppdev;
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun return 0;
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun port_err:
2776*4882a593Smuzhiyun platform_device_put(ppdev);
2777*4882a593Smuzhiyun return ret;
2778*4882a593Smuzhiyun }
2779*4882a593Smuzhiyun
mv643xx_eth_shared_of_probe(struct platform_device * pdev)2780*4882a593Smuzhiyun static int mv643xx_eth_shared_of_probe(struct platform_device *pdev)
2781*4882a593Smuzhiyun {
2782*4882a593Smuzhiyun struct mv643xx_eth_shared_platform_data *pd;
2783*4882a593Smuzhiyun struct device_node *pnp, *np = pdev->dev.of_node;
2784*4882a593Smuzhiyun int ret;
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun /* bail out if not registered from DT */
2787*4882a593Smuzhiyun if (!np)
2788*4882a593Smuzhiyun return 0;
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun pd = devm_kzalloc(&pdev->dev, sizeof(*pd), GFP_KERNEL);
2791*4882a593Smuzhiyun if (!pd)
2792*4882a593Smuzhiyun return -ENOMEM;
2793*4882a593Smuzhiyun pdev->dev.platform_data = pd;
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun mv643xx_eth_property(np, "tx-checksum-limit", pd->tx_csum_limit);
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun for_each_available_child_of_node(np, pnp) {
2798*4882a593Smuzhiyun ret = mv643xx_eth_shared_of_add_port(pdev, pnp);
2799*4882a593Smuzhiyun if (ret) {
2800*4882a593Smuzhiyun of_node_put(pnp);
2801*4882a593Smuzhiyun return ret;
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun return 0;
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun
mv643xx_eth_shared_of_remove(void)2807*4882a593Smuzhiyun static void mv643xx_eth_shared_of_remove(void)
2808*4882a593Smuzhiyun {
2809*4882a593Smuzhiyun int n;
2810*4882a593Smuzhiyun
2811*4882a593Smuzhiyun for (n = 0; n < 3; n++) {
2812*4882a593Smuzhiyun platform_device_del(port_platdev[n]);
2813*4882a593Smuzhiyun port_platdev[n] = NULL;
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun }
2816*4882a593Smuzhiyun #else
mv643xx_eth_shared_of_probe(struct platform_device * pdev)2817*4882a593Smuzhiyun static inline int mv643xx_eth_shared_of_probe(struct platform_device *pdev)
2818*4882a593Smuzhiyun {
2819*4882a593Smuzhiyun return 0;
2820*4882a593Smuzhiyun }
2821*4882a593Smuzhiyun
mv643xx_eth_shared_of_remove(void)2822*4882a593Smuzhiyun static inline void mv643xx_eth_shared_of_remove(void)
2823*4882a593Smuzhiyun {
2824*4882a593Smuzhiyun }
2825*4882a593Smuzhiyun #endif
2826*4882a593Smuzhiyun
mv643xx_eth_shared_probe(struct platform_device * pdev)2827*4882a593Smuzhiyun static int mv643xx_eth_shared_probe(struct platform_device *pdev)
2828*4882a593Smuzhiyun {
2829*4882a593Smuzhiyun static int mv643xx_eth_version_printed;
2830*4882a593Smuzhiyun struct mv643xx_eth_shared_platform_data *pd;
2831*4882a593Smuzhiyun struct mv643xx_eth_shared_private *msp;
2832*4882a593Smuzhiyun const struct mbus_dram_target_info *dram;
2833*4882a593Smuzhiyun struct resource *res;
2834*4882a593Smuzhiyun int ret;
2835*4882a593Smuzhiyun
2836*4882a593Smuzhiyun if (!mv643xx_eth_version_printed++)
2837*4882a593Smuzhiyun pr_notice("MV-643xx 10/100/1000 ethernet driver version %s\n",
2838*4882a593Smuzhiyun mv643xx_eth_driver_version);
2839*4882a593Smuzhiyun
2840*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2841*4882a593Smuzhiyun if (res == NULL)
2842*4882a593Smuzhiyun return -EINVAL;
2843*4882a593Smuzhiyun
2844*4882a593Smuzhiyun msp = devm_kzalloc(&pdev->dev, sizeof(*msp), GFP_KERNEL);
2845*4882a593Smuzhiyun if (msp == NULL)
2846*4882a593Smuzhiyun return -ENOMEM;
2847*4882a593Smuzhiyun platform_set_drvdata(pdev, msp);
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun msp->base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
2850*4882a593Smuzhiyun if (msp->base == NULL)
2851*4882a593Smuzhiyun return -ENOMEM;
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun msp->clk = devm_clk_get(&pdev->dev, NULL);
2854*4882a593Smuzhiyun if (!IS_ERR(msp->clk))
2855*4882a593Smuzhiyun clk_prepare_enable(msp->clk);
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun /*
2858*4882a593Smuzhiyun * (Re-)program MBUS remapping windows if we are asked to.
2859*4882a593Smuzhiyun */
2860*4882a593Smuzhiyun dram = mv_mbus_dram_info();
2861*4882a593Smuzhiyun if (dram)
2862*4882a593Smuzhiyun mv643xx_eth_conf_mbus_windows(msp, dram);
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun ret = mv643xx_eth_shared_of_probe(pdev);
2865*4882a593Smuzhiyun if (ret)
2866*4882a593Smuzhiyun goto err_put_clk;
2867*4882a593Smuzhiyun pd = dev_get_platdata(&pdev->dev);
2868*4882a593Smuzhiyun
2869*4882a593Smuzhiyun msp->tx_csum_limit = (pd != NULL && pd->tx_csum_limit) ?
2870*4882a593Smuzhiyun pd->tx_csum_limit : 9 * 1024;
2871*4882a593Smuzhiyun infer_hw_params(msp);
2872*4882a593Smuzhiyun
2873*4882a593Smuzhiyun return 0;
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun err_put_clk:
2876*4882a593Smuzhiyun if (!IS_ERR(msp->clk))
2877*4882a593Smuzhiyun clk_disable_unprepare(msp->clk);
2878*4882a593Smuzhiyun return ret;
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun
mv643xx_eth_shared_remove(struct platform_device * pdev)2881*4882a593Smuzhiyun static int mv643xx_eth_shared_remove(struct platform_device *pdev)
2882*4882a593Smuzhiyun {
2883*4882a593Smuzhiyun struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun mv643xx_eth_shared_of_remove();
2886*4882a593Smuzhiyun if (!IS_ERR(msp->clk))
2887*4882a593Smuzhiyun clk_disable_unprepare(msp->clk);
2888*4882a593Smuzhiyun return 0;
2889*4882a593Smuzhiyun }
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun static struct platform_driver mv643xx_eth_shared_driver = {
2892*4882a593Smuzhiyun .probe = mv643xx_eth_shared_probe,
2893*4882a593Smuzhiyun .remove = mv643xx_eth_shared_remove,
2894*4882a593Smuzhiyun .driver = {
2895*4882a593Smuzhiyun .name = MV643XX_ETH_SHARED_NAME,
2896*4882a593Smuzhiyun .of_match_table = of_match_ptr(mv643xx_eth_shared_ids),
2897*4882a593Smuzhiyun },
2898*4882a593Smuzhiyun };
2899*4882a593Smuzhiyun
phy_addr_set(struct mv643xx_eth_private * mp,int phy_addr)2900*4882a593Smuzhiyun static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
2901*4882a593Smuzhiyun {
2902*4882a593Smuzhiyun int addr_shift = 5 * mp->port_num;
2903*4882a593Smuzhiyun u32 data;
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun data = rdl(mp, PHY_ADDR);
2906*4882a593Smuzhiyun data &= ~(0x1f << addr_shift);
2907*4882a593Smuzhiyun data |= (phy_addr & 0x1f) << addr_shift;
2908*4882a593Smuzhiyun wrl(mp, PHY_ADDR, data);
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun
phy_addr_get(struct mv643xx_eth_private * mp)2911*4882a593Smuzhiyun static int phy_addr_get(struct mv643xx_eth_private *mp)
2912*4882a593Smuzhiyun {
2913*4882a593Smuzhiyun unsigned int data;
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun data = rdl(mp, PHY_ADDR);
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun return (data >> (5 * mp->port_num)) & 0x1f;
2918*4882a593Smuzhiyun }
2919*4882a593Smuzhiyun
set_params(struct mv643xx_eth_private * mp,struct mv643xx_eth_platform_data * pd)2920*4882a593Smuzhiyun static void set_params(struct mv643xx_eth_private *mp,
2921*4882a593Smuzhiyun struct mv643xx_eth_platform_data *pd)
2922*4882a593Smuzhiyun {
2923*4882a593Smuzhiyun struct net_device *dev = mp->dev;
2924*4882a593Smuzhiyun unsigned int tx_ring_size;
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun if (is_valid_ether_addr(pd->mac_addr))
2927*4882a593Smuzhiyun memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
2928*4882a593Smuzhiyun else
2929*4882a593Smuzhiyun uc_addr_get(mp, dev->dev_addr);
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
2932*4882a593Smuzhiyun if (pd->rx_queue_size)
2933*4882a593Smuzhiyun mp->rx_ring_size = pd->rx_queue_size;
2934*4882a593Smuzhiyun mp->rx_desc_sram_addr = pd->rx_sram_addr;
2935*4882a593Smuzhiyun mp->rx_desc_sram_size = pd->rx_sram_size;
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun mp->rxq_count = pd->rx_queue_count ? : 1;
2938*4882a593Smuzhiyun
2939*4882a593Smuzhiyun tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
2940*4882a593Smuzhiyun if (pd->tx_queue_size)
2941*4882a593Smuzhiyun tx_ring_size = pd->tx_queue_size;
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun mp->tx_ring_size = clamp_t(unsigned int, tx_ring_size,
2944*4882a593Smuzhiyun MV643XX_MAX_SKB_DESCS * 2, 4096);
2945*4882a593Smuzhiyun if (mp->tx_ring_size != tx_ring_size)
2946*4882a593Smuzhiyun netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
2947*4882a593Smuzhiyun mp->tx_ring_size, tx_ring_size);
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun mp->tx_desc_sram_addr = pd->tx_sram_addr;
2950*4882a593Smuzhiyun mp->tx_desc_sram_size = pd->tx_sram_size;
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun mp->txq_count = pd->tx_queue_count ? : 1;
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun
get_phy_mode(struct mv643xx_eth_private * mp)2955*4882a593Smuzhiyun static int get_phy_mode(struct mv643xx_eth_private *mp)
2956*4882a593Smuzhiyun {
2957*4882a593Smuzhiyun struct device *dev = mp->dev->dev.parent;
2958*4882a593Smuzhiyun phy_interface_t iface;
2959*4882a593Smuzhiyun int err;
2960*4882a593Smuzhiyun
2961*4882a593Smuzhiyun if (dev->of_node)
2962*4882a593Smuzhiyun err = of_get_phy_mode(dev->of_node, &iface);
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun /* Historical default if unspecified. We could also read/write
2965*4882a593Smuzhiyun * the interface state in the PSC1
2966*4882a593Smuzhiyun */
2967*4882a593Smuzhiyun if (!dev->of_node || err)
2968*4882a593Smuzhiyun iface = PHY_INTERFACE_MODE_GMII;
2969*4882a593Smuzhiyun return iface;
2970*4882a593Smuzhiyun }
2971*4882a593Smuzhiyun
phy_scan(struct mv643xx_eth_private * mp,int phy_addr)2972*4882a593Smuzhiyun static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
2973*4882a593Smuzhiyun int phy_addr)
2974*4882a593Smuzhiyun {
2975*4882a593Smuzhiyun struct phy_device *phydev;
2976*4882a593Smuzhiyun int start;
2977*4882a593Smuzhiyun int num;
2978*4882a593Smuzhiyun int i;
2979*4882a593Smuzhiyun char phy_id[MII_BUS_ID_SIZE + 3];
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
2982*4882a593Smuzhiyun start = phy_addr_get(mp) & 0x1f;
2983*4882a593Smuzhiyun num = 32;
2984*4882a593Smuzhiyun } else {
2985*4882a593Smuzhiyun start = phy_addr & 0x1f;
2986*4882a593Smuzhiyun num = 1;
2987*4882a593Smuzhiyun }
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun /* Attempt to connect to the PHY using orion-mdio */
2990*4882a593Smuzhiyun phydev = ERR_PTR(-ENODEV);
2991*4882a593Smuzhiyun for (i = 0; i < num; i++) {
2992*4882a593Smuzhiyun int addr = (start + i) & 0x1f;
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
2995*4882a593Smuzhiyun "orion-mdio-mii", addr);
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun phydev = phy_connect(mp->dev, phy_id, mv643xx_eth_adjust_link,
2998*4882a593Smuzhiyun get_phy_mode(mp));
2999*4882a593Smuzhiyun if (!IS_ERR(phydev)) {
3000*4882a593Smuzhiyun phy_addr_set(mp, addr);
3001*4882a593Smuzhiyun break;
3002*4882a593Smuzhiyun }
3003*4882a593Smuzhiyun }
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun return phydev;
3006*4882a593Smuzhiyun }
3007*4882a593Smuzhiyun
phy_init(struct mv643xx_eth_private * mp,int speed,int duplex)3008*4882a593Smuzhiyun static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
3009*4882a593Smuzhiyun {
3010*4882a593Smuzhiyun struct net_device *dev = mp->dev;
3011*4882a593Smuzhiyun struct phy_device *phy = dev->phydev;
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun if (speed == 0) {
3014*4882a593Smuzhiyun phy->autoneg = AUTONEG_ENABLE;
3015*4882a593Smuzhiyun phy->speed = 0;
3016*4882a593Smuzhiyun phy->duplex = 0;
3017*4882a593Smuzhiyun linkmode_copy(phy->advertising, phy->supported);
3018*4882a593Smuzhiyun linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
3019*4882a593Smuzhiyun phy->advertising);
3020*4882a593Smuzhiyun } else {
3021*4882a593Smuzhiyun phy->autoneg = AUTONEG_DISABLE;
3022*4882a593Smuzhiyun linkmode_zero(phy->advertising);
3023*4882a593Smuzhiyun phy->speed = speed;
3024*4882a593Smuzhiyun phy->duplex = duplex;
3025*4882a593Smuzhiyun }
3026*4882a593Smuzhiyun phy_start_aneg(phy);
3027*4882a593Smuzhiyun }
3028*4882a593Smuzhiyun
init_pscr(struct mv643xx_eth_private * mp,int speed,int duplex)3029*4882a593Smuzhiyun static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
3030*4882a593Smuzhiyun {
3031*4882a593Smuzhiyun struct net_device *dev = mp->dev;
3032*4882a593Smuzhiyun u32 pscr;
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun pscr = rdlp(mp, PORT_SERIAL_CONTROL);
3035*4882a593Smuzhiyun if (pscr & SERIAL_PORT_ENABLE) {
3036*4882a593Smuzhiyun pscr &= ~SERIAL_PORT_ENABLE;
3037*4882a593Smuzhiyun wrlp(mp, PORT_SERIAL_CONTROL, pscr);
3038*4882a593Smuzhiyun }
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
3041*4882a593Smuzhiyun if (!dev->phydev) {
3042*4882a593Smuzhiyun pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
3043*4882a593Smuzhiyun if (speed == SPEED_1000)
3044*4882a593Smuzhiyun pscr |= SET_GMII_SPEED_TO_1000;
3045*4882a593Smuzhiyun else if (speed == SPEED_100)
3046*4882a593Smuzhiyun pscr |= SET_MII_SPEED_TO_100;
3047*4882a593Smuzhiyun
3048*4882a593Smuzhiyun pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
3051*4882a593Smuzhiyun if (duplex == DUPLEX_FULL)
3052*4882a593Smuzhiyun pscr |= SET_FULL_DUPLEX_MODE;
3053*4882a593Smuzhiyun }
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun wrlp(mp, PORT_SERIAL_CONTROL, pscr);
3056*4882a593Smuzhiyun }
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun static const struct net_device_ops mv643xx_eth_netdev_ops = {
3059*4882a593Smuzhiyun .ndo_open = mv643xx_eth_open,
3060*4882a593Smuzhiyun .ndo_stop = mv643xx_eth_stop,
3061*4882a593Smuzhiyun .ndo_start_xmit = mv643xx_eth_xmit,
3062*4882a593Smuzhiyun .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
3063*4882a593Smuzhiyun .ndo_set_mac_address = mv643xx_eth_set_mac_address,
3064*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
3065*4882a593Smuzhiyun .ndo_do_ioctl = mv643xx_eth_ioctl,
3066*4882a593Smuzhiyun .ndo_change_mtu = mv643xx_eth_change_mtu,
3067*4882a593Smuzhiyun .ndo_set_features = mv643xx_eth_set_features,
3068*4882a593Smuzhiyun .ndo_tx_timeout = mv643xx_eth_tx_timeout,
3069*4882a593Smuzhiyun .ndo_get_stats = mv643xx_eth_get_stats,
3070*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3071*4882a593Smuzhiyun .ndo_poll_controller = mv643xx_eth_netpoll,
3072*4882a593Smuzhiyun #endif
3073*4882a593Smuzhiyun };
3074*4882a593Smuzhiyun
mv643xx_eth_probe(struct platform_device * pdev)3075*4882a593Smuzhiyun static int mv643xx_eth_probe(struct platform_device *pdev)
3076*4882a593Smuzhiyun {
3077*4882a593Smuzhiyun struct mv643xx_eth_platform_data *pd;
3078*4882a593Smuzhiyun struct mv643xx_eth_private *mp;
3079*4882a593Smuzhiyun struct net_device *dev;
3080*4882a593Smuzhiyun struct phy_device *phydev = NULL;
3081*4882a593Smuzhiyun struct resource *res;
3082*4882a593Smuzhiyun int err;
3083*4882a593Smuzhiyun
3084*4882a593Smuzhiyun pd = dev_get_platdata(&pdev->dev);
3085*4882a593Smuzhiyun if (pd == NULL) {
3086*4882a593Smuzhiyun dev_err(&pdev->dev, "no mv643xx_eth_platform_data\n");
3087*4882a593Smuzhiyun return -ENODEV;
3088*4882a593Smuzhiyun }
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun if (pd->shared == NULL) {
3091*4882a593Smuzhiyun dev_err(&pdev->dev, "no mv643xx_eth_platform_data->shared\n");
3092*4882a593Smuzhiyun return -ENODEV;
3093*4882a593Smuzhiyun }
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
3096*4882a593Smuzhiyun if (!dev)
3097*4882a593Smuzhiyun return -ENOMEM;
3098*4882a593Smuzhiyun
3099*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
3100*4882a593Smuzhiyun mp = netdev_priv(dev);
3101*4882a593Smuzhiyun platform_set_drvdata(pdev, mp);
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun mp->shared = platform_get_drvdata(pd->shared);
3104*4882a593Smuzhiyun mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
3105*4882a593Smuzhiyun mp->port_num = pd->port_number;
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun mp->dev = dev;
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun /* Kirkwood resets some registers on gated clocks. Especially
3110*4882a593Smuzhiyun * CLK125_BYPASS_EN must be cleared but is not available on
3111*4882a593Smuzhiyun * all other SoCs/System Controllers using this driver.
3112*4882a593Smuzhiyun */
3113*4882a593Smuzhiyun if (of_device_is_compatible(pdev->dev.of_node,
3114*4882a593Smuzhiyun "marvell,kirkwood-eth-port"))
3115*4882a593Smuzhiyun wrlp(mp, PORT_SERIAL_CONTROL1,
3116*4882a593Smuzhiyun rdlp(mp, PORT_SERIAL_CONTROL1) & ~CLK125_BYPASS_EN);
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun /*
3119*4882a593Smuzhiyun * Start with a default rate, and if there is a clock, allow
3120*4882a593Smuzhiyun * it to override the default.
3121*4882a593Smuzhiyun */
3122*4882a593Smuzhiyun mp->t_clk = 133000000;
3123*4882a593Smuzhiyun mp->clk = devm_clk_get(&pdev->dev, NULL);
3124*4882a593Smuzhiyun if (!IS_ERR(mp->clk)) {
3125*4882a593Smuzhiyun clk_prepare_enable(mp->clk);
3126*4882a593Smuzhiyun mp->t_clk = clk_get_rate(mp->clk);
3127*4882a593Smuzhiyun } else if (!IS_ERR(mp->shared->clk)) {
3128*4882a593Smuzhiyun mp->t_clk = clk_get_rate(mp->shared->clk);
3129*4882a593Smuzhiyun }
3130*4882a593Smuzhiyun
3131*4882a593Smuzhiyun set_params(mp, pd);
3132*4882a593Smuzhiyun netif_set_real_num_tx_queues(dev, mp->txq_count);
3133*4882a593Smuzhiyun netif_set_real_num_rx_queues(dev, mp->rxq_count);
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun err = 0;
3136*4882a593Smuzhiyun if (pd->phy_node) {
3137*4882a593Smuzhiyun phydev = of_phy_connect(mp->dev, pd->phy_node,
3138*4882a593Smuzhiyun mv643xx_eth_adjust_link, 0,
3139*4882a593Smuzhiyun get_phy_mode(mp));
3140*4882a593Smuzhiyun if (!phydev)
3141*4882a593Smuzhiyun err = -ENODEV;
3142*4882a593Smuzhiyun else
3143*4882a593Smuzhiyun phy_addr_set(mp, phydev->mdio.addr);
3144*4882a593Smuzhiyun } else if (pd->phy_addr != MV643XX_ETH_PHY_NONE) {
3145*4882a593Smuzhiyun phydev = phy_scan(mp, pd->phy_addr);
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun if (IS_ERR(phydev))
3148*4882a593Smuzhiyun err = PTR_ERR(phydev);
3149*4882a593Smuzhiyun else
3150*4882a593Smuzhiyun phy_init(mp, pd->speed, pd->duplex);
3151*4882a593Smuzhiyun }
3152*4882a593Smuzhiyun if (err == -ENODEV) {
3153*4882a593Smuzhiyun err = -EPROBE_DEFER;
3154*4882a593Smuzhiyun goto out;
3155*4882a593Smuzhiyun }
3156*4882a593Smuzhiyun if (err)
3157*4882a593Smuzhiyun goto out;
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun dev->ethtool_ops = &mv643xx_eth_ethtool_ops;
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun init_pscr(mp, pd->speed, pd->duplex);
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun mib_counters_clear(mp);
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun timer_setup(&mp->mib_counters_timer, mib_counters_timer_wrapper, 0);
3167*4882a593Smuzhiyun mp->mib_counters_timer.expires = jiffies + 30 * HZ;
3168*4882a593Smuzhiyun
3169*4882a593Smuzhiyun spin_lock_init(&mp->mib_counters_lock);
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, NAPI_POLL_WEIGHT);
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun timer_setup(&mp->rx_oom, oom_timer_wrapper, 0);
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
3179*4882a593Smuzhiyun BUG_ON(!res);
3180*4882a593Smuzhiyun dev->irq = res->start;
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun dev->netdev_ops = &mv643xx_eth_netdev_ops;
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun dev->watchdog_timeo = 2 * HZ;
3185*4882a593Smuzhiyun dev->base_addr = 0;
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
3188*4882a593Smuzhiyun dev->vlan_features = dev->features;
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun dev->features |= NETIF_F_RXCSUM;
3191*4882a593Smuzhiyun dev->hw_features = dev->features;
3192*4882a593Smuzhiyun
3193*4882a593Smuzhiyun dev->priv_flags |= IFF_UNICAST_FLT;
3194*4882a593Smuzhiyun dev->gso_max_segs = MV643XX_MAX_TSO_SEGS;
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun /* MTU range: 64 - 9500 */
3197*4882a593Smuzhiyun dev->min_mtu = 64;
3198*4882a593Smuzhiyun dev->max_mtu = 9500;
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun if (mp->shared->win_protect)
3201*4882a593Smuzhiyun wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
3202*4882a593Smuzhiyun
3203*4882a593Smuzhiyun netif_carrier_off(dev);
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun set_rx_coal(mp, 250);
3208*4882a593Smuzhiyun set_tx_coal(mp, 0);
3209*4882a593Smuzhiyun
3210*4882a593Smuzhiyun err = register_netdev(dev);
3211*4882a593Smuzhiyun if (err)
3212*4882a593Smuzhiyun goto out;
3213*4882a593Smuzhiyun
3214*4882a593Smuzhiyun netdev_notice(dev, "port %d with MAC address %pM\n",
3215*4882a593Smuzhiyun mp->port_num, dev->dev_addr);
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun if (mp->tx_desc_sram_size > 0)
3218*4882a593Smuzhiyun netdev_notice(dev, "configured with sram\n");
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun return 0;
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun out:
3223*4882a593Smuzhiyun if (!IS_ERR(mp->clk))
3224*4882a593Smuzhiyun clk_disable_unprepare(mp->clk);
3225*4882a593Smuzhiyun free_netdev(dev);
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun return err;
3228*4882a593Smuzhiyun }
3229*4882a593Smuzhiyun
mv643xx_eth_remove(struct platform_device * pdev)3230*4882a593Smuzhiyun static int mv643xx_eth_remove(struct platform_device *pdev)
3231*4882a593Smuzhiyun {
3232*4882a593Smuzhiyun struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3233*4882a593Smuzhiyun struct net_device *dev = mp->dev;
3234*4882a593Smuzhiyun
3235*4882a593Smuzhiyun unregister_netdev(mp->dev);
3236*4882a593Smuzhiyun if (dev->phydev)
3237*4882a593Smuzhiyun phy_disconnect(dev->phydev);
3238*4882a593Smuzhiyun cancel_work_sync(&mp->tx_timeout_task);
3239*4882a593Smuzhiyun
3240*4882a593Smuzhiyun if (!IS_ERR(mp->clk))
3241*4882a593Smuzhiyun clk_disable_unprepare(mp->clk);
3242*4882a593Smuzhiyun
3243*4882a593Smuzhiyun free_netdev(mp->dev);
3244*4882a593Smuzhiyun
3245*4882a593Smuzhiyun return 0;
3246*4882a593Smuzhiyun }
3247*4882a593Smuzhiyun
mv643xx_eth_shutdown(struct platform_device * pdev)3248*4882a593Smuzhiyun static void mv643xx_eth_shutdown(struct platform_device *pdev)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3251*4882a593Smuzhiyun
3252*4882a593Smuzhiyun /* Mask all interrupts on ethernet port */
3253*4882a593Smuzhiyun wrlp(mp, INT_MASK, 0);
3254*4882a593Smuzhiyun rdlp(mp, INT_MASK);
3255*4882a593Smuzhiyun
3256*4882a593Smuzhiyun if (netif_running(mp->dev))
3257*4882a593Smuzhiyun port_reset(mp);
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun
3260*4882a593Smuzhiyun static struct platform_driver mv643xx_eth_driver = {
3261*4882a593Smuzhiyun .probe = mv643xx_eth_probe,
3262*4882a593Smuzhiyun .remove = mv643xx_eth_remove,
3263*4882a593Smuzhiyun .shutdown = mv643xx_eth_shutdown,
3264*4882a593Smuzhiyun .driver = {
3265*4882a593Smuzhiyun .name = MV643XX_ETH_NAME,
3266*4882a593Smuzhiyun },
3267*4882a593Smuzhiyun };
3268*4882a593Smuzhiyun
3269*4882a593Smuzhiyun static struct platform_driver * const drivers[] = {
3270*4882a593Smuzhiyun &mv643xx_eth_shared_driver,
3271*4882a593Smuzhiyun &mv643xx_eth_driver,
3272*4882a593Smuzhiyun };
3273*4882a593Smuzhiyun
mv643xx_eth_init_module(void)3274*4882a593Smuzhiyun static int __init mv643xx_eth_init_module(void)
3275*4882a593Smuzhiyun {
3276*4882a593Smuzhiyun return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun module_init(mv643xx_eth_init_module);
3279*4882a593Smuzhiyun
mv643xx_eth_cleanup_module(void)3280*4882a593Smuzhiyun static void __exit mv643xx_eth_cleanup_module(void)
3281*4882a593Smuzhiyun {
3282*4882a593Smuzhiyun platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
3283*4882a593Smuzhiyun }
3284*4882a593Smuzhiyun module_exit(mv643xx_eth_cleanup_module);
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
3287*4882a593Smuzhiyun "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
3288*4882a593Smuzhiyun MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
3289*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3290*4882a593Smuzhiyun MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
3291*4882a593Smuzhiyun MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
3292