xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/ixgbevf/vf.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 1999 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __IXGBE_VF_H__
5*4882a593Smuzhiyun #define __IXGBE_VF_H__
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/pci.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/if_ether.h>
11*4882a593Smuzhiyun #include <linux/netdevice.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "defines.h"
14*4882a593Smuzhiyun #include "regs.h"
15*4882a593Smuzhiyun #include "mbx.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun struct ixgbe_hw;
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* iterator type for walking multicast address lists */
20*4882a593Smuzhiyun typedef u8* (*ixgbe_mc_addr_itr) (struct ixgbe_hw *hw, u8 **mc_addr_ptr,
21*4882a593Smuzhiyun 				  u32 *vmdq);
22*4882a593Smuzhiyun struct ixgbe_mac_operations {
23*4882a593Smuzhiyun 	s32 (*init_hw)(struct ixgbe_hw *);
24*4882a593Smuzhiyun 	s32 (*reset_hw)(struct ixgbe_hw *);
25*4882a593Smuzhiyun 	s32 (*start_hw)(struct ixgbe_hw *);
26*4882a593Smuzhiyun 	s32 (*clear_hw_cntrs)(struct ixgbe_hw *);
27*4882a593Smuzhiyun 	enum ixgbe_media_type (*get_media_type)(struct ixgbe_hw *);
28*4882a593Smuzhiyun 	s32 (*get_mac_addr)(struct ixgbe_hw *, u8 *);
29*4882a593Smuzhiyun 	s32 (*stop_adapter)(struct ixgbe_hw *);
30*4882a593Smuzhiyun 	s32 (*get_bus_info)(struct ixgbe_hw *);
31*4882a593Smuzhiyun 	s32 (*negotiate_api_version)(struct ixgbe_hw *hw, int api);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	/* Link */
34*4882a593Smuzhiyun 	s32 (*setup_link)(struct ixgbe_hw *, ixgbe_link_speed, bool, bool);
35*4882a593Smuzhiyun 	s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *, bool);
36*4882a593Smuzhiyun 	s32 (*get_link_capabilities)(struct ixgbe_hw *, ixgbe_link_speed *,
37*4882a593Smuzhiyun 				     bool *);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* RAR, Multicast, VLAN */
40*4882a593Smuzhiyun 	s32 (*set_rar)(struct ixgbe_hw *, u32, u8 *, u32);
41*4882a593Smuzhiyun 	s32 (*set_uc_addr)(struct ixgbe_hw *, u32, u8 *);
42*4882a593Smuzhiyun 	s32 (*init_rx_addrs)(struct ixgbe_hw *);
43*4882a593Smuzhiyun 	s32 (*update_mc_addr_list)(struct ixgbe_hw *, struct net_device *);
44*4882a593Smuzhiyun 	s32 (*update_xcast_mode)(struct ixgbe_hw *, int);
45*4882a593Smuzhiyun 	s32 (*enable_mc)(struct ixgbe_hw *);
46*4882a593Smuzhiyun 	s32 (*disable_mc)(struct ixgbe_hw *);
47*4882a593Smuzhiyun 	s32 (*clear_vfta)(struct ixgbe_hw *);
48*4882a593Smuzhiyun 	s32 (*set_vfta)(struct ixgbe_hw *, u32, u32, bool);
49*4882a593Smuzhiyun 	s32 (*set_rlpml)(struct ixgbe_hw *, u16);
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun enum ixgbe_mac_type {
53*4882a593Smuzhiyun 	ixgbe_mac_unknown = 0,
54*4882a593Smuzhiyun 	ixgbe_mac_82599_vf,
55*4882a593Smuzhiyun 	ixgbe_mac_X540_vf,
56*4882a593Smuzhiyun 	ixgbe_mac_X550_vf,
57*4882a593Smuzhiyun 	ixgbe_mac_X550EM_x_vf,
58*4882a593Smuzhiyun 	ixgbe_mac_x550em_a_vf,
59*4882a593Smuzhiyun 	ixgbe_num_macs
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct ixgbe_mac_info {
63*4882a593Smuzhiyun 	struct ixgbe_mac_operations ops;
64*4882a593Smuzhiyun 	u8 addr[6];
65*4882a593Smuzhiyun 	u8 perm_addr[6];
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	enum ixgbe_mac_type type;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	s32  mc_filter_type;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	bool get_link_status;
72*4882a593Smuzhiyun 	u32  max_tx_queues;
73*4882a593Smuzhiyun 	u32  max_rx_queues;
74*4882a593Smuzhiyun 	u32  max_msix_vectors;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct ixgbe_mbx_operations {
78*4882a593Smuzhiyun 	s32 (*init_params)(struct ixgbe_hw *hw);
79*4882a593Smuzhiyun 	s32 (*read)(struct ixgbe_hw *, u32 *, u16);
80*4882a593Smuzhiyun 	s32 (*write)(struct ixgbe_hw *, u32 *, u16);
81*4882a593Smuzhiyun 	s32 (*read_posted)(struct ixgbe_hw *, u32 *, u16);
82*4882a593Smuzhiyun 	s32 (*write_posted)(struct ixgbe_hw *, u32 *, u16);
83*4882a593Smuzhiyun 	s32 (*check_for_msg)(struct ixgbe_hw *);
84*4882a593Smuzhiyun 	s32 (*check_for_ack)(struct ixgbe_hw *);
85*4882a593Smuzhiyun 	s32 (*check_for_rst)(struct ixgbe_hw *);
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct ixgbe_mbx_stats {
89*4882a593Smuzhiyun 	u32 msgs_tx;
90*4882a593Smuzhiyun 	u32 msgs_rx;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	u32 acks;
93*4882a593Smuzhiyun 	u32 reqs;
94*4882a593Smuzhiyun 	u32 rsts;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct ixgbe_mbx_info {
98*4882a593Smuzhiyun 	struct ixgbe_mbx_operations ops;
99*4882a593Smuzhiyun 	struct ixgbe_mbx_stats stats;
100*4882a593Smuzhiyun 	u32 timeout;
101*4882a593Smuzhiyun 	u32 udelay;
102*4882a593Smuzhiyun 	u32 v2p_mailbox;
103*4882a593Smuzhiyun 	u16 size;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct ixgbe_hw {
107*4882a593Smuzhiyun 	void *back;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	u8 __iomem *hw_addr;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	struct ixgbe_mac_info mac;
112*4882a593Smuzhiyun 	struct ixgbe_mbx_info mbx;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	u16 device_id;
115*4882a593Smuzhiyun 	u16 subsystem_vendor_id;
116*4882a593Smuzhiyun 	u16 subsystem_device_id;
117*4882a593Smuzhiyun 	u16 vendor_id;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	u8  revision_id;
120*4882a593Smuzhiyun 	bool adapter_stopped;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	int api_version;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun struct ixgbevf_hw_stats {
126*4882a593Smuzhiyun 	u64 base_vfgprc;
127*4882a593Smuzhiyun 	u64 base_vfgptc;
128*4882a593Smuzhiyun 	u64 base_vfgorc;
129*4882a593Smuzhiyun 	u64 base_vfgotc;
130*4882a593Smuzhiyun 	u64 base_vfmprc;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	u64 last_vfgprc;
133*4882a593Smuzhiyun 	u64 last_vfgptc;
134*4882a593Smuzhiyun 	u64 last_vfgorc;
135*4882a593Smuzhiyun 	u64 last_vfgotc;
136*4882a593Smuzhiyun 	u64 last_vfmprc;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	u64 vfgprc;
139*4882a593Smuzhiyun 	u64 vfgptc;
140*4882a593Smuzhiyun 	u64 vfgorc;
141*4882a593Smuzhiyun 	u64 vfgotc;
142*4882a593Smuzhiyun 	u64 vfmprc;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	u64 saved_reset_vfgprc;
145*4882a593Smuzhiyun 	u64 saved_reset_vfgptc;
146*4882a593Smuzhiyun 	u64 saved_reset_vfgorc;
147*4882a593Smuzhiyun 	u64 saved_reset_vfgotc;
148*4882a593Smuzhiyun 	u64 saved_reset_vfmprc;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun struct ixgbevf_info {
152*4882a593Smuzhiyun 	enum ixgbe_mac_type mac;
153*4882a593Smuzhiyun 	const struct ixgbe_mac_operations *mac_ops;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define IXGBE_FAILED_READ_REG 0xffffffffU
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define IXGBE_REMOVED(a) unlikely(!(a))
159*4882a593Smuzhiyun 
ixgbe_write_reg(struct ixgbe_hw * hw,u32 reg,u32 value)160*4882a593Smuzhiyun static inline void ixgbe_write_reg(struct ixgbe_hw *hw, u32 reg, u32 value)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	u8 __iomem *reg_addr = READ_ONCE(hw->hw_addr);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (IXGBE_REMOVED(reg_addr))
165*4882a593Smuzhiyun 		return;
166*4882a593Smuzhiyun 	writel(value, reg_addr + reg);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define IXGBE_WRITE_REG(h, r, v) ixgbe_write_reg(h, r, v)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun u32 ixgbevf_read_reg(struct ixgbe_hw *hw, u32 reg);
172*4882a593Smuzhiyun #define IXGBE_READ_REG(h, r) ixgbevf_read_reg(h, r)
173*4882a593Smuzhiyun 
ixgbe_write_reg_array(struct ixgbe_hw * hw,u32 reg,u32 offset,u32 value)174*4882a593Smuzhiyun static inline void ixgbe_write_reg_array(struct ixgbe_hw *hw, u32 reg,
175*4882a593Smuzhiyun 					 u32 offset, u32 value)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	ixgbe_write_reg(hw, reg + (offset << 2), value);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define IXGBE_WRITE_REG_ARRAY(h, r, o, v) ixgbe_write_reg_array(h, r, o, v)
181*4882a593Smuzhiyun 
ixgbe_read_reg_array(struct ixgbe_hw * hw,u32 reg,u32 offset)182*4882a593Smuzhiyun static inline u32 ixgbe_read_reg_array(struct ixgbe_hw *hw, u32 reg,
183*4882a593Smuzhiyun 				       u32 offset)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	return ixgbevf_read_reg(hw, reg + (offset << 2));
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define IXGBE_READ_REG_ARRAY(h, r, o) ixgbe_read_reg_array(h, r, o)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun int ixgbevf_get_queues(struct ixgbe_hw *hw, unsigned int *num_tcs,
191*4882a593Smuzhiyun 		       unsigned int *default_tc);
192*4882a593Smuzhiyun int ixgbevf_get_reta_locked(struct ixgbe_hw *hw, u32 *reta, int num_rx_queues);
193*4882a593Smuzhiyun int ixgbevf_get_rss_key_locked(struct ixgbe_hw *hw, u8 *rss_key);
194*4882a593Smuzhiyun #endif /* __IXGBE_VF_H__ */
195