xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/ixgbevf/ixgbevf.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 1999 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef _IXGBEVF_H_
5*4882a593Smuzhiyun #define _IXGBEVF_H_
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/timer.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/netdevice.h>
12*4882a593Smuzhiyun #include <linux/if_vlan.h>
13*4882a593Smuzhiyun #include <linux/u64_stats_sync.h>
14*4882a593Smuzhiyun #include <net/xdp.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "vf.h"
17*4882a593Smuzhiyun #include "ipsec.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define IXGBE_MAX_TXD_PWR	14
20*4882a593Smuzhiyun #define IXGBE_MAX_DATA_PER_TXD	BIT(IXGBE_MAX_TXD_PWR)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Tx Descriptors needed, worst case */
23*4882a593Smuzhiyun #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
24*4882a593Smuzhiyun #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* wrapper around a pointer to a socket buffer,
27*4882a593Smuzhiyun  * so a DMA handle can be stored along with the buffer
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun struct ixgbevf_tx_buffer {
30*4882a593Smuzhiyun 	union ixgbe_adv_tx_desc *next_to_watch;
31*4882a593Smuzhiyun 	unsigned long time_stamp;
32*4882a593Smuzhiyun 	union {
33*4882a593Smuzhiyun 		struct sk_buff *skb;
34*4882a593Smuzhiyun 		/* XDP uses address ptr on irq_clean */
35*4882a593Smuzhiyun 		void *data;
36*4882a593Smuzhiyun 	};
37*4882a593Smuzhiyun 	unsigned int bytecount;
38*4882a593Smuzhiyun 	unsigned short gso_segs;
39*4882a593Smuzhiyun 	__be16 protocol;
40*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_ADDR(dma);
41*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_LEN(len);
42*4882a593Smuzhiyun 	u32 tx_flags;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun struct ixgbevf_rx_buffer {
46*4882a593Smuzhiyun 	dma_addr_t dma;
47*4882a593Smuzhiyun 	struct page *page;
48*4882a593Smuzhiyun #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
49*4882a593Smuzhiyun 	__u32 page_offset;
50*4882a593Smuzhiyun #else
51*4882a593Smuzhiyun 	__u16 page_offset;
52*4882a593Smuzhiyun #endif
53*4882a593Smuzhiyun 	__u16 pagecnt_bias;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun struct ixgbevf_stats {
57*4882a593Smuzhiyun 	u64 packets;
58*4882a593Smuzhiyun 	u64 bytes;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct ixgbevf_tx_queue_stats {
62*4882a593Smuzhiyun 	u64 restart_queue;
63*4882a593Smuzhiyun 	u64 tx_busy;
64*4882a593Smuzhiyun 	u64 tx_done_old;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun struct ixgbevf_rx_queue_stats {
68*4882a593Smuzhiyun 	u64 alloc_rx_page_failed;
69*4882a593Smuzhiyun 	u64 alloc_rx_buff_failed;
70*4882a593Smuzhiyun 	u64 alloc_rx_page;
71*4882a593Smuzhiyun 	u64 csum_err;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun enum ixgbevf_ring_state_t {
75*4882a593Smuzhiyun 	__IXGBEVF_RX_3K_BUFFER,
76*4882a593Smuzhiyun 	__IXGBEVF_RX_BUILD_SKB_ENABLED,
77*4882a593Smuzhiyun 	__IXGBEVF_TX_DETECT_HANG,
78*4882a593Smuzhiyun 	__IXGBEVF_HANG_CHECK_ARMED,
79*4882a593Smuzhiyun 	__IXGBEVF_TX_XDP_RING,
80*4882a593Smuzhiyun 	__IXGBEVF_TX_XDP_RING_PRIMED,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define ring_is_xdp(ring) \
84*4882a593Smuzhiyun 		test_bit(__IXGBEVF_TX_XDP_RING, &(ring)->state)
85*4882a593Smuzhiyun #define set_ring_xdp(ring) \
86*4882a593Smuzhiyun 		set_bit(__IXGBEVF_TX_XDP_RING, &(ring)->state)
87*4882a593Smuzhiyun #define clear_ring_xdp(ring) \
88*4882a593Smuzhiyun 		clear_bit(__IXGBEVF_TX_XDP_RING, &(ring)->state)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun struct ixgbevf_ring {
91*4882a593Smuzhiyun 	struct ixgbevf_ring *next;
92*4882a593Smuzhiyun 	struct ixgbevf_q_vector *q_vector;	/* backpointer to q_vector */
93*4882a593Smuzhiyun 	struct net_device *netdev;
94*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
95*4882a593Smuzhiyun 	struct device *dev;
96*4882a593Smuzhiyun 	void *desc;			/* descriptor ring memory */
97*4882a593Smuzhiyun 	dma_addr_t dma;			/* phys. address of descriptor ring */
98*4882a593Smuzhiyun 	unsigned int size;		/* length in bytes */
99*4882a593Smuzhiyun 	u16 count;			/* amount of descriptors */
100*4882a593Smuzhiyun 	u16 next_to_use;
101*4882a593Smuzhiyun 	u16 next_to_clean;
102*4882a593Smuzhiyun 	u16 next_to_alloc;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	union {
105*4882a593Smuzhiyun 		struct ixgbevf_tx_buffer *tx_buffer_info;
106*4882a593Smuzhiyun 		struct ixgbevf_rx_buffer *rx_buffer_info;
107*4882a593Smuzhiyun 	};
108*4882a593Smuzhiyun 	unsigned long state;
109*4882a593Smuzhiyun 	struct ixgbevf_stats stats;
110*4882a593Smuzhiyun 	struct u64_stats_sync syncp;
111*4882a593Smuzhiyun 	union {
112*4882a593Smuzhiyun 		struct ixgbevf_tx_queue_stats tx_stats;
113*4882a593Smuzhiyun 		struct ixgbevf_rx_queue_stats rx_stats;
114*4882a593Smuzhiyun 	};
115*4882a593Smuzhiyun 	struct xdp_rxq_info xdp_rxq;
116*4882a593Smuzhiyun 	u64 hw_csum_rx_error;
117*4882a593Smuzhiyun 	u8 __iomem *tail;
118*4882a593Smuzhiyun 	struct sk_buff *skb;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* holds the special value that gets the hardware register offset
121*4882a593Smuzhiyun 	 * associated with this ring, which is different for DCB and RSS modes
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	u16 reg_idx;
124*4882a593Smuzhiyun 	int queue_index; /* needed for multiqueue queue management */
125*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* How many Rx Buffers do we bundle into one write to the hardware ? */
128*4882a593Smuzhiyun #define IXGBEVF_RX_BUFFER_WRITE	16	/* Must be power of 2 */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define MAX_RX_QUEUES IXGBE_VF_MAX_RX_QUEUES
131*4882a593Smuzhiyun #define MAX_TX_QUEUES IXGBE_VF_MAX_TX_QUEUES
132*4882a593Smuzhiyun #define MAX_XDP_QUEUES IXGBE_VF_MAX_TX_QUEUES
133*4882a593Smuzhiyun #define IXGBEVF_MAX_RSS_QUEUES		2
134*4882a593Smuzhiyun #define IXGBEVF_82599_RETA_SIZE		128	/* 128 entries */
135*4882a593Smuzhiyun #define IXGBEVF_X550_VFRETA_SIZE	64	/* 64 entries */
136*4882a593Smuzhiyun #define IXGBEVF_RSS_HASH_KEY_SIZE	40
137*4882a593Smuzhiyun #define IXGBEVF_VFRSSRK_REGS		10	/* 10 registers for RSS key */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define IXGBEVF_DEFAULT_TXD	1024
140*4882a593Smuzhiyun #define IXGBEVF_DEFAULT_RXD	512
141*4882a593Smuzhiyun #define IXGBEVF_MAX_TXD		4096
142*4882a593Smuzhiyun #define IXGBEVF_MIN_TXD		64
143*4882a593Smuzhiyun #define IXGBEVF_MAX_RXD		4096
144*4882a593Smuzhiyun #define IXGBEVF_MIN_RXD		64
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* Supported Rx Buffer Sizes */
147*4882a593Smuzhiyun #define IXGBEVF_RXBUFFER_256	256    /* Used for packet split */
148*4882a593Smuzhiyun #define IXGBEVF_RXBUFFER_2048	2048
149*4882a593Smuzhiyun #define IXGBEVF_RXBUFFER_3072	3072
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define IXGBEVF_RX_HDR_SIZE	IXGBEVF_RXBUFFER_256
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define MAXIMUM_ETHERNET_VLAN_SIZE (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define IXGBEVF_SKB_PAD		(NET_SKB_PAD + NET_IP_ALIGN)
156*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
157*4882a593Smuzhiyun #define IXGBEVF_MAX_FRAME_BUILD_SKB \
158*4882a593Smuzhiyun 	(SKB_WITH_OVERHEAD(IXGBEVF_RXBUFFER_2048) - IXGBEVF_SKB_PAD)
159*4882a593Smuzhiyun #else
160*4882a593Smuzhiyun #define IXGBEVF_MAX_FRAME_BUILD_SKB	IXGBEVF_RXBUFFER_2048
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_CSUM		BIT(0)
164*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_VLAN		BIT(1)
165*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_TSO		BIT(2)
166*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_IPV4		BIT(3)
167*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_IPSEC		BIT(4)
168*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
169*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0x0000e000
170*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define ring_uses_large_buffer(ring) \
173*4882a593Smuzhiyun 	test_bit(__IXGBEVF_RX_3K_BUFFER, &(ring)->state)
174*4882a593Smuzhiyun #define set_ring_uses_large_buffer(ring) \
175*4882a593Smuzhiyun 	set_bit(__IXGBEVF_RX_3K_BUFFER, &(ring)->state)
176*4882a593Smuzhiyun #define clear_ring_uses_large_buffer(ring) \
177*4882a593Smuzhiyun 	clear_bit(__IXGBEVF_RX_3K_BUFFER, &(ring)->state)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define ring_uses_build_skb(ring) \
180*4882a593Smuzhiyun 	test_bit(__IXGBEVF_RX_BUILD_SKB_ENABLED, &(ring)->state)
181*4882a593Smuzhiyun #define set_ring_build_skb_enabled(ring) \
182*4882a593Smuzhiyun 	set_bit(__IXGBEVF_RX_BUILD_SKB_ENABLED, &(ring)->state)
183*4882a593Smuzhiyun #define clear_ring_build_skb_enabled(ring) \
184*4882a593Smuzhiyun 	clear_bit(__IXGBEVF_RX_BUILD_SKB_ENABLED, &(ring)->state)
185*4882a593Smuzhiyun 
ixgbevf_rx_bufsz(struct ixgbevf_ring * ring)186*4882a593Smuzhiyun static inline unsigned int ixgbevf_rx_bufsz(struct ixgbevf_ring *ring)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
189*4882a593Smuzhiyun 	if (ring_uses_large_buffer(ring))
190*4882a593Smuzhiyun 		return IXGBEVF_RXBUFFER_3072;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (ring_uses_build_skb(ring))
193*4882a593Smuzhiyun 		return IXGBEVF_MAX_FRAME_BUILD_SKB;
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun 	return IXGBEVF_RXBUFFER_2048;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
ixgbevf_rx_pg_order(struct ixgbevf_ring * ring)198*4882a593Smuzhiyun static inline unsigned int ixgbevf_rx_pg_order(struct ixgbevf_ring *ring)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
201*4882a593Smuzhiyun 	if (ring_uses_large_buffer(ring))
202*4882a593Smuzhiyun 		return 1;
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun 	return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define ixgbevf_rx_pg_size(_ring) (PAGE_SIZE << ixgbevf_rx_pg_order(_ring))
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define check_for_tx_hang(ring) \
210*4882a593Smuzhiyun 	test_bit(__IXGBEVF_TX_DETECT_HANG, &(ring)->state)
211*4882a593Smuzhiyun #define set_check_for_tx_hang(ring) \
212*4882a593Smuzhiyun 	set_bit(__IXGBEVF_TX_DETECT_HANG, &(ring)->state)
213*4882a593Smuzhiyun #define clear_check_for_tx_hang(ring) \
214*4882a593Smuzhiyun 	clear_bit(__IXGBEVF_TX_DETECT_HANG, &(ring)->state)
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun struct ixgbevf_ring_container {
217*4882a593Smuzhiyun 	struct ixgbevf_ring *ring;	/* pointer to linked list of rings */
218*4882a593Smuzhiyun 	unsigned int total_bytes;	/* total bytes processed this int */
219*4882a593Smuzhiyun 	unsigned int total_packets;	/* total packets processed this int */
220*4882a593Smuzhiyun 	u8 count;			/* total number of rings in vector */
221*4882a593Smuzhiyun 	u8 itr;				/* current ITR setting for ring */
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* iterator for handling rings in ring container */
225*4882a593Smuzhiyun #define ixgbevf_for_each_ring(pos, head) \
226*4882a593Smuzhiyun 	for (pos = (head).ring; pos != NULL; pos = pos->next)
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* MAX_MSIX_Q_VECTORS of these are allocated,
229*4882a593Smuzhiyun  * but we only use one per queue-specific vector.
230*4882a593Smuzhiyun  */
231*4882a593Smuzhiyun struct ixgbevf_q_vector {
232*4882a593Smuzhiyun 	struct ixgbevf_adapter *adapter;
233*4882a593Smuzhiyun 	/* index of q_vector within array, also used for finding the bit in
234*4882a593Smuzhiyun 	 * EICR and friends that represents the vector for this ring
235*4882a593Smuzhiyun 	 */
236*4882a593Smuzhiyun 	u16 v_idx;
237*4882a593Smuzhiyun 	u16 itr; /* Interrupt throttle rate written to EITR */
238*4882a593Smuzhiyun 	struct napi_struct napi;
239*4882a593Smuzhiyun 	struct ixgbevf_ring_container rx, tx;
240*4882a593Smuzhiyun 	struct rcu_head rcu;    /* to avoid race with update stats on free */
241*4882a593Smuzhiyun 	char name[IFNAMSIZ + 9];
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* for dynamic allocation of rings associated with this q_vector */
244*4882a593Smuzhiyun 	struct ixgbevf_ring ring[0] ____cacheline_internodealigned_in_smp;
245*4882a593Smuzhiyun #ifdef CONFIG_NET_RX_BUSY_POLL
246*4882a593Smuzhiyun 	unsigned int state;
247*4882a593Smuzhiyun #define IXGBEVF_QV_STATE_IDLE		0
248*4882a593Smuzhiyun #define IXGBEVF_QV_STATE_NAPI		1    /* NAPI owns this QV */
249*4882a593Smuzhiyun #define IXGBEVF_QV_STATE_POLL		2    /* poll owns this QV */
250*4882a593Smuzhiyun #define IXGBEVF_QV_STATE_DISABLED	4    /* QV is disabled */
251*4882a593Smuzhiyun #define IXGBEVF_QV_OWNED	(IXGBEVF_QV_STATE_NAPI | IXGBEVF_QV_STATE_POLL)
252*4882a593Smuzhiyun #define IXGBEVF_QV_LOCKED	(IXGBEVF_QV_OWNED | IXGBEVF_QV_STATE_DISABLED)
253*4882a593Smuzhiyun #define IXGBEVF_QV_STATE_NAPI_YIELD	8    /* NAPI yielded this QV */
254*4882a593Smuzhiyun #define IXGBEVF_QV_STATE_POLL_YIELD	16   /* poll yielded this QV */
255*4882a593Smuzhiyun #define IXGBEVF_QV_YIELD	(IXGBEVF_QV_STATE_NAPI_YIELD | \
256*4882a593Smuzhiyun 				 IXGBEVF_QV_STATE_POLL_YIELD)
257*4882a593Smuzhiyun #define IXGBEVF_QV_USER_PEND	(IXGBEVF_QV_STATE_POLL | \
258*4882a593Smuzhiyun 				 IXGBEVF_QV_STATE_POLL_YIELD)
259*4882a593Smuzhiyun 	spinlock_t lock;
260*4882a593Smuzhiyun #endif /* CONFIG_NET_RX_BUSY_POLL */
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* microsecond values for various ITR rates shifted by 2 to fit itr register
264*4882a593Smuzhiyun  * with the first 3 bits reserved 0
265*4882a593Smuzhiyun  */
266*4882a593Smuzhiyun #define IXGBE_MIN_RSC_ITR	24
267*4882a593Smuzhiyun #define IXGBE_100K_ITR		40
268*4882a593Smuzhiyun #define IXGBE_20K_ITR		200
269*4882a593Smuzhiyun #define IXGBE_12K_ITR		336
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* Helper macros to switch between ints/sec and what the register uses.
272*4882a593Smuzhiyun  * And yes, it's the same math going both ways.  The lowest value
273*4882a593Smuzhiyun  * supported by all of the ixgbe hardware is 8.
274*4882a593Smuzhiyun  */
275*4882a593Smuzhiyun #define EITR_INTS_PER_SEC_TO_REG(_eitr) \
276*4882a593Smuzhiyun 	((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
277*4882a593Smuzhiyun #define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* ixgbevf_test_staterr - tests bits in Rx descriptor status and error fields */
ixgbevf_test_staterr(union ixgbe_adv_rx_desc * rx_desc,const u32 stat_err_bits)280*4882a593Smuzhiyun static inline __le32 ixgbevf_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
281*4882a593Smuzhiyun 					  const u32 stat_err_bits)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
ixgbevf_desc_unused(struct ixgbevf_ring * ring)286*4882a593Smuzhiyun static inline u16 ixgbevf_desc_unused(struct ixgbevf_ring *ring)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	u16 ntc = ring->next_to_clean;
289*4882a593Smuzhiyun 	u16 ntu = ring->next_to_use;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
ixgbevf_write_tail(struct ixgbevf_ring * ring,u32 value)294*4882a593Smuzhiyun static inline void ixgbevf_write_tail(struct ixgbevf_ring *ring, u32 value)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	writel(value, ring->tail);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define IXGBEVF_RX_DESC(R, i)	\
300*4882a593Smuzhiyun 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
301*4882a593Smuzhiyun #define IXGBEVF_TX_DESC(R, i)	\
302*4882a593Smuzhiyun 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
303*4882a593Smuzhiyun #define IXGBEVF_TX_CTXTDESC(R, i)	\
304*4882a593Smuzhiyun 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define OTHER_VECTOR	1
309*4882a593Smuzhiyun #define NON_Q_VECTORS	(OTHER_VECTOR)
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define MAX_MSIX_Q_VECTORS	2
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define MIN_MSIX_Q_VECTORS	1
314*4882a593Smuzhiyun #define MIN_MSIX_COUNT		(MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define IXGBEVF_RX_DMA_ATTR \
317*4882a593Smuzhiyun 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /* board specific private data structure */
320*4882a593Smuzhiyun struct ixgbevf_adapter {
321*4882a593Smuzhiyun 	/* this field must be first, see ixgbevf_process_skb_fields */
322*4882a593Smuzhiyun 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	struct ixgbevf_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* Interrupt Throttle Rate */
327*4882a593Smuzhiyun 	u16 rx_itr_setting;
328*4882a593Smuzhiyun 	u16 tx_itr_setting;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* interrupt masks */
331*4882a593Smuzhiyun 	u32 eims_enable_mask;
332*4882a593Smuzhiyun 	u32 eims_other;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* XDP */
335*4882a593Smuzhiyun 	int num_xdp_queues;
336*4882a593Smuzhiyun 	struct ixgbevf_ring *xdp_ring[MAX_XDP_QUEUES];
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* TX */
339*4882a593Smuzhiyun 	int num_tx_queues;
340*4882a593Smuzhiyun 	struct ixgbevf_ring *tx_ring[MAX_TX_QUEUES]; /* One per active queue */
341*4882a593Smuzhiyun 	u64 restart_queue;
342*4882a593Smuzhiyun 	u32 tx_timeout_count;
343*4882a593Smuzhiyun 	u64 tx_ipsec;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* RX */
346*4882a593Smuzhiyun 	int num_rx_queues;
347*4882a593Smuzhiyun 	struct ixgbevf_ring *rx_ring[MAX_TX_QUEUES]; /* One per active queue */
348*4882a593Smuzhiyun 	u64 hw_csum_rx_error;
349*4882a593Smuzhiyun 	u64 hw_rx_no_dma_resources;
350*4882a593Smuzhiyun 	int num_msix_vectors;
351*4882a593Smuzhiyun 	u64 alloc_rx_page_failed;
352*4882a593Smuzhiyun 	u64 alloc_rx_buff_failed;
353*4882a593Smuzhiyun 	u64 alloc_rx_page;
354*4882a593Smuzhiyun 	u64 rx_ipsec;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	struct msix_entry *msix_entries;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* OS defined structs */
359*4882a593Smuzhiyun 	struct net_device *netdev;
360*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
361*4882a593Smuzhiyun 	struct pci_dev *pdev;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* structs defined in ixgbe_vf.h */
364*4882a593Smuzhiyun 	struct ixgbe_hw hw;
365*4882a593Smuzhiyun 	u16 msg_enable;
366*4882a593Smuzhiyun 	/* Interrupt Throttle Rate */
367*4882a593Smuzhiyun 	u32 eitr_param;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	struct ixgbevf_hw_stats stats;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	unsigned long state;
372*4882a593Smuzhiyun 	u64 tx_busy;
373*4882a593Smuzhiyun 	unsigned int tx_ring_count;
374*4882a593Smuzhiyun 	unsigned int xdp_ring_count;
375*4882a593Smuzhiyun 	unsigned int rx_ring_count;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	u8 __iomem *io_addr; /* Mainly for iounmap use */
378*4882a593Smuzhiyun 	u32 link_speed;
379*4882a593Smuzhiyun 	bool link_up;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	struct timer_list service_timer;
382*4882a593Smuzhiyun 	struct work_struct service_task;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	spinlock_t mbx_lock;
385*4882a593Smuzhiyun 	unsigned long last_reset;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	u32 *rss_key;
388*4882a593Smuzhiyun 	u8 rss_indir_tbl[IXGBEVF_X550_VFRETA_SIZE];
389*4882a593Smuzhiyun 	u32 flags;
390*4882a593Smuzhiyun #define IXGBEVF_FLAGS_LEGACY_RX		BIT(1)
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #ifdef CONFIG_XFRM
393*4882a593Smuzhiyun 	struct ixgbevf_ipsec *ipsec;
394*4882a593Smuzhiyun #endif /* CONFIG_XFRM */
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun enum ixbgevf_state_t {
398*4882a593Smuzhiyun 	__IXGBEVF_TESTING,
399*4882a593Smuzhiyun 	__IXGBEVF_RESETTING,
400*4882a593Smuzhiyun 	__IXGBEVF_DOWN,
401*4882a593Smuzhiyun 	__IXGBEVF_DISABLED,
402*4882a593Smuzhiyun 	__IXGBEVF_REMOVING,
403*4882a593Smuzhiyun 	__IXGBEVF_SERVICE_SCHED,
404*4882a593Smuzhiyun 	__IXGBEVF_SERVICE_INITED,
405*4882a593Smuzhiyun 	__IXGBEVF_RESET_REQUESTED,
406*4882a593Smuzhiyun 	__IXGBEVF_QUEUE_RESET_REQUESTED,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun enum ixgbevf_boards {
410*4882a593Smuzhiyun 	board_82599_vf,
411*4882a593Smuzhiyun 	board_82599_vf_hv,
412*4882a593Smuzhiyun 	board_X540_vf,
413*4882a593Smuzhiyun 	board_X540_vf_hv,
414*4882a593Smuzhiyun 	board_X550_vf,
415*4882a593Smuzhiyun 	board_X550_vf_hv,
416*4882a593Smuzhiyun 	board_X550EM_x_vf,
417*4882a593Smuzhiyun 	board_X550EM_x_vf_hv,
418*4882a593Smuzhiyun 	board_x550em_a_vf,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun enum ixgbevf_xcast_modes {
422*4882a593Smuzhiyun 	IXGBEVF_XCAST_MODE_NONE = 0,
423*4882a593Smuzhiyun 	IXGBEVF_XCAST_MODE_MULTI,
424*4882a593Smuzhiyun 	IXGBEVF_XCAST_MODE_ALLMULTI,
425*4882a593Smuzhiyun 	IXGBEVF_XCAST_MODE_PROMISC,
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_82599_vf_info;
429*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_X540_vf_info;
430*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_X550_vf_info;
431*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_X550EM_x_vf_info;
432*4882a593Smuzhiyun extern const struct ixgbe_mbx_operations ixgbevf_mbx_ops;
433*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_x550em_a_vf_info;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_82599_vf_hv_info;
436*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_X540_vf_hv_info;
437*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_X550_vf_hv_info;
438*4882a593Smuzhiyun extern const struct ixgbevf_info ixgbevf_X550EM_x_vf_hv_info;
439*4882a593Smuzhiyun extern const struct ixgbe_mbx_operations ixgbevf_hv_mbx_ops;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* needed by ethtool.c */
442*4882a593Smuzhiyun extern const char ixgbevf_driver_name[];
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun int ixgbevf_open(struct net_device *netdev);
445*4882a593Smuzhiyun int ixgbevf_close(struct net_device *netdev);
446*4882a593Smuzhiyun void ixgbevf_up(struct ixgbevf_adapter *adapter);
447*4882a593Smuzhiyun void ixgbevf_down(struct ixgbevf_adapter *adapter);
448*4882a593Smuzhiyun void ixgbevf_reinit_locked(struct ixgbevf_adapter *adapter);
449*4882a593Smuzhiyun void ixgbevf_reset(struct ixgbevf_adapter *adapter);
450*4882a593Smuzhiyun void ixgbevf_set_ethtool_ops(struct net_device *netdev);
451*4882a593Smuzhiyun int ixgbevf_setup_rx_resources(struct ixgbevf_adapter *adapter,
452*4882a593Smuzhiyun 			       struct ixgbevf_ring *rx_ring);
453*4882a593Smuzhiyun int ixgbevf_setup_tx_resources(struct ixgbevf_ring *);
454*4882a593Smuzhiyun void ixgbevf_free_rx_resources(struct ixgbevf_ring *);
455*4882a593Smuzhiyun void ixgbevf_free_tx_resources(struct ixgbevf_ring *);
456*4882a593Smuzhiyun void ixgbevf_update_stats(struct ixgbevf_adapter *adapter);
457*4882a593Smuzhiyun int ethtool_ioctl(struct ifreq *ifr);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun extern void ixgbevf_write_eitr(struct ixgbevf_q_vector *q_vector);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun #ifdef CONFIG_IXGBEVF_IPSEC
462*4882a593Smuzhiyun void ixgbevf_init_ipsec_offload(struct ixgbevf_adapter *adapter);
463*4882a593Smuzhiyun void ixgbevf_stop_ipsec_offload(struct ixgbevf_adapter *adapter);
464*4882a593Smuzhiyun void ixgbevf_ipsec_restore(struct ixgbevf_adapter *adapter);
465*4882a593Smuzhiyun void ixgbevf_ipsec_rx(struct ixgbevf_ring *rx_ring,
466*4882a593Smuzhiyun 		      union ixgbe_adv_rx_desc *rx_desc,
467*4882a593Smuzhiyun 		      struct sk_buff *skb);
468*4882a593Smuzhiyun int ixgbevf_ipsec_tx(struct ixgbevf_ring *tx_ring,
469*4882a593Smuzhiyun 		     struct ixgbevf_tx_buffer *first,
470*4882a593Smuzhiyun 		     struct ixgbevf_ipsec_tx_data *itd);
471*4882a593Smuzhiyun #else
ixgbevf_init_ipsec_offload(struct ixgbevf_adapter * adapter)472*4882a593Smuzhiyun static inline void ixgbevf_init_ipsec_offload(struct ixgbevf_adapter *adapter)
473*4882a593Smuzhiyun { }
ixgbevf_stop_ipsec_offload(struct ixgbevf_adapter * adapter)474*4882a593Smuzhiyun static inline void ixgbevf_stop_ipsec_offload(struct ixgbevf_adapter *adapter)
475*4882a593Smuzhiyun { }
ixgbevf_ipsec_restore(struct ixgbevf_adapter * adapter)476*4882a593Smuzhiyun static inline void ixgbevf_ipsec_restore(struct ixgbevf_adapter *adapter) { }
ixgbevf_ipsec_rx(struct ixgbevf_ring * rx_ring,union ixgbe_adv_rx_desc * rx_desc,struct sk_buff * skb)477*4882a593Smuzhiyun static inline void ixgbevf_ipsec_rx(struct ixgbevf_ring *rx_ring,
478*4882a593Smuzhiyun 				    union ixgbe_adv_rx_desc *rx_desc,
479*4882a593Smuzhiyun 				    struct sk_buff *skb) { }
ixgbevf_ipsec_tx(struct ixgbevf_ring * tx_ring,struct ixgbevf_tx_buffer * first,struct ixgbevf_ipsec_tx_data * itd)480*4882a593Smuzhiyun static inline int ixgbevf_ipsec_tx(struct ixgbevf_ring *tx_ring,
481*4882a593Smuzhiyun 				   struct ixgbevf_tx_buffer *first,
482*4882a593Smuzhiyun 				   struct ixgbevf_ipsec_tx_data *itd)
483*4882a593Smuzhiyun { return 0; }
484*4882a593Smuzhiyun #endif /* CONFIG_IXGBEVF_IPSEC */
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun void ixgbe_napi_add_all(struct ixgbevf_adapter *adapter);
487*4882a593Smuzhiyun void ixgbe_napi_del_all(struct ixgbevf_adapter *adapter);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define ixgbevf_hw_to_netdev(hw) \
490*4882a593Smuzhiyun 	(((struct ixgbevf_adapter *)(hw)->back)->netdev)
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #define hw_dbg(hw, format, arg...) \
493*4882a593Smuzhiyun 	netdev_dbg(ixgbevf_hw_to_netdev(hw), format, ## arg)
494*4882a593Smuzhiyun #endif /* _IXGBEVF_H_ */
495