xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/ixgbe/ixgbe_lib.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 1999 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "ixgbe.h"
5*4882a593Smuzhiyun #include "ixgbe_sriov.h"
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCB
8*4882a593Smuzhiyun /**
9*4882a593Smuzhiyun  * ixgbe_cache_ring_dcb_sriov - Descriptor ring to register mapping for SR-IOV
10*4882a593Smuzhiyun  * @adapter: board private structure to initialize
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Cache the descriptor ring offsets for SR-IOV to the assigned rings.  It
13*4882a593Smuzhiyun  * will also try to cache the proper offsets if RSS/FCoE are enabled along
14*4882a593Smuzhiyun  * with VMDq.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  **/
ixgbe_cache_ring_dcb_sriov(struct ixgbe_adapter * adapter)17*4882a593Smuzhiyun static bool ixgbe_cache_ring_dcb_sriov(struct ixgbe_adapter *adapter)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun #ifdef IXGBE_FCOE
20*4882a593Smuzhiyun 	struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
21*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
22*4882a593Smuzhiyun 	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
23*4882a593Smuzhiyun 	int i;
24*4882a593Smuzhiyun 	u16 reg_idx, pool;
25*4882a593Smuzhiyun 	u8 tcs = adapter->hw_tcs;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	/* verify we have DCB queueing enabled before proceeding */
28*4882a593Smuzhiyun 	if (tcs <= 1)
29*4882a593Smuzhiyun 		return false;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	/* verify we have VMDq enabled before proceeding */
32*4882a593Smuzhiyun 	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
33*4882a593Smuzhiyun 		return false;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* start at VMDq register offset for SR-IOV enabled setups */
36*4882a593Smuzhiyun 	reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
37*4882a593Smuzhiyun 	for (i = 0, pool = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
38*4882a593Smuzhiyun 		/* If we are greater than indices move to next pool */
39*4882a593Smuzhiyun 		if ((reg_idx & ~vmdq->mask) >= tcs) {
40*4882a593Smuzhiyun 			pool++;
41*4882a593Smuzhiyun 			reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
42*4882a593Smuzhiyun 		}
43*4882a593Smuzhiyun 		adapter->rx_ring[i]->reg_idx = reg_idx;
44*4882a593Smuzhiyun 		adapter->rx_ring[i]->netdev = pool ? NULL : adapter->netdev;
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
48*4882a593Smuzhiyun 	for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
49*4882a593Smuzhiyun 		/* If we are greater than indices move to next pool */
50*4882a593Smuzhiyun 		if ((reg_idx & ~vmdq->mask) >= tcs)
51*4882a593Smuzhiyun 			reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
52*4882a593Smuzhiyun 		adapter->tx_ring[i]->reg_idx = reg_idx;
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #ifdef IXGBE_FCOE
56*4882a593Smuzhiyun 	/* nothing to do if FCoE is disabled */
57*4882a593Smuzhiyun 	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
58*4882a593Smuzhiyun 		return true;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* The work is already done if the FCoE ring is shared */
61*4882a593Smuzhiyun 	if (fcoe->offset < tcs)
62*4882a593Smuzhiyun 		return true;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* The FCoE rings exist separately, we need to move their reg_idx */
65*4882a593Smuzhiyun 	if (fcoe->indices) {
66*4882a593Smuzhiyun 		u16 queues_per_pool = __ALIGN_MASK(1, ~vmdq->mask);
67*4882a593Smuzhiyun 		u8 fcoe_tc = ixgbe_fcoe_get_tc(adapter);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 		reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
70*4882a593Smuzhiyun 		for (i = fcoe->offset; i < adapter->num_rx_queues; i++) {
71*4882a593Smuzhiyun 			reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
72*4882a593Smuzhiyun 			adapter->rx_ring[i]->reg_idx = reg_idx;
73*4882a593Smuzhiyun 			adapter->rx_ring[i]->netdev = adapter->netdev;
74*4882a593Smuzhiyun 			reg_idx++;
75*4882a593Smuzhiyun 		}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 		reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
78*4882a593Smuzhiyun 		for (i = fcoe->offset; i < adapter->num_tx_queues; i++) {
79*4882a593Smuzhiyun 			reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
80*4882a593Smuzhiyun 			adapter->tx_ring[i]->reg_idx = reg_idx;
81*4882a593Smuzhiyun 			reg_idx++;
82*4882a593Smuzhiyun 		}
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
86*4882a593Smuzhiyun 	return true;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* ixgbe_get_first_reg_idx - Return first register index associated with ring */
ixgbe_get_first_reg_idx(struct ixgbe_adapter * adapter,u8 tc,unsigned int * tx,unsigned int * rx)90*4882a593Smuzhiyun static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
91*4882a593Smuzhiyun 				    unsigned int *tx, unsigned int *rx)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct ixgbe_hw *hw = &adapter->hw;
94*4882a593Smuzhiyun 	u8 num_tcs = adapter->hw_tcs;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	*tx = 0;
97*4882a593Smuzhiyun 	*rx = 0;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	switch (hw->mac.type) {
100*4882a593Smuzhiyun 	case ixgbe_mac_82598EB:
101*4882a593Smuzhiyun 		/* TxQs/TC: 4	RxQs/TC: 8 */
102*4882a593Smuzhiyun 		*tx = tc << 2; /* 0, 4,  8, 12, 16, 20, 24, 28 */
103*4882a593Smuzhiyun 		*rx = tc << 3; /* 0, 8, 16, 24, 32, 40, 48, 56 */
104*4882a593Smuzhiyun 		break;
105*4882a593Smuzhiyun 	case ixgbe_mac_82599EB:
106*4882a593Smuzhiyun 	case ixgbe_mac_X540:
107*4882a593Smuzhiyun 	case ixgbe_mac_X550:
108*4882a593Smuzhiyun 	case ixgbe_mac_X550EM_x:
109*4882a593Smuzhiyun 	case ixgbe_mac_x550em_a:
110*4882a593Smuzhiyun 		if (num_tcs > 4) {
111*4882a593Smuzhiyun 			/*
112*4882a593Smuzhiyun 			 * TCs    : TC0/1 TC2/3 TC4-7
113*4882a593Smuzhiyun 			 * TxQs/TC:    32    16     8
114*4882a593Smuzhiyun 			 * RxQs/TC:    16    16    16
115*4882a593Smuzhiyun 			 */
116*4882a593Smuzhiyun 			*rx = tc << 4;
117*4882a593Smuzhiyun 			if (tc < 3)
118*4882a593Smuzhiyun 				*tx = tc << 5;		/*   0,  32,  64 */
119*4882a593Smuzhiyun 			else if (tc < 5)
120*4882a593Smuzhiyun 				*tx = (tc + 2) << 4;	/*  80,  96 */
121*4882a593Smuzhiyun 			else
122*4882a593Smuzhiyun 				*tx = (tc + 8) << 3;	/* 104, 112, 120 */
123*4882a593Smuzhiyun 		} else {
124*4882a593Smuzhiyun 			/*
125*4882a593Smuzhiyun 			 * TCs    : TC0 TC1 TC2/3
126*4882a593Smuzhiyun 			 * TxQs/TC:  64  32    16
127*4882a593Smuzhiyun 			 * RxQs/TC:  32  32    32
128*4882a593Smuzhiyun 			 */
129*4882a593Smuzhiyun 			*rx = tc << 5;
130*4882a593Smuzhiyun 			if (tc < 2)
131*4882a593Smuzhiyun 				*tx = tc << 6;		/*  0,  64 */
132*4882a593Smuzhiyun 			else
133*4882a593Smuzhiyun 				*tx = (tc + 4) << 4;	/* 96, 112 */
134*4882a593Smuzhiyun 		}
135*4882a593Smuzhiyun 	default:
136*4882a593Smuzhiyun 		break;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /**
141*4882a593Smuzhiyun  * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
142*4882a593Smuzhiyun  * @adapter: board private structure to initialize
143*4882a593Smuzhiyun  *
144*4882a593Smuzhiyun  * Cache the descriptor ring offsets for DCB to the assigned rings.
145*4882a593Smuzhiyun  *
146*4882a593Smuzhiyun  **/
ixgbe_cache_ring_dcb(struct ixgbe_adapter * adapter)147*4882a593Smuzhiyun static bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	u8 num_tcs = adapter->hw_tcs;
150*4882a593Smuzhiyun 	unsigned int tx_idx, rx_idx;
151*4882a593Smuzhiyun 	int tc, offset, rss_i, i;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* verify we have DCB queueing enabled before proceeding */
154*4882a593Smuzhiyun 	if (num_tcs <= 1)
155*4882a593Smuzhiyun 		return false;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	rss_i = adapter->ring_feature[RING_F_RSS].indices;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	for (tc = 0, offset = 0; tc < num_tcs; tc++, offset += rss_i) {
160*4882a593Smuzhiyun 		ixgbe_get_first_reg_idx(adapter, tc, &tx_idx, &rx_idx);
161*4882a593Smuzhiyun 		for (i = 0; i < rss_i; i++, tx_idx++, rx_idx++) {
162*4882a593Smuzhiyun 			adapter->tx_ring[offset + i]->reg_idx = tx_idx;
163*4882a593Smuzhiyun 			adapter->rx_ring[offset + i]->reg_idx = rx_idx;
164*4882a593Smuzhiyun 			adapter->rx_ring[offset + i]->netdev = adapter->netdev;
165*4882a593Smuzhiyun 			adapter->tx_ring[offset + i]->dcb_tc = tc;
166*4882a593Smuzhiyun 			adapter->rx_ring[offset + i]->dcb_tc = tc;
167*4882a593Smuzhiyun 		}
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return true;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun /**
175*4882a593Smuzhiyun  * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
176*4882a593Smuzhiyun  * @adapter: board private structure to initialize
177*4882a593Smuzhiyun  *
178*4882a593Smuzhiyun  * SR-IOV doesn't use any descriptor rings but changes the default if
179*4882a593Smuzhiyun  * no other mapping is used.
180*4882a593Smuzhiyun  *
181*4882a593Smuzhiyun  */
ixgbe_cache_ring_sriov(struct ixgbe_adapter * adapter)182*4882a593Smuzhiyun static bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun #ifdef IXGBE_FCOE
185*4882a593Smuzhiyun 	struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
186*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
187*4882a593Smuzhiyun 	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
188*4882a593Smuzhiyun 	struct ixgbe_ring_feature *rss = &adapter->ring_feature[RING_F_RSS];
189*4882a593Smuzhiyun 	u16 reg_idx, pool;
190*4882a593Smuzhiyun 	int i;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* only proceed if VMDq is enabled */
193*4882a593Smuzhiyun 	if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED))
194*4882a593Smuzhiyun 		return false;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* start at VMDq register offset for SR-IOV enabled setups */
197*4882a593Smuzhiyun 	pool = 0;
198*4882a593Smuzhiyun 	reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
199*4882a593Smuzhiyun 	for (i = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
200*4882a593Smuzhiyun #ifdef IXGBE_FCOE
201*4882a593Smuzhiyun 		/* Allow first FCoE queue to be mapped as RSS */
202*4882a593Smuzhiyun 		if (fcoe->offset && (i > fcoe->offset))
203*4882a593Smuzhiyun 			break;
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun 		/* If we are greater than indices move to next pool */
206*4882a593Smuzhiyun 		if ((reg_idx & ~vmdq->mask) >= rss->indices) {
207*4882a593Smuzhiyun 			pool++;
208*4882a593Smuzhiyun 			reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 		adapter->rx_ring[i]->reg_idx = reg_idx;
211*4882a593Smuzhiyun 		adapter->rx_ring[i]->netdev = pool ? NULL : adapter->netdev;
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #ifdef IXGBE_FCOE
215*4882a593Smuzhiyun 	/* FCoE uses a linear block of queues so just assigning 1:1 */
216*4882a593Smuzhiyun 	for (; i < adapter->num_rx_queues; i++, reg_idx++) {
217*4882a593Smuzhiyun 		adapter->rx_ring[i]->reg_idx = reg_idx;
218*4882a593Smuzhiyun 		adapter->rx_ring[i]->netdev = adapter->netdev;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun 	reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
223*4882a593Smuzhiyun 	for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
224*4882a593Smuzhiyun #ifdef IXGBE_FCOE
225*4882a593Smuzhiyun 		/* Allow first FCoE queue to be mapped as RSS */
226*4882a593Smuzhiyun 		if (fcoe->offset && (i > fcoe->offset))
227*4882a593Smuzhiyun 			break;
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun 		/* If we are greater than indices move to next pool */
230*4882a593Smuzhiyun 		if ((reg_idx & rss->mask) >= rss->indices)
231*4882a593Smuzhiyun 			reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
232*4882a593Smuzhiyun 		adapter->tx_ring[i]->reg_idx = reg_idx;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #ifdef IXGBE_FCOE
236*4882a593Smuzhiyun 	/* FCoE uses a linear block of queues so just assigning 1:1 */
237*4882a593Smuzhiyun 	for (; i < adapter->num_tx_queues; i++, reg_idx++)
238*4882a593Smuzhiyun 		adapter->tx_ring[i]->reg_idx = reg_idx;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	return true;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /**
246*4882a593Smuzhiyun  * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
247*4882a593Smuzhiyun  * @adapter: board private structure to initialize
248*4882a593Smuzhiyun  *
249*4882a593Smuzhiyun  * Cache the descriptor ring offsets for RSS to the assigned rings.
250*4882a593Smuzhiyun  *
251*4882a593Smuzhiyun  **/
ixgbe_cache_ring_rss(struct ixgbe_adapter * adapter)252*4882a593Smuzhiyun static bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	int i, reg_idx;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	for (i = 0; i < adapter->num_rx_queues; i++) {
257*4882a593Smuzhiyun 		adapter->rx_ring[i]->reg_idx = i;
258*4882a593Smuzhiyun 		adapter->rx_ring[i]->netdev = adapter->netdev;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 	for (i = 0, reg_idx = 0; i < adapter->num_tx_queues; i++, reg_idx++)
261*4882a593Smuzhiyun 		adapter->tx_ring[i]->reg_idx = reg_idx;
262*4882a593Smuzhiyun 	for (i = 0; i < adapter->num_xdp_queues; i++, reg_idx++)
263*4882a593Smuzhiyun 		adapter->xdp_ring[i]->reg_idx = reg_idx;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return true;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /**
269*4882a593Smuzhiyun  * ixgbe_cache_ring_register - Descriptor ring to register mapping
270*4882a593Smuzhiyun  * @adapter: board private structure to initialize
271*4882a593Smuzhiyun  *
272*4882a593Smuzhiyun  * Once we know the feature-set enabled for the device, we'll cache
273*4882a593Smuzhiyun  * the register offset the descriptor ring is assigned to.
274*4882a593Smuzhiyun  *
275*4882a593Smuzhiyun  * Note, the order the various feature calls is important.  It must start with
276*4882a593Smuzhiyun  * the "most" features enabled at the same time, then trickle down to the
277*4882a593Smuzhiyun  * least amount of features turned on at once.
278*4882a593Smuzhiyun  **/
ixgbe_cache_ring_register(struct ixgbe_adapter * adapter)279*4882a593Smuzhiyun static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	/* start with default case */
282*4882a593Smuzhiyun 	adapter->rx_ring[0]->reg_idx = 0;
283*4882a593Smuzhiyun 	adapter->tx_ring[0]->reg_idx = 0;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCB
286*4882a593Smuzhiyun 	if (ixgbe_cache_ring_dcb_sriov(adapter))
287*4882a593Smuzhiyun 		return;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (ixgbe_cache_ring_dcb(adapter))
290*4882a593Smuzhiyun 		return;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun 	if (ixgbe_cache_ring_sriov(adapter))
294*4882a593Smuzhiyun 		return;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	ixgbe_cache_ring_rss(adapter);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
ixgbe_xdp_queues(struct ixgbe_adapter * adapter)299*4882a593Smuzhiyun static int ixgbe_xdp_queues(struct ixgbe_adapter *adapter)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	return adapter->xdp_prog ? nr_cpu_ids : 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define IXGBE_RSS_64Q_MASK	0x3F
305*4882a593Smuzhiyun #define IXGBE_RSS_16Q_MASK	0xF
306*4882a593Smuzhiyun #define IXGBE_RSS_8Q_MASK	0x7
307*4882a593Smuzhiyun #define IXGBE_RSS_4Q_MASK	0x3
308*4882a593Smuzhiyun #define IXGBE_RSS_2Q_MASK	0x1
309*4882a593Smuzhiyun #define IXGBE_RSS_DISABLED_MASK	0x0
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCB
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun  * ixgbe_set_dcb_sriov_queues: Allocate queues for SR-IOV devices w/ DCB
314*4882a593Smuzhiyun  * @adapter: board private structure to initialize
315*4882a593Smuzhiyun  *
316*4882a593Smuzhiyun  * When SR-IOV (Single Root IO Virtualiztion) is enabled, allocate queues
317*4882a593Smuzhiyun  * and VM pools where appropriate.  Also assign queues based on DCB
318*4882a593Smuzhiyun  * priorities and map accordingly..
319*4882a593Smuzhiyun  *
320*4882a593Smuzhiyun  **/
ixgbe_set_dcb_sriov_queues(struct ixgbe_adapter * adapter)321*4882a593Smuzhiyun static bool ixgbe_set_dcb_sriov_queues(struct ixgbe_adapter *adapter)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	int i;
324*4882a593Smuzhiyun 	u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
325*4882a593Smuzhiyun 	u16 vmdq_m = 0;
326*4882a593Smuzhiyun #ifdef IXGBE_FCOE
327*4882a593Smuzhiyun 	u16 fcoe_i = 0;
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun 	u8 tcs = adapter->hw_tcs;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* verify we have DCB queueing enabled before proceeding */
332*4882a593Smuzhiyun 	if (tcs <= 1)
333*4882a593Smuzhiyun 		return false;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* verify we have VMDq enabled before proceeding */
336*4882a593Smuzhiyun 	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
337*4882a593Smuzhiyun 		return false;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* limit VMDq instances on the PF by number of Tx queues */
340*4882a593Smuzhiyun 	vmdq_i = min_t(u16, vmdq_i, MAX_TX_QUEUES / tcs);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Add starting offset to total pool count */
343*4882a593Smuzhiyun 	vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* 16 pools w/ 8 TC per pool */
346*4882a593Smuzhiyun 	if (tcs > 4) {
347*4882a593Smuzhiyun 		vmdq_i = min_t(u16, vmdq_i, 16);
348*4882a593Smuzhiyun 		vmdq_m = IXGBE_82599_VMDQ_8Q_MASK;
349*4882a593Smuzhiyun 	/* 32 pools w/ 4 TC per pool */
350*4882a593Smuzhiyun 	} else {
351*4882a593Smuzhiyun 		vmdq_i = min_t(u16, vmdq_i, 32);
352*4882a593Smuzhiyun 		vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #ifdef IXGBE_FCOE
356*4882a593Smuzhiyun 	/* queues in the remaining pools are available for FCoE */
357*4882a593Smuzhiyun 	fcoe_i = (128 / __ALIGN_MASK(1, ~vmdq_m)) - vmdq_i;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #endif
360*4882a593Smuzhiyun 	/* remove the starting offset from the pool count */
361*4882a593Smuzhiyun 	vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* save features for later use */
364*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
365*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/*
368*4882a593Smuzhiyun 	 * We do not support DCB, VMDq, and RSS all simultaneously
369*4882a593Smuzhiyun 	 * so we will disable RSS since it is the lowest priority
370*4882a593Smuzhiyun 	 */
371*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_RSS].indices = 1;
372*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_RSS].mask = IXGBE_RSS_DISABLED_MASK;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* disable ATR as it is not supported when VMDq is enabled */
375*4882a593Smuzhiyun 	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	adapter->num_rx_pools = vmdq_i;
378*4882a593Smuzhiyun 	adapter->num_rx_queues_per_pool = tcs;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	adapter->num_tx_queues = vmdq_i * tcs;
381*4882a593Smuzhiyun 	adapter->num_xdp_queues = 0;
382*4882a593Smuzhiyun 	adapter->num_rx_queues = vmdq_i * tcs;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #ifdef IXGBE_FCOE
385*4882a593Smuzhiyun 	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
386*4882a593Smuzhiyun 		struct ixgbe_ring_feature *fcoe;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		fcoe = &adapter->ring_feature[RING_F_FCOE];
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		/* limit ourselves based on feature limits */
391*4882a593Smuzhiyun 		fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		if (fcoe_i) {
394*4882a593Smuzhiyun 			/* alloc queues for FCoE separately */
395*4882a593Smuzhiyun 			fcoe->indices = fcoe_i;
396*4882a593Smuzhiyun 			fcoe->offset = vmdq_i * tcs;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 			/* add queues to adapter */
399*4882a593Smuzhiyun 			adapter->num_tx_queues += fcoe_i;
400*4882a593Smuzhiyun 			adapter->num_rx_queues += fcoe_i;
401*4882a593Smuzhiyun 		} else if (tcs > 1) {
402*4882a593Smuzhiyun 			/* use queue belonging to FcoE TC */
403*4882a593Smuzhiyun 			fcoe->indices = 1;
404*4882a593Smuzhiyun 			fcoe->offset = ixgbe_fcoe_get_tc(adapter);
405*4882a593Smuzhiyun 		} else {
406*4882a593Smuzhiyun 			adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 			fcoe->indices = 0;
409*4882a593Smuzhiyun 			fcoe->offset = 0;
410*4882a593Smuzhiyun 		}
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
414*4882a593Smuzhiyun 	/* configure TC to queue mapping */
415*4882a593Smuzhiyun 	for (i = 0; i < tcs; i++)
416*4882a593Smuzhiyun 		netdev_set_tc_queue(adapter->netdev, i, 1, i);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return true;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
ixgbe_set_dcb_queues(struct ixgbe_adapter * adapter)421*4882a593Smuzhiyun static bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct net_device *dev = adapter->netdev;
424*4882a593Smuzhiyun 	struct ixgbe_ring_feature *f;
425*4882a593Smuzhiyun 	int rss_i, rss_m, i;
426*4882a593Smuzhiyun 	int tcs;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Map queue offset and counts onto allocated tx queues */
429*4882a593Smuzhiyun 	tcs = adapter->hw_tcs;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* verify we have DCB queueing enabled before proceeding */
432*4882a593Smuzhiyun 	if (tcs <= 1)
433*4882a593Smuzhiyun 		return false;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* determine the upper limit for our current DCB mode */
436*4882a593Smuzhiyun 	rss_i = dev->num_tx_queues / tcs;
437*4882a593Smuzhiyun 	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
438*4882a593Smuzhiyun 		/* 8 TC w/ 4 queues per TC */
439*4882a593Smuzhiyun 		rss_i = min_t(u16, rss_i, 4);
440*4882a593Smuzhiyun 		rss_m = IXGBE_RSS_4Q_MASK;
441*4882a593Smuzhiyun 	} else if (tcs > 4) {
442*4882a593Smuzhiyun 		/* 8 TC w/ 8 queues per TC */
443*4882a593Smuzhiyun 		rss_i = min_t(u16, rss_i, 8);
444*4882a593Smuzhiyun 		rss_m = IXGBE_RSS_8Q_MASK;
445*4882a593Smuzhiyun 	} else {
446*4882a593Smuzhiyun 		/* 4 TC w/ 16 queues per TC */
447*4882a593Smuzhiyun 		rss_i = min_t(u16, rss_i, 16);
448*4882a593Smuzhiyun 		rss_m = IXGBE_RSS_16Q_MASK;
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* set RSS mask and indices */
452*4882a593Smuzhiyun 	f = &adapter->ring_feature[RING_F_RSS];
453*4882a593Smuzhiyun 	rss_i = min_t(int, rss_i, f->limit);
454*4882a593Smuzhiyun 	f->indices = rss_i;
455*4882a593Smuzhiyun 	f->mask = rss_m;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* disable ATR as it is not supported when multiple TCs are enabled */
458*4882a593Smuzhiyun 	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun #ifdef IXGBE_FCOE
461*4882a593Smuzhiyun 	/* FCoE enabled queues require special configuration indexed
462*4882a593Smuzhiyun 	 * by feature specific indices and offset. Here we map FCoE
463*4882a593Smuzhiyun 	 * indices onto the DCB queue pairs allowing FCoE to own
464*4882a593Smuzhiyun 	 * configuration later.
465*4882a593Smuzhiyun 	 */
466*4882a593Smuzhiyun 	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
467*4882a593Smuzhiyun 		u8 tc = ixgbe_fcoe_get_tc(adapter);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		f = &adapter->ring_feature[RING_F_FCOE];
470*4882a593Smuzhiyun 		f->indices = min_t(u16, rss_i, f->limit);
471*4882a593Smuzhiyun 		f->offset = rss_i * tc;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
475*4882a593Smuzhiyun 	for (i = 0; i < tcs; i++)
476*4882a593Smuzhiyun 		netdev_set_tc_queue(dev, i, rss_i, rss_i * i);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	adapter->num_tx_queues = rss_i * tcs;
479*4882a593Smuzhiyun 	adapter->num_xdp_queues = 0;
480*4882a593Smuzhiyun 	adapter->num_rx_queues = rss_i * tcs;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return true;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #endif
486*4882a593Smuzhiyun /**
487*4882a593Smuzhiyun  * ixgbe_set_sriov_queues - Allocate queues for SR-IOV devices
488*4882a593Smuzhiyun  * @adapter: board private structure to initialize
489*4882a593Smuzhiyun  *
490*4882a593Smuzhiyun  * When SR-IOV (Single Root IO Virtualiztion) is enabled, allocate queues
491*4882a593Smuzhiyun  * and VM pools where appropriate.  If RSS is available, then also try and
492*4882a593Smuzhiyun  * enable RSS and map accordingly.
493*4882a593Smuzhiyun  *
494*4882a593Smuzhiyun  **/
ixgbe_set_sriov_queues(struct ixgbe_adapter * adapter)495*4882a593Smuzhiyun static bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
498*4882a593Smuzhiyun 	u16 vmdq_m = 0;
499*4882a593Smuzhiyun 	u16 rss_i = adapter->ring_feature[RING_F_RSS].limit;
500*4882a593Smuzhiyun 	u16 rss_m = IXGBE_RSS_DISABLED_MASK;
501*4882a593Smuzhiyun #ifdef IXGBE_FCOE
502*4882a593Smuzhiyun 	u16 fcoe_i = 0;
503*4882a593Smuzhiyun #endif
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* only proceed if SR-IOV is enabled */
506*4882a593Smuzhiyun 	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
507*4882a593Smuzhiyun 		return false;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* limit l2fwd RSS based on total Tx queue limit */
510*4882a593Smuzhiyun 	rss_i = min_t(u16, rss_i, MAX_TX_QUEUES / vmdq_i);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* Add starting offset to total pool count */
513*4882a593Smuzhiyun 	vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* double check we are limited to maximum pools */
516*4882a593Smuzhiyun 	vmdq_i = min_t(u16, IXGBE_MAX_VMDQ_INDICES, vmdq_i);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* 64 pool mode with 2 queues per pool */
519*4882a593Smuzhiyun 	if (vmdq_i > 32) {
520*4882a593Smuzhiyun 		vmdq_m = IXGBE_82599_VMDQ_2Q_MASK;
521*4882a593Smuzhiyun 		rss_m = IXGBE_RSS_2Q_MASK;
522*4882a593Smuzhiyun 		rss_i = min_t(u16, rss_i, 2);
523*4882a593Smuzhiyun 	/* 32 pool mode with up to 4 queues per pool */
524*4882a593Smuzhiyun 	} else {
525*4882a593Smuzhiyun 		vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
526*4882a593Smuzhiyun 		rss_m = IXGBE_RSS_4Q_MASK;
527*4882a593Smuzhiyun 		/* We can support 4, 2, or 1 queues */
528*4882a593Smuzhiyun 		rss_i = (rss_i > 3) ? 4 : (rss_i > 1) ? 2 : 1;
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #ifdef IXGBE_FCOE
532*4882a593Smuzhiyun 	/* queues in the remaining pools are available for FCoE */
533*4882a593Smuzhiyun 	fcoe_i = 128 - (vmdq_i * __ALIGN_MASK(1, ~vmdq_m));
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun #endif
536*4882a593Smuzhiyun 	/* remove the starting offset from the pool count */
537*4882a593Smuzhiyun 	vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* save features for later use */
540*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
541*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* limit RSS based on user input and save for later use */
544*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_RSS].indices = rss_i;
545*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_RSS].mask = rss_m;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	adapter->num_rx_pools = vmdq_i;
548*4882a593Smuzhiyun 	adapter->num_rx_queues_per_pool = rss_i;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	adapter->num_rx_queues = vmdq_i * rss_i;
551*4882a593Smuzhiyun 	adapter->num_tx_queues = vmdq_i * rss_i;
552*4882a593Smuzhiyun 	adapter->num_xdp_queues = 0;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/* disable ATR as it is not supported when VMDq is enabled */
555*4882a593Smuzhiyun 	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun #ifdef IXGBE_FCOE
558*4882a593Smuzhiyun 	/*
559*4882a593Smuzhiyun 	 * FCoE can use rings from adjacent buffers to allow RSS
560*4882a593Smuzhiyun 	 * like behavior.  To account for this we need to add the
561*4882a593Smuzhiyun 	 * FCoE indices to the total ring count.
562*4882a593Smuzhiyun 	 */
563*4882a593Smuzhiyun 	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
564*4882a593Smuzhiyun 		struct ixgbe_ring_feature *fcoe;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 		fcoe = &adapter->ring_feature[RING_F_FCOE];
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		/* limit ourselves based on feature limits */
569*4882a593Smuzhiyun 		fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 		if (vmdq_i > 1 && fcoe_i) {
572*4882a593Smuzhiyun 			/* alloc queues for FCoE separately */
573*4882a593Smuzhiyun 			fcoe->indices = fcoe_i;
574*4882a593Smuzhiyun 			fcoe->offset = vmdq_i * rss_i;
575*4882a593Smuzhiyun 		} else {
576*4882a593Smuzhiyun 			/* merge FCoE queues with RSS queues */
577*4882a593Smuzhiyun 			fcoe_i = min_t(u16, fcoe_i + rss_i, num_online_cpus());
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 			/* limit indices to rss_i if MSI-X is disabled */
580*4882a593Smuzhiyun 			if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
581*4882a593Smuzhiyun 				fcoe_i = rss_i;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 			/* attempt to reserve some queues for just FCoE */
584*4882a593Smuzhiyun 			fcoe->indices = min_t(u16, fcoe_i, fcoe->limit);
585*4882a593Smuzhiyun 			fcoe->offset = fcoe_i - fcoe->indices;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 			fcoe_i -= rss_i;
588*4882a593Smuzhiyun 		}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		/* add queues to adapter */
591*4882a593Smuzhiyun 		adapter->num_tx_queues += fcoe_i;
592*4882a593Smuzhiyun 		adapter->num_rx_queues += fcoe_i;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #endif
596*4882a593Smuzhiyun 	/* To support macvlan offload we have to use num_tc to
597*4882a593Smuzhiyun 	 * restrict the queues that can be used by the device.
598*4882a593Smuzhiyun 	 * By doing this we can avoid reporting a false number of
599*4882a593Smuzhiyun 	 * queues.
600*4882a593Smuzhiyun 	 */
601*4882a593Smuzhiyun 	if (vmdq_i > 1)
602*4882a593Smuzhiyun 		netdev_set_num_tc(adapter->netdev, 1);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* populate TC0 for use by pool 0 */
605*4882a593Smuzhiyun 	netdev_set_tc_queue(adapter->netdev, 0,
606*4882a593Smuzhiyun 			    adapter->num_rx_queues_per_pool, 0);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return true;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /**
612*4882a593Smuzhiyun  * ixgbe_set_rss_queues - Allocate queues for RSS
613*4882a593Smuzhiyun  * @adapter: board private structure to initialize
614*4882a593Smuzhiyun  *
615*4882a593Smuzhiyun  * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
616*4882a593Smuzhiyun  * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
617*4882a593Smuzhiyun  *
618*4882a593Smuzhiyun  **/
ixgbe_set_rss_queues(struct ixgbe_adapter * adapter)619*4882a593Smuzhiyun static bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	struct ixgbe_hw *hw = &adapter->hw;
622*4882a593Smuzhiyun 	struct ixgbe_ring_feature *f;
623*4882a593Smuzhiyun 	u16 rss_i;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* set mask for 16 queue limit of RSS */
626*4882a593Smuzhiyun 	f = &adapter->ring_feature[RING_F_RSS];
627*4882a593Smuzhiyun 	rss_i = f->limit;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	f->indices = rss_i;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (hw->mac.type < ixgbe_mac_X550)
632*4882a593Smuzhiyun 		f->mask = IXGBE_RSS_16Q_MASK;
633*4882a593Smuzhiyun 	else
634*4882a593Smuzhiyun 		f->mask = IXGBE_RSS_64Q_MASK;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* disable ATR by default, it will be configured below */
637*4882a593Smuzhiyun 	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/*
640*4882a593Smuzhiyun 	 * Use Flow Director in addition to RSS to ensure the best
641*4882a593Smuzhiyun 	 * distribution of flows across cores, even when an FDIR flow
642*4882a593Smuzhiyun 	 * isn't matched.
643*4882a593Smuzhiyun 	 */
644*4882a593Smuzhiyun 	if (rss_i > 1 && adapter->atr_sample_rate) {
645*4882a593Smuzhiyun 		f = &adapter->ring_feature[RING_F_FDIR];
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		rss_i = f->indices = f->limit;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
650*4882a593Smuzhiyun 			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun #ifdef IXGBE_FCOE
654*4882a593Smuzhiyun 	/*
655*4882a593Smuzhiyun 	 * FCoE can exist on the same rings as standard network traffic
656*4882a593Smuzhiyun 	 * however it is preferred to avoid that if possible.  In order
657*4882a593Smuzhiyun 	 * to get the best performance we allocate as many FCoE queues
658*4882a593Smuzhiyun 	 * as we can and we place them at the end of the ring array to
659*4882a593Smuzhiyun 	 * avoid sharing queues with standard RSS on systems with 24 or
660*4882a593Smuzhiyun 	 * more CPUs.
661*4882a593Smuzhiyun 	 */
662*4882a593Smuzhiyun 	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
663*4882a593Smuzhiyun 		struct net_device *dev = adapter->netdev;
664*4882a593Smuzhiyun 		u16 fcoe_i;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 		f = &adapter->ring_feature[RING_F_FCOE];
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 		/* merge FCoE queues with RSS queues */
669*4882a593Smuzhiyun 		fcoe_i = min_t(u16, f->limit + rss_i, num_online_cpus());
670*4882a593Smuzhiyun 		fcoe_i = min_t(u16, fcoe_i, dev->num_tx_queues);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 		/* limit indices to rss_i if MSI-X is disabled */
673*4882a593Smuzhiyun 		if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
674*4882a593Smuzhiyun 			fcoe_i = rss_i;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 		/* attempt to reserve some queues for just FCoE */
677*4882a593Smuzhiyun 		f->indices = min_t(u16, fcoe_i, f->limit);
678*4882a593Smuzhiyun 		f->offset = fcoe_i - f->indices;
679*4882a593Smuzhiyun 		rss_i = max_t(u16, fcoe_i, rss_i);
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
683*4882a593Smuzhiyun 	adapter->num_rx_queues = rss_i;
684*4882a593Smuzhiyun 	adapter->num_tx_queues = rss_i;
685*4882a593Smuzhiyun 	adapter->num_xdp_queues = ixgbe_xdp_queues(adapter);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	return true;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun /**
691*4882a593Smuzhiyun  * ixgbe_set_num_queues - Allocate queues for device, feature dependent
692*4882a593Smuzhiyun  * @adapter: board private structure to initialize
693*4882a593Smuzhiyun  *
694*4882a593Smuzhiyun  * This is the top level queue allocation routine.  The order here is very
695*4882a593Smuzhiyun  * important, starting with the "most" number of features turned on at once,
696*4882a593Smuzhiyun  * and ending with the smallest set of features.  This way large combinations
697*4882a593Smuzhiyun  * can be allocated if they're turned on, and smaller combinations are the
698*4882a593Smuzhiyun  * fallthrough conditions.
699*4882a593Smuzhiyun  *
700*4882a593Smuzhiyun  **/
ixgbe_set_num_queues(struct ixgbe_adapter * adapter)701*4882a593Smuzhiyun static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	/* Start with base case */
704*4882a593Smuzhiyun 	adapter->num_rx_queues = 1;
705*4882a593Smuzhiyun 	adapter->num_tx_queues = 1;
706*4882a593Smuzhiyun 	adapter->num_xdp_queues = 0;
707*4882a593Smuzhiyun 	adapter->num_rx_pools = 1;
708*4882a593Smuzhiyun 	adapter->num_rx_queues_per_pool = 1;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCB
711*4882a593Smuzhiyun 	if (ixgbe_set_dcb_sriov_queues(adapter))
712*4882a593Smuzhiyun 		return;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	if (ixgbe_set_dcb_queues(adapter))
715*4882a593Smuzhiyun 		return;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun #endif
718*4882a593Smuzhiyun 	if (ixgbe_set_sriov_queues(adapter))
719*4882a593Smuzhiyun 		return;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	ixgbe_set_rss_queues(adapter);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun /**
725*4882a593Smuzhiyun  * ixgbe_acquire_msix_vectors - acquire MSI-X vectors
726*4882a593Smuzhiyun  * @adapter: board private structure
727*4882a593Smuzhiyun  *
728*4882a593Smuzhiyun  * Attempts to acquire a suitable range of MSI-X vector interrupts. Will
729*4882a593Smuzhiyun  * return a negative error code if unable to acquire MSI-X vectors for any
730*4882a593Smuzhiyun  * reason.
731*4882a593Smuzhiyun  */
ixgbe_acquire_msix_vectors(struct ixgbe_adapter * adapter)732*4882a593Smuzhiyun static int ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	struct ixgbe_hw *hw = &adapter->hw;
735*4882a593Smuzhiyun 	int i, vectors, vector_threshold;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	/* We start by asking for one vector per queue pair with XDP queues
738*4882a593Smuzhiyun 	 * being stacked with TX queues.
739*4882a593Smuzhiyun 	 */
740*4882a593Smuzhiyun 	vectors = max(adapter->num_rx_queues, adapter->num_tx_queues);
741*4882a593Smuzhiyun 	vectors = max(vectors, adapter->num_xdp_queues);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/* It is easy to be greedy for MSI-X vectors. However, it really
744*4882a593Smuzhiyun 	 * doesn't do much good if we have a lot more vectors than CPUs. We'll
745*4882a593Smuzhiyun 	 * be somewhat conservative and only ask for (roughly) the same number
746*4882a593Smuzhiyun 	 * of vectors as there are CPUs.
747*4882a593Smuzhiyun 	 */
748*4882a593Smuzhiyun 	vectors = min_t(int, vectors, num_online_cpus());
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	/* Some vectors are necessary for non-queue interrupts */
751*4882a593Smuzhiyun 	vectors += NON_Q_VECTORS;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* Hardware can only support a maximum of hw.mac->max_msix_vectors.
754*4882a593Smuzhiyun 	 * With features such as RSS and VMDq, we can easily surpass the
755*4882a593Smuzhiyun 	 * number of Rx and Tx descriptor queues supported by our device.
756*4882a593Smuzhiyun 	 * Thus, we cap the maximum in the rare cases where the CPU count also
757*4882a593Smuzhiyun 	 * exceeds our vector limit
758*4882a593Smuzhiyun 	 */
759*4882a593Smuzhiyun 	vectors = min_t(int, vectors, hw->mac.max_msix_vectors);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	/* We want a minimum of two MSI-X vectors for (1) a TxQ[0] + RxQ[0]
762*4882a593Smuzhiyun 	 * handler, and (2) an Other (Link Status Change, etc.) handler.
763*4882a593Smuzhiyun 	 */
764*4882a593Smuzhiyun 	vector_threshold = MIN_MSIX_COUNT;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	adapter->msix_entries = kcalloc(vectors,
767*4882a593Smuzhiyun 					sizeof(struct msix_entry),
768*4882a593Smuzhiyun 					GFP_KERNEL);
769*4882a593Smuzhiyun 	if (!adapter->msix_entries)
770*4882a593Smuzhiyun 		return -ENOMEM;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	for (i = 0; i < vectors; i++)
773*4882a593Smuzhiyun 		adapter->msix_entries[i].entry = i;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	vectors = pci_enable_msix_range(adapter->pdev, adapter->msix_entries,
776*4882a593Smuzhiyun 					vector_threshold, vectors);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if (vectors < 0) {
779*4882a593Smuzhiyun 		/* A negative count of allocated vectors indicates an error in
780*4882a593Smuzhiyun 		 * acquiring within the specified range of MSI-X vectors
781*4882a593Smuzhiyun 		 */
782*4882a593Smuzhiyun 		e_dev_warn("Failed to allocate MSI-X interrupts. Err: %d\n",
783*4882a593Smuzhiyun 			   vectors);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
786*4882a593Smuzhiyun 		kfree(adapter->msix_entries);
787*4882a593Smuzhiyun 		adapter->msix_entries = NULL;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 		return vectors;
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/* we successfully allocated some number of vectors within our
793*4882a593Smuzhiyun 	 * requested range.
794*4882a593Smuzhiyun 	 */
795*4882a593Smuzhiyun 	adapter->flags |= IXGBE_FLAG_MSIX_ENABLED;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	/* Adjust for only the vectors we'll use, which is minimum
798*4882a593Smuzhiyun 	 * of max_q_vectors, or the number of vectors we were allocated.
799*4882a593Smuzhiyun 	 */
800*4882a593Smuzhiyun 	vectors -= NON_Q_VECTORS;
801*4882a593Smuzhiyun 	adapter->num_q_vectors = min_t(int, vectors, adapter->max_q_vectors);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
ixgbe_add_ring(struct ixgbe_ring * ring,struct ixgbe_ring_container * head)806*4882a593Smuzhiyun static void ixgbe_add_ring(struct ixgbe_ring *ring,
807*4882a593Smuzhiyun 			   struct ixgbe_ring_container *head)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	ring->next = head->ring;
810*4882a593Smuzhiyun 	head->ring = ring;
811*4882a593Smuzhiyun 	head->count++;
812*4882a593Smuzhiyun 	head->next_update = jiffies + 1;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun /**
816*4882a593Smuzhiyun  * ixgbe_alloc_q_vector - Allocate memory for a single interrupt vector
817*4882a593Smuzhiyun  * @adapter: board private structure to initialize
818*4882a593Smuzhiyun  * @v_count: q_vectors allocated on adapter, used for ring interleaving
819*4882a593Smuzhiyun  * @v_idx: index of vector in adapter struct
820*4882a593Smuzhiyun  * @txr_count: total number of Tx rings to allocate
821*4882a593Smuzhiyun  * @txr_idx: index of first Tx ring to allocate
822*4882a593Smuzhiyun  * @xdp_count: total number of XDP rings to allocate
823*4882a593Smuzhiyun  * @xdp_idx: index of first XDP ring to allocate
824*4882a593Smuzhiyun  * @rxr_count: total number of Rx rings to allocate
825*4882a593Smuzhiyun  * @rxr_idx: index of first Rx ring to allocate
826*4882a593Smuzhiyun  *
827*4882a593Smuzhiyun  * We allocate one q_vector.  If allocation fails we return -ENOMEM.
828*4882a593Smuzhiyun  **/
ixgbe_alloc_q_vector(struct ixgbe_adapter * adapter,int v_count,int v_idx,int txr_count,int txr_idx,int xdp_count,int xdp_idx,int rxr_count,int rxr_idx)829*4882a593Smuzhiyun static int ixgbe_alloc_q_vector(struct ixgbe_adapter *adapter,
830*4882a593Smuzhiyun 				int v_count, int v_idx,
831*4882a593Smuzhiyun 				int txr_count, int txr_idx,
832*4882a593Smuzhiyun 				int xdp_count, int xdp_idx,
833*4882a593Smuzhiyun 				int rxr_count, int rxr_idx)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	int node = dev_to_node(&adapter->pdev->dev);
836*4882a593Smuzhiyun 	struct ixgbe_q_vector *q_vector;
837*4882a593Smuzhiyun 	struct ixgbe_ring *ring;
838*4882a593Smuzhiyun 	int cpu = -1;
839*4882a593Smuzhiyun 	int ring_count;
840*4882a593Smuzhiyun 	u8 tcs = adapter->hw_tcs;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	ring_count = txr_count + rxr_count + xdp_count;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/* customize cpu for Flow Director mapping */
845*4882a593Smuzhiyun 	if ((tcs <= 1) && !(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
846*4882a593Smuzhiyun 		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
847*4882a593Smuzhiyun 		if (rss_i > 1 && adapter->atr_sample_rate) {
848*4882a593Smuzhiyun 			cpu = cpumask_local_spread(v_idx, node);
849*4882a593Smuzhiyun 			node = cpu_to_node(cpu);
850*4882a593Smuzhiyun 		}
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/* allocate q_vector and rings */
854*4882a593Smuzhiyun 	q_vector = kzalloc_node(struct_size(q_vector, ring, ring_count),
855*4882a593Smuzhiyun 				GFP_KERNEL, node);
856*4882a593Smuzhiyun 	if (!q_vector)
857*4882a593Smuzhiyun 		q_vector = kzalloc(struct_size(q_vector, ring, ring_count),
858*4882a593Smuzhiyun 				   GFP_KERNEL);
859*4882a593Smuzhiyun 	if (!q_vector)
860*4882a593Smuzhiyun 		return -ENOMEM;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	/* setup affinity mask and node */
863*4882a593Smuzhiyun 	if (cpu != -1)
864*4882a593Smuzhiyun 		cpumask_set_cpu(cpu, &q_vector->affinity_mask);
865*4882a593Smuzhiyun 	q_vector->numa_node = node;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCA
868*4882a593Smuzhiyun 	/* initialize CPU for DCA */
869*4882a593Smuzhiyun 	q_vector->cpu = -1;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun #endif
872*4882a593Smuzhiyun 	/* initialize NAPI */
873*4882a593Smuzhiyun 	netif_napi_add(adapter->netdev, &q_vector->napi,
874*4882a593Smuzhiyun 		       ixgbe_poll, 64);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* tie q_vector and adapter together */
877*4882a593Smuzhiyun 	adapter->q_vector[v_idx] = q_vector;
878*4882a593Smuzhiyun 	q_vector->adapter = adapter;
879*4882a593Smuzhiyun 	q_vector->v_idx = v_idx;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* initialize work limits */
882*4882a593Smuzhiyun 	q_vector->tx.work_limit = adapter->tx_work_limit;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* Initialize setting for adaptive ITR */
885*4882a593Smuzhiyun 	q_vector->tx.itr = IXGBE_ITR_ADAPTIVE_MAX_USECS |
886*4882a593Smuzhiyun 			   IXGBE_ITR_ADAPTIVE_LATENCY;
887*4882a593Smuzhiyun 	q_vector->rx.itr = IXGBE_ITR_ADAPTIVE_MAX_USECS |
888*4882a593Smuzhiyun 			   IXGBE_ITR_ADAPTIVE_LATENCY;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* intialize ITR */
891*4882a593Smuzhiyun 	if (txr_count && !rxr_count) {
892*4882a593Smuzhiyun 		/* tx only vector */
893*4882a593Smuzhiyun 		if (adapter->tx_itr_setting == 1)
894*4882a593Smuzhiyun 			q_vector->itr = IXGBE_12K_ITR;
895*4882a593Smuzhiyun 		else
896*4882a593Smuzhiyun 			q_vector->itr = adapter->tx_itr_setting;
897*4882a593Smuzhiyun 	} else {
898*4882a593Smuzhiyun 		/* rx or rx/tx vector */
899*4882a593Smuzhiyun 		if (adapter->rx_itr_setting == 1)
900*4882a593Smuzhiyun 			q_vector->itr = IXGBE_20K_ITR;
901*4882a593Smuzhiyun 		else
902*4882a593Smuzhiyun 			q_vector->itr = adapter->rx_itr_setting;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* initialize pointer to rings */
906*4882a593Smuzhiyun 	ring = q_vector->ring;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	while (txr_count) {
909*4882a593Smuzhiyun 		/* assign generic ring traits */
910*4882a593Smuzhiyun 		ring->dev = &adapter->pdev->dev;
911*4882a593Smuzhiyun 		ring->netdev = adapter->netdev;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 		/* configure backlink on ring */
914*4882a593Smuzhiyun 		ring->q_vector = q_vector;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 		/* update q_vector Tx values */
917*4882a593Smuzhiyun 		ixgbe_add_ring(ring, &q_vector->tx);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		/* apply Tx specific ring traits */
920*4882a593Smuzhiyun 		ring->count = adapter->tx_ring_count;
921*4882a593Smuzhiyun 		ring->queue_index = txr_idx;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 		/* assign ring to adapter */
924*4882a593Smuzhiyun 		WRITE_ONCE(adapter->tx_ring[txr_idx], ring);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 		/* update count and index */
927*4882a593Smuzhiyun 		txr_count--;
928*4882a593Smuzhiyun 		txr_idx += v_count;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 		/* push pointer to next ring */
931*4882a593Smuzhiyun 		ring++;
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	while (xdp_count) {
935*4882a593Smuzhiyun 		/* assign generic ring traits */
936*4882a593Smuzhiyun 		ring->dev = &adapter->pdev->dev;
937*4882a593Smuzhiyun 		ring->netdev = adapter->netdev;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 		/* configure backlink on ring */
940*4882a593Smuzhiyun 		ring->q_vector = q_vector;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 		/* update q_vector Tx values */
943*4882a593Smuzhiyun 		ixgbe_add_ring(ring, &q_vector->tx);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 		/* apply Tx specific ring traits */
946*4882a593Smuzhiyun 		ring->count = adapter->tx_ring_count;
947*4882a593Smuzhiyun 		ring->queue_index = xdp_idx;
948*4882a593Smuzhiyun 		set_ring_xdp(ring);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 		/* assign ring to adapter */
951*4882a593Smuzhiyun 		WRITE_ONCE(adapter->xdp_ring[xdp_idx], ring);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		/* update count and index */
954*4882a593Smuzhiyun 		xdp_count--;
955*4882a593Smuzhiyun 		xdp_idx++;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 		/* push pointer to next ring */
958*4882a593Smuzhiyun 		ring++;
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	while (rxr_count) {
962*4882a593Smuzhiyun 		/* assign generic ring traits */
963*4882a593Smuzhiyun 		ring->dev = &adapter->pdev->dev;
964*4882a593Smuzhiyun 		ring->netdev = adapter->netdev;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 		/* configure backlink on ring */
967*4882a593Smuzhiyun 		ring->q_vector = q_vector;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 		/* update q_vector Rx values */
970*4882a593Smuzhiyun 		ixgbe_add_ring(ring, &q_vector->rx);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		/*
973*4882a593Smuzhiyun 		 * 82599 errata, UDP frames with a 0 checksum
974*4882a593Smuzhiyun 		 * can be marked as checksum errors.
975*4882a593Smuzhiyun 		 */
976*4882a593Smuzhiyun 		if (adapter->hw.mac.type == ixgbe_mac_82599EB)
977*4882a593Smuzhiyun 			set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun #ifdef IXGBE_FCOE
980*4882a593Smuzhiyun 		if (adapter->netdev->features & NETIF_F_FCOE_MTU) {
981*4882a593Smuzhiyun 			struct ixgbe_ring_feature *f;
982*4882a593Smuzhiyun 			f = &adapter->ring_feature[RING_F_FCOE];
983*4882a593Smuzhiyun 			if ((rxr_idx >= f->offset) &&
984*4882a593Smuzhiyun 			    (rxr_idx < f->offset + f->indices))
985*4882a593Smuzhiyun 				set_bit(__IXGBE_RX_FCOE, &ring->state);
986*4882a593Smuzhiyun 		}
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
989*4882a593Smuzhiyun 		/* apply Rx specific ring traits */
990*4882a593Smuzhiyun 		ring->count = adapter->rx_ring_count;
991*4882a593Smuzhiyun 		ring->queue_index = rxr_idx;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 		/* assign ring to adapter */
994*4882a593Smuzhiyun 		WRITE_ONCE(adapter->rx_ring[rxr_idx], ring);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 		/* update count and index */
997*4882a593Smuzhiyun 		rxr_count--;
998*4882a593Smuzhiyun 		rxr_idx += v_count;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 		/* push pointer to next ring */
1001*4882a593Smuzhiyun 		ring++;
1002*4882a593Smuzhiyun 	}
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun /**
1008*4882a593Smuzhiyun  * ixgbe_free_q_vector - Free memory allocated for specific interrupt vector
1009*4882a593Smuzhiyun  * @adapter: board private structure to initialize
1010*4882a593Smuzhiyun  * @v_idx: Index of vector to be freed
1011*4882a593Smuzhiyun  *
1012*4882a593Smuzhiyun  * This function frees the memory allocated to the q_vector.  In addition if
1013*4882a593Smuzhiyun  * NAPI is enabled it will delete any references to the NAPI struct prior
1014*4882a593Smuzhiyun  * to freeing the q_vector.
1015*4882a593Smuzhiyun  **/
ixgbe_free_q_vector(struct ixgbe_adapter * adapter,int v_idx)1016*4882a593Smuzhiyun static void ixgbe_free_q_vector(struct ixgbe_adapter *adapter, int v_idx)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
1019*4882a593Smuzhiyun 	struct ixgbe_ring *ring;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	ixgbe_for_each_ring(ring, q_vector->tx) {
1022*4882a593Smuzhiyun 		if (ring_is_xdp(ring))
1023*4882a593Smuzhiyun 			WRITE_ONCE(adapter->xdp_ring[ring->queue_index], NULL);
1024*4882a593Smuzhiyun 		else
1025*4882a593Smuzhiyun 			WRITE_ONCE(adapter->tx_ring[ring->queue_index], NULL);
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	ixgbe_for_each_ring(ring, q_vector->rx)
1029*4882a593Smuzhiyun 		WRITE_ONCE(adapter->rx_ring[ring->queue_index], NULL);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	adapter->q_vector[v_idx] = NULL;
1032*4882a593Smuzhiyun 	__netif_napi_del(&q_vector->napi);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	/*
1035*4882a593Smuzhiyun 	 * after a call to __netif_napi_del() napi may still be used and
1036*4882a593Smuzhiyun 	 * ixgbe_get_stats64() might access the rings on this vector,
1037*4882a593Smuzhiyun 	 * we must wait a grace period before freeing it.
1038*4882a593Smuzhiyun 	 */
1039*4882a593Smuzhiyun 	kfree_rcu(q_vector, rcu);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun /**
1043*4882a593Smuzhiyun  * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
1044*4882a593Smuzhiyun  * @adapter: board private structure to initialize
1045*4882a593Smuzhiyun  *
1046*4882a593Smuzhiyun  * We allocate one q_vector per queue interrupt.  If allocation fails we
1047*4882a593Smuzhiyun  * return -ENOMEM.
1048*4882a593Smuzhiyun  **/
ixgbe_alloc_q_vectors(struct ixgbe_adapter * adapter)1049*4882a593Smuzhiyun static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun 	int q_vectors = adapter->num_q_vectors;
1052*4882a593Smuzhiyun 	int rxr_remaining = adapter->num_rx_queues;
1053*4882a593Smuzhiyun 	int txr_remaining = adapter->num_tx_queues;
1054*4882a593Smuzhiyun 	int xdp_remaining = adapter->num_xdp_queues;
1055*4882a593Smuzhiyun 	int rxr_idx = 0, txr_idx = 0, xdp_idx = 0, v_idx = 0;
1056*4882a593Smuzhiyun 	int err, i;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	/* only one q_vector if MSI-X is disabled. */
1059*4882a593Smuzhiyun 	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
1060*4882a593Smuzhiyun 		q_vectors = 1;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (q_vectors >= (rxr_remaining + txr_remaining + xdp_remaining)) {
1063*4882a593Smuzhiyun 		for (; rxr_remaining; v_idx++) {
1064*4882a593Smuzhiyun 			err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
1065*4882a593Smuzhiyun 						   0, 0, 0, 0, 1, rxr_idx);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 			if (err)
1068*4882a593Smuzhiyun 				goto err_out;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 			/* update counts and index */
1071*4882a593Smuzhiyun 			rxr_remaining--;
1072*4882a593Smuzhiyun 			rxr_idx++;
1073*4882a593Smuzhiyun 		}
1074*4882a593Smuzhiyun 	}
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	for (; v_idx < q_vectors; v_idx++) {
1077*4882a593Smuzhiyun 		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1078*4882a593Smuzhiyun 		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1079*4882a593Smuzhiyun 		int xqpv = DIV_ROUND_UP(xdp_remaining, q_vectors - v_idx);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 		err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
1082*4882a593Smuzhiyun 					   tqpv, txr_idx,
1083*4882a593Smuzhiyun 					   xqpv, xdp_idx,
1084*4882a593Smuzhiyun 					   rqpv, rxr_idx);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 		if (err)
1087*4882a593Smuzhiyun 			goto err_out;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 		/* update counts and index */
1090*4882a593Smuzhiyun 		rxr_remaining -= rqpv;
1091*4882a593Smuzhiyun 		txr_remaining -= tqpv;
1092*4882a593Smuzhiyun 		xdp_remaining -= xqpv;
1093*4882a593Smuzhiyun 		rxr_idx++;
1094*4882a593Smuzhiyun 		txr_idx++;
1095*4882a593Smuzhiyun 		xdp_idx += xqpv;
1096*4882a593Smuzhiyun 	}
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	for (i = 0; i < adapter->num_rx_queues; i++) {
1099*4882a593Smuzhiyun 		if (adapter->rx_ring[i])
1100*4882a593Smuzhiyun 			adapter->rx_ring[i]->ring_idx = i;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	for (i = 0; i < adapter->num_tx_queues; i++) {
1104*4882a593Smuzhiyun 		if (adapter->tx_ring[i])
1105*4882a593Smuzhiyun 			adapter->tx_ring[i]->ring_idx = i;
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	for (i = 0; i < adapter->num_xdp_queues; i++) {
1109*4882a593Smuzhiyun 		if (adapter->xdp_ring[i])
1110*4882a593Smuzhiyun 			adapter->xdp_ring[i]->ring_idx = i;
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	return 0;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun err_out:
1116*4882a593Smuzhiyun 	adapter->num_tx_queues = 0;
1117*4882a593Smuzhiyun 	adapter->num_xdp_queues = 0;
1118*4882a593Smuzhiyun 	adapter->num_rx_queues = 0;
1119*4882a593Smuzhiyun 	adapter->num_q_vectors = 0;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	while (v_idx--)
1122*4882a593Smuzhiyun 		ixgbe_free_q_vector(adapter, v_idx);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	return -ENOMEM;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun /**
1128*4882a593Smuzhiyun  * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
1129*4882a593Smuzhiyun  * @adapter: board private structure to initialize
1130*4882a593Smuzhiyun  *
1131*4882a593Smuzhiyun  * This function frees the memory allocated to the q_vectors.  In addition if
1132*4882a593Smuzhiyun  * NAPI is enabled it will delete any references to the NAPI struct prior
1133*4882a593Smuzhiyun  * to freeing the q_vector.
1134*4882a593Smuzhiyun  **/
ixgbe_free_q_vectors(struct ixgbe_adapter * adapter)1135*4882a593Smuzhiyun static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	int v_idx = adapter->num_q_vectors;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	adapter->num_tx_queues = 0;
1140*4882a593Smuzhiyun 	adapter->num_xdp_queues = 0;
1141*4882a593Smuzhiyun 	adapter->num_rx_queues = 0;
1142*4882a593Smuzhiyun 	adapter->num_q_vectors = 0;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	while (v_idx--)
1145*4882a593Smuzhiyun 		ixgbe_free_q_vector(adapter, v_idx);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
ixgbe_reset_interrupt_capability(struct ixgbe_adapter * adapter)1148*4882a593Smuzhiyun static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
1151*4882a593Smuzhiyun 		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
1152*4882a593Smuzhiyun 		pci_disable_msix(adapter->pdev);
1153*4882a593Smuzhiyun 		kfree(adapter->msix_entries);
1154*4882a593Smuzhiyun 		adapter->msix_entries = NULL;
1155*4882a593Smuzhiyun 	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1156*4882a593Smuzhiyun 		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
1157*4882a593Smuzhiyun 		pci_disable_msi(adapter->pdev);
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun /**
1162*4882a593Smuzhiyun  * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
1163*4882a593Smuzhiyun  * @adapter: board private structure to initialize
1164*4882a593Smuzhiyun  *
1165*4882a593Smuzhiyun  * Attempt to configure the interrupts using the best available
1166*4882a593Smuzhiyun  * capabilities of the hardware and the kernel.
1167*4882a593Smuzhiyun  **/
ixgbe_set_interrupt_capability(struct ixgbe_adapter * adapter)1168*4882a593Smuzhiyun static void ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	int err;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	/* We will try to get MSI-X interrupts first */
1173*4882a593Smuzhiyun 	if (!ixgbe_acquire_msix_vectors(adapter))
1174*4882a593Smuzhiyun 		return;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	/* At this point, we do not have MSI-X capabilities. We need to
1177*4882a593Smuzhiyun 	 * reconfigure or disable various features which require MSI-X
1178*4882a593Smuzhiyun 	 * capability.
1179*4882a593Smuzhiyun 	 */
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	/* Disable DCB unless we only have a single traffic class */
1182*4882a593Smuzhiyun 	if (adapter->hw_tcs > 1) {
1183*4882a593Smuzhiyun 		e_dev_warn("Number of DCB TCs exceeds number of available queues. Disabling DCB support.\n");
1184*4882a593Smuzhiyun 		netdev_reset_tc(adapter->netdev);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1187*4882a593Smuzhiyun 			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
1190*4882a593Smuzhiyun 		adapter->temp_dcb_cfg.pfc_mode_enable = false;
1191*4882a593Smuzhiyun 		adapter->dcb_cfg.pfc_mode_enable = false;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	adapter->hw_tcs = 0;
1195*4882a593Smuzhiyun 	adapter->dcb_cfg.num_tcs.pg_tcs = 1;
1196*4882a593Smuzhiyun 	adapter->dcb_cfg.num_tcs.pfc_tcs = 1;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	/* Disable SR-IOV support */
1199*4882a593Smuzhiyun 	e_dev_warn("Disabling SR-IOV support\n");
1200*4882a593Smuzhiyun 	ixgbe_disable_sriov(adapter);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	/* Disable RSS */
1203*4882a593Smuzhiyun 	e_dev_warn("Disabling RSS support\n");
1204*4882a593Smuzhiyun 	adapter->ring_feature[RING_F_RSS].limit = 1;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	/* recalculate number of queues now that many features have been
1207*4882a593Smuzhiyun 	 * changed or disabled.
1208*4882a593Smuzhiyun 	 */
1209*4882a593Smuzhiyun 	ixgbe_set_num_queues(adapter);
1210*4882a593Smuzhiyun 	adapter->num_q_vectors = 1;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	err = pci_enable_msi(adapter->pdev);
1213*4882a593Smuzhiyun 	if (err)
1214*4882a593Smuzhiyun 		e_dev_warn("Failed to allocate MSI interrupt, falling back to legacy. Error: %d\n",
1215*4882a593Smuzhiyun 			   err);
1216*4882a593Smuzhiyun 	else
1217*4882a593Smuzhiyun 		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun /**
1221*4882a593Smuzhiyun  * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
1222*4882a593Smuzhiyun  * @adapter: board private structure to initialize
1223*4882a593Smuzhiyun  *
1224*4882a593Smuzhiyun  * We determine which interrupt scheme to use based on...
1225*4882a593Smuzhiyun  * - Kernel support (MSI, MSI-X)
1226*4882a593Smuzhiyun  *   - which can be user-defined (via MODULE_PARAM)
1227*4882a593Smuzhiyun  * - Hardware queue count (num_*_queues)
1228*4882a593Smuzhiyun  *   - defined by miscellaneous hardware support/features (RSS, etc.)
1229*4882a593Smuzhiyun  **/
ixgbe_init_interrupt_scheme(struct ixgbe_adapter * adapter)1230*4882a593Smuzhiyun int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	int err;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	/* Number of supported queues */
1235*4882a593Smuzhiyun 	ixgbe_set_num_queues(adapter);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/* Set interrupt mode */
1238*4882a593Smuzhiyun 	ixgbe_set_interrupt_capability(adapter);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	err = ixgbe_alloc_q_vectors(adapter);
1241*4882a593Smuzhiyun 	if (err) {
1242*4882a593Smuzhiyun 		e_dev_err("Unable to allocate memory for queue vectors\n");
1243*4882a593Smuzhiyun 		goto err_alloc_q_vectors;
1244*4882a593Smuzhiyun 	}
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	ixgbe_cache_ring_register(adapter);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u XDP Queue count = %u\n",
1249*4882a593Smuzhiyun 		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
1250*4882a593Smuzhiyun 		   adapter->num_rx_queues, adapter->num_tx_queues,
1251*4882a593Smuzhiyun 		   adapter->num_xdp_queues);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	set_bit(__IXGBE_DOWN, &adapter->state);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	return 0;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun err_alloc_q_vectors:
1258*4882a593Smuzhiyun 	ixgbe_reset_interrupt_capability(adapter);
1259*4882a593Smuzhiyun 	return err;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun /**
1263*4882a593Smuzhiyun  * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
1264*4882a593Smuzhiyun  * @adapter: board private structure to clear interrupt scheme on
1265*4882a593Smuzhiyun  *
1266*4882a593Smuzhiyun  * We go through and clear interrupt specific resources and reset the structure
1267*4882a593Smuzhiyun  * to pre-load conditions
1268*4882a593Smuzhiyun  **/
ixgbe_clear_interrupt_scheme(struct ixgbe_adapter * adapter)1269*4882a593Smuzhiyun void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	adapter->num_tx_queues = 0;
1272*4882a593Smuzhiyun 	adapter->num_xdp_queues = 0;
1273*4882a593Smuzhiyun 	adapter->num_rx_queues = 0;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	ixgbe_free_q_vectors(adapter);
1276*4882a593Smuzhiyun 	ixgbe_reset_interrupt_capability(adapter);
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun 
ixgbe_tx_ctxtdesc(struct ixgbe_ring * tx_ring,u32 vlan_macip_lens,u32 fceof_saidx,u32 type_tucmd,u32 mss_l4len_idx)1279*4882a593Smuzhiyun void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
1280*4882a593Smuzhiyun 		       u32 fceof_saidx, u32 type_tucmd, u32 mss_l4len_idx)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	struct ixgbe_adv_tx_context_desc *context_desc;
1283*4882a593Smuzhiyun 	u16 i = tx_ring->next_to_use;
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	i++;
1288*4882a593Smuzhiyun 	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	/* set bits to identify this as an advanced context descriptor */
1291*4882a593Smuzhiyun 	type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	context_desc->vlan_macip_lens	= cpu_to_le32(vlan_macip_lens);
1294*4882a593Smuzhiyun 	context_desc->fceof_saidx	= cpu_to_le32(fceof_saidx);
1295*4882a593Smuzhiyun 	context_desc->type_tucmd_mlhl	= cpu_to_le32(type_tucmd);
1296*4882a593Smuzhiyun 	context_desc->mss_l4len_idx	= cpu_to_le32(mss_l4len_idx);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun 
1299