xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/ixgbe/ixgbe_82599.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 1999 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/pci.h>
5*4882a593Smuzhiyun #include <linux/delay.h>
6*4882a593Smuzhiyun #include <linux/sched.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "ixgbe.h"
9*4882a593Smuzhiyun #include "ixgbe_phy.h"
10*4882a593Smuzhiyun #include "ixgbe_mbx.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define IXGBE_82599_MAX_TX_QUEUES 128
13*4882a593Smuzhiyun #define IXGBE_82599_MAX_RX_QUEUES 128
14*4882a593Smuzhiyun #define IXGBE_82599_RAR_ENTRIES   128
15*4882a593Smuzhiyun #define IXGBE_82599_MC_TBL_SIZE   128
16*4882a593Smuzhiyun #define IXGBE_82599_VFT_TBL_SIZE  128
17*4882a593Smuzhiyun #define IXGBE_82599_RX_PB_SIZE	  512
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
20*4882a593Smuzhiyun static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
21*4882a593Smuzhiyun static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
22*4882a593Smuzhiyun static void
23*4882a593Smuzhiyun ixgbe_set_hard_rate_select_speed(struct ixgbe_hw *, ixgbe_link_speed);
24*4882a593Smuzhiyun static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
25*4882a593Smuzhiyun 					   ixgbe_link_speed speed,
26*4882a593Smuzhiyun 					   bool autoneg_wait_to_complete);
27*4882a593Smuzhiyun static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
28*4882a593Smuzhiyun static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
29*4882a593Smuzhiyun 				      bool autoneg_wait_to_complete);
30*4882a593Smuzhiyun static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
31*4882a593Smuzhiyun 			       ixgbe_link_speed speed,
32*4882a593Smuzhiyun 			       bool autoneg_wait_to_complete);
33*4882a593Smuzhiyun static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
34*4882a593Smuzhiyun 					 ixgbe_link_speed speed,
35*4882a593Smuzhiyun 					 bool autoneg_wait_to_complete);
36*4882a593Smuzhiyun static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
37*4882a593Smuzhiyun static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
38*4882a593Smuzhiyun 				     u8 dev_addr, u8 *data);
39*4882a593Smuzhiyun static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
40*4882a593Smuzhiyun 				      u8 dev_addr, u8 data);
41*4882a593Smuzhiyun static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
42*4882a593Smuzhiyun static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
43*4882a593Smuzhiyun 
ixgbe_mng_enabled(struct ixgbe_hw * hw)44*4882a593Smuzhiyun bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	u32 fwsm, manc, factps;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
49*4882a593Smuzhiyun 	if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
50*4882a593Smuzhiyun 		return false;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	manc = IXGBE_READ_REG(hw, IXGBE_MANC);
53*4882a593Smuzhiyun 	if (!(manc & IXGBE_MANC_RCV_TCO_EN))
54*4882a593Smuzhiyun 		return false;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	factps = IXGBE_READ_REG(hw, IXGBE_FACTPS(hw));
57*4882a593Smuzhiyun 	if (factps & IXGBE_FACTPS_MNGCG)
58*4882a593Smuzhiyun 		return false;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	return true;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
ixgbe_init_mac_link_ops_82599(struct ixgbe_hw * hw)63*4882a593Smuzhiyun static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct ixgbe_mac_info *mac = &hw->mac;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* enable the laser control functions for SFP+ fiber
68*4882a593Smuzhiyun 	 * and MNG not enabled
69*4882a593Smuzhiyun 	 */
70*4882a593Smuzhiyun 	if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
71*4882a593Smuzhiyun 	    !ixgbe_mng_enabled(hw)) {
72*4882a593Smuzhiyun 		mac->ops.disable_tx_laser =
73*4882a593Smuzhiyun 				       &ixgbe_disable_tx_laser_multispeed_fiber;
74*4882a593Smuzhiyun 		mac->ops.enable_tx_laser =
75*4882a593Smuzhiyun 					&ixgbe_enable_tx_laser_multispeed_fiber;
76*4882a593Smuzhiyun 		mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
77*4882a593Smuzhiyun 	} else {
78*4882a593Smuzhiyun 		mac->ops.disable_tx_laser = NULL;
79*4882a593Smuzhiyun 		mac->ops.enable_tx_laser = NULL;
80*4882a593Smuzhiyun 		mac->ops.flap_tx_laser = NULL;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (hw->phy.multispeed_fiber) {
84*4882a593Smuzhiyun 		/* Set up dual speed SFP+ support */
85*4882a593Smuzhiyun 		mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
86*4882a593Smuzhiyun 		mac->ops.setup_mac_link = ixgbe_setup_mac_link_82599;
87*4882a593Smuzhiyun 		mac->ops.set_rate_select_speed =
88*4882a593Smuzhiyun 					       ixgbe_set_hard_rate_select_speed;
89*4882a593Smuzhiyun 	} else {
90*4882a593Smuzhiyun 		if ((mac->ops.get_media_type(hw) ==
91*4882a593Smuzhiyun 		     ixgbe_media_type_backplane) &&
92*4882a593Smuzhiyun 		    (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
93*4882a593Smuzhiyun 		     hw->phy.smart_speed == ixgbe_smart_speed_on) &&
94*4882a593Smuzhiyun 		     !ixgbe_verify_lesm_fw_enabled_82599(hw))
95*4882a593Smuzhiyun 			mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
96*4882a593Smuzhiyun 		else
97*4882a593Smuzhiyun 			mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
ixgbe_setup_sfp_modules_82599(struct ixgbe_hw * hw)101*4882a593Smuzhiyun static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	s32 ret_val;
104*4882a593Smuzhiyun 	u16 list_offset, data_offset, data_value;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
107*4882a593Smuzhiyun 		ixgbe_init_mac_link_ops_82599(hw);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		hw->phy.ops.reset = NULL;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
112*4882a593Smuzhiyun 							      &data_offset);
113*4882a593Smuzhiyun 		if (ret_val)
114*4882a593Smuzhiyun 			return ret_val;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		/* PHY config will finish before releasing the semaphore */
117*4882a593Smuzhiyun 		ret_val = hw->mac.ops.acquire_swfw_sync(hw,
118*4882a593Smuzhiyun 							IXGBE_GSSR_MAC_CSR_SM);
119*4882a593Smuzhiyun 		if (ret_val)
120*4882a593Smuzhiyun 			return IXGBE_ERR_SWFW_SYNC;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
123*4882a593Smuzhiyun 			goto setup_sfp_err;
124*4882a593Smuzhiyun 		while (data_value != 0xffff) {
125*4882a593Smuzhiyun 			IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
126*4882a593Smuzhiyun 			IXGBE_WRITE_FLUSH(hw);
127*4882a593Smuzhiyun 			if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
128*4882a593Smuzhiyun 				goto setup_sfp_err;
129*4882a593Smuzhiyun 		}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		/* Release the semaphore */
132*4882a593Smuzhiyun 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
133*4882a593Smuzhiyun 		/*
134*4882a593Smuzhiyun 		 * Delay obtaining semaphore again to allow FW access,
135*4882a593Smuzhiyun 		 * semaphore_delay is in ms usleep_range needs us.
136*4882a593Smuzhiyun 		 */
137*4882a593Smuzhiyun 		usleep_range(hw->eeprom.semaphore_delay * 1000,
138*4882a593Smuzhiyun 			     hw->eeprom.semaphore_delay * 2000);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		/* Restart DSP and set SFI mode */
141*4882a593Smuzhiyun 		ret_val = hw->mac.ops.prot_autoc_write(hw,
142*4882a593Smuzhiyun 			hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
143*4882a593Smuzhiyun 			false);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		if (ret_val) {
146*4882a593Smuzhiyun 			hw_dbg(hw, " sfp module setup not complete\n");
147*4882a593Smuzhiyun 			return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
148*4882a593Smuzhiyun 		}
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun setup_sfp_err:
154*4882a593Smuzhiyun 	/* Release the semaphore */
155*4882a593Smuzhiyun 	hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
156*4882a593Smuzhiyun 	/* Delay obtaining semaphore again to allow FW access,
157*4882a593Smuzhiyun 	 * semaphore_delay is in ms usleep_range needs us.
158*4882a593Smuzhiyun 	 */
159*4882a593Smuzhiyun 	usleep_range(hw->eeprom.semaphore_delay * 1000,
160*4882a593Smuzhiyun 		     hw->eeprom.semaphore_delay * 2000);
161*4882a593Smuzhiyun 	hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
162*4882a593Smuzhiyun 	return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /**
166*4882a593Smuzhiyun  *  prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
167*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
168*4882a593Smuzhiyun  *  @locked: Return the if we locked for this read.
169*4882a593Smuzhiyun  *  @reg_val: Value we read from AUTOC
170*4882a593Smuzhiyun  *
171*4882a593Smuzhiyun  *  For this part (82599) we need to wrap read-modify-writes with a possible
172*4882a593Smuzhiyun  *  FW/SW lock.  It is assumed this lock will be freed with the next
173*4882a593Smuzhiyun  *  prot_autoc_write_82599().  Note, that locked can only be true in cases
174*4882a593Smuzhiyun  *  where this function doesn't return an error.
175*4882a593Smuzhiyun  **/
prot_autoc_read_82599(struct ixgbe_hw * hw,bool * locked,u32 * reg_val)176*4882a593Smuzhiyun static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
177*4882a593Smuzhiyun 				 u32 *reg_val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	s32 ret_val;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	*locked = false;
182*4882a593Smuzhiyun 	/* If LESM is on then we need to hold the SW/FW semaphore. */
183*4882a593Smuzhiyun 	if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
184*4882a593Smuzhiyun 		ret_val = hw->mac.ops.acquire_swfw_sync(hw,
185*4882a593Smuzhiyun 					IXGBE_GSSR_MAC_CSR_SM);
186*4882a593Smuzhiyun 		if (ret_val)
187*4882a593Smuzhiyun 			return IXGBE_ERR_SWFW_SYNC;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		*locked = true;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	*reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
193*4882a593Smuzhiyun 	return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /**
197*4882a593Smuzhiyun  * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
198*4882a593Smuzhiyun  * @hw: pointer to hardware structure
199*4882a593Smuzhiyun  * @autoc: value to write to AUTOC
200*4882a593Smuzhiyun  * @locked: bool to indicate whether the SW/FW lock was already taken by
201*4882a593Smuzhiyun  *	     previous proc_autoc_read_82599.
202*4882a593Smuzhiyun  *
203*4882a593Smuzhiyun  * This part (82599) may need to hold a the SW/FW lock around all writes to
204*4882a593Smuzhiyun  * AUTOC. Likewise after a write we need to do a pipeline reset.
205*4882a593Smuzhiyun  **/
prot_autoc_write_82599(struct ixgbe_hw * hw,u32 autoc,bool locked)206*4882a593Smuzhiyun static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	s32 ret_val = 0;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Blocked by MNG FW so bail */
211*4882a593Smuzhiyun 	if (ixgbe_check_reset_blocked(hw))
212*4882a593Smuzhiyun 		goto out;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* We only need to get the lock if:
215*4882a593Smuzhiyun 	 *  - We didn't do it already (in the read part of a read-modify-write)
216*4882a593Smuzhiyun 	 *  - LESM is enabled.
217*4882a593Smuzhiyun 	 */
218*4882a593Smuzhiyun 	if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
219*4882a593Smuzhiyun 		ret_val = hw->mac.ops.acquire_swfw_sync(hw,
220*4882a593Smuzhiyun 					IXGBE_GSSR_MAC_CSR_SM);
221*4882a593Smuzhiyun 		if (ret_val)
222*4882a593Smuzhiyun 			return IXGBE_ERR_SWFW_SYNC;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		locked = true;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
228*4882a593Smuzhiyun 	ret_val = ixgbe_reset_pipeline_82599(hw);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun out:
231*4882a593Smuzhiyun 	/* Free the SW/FW semaphore as we either grabbed it here or
232*4882a593Smuzhiyun 	 * already had it when this function was called.
233*4882a593Smuzhiyun 	 */
234*4882a593Smuzhiyun 	if (locked)
235*4882a593Smuzhiyun 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return ret_val;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
ixgbe_get_invariants_82599(struct ixgbe_hw * hw)240*4882a593Smuzhiyun static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct ixgbe_mac_info *mac = &hw->mac;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ixgbe_init_mac_link_ops_82599(hw);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
247*4882a593Smuzhiyun 	mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
248*4882a593Smuzhiyun 	mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
249*4882a593Smuzhiyun 	mac->rx_pb_size = IXGBE_82599_RX_PB_SIZE;
250*4882a593Smuzhiyun 	mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
251*4882a593Smuzhiyun 	mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
252*4882a593Smuzhiyun 	mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /**
258*4882a593Smuzhiyun  *  ixgbe_init_phy_ops_82599 - PHY/SFP specific init
259*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
260*4882a593Smuzhiyun  *
261*4882a593Smuzhiyun  *  Initialize any function pointers that were not able to be
262*4882a593Smuzhiyun  *  set during get_invariants because the PHY/SFP type was
263*4882a593Smuzhiyun  *  not known.  Perform the SFP init if necessary.
264*4882a593Smuzhiyun  *
265*4882a593Smuzhiyun  **/
ixgbe_init_phy_ops_82599(struct ixgbe_hw * hw)266*4882a593Smuzhiyun static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct ixgbe_mac_info *mac = &hw->mac;
269*4882a593Smuzhiyun 	struct ixgbe_phy_info *phy = &hw->phy;
270*4882a593Smuzhiyun 	s32 ret_val;
271*4882a593Smuzhiyun 	u32 esdp;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
274*4882a593Smuzhiyun 		/* Store flag indicating I2C bus access control unit. */
275*4882a593Smuzhiyun 		hw->phy.qsfp_shared_i2c_bus = true;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 		/* Initialize access to QSFP+ I2C bus */
278*4882a593Smuzhiyun 		esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
279*4882a593Smuzhiyun 		esdp |= IXGBE_ESDP_SDP0_DIR;
280*4882a593Smuzhiyun 		esdp &= ~IXGBE_ESDP_SDP1_DIR;
281*4882a593Smuzhiyun 		esdp &= ~IXGBE_ESDP_SDP0;
282*4882a593Smuzhiyun 		esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
283*4882a593Smuzhiyun 		esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
284*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
285*4882a593Smuzhiyun 		IXGBE_WRITE_FLUSH(hw);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
288*4882a593Smuzhiyun 		phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* Identify the PHY or SFP module */
292*4882a593Smuzhiyun 	ret_val = phy->ops.identify(hw);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* Setup function pointers based on detected SFP module and speeds */
295*4882a593Smuzhiyun 	ixgbe_init_mac_link_ops_82599(hw);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* If copper media, overwrite with copper function pointers */
298*4882a593Smuzhiyun 	if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
299*4882a593Smuzhiyun 		mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
300*4882a593Smuzhiyun 		mac->ops.get_link_capabilities =
301*4882a593Smuzhiyun 			&ixgbe_get_copper_link_capabilities_generic;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Set necessary function pointers based on phy type */
305*4882a593Smuzhiyun 	switch (hw->phy.type) {
306*4882a593Smuzhiyun 	case ixgbe_phy_tn:
307*4882a593Smuzhiyun 		phy->ops.check_link = &ixgbe_check_phy_link_tnx;
308*4882a593Smuzhiyun 		phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
309*4882a593Smuzhiyun 		break;
310*4882a593Smuzhiyun 	default:
311*4882a593Smuzhiyun 		break;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	return ret_val;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /**
318*4882a593Smuzhiyun  *  ixgbe_get_link_capabilities_82599 - Determines link capabilities
319*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
320*4882a593Smuzhiyun  *  @speed: pointer to link speed
321*4882a593Smuzhiyun  *  @autoneg: true when autoneg or autotry is enabled
322*4882a593Smuzhiyun  *
323*4882a593Smuzhiyun  *  Determines the link capabilities by reading the AUTOC register.
324*4882a593Smuzhiyun  **/
ixgbe_get_link_capabilities_82599(struct ixgbe_hw * hw,ixgbe_link_speed * speed,bool * autoneg)325*4882a593Smuzhiyun static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
326*4882a593Smuzhiyun 					     ixgbe_link_speed *speed,
327*4882a593Smuzhiyun 					     bool *autoneg)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	u32 autoc = 0;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Determine 1G link capabilities off of SFP+ type */
332*4882a593Smuzhiyun 	if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
333*4882a593Smuzhiyun 	    hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
334*4882a593Smuzhiyun 	    hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
335*4882a593Smuzhiyun 	    hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
336*4882a593Smuzhiyun 	    hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
337*4882a593Smuzhiyun 	    hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
338*4882a593Smuzhiyun 		*speed = IXGBE_LINK_SPEED_1GB_FULL;
339*4882a593Smuzhiyun 		*autoneg = true;
340*4882a593Smuzhiyun 		return 0;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/*
344*4882a593Smuzhiyun 	 * Determine link capabilities based on the stored value of AUTOC,
345*4882a593Smuzhiyun 	 * which represents EEPROM defaults.  If AUTOC value has not been
346*4882a593Smuzhiyun 	 * stored, use the current register value.
347*4882a593Smuzhiyun 	 */
348*4882a593Smuzhiyun 	if (hw->mac.orig_link_settings_stored)
349*4882a593Smuzhiyun 		autoc = hw->mac.orig_autoc;
350*4882a593Smuzhiyun 	else
351*4882a593Smuzhiyun 		autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	switch (autoc & IXGBE_AUTOC_LMS_MASK) {
354*4882a593Smuzhiyun 	case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
355*4882a593Smuzhiyun 		*speed = IXGBE_LINK_SPEED_1GB_FULL;
356*4882a593Smuzhiyun 		*autoneg = false;
357*4882a593Smuzhiyun 		break;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
360*4882a593Smuzhiyun 		*speed = IXGBE_LINK_SPEED_10GB_FULL;
361*4882a593Smuzhiyun 		*autoneg = false;
362*4882a593Smuzhiyun 		break;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	case IXGBE_AUTOC_LMS_1G_AN:
365*4882a593Smuzhiyun 		*speed = IXGBE_LINK_SPEED_1GB_FULL;
366*4882a593Smuzhiyun 		*autoneg = true;
367*4882a593Smuzhiyun 		break;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	case IXGBE_AUTOC_LMS_10G_SERIAL:
370*4882a593Smuzhiyun 		*speed = IXGBE_LINK_SPEED_10GB_FULL;
371*4882a593Smuzhiyun 		*autoneg = false;
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	case IXGBE_AUTOC_LMS_KX4_KX_KR:
375*4882a593Smuzhiyun 	case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
376*4882a593Smuzhiyun 		*speed = IXGBE_LINK_SPEED_UNKNOWN;
377*4882a593Smuzhiyun 		if (autoc & IXGBE_AUTOC_KR_SUPP)
378*4882a593Smuzhiyun 			*speed |= IXGBE_LINK_SPEED_10GB_FULL;
379*4882a593Smuzhiyun 		if (autoc & IXGBE_AUTOC_KX4_SUPP)
380*4882a593Smuzhiyun 			*speed |= IXGBE_LINK_SPEED_10GB_FULL;
381*4882a593Smuzhiyun 		if (autoc & IXGBE_AUTOC_KX_SUPP)
382*4882a593Smuzhiyun 			*speed |= IXGBE_LINK_SPEED_1GB_FULL;
383*4882a593Smuzhiyun 		*autoneg = true;
384*4882a593Smuzhiyun 		break;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
387*4882a593Smuzhiyun 		*speed = IXGBE_LINK_SPEED_100_FULL;
388*4882a593Smuzhiyun 		if (autoc & IXGBE_AUTOC_KR_SUPP)
389*4882a593Smuzhiyun 			*speed |= IXGBE_LINK_SPEED_10GB_FULL;
390*4882a593Smuzhiyun 		if (autoc & IXGBE_AUTOC_KX4_SUPP)
391*4882a593Smuzhiyun 			*speed |= IXGBE_LINK_SPEED_10GB_FULL;
392*4882a593Smuzhiyun 		if (autoc & IXGBE_AUTOC_KX_SUPP)
393*4882a593Smuzhiyun 			*speed |= IXGBE_LINK_SPEED_1GB_FULL;
394*4882a593Smuzhiyun 		*autoneg = true;
395*4882a593Smuzhiyun 		break;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	case IXGBE_AUTOC_LMS_SGMII_1G_100M:
398*4882a593Smuzhiyun 		*speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
399*4882a593Smuzhiyun 		*autoneg = false;
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	default:
403*4882a593Smuzhiyun 		return IXGBE_ERR_LINK_SETUP;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (hw->phy.multispeed_fiber) {
407*4882a593Smuzhiyun 		*speed |= IXGBE_LINK_SPEED_10GB_FULL |
408*4882a593Smuzhiyun 			  IXGBE_LINK_SPEED_1GB_FULL;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		/* QSFP must not enable auto-negotiation */
411*4882a593Smuzhiyun 		if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
412*4882a593Smuzhiyun 			*autoneg = false;
413*4882a593Smuzhiyun 		else
414*4882a593Smuzhiyun 			*autoneg = true;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /**
421*4882a593Smuzhiyun  *  ixgbe_get_media_type_82599 - Get media type
422*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
423*4882a593Smuzhiyun  *
424*4882a593Smuzhiyun  *  Returns the media type (fiber, copper, backplane)
425*4882a593Smuzhiyun  **/
ixgbe_get_media_type_82599(struct ixgbe_hw * hw)426*4882a593Smuzhiyun static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	/* Detect if there is a copper PHY attached. */
429*4882a593Smuzhiyun 	switch (hw->phy.type) {
430*4882a593Smuzhiyun 	case ixgbe_phy_cu_unknown:
431*4882a593Smuzhiyun 	case ixgbe_phy_tn:
432*4882a593Smuzhiyun 		return ixgbe_media_type_copper;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	default:
435*4882a593Smuzhiyun 		break;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	switch (hw->device_id) {
439*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_KX4:
440*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_KX4_MEZZ:
441*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
442*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_KR:
443*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
444*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_XAUI_LOM:
445*4882a593Smuzhiyun 		/* Default device ID is mezzanine card KX/KX4 */
446*4882a593Smuzhiyun 		return ixgbe_media_type_backplane;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_SFP:
449*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_SFP_FCOE:
450*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_SFP_EM:
451*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_SFP_SF2:
452*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_SFP_SF_QP:
453*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599EN_SFP:
454*4882a593Smuzhiyun 		return ixgbe_media_type_fiber;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_CX4:
457*4882a593Smuzhiyun 		return ixgbe_media_type_cx4;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_T3_LOM:
460*4882a593Smuzhiyun 		return ixgbe_media_type_copper;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_LS:
463*4882a593Smuzhiyun 		return ixgbe_media_type_fiber_lco;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
466*4882a593Smuzhiyun 		return ixgbe_media_type_fiber_qsfp;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	default:
469*4882a593Smuzhiyun 		return ixgbe_media_type_unknown;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /**
474*4882a593Smuzhiyun  * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
475*4882a593Smuzhiyun  * @hw: pointer to hardware structure
476*4882a593Smuzhiyun  *
477*4882a593Smuzhiyun  * Disables link, should be called during D3 power down sequence.
478*4882a593Smuzhiyun  *
479*4882a593Smuzhiyun  **/
ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw * hw)480*4882a593Smuzhiyun static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	u32 autoc2_reg;
483*4882a593Smuzhiyun 	u16 ee_ctrl_2 = 0;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	hw->eeprom.ops.read(hw, IXGBE_EEPROM_CTRL_2, &ee_ctrl_2);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (!ixgbe_mng_present(hw) && !hw->wol_enabled &&
488*4882a593Smuzhiyun 	    ee_ctrl_2 & IXGBE_EEPROM_CCD_BIT) {
489*4882a593Smuzhiyun 		autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
490*4882a593Smuzhiyun 		autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
491*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun /**
496*4882a593Smuzhiyun  *  ixgbe_start_mac_link_82599 - Setup MAC link settings
497*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
498*4882a593Smuzhiyun  *  @autoneg_wait_to_complete: true when waiting for completion is needed
499*4882a593Smuzhiyun  *
500*4882a593Smuzhiyun  *  Configures link settings based on values in the ixgbe_hw struct.
501*4882a593Smuzhiyun  *  Restarts the link.  Performs autonegotiation if needed.
502*4882a593Smuzhiyun  **/
ixgbe_start_mac_link_82599(struct ixgbe_hw * hw,bool autoneg_wait_to_complete)503*4882a593Smuzhiyun static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
504*4882a593Smuzhiyun 			       bool autoneg_wait_to_complete)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	u32 autoc_reg;
507*4882a593Smuzhiyun 	u32 links_reg;
508*4882a593Smuzhiyun 	u32 i;
509*4882a593Smuzhiyun 	s32 status = 0;
510*4882a593Smuzhiyun 	bool got_lock = false;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
513*4882a593Smuzhiyun 		status = hw->mac.ops.acquire_swfw_sync(hw,
514*4882a593Smuzhiyun 						IXGBE_GSSR_MAC_CSR_SM);
515*4882a593Smuzhiyun 		if (status)
516*4882a593Smuzhiyun 			return status;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		got_lock = true;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Restart link */
522*4882a593Smuzhiyun 	ixgbe_reset_pipeline_82599(hw);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (got_lock)
525*4882a593Smuzhiyun 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* Only poll for autoneg to complete if specified to do so */
528*4882a593Smuzhiyun 	if (autoneg_wait_to_complete) {
529*4882a593Smuzhiyun 		autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
530*4882a593Smuzhiyun 		if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
531*4882a593Smuzhiyun 		     IXGBE_AUTOC_LMS_KX4_KX_KR ||
532*4882a593Smuzhiyun 		    (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
533*4882a593Smuzhiyun 		     IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
534*4882a593Smuzhiyun 		    (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
535*4882a593Smuzhiyun 		     IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
536*4882a593Smuzhiyun 			links_reg = 0; /* Just in case Autoneg time = 0 */
537*4882a593Smuzhiyun 			for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
538*4882a593Smuzhiyun 				links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
539*4882a593Smuzhiyun 				if (links_reg & IXGBE_LINKS_KX_AN_COMP)
540*4882a593Smuzhiyun 					break;
541*4882a593Smuzhiyun 				msleep(100);
542*4882a593Smuzhiyun 			}
543*4882a593Smuzhiyun 			if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
544*4882a593Smuzhiyun 				status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
545*4882a593Smuzhiyun 				hw_dbg(hw, "Autoneg did not complete.\n");
546*4882a593Smuzhiyun 			}
547*4882a593Smuzhiyun 		}
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	/* Add delay to filter out noises during initial link setup */
551*4882a593Smuzhiyun 	msleep(50);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return status;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun /**
557*4882a593Smuzhiyun  *  ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
558*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
559*4882a593Smuzhiyun  *
560*4882a593Smuzhiyun  *  The base drivers may require better control over SFP+ module
561*4882a593Smuzhiyun  *  PHY states.  This includes selectively shutting down the Tx
562*4882a593Smuzhiyun  *  laser on the PHY, effectively halting physical link.
563*4882a593Smuzhiyun  **/
ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw * hw)564*4882a593Smuzhiyun static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* Blocked by MNG FW so bail */
569*4882a593Smuzhiyun 	if (ixgbe_check_reset_blocked(hw))
570*4882a593Smuzhiyun 		return;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* Disable tx laser; allow 100us to go dark per spec */
573*4882a593Smuzhiyun 	esdp_reg |= IXGBE_ESDP_SDP3;
574*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
575*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
576*4882a593Smuzhiyun 	udelay(100);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun /**
580*4882a593Smuzhiyun  *  ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
581*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
582*4882a593Smuzhiyun  *
583*4882a593Smuzhiyun  *  The base drivers may require better control over SFP+ module
584*4882a593Smuzhiyun  *  PHY states.  This includes selectively turning on the Tx
585*4882a593Smuzhiyun  *  laser on the PHY, effectively starting physical link.
586*4882a593Smuzhiyun  **/
ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw * hw)587*4882a593Smuzhiyun static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* Enable tx laser; allow 100ms to light up */
592*4882a593Smuzhiyun 	esdp_reg &= ~IXGBE_ESDP_SDP3;
593*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
594*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
595*4882a593Smuzhiyun 	msleep(100);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /**
599*4882a593Smuzhiyun  *  ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
600*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
601*4882a593Smuzhiyun  *
602*4882a593Smuzhiyun  *  When the driver changes the link speeds that it can support,
603*4882a593Smuzhiyun  *  it sets autotry_restart to true to indicate that we need to
604*4882a593Smuzhiyun  *  initiate a new autotry session with the link partner.  To do
605*4882a593Smuzhiyun  *  so, we set the speed then disable and re-enable the tx laser, to
606*4882a593Smuzhiyun  *  alert the link partner that it also needs to restart autotry on its
607*4882a593Smuzhiyun  *  end.  This is consistent with true clause 37 autoneg, which also
608*4882a593Smuzhiyun  *  involves a loss of signal.
609*4882a593Smuzhiyun  **/
ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw * hw)610*4882a593Smuzhiyun static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	/* Blocked by MNG FW so bail */
613*4882a593Smuzhiyun 	if (ixgbe_check_reset_blocked(hw))
614*4882a593Smuzhiyun 		return;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (hw->mac.autotry_restart) {
617*4882a593Smuzhiyun 		ixgbe_disable_tx_laser_multispeed_fiber(hw);
618*4882a593Smuzhiyun 		ixgbe_enable_tx_laser_multispeed_fiber(hw);
619*4882a593Smuzhiyun 		hw->mac.autotry_restart = false;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun /**
624*4882a593Smuzhiyun  * ixgbe_set_hard_rate_select_speed - Set module link speed
625*4882a593Smuzhiyun  * @hw: pointer to hardware structure
626*4882a593Smuzhiyun  * @speed: link speed to set
627*4882a593Smuzhiyun  *
628*4882a593Smuzhiyun  * Set module link speed via RS0/RS1 rate select pins.
629*4882a593Smuzhiyun  */
630*4882a593Smuzhiyun static void
ixgbe_set_hard_rate_select_speed(struct ixgbe_hw * hw,ixgbe_link_speed speed)631*4882a593Smuzhiyun ixgbe_set_hard_rate_select_speed(struct ixgbe_hw *hw, ixgbe_link_speed speed)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	switch (speed) {
636*4882a593Smuzhiyun 	case IXGBE_LINK_SPEED_10GB_FULL:
637*4882a593Smuzhiyun 		esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
638*4882a593Smuzhiyun 		break;
639*4882a593Smuzhiyun 	case IXGBE_LINK_SPEED_1GB_FULL:
640*4882a593Smuzhiyun 		esdp_reg &= ~IXGBE_ESDP_SDP5;
641*4882a593Smuzhiyun 		esdp_reg |= IXGBE_ESDP_SDP5_DIR;
642*4882a593Smuzhiyun 		break;
643*4882a593Smuzhiyun 	default:
644*4882a593Smuzhiyun 		hw_dbg(hw, "Invalid fixed module speed\n");
645*4882a593Smuzhiyun 		return;
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
649*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /**
653*4882a593Smuzhiyun  *  ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
654*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
655*4882a593Smuzhiyun  *  @speed: new link speed
656*4882a593Smuzhiyun  *  @autoneg_wait_to_complete: true when waiting for completion is needed
657*4882a593Smuzhiyun  *
658*4882a593Smuzhiyun  *  Implements the Intel SmartSpeed algorithm.
659*4882a593Smuzhiyun  **/
ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw * hw,ixgbe_link_speed speed,bool autoneg_wait_to_complete)660*4882a593Smuzhiyun static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
661*4882a593Smuzhiyun 				     ixgbe_link_speed speed,
662*4882a593Smuzhiyun 				     bool autoneg_wait_to_complete)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	s32 status = 0;
665*4882a593Smuzhiyun 	ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
666*4882a593Smuzhiyun 	s32 i, j;
667*4882a593Smuzhiyun 	bool link_up = false;
668*4882a593Smuzhiyun 	u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	 /* Set autoneg_advertised value based on input link speed */
671*4882a593Smuzhiyun 	hw->phy.autoneg_advertised = 0;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (speed & IXGBE_LINK_SPEED_10GB_FULL)
674*4882a593Smuzhiyun 		hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	if (speed & IXGBE_LINK_SPEED_1GB_FULL)
677*4882a593Smuzhiyun 		hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (speed & IXGBE_LINK_SPEED_100_FULL)
680*4882a593Smuzhiyun 		hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/*
683*4882a593Smuzhiyun 	 * Implement Intel SmartSpeed algorithm.  SmartSpeed will reduce the
684*4882a593Smuzhiyun 	 * autoneg advertisement if link is unable to be established at the
685*4882a593Smuzhiyun 	 * highest negotiated rate.  This can sometimes happen due to integrity
686*4882a593Smuzhiyun 	 * issues with the physical media connection.
687*4882a593Smuzhiyun 	 */
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* First, try to get link with full advertisement */
690*4882a593Smuzhiyun 	hw->phy.smart_speed_active = false;
691*4882a593Smuzhiyun 	for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
692*4882a593Smuzhiyun 		status = ixgbe_setup_mac_link_82599(hw, speed,
693*4882a593Smuzhiyun 						    autoneg_wait_to_complete);
694*4882a593Smuzhiyun 		if (status != 0)
695*4882a593Smuzhiyun 			goto out;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		/*
698*4882a593Smuzhiyun 		 * Wait for the controller to acquire link.  Per IEEE 802.3ap,
699*4882a593Smuzhiyun 		 * Section 73.10.2, we may have to wait up to 500ms if KR is
700*4882a593Smuzhiyun 		 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
701*4882a593Smuzhiyun 		 * Table 9 in the AN MAS.
702*4882a593Smuzhiyun 		 */
703*4882a593Smuzhiyun 		for (i = 0; i < 5; i++) {
704*4882a593Smuzhiyun 			mdelay(100);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 			/* If we have link, just jump out */
707*4882a593Smuzhiyun 			status = hw->mac.ops.check_link(hw, &link_speed,
708*4882a593Smuzhiyun 							&link_up, false);
709*4882a593Smuzhiyun 			if (status != 0)
710*4882a593Smuzhiyun 				goto out;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 			if (link_up)
713*4882a593Smuzhiyun 				goto out;
714*4882a593Smuzhiyun 		}
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	/*
718*4882a593Smuzhiyun 	 * We didn't get link.  If we advertised KR plus one of KX4/KX
719*4882a593Smuzhiyun 	 * (or BX4/BX), then disable KR and try again.
720*4882a593Smuzhiyun 	 */
721*4882a593Smuzhiyun 	if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
722*4882a593Smuzhiyun 	    ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
723*4882a593Smuzhiyun 		goto out;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	/* Turn SmartSpeed on to disable KR support */
726*4882a593Smuzhiyun 	hw->phy.smart_speed_active = true;
727*4882a593Smuzhiyun 	status = ixgbe_setup_mac_link_82599(hw, speed,
728*4882a593Smuzhiyun 					    autoneg_wait_to_complete);
729*4882a593Smuzhiyun 	if (status != 0)
730*4882a593Smuzhiyun 		goto out;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/*
733*4882a593Smuzhiyun 	 * Wait for the controller to acquire link.  600ms will allow for
734*4882a593Smuzhiyun 	 * the AN link_fail_inhibit_timer as well for multiple cycles of
735*4882a593Smuzhiyun 	 * parallel detect, both 10g and 1g. This allows for the maximum
736*4882a593Smuzhiyun 	 * connect attempts as defined in the AN MAS table 73-7.
737*4882a593Smuzhiyun 	 */
738*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
739*4882a593Smuzhiyun 		mdelay(100);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		/* If we have link, just jump out */
742*4882a593Smuzhiyun 		status = hw->mac.ops.check_link(hw, &link_speed,
743*4882a593Smuzhiyun 						&link_up, false);
744*4882a593Smuzhiyun 		if (status != 0)
745*4882a593Smuzhiyun 			goto out;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		if (link_up)
748*4882a593Smuzhiyun 			goto out;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/* We didn't get link.  Turn SmartSpeed back off. */
752*4882a593Smuzhiyun 	hw->phy.smart_speed_active = false;
753*4882a593Smuzhiyun 	status = ixgbe_setup_mac_link_82599(hw, speed,
754*4882a593Smuzhiyun 					    autoneg_wait_to_complete);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun out:
757*4882a593Smuzhiyun 	if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
758*4882a593Smuzhiyun 		hw_dbg(hw, "Smartspeed has downgraded the link speed from the maximum advertised\n");
759*4882a593Smuzhiyun 	return status;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /**
763*4882a593Smuzhiyun  *  ixgbe_setup_mac_link_82599 - Set MAC link speed
764*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
765*4882a593Smuzhiyun  *  @speed: new link speed
766*4882a593Smuzhiyun  *  @autoneg_wait_to_complete: true when waiting for completion is needed
767*4882a593Smuzhiyun  *
768*4882a593Smuzhiyun  *  Set the link speed in the AUTOC register and restarts link.
769*4882a593Smuzhiyun  **/
ixgbe_setup_mac_link_82599(struct ixgbe_hw * hw,ixgbe_link_speed speed,bool autoneg_wait_to_complete)770*4882a593Smuzhiyun static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
771*4882a593Smuzhiyun 				      ixgbe_link_speed speed,
772*4882a593Smuzhiyun 				      bool autoneg_wait_to_complete)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	bool autoneg = false;
775*4882a593Smuzhiyun 	s32 status;
776*4882a593Smuzhiyun 	u32 pma_pmd_1g, link_mode, links_reg, i;
777*4882a593Smuzhiyun 	u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
778*4882a593Smuzhiyun 	u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
779*4882a593Smuzhiyun 	ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	/* holds the value of AUTOC register at this current point in time */
782*4882a593Smuzhiyun 	u32 current_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
783*4882a593Smuzhiyun 	/* holds the cached value of AUTOC register */
784*4882a593Smuzhiyun 	u32 orig_autoc = 0;
785*4882a593Smuzhiyun 	/* temporary variable used for comparison purposes */
786*4882a593Smuzhiyun 	u32 autoc = current_autoc;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	/* Check to see if speed passed in is supported. */
789*4882a593Smuzhiyun 	status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
790*4882a593Smuzhiyun 						   &autoneg);
791*4882a593Smuzhiyun 	if (status)
792*4882a593Smuzhiyun 		return status;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	speed &= link_capabilities;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (speed == IXGBE_LINK_SPEED_UNKNOWN)
797*4882a593Smuzhiyun 		return IXGBE_ERR_LINK_SETUP;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
800*4882a593Smuzhiyun 	if (hw->mac.orig_link_settings_stored)
801*4882a593Smuzhiyun 		orig_autoc = hw->mac.orig_autoc;
802*4882a593Smuzhiyun 	else
803*4882a593Smuzhiyun 		orig_autoc = autoc;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
806*4882a593Smuzhiyun 	pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
809*4882a593Smuzhiyun 	    link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
810*4882a593Smuzhiyun 	    link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
811*4882a593Smuzhiyun 		/* Set KX4/KX/KR support according to speed requested */
812*4882a593Smuzhiyun 		autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
813*4882a593Smuzhiyun 		if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
814*4882a593Smuzhiyun 			if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
815*4882a593Smuzhiyun 				autoc |= IXGBE_AUTOC_KX4_SUPP;
816*4882a593Smuzhiyun 			if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
817*4882a593Smuzhiyun 			    (hw->phy.smart_speed_active == false))
818*4882a593Smuzhiyun 				autoc |= IXGBE_AUTOC_KR_SUPP;
819*4882a593Smuzhiyun 		}
820*4882a593Smuzhiyun 		if (speed & IXGBE_LINK_SPEED_1GB_FULL)
821*4882a593Smuzhiyun 			autoc |= IXGBE_AUTOC_KX_SUPP;
822*4882a593Smuzhiyun 	} else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
823*4882a593Smuzhiyun 		   (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
824*4882a593Smuzhiyun 		    link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
825*4882a593Smuzhiyun 		/* Switch from 1G SFI to 10G SFI if requested */
826*4882a593Smuzhiyun 		if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
827*4882a593Smuzhiyun 		    (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
828*4882a593Smuzhiyun 			autoc &= ~IXGBE_AUTOC_LMS_MASK;
829*4882a593Smuzhiyun 			autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
830*4882a593Smuzhiyun 		}
831*4882a593Smuzhiyun 	} else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
832*4882a593Smuzhiyun 		   (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
833*4882a593Smuzhiyun 		/* Switch from 10G SFI to 1G SFI if requested */
834*4882a593Smuzhiyun 		if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
835*4882a593Smuzhiyun 		    (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
836*4882a593Smuzhiyun 			autoc &= ~IXGBE_AUTOC_LMS_MASK;
837*4882a593Smuzhiyun 			if (autoneg)
838*4882a593Smuzhiyun 				autoc |= IXGBE_AUTOC_LMS_1G_AN;
839*4882a593Smuzhiyun 			else
840*4882a593Smuzhiyun 				autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
841*4882a593Smuzhiyun 		}
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (autoc != current_autoc) {
845*4882a593Smuzhiyun 		/* Restart link */
846*4882a593Smuzhiyun 		status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
847*4882a593Smuzhiyun 		if (status)
848*4882a593Smuzhiyun 			return status;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		/* Only poll for autoneg to complete if specified to do so */
851*4882a593Smuzhiyun 		if (autoneg_wait_to_complete) {
852*4882a593Smuzhiyun 			if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
853*4882a593Smuzhiyun 			    link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
854*4882a593Smuzhiyun 			    link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
855*4882a593Smuzhiyun 				links_reg = 0; /*Just in case Autoneg time=0*/
856*4882a593Smuzhiyun 				for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
857*4882a593Smuzhiyun 					links_reg =
858*4882a593Smuzhiyun 					       IXGBE_READ_REG(hw, IXGBE_LINKS);
859*4882a593Smuzhiyun 					if (links_reg & IXGBE_LINKS_KX_AN_COMP)
860*4882a593Smuzhiyun 						break;
861*4882a593Smuzhiyun 					msleep(100);
862*4882a593Smuzhiyun 				}
863*4882a593Smuzhiyun 				if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
864*4882a593Smuzhiyun 					status =
865*4882a593Smuzhiyun 						IXGBE_ERR_AUTONEG_NOT_COMPLETE;
866*4882a593Smuzhiyun 					hw_dbg(hw, "Autoneg did not complete.\n");
867*4882a593Smuzhiyun 				}
868*4882a593Smuzhiyun 			}
869*4882a593Smuzhiyun 		}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 		/* Add delay to filter out noises during initial link setup */
872*4882a593Smuzhiyun 		msleep(50);
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	return status;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun /**
879*4882a593Smuzhiyun  *  ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
880*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
881*4882a593Smuzhiyun  *  @speed: new link speed
882*4882a593Smuzhiyun  *  @autoneg_wait_to_complete: true if waiting is needed to complete
883*4882a593Smuzhiyun  *
884*4882a593Smuzhiyun  *  Restarts link on PHY and MAC based on settings passed in.
885*4882a593Smuzhiyun  **/
ixgbe_setup_copper_link_82599(struct ixgbe_hw * hw,ixgbe_link_speed speed,bool autoneg_wait_to_complete)886*4882a593Smuzhiyun static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
887*4882a593Smuzhiyun 					 ixgbe_link_speed speed,
888*4882a593Smuzhiyun 					 bool autoneg_wait_to_complete)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	s32 status;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* Setup the PHY according to input speed */
893*4882a593Smuzhiyun 	status = hw->phy.ops.setup_link_speed(hw, speed,
894*4882a593Smuzhiyun 					      autoneg_wait_to_complete);
895*4882a593Smuzhiyun 	/* Set up MAC */
896*4882a593Smuzhiyun 	ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	return status;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun /**
902*4882a593Smuzhiyun  *  ixgbe_reset_hw_82599 - Perform hardware reset
903*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
904*4882a593Smuzhiyun  *
905*4882a593Smuzhiyun  *  Resets the hardware by resetting the transmit and receive units, masks
906*4882a593Smuzhiyun  *  and clears all interrupts, perform a PHY reset, and perform a link (MAC)
907*4882a593Smuzhiyun  *  reset.
908*4882a593Smuzhiyun  **/
ixgbe_reset_hw_82599(struct ixgbe_hw * hw)909*4882a593Smuzhiyun static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	ixgbe_link_speed link_speed;
912*4882a593Smuzhiyun 	s32 status;
913*4882a593Smuzhiyun 	u32 ctrl, i, autoc, autoc2;
914*4882a593Smuzhiyun 	u32 curr_lms;
915*4882a593Smuzhiyun 	bool link_up = false;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* Call adapter stop to disable tx/rx and clear interrupts */
918*4882a593Smuzhiyun 	status = hw->mac.ops.stop_adapter(hw);
919*4882a593Smuzhiyun 	if (status)
920*4882a593Smuzhiyun 		return status;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* flush pending Tx transactions */
923*4882a593Smuzhiyun 	ixgbe_clear_tx_pending(hw);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/* PHY ops must be identified and initialized prior to reset */
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* Identify PHY and related function pointers */
928*4882a593Smuzhiyun 	status = hw->phy.ops.init(hw);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
931*4882a593Smuzhiyun 		return status;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	/* Setup SFP module if there is one present. */
934*4882a593Smuzhiyun 	if (hw->phy.sfp_setup_needed) {
935*4882a593Smuzhiyun 		status = hw->mac.ops.setup_sfp(hw);
936*4882a593Smuzhiyun 		hw->phy.sfp_setup_needed = false;
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
940*4882a593Smuzhiyun 		return status;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/* Reset PHY */
943*4882a593Smuzhiyun 	if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
944*4882a593Smuzhiyun 		hw->phy.ops.reset(hw);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	/* remember AUTOC from before we reset */
947*4882a593Smuzhiyun 	curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun mac_reset_top:
950*4882a593Smuzhiyun 	/*
951*4882a593Smuzhiyun 	 * Issue global reset to the MAC. Needs to be SW reset if link is up.
952*4882a593Smuzhiyun 	 * If link reset is used when link is up, it might reset the PHY when
953*4882a593Smuzhiyun 	 * mng is using it.  If link is down or the flag to force full link
954*4882a593Smuzhiyun 	 * reset is set, then perform link reset.
955*4882a593Smuzhiyun 	 */
956*4882a593Smuzhiyun 	ctrl = IXGBE_CTRL_LNK_RST;
957*4882a593Smuzhiyun 	if (!hw->force_full_reset) {
958*4882a593Smuzhiyun 		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
959*4882a593Smuzhiyun 		if (link_up)
960*4882a593Smuzhiyun 			ctrl = IXGBE_CTRL_RST;
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
964*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
965*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
966*4882a593Smuzhiyun 	usleep_range(1000, 1200);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* Poll for reset bit to self-clear indicating reset is complete */
969*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
970*4882a593Smuzhiyun 		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
971*4882a593Smuzhiyun 		if (!(ctrl & IXGBE_CTRL_RST_MASK))
972*4882a593Smuzhiyun 			break;
973*4882a593Smuzhiyun 		udelay(1);
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	if (ctrl & IXGBE_CTRL_RST_MASK) {
977*4882a593Smuzhiyun 		status = IXGBE_ERR_RESET_FAILED;
978*4882a593Smuzhiyun 		hw_dbg(hw, "Reset polling failed to complete.\n");
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	msleep(50);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/*
984*4882a593Smuzhiyun 	 * Double resets are required for recovery from certain error
985*4882a593Smuzhiyun 	 * conditions.  Between resets, it is necessary to stall to allow time
986*4882a593Smuzhiyun 	 * for any pending HW events to complete.
987*4882a593Smuzhiyun 	 */
988*4882a593Smuzhiyun 	if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
989*4882a593Smuzhiyun 		hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
990*4882a593Smuzhiyun 		goto mac_reset_top;
991*4882a593Smuzhiyun 	}
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/*
994*4882a593Smuzhiyun 	 * Store the original AUTOC/AUTOC2 values if they have not been
995*4882a593Smuzhiyun 	 * stored off yet.  Otherwise restore the stored original
996*4882a593Smuzhiyun 	 * values since the reset operation sets back to defaults.
997*4882a593Smuzhiyun 	 */
998*4882a593Smuzhiyun 	autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
999*4882a593Smuzhiyun 	autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* Enable link if disabled in NVM */
1002*4882a593Smuzhiyun 	if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1003*4882a593Smuzhiyun 		autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1004*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1005*4882a593Smuzhiyun 		IXGBE_WRITE_FLUSH(hw);
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (hw->mac.orig_link_settings_stored == false) {
1009*4882a593Smuzhiyun 		hw->mac.orig_autoc = autoc;
1010*4882a593Smuzhiyun 		hw->mac.orig_autoc2 = autoc2;
1011*4882a593Smuzhiyun 		hw->mac.orig_link_settings_stored = true;
1012*4882a593Smuzhiyun 	} else {
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 		/* If MNG FW is running on a multi-speed device that
1015*4882a593Smuzhiyun 		 * doesn't autoneg with out driver support we need to
1016*4882a593Smuzhiyun 		 * leave LMS in the state it was before we MAC reset.
1017*4882a593Smuzhiyun 		 * Likewise if we support WoL we don't want change the
1018*4882a593Smuzhiyun 		 * LMS state either.
1019*4882a593Smuzhiyun 		 */
1020*4882a593Smuzhiyun 		if ((hw->phy.multispeed_fiber && ixgbe_mng_enabled(hw)) ||
1021*4882a593Smuzhiyun 		    hw->wol_enabled)
1022*4882a593Smuzhiyun 			hw->mac.orig_autoc =
1023*4882a593Smuzhiyun 				(hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1024*4882a593Smuzhiyun 				curr_lms;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 		if (autoc != hw->mac.orig_autoc) {
1027*4882a593Smuzhiyun 			status = hw->mac.ops.prot_autoc_write(hw,
1028*4882a593Smuzhiyun 							hw->mac.orig_autoc,
1029*4882a593Smuzhiyun 							false);
1030*4882a593Smuzhiyun 			if (status)
1031*4882a593Smuzhiyun 				return status;
1032*4882a593Smuzhiyun 		}
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 		if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1035*4882a593Smuzhiyun 		    (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1036*4882a593Smuzhiyun 			autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1037*4882a593Smuzhiyun 			autoc2 |= (hw->mac.orig_autoc2 &
1038*4882a593Smuzhiyun 				   IXGBE_AUTOC2_UPPER_MASK);
1039*4882a593Smuzhiyun 			IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1040*4882a593Smuzhiyun 		}
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	/* Store the permanent mac address */
1044*4882a593Smuzhiyun 	hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	/*
1047*4882a593Smuzhiyun 	 * Store MAC address from RAR0, clear receive address registers, and
1048*4882a593Smuzhiyun 	 * clear the multicast table.  Also reset num_rar_entries to 128,
1049*4882a593Smuzhiyun 	 * since we modify this value when programming the SAN MAC address.
1050*4882a593Smuzhiyun 	 */
1051*4882a593Smuzhiyun 	hw->mac.num_rar_entries = IXGBE_82599_RAR_ENTRIES;
1052*4882a593Smuzhiyun 	hw->mac.ops.init_rx_addrs(hw);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/* Store the permanent SAN mac address */
1055*4882a593Smuzhiyun 	hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	/* Add the SAN MAC address to the RAR only if it's a valid address */
1058*4882a593Smuzhiyun 	if (is_valid_ether_addr(hw->mac.san_addr)) {
1059*4882a593Smuzhiyun 		/* Save the SAN MAC RAR index */
1060*4882a593Smuzhiyun 		hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 		hw->mac.ops.set_rar(hw, hw->mac.san_mac_rar_index,
1063*4882a593Smuzhiyun 				    hw->mac.san_addr, 0, IXGBE_RAH_AV);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 		/* clear VMDq pool/queue selection for this RAR */
1066*4882a593Smuzhiyun 		hw->mac.ops.clear_vmdq(hw, hw->mac.san_mac_rar_index,
1067*4882a593Smuzhiyun 				       IXGBE_CLEAR_VMDQ_ALL);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 		/* Reserve the last RAR for the SAN MAC address */
1070*4882a593Smuzhiyun 		hw->mac.num_rar_entries--;
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	/* Store the alternative WWNN/WWPN prefix */
1074*4882a593Smuzhiyun 	hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1075*4882a593Smuzhiyun 				       &hw->mac.wwpn_prefix);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return status;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun /**
1081*4882a593Smuzhiyun  * ixgbe_fdir_check_cmd_complete - poll to check whether FDIRCMD is complete
1082*4882a593Smuzhiyun  * @hw: pointer to hardware structure
1083*4882a593Smuzhiyun  * @fdircmd: current value of FDIRCMD register
1084*4882a593Smuzhiyun  */
ixgbe_fdir_check_cmd_complete(struct ixgbe_hw * hw,u32 * fdircmd)1085*4882a593Smuzhiyun static s32 ixgbe_fdir_check_cmd_complete(struct ixgbe_hw *hw, u32 *fdircmd)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun 	int i;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1090*4882a593Smuzhiyun 		*fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1091*4882a593Smuzhiyun 		if (!(*fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1092*4882a593Smuzhiyun 			return 0;
1093*4882a593Smuzhiyun 		udelay(10);
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	return IXGBE_ERR_FDIR_CMD_INCOMPLETE;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun /**
1100*4882a593Smuzhiyun  *  ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1101*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1102*4882a593Smuzhiyun  **/
ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw * hw)1103*4882a593Smuzhiyun s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun 	int i;
1106*4882a593Smuzhiyun 	u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1107*4882a593Smuzhiyun 	u32 fdircmd;
1108*4882a593Smuzhiyun 	s32 err;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	/*
1113*4882a593Smuzhiyun 	 * Before starting reinitialization process,
1114*4882a593Smuzhiyun 	 * FDIRCMD.CMD must be zero.
1115*4882a593Smuzhiyun 	 */
1116*4882a593Smuzhiyun 	err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1117*4882a593Smuzhiyun 	if (err) {
1118*4882a593Smuzhiyun 		hw_dbg(hw, "Flow Director previous command did not complete, aborting table re-initialization.\n");
1119*4882a593Smuzhiyun 		return err;
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1123*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1124*4882a593Smuzhiyun 	/*
1125*4882a593Smuzhiyun 	 * 82599 adapters flow director init flow cannot be restarted,
1126*4882a593Smuzhiyun 	 * Workaround 82599 silicon errata by performing the following steps
1127*4882a593Smuzhiyun 	 * before re-writing the FDIRCTRL control register with the same value.
1128*4882a593Smuzhiyun 	 * - write 1 to bit 8 of FDIRCMD register &
1129*4882a593Smuzhiyun 	 * - write 0 to bit 8 of FDIRCMD register
1130*4882a593Smuzhiyun 	 */
1131*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1132*4882a593Smuzhiyun 			(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1133*4882a593Smuzhiyun 			 IXGBE_FDIRCMD_CLEARHT));
1134*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1135*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1136*4882a593Smuzhiyun 			(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1137*4882a593Smuzhiyun 			 ~IXGBE_FDIRCMD_CLEARHT));
1138*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1139*4882a593Smuzhiyun 	/*
1140*4882a593Smuzhiyun 	 * Clear FDIR Hash register to clear any leftover hashes
1141*4882a593Smuzhiyun 	 * waiting to be programmed.
1142*4882a593Smuzhiyun 	 */
1143*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1144*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1147*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	/* Poll init-done after we write FDIRCTRL register */
1150*4882a593Smuzhiyun 	for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1151*4882a593Smuzhiyun 		if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1152*4882a593Smuzhiyun 				   IXGBE_FDIRCTRL_INIT_DONE)
1153*4882a593Smuzhiyun 			break;
1154*4882a593Smuzhiyun 		usleep_range(1000, 2000);
1155*4882a593Smuzhiyun 	}
1156*4882a593Smuzhiyun 	if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1157*4882a593Smuzhiyun 		hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1158*4882a593Smuzhiyun 		return IXGBE_ERR_FDIR_REINIT_FAILED;
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* Clear FDIR statistics registers (read to clear) */
1162*4882a593Smuzhiyun 	IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1163*4882a593Smuzhiyun 	IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1164*4882a593Smuzhiyun 	IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1165*4882a593Smuzhiyun 	IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1166*4882a593Smuzhiyun 	IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	return 0;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun /**
1172*4882a593Smuzhiyun  *  ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1173*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1174*4882a593Smuzhiyun  *  @fdirctrl: value to write to flow director control register
1175*4882a593Smuzhiyun  **/
ixgbe_fdir_enable_82599(struct ixgbe_hw * hw,u32 fdirctrl)1176*4882a593Smuzhiyun static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun 	int i;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/* Prime the keys for hashing */
1181*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1182*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	/*
1185*4882a593Smuzhiyun 	 * Poll init-done after we write the register.  Estimated times:
1186*4882a593Smuzhiyun 	 *      10G: PBALLOC = 11b, timing is 60us
1187*4882a593Smuzhiyun 	 *       1G: PBALLOC = 11b, timing is 600us
1188*4882a593Smuzhiyun 	 *     100M: PBALLOC = 11b, timing is 6ms
1189*4882a593Smuzhiyun 	 *
1190*4882a593Smuzhiyun 	 *     Multiple these timings by 4 if under full Rx load
1191*4882a593Smuzhiyun 	 *
1192*4882a593Smuzhiyun 	 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1193*4882a593Smuzhiyun 	 * 1 msec per poll time.  If we're at line rate and drop to 100M, then
1194*4882a593Smuzhiyun 	 * this might not finish in our poll time, but we can live with that
1195*4882a593Smuzhiyun 	 * for now.
1196*4882a593Smuzhiyun 	 */
1197*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1198*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1199*4882a593Smuzhiyun 	for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1200*4882a593Smuzhiyun 		if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1201*4882a593Smuzhiyun 				   IXGBE_FDIRCTRL_INIT_DONE)
1202*4882a593Smuzhiyun 			break;
1203*4882a593Smuzhiyun 		usleep_range(1000, 2000);
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	if (i >= IXGBE_FDIR_INIT_DONE_POLL)
1207*4882a593Smuzhiyun 		hw_dbg(hw, "Flow Director poll time exceeded!\n");
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun /**
1211*4882a593Smuzhiyun  *  ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1212*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1213*4882a593Smuzhiyun  *  @fdirctrl: value to write to flow director control register, initially
1214*4882a593Smuzhiyun  *             contains just the value of the Rx packet buffer allocation
1215*4882a593Smuzhiyun  **/
ixgbe_init_fdir_signature_82599(struct ixgbe_hw * hw,u32 fdirctrl)1216*4882a593Smuzhiyun s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	/*
1219*4882a593Smuzhiyun 	 * Continue setup of fdirctrl register bits:
1220*4882a593Smuzhiyun 	 *  Move the flexible bytes to use the ethertype - shift 6 words
1221*4882a593Smuzhiyun 	 *  Set the maximum length per hash bucket to 0xA filters
1222*4882a593Smuzhiyun 	 *  Send interrupt when 64 filters are left
1223*4882a593Smuzhiyun 	 */
1224*4882a593Smuzhiyun 	fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1225*4882a593Smuzhiyun 		    (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1226*4882a593Smuzhiyun 		    (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	/* write hashes and fdirctrl register, poll for completion */
1229*4882a593Smuzhiyun 	ixgbe_fdir_enable_82599(hw, fdirctrl);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	return 0;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun /**
1235*4882a593Smuzhiyun  *  ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1236*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1237*4882a593Smuzhiyun  *  @fdirctrl: value to write to flow director control register, initially
1238*4882a593Smuzhiyun  *             contains just the value of the Rx packet buffer allocation
1239*4882a593Smuzhiyun  **/
ixgbe_init_fdir_perfect_82599(struct ixgbe_hw * hw,u32 fdirctrl)1240*4882a593Smuzhiyun s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	/*
1243*4882a593Smuzhiyun 	 * Continue setup of fdirctrl register bits:
1244*4882a593Smuzhiyun 	 *  Turn perfect match filtering on
1245*4882a593Smuzhiyun 	 *  Initialize the drop queue
1246*4882a593Smuzhiyun 	 *  Move the flexible bytes to use the ethertype - shift 6 words
1247*4882a593Smuzhiyun 	 *  Set the maximum length per hash bucket to 0xA filters
1248*4882a593Smuzhiyun 	 *  Send interrupt when 64 (0x4 * 16) filters are left
1249*4882a593Smuzhiyun 	 */
1250*4882a593Smuzhiyun 	fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1251*4882a593Smuzhiyun 		    (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1252*4882a593Smuzhiyun 		    (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1253*4882a593Smuzhiyun 		    (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1254*4882a593Smuzhiyun 		    (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	/* write hashes and fdirctrl register, poll for completion */
1257*4882a593Smuzhiyun 	ixgbe_fdir_enable_82599(hw, fdirctrl);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun /*
1263*4882a593Smuzhiyun  * These defines allow us to quickly generate all of the necessary instructions
1264*4882a593Smuzhiyun  * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1265*4882a593Smuzhiyun  * for values 0 through 15
1266*4882a593Smuzhiyun  */
1267*4882a593Smuzhiyun #define IXGBE_ATR_COMMON_HASH_KEY \
1268*4882a593Smuzhiyun 		(IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1269*4882a593Smuzhiyun #define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1270*4882a593Smuzhiyun do { \
1271*4882a593Smuzhiyun 	u32 n = (_n); \
1272*4882a593Smuzhiyun 	if (IXGBE_ATR_COMMON_HASH_KEY & BIT(n)) \
1273*4882a593Smuzhiyun 		common_hash ^= lo_hash_dword >> n; \
1274*4882a593Smuzhiyun 	else if (IXGBE_ATR_BUCKET_HASH_KEY & BIT(n)) \
1275*4882a593Smuzhiyun 		bucket_hash ^= lo_hash_dword >> n; \
1276*4882a593Smuzhiyun 	else if (IXGBE_ATR_SIGNATURE_HASH_KEY & BIT(n)) \
1277*4882a593Smuzhiyun 		sig_hash ^= lo_hash_dword << (16 - n); \
1278*4882a593Smuzhiyun 	if (IXGBE_ATR_COMMON_HASH_KEY & BIT(n + 16)) \
1279*4882a593Smuzhiyun 		common_hash ^= hi_hash_dword >> n; \
1280*4882a593Smuzhiyun 	else if (IXGBE_ATR_BUCKET_HASH_KEY & BIT(n + 16)) \
1281*4882a593Smuzhiyun 		bucket_hash ^= hi_hash_dword >> n; \
1282*4882a593Smuzhiyun 	else if (IXGBE_ATR_SIGNATURE_HASH_KEY & BIT(n + 16)) \
1283*4882a593Smuzhiyun 		sig_hash ^= hi_hash_dword << (16 - n); \
1284*4882a593Smuzhiyun } while (0)
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun /**
1287*4882a593Smuzhiyun  *  ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1288*4882a593Smuzhiyun  *  @input: input bitstream to compute the hash on
1289*4882a593Smuzhiyun  *  @common: compressed common input dword
1290*4882a593Smuzhiyun  *
1291*4882a593Smuzhiyun  *  This function is almost identical to the function above but contains
1292*4882a593Smuzhiyun  *  several optimizations such as unwinding all of the loops, letting the
1293*4882a593Smuzhiyun  *  compiler work out all of the conditional ifs since the keys are static
1294*4882a593Smuzhiyun  *  defines, and computing two keys at once since the hashed dword stream
1295*4882a593Smuzhiyun  *  will be the same for both keys.
1296*4882a593Smuzhiyun  **/
ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,union ixgbe_atr_hash_dword common)1297*4882a593Smuzhiyun static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1298*4882a593Smuzhiyun 					    union ixgbe_atr_hash_dword common)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1301*4882a593Smuzhiyun 	u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	/* record the flow_vm_vlan bits as they are a key part to the hash */
1304*4882a593Smuzhiyun 	flow_vm_vlan = ntohl(input.dword);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	/* generate common hash dword */
1307*4882a593Smuzhiyun 	hi_hash_dword = ntohl(common.dword);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	/* low dword is word swapped version of common */
1310*4882a593Smuzhiyun 	lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* apply flow ID/VM pool/VLAN ID bits to hash words */
1313*4882a593Smuzhiyun 	hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	/* Process bits 0 and 16 */
1316*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	/*
1319*4882a593Smuzhiyun 	 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1320*4882a593Smuzhiyun 	 * delay this because bit 0 of the stream should not be processed
1321*4882a593Smuzhiyun 	 * so we do not add the vlan until after bit 0 was processed
1322*4882a593Smuzhiyun 	 */
1323*4882a593Smuzhiyun 	lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	/* Process remaining 30 bit of the key */
1326*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1327*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1328*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1329*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1330*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1331*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1332*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1333*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1334*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1335*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1336*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1337*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1338*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1339*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1340*4882a593Smuzhiyun 	IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	/* combine common_hash result with signature and bucket hashes */
1343*4882a593Smuzhiyun 	bucket_hash ^= common_hash;
1344*4882a593Smuzhiyun 	bucket_hash &= IXGBE_ATR_HASH_MASK;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	sig_hash ^= common_hash << 16;
1347*4882a593Smuzhiyun 	sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	/* return completed signature hash */
1350*4882a593Smuzhiyun 	return sig_hash ^ bucket_hash;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun /**
1354*4882a593Smuzhiyun  *  ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1355*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1356*4882a593Smuzhiyun  *  @input: unique input dword
1357*4882a593Smuzhiyun  *  @common: compressed common input dword
1358*4882a593Smuzhiyun  *  @queue: queue index to direct traffic to
1359*4882a593Smuzhiyun  *
1360*4882a593Smuzhiyun  * Note that the tunnel bit in input must not be set when the hardware
1361*4882a593Smuzhiyun  * tunneling support does not exist.
1362*4882a593Smuzhiyun  **/
ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw * hw,union ixgbe_atr_hash_dword input,union ixgbe_atr_hash_dword common,u8 queue)1363*4882a593Smuzhiyun s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
1364*4882a593Smuzhiyun 					  union ixgbe_atr_hash_dword input,
1365*4882a593Smuzhiyun 					  union ixgbe_atr_hash_dword common,
1366*4882a593Smuzhiyun 					  u8 queue)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 	u64 fdirhashcmd;
1369*4882a593Smuzhiyun 	u8 flow_type;
1370*4882a593Smuzhiyun 	bool tunnel;
1371*4882a593Smuzhiyun 	u32 fdircmd;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/*
1374*4882a593Smuzhiyun 	 * Get the flow_type in order to program FDIRCMD properly
1375*4882a593Smuzhiyun 	 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1376*4882a593Smuzhiyun 	 */
1377*4882a593Smuzhiyun 	tunnel = !!(input.formatted.flow_type & IXGBE_ATR_L4TYPE_TUNNEL_MASK);
1378*4882a593Smuzhiyun 	flow_type = input.formatted.flow_type &
1379*4882a593Smuzhiyun 		    (IXGBE_ATR_L4TYPE_TUNNEL_MASK - 1);
1380*4882a593Smuzhiyun 	switch (flow_type) {
1381*4882a593Smuzhiyun 	case IXGBE_ATR_FLOW_TYPE_TCPV4:
1382*4882a593Smuzhiyun 	case IXGBE_ATR_FLOW_TYPE_UDPV4:
1383*4882a593Smuzhiyun 	case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1384*4882a593Smuzhiyun 	case IXGBE_ATR_FLOW_TYPE_TCPV6:
1385*4882a593Smuzhiyun 	case IXGBE_ATR_FLOW_TYPE_UDPV6:
1386*4882a593Smuzhiyun 	case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1387*4882a593Smuzhiyun 		break;
1388*4882a593Smuzhiyun 	default:
1389*4882a593Smuzhiyun 		hw_dbg(hw, " Error on flow type input\n");
1390*4882a593Smuzhiyun 		return IXGBE_ERR_CONFIG;
1391*4882a593Smuzhiyun 	}
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	/* configure FDIRCMD register */
1394*4882a593Smuzhiyun 	fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1395*4882a593Smuzhiyun 		  IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
1396*4882a593Smuzhiyun 	fdircmd |= (u32)flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1397*4882a593Smuzhiyun 	fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
1398*4882a593Smuzhiyun 	if (tunnel)
1399*4882a593Smuzhiyun 		fdircmd |= IXGBE_FDIRCMD_TUNNEL_FILTER;
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	/*
1402*4882a593Smuzhiyun 	 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1403*4882a593Smuzhiyun 	 * is for FDIRCMD.  Then do a 64-bit register write from FDIRHASH.
1404*4882a593Smuzhiyun 	 */
1405*4882a593Smuzhiyun 	fdirhashcmd = (u64)fdircmd << 32;
1406*4882a593Smuzhiyun 	fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
1407*4882a593Smuzhiyun 	IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	return 0;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun #define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1415*4882a593Smuzhiyun do { \
1416*4882a593Smuzhiyun 	u32 n = (_n); \
1417*4882a593Smuzhiyun 	if (IXGBE_ATR_BUCKET_HASH_KEY & BIT(n)) \
1418*4882a593Smuzhiyun 		bucket_hash ^= lo_hash_dword >> n; \
1419*4882a593Smuzhiyun 	if (IXGBE_ATR_BUCKET_HASH_KEY & BIT(n + 16)) \
1420*4882a593Smuzhiyun 		bucket_hash ^= hi_hash_dword >> n; \
1421*4882a593Smuzhiyun } while (0)
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun /**
1424*4882a593Smuzhiyun  *  ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1425*4882a593Smuzhiyun  *  @input: input bitstream to compute the hash on
1426*4882a593Smuzhiyun  *  @input_mask: mask for the input bitstream
1427*4882a593Smuzhiyun  *
1428*4882a593Smuzhiyun  *  This function serves two main purposes.  First it applies the input_mask
1429*4882a593Smuzhiyun  *  to the atr_input resulting in a cleaned up atr_input data stream.
1430*4882a593Smuzhiyun  *  Secondly it computes the hash and stores it in the bkt_hash field at
1431*4882a593Smuzhiyun  *  the end of the input byte stream.  This way it will be available for
1432*4882a593Smuzhiyun  *  future use without needing to recompute the hash.
1433*4882a593Smuzhiyun  **/
ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input * input,union ixgbe_atr_input * input_mask)1434*4882a593Smuzhiyun void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1435*4882a593Smuzhiyun 					  union ixgbe_atr_input *input_mask)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1439*4882a593Smuzhiyun 	u32 bucket_hash = 0;
1440*4882a593Smuzhiyun 	__be32 hi_dword = 0;
1441*4882a593Smuzhiyun 	int i;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	/* Apply masks to input data */
1444*4882a593Smuzhiyun 	for (i = 0; i <= 10; i++)
1445*4882a593Smuzhiyun 		input->dword_stream[i] &= input_mask->dword_stream[i];
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	/* record the flow_vm_vlan bits as they are a key part to the hash */
1448*4882a593Smuzhiyun 	flow_vm_vlan = ntohl(input->dword_stream[0]);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	/* generate common hash dword */
1451*4882a593Smuzhiyun 	for (i = 1; i <= 10; i++)
1452*4882a593Smuzhiyun 		hi_dword ^= input->dword_stream[i];
1453*4882a593Smuzhiyun 	hi_hash_dword = ntohl(hi_dword);
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	/* low dword is word swapped version of common */
1456*4882a593Smuzhiyun 	lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	/* apply flow ID/VM pool/VLAN ID bits to hash words */
1459*4882a593Smuzhiyun 	hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	/* Process bits 0 and 16 */
1462*4882a593Smuzhiyun 	IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	/*
1465*4882a593Smuzhiyun 	 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1466*4882a593Smuzhiyun 	 * delay this because bit 0 of the stream should not be processed
1467*4882a593Smuzhiyun 	 * so we do not add the vlan until after bit 0 was processed
1468*4882a593Smuzhiyun 	 */
1469*4882a593Smuzhiyun 	lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	/* Process remaining 30 bit of the key */
1472*4882a593Smuzhiyun 	for (i = 1; i <= 15; i++)
1473*4882a593Smuzhiyun 		IXGBE_COMPUTE_BKT_HASH_ITERATION(i);
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	/*
1476*4882a593Smuzhiyun 	 * Limit hash to 13 bits since max bucket count is 8K.
1477*4882a593Smuzhiyun 	 * Store result at the end of the input stream.
1478*4882a593Smuzhiyun 	 */
1479*4882a593Smuzhiyun 	input->formatted.bkt_hash = (__force __be16)(bucket_hash & 0x1FFF);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun /**
1483*4882a593Smuzhiyun  *  ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1484*4882a593Smuzhiyun  *  @input_mask: mask to be bit swapped
1485*4882a593Smuzhiyun  *
1486*4882a593Smuzhiyun  *  The source and destination port masks for flow director are bit swapped
1487*4882a593Smuzhiyun  *  in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc.  In order to
1488*4882a593Smuzhiyun  *  generate a correctly swapped value we need to bit swap the mask and that
1489*4882a593Smuzhiyun  *  is what is accomplished by this function.
1490*4882a593Smuzhiyun  **/
ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input * input_mask)1491*4882a593Smuzhiyun static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	u32 mask = ntohs(input_mask->formatted.dst_port);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
1496*4882a593Smuzhiyun 	mask |= ntohs(input_mask->formatted.src_port);
1497*4882a593Smuzhiyun 	mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1498*4882a593Smuzhiyun 	mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1499*4882a593Smuzhiyun 	mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1500*4882a593Smuzhiyun 	return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun /*
1504*4882a593Smuzhiyun  * These two macros are meant to address the fact that we have registers
1505*4882a593Smuzhiyun  * that are either all or in part big-endian.  As a result on big-endian
1506*4882a593Smuzhiyun  * systems we will end up byte swapping the value to little-endian before
1507*4882a593Smuzhiyun  * it is byte swapped again and written to the hardware in the original
1508*4882a593Smuzhiyun  * big-endian format.
1509*4882a593Smuzhiyun  */
1510*4882a593Smuzhiyun #define IXGBE_STORE_AS_BE32(_value) \
1511*4882a593Smuzhiyun 	(((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1512*4882a593Smuzhiyun 	 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun #define IXGBE_WRITE_REG_BE32(a, reg, value) \
1515*4882a593Smuzhiyun 	IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun #define IXGBE_STORE_AS_BE16(_value) \
1518*4882a593Smuzhiyun 	ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
1519*4882a593Smuzhiyun 
ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw * hw,union ixgbe_atr_input * input_mask)1520*4882a593Smuzhiyun s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1521*4882a593Smuzhiyun 				    union ixgbe_atr_input *input_mask)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun 	/* mask IPv6 since it is currently not supported */
1524*4882a593Smuzhiyun 	u32 fdirm = IXGBE_FDIRM_DIPv6;
1525*4882a593Smuzhiyun 	u32 fdirtcpm;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	/*
1528*4882a593Smuzhiyun 	 * Program the relevant mask registers.  If src/dst_port or src/dst_addr
1529*4882a593Smuzhiyun 	 * are zero, then assume a full mask for that field.  Also assume that
1530*4882a593Smuzhiyun 	 * a VLAN of 0 is unspecified, so mask that out as well.  L4type
1531*4882a593Smuzhiyun 	 * cannot be masked out in this implementation.
1532*4882a593Smuzhiyun 	 *
1533*4882a593Smuzhiyun 	 * This also assumes IPv4 only.  IPv6 masking isn't supported at this
1534*4882a593Smuzhiyun 	 * point in time.
1535*4882a593Smuzhiyun 	 */
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	/* verify bucket hash is cleared on hash generation */
1538*4882a593Smuzhiyun 	if (input_mask->formatted.bkt_hash)
1539*4882a593Smuzhiyun 		hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	/* Program FDIRM and verify partial masks */
1542*4882a593Smuzhiyun 	switch (input_mask->formatted.vm_pool & 0x7F) {
1543*4882a593Smuzhiyun 	case 0x0:
1544*4882a593Smuzhiyun 		fdirm |= IXGBE_FDIRM_POOL;
1545*4882a593Smuzhiyun 	case 0x7F:
1546*4882a593Smuzhiyun 		break;
1547*4882a593Smuzhiyun 	default:
1548*4882a593Smuzhiyun 		hw_dbg(hw, " Error on vm pool mask\n");
1549*4882a593Smuzhiyun 		return IXGBE_ERR_CONFIG;
1550*4882a593Smuzhiyun 	}
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1553*4882a593Smuzhiyun 	case 0x0:
1554*4882a593Smuzhiyun 		fdirm |= IXGBE_FDIRM_L4P;
1555*4882a593Smuzhiyun 		if (input_mask->formatted.dst_port ||
1556*4882a593Smuzhiyun 		    input_mask->formatted.src_port) {
1557*4882a593Smuzhiyun 			hw_dbg(hw, " Error on src/dst port mask\n");
1558*4882a593Smuzhiyun 			return IXGBE_ERR_CONFIG;
1559*4882a593Smuzhiyun 		}
1560*4882a593Smuzhiyun 	case IXGBE_ATR_L4TYPE_MASK:
1561*4882a593Smuzhiyun 		break;
1562*4882a593Smuzhiyun 	default:
1563*4882a593Smuzhiyun 		hw_dbg(hw, " Error on flow type mask\n");
1564*4882a593Smuzhiyun 		return IXGBE_ERR_CONFIG;
1565*4882a593Smuzhiyun 	}
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
1568*4882a593Smuzhiyun 	case 0x0000:
1569*4882a593Smuzhiyun 		/* mask VLAN ID */
1570*4882a593Smuzhiyun 		fdirm |= IXGBE_FDIRM_VLANID;
1571*4882a593Smuzhiyun 		fallthrough;
1572*4882a593Smuzhiyun 	case 0x0FFF:
1573*4882a593Smuzhiyun 		/* mask VLAN priority */
1574*4882a593Smuzhiyun 		fdirm |= IXGBE_FDIRM_VLANP;
1575*4882a593Smuzhiyun 		break;
1576*4882a593Smuzhiyun 	case 0xE000:
1577*4882a593Smuzhiyun 		/* mask VLAN ID only */
1578*4882a593Smuzhiyun 		fdirm |= IXGBE_FDIRM_VLANID;
1579*4882a593Smuzhiyun 		fallthrough;
1580*4882a593Smuzhiyun 	case 0xEFFF:
1581*4882a593Smuzhiyun 		/* no VLAN fields masked */
1582*4882a593Smuzhiyun 		break;
1583*4882a593Smuzhiyun 	default:
1584*4882a593Smuzhiyun 		hw_dbg(hw, " Error on VLAN mask\n");
1585*4882a593Smuzhiyun 		return IXGBE_ERR_CONFIG;
1586*4882a593Smuzhiyun 	}
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	switch ((__force u16)input_mask->formatted.flex_bytes & 0xFFFF) {
1589*4882a593Smuzhiyun 	case 0x0000:
1590*4882a593Smuzhiyun 		/* Mask Flex Bytes */
1591*4882a593Smuzhiyun 		fdirm |= IXGBE_FDIRM_FLEX;
1592*4882a593Smuzhiyun 		fallthrough;
1593*4882a593Smuzhiyun 	case 0xFFFF:
1594*4882a593Smuzhiyun 		break;
1595*4882a593Smuzhiyun 	default:
1596*4882a593Smuzhiyun 		hw_dbg(hw, " Error on flexible byte mask\n");
1597*4882a593Smuzhiyun 		return IXGBE_ERR_CONFIG;
1598*4882a593Smuzhiyun 	}
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	/* Now mask VM pool and destination IPv6 - bits 5 and 2 */
1601*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	/* store the TCP/UDP port masks, bit reversed from port layout */
1604*4882a593Smuzhiyun 	fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	/* write both the same so that UDP and TCP use the same mask */
1607*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1608*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	/* also use it for SCTP */
1611*4882a593Smuzhiyun 	switch (hw->mac.type) {
1612*4882a593Smuzhiyun 	case ixgbe_mac_X550:
1613*4882a593Smuzhiyun 	case ixgbe_mac_X550EM_x:
1614*4882a593Smuzhiyun 	case ixgbe_mac_x550em_a:
1615*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_FDIRSCTPM, ~fdirtcpm);
1616*4882a593Smuzhiyun 		break;
1617*4882a593Smuzhiyun 	default:
1618*4882a593Smuzhiyun 		break;
1619*4882a593Smuzhiyun 	}
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	/* store source and destination IP masks (big-enian) */
1622*4882a593Smuzhiyun 	IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
1623*4882a593Smuzhiyun 			     ~input_mask->formatted.src_ip[0]);
1624*4882a593Smuzhiyun 	IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
1625*4882a593Smuzhiyun 			     ~input_mask->formatted.dst_ip[0]);
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	return 0;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun 
ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw * hw,union ixgbe_atr_input * input,u16 soft_id,u8 queue)1630*4882a593Smuzhiyun s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1631*4882a593Smuzhiyun 					  union ixgbe_atr_input *input,
1632*4882a593Smuzhiyun 					  u16 soft_id, u8 queue)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	u32 fdirport, fdirvlan, fdirhash, fdircmd;
1635*4882a593Smuzhiyun 	s32 err;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	/* currently IPv6 is not supported, must be programmed with 0 */
1638*4882a593Smuzhiyun 	IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1639*4882a593Smuzhiyun 			     input->formatted.src_ip[0]);
1640*4882a593Smuzhiyun 	IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1641*4882a593Smuzhiyun 			     input->formatted.src_ip[1]);
1642*4882a593Smuzhiyun 	IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1643*4882a593Smuzhiyun 			     input->formatted.src_ip[2]);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	/* record the source address (big-endian) */
1646*4882a593Smuzhiyun 	IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	/* record the first 32 bits of the destination address (big-endian) */
1649*4882a593Smuzhiyun 	IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	/* record source and destination port (little-endian)*/
1652*4882a593Smuzhiyun 	fdirport = ntohs(input->formatted.dst_port);
1653*4882a593Smuzhiyun 	fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1654*4882a593Smuzhiyun 	fdirport |= ntohs(input->formatted.src_port);
1655*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	/* record vlan (little-endian) and flex_bytes(big-endian) */
1658*4882a593Smuzhiyun 	fdirvlan = IXGBE_STORE_AS_BE16((__force u16)input->formatted.flex_bytes);
1659*4882a593Smuzhiyun 	fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1660*4882a593Smuzhiyun 	fdirvlan |= ntohs(input->formatted.vlan_id);
1661*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	/* configure FDIRHASH register */
1664*4882a593Smuzhiyun 	fdirhash = (__force u32)input->formatted.bkt_hash;
1665*4882a593Smuzhiyun 	fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1666*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	/*
1669*4882a593Smuzhiyun 	 * flush all previous writes to make certain registers are
1670*4882a593Smuzhiyun 	 * programmed prior to issuing the command
1671*4882a593Smuzhiyun 	 */
1672*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	/* configure FDIRCMD register */
1675*4882a593Smuzhiyun 	fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1676*4882a593Smuzhiyun 		  IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
1677*4882a593Smuzhiyun 	if (queue == IXGBE_FDIR_DROP_QUEUE)
1678*4882a593Smuzhiyun 		fdircmd |= IXGBE_FDIRCMD_DROP;
1679*4882a593Smuzhiyun 	fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1680*4882a593Smuzhiyun 	fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
1681*4882a593Smuzhiyun 	fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1684*4882a593Smuzhiyun 	err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1685*4882a593Smuzhiyun 	if (err) {
1686*4882a593Smuzhiyun 		hw_dbg(hw, "Flow Director command did not complete!\n");
1687*4882a593Smuzhiyun 		return err;
1688*4882a593Smuzhiyun 	}
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	return 0;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun 
ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw * hw,union ixgbe_atr_input * input,u16 soft_id)1693*4882a593Smuzhiyun s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1694*4882a593Smuzhiyun 					  union ixgbe_atr_input *input,
1695*4882a593Smuzhiyun 					  u16 soft_id)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun 	u32 fdirhash;
1698*4882a593Smuzhiyun 	u32 fdircmd;
1699*4882a593Smuzhiyun 	s32 err;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	/* configure FDIRHASH register */
1702*4882a593Smuzhiyun 	fdirhash = (__force u32)input->formatted.bkt_hash;
1703*4882a593Smuzhiyun 	fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1704*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	/* flush hash to HW */
1707*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	/* Query if filter is present */
1710*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1713*4882a593Smuzhiyun 	if (err) {
1714*4882a593Smuzhiyun 		hw_dbg(hw, "Flow Director command did not complete!\n");
1715*4882a593Smuzhiyun 		return err;
1716*4882a593Smuzhiyun 	}
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	/* if filter exists in hardware then remove it */
1719*4882a593Smuzhiyun 	if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1720*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1721*4882a593Smuzhiyun 		IXGBE_WRITE_FLUSH(hw);
1722*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1723*4882a593Smuzhiyun 				IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1724*4882a593Smuzhiyun 	}
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	return 0;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun /**
1730*4882a593Smuzhiyun  *  ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1731*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1732*4882a593Smuzhiyun  *  @reg: analog register to read
1733*4882a593Smuzhiyun  *  @val: read value
1734*4882a593Smuzhiyun  *
1735*4882a593Smuzhiyun  *  Performs read operation to Omer analog register specified.
1736*4882a593Smuzhiyun  **/
ixgbe_read_analog_reg8_82599(struct ixgbe_hw * hw,u32 reg,u8 * val)1737*4882a593Smuzhiyun static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun 	u32  core_ctl;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1742*4882a593Smuzhiyun 			(reg << 8));
1743*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1744*4882a593Smuzhiyun 	udelay(10);
1745*4882a593Smuzhiyun 	core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1746*4882a593Smuzhiyun 	*val = (u8)core_ctl;
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	return 0;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun /**
1752*4882a593Smuzhiyun  *  ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1753*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1754*4882a593Smuzhiyun  *  @reg: atlas register to write
1755*4882a593Smuzhiyun  *  @val: value to write
1756*4882a593Smuzhiyun  *
1757*4882a593Smuzhiyun  *  Performs write operation to Omer analog register specified.
1758*4882a593Smuzhiyun  **/
ixgbe_write_analog_reg8_82599(struct ixgbe_hw * hw,u32 reg,u8 val)1759*4882a593Smuzhiyun static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
1760*4882a593Smuzhiyun {
1761*4882a593Smuzhiyun 	u32  core_ctl;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	core_ctl = (reg << 8) | val;
1764*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1765*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
1766*4882a593Smuzhiyun 	udelay(10);
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	return 0;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun /**
1772*4882a593Smuzhiyun  *  ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1773*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1774*4882a593Smuzhiyun  *
1775*4882a593Smuzhiyun  *  Starts the hardware using the generic start_hw function
1776*4882a593Smuzhiyun  *  and the generation start_hw function.
1777*4882a593Smuzhiyun  *  Then performs revision-specific operations, if any.
1778*4882a593Smuzhiyun  **/
ixgbe_start_hw_82599(struct ixgbe_hw * hw)1779*4882a593Smuzhiyun static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun 	s32 ret_val = 0;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	ret_val = ixgbe_start_hw_generic(hw);
1784*4882a593Smuzhiyun 	if (ret_val)
1785*4882a593Smuzhiyun 		return ret_val;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	ret_val = ixgbe_start_hw_gen2(hw);
1788*4882a593Smuzhiyun 	if (ret_val)
1789*4882a593Smuzhiyun 		return ret_val;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	/* We need to run link autotry after the driver loads */
1792*4882a593Smuzhiyun 	hw->mac.autotry_restart = true;
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	return ixgbe_verify_fw_version_82599(hw);
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun /**
1798*4882a593Smuzhiyun  *  ixgbe_identify_phy_82599 - Get physical layer module
1799*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1800*4882a593Smuzhiyun  *
1801*4882a593Smuzhiyun  *  Determines the physical layer module found on the current adapter.
1802*4882a593Smuzhiyun  *  If PHY already detected, maintains current PHY type in hw struct,
1803*4882a593Smuzhiyun  *  otherwise executes the PHY detection routine.
1804*4882a593Smuzhiyun  **/
ixgbe_identify_phy_82599(struct ixgbe_hw * hw)1805*4882a593Smuzhiyun static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun 	s32 status;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	/* Detect PHY if not unknown - returns success if already detected. */
1810*4882a593Smuzhiyun 	status = ixgbe_identify_phy_generic(hw);
1811*4882a593Smuzhiyun 	if (status) {
1812*4882a593Smuzhiyun 		/* 82599 10GBASE-T requires an external PHY */
1813*4882a593Smuzhiyun 		if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
1814*4882a593Smuzhiyun 			return status;
1815*4882a593Smuzhiyun 		status = ixgbe_identify_module_generic(hw);
1816*4882a593Smuzhiyun 	}
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	/* Set PHY type none if no PHY detected */
1819*4882a593Smuzhiyun 	if (hw->phy.type == ixgbe_phy_unknown) {
1820*4882a593Smuzhiyun 		hw->phy.type = ixgbe_phy_none;
1821*4882a593Smuzhiyun 		status = 0;
1822*4882a593Smuzhiyun 	}
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	/* Return error if SFP module has been detected but is not supported */
1825*4882a593Smuzhiyun 	if (hw->phy.type == ixgbe_phy_sfp_unsupported)
1826*4882a593Smuzhiyun 		return IXGBE_ERR_SFP_NOT_SUPPORTED;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	return status;
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun /**
1832*4882a593Smuzhiyun  *  ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
1833*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1834*4882a593Smuzhiyun  *  @regval: register value to write to RXCTRL
1835*4882a593Smuzhiyun  *
1836*4882a593Smuzhiyun  *  Enables the Rx DMA unit for 82599
1837*4882a593Smuzhiyun  **/
ixgbe_enable_rx_dma_82599(struct ixgbe_hw * hw,u32 regval)1838*4882a593Smuzhiyun static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun 	/*
1841*4882a593Smuzhiyun 	 * Workaround for 82599 silicon errata when enabling the Rx datapath.
1842*4882a593Smuzhiyun 	 * If traffic is incoming before we enable the Rx unit, it could hang
1843*4882a593Smuzhiyun 	 * the Rx DMA unit.  Therefore, make sure the security engine is
1844*4882a593Smuzhiyun 	 * completely disabled prior to enabling the Rx unit.
1845*4882a593Smuzhiyun 	 */
1846*4882a593Smuzhiyun 	hw->mac.ops.disable_rx_buff(hw);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	if (regval & IXGBE_RXCTRL_RXEN)
1849*4882a593Smuzhiyun 		hw->mac.ops.enable_rx(hw);
1850*4882a593Smuzhiyun 	else
1851*4882a593Smuzhiyun 		hw->mac.ops.disable_rx(hw);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	hw->mac.ops.enable_rx_buff(hw);
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	return 0;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun /**
1859*4882a593Smuzhiyun  *  ixgbe_verify_fw_version_82599 - verify fw version for 82599
1860*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1861*4882a593Smuzhiyun  *
1862*4882a593Smuzhiyun  *  Verifies that installed the firmware version is 0.6 or higher
1863*4882a593Smuzhiyun  *  for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
1864*4882a593Smuzhiyun  *
1865*4882a593Smuzhiyun  *  Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
1866*4882a593Smuzhiyun  *  if the FW version is not supported.
1867*4882a593Smuzhiyun  **/
ixgbe_verify_fw_version_82599(struct ixgbe_hw * hw)1868*4882a593Smuzhiyun static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun 	s32 status = IXGBE_ERR_EEPROM_VERSION;
1871*4882a593Smuzhiyun 	u16 fw_offset, fw_ptp_cfg_offset;
1872*4882a593Smuzhiyun 	u16 offset;
1873*4882a593Smuzhiyun 	u16 fw_version = 0;
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	/* firmware check is only necessary for SFI devices */
1876*4882a593Smuzhiyun 	if (hw->phy.media_type != ixgbe_media_type_fiber)
1877*4882a593Smuzhiyun 		return 0;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	/* get the offset to the Firmware Module block */
1880*4882a593Smuzhiyun 	offset = IXGBE_FW_PTR;
1881*4882a593Smuzhiyun 	if (hw->eeprom.ops.read(hw, offset, &fw_offset))
1882*4882a593Smuzhiyun 		goto fw_version_err;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	if (fw_offset == 0 || fw_offset == 0xFFFF)
1885*4882a593Smuzhiyun 		return IXGBE_ERR_EEPROM_VERSION;
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	/* get the offset to the Pass Through Patch Configuration block */
1888*4882a593Smuzhiyun 	offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
1889*4882a593Smuzhiyun 	if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
1890*4882a593Smuzhiyun 		goto fw_version_err;
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	if (fw_ptp_cfg_offset == 0 || fw_ptp_cfg_offset == 0xFFFF)
1893*4882a593Smuzhiyun 		return IXGBE_ERR_EEPROM_VERSION;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	/* get the firmware version */
1896*4882a593Smuzhiyun 	offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
1897*4882a593Smuzhiyun 	if (hw->eeprom.ops.read(hw, offset, &fw_version))
1898*4882a593Smuzhiyun 		goto fw_version_err;
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	if (fw_version > 0x5)
1901*4882a593Smuzhiyun 		status = 0;
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	return status;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun fw_version_err:
1906*4882a593Smuzhiyun 	hw_err(hw, "eeprom read at offset %d failed\n", offset);
1907*4882a593Smuzhiyun 	return IXGBE_ERR_EEPROM_VERSION;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun /**
1911*4882a593Smuzhiyun  *  ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
1912*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1913*4882a593Smuzhiyun  *
1914*4882a593Smuzhiyun  *  Returns true if the LESM FW module is present and enabled. Otherwise
1915*4882a593Smuzhiyun  *  returns false. Smart Speed must be disabled if LESM FW module is enabled.
1916*4882a593Smuzhiyun  **/
ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw * hw)1917*4882a593Smuzhiyun static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun 	u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
1920*4882a593Smuzhiyun 	s32 status;
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	/* get the offset to the Firmware Module block */
1923*4882a593Smuzhiyun 	status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	if (status || fw_offset == 0 || fw_offset == 0xFFFF)
1926*4882a593Smuzhiyun 		return false;
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	/* get the offset to the LESM Parameters block */
1929*4882a593Smuzhiyun 	status = hw->eeprom.ops.read(hw, (fw_offset +
1930*4882a593Smuzhiyun 				     IXGBE_FW_LESM_PARAMETERS_PTR),
1931*4882a593Smuzhiyun 				     &fw_lesm_param_offset);
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 	if (status ||
1934*4882a593Smuzhiyun 	    fw_lesm_param_offset == 0 || fw_lesm_param_offset == 0xFFFF)
1935*4882a593Smuzhiyun 		return false;
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	/* get the lesm state word */
1938*4882a593Smuzhiyun 	status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
1939*4882a593Smuzhiyun 				     IXGBE_FW_LESM_STATE_1),
1940*4882a593Smuzhiyun 				     &fw_lesm_state);
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	if (!status && (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
1943*4882a593Smuzhiyun 		return true;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	return false;
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun /**
1949*4882a593Smuzhiyun  *  ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
1950*4882a593Smuzhiyun  *  fastest available method
1951*4882a593Smuzhiyun  *
1952*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1953*4882a593Smuzhiyun  *  @offset: offset of  word in EEPROM to read
1954*4882a593Smuzhiyun  *  @words: number of words
1955*4882a593Smuzhiyun  *  @data: word(s) read from the EEPROM
1956*4882a593Smuzhiyun  *
1957*4882a593Smuzhiyun  *  Retrieves 16 bit word(s) read from EEPROM
1958*4882a593Smuzhiyun  **/
ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw * hw,u16 offset,u16 words,u16 * data)1959*4882a593Smuzhiyun static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
1960*4882a593Smuzhiyun 					  u16 words, u16 *data)
1961*4882a593Smuzhiyun {
1962*4882a593Smuzhiyun 	struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	/* If EEPROM is detected and can be addressed using 14 bits,
1965*4882a593Smuzhiyun 	 * use EERD otherwise use bit bang
1966*4882a593Smuzhiyun 	 */
1967*4882a593Smuzhiyun 	if (eeprom->type == ixgbe_eeprom_spi &&
1968*4882a593Smuzhiyun 	    offset + (words - 1) <= IXGBE_EERD_MAX_ADDR)
1969*4882a593Smuzhiyun 		return ixgbe_read_eerd_buffer_generic(hw, offset, words, data);
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	return ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset, words,
1972*4882a593Smuzhiyun 							 data);
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun /**
1976*4882a593Smuzhiyun  *  ixgbe_read_eeprom_82599 - Read EEPROM word using
1977*4882a593Smuzhiyun  *  fastest available method
1978*4882a593Smuzhiyun  *
1979*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
1980*4882a593Smuzhiyun  *  @offset: offset of  word in the EEPROM to read
1981*4882a593Smuzhiyun  *  @data: word read from the EEPROM
1982*4882a593Smuzhiyun  *
1983*4882a593Smuzhiyun  *  Reads a 16 bit word from the EEPROM
1984*4882a593Smuzhiyun  **/
ixgbe_read_eeprom_82599(struct ixgbe_hw * hw,u16 offset,u16 * data)1985*4882a593Smuzhiyun static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
1986*4882a593Smuzhiyun 				   u16 offset, u16 *data)
1987*4882a593Smuzhiyun {
1988*4882a593Smuzhiyun 	struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	/*
1991*4882a593Smuzhiyun 	 * If EEPROM is detected and can be addressed using 14 bits,
1992*4882a593Smuzhiyun 	 * use EERD otherwise use bit bang
1993*4882a593Smuzhiyun 	 */
1994*4882a593Smuzhiyun 	if (eeprom->type == ixgbe_eeprom_spi && offset <= IXGBE_EERD_MAX_ADDR)
1995*4882a593Smuzhiyun 		return ixgbe_read_eerd_generic(hw, offset, data);
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	return ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun /**
2001*4882a593Smuzhiyun  * ixgbe_reset_pipeline_82599 - perform pipeline reset
2002*4882a593Smuzhiyun  *
2003*4882a593Smuzhiyun  * @hw: pointer to hardware structure
2004*4882a593Smuzhiyun  *
2005*4882a593Smuzhiyun  * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2006*4882a593Smuzhiyun  * full pipeline reset.  Note - We must hold the SW/FW semaphore before writing
2007*4882a593Smuzhiyun  * to AUTOC, so this function assumes the semaphore is held.
2008*4882a593Smuzhiyun  **/
ixgbe_reset_pipeline_82599(struct ixgbe_hw * hw)2009*4882a593Smuzhiyun static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun 	s32 ret_val;
2012*4882a593Smuzhiyun 	u32 anlp1_reg = 0;
2013*4882a593Smuzhiyun 	u32 i, autoc_reg, autoc2_reg;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	/* Enable link if disabled in NVM */
2016*4882a593Smuzhiyun 	autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2017*4882a593Smuzhiyun 	if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2018*4882a593Smuzhiyun 		autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2019*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2020*4882a593Smuzhiyun 		IXGBE_WRITE_FLUSH(hw);
2021*4882a593Smuzhiyun 	}
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 	autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2024*4882a593Smuzhiyun 	autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	/* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
2027*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2028*4882a593Smuzhiyun 			autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	/* Wait for AN to leave state 0 */
2031*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
2032*4882a593Smuzhiyun 		usleep_range(4000, 8000);
2033*4882a593Smuzhiyun 		anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2034*4882a593Smuzhiyun 		if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2035*4882a593Smuzhiyun 			break;
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2039*4882a593Smuzhiyun 		hw_dbg(hw, "auto negotiation not completed\n");
2040*4882a593Smuzhiyun 		ret_val = IXGBE_ERR_RESET_FAILED;
2041*4882a593Smuzhiyun 		goto reset_pipeline_out;
2042*4882a593Smuzhiyun 	}
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	ret_val = 0;
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun reset_pipeline_out:
2047*4882a593Smuzhiyun 	/* Write AUTOC register with original LMS field and Restart_AN */
2048*4882a593Smuzhiyun 	IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2049*4882a593Smuzhiyun 	IXGBE_WRITE_FLUSH(hw);
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	return ret_val;
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun /**
2055*4882a593Smuzhiyun  *  ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2056*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
2057*4882a593Smuzhiyun  *  @byte_offset: byte offset to read
2058*4882a593Smuzhiyun  *  @dev_addr: address to read from
2059*4882a593Smuzhiyun  *  @data: value read
2060*4882a593Smuzhiyun  *
2061*4882a593Smuzhiyun  *  Performs byte read operation to SFP module's EEPROM over I2C interface at
2062*4882a593Smuzhiyun  *  a specified device address.
2063*4882a593Smuzhiyun  **/
ixgbe_read_i2c_byte_82599(struct ixgbe_hw * hw,u8 byte_offset,u8 dev_addr,u8 * data)2064*4882a593Smuzhiyun static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2065*4882a593Smuzhiyun 				     u8 dev_addr, u8 *data)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun 	u32 esdp;
2068*4882a593Smuzhiyun 	s32 status;
2069*4882a593Smuzhiyun 	s32 timeout = 200;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	if (hw->phy.qsfp_shared_i2c_bus == true) {
2072*4882a593Smuzhiyun 		/* Acquire I2C bus ownership. */
2073*4882a593Smuzhiyun 		esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2074*4882a593Smuzhiyun 		esdp |= IXGBE_ESDP_SDP0;
2075*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2076*4882a593Smuzhiyun 		IXGBE_WRITE_FLUSH(hw);
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 		while (timeout) {
2079*4882a593Smuzhiyun 			esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2080*4882a593Smuzhiyun 			if (esdp & IXGBE_ESDP_SDP1)
2081*4882a593Smuzhiyun 				break;
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 			usleep_range(5000, 10000);
2084*4882a593Smuzhiyun 			timeout--;
2085*4882a593Smuzhiyun 		}
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 		if (!timeout) {
2088*4882a593Smuzhiyun 			hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2089*4882a593Smuzhiyun 			status = IXGBE_ERR_I2C;
2090*4882a593Smuzhiyun 			goto release_i2c_access;
2091*4882a593Smuzhiyun 		}
2092*4882a593Smuzhiyun 	}
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun release_i2c_access:
2097*4882a593Smuzhiyun 	if (hw->phy.qsfp_shared_i2c_bus == true) {
2098*4882a593Smuzhiyun 		/* Release I2C bus ownership. */
2099*4882a593Smuzhiyun 		esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2100*4882a593Smuzhiyun 		esdp &= ~IXGBE_ESDP_SDP0;
2101*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2102*4882a593Smuzhiyun 		IXGBE_WRITE_FLUSH(hw);
2103*4882a593Smuzhiyun 	}
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	return status;
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun /**
2109*4882a593Smuzhiyun  *  ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2110*4882a593Smuzhiyun  *  @hw: pointer to hardware structure
2111*4882a593Smuzhiyun  *  @byte_offset: byte offset to write
2112*4882a593Smuzhiyun  *  @dev_addr: address to write to
2113*4882a593Smuzhiyun  *  @data: value to write
2114*4882a593Smuzhiyun  *
2115*4882a593Smuzhiyun  *  Performs byte write operation to SFP module's EEPROM over I2C interface at
2116*4882a593Smuzhiyun  *  a specified device address.
2117*4882a593Smuzhiyun  **/
ixgbe_write_i2c_byte_82599(struct ixgbe_hw * hw,u8 byte_offset,u8 dev_addr,u8 data)2118*4882a593Smuzhiyun static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2119*4882a593Smuzhiyun 				      u8 dev_addr, u8 data)
2120*4882a593Smuzhiyun {
2121*4882a593Smuzhiyun 	u32 esdp;
2122*4882a593Smuzhiyun 	s32 status;
2123*4882a593Smuzhiyun 	s32 timeout = 200;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	if (hw->phy.qsfp_shared_i2c_bus == true) {
2126*4882a593Smuzhiyun 		/* Acquire I2C bus ownership. */
2127*4882a593Smuzhiyun 		esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2128*4882a593Smuzhiyun 		esdp |= IXGBE_ESDP_SDP0;
2129*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2130*4882a593Smuzhiyun 		IXGBE_WRITE_FLUSH(hw);
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 		while (timeout) {
2133*4882a593Smuzhiyun 			esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2134*4882a593Smuzhiyun 			if (esdp & IXGBE_ESDP_SDP1)
2135*4882a593Smuzhiyun 				break;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 			usleep_range(5000, 10000);
2138*4882a593Smuzhiyun 			timeout--;
2139*4882a593Smuzhiyun 		}
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 		if (!timeout) {
2142*4882a593Smuzhiyun 			hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2143*4882a593Smuzhiyun 			status = IXGBE_ERR_I2C;
2144*4882a593Smuzhiyun 			goto release_i2c_access;
2145*4882a593Smuzhiyun 		}
2146*4882a593Smuzhiyun 	}
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun release_i2c_access:
2151*4882a593Smuzhiyun 	if (hw->phy.qsfp_shared_i2c_bus == true) {
2152*4882a593Smuzhiyun 		/* Release I2C bus ownership. */
2153*4882a593Smuzhiyun 		esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2154*4882a593Smuzhiyun 		esdp &= ~IXGBE_ESDP_SDP0;
2155*4882a593Smuzhiyun 		IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2156*4882a593Smuzhiyun 		IXGBE_WRITE_FLUSH(hw);
2157*4882a593Smuzhiyun 	}
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	return status;
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun static const struct ixgbe_mac_operations mac_ops_82599 = {
2163*4882a593Smuzhiyun 	.init_hw                = &ixgbe_init_hw_generic,
2164*4882a593Smuzhiyun 	.reset_hw               = &ixgbe_reset_hw_82599,
2165*4882a593Smuzhiyun 	.start_hw               = &ixgbe_start_hw_82599,
2166*4882a593Smuzhiyun 	.clear_hw_cntrs         = &ixgbe_clear_hw_cntrs_generic,
2167*4882a593Smuzhiyun 	.get_media_type         = &ixgbe_get_media_type_82599,
2168*4882a593Smuzhiyun 	.enable_rx_dma          = &ixgbe_enable_rx_dma_82599,
2169*4882a593Smuzhiyun 	.disable_rx_buff	= &ixgbe_disable_rx_buff_generic,
2170*4882a593Smuzhiyun 	.enable_rx_buff		= &ixgbe_enable_rx_buff_generic,
2171*4882a593Smuzhiyun 	.get_mac_addr           = &ixgbe_get_mac_addr_generic,
2172*4882a593Smuzhiyun 	.get_san_mac_addr       = &ixgbe_get_san_mac_addr_generic,
2173*4882a593Smuzhiyun 	.get_device_caps        = &ixgbe_get_device_caps_generic,
2174*4882a593Smuzhiyun 	.get_wwn_prefix         = &ixgbe_get_wwn_prefix_generic,
2175*4882a593Smuzhiyun 	.stop_adapter           = &ixgbe_stop_adapter_generic,
2176*4882a593Smuzhiyun 	.get_bus_info           = &ixgbe_get_bus_info_generic,
2177*4882a593Smuzhiyun 	.set_lan_id             = &ixgbe_set_lan_id_multi_port_pcie,
2178*4882a593Smuzhiyun 	.read_analog_reg8       = &ixgbe_read_analog_reg8_82599,
2179*4882a593Smuzhiyun 	.write_analog_reg8      = &ixgbe_write_analog_reg8_82599,
2180*4882a593Smuzhiyun 	.stop_link_on_d3	= &ixgbe_stop_mac_link_on_d3_82599,
2181*4882a593Smuzhiyun 	.setup_link             = &ixgbe_setup_mac_link_82599,
2182*4882a593Smuzhiyun 	.set_rxpba		= &ixgbe_set_rxpba_generic,
2183*4882a593Smuzhiyun 	.check_link             = &ixgbe_check_mac_link_generic,
2184*4882a593Smuzhiyun 	.get_link_capabilities  = &ixgbe_get_link_capabilities_82599,
2185*4882a593Smuzhiyun 	.led_on                 = &ixgbe_led_on_generic,
2186*4882a593Smuzhiyun 	.led_off                = &ixgbe_led_off_generic,
2187*4882a593Smuzhiyun 	.init_led_link_act	= ixgbe_init_led_link_act_generic,
2188*4882a593Smuzhiyun 	.blink_led_start        = &ixgbe_blink_led_start_generic,
2189*4882a593Smuzhiyun 	.blink_led_stop         = &ixgbe_blink_led_stop_generic,
2190*4882a593Smuzhiyun 	.set_rar                = &ixgbe_set_rar_generic,
2191*4882a593Smuzhiyun 	.clear_rar              = &ixgbe_clear_rar_generic,
2192*4882a593Smuzhiyun 	.set_vmdq               = &ixgbe_set_vmdq_generic,
2193*4882a593Smuzhiyun 	.set_vmdq_san_mac	= &ixgbe_set_vmdq_san_mac_generic,
2194*4882a593Smuzhiyun 	.clear_vmdq             = &ixgbe_clear_vmdq_generic,
2195*4882a593Smuzhiyun 	.init_rx_addrs          = &ixgbe_init_rx_addrs_generic,
2196*4882a593Smuzhiyun 	.update_mc_addr_list    = &ixgbe_update_mc_addr_list_generic,
2197*4882a593Smuzhiyun 	.enable_mc              = &ixgbe_enable_mc_generic,
2198*4882a593Smuzhiyun 	.disable_mc             = &ixgbe_disable_mc_generic,
2199*4882a593Smuzhiyun 	.clear_vfta             = &ixgbe_clear_vfta_generic,
2200*4882a593Smuzhiyun 	.set_vfta               = &ixgbe_set_vfta_generic,
2201*4882a593Smuzhiyun 	.fc_enable              = &ixgbe_fc_enable_generic,
2202*4882a593Smuzhiyun 	.setup_fc		= ixgbe_setup_fc_generic,
2203*4882a593Smuzhiyun 	.fc_autoneg		= ixgbe_fc_autoneg,
2204*4882a593Smuzhiyun 	.set_fw_drv_ver         = &ixgbe_set_fw_drv_ver_generic,
2205*4882a593Smuzhiyun 	.init_uta_tables        = &ixgbe_init_uta_tables_generic,
2206*4882a593Smuzhiyun 	.setup_sfp              = &ixgbe_setup_sfp_modules_82599,
2207*4882a593Smuzhiyun 	.set_mac_anti_spoofing  = &ixgbe_set_mac_anti_spoofing,
2208*4882a593Smuzhiyun 	.set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
2209*4882a593Smuzhiyun 	.acquire_swfw_sync      = &ixgbe_acquire_swfw_sync,
2210*4882a593Smuzhiyun 	.release_swfw_sync      = &ixgbe_release_swfw_sync,
2211*4882a593Smuzhiyun 	.init_swfw_sync		= NULL,
2212*4882a593Smuzhiyun 	.get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2213*4882a593Smuzhiyun 	.init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
2214*4882a593Smuzhiyun 	.prot_autoc_read	= &prot_autoc_read_82599,
2215*4882a593Smuzhiyun 	.prot_autoc_write	= &prot_autoc_write_82599,
2216*4882a593Smuzhiyun 	.enable_rx		= &ixgbe_enable_rx_generic,
2217*4882a593Smuzhiyun 	.disable_rx		= &ixgbe_disable_rx_generic,
2218*4882a593Smuzhiyun };
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun static const struct ixgbe_eeprom_operations eeprom_ops_82599 = {
2221*4882a593Smuzhiyun 	.init_params		= &ixgbe_init_eeprom_params_generic,
2222*4882a593Smuzhiyun 	.read			= &ixgbe_read_eeprom_82599,
2223*4882a593Smuzhiyun 	.read_buffer		= &ixgbe_read_eeprom_buffer_82599,
2224*4882a593Smuzhiyun 	.write			= &ixgbe_write_eeprom_generic,
2225*4882a593Smuzhiyun 	.write_buffer		= &ixgbe_write_eeprom_buffer_bit_bang_generic,
2226*4882a593Smuzhiyun 	.calc_checksum		= &ixgbe_calc_eeprom_checksum_generic,
2227*4882a593Smuzhiyun 	.validate_checksum	= &ixgbe_validate_eeprom_checksum_generic,
2228*4882a593Smuzhiyun 	.update_checksum	= &ixgbe_update_eeprom_checksum_generic,
2229*4882a593Smuzhiyun };
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun static const struct ixgbe_phy_operations phy_ops_82599 = {
2232*4882a593Smuzhiyun 	.identify		= &ixgbe_identify_phy_82599,
2233*4882a593Smuzhiyun 	.identify_sfp		= &ixgbe_identify_module_generic,
2234*4882a593Smuzhiyun 	.init			= &ixgbe_init_phy_ops_82599,
2235*4882a593Smuzhiyun 	.reset			= &ixgbe_reset_phy_generic,
2236*4882a593Smuzhiyun 	.read_reg		= &ixgbe_read_phy_reg_generic,
2237*4882a593Smuzhiyun 	.write_reg		= &ixgbe_write_phy_reg_generic,
2238*4882a593Smuzhiyun 	.setup_link		= &ixgbe_setup_phy_link_generic,
2239*4882a593Smuzhiyun 	.setup_link_speed	= &ixgbe_setup_phy_link_speed_generic,
2240*4882a593Smuzhiyun 	.read_i2c_byte		= &ixgbe_read_i2c_byte_generic,
2241*4882a593Smuzhiyun 	.write_i2c_byte		= &ixgbe_write_i2c_byte_generic,
2242*4882a593Smuzhiyun 	.read_i2c_sff8472	= &ixgbe_read_i2c_sff8472_generic,
2243*4882a593Smuzhiyun 	.read_i2c_eeprom	= &ixgbe_read_i2c_eeprom_generic,
2244*4882a593Smuzhiyun 	.write_i2c_eeprom	= &ixgbe_write_i2c_eeprom_generic,
2245*4882a593Smuzhiyun 	.check_overtemp		= &ixgbe_tn_check_overtemp,
2246*4882a593Smuzhiyun };
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun const struct ixgbe_info ixgbe_82599_info = {
2249*4882a593Smuzhiyun 	.mac                    = ixgbe_mac_82599EB,
2250*4882a593Smuzhiyun 	.get_invariants         = &ixgbe_get_invariants_82599,
2251*4882a593Smuzhiyun 	.mac_ops                = &mac_ops_82599,
2252*4882a593Smuzhiyun 	.eeprom_ops             = &eeprom_ops_82599,
2253*4882a593Smuzhiyun 	.phy_ops                = &phy_ops_82599,
2254*4882a593Smuzhiyun 	.mbx_ops                = &mbx_ops_generic,
2255*4882a593Smuzhiyun 	.mvals			= ixgbe_mvals_8259X,
2256*4882a593Smuzhiyun };
2257