xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 1999 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef _IXGBE_H_
5*4882a593Smuzhiyun #define _IXGBE_H_
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/netdevice.h>
11*4882a593Smuzhiyun #include <linux/cpumask.h>
12*4882a593Smuzhiyun #include <linux/aer.h>
13*4882a593Smuzhiyun #include <linux/if_vlan.h>
14*4882a593Smuzhiyun #include <linux/jiffies.h>
15*4882a593Smuzhiyun #include <linux/phy.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/timecounter.h>
18*4882a593Smuzhiyun #include <linux/net_tstamp.h>
19*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "ixgbe_type.h"
22*4882a593Smuzhiyun #include "ixgbe_common.h"
23*4882a593Smuzhiyun #include "ixgbe_dcb.h"
24*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FCOE)
25*4882a593Smuzhiyun #define IXGBE_FCOE
26*4882a593Smuzhiyun #include "ixgbe_fcoe.h"
27*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_FCOE) */
28*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCA
29*4882a593Smuzhiyun #include <linux/dca.h>
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun #include "ixgbe_ipsec.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <net/xdp.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* common prefix used by pr_<> macros */
36*4882a593Smuzhiyun #undef pr_fmt
37*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* TX/RX descriptor defines */
40*4882a593Smuzhiyun #define IXGBE_DEFAULT_TXD		    512
41*4882a593Smuzhiyun #define IXGBE_DEFAULT_TX_WORK		    256
42*4882a593Smuzhiyun #define IXGBE_MAX_TXD			   4096
43*4882a593Smuzhiyun #define IXGBE_MIN_TXD			     64
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
46*4882a593Smuzhiyun #define IXGBE_DEFAULT_RXD		    512
47*4882a593Smuzhiyun #else
48*4882a593Smuzhiyun #define IXGBE_DEFAULT_RXD		    128
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun #define IXGBE_MAX_RXD			   4096
51*4882a593Smuzhiyun #define IXGBE_MIN_RXD			     64
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* flow control */
54*4882a593Smuzhiyun #define IXGBE_MIN_FCRTL			   0x40
55*4882a593Smuzhiyun #define IXGBE_MAX_FCRTL			0x7FF80
56*4882a593Smuzhiyun #define IXGBE_MIN_FCRTH			  0x600
57*4882a593Smuzhiyun #define IXGBE_MAX_FCRTH			0x7FFF0
58*4882a593Smuzhiyun #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
59*4882a593Smuzhiyun #define IXGBE_MIN_FCPAUSE		      0
60*4882a593Smuzhiyun #define IXGBE_MAX_FCPAUSE		 0xFFFF
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Supported Rx Buffer Sizes */
63*4882a593Smuzhiyun #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
64*4882a593Smuzhiyun #define IXGBE_RXBUFFER_1536  1536
65*4882a593Smuzhiyun #define IXGBE_RXBUFFER_2K    2048
66*4882a593Smuzhiyun #define IXGBE_RXBUFFER_3K    3072
67*4882a593Smuzhiyun #define IXGBE_RXBUFFER_4K    4096
68*4882a593Smuzhiyun #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Attempt to maximize the headroom available for incoming frames.  We
71*4882a593Smuzhiyun  * use a 2K buffer for receives and need 1536/1534 to store the data for
72*4882a593Smuzhiyun  * the frame.  This leaves us with 512 bytes of room.  From that we need
73*4882a593Smuzhiyun  * to deduct the space needed for the shared info and the padding needed
74*4882a593Smuzhiyun  * to IP align the frame.
75*4882a593Smuzhiyun  *
76*4882a593Smuzhiyun  * Note: For cache line sizes 256 or larger this value is going to end
77*4882a593Smuzhiyun  *	 up negative.  In these cases we should fall back to the 3K
78*4882a593Smuzhiyun  *	 buffers.
79*4882a593Smuzhiyun  */
80*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
81*4882a593Smuzhiyun #define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN)
82*4882a593Smuzhiyun #define IXGBE_2K_TOO_SMALL_WITH_PADDING \
83*4882a593Smuzhiyun ((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K))
84*4882a593Smuzhiyun 
ixgbe_compute_pad(int rx_buf_len)85*4882a593Smuzhiyun static inline int ixgbe_compute_pad(int rx_buf_len)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	int page_size, pad_size;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
90*4882a593Smuzhiyun 	pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return pad_size;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
ixgbe_skb_pad(void)95*4882a593Smuzhiyun static inline int ixgbe_skb_pad(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	int rx_buf_len;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* If a 2K buffer cannot handle a standard Ethernet frame then
100*4882a593Smuzhiyun 	 * optimize padding for a 3K buffer instead of a 1.5K buffer.
101*4882a593Smuzhiyun 	 *
102*4882a593Smuzhiyun 	 * For a 3K buffer we need to add enough padding to allow for
103*4882a593Smuzhiyun 	 * tailroom due to NET_IP_ALIGN possibly shifting us out of
104*4882a593Smuzhiyun 	 * cache-line alignment.
105*4882a593Smuzhiyun 	 */
106*4882a593Smuzhiyun 	if (IXGBE_2K_TOO_SMALL_WITH_PADDING)
107*4882a593Smuzhiyun 		rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN);
108*4882a593Smuzhiyun 	else
109*4882a593Smuzhiyun 		rx_buf_len = IXGBE_RXBUFFER_1536;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* if needed make room for NET_IP_ALIGN */
112*4882a593Smuzhiyun 	rx_buf_len -= NET_IP_ALIGN;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return ixgbe_compute_pad(rx_buf_len);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define IXGBE_SKB_PAD	ixgbe_skb_pad()
118*4882a593Smuzhiyun #else
119*4882a593Smuzhiyun #define IXGBE_SKB_PAD	(NET_SKB_PAD + NET_IP_ALIGN)
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
124*4882a593Smuzhiyun  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
125*4882a593Smuzhiyun  * this adds up to 448 bytes of extra data.
126*4882a593Smuzhiyun  *
127*4882a593Smuzhiyun  * Since netdev_alloc_skb now allocates a page fragment we can use a value
128*4882a593Smuzhiyun  * of 256 and the resultant skb will have a truesize of 960 or less.
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* How many Rx Buffers do we bundle into one write to the hardware ? */
133*4882a593Smuzhiyun #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define IXGBE_RX_DMA_ATTR \
136*4882a593Smuzhiyun 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun enum ixgbe_tx_flags {
139*4882a593Smuzhiyun 	/* cmd_type flags */
140*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
141*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_TSO	= 0x02,
142*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_TSTAMP	= 0x04,
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* olinfo flags */
145*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_CC	= 0x08,
146*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_IPV4	= 0x10,
147*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_CSUM	= 0x20,
148*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_IPSEC	= 0x40,
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* software defined flags */
151*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_SW_VLAN	= 0x80,
152*4882a593Smuzhiyun 	IXGBE_TX_FLAGS_FCOE	= 0x100,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* VLAN info */
156*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
157*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
158*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
159*4882a593Smuzhiyun #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define IXGBE_MAX_VF_MC_ENTRIES         30
162*4882a593Smuzhiyun #define IXGBE_MAX_VF_FUNCTIONS          64
163*4882a593Smuzhiyun #define IXGBE_MAX_VFTA_ENTRIES          128
164*4882a593Smuzhiyun #define MAX_EMULATION_MAC_ADDRS         16
165*4882a593Smuzhiyun #define IXGBE_MAX_PF_MACVLANS           15
166*4882a593Smuzhiyun #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
167*4882a593Smuzhiyun #define IXGBE_82599_VF_DEVICE_ID        0x10ED
168*4882a593Smuzhiyun #define IXGBE_X540_VF_DEVICE_ID         0x1515
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct vf_data_storage {
171*4882a593Smuzhiyun 	struct pci_dev *vfdev;
172*4882a593Smuzhiyun 	unsigned char vf_mac_addresses[ETH_ALEN];
173*4882a593Smuzhiyun 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
174*4882a593Smuzhiyun 	u16 num_vf_mc_hashes;
175*4882a593Smuzhiyun 	bool clear_to_send;
176*4882a593Smuzhiyun 	bool pf_set_mac;
177*4882a593Smuzhiyun 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
178*4882a593Smuzhiyun 	u16 pf_qos;
179*4882a593Smuzhiyun 	u16 tx_rate;
180*4882a593Smuzhiyun 	u8 spoofchk_enabled;
181*4882a593Smuzhiyun 	bool rss_query_enabled;
182*4882a593Smuzhiyun 	u8 trusted;
183*4882a593Smuzhiyun 	int xcast_mode;
184*4882a593Smuzhiyun 	unsigned int vf_api;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun enum ixgbevf_xcast_modes {
188*4882a593Smuzhiyun 	IXGBEVF_XCAST_MODE_NONE = 0,
189*4882a593Smuzhiyun 	IXGBEVF_XCAST_MODE_MULTI,
190*4882a593Smuzhiyun 	IXGBEVF_XCAST_MODE_ALLMULTI,
191*4882a593Smuzhiyun 	IXGBEVF_XCAST_MODE_PROMISC,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun struct vf_macvlans {
195*4882a593Smuzhiyun 	struct list_head l;
196*4882a593Smuzhiyun 	int vf;
197*4882a593Smuzhiyun 	bool free;
198*4882a593Smuzhiyun 	bool is_macvlan;
199*4882a593Smuzhiyun 	u8 vf_macvlan[ETH_ALEN];
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define IXGBE_MAX_TXD_PWR	14
203*4882a593Smuzhiyun #define IXGBE_MAX_DATA_PER_TXD	(1u << IXGBE_MAX_TXD_PWR)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* Tx Descriptors needed, worst case */
206*4882a593Smuzhiyun #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
207*4882a593Smuzhiyun #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* wrapper around a pointer to a socket buffer,
210*4882a593Smuzhiyun  * so a DMA handle can be stored along with the buffer */
211*4882a593Smuzhiyun struct ixgbe_tx_buffer {
212*4882a593Smuzhiyun 	union ixgbe_adv_tx_desc *next_to_watch;
213*4882a593Smuzhiyun 	unsigned long time_stamp;
214*4882a593Smuzhiyun 	union {
215*4882a593Smuzhiyun 		struct sk_buff *skb;
216*4882a593Smuzhiyun 		struct xdp_frame *xdpf;
217*4882a593Smuzhiyun 	};
218*4882a593Smuzhiyun 	unsigned int bytecount;
219*4882a593Smuzhiyun 	unsigned short gso_segs;
220*4882a593Smuzhiyun 	__be16 protocol;
221*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_ADDR(dma);
222*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_LEN(len);
223*4882a593Smuzhiyun 	u32 tx_flags;
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun struct ixgbe_rx_buffer {
227*4882a593Smuzhiyun 	union {
228*4882a593Smuzhiyun 		struct {
229*4882a593Smuzhiyun 			struct sk_buff *skb;
230*4882a593Smuzhiyun 			dma_addr_t dma;
231*4882a593Smuzhiyun 			struct page *page;
232*4882a593Smuzhiyun 			__u32 page_offset;
233*4882a593Smuzhiyun 			__u16 pagecnt_bias;
234*4882a593Smuzhiyun 		};
235*4882a593Smuzhiyun 		struct {
236*4882a593Smuzhiyun 			bool discard;
237*4882a593Smuzhiyun 			struct xdp_buff *xdp;
238*4882a593Smuzhiyun 		};
239*4882a593Smuzhiyun 	};
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun struct ixgbe_queue_stats {
243*4882a593Smuzhiyun 	u64 packets;
244*4882a593Smuzhiyun 	u64 bytes;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun struct ixgbe_tx_queue_stats {
248*4882a593Smuzhiyun 	u64 restart_queue;
249*4882a593Smuzhiyun 	u64 tx_busy;
250*4882a593Smuzhiyun 	u64 tx_done_old;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun struct ixgbe_rx_queue_stats {
254*4882a593Smuzhiyun 	u64 rsc_count;
255*4882a593Smuzhiyun 	u64 rsc_flush;
256*4882a593Smuzhiyun 	u64 non_eop_descs;
257*4882a593Smuzhiyun 	u64 alloc_rx_page;
258*4882a593Smuzhiyun 	u64 alloc_rx_page_failed;
259*4882a593Smuzhiyun 	u64 alloc_rx_buff_failed;
260*4882a593Smuzhiyun 	u64 csum_err;
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define IXGBE_TS_HDR_LEN 8
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun enum ixgbe_ring_state_t {
266*4882a593Smuzhiyun 	__IXGBE_RX_3K_BUFFER,
267*4882a593Smuzhiyun 	__IXGBE_RX_BUILD_SKB_ENABLED,
268*4882a593Smuzhiyun 	__IXGBE_RX_RSC_ENABLED,
269*4882a593Smuzhiyun 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
270*4882a593Smuzhiyun 	__IXGBE_RX_FCOE,
271*4882a593Smuzhiyun 	__IXGBE_TX_FDIR_INIT_DONE,
272*4882a593Smuzhiyun 	__IXGBE_TX_XPS_INIT_DONE,
273*4882a593Smuzhiyun 	__IXGBE_TX_DETECT_HANG,
274*4882a593Smuzhiyun 	__IXGBE_HANG_CHECK_ARMED,
275*4882a593Smuzhiyun 	__IXGBE_TX_XDP_RING,
276*4882a593Smuzhiyun 	__IXGBE_TX_DISABLED,
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define ring_uses_build_skb(ring) \
280*4882a593Smuzhiyun 	test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state)
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun struct ixgbe_fwd_adapter {
283*4882a593Smuzhiyun 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
284*4882a593Smuzhiyun 	struct net_device *netdev;
285*4882a593Smuzhiyun 	unsigned int tx_base_queue;
286*4882a593Smuzhiyun 	unsigned int rx_base_queue;
287*4882a593Smuzhiyun 	int pool;
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define check_for_tx_hang(ring) \
291*4882a593Smuzhiyun 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
292*4882a593Smuzhiyun #define set_check_for_tx_hang(ring) \
293*4882a593Smuzhiyun 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
294*4882a593Smuzhiyun #define clear_check_for_tx_hang(ring) \
295*4882a593Smuzhiyun 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
296*4882a593Smuzhiyun #define ring_is_rsc_enabled(ring) \
297*4882a593Smuzhiyun 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
298*4882a593Smuzhiyun #define set_ring_rsc_enabled(ring) \
299*4882a593Smuzhiyun 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
300*4882a593Smuzhiyun #define clear_ring_rsc_enabled(ring) \
301*4882a593Smuzhiyun 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
302*4882a593Smuzhiyun #define ring_is_xdp(ring) \
303*4882a593Smuzhiyun 	test_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
304*4882a593Smuzhiyun #define set_ring_xdp(ring) \
305*4882a593Smuzhiyun 	set_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
306*4882a593Smuzhiyun #define clear_ring_xdp(ring) \
307*4882a593Smuzhiyun 	clear_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
308*4882a593Smuzhiyun struct ixgbe_ring {
309*4882a593Smuzhiyun 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
310*4882a593Smuzhiyun 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
311*4882a593Smuzhiyun 	struct net_device *netdev;	/* netdev ring belongs to */
312*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
313*4882a593Smuzhiyun 	struct device *dev;		/* device for DMA mapping */
314*4882a593Smuzhiyun 	void *desc;			/* descriptor ring memory */
315*4882a593Smuzhiyun 	union {
316*4882a593Smuzhiyun 		struct ixgbe_tx_buffer *tx_buffer_info;
317*4882a593Smuzhiyun 		struct ixgbe_rx_buffer *rx_buffer_info;
318*4882a593Smuzhiyun 	};
319*4882a593Smuzhiyun 	unsigned long state;
320*4882a593Smuzhiyun 	u8 __iomem *tail;
321*4882a593Smuzhiyun 	dma_addr_t dma;			/* phys. address of descriptor ring */
322*4882a593Smuzhiyun 	unsigned int size;		/* length in bytes */
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	u16 count;			/* amount of descriptors */
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	u8 queue_index; /* needed for multiqueue queue management */
327*4882a593Smuzhiyun 	u8 reg_idx;			/* holds the special value that gets
328*4882a593Smuzhiyun 					 * the hardware register offset
329*4882a593Smuzhiyun 					 * associated with this ring, which is
330*4882a593Smuzhiyun 					 * different for DCB and RSS modes
331*4882a593Smuzhiyun 					 */
332*4882a593Smuzhiyun 	u16 next_to_use;
333*4882a593Smuzhiyun 	u16 next_to_clean;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	unsigned long last_rx_timestamp;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	union {
338*4882a593Smuzhiyun 		u16 next_to_alloc;
339*4882a593Smuzhiyun 		struct {
340*4882a593Smuzhiyun 			u8 atr_sample_rate;
341*4882a593Smuzhiyun 			u8 atr_count;
342*4882a593Smuzhiyun 		};
343*4882a593Smuzhiyun 	};
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	u8 dcb_tc;
346*4882a593Smuzhiyun 	struct ixgbe_queue_stats stats;
347*4882a593Smuzhiyun 	struct u64_stats_sync syncp;
348*4882a593Smuzhiyun 	union {
349*4882a593Smuzhiyun 		struct ixgbe_tx_queue_stats tx_stats;
350*4882a593Smuzhiyun 		struct ixgbe_rx_queue_stats rx_stats;
351*4882a593Smuzhiyun 	};
352*4882a593Smuzhiyun 	struct xdp_rxq_info xdp_rxq;
353*4882a593Smuzhiyun 	struct xsk_buff_pool *xsk_pool;
354*4882a593Smuzhiyun 	u16 ring_idx;		/* {rx,tx,xdp}_ring back reference idx */
355*4882a593Smuzhiyun 	u16 rx_buf_len;
356*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun enum ixgbe_ring_f_enum {
359*4882a593Smuzhiyun 	RING_F_NONE = 0,
360*4882a593Smuzhiyun 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
361*4882a593Smuzhiyun 	RING_F_RSS,
362*4882a593Smuzhiyun 	RING_F_FDIR,
363*4882a593Smuzhiyun #ifdef IXGBE_FCOE
364*4882a593Smuzhiyun 	RING_F_FCOE,
365*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	RING_F_ARRAY_SIZE      /* must be last in enum set */
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define IXGBE_MAX_RSS_INDICES		16
371*4882a593Smuzhiyun #define IXGBE_MAX_RSS_INDICES_X550	63
372*4882a593Smuzhiyun #define IXGBE_MAX_VMDQ_INDICES		64
373*4882a593Smuzhiyun #define IXGBE_MAX_FDIR_INDICES		63	/* based on q_vector limit */
374*4882a593Smuzhiyun #define IXGBE_MAX_FCOE_INDICES		8
375*4882a593Smuzhiyun #define MAX_RX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
376*4882a593Smuzhiyun #define MAX_TX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
377*4882a593Smuzhiyun #define MAX_XDP_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
378*4882a593Smuzhiyun #define IXGBE_MAX_L2A_QUEUES		4
379*4882a593Smuzhiyun #define IXGBE_BAD_L2A_QUEUE		3
380*4882a593Smuzhiyun #define IXGBE_MAX_MACVLANS		63
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun struct ixgbe_ring_feature {
383*4882a593Smuzhiyun 	u16 limit;	/* upper limit on feature indices */
384*4882a593Smuzhiyun 	u16 indices;	/* current value of indices */
385*4882a593Smuzhiyun 	u16 mask;	/* Mask used for feature to ring mapping */
386*4882a593Smuzhiyun 	u16 offset;	/* offset to start of feature */
387*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #define IXGBE_82599_VMDQ_8Q_MASK 0x78
390*4882a593Smuzhiyun #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
391*4882a593Smuzhiyun #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /*
394*4882a593Smuzhiyun  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
395*4882a593Smuzhiyun  * this is twice the size of a half page we need to double the page order
396*4882a593Smuzhiyun  * for FCoE enabled Rx queues.
397*4882a593Smuzhiyun  */
ixgbe_rx_bufsz(struct ixgbe_ring * ring)398*4882a593Smuzhiyun static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
401*4882a593Smuzhiyun 		return IXGBE_RXBUFFER_3K;
402*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
403*4882a593Smuzhiyun 	if (ring_uses_build_skb(ring))
404*4882a593Smuzhiyun 		return IXGBE_MAX_2K_FRAME_BUILD_SKB;
405*4882a593Smuzhiyun #endif
406*4882a593Smuzhiyun 	return IXGBE_RXBUFFER_2K;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
ixgbe_rx_pg_order(struct ixgbe_ring * ring)409*4882a593Smuzhiyun static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
412*4882a593Smuzhiyun 	if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
413*4882a593Smuzhiyun 		return 1;
414*4882a593Smuzhiyun #endif
415*4882a593Smuzhiyun 	return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun #define IXGBE_ITR_ADAPTIVE_MIN_INC	2
420*4882a593Smuzhiyun #define IXGBE_ITR_ADAPTIVE_MIN_USECS	10
421*4882a593Smuzhiyun #define IXGBE_ITR_ADAPTIVE_MAX_USECS	126
422*4882a593Smuzhiyun #define IXGBE_ITR_ADAPTIVE_LATENCY	0x80
423*4882a593Smuzhiyun #define IXGBE_ITR_ADAPTIVE_BULK		0x00
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun struct ixgbe_ring_container {
426*4882a593Smuzhiyun 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
427*4882a593Smuzhiyun 	unsigned long next_update;	/* jiffies value of last update */
428*4882a593Smuzhiyun 	unsigned int total_bytes;	/* total bytes processed this int */
429*4882a593Smuzhiyun 	unsigned int total_packets;	/* total packets processed this int */
430*4882a593Smuzhiyun 	u16 work_limit;			/* total work allowed per interrupt */
431*4882a593Smuzhiyun 	u8 count;			/* total number of rings in vector */
432*4882a593Smuzhiyun 	u8 itr;				/* current ITR setting for ring */
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /* iterator for handling rings in ring container */
436*4882a593Smuzhiyun #define ixgbe_for_each_ring(pos, head) \
437*4882a593Smuzhiyun 	for (pos = (head).ring; pos != NULL; pos = pos->next)
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
440*4882a593Smuzhiyun 			      ? 8 : 1)
441*4882a593Smuzhiyun #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /* MAX_Q_VECTORS of these are allocated,
444*4882a593Smuzhiyun  * but we only use one per queue-specific vector.
445*4882a593Smuzhiyun  */
446*4882a593Smuzhiyun struct ixgbe_q_vector {
447*4882a593Smuzhiyun 	struct ixgbe_adapter *adapter;
448*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCA
449*4882a593Smuzhiyun 	int cpu;	    /* CPU for DCA */
450*4882a593Smuzhiyun #endif
451*4882a593Smuzhiyun 	u16 v_idx;		/* index of q_vector within array, also used for
452*4882a593Smuzhiyun 				 * finding the bit in EICR and friends that
453*4882a593Smuzhiyun 				 * represents the vector for this ring */
454*4882a593Smuzhiyun 	u16 itr;		/* Interrupt throttle rate written to EITR */
455*4882a593Smuzhiyun 	struct ixgbe_ring_container rx, tx;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	struct napi_struct napi;
458*4882a593Smuzhiyun 	cpumask_t affinity_mask;
459*4882a593Smuzhiyun 	int numa_node;
460*4882a593Smuzhiyun 	struct rcu_head rcu;	/* to avoid race with update stats on free */
461*4882a593Smuzhiyun 	char name[IFNAMSIZ + 9];
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* for dynamic allocation of rings associated with this q_vector */
464*4882a593Smuzhiyun 	struct ixgbe_ring ring[] ____cacheline_internodealigned_in_smp;
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_HWMON
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define IXGBE_HWMON_TYPE_LOC		0
470*4882a593Smuzhiyun #define IXGBE_HWMON_TYPE_TEMP		1
471*4882a593Smuzhiyun #define IXGBE_HWMON_TYPE_CAUTION	2
472*4882a593Smuzhiyun #define IXGBE_HWMON_TYPE_MAX		3
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun struct hwmon_attr {
475*4882a593Smuzhiyun 	struct device_attribute dev_attr;
476*4882a593Smuzhiyun 	struct ixgbe_hw *hw;
477*4882a593Smuzhiyun 	struct ixgbe_thermal_diode_data *sensor;
478*4882a593Smuzhiyun 	char name[12];
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun struct hwmon_buff {
482*4882a593Smuzhiyun 	struct attribute_group group;
483*4882a593Smuzhiyun 	const struct attribute_group *groups[2];
484*4882a593Smuzhiyun 	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
485*4882a593Smuzhiyun 	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
486*4882a593Smuzhiyun 	unsigned int n_hwmon;
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun #endif /* CONFIG_IXGBE_HWMON */
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /*
491*4882a593Smuzhiyun  * microsecond values for various ITR rates shifted by 2 to fit itr register
492*4882a593Smuzhiyun  * with the first 3 bits reserved 0
493*4882a593Smuzhiyun  */
494*4882a593Smuzhiyun #define IXGBE_MIN_RSC_ITR	24
495*4882a593Smuzhiyun #define IXGBE_100K_ITR		40
496*4882a593Smuzhiyun #define IXGBE_20K_ITR		200
497*4882a593Smuzhiyun #define IXGBE_12K_ITR		336
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
ixgbe_test_staterr(union ixgbe_adv_rx_desc * rx_desc,const u32 stat_err_bits)500*4882a593Smuzhiyun static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
501*4882a593Smuzhiyun 					const u32 stat_err_bits)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
ixgbe_desc_unused(struct ixgbe_ring * ring)506*4882a593Smuzhiyun static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	u16 ntc = ring->next_to_clean;
509*4882a593Smuzhiyun 	u16 ntu = ring->next_to_use;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #define IXGBE_RX_DESC(R, i)	    \
515*4882a593Smuzhiyun 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
516*4882a593Smuzhiyun #define IXGBE_TX_DESC(R, i)	    \
517*4882a593Smuzhiyun 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
518*4882a593Smuzhiyun #define IXGBE_TX_CTXTDESC(R, i)	    \
519*4882a593Smuzhiyun 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
522*4882a593Smuzhiyun #ifdef IXGBE_FCOE
523*4882a593Smuzhiyun /* Use 3K as the baby jumbo frame size for FCoE */
524*4882a593Smuzhiyun #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
525*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun #define OTHER_VECTOR 1
528*4882a593Smuzhiyun #define NON_Q_VECTORS (OTHER_VECTOR)
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun #define MAX_MSIX_VECTORS_82599 64
531*4882a593Smuzhiyun #define MAX_Q_VECTORS_82599 64
532*4882a593Smuzhiyun #define MAX_MSIX_VECTORS_82598 18
533*4882a593Smuzhiyun #define MAX_Q_VECTORS_82598 16
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun struct ixgbe_mac_addr {
536*4882a593Smuzhiyun 	u8 addr[ETH_ALEN];
537*4882a593Smuzhiyun 	u16 pool;
538*4882a593Smuzhiyun 	u16 state; /* bitmask */
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun #define IXGBE_MAC_STATE_DEFAULT		0x1
542*4882a593Smuzhiyun #define IXGBE_MAC_STATE_MODIFIED	0x2
543*4882a593Smuzhiyun #define IXGBE_MAC_STATE_IN_USE		0x4
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
546*4882a593Smuzhiyun #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun #define MIN_MSIX_Q_VECTORS 1
549*4882a593Smuzhiyun #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun /* default to trying for four seconds */
552*4882a593Smuzhiyun #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
553*4882a593Smuzhiyun #define IXGBE_SFP_POLL_JIFFIES (2 * HZ)	/* SFP poll every 2 seconds */
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun /* board specific private data structure */
556*4882a593Smuzhiyun struct ixgbe_adapter {
557*4882a593Smuzhiyun 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
558*4882a593Smuzhiyun 	/* OS defined structs */
559*4882a593Smuzhiyun 	struct net_device *netdev;
560*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
561*4882a593Smuzhiyun 	struct pci_dev *pdev;
562*4882a593Smuzhiyun 	struct mii_bus *mii_bus;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	unsigned long state;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/* Some features need tri-state capability,
567*4882a593Smuzhiyun 	 * thus the additional *_CAPABLE flags.
568*4882a593Smuzhiyun 	 */
569*4882a593Smuzhiyun 	u32 flags;
570*4882a593Smuzhiyun #define IXGBE_FLAG_MSI_ENABLED			BIT(1)
571*4882a593Smuzhiyun #define IXGBE_FLAG_MSIX_ENABLED			BIT(3)
572*4882a593Smuzhiyun #define IXGBE_FLAG_RX_1BUF_CAPABLE		BIT(4)
573*4882a593Smuzhiyun #define IXGBE_FLAG_RX_PS_CAPABLE		BIT(5)
574*4882a593Smuzhiyun #define IXGBE_FLAG_RX_PS_ENABLED		BIT(6)
575*4882a593Smuzhiyun #define IXGBE_FLAG_DCA_ENABLED			BIT(8)
576*4882a593Smuzhiyun #define IXGBE_FLAG_DCA_CAPABLE			BIT(9)
577*4882a593Smuzhiyun #define IXGBE_FLAG_IMIR_ENABLED			BIT(10)
578*4882a593Smuzhiyun #define IXGBE_FLAG_MQ_CAPABLE			BIT(11)
579*4882a593Smuzhiyun #define IXGBE_FLAG_DCB_ENABLED			BIT(12)
580*4882a593Smuzhiyun #define IXGBE_FLAG_VMDQ_CAPABLE			BIT(13)
581*4882a593Smuzhiyun #define IXGBE_FLAG_VMDQ_ENABLED			BIT(14)
582*4882a593Smuzhiyun #define IXGBE_FLAG_FAN_FAIL_CAPABLE		BIT(15)
583*4882a593Smuzhiyun #define IXGBE_FLAG_NEED_LINK_UPDATE		BIT(16)
584*4882a593Smuzhiyun #define IXGBE_FLAG_NEED_LINK_CONFIG		BIT(17)
585*4882a593Smuzhiyun #define IXGBE_FLAG_FDIR_HASH_CAPABLE		BIT(18)
586*4882a593Smuzhiyun #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE		BIT(19)
587*4882a593Smuzhiyun #define IXGBE_FLAG_FCOE_CAPABLE			BIT(20)
588*4882a593Smuzhiyun #define IXGBE_FLAG_FCOE_ENABLED			BIT(21)
589*4882a593Smuzhiyun #define IXGBE_FLAG_SRIOV_CAPABLE		BIT(22)
590*4882a593Smuzhiyun #define IXGBE_FLAG_SRIOV_ENABLED		BIT(23)
591*4882a593Smuzhiyun #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED		BIT(25)
592*4882a593Smuzhiyun #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER	BIT(26)
593*4882a593Smuzhiyun #define IXGBE_FLAG_DCB_CAPABLE			BIT(27)
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	u32 flags2;
596*4882a593Smuzhiyun #define IXGBE_FLAG2_RSC_CAPABLE			BIT(0)
597*4882a593Smuzhiyun #define IXGBE_FLAG2_RSC_ENABLED			BIT(1)
598*4882a593Smuzhiyun #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE		BIT(2)
599*4882a593Smuzhiyun #define IXGBE_FLAG2_TEMP_SENSOR_EVENT		BIT(3)
600*4882a593Smuzhiyun #define IXGBE_FLAG2_SEARCH_FOR_SFP		BIT(4)
601*4882a593Smuzhiyun #define IXGBE_FLAG2_SFP_NEEDS_RESET		BIT(5)
602*4882a593Smuzhiyun #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT	BIT(7)
603*4882a593Smuzhiyun #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		BIT(8)
604*4882a593Smuzhiyun #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		BIT(9)
605*4882a593Smuzhiyun #define IXGBE_FLAG2_PTP_PPS_ENABLED		BIT(10)
606*4882a593Smuzhiyun #define IXGBE_FLAG2_PHY_INTERRUPT		BIT(11)
607*4882a593Smuzhiyun #define IXGBE_FLAG2_VLAN_PROMISC		BIT(13)
608*4882a593Smuzhiyun #define IXGBE_FLAG2_EEE_CAPABLE			BIT(14)
609*4882a593Smuzhiyun #define IXGBE_FLAG2_EEE_ENABLED			BIT(15)
610*4882a593Smuzhiyun #define IXGBE_FLAG2_RX_LEGACY			BIT(16)
611*4882a593Smuzhiyun #define IXGBE_FLAG2_IPSEC_ENABLED		BIT(17)
612*4882a593Smuzhiyun #define IXGBE_FLAG2_VF_IPSEC_ENABLED		BIT(18)
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/* Tx fast path data */
615*4882a593Smuzhiyun 	int num_tx_queues;
616*4882a593Smuzhiyun 	u16 tx_itr_setting;
617*4882a593Smuzhiyun 	u16 tx_work_limit;
618*4882a593Smuzhiyun 	u64 tx_ipsec;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* Rx fast path data */
621*4882a593Smuzhiyun 	int num_rx_queues;
622*4882a593Smuzhiyun 	u16 rx_itr_setting;
623*4882a593Smuzhiyun 	u64 rx_ipsec;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* Port number used to identify VXLAN traffic */
626*4882a593Smuzhiyun 	__be16 vxlan_port;
627*4882a593Smuzhiyun 	__be16 geneve_port;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* XDP */
630*4882a593Smuzhiyun 	int num_xdp_queues;
631*4882a593Smuzhiyun 	struct ixgbe_ring *xdp_ring[MAX_XDP_QUEUES];
632*4882a593Smuzhiyun 	unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled rings */
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* TX */
635*4882a593Smuzhiyun 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	u64 restart_queue;
638*4882a593Smuzhiyun 	u64 lsc_int;
639*4882a593Smuzhiyun 	u32 tx_timeout_count;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* RX */
642*4882a593Smuzhiyun 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
643*4882a593Smuzhiyun 	int num_rx_pools;		/* == num_rx_queues in 82598 */
644*4882a593Smuzhiyun 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
645*4882a593Smuzhiyun 	u64 hw_csum_rx_error;
646*4882a593Smuzhiyun 	u64 hw_rx_no_dma_resources;
647*4882a593Smuzhiyun 	u64 rsc_total_count;
648*4882a593Smuzhiyun 	u64 rsc_total_flush;
649*4882a593Smuzhiyun 	u64 non_eop_descs;
650*4882a593Smuzhiyun 	u32 alloc_rx_page;
651*4882a593Smuzhiyun 	u32 alloc_rx_page_failed;
652*4882a593Smuzhiyun 	u32 alloc_rx_buff_failed;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* DCB parameters */
657*4882a593Smuzhiyun 	struct ieee_pfc *ixgbe_ieee_pfc;
658*4882a593Smuzhiyun 	struct ieee_ets *ixgbe_ieee_ets;
659*4882a593Smuzhiyun 	struct ixgbe_dcb_config dcb_cfg;
660*4882a593Smuzhiyun 	struct ixgbe_dcb_config temp_dcb_cfg;
661*4882a593Smuzhiyun 	u8 hw_tcs;
662*4882a593Smuzhiyun 	u8 dcb_set_bitmap;
663*4882a593Smuzhiyun 	u8 dcbx_cap;
664*4882a593Smuzhiyun 	enum ixgbe_fc_mode last_lfc_mode;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	int num_q_vectors;	/* current number of q_vectors for device */
667*4882a593Smuzhiyun 	int max_q_vectors;	/* true count of q_vectors for device */
668*4882a593Smuzhiyun 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
669*4882a593Smuzhiyun 	struct msix_entry *msix_entries;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	u32 test_icr;
672*4882a593Smuzhiyun 	struct ixgbe_ring test_tx_ring;
673*4882a593Smuzhiyun 	struct ixgbe_ring test_rx_ring;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* structs defined in ixgbe_hw.h */
676*4882a593Smuzhiyun 	struct ixgbe_hw hw;
677*4882a593Smuzhiyun 	u16 msg_enable;
678*4882a593Smuzhiyun 	struct ixgbe_hw_stats stats;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	u64 tx_busy;
681*4882a593Smuzhiyun 	unsigned int tx_ring_count;
682*4882a593Smuzhiyun 	unsigned int xdp_ring_count;
683*4882a593Smuzhiyun 	unsigned int rx_ring_count;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	u32 link_speed;
686*4882a593Smuzhiyun 	bool link_up;
687*4882a593Smuzhiyun 	unsigned long sfp_poll_time;
688*4882a593Smuzhiyun 	unsigned long link_check_timeout;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	struct timer_list service_timer;
691*4882a593Smuzhiyun 	struct work_struct service_task;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	struct hlist_head fdir_filter_list;
694*4882a593Smuzhiyun 	unsigned long fdir_overflow; /* number of times ATR was backed off */
695*4882a593Smuzhiyun 	union ixgbe_atr_input fdir_mask;
696*4882a593Smuzhiyun 	int fdir_filter_count;
697*4882a593Smuzhiyun 	u32 fdir_pballoc;
698*4882a593Smuzhiyun 	u32 atr_sample_rate;
699*4882a593Smuzhiyun 	spinlock_t fdir_perfect_lock;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #ifdef IXGBE_FCOE
702*4882a593Smuzhiyun 	struct ixgbe_fcoe fcoe;
703*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
704*4882a593Smuzhiyun 	u8 __iomem *io_addr; /* Mainly for iounmap use */
705*4882a593Smuzhiyun 	u32 wol;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	u16 bridge_mode;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	char eeprom_id[NVM_VER_SIZE];
710*4882a593Smuzhiyun 	u16 eeprom_cap;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	u32 interrupt_event;
713*4882a593Smuzhiyun 	u32 led_reg;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	struct ptp_clock *ptp_clock;
716*4882a593Smuzhiyun 	struct ptp_clock_info ptp_caps;
717*4882a593Smuzhiyun 	struct work_struct ptp_tx_work;
718*4882a593Smuzhiyun 	struct sk_buff *ptp_tx_skb;
719*4882a593Smuzhiyun 	struct hwtstamp_config tstamp_config;
720*4882a593Smuzhiyun 	unsigned long ptp_tx_start;
721*4882a593Smuzhiyun 	unsigned long last_overflow_check;
722*4882a593Smuzhiyun 	unsigned long last_rx_ptp_check;
723*4882a593Smuzhiyun 	unsigned long last_rx_timestamp;
724*4882a593Smuzhiyun 	spinlock_t tmreg_lock;
725*4882a593Smuzhiyun 	struct cyclecounter hw_cc;
726*4882a593Smuzhiyun 	struct timecounter hw_tc;
727*4882a593Smuzhiyun 	u32 base_incval;
728*4882a593Smuzhiyun 	u32 tx_hwtstamp_timeouts;
729*4882a593Smuzhiyun 	u32 tx_hwtstamp_skipped;
730*4882a593Smuzhiyun 	u32 rx_hwtstamp_cleared;
731*4882a593Smuzhiyun 	void (*ptp_setup_sdp)(struct ixgbe_adapter *);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* SR-IOV */
734*4882a593Smuzhiyun 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
735*4882a593Smuzhiyun 	unsigned int num_vfs;
736*4882a593Smuzhiyun 	struct vf_data_storage *vfinfo;
737*4882a593Smuzhiyun 	int vf_rate_link_speed;
738*4882a593Smuzhiyun 	struct vf_macvlans vf_mvs;
739*4882a593Smuzhiyun 	struct vf_macvlans *mv_list;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	u32 timer_event_accumulator;
742*4882a593Smuzhiyun 	u32 vferr_refcount;
743*4882a593Smuzhiyun 	struct ixgbe_mac_addr *mac_table;
744*4882a593Smuzhiyun 	struct kobject *info_kobj;
745*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_HWMON
746*4882a593Smuzhiyun 	struct hwmon_buff *ixgbe_hwmon_buff;
747*4882a593Smuzhiyun #endif /* CONFIG_IXGBE_HWMON */
748*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
749*4882a593Smuzhiyun 	struct dentry *ixgbe_dbg_adapter;
750*4882a593Smuzhiyun #endif /*CONFIG_DEBUG_FS*/
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	u8 default_up;
753*4882a593Smuzhiyun 	/* Bitmask indicating in use pools */
754*4882a593Smuzhiyun 	DECLARE_BITMAP(fwd_bitmask, IXGBE_MAX_MACVLANS + 1);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun #define IXGBE_MAX_LINK_HANDLE 10
757*4882a593Smuzhiyun 	struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE];
758*4882a593Smuzhiyun 	unsigned long tables;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun /* maximum number of RETA entries among all devices supported by ixgbe
761*4882a593Smuzhiyun  * driver: currently it's x550 device in non-SRIOV mode
762*4882a593Smuzhiyun  */
763*4882a593Smuzhiyun #define IXGBE_MAX_RETA_ENTRIES 512
764*4882a593Smuzhiyun 	u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun #define IXGBE_RSS_KEY_SIZE     40  /* size of RSS Hash Key in bytes */
767*4882a593Smuzhiyun 	u32 *rss_key;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_IPSEC
770*4882a593Smuzhiyun 	struct ixgbe_ipsec *ipsec;
771*4882a593Smuzhiyun #endif /* CONFIG_IXGBE_IPSEC */
772*4882a593Smuzhiyun 	spinlock_t vfs_lock;
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun 
ixgbe_max_rss_indices(struct ixgbe_adapter * adapter)775*4882a593Smuzhiyun static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun 	switch (adapter->hw.mac.type) {
778*4882a593Smuzhiyun 	case ixgbe_mac_82598EB:
779*4882a593Smuzhiyun 	case ixgbe_mac_82599EB:
780*4882a593Smuzhiyun 	case ixgbe_mac_X540:
781*4882a593Smuzhiyun 		return IXGBE_MAX_RSS_INDICES;
782*4882a593Smuzhiyun 	case ixgbe_mac_X550:
783*4882a593Smuzhiyun 	case ixgbe_mac_X550EM_x:
784*4882a593Smuzhiyun 	case ixgbe_mac_x550em_a:
785*4882a593Smuzhiyun 		return IXGBE_MAX_RSS_INDICES_X550;
786*4882a593Smuzhiyun 	default:
787*4882a593Smuzhiyun 		return 0;
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun struct ixgbe_fdir_filter {
792*4882a593Smuzhiyun 	struct hlist_node fdir_node;
793*4882a593Smuzhiyun 	union ixgbe_atr_input filter;
794*4882a593Smuzhiyun 	u16 sw_idx;
795*4882a593Smuzhiyun 	u64 action;
796*4882a593Smuzhiyun };
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun enum ixgbe_state_t {
799*4882a593Smuzhiyun 	__IXGBE_TESTING,
800*4882a593Smuzhiyun 	__IXGBE_RESETTING,
801*4882a593Smuzhiyun 	__IXGBE_DOWN,
802*4882a593Smuzhiyun 	__IXGBE_DISABLED,
803*4882a593Smuzhiyun 	__IXGBE_REMOVING,
804*4882a593Smuzhiyun 	__IXGBE_SERVICE_SCHED,
805*4882a593Smuzhiyun 	__IXGBE_SERVICE_INITED,
806*4882a593Smuzhiyun 	__IXGBE_IN_SFP_INIT,
807*4882a593Smuzhiyun 	__IXGBE_PTP_RUNNING,
808*4882a593Smuzhiyun 	__IXGBE_PTP_TX_IN_PROGRESS,
809*4882a593Smuzhiyun 	__IXGBE_RESET_REQUESTED,
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun struct ixgbe_cb {
813*4882a593Smuzhiyun 	union {				/* Union defining head/tail partner */
814*4882a593Smuzhiyun 		struct sk_buff *head;
815*4882a593Smuzhiyun 		struct sk_buff *tail;
816*4882a593Smuzhiyun 	};
817*4882a593Smuzhiyun 	dma_addr_t dma;
818*4882a593Smuzhiyun 	u16 append_cnt;
819*4882a593Smuzhiyun 	bool page_released;
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun enum ixgbe_boards {
824*4882a593Smuzhiyun 	board_82598,
825*4882a593Smuzhiyun 	board_82599,
826*4882a593Smuzhiyun 	board_X540,
827*4882a593Smuzhiyun 	board_X550,
828*4882a593Smuzhiyun 	board_X550EM_x,
829*4882a593Smuzhiyun 	board_x550em_x_fw,
830*4882a593Smuzhiyun 	board_x550em_a,
831*4882a593Smuzhiyun 	board_x550em_a_fw,
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun extern const struct ixgbe_info ixgbe_82598_info;
835*4882a593Smuzhiyun extern const struct ixgbe_info ixgbe_82599_info;
836*4882a593Smuzhiyun extern const struct ixgbe_info ixgbe_X540_info;
837*4882a593Smuzhiyun extern const struct ixgbe_info ixgbe_X550_info;
838*4882a593Smuzhiyun extern const struct ixgbe_info ixgbe_X550EM_x_info;
839*4882a593Smuzhiyun extern const struct ixgbe_info ixgbe_x550em_x_fw_info;
840*4882a593Smuzhiyun extern const struct ixgbe_info ixgbe_x550em_a_info;
841*4882a593Smuzhiyun extern const struct ixgbe_info ixgbe_x550em_a_fw_info;
842*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCB
843*4882a593Smuzhiyun extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops;
844*4882a593Smuzhiyun #endif
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun extern char ixgbe_driver_name[];
847*4882a593Smuzhiyun #ifdef IXGBE_FCOE
848*4882a593Smuzhiyun extern char ixgbe_default_device_descr[];
849*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun int ixgbe_open(struct net_device *netdev);
852*4882a593Smuzhiyun int ixgbe_close(struct net_device *netdev);
853*4882a593Smuzhiyun void ixgbe_up(struct ixgbe_adapter *adapter);
854*4882a593Smuzhiyun void ixgbe_down(struct ixgbe_adapter *adapter);
855*4882a593Smuzhiyun void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
856*4882a593Smuzhiyun void ixgbe_reset(struct ixgbe_adapter *adapter);
857*4882a593Smuzhiyun void ixgbe_set_ethtool_ops(struct net_device *netdev);
858*4882a593Smuzhiyun int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
859*4882a593Smuzhiyun int ixgbe_setup_tx_resources(struct ixgbe_ring *);
860*4882a593Smuzhiyun void ixgbe_free_rx_resources(struct ixgbe_ring *);
861*4882a593Smuzhiyun void ixgbe_free_tx_resources(struct ixgbe_ring *);
862*4882a593Smuzhiyun void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
863*4882a593Smuzhiyun void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
864*4882a593Smuzhiyun void ixgbe_disable_rx(struct ixgbe_adapter *adapter);
865*4882a593Smuzhiyun void ixgbe_disable_tx(struct ixgbe_adapter *adapter);
866*4882a593Smuzhiyun void ixgbe_update_stats(struct ixgbe_adapter *adapter);
867*4882a593Smuzhiyun int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
868*4882a593Smuzhiyun bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
869*4882a593Smuzhiyun 			 u16 subdevice_id);
870*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
871*4882a593Smuzhiyun void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
872*4882a593Smuzhiyun #endif
873*4882a593Smuzhiyun int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
874*4882a593Smuzhiyun 			 const u8 *addr, u16 queue);
875*4882a593Smuzhiyun int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
876*4882a593Smuzhiyun 			 const u8 *addr, u16 queue);
877*4882a593Smuzhiyun void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid);
878*4882a593Smuzhiyun void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
879*4882a593Smuzhiyun netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
880*4882a593Smuzhiyun 				  struct ixgbe_ring *);
881*4882a593Smuzhiyun void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
882*4882a593Smuzhiyun 				      struct ixgbe_tx_buffer *);
883*4882a593Smuzhiyun void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
884*4882a593Smuzhiyun void ixgbe_write_eitr(struct ixgbe_q_vector *);
885*4882a593Smuzhiyun int ixgbe_poll(struct napi_struct *napi, int budget);
886*4882a593Smuzhiyun int ethtool_ioctl(struct ifreq *ifr);
887*4882a593Smuzhiyun s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
888*4882a593Smuzhiyun s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
889*4882a593Smuzhiyun s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
890*4882a593Smuzhiyun s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
891*4882a593Smuzhiyun 					  union ixgbe_atr_hash_dword input,
892*4882a593Smuzhiyun 					  union ixgbe_atr_hash_dword common,
893*4882a593Smuzhiyun 					  u8 queue);
894*4882a593Smuzhiyun s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
895*4882a593Smuzhiyun 				    union ixgbe_atr_input *input_mask);
896*4882a593Smuzhiyun s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
897*4882a593Smuzhiyun 					  union ixgbe_atr_input *input,
898*4882a593Smuzhiyun 					  u16 soft_id, u8 queue);
899*4882a593Smuzhiyun s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
900*4882a593Smuzhiyun 					  union ixgbe_atr_input *input,
901*4882a593Smuzhiyun 					  u16 soft_id);
902*4882a593Smuzhiyun void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
903*4882a593Smuzhiyun 					  union ixgbe_atr_input *mask);
904*4882a593Smuzhiyun int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
905*4882a593Smuzhiyun 				    struct ixgbe_fdir_filter *input,
906*4882a593Smuzhiyun 				    u16 sw_idx);
907*4882a593Smuzhiyun void ixgbe_set_rx_mode(struct net_device *netdev);
908*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCB
909*4882a593Smuzhiyun void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
910*4882a593Smuzhiyun #endif
911*4882a593Smuzhiyun int ixgbe_setup_tc(struct net_device *dev, u8 tc);
912*4882a593Smuzhiyun void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
913*4882a593Smuzhiyun void ixgbe_do_reset(struct net_device *netdev);
914*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_HWMON
915*4882a593Smuzhiyun void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
916*4882a593Smuzhiyun int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
917*4882a593Smuzhiyun #endif /* CONFIG_IXGBE_HWMON */
918*4882a593Smuzhiyun #ifdef IXGBE_FCOE
919*4882a593Smuzhiyun void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
920*4882a593Smuzhiyun int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
921*4882a593Smuzhiyun 	      u8 *hdr_len);
922*4882a593Smuzhiyun int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
923*4882a593Smuzhiyun 		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
924*4882a593Smuzhiyun int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
925*4882a593Smuzhiyun 		       struct scatterlist *sgl, unsigned int sgc);
926*4882a593Smuzhiyun int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
927*4882a593Smuzhiyun 			  struct scatterlist *sgl, unsigned int sgc);
928*4882a593Smuzhiyun int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
929*4882a593Smuzhiyun int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
930*4882a593Smuzhiyun void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
931*4882a593Smuzhiyun int ixgbe_fcoe_enable(struct net_device *netdev);
932*4882a593Smuzhiyun int ixgbe_fcoe_disable(struct net_device *netdev);
933*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_DCB
934*4882a593Smuzhiyun u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
935*4882a593Smuzhiyun u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
936*4882a593Smuzhiyun #endif /* CONFIG_IXGBE_DCB */
937*4882a593Smuzhiyun int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
938*4882a593Smuzhiyun int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
939*4882a593Smuzhiyun 			   struct netdev_fcoe_hbainfo *info);
940*4882a593Smuzhiyun u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
941*4882a593Smuzhiyun #endif /* IXGBE_FCOE */
942*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
943*4882a593Smuzhiyun void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
944*4882a593Smuzhiyun void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
945*4882a593Smuzhiyun void ixgbe_dbg_init(void);
946*4882a593Smuzhiyun void ixgbe_dbg_exit(void);
947*4882a593Smuzhiyun #else
ixgbe_dbg_adapter_init(struct ixgbe_adapter * adapter)948*4882a593Smuzhiyun static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
ixgbe_dbg_adapter_exit(struct ixgbe_adapter * adapter)949*4882a593Smuzhiyun static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
ixgbe_dbg_init(void)950*4882a593Smuzhiyun static inline void ixgbe_dbg_init(void) {}
ixgbe_dbg_exit(void)951*4882a593Smuzhiyun static inline void ixgbe_dbg_exit(void) {}
952*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
txring_txq(const struct ixgbe_ring * ring)953*4882a593Smuzhiyun static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
959*4882a593Smuzhiyun void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
960*4882a593Smuzhiyun void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
961*4882a593Smuzhiyun void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
962*4882a593Smuzhiyun void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
963*4882a593Smuzhiyun void ixgbe_ptp_tx_hang(struct ixgbe_adapter *adapter);
964*4882a593Smuzhiyun void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *);
965*4882a593Smuzhiyun void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb);
ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring * rx_ring,union ixgbe_adv_rx_desc * rx_desc,struct sk_buff * skb)966*4882a593Smuzhiyun static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
967*4882a593Smuzhiyun 					 union ixgbe_adv_rx_desc *rx_desc,
968*4882a593Smuzhiyun 					 struct sk_buff *skb)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun 	if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) {
971*4882a593Smuzhiyun 		ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb);
972*4882a593Smuzhiyun 		return;
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
976*4882a593Smuzhiyun 		return;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	/* Update the last_rx_timestamp timer in order to enable watchdog check
981*4882a593Smuzhiyun 	 * for error case of latched timestamp on a dropped packet.
982*4882a593Smuzhiyun 	 */
983*4882a593Smuzhiyun 	rx_ring->last_rx_timestamp = jiffies;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
987*4882a593Smuzhiyun int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
988*4882a593Smuzhiyun void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
989*4882a593Smuzhiyun void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
990*4882a593Smuzhiyun void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter);
991*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
992*4882a593Smuzhiyun void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
993*4882a593Smuzhiyun #endif
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
996*4882a593Smuzhiyun 				  struct ixgbe_adapter *adapter,
997*4882a593Smuzhiyun 				  struct ixgbe_ring *tx_ring);
998*4882a593Smuzhiyun u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
999*4882a593Smuzhiyun void ixgbe_store_key(struct ixgbe_adapter *adapter);
1000*4882a593Smuzhiyun void ixgbe_store_reta(struct ixgbe_adapter *adapter);
1001*4882a593Smuzhiyun s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg,
1002*4882a593Smuzhiyun 		       u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm);
1003*4882a593Smuzhiyun #ifdef CONFIG_IXGBE_IPSEC
1004*4882a593Smuzhiyun void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter);
1005*4882a593Smuzhiyun void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter);
1006*4882a593Smuzhiyun void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter);
1007*4882a593Smuzhiyun void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring,
1008*4882a593Smuzhiyun 		    union ixgbe_adv_rx_desc *rx_desc,
1009*4882a593Smuzhiyun 		    struct sk_buff *skb);
1010*4882a593Smuzhiyun int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
1011*4882a593Smuzhiyun 		   struct ixgbe_ipsec_tx_data *itd);
1012*4882a593Smuzhiyun void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter, u32 vf);
1013*4882a593Smuzhiyun int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf);
1014*4882a593Smuzhiyun int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf);
1015*4882a593Smuzhiyun #else
ixgbe_init_ipsec_offload(struct ixgbe_adapter * adapter)1016*4882a593Smuzhiyun static inline void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter) { }
ixgbe_stop_ipsec_offload(struct ixgbe_adapter * adapter)1017*4882a593Smuzhiyun static inline void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter) { }
ixgbe_ipsec_restore(struct ixgbe_adapter * adapter)1018*4882a593Smuzhiyun static inline void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter) { }
ixgbe_ipsec_rx(struct ixgbe_ring * rx_ring,union ixgbe_adv_rx_desc * rx_desc,struct sk_buff * skb)1019*4882a593Smuzhiyun static inline void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring,
1020*4882a593Smuzhiyun 				  union ixgbe_adv_rx_desc *rx_desc,
1021*4882a593Smuzhiyun 				  struct sk_buff *skb) { }
ixgbe_ipsec_tx(struct ixgbe_ring * tx_ring,struct ixgbe_tx_buffer * first,struct ixgbe_ipsec_tx_data * itd)1022*4882a593Smuzhiyun static inline int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring,
1023*4882a593Smuzhiyun 				 struct ixgbe_tx_buffer *first,
1024*4882a593Smuzhiyun 				 struct ixgbe_ipsec_tx_data *itd) { return 0; }
ixgbe_ipsec_vf_clear(struct ixgbe_adapter * adapter,u32 vf)1025*4882a593Smuzhiyun static inline void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter,
1026*4882a593Smuzhiyun 					u32 vf) { }
ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter * adapter,u32 * mbuf,u32 vf)1027*4882a593Smuzhiyun static inline int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter,
1028*4882a593Smuzhiyun 					u32 *mbuf, u32 vf) { return -EACCES; }
ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter * adapter,u32 * mbuf,u32 vf)1029*4882a593Smuzhiyun static inline int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter,
1030*4882a593Smuzhiyun 					u32 *mbuf, u32 vf) { return -EACCES; }
1031*4882a593Smuzhiyun #endif /* CONFIG_IXGBE_IPSEC */
1032*4882a593Smuzhiyun 
ixgbe_enabled_xdp_adapter(struct ixgbe_adapter * adapter)1033*4882a593Smuzhiyun static inline bool ixgbe_enabled_xdp_adapter(struct ixgbe_adapter *adapter)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	return !!adapter->xdp_prog;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun #endif /* _IXGBE_H_ */
1039