1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2019 Intel Corporation */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "igc.h"
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/ptp_classify.h>
10*4882a593Smuzhiyun #include <linux/clocksource.h>
11*4882a593Smuzhiyun #include <linux/ktime.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define INCVALUE_MASK 0x7fffffff
14*4882a593Smuzhiyun #define ISGN 0x80000000
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define IGC_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 9)
17*4882a593Smuzhiyun #define IGC_PTP_TX_TIMEOUT (HZ * 15)
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* SYSTIM read access for I225 */
igc_ptp_read(struct igc_adapter * adapter,struct timespec64 * ts)20*4882a593Smuzhiyun void igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
23*4882a593Smuzhiyun u32 sec, nsec;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* The timestamp is latched when SYSTIML is read. */
26*4882a593Smuzhiyun nsec = rd32(IGC_SYSTIML);
27*4882a593Smuzhiyun sec = rd32(IGC_SYSTIMH);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun ts->tv_sec = sec;
30*4882a593Smuzhiyun ts->tv_nsec = nsec;
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
igc_ptp_write_i225(struct igc_adapter * adapter,const struct timespec64 * ts)33*4882a593Smuzhiyun static void igc_ptp_write_i225(struct igc_adapter *adapter,
34*4882a593Smuzhiyun const struct timespec64 *ts)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun wr32(IGC_SYSTIML, ts->tv_nsec);
39*4882a593Smuzhiyun wr32(IGC_SYSTIMH, ts->tv_sec);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
igc_ptp_adjfine_i225(struct ptp_clock_info * ptp,long scaled_ppm)42*4882a593Smuzhiyun static int igc_ptp_adjfine_i225(struct ptp_clock_info *ptp, long scaled_ppm)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct igc_adapter *igc = container_of(ptp, struct igc_adapter,
45*4882a593Smuzhiyun ptp_caps);
46*4882a593Smuzhiyun struct igc_hw *hw = &igc->hw;
47*4882a593Smuzhiyun int neg_adj = 0;
48*4882a593Smuzhiyun u64 rate;
49*4882a593Smuzhiyun u32 inca;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (scaled_ppm < 0) {
52*4882a593Smuzhiyun neg_adj = 1;
53*4882a593Smuzhiyun scaled_ppm = -scaled_ppm;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun rate = scaled_ppm;
56*4882a593Smuzhiyun rate <<= 14;
57*4882a593Smuzhiyun rate = div_u64(rate, 78125);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun inca = rate & INCVALUE_MASK;
60*4882a593Smuzhiyun if (neg_adj)
61*4882a593Smuzhiyun inca |= ISGN;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun wr32(IGC_TIMINCA, inca);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
igc_ptp_adjtime_i225(struct ptp_clock_info * ptp,s64 delta)68*4882a593Smuzhiyun static int igc_ptp_adjtime_i225(struct ptp_clock_info *ptp, s64 delta)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct igc_adapter *igc = container_of(ptp, struct igc_adapter,
71*4882a593Smuzhiyun ptp_caps);
72*4882a593Smuzhiyun struct timespec64 now, then = ns_to_timespec64(delta);
73*4882a593Smuzhiyun unsigned long flags;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun spin_lock_irqsave(&igc->tmreg_lock, flags);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun igc_ptp_read(igc, &now);
78*4882a593Smuzhiyun now = timespec64_add(now, then);
79*4882a593Smuzhiyun igc_ptp_write_i225(igc, (const struct timespec64 *)&now);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun spin_unlock_irqrestore(&igc->tmreg_lock, flags);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
igc_ptp_gettimex64_i225(struct ptp_clock_info * ptp,struct timespec64 * ts,struct ptp_system_timestamp * sts)86*4882a593Smuzhiyun static int igc_ptp_gettimex64_i225(struct ptp_clock_info *ptp,
87*4882a593Smuzhiyun struct timespec64 *ts,
88*4882a593Smuzhiyun struct ptp_system_timestamp *sts)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct igc_adapter *igc = container_of(ptp, struct igc_adapter,
91*4882a593Smuzhiyun ptp_caps);
92*4882a593Smuzhiyun struct igc_hw *hw = &igc->hw;
93*4882a593Smuzhiyun unsigned long flags;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun spin_lock_irqsave(&igc->tmreg_lock, flags);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun ptp_read_system_prets(sts);
98*4882a593Smuzhiyun ts->tv_nsec = rd32(IGC_SYSTIML);
99*4882a593Smuzhiyun ts->tv_sec = rd32(IGC_SYSTIMH);
100*4882a593Smuzhiyun ptp_read_system_postts(sts);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun spin_unlock_irqrestore(&igc->tmreg_lock, flags);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
igc_ptp_settime_i225(struct ptp_clock_info * ptp,const struct timespec64 * ts)107*4882a593Smuzhiyun static int igc_ptp_settime_i225(struct ptp_clock_info *ptp,
108*4882a593Smuzhiyun const struct timespec64 *ts)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct igc_adapter *igc = container_of(ptp, struct igc_adapter,
111*4882a593Smuzhiyun ptp_caps);
112*4882a593Smuzhiyun unsigned long flags;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun spin_lock_irqsave(&igc->tmreg_lock, flags);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun igc_ptp_write_i225(igc, ts);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun spin_unlock_irqrestore(&igc->tmreg_lock, flags);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
igc_ptp_feature_enable_i225(struct ptp_clock_info * ptp,struct ptp_clock_request * rq,int on)123*4882a593Smuzhiyun static int igc_ptp_feature_enable_i225(struct ptp_clock_info *ptp,
124*4882a593Smuzhiyun struct ptp_clock_request *rq, int on)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun return -EOPNOTSUPP;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /**
130*4882a593Smuzhiyun * igc_ptp_systim_to_hwtstamp - convert system time value to HW timestamp
131*4882a593Smuzhiyun * @adapter: board private structure
132*4882a593Smuzhiyun * @hwtstamps: timestamp structure to update
133*4882a593Smuzhiyun * @systim: unsigned 64bit system time value
134*4882a593Smuzhiyun *
135*4882a593Smuzhiyun * We need to convert the system time value stored in the RX/TXSTMP registers
136*4882a593Smuzhiyun * into a hwtstamp which can be used by the upper level timestamping functions.
137*4882a593Smuzhiyun **/
igc_ptp_systim_to_hwtstamp(struct igc_adapter * adapter,struct skb_shared_hwtstamps * hwtstamps,u64 systim)138*4882a593Smuzhiyun static void igc_ptp_systim_to_hwtstamp(struct igc_adapter *adapter,
139*4882a593Smuzhiyun struct skb_shared_hwtstamps *hwtstamps,
140*4882a593Smuzhiyun u64 systim)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun switch (adapter->hw.mac.type) {
143*4882a593Smuzhiyun case igc_i225:
144*4882a593Smuzhiyun memset(hwtstamps, 0, sizeof(*hwtstamps));
145*4882a593Smuzhiyun /* Upper 32 bits contain s, lower 32 bits contain ns. */
146*4882a593Smuzhiyun hwtstamps->hwtstamp = ktime_set(systim >> 32,
147*4882a593Smuzhiyun systim & 0xFFFFFFFF);
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun default:
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /**
155*4882a593Smuzhiyun * igc_ptp_rx_pktstamp - Retrieve timestamp from Rx packet buffer
156*4882a593Smuzhiyun * @q_vector: Pointer to interrupt specific structure
157*4882a593Smuzhiyun * @va: Pointer to address containing Rx buffer
158*4882a593Smuzhiyun * @skb: Buffer containing timestamp and packet
159*4882a593Smuzhiyun *
160*4882a593Smuzhiyun * This function retrieves the timestamp saved in the beginning of packet
161*4882a593Smuzhiyun * buffer. While two timestamps are available, one in timer0 reference and the
162*4882a593Smuzhiyun * other in timer1 reference, this function considers only the timestamp in
163*4882a593Smuzhiyun * timer0 reference.
164*4882a593Smuzhiyun */
igc_ptp_rx_pktstamp(struct igc_q_vector * q_vector,__le32 * va,struct sk_buff * skb)165*4882a593Smuzhiyun void igc_ptp_rx_pktstamp(struct igc_q_vector *q_vector, __le32 *va,
166*4882a593Smuzhiyun struct sk_buff *skb)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct igc_adapter *adapter = q_vector->adapter;
169*4882a593Smuzhiyun u64 regval;
170*4882a593Smuzhiyun int adjust;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Timestamps are saved in little endian at the beginning of the packet
173*4882a593Smuzhiyun * buffer following the layout:
174*4882a593Smuzhiyun *
175*4882a593Smuzhiyun * DWORD: | 0 | 1 | 2 | 3 |
176*4882a593Smuzhiyun * Field: | Timer1 SYSTIML | Timer1 SYSTIMH | Timer0 SYSTIML | Timer0 SYSTIMH |
177*4882a593Smuzhiyun *
178*4882a593Smuzhiyun * SYSTIML holds the nanoseconds part while SYSTIMH holds the seconds
179*4882a593Smuzhiyun * part of the timestamp.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun regval = le32_to_cpu(va[2]);
182*4882a593Smuzhiyun regval |= (u64)le32_to_cpu(va[3]) << 32;
183*4882a593Smuzhiyun igc_ptp_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), regval);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Adjust timestamp for the RX latency based on link speed */
186*4882a593Smuzhiyun switch (adapter->link_speed) {
187*4882a593Smuzhiyun case SPEED_10:
188*4882a593Smuzhiyun adjust = IGC_I225_RX_LATENCY_10;
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case SPEED_100:
191*4882a593Smuzhiyun adjust = IGC_I225_RX_LATENCY_100;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case SPEED_1000:
194*4882a593Smuzhiyun adjust = IGC_I225_RX_LATENCY_1000;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case SPEED_2500:
197*4882a593Smuzhiyun adjust = IGC_I225_RX_LATENCY_2500;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun default:
200*4882a593Smuzhiyun adjust = 0;
201*4882a593Smuzhiyun netdev_warn_once(adapter->netdev, "Imprecise timestamp\n");
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun skb_hwtstamps(skb)->hwtstamp =
205*4882a593Smuzhiyun ktime_sub_ns(skb_hwtstamps(skb)->hwtstamp, adjust);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
igc_ptp_disable_rx_timestamp(struct igc_adapter * adapter)208*4882a593Smuzhiyun static void igc_ptp_disable_rx_timestamp(struct igc_adapter *adapter)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
211*4882a593Smuzhiyun u32 val;
212*4882a593Smuzhiyun int i;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun wr32(IGC_TSYNCRXCTL, 0);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
217*4882a593Smuzhiyun val = rd32(IGC_SRRCTL(i));
218*4882a593Smuzhiyun val &= ~IGC_SRRCTL_TIMESTAMP;
219*4882a593Smuzhiyun wr32(IGC_SRRCTL(i), val);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun val = rd32(IGC_RXPBS);
223*4882a593Smuzhiyun val &= ~IGC_RXPBS_CFG_TS_EN;
224*4882a593Smuzhiyun wr32(IGC_RXPBS, val);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
igc_ptp_enable_rx_timestamp(struct igc_adapter * adapter)227*4882a593Smuzhiyun static void igc_ptp_enable_rx_timestamp(struct igc_adapter *adapter)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
230*4882a593Smuzhiyun u32 val;
231*4882a593Smuzhiyun int i;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun val = rd32(IGC_RXPBS);
234*4882a593Smuzhiyun val |= IGC_RXPBS_CFG_TS_EN;
235*4882a593Smuzhiyun wr32(IGC_RXPBS, val);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
238*4882a593Smuzhiyun val = rd32(IGC_SRRCTL(i));
239*4882a593Smuzhiyun /* FIXME: For now, only support retrieving RX timestamps from
240*4882a593Smuzhiyun * timer 0.
241*4882a593Smuzhiyun */
242*4882a593Smuzhiyun val |= IGC_SRRCTL_TIMER1SEL(0) | IGC_SRRCTL_TIMER0SEL(0) |
243*4882a593Smuzhiyun IGC_SRRCTL_TIMESTAMP;
244*4882a593Smuzhiyun wr32(IGC_SRRCTL(i), val);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun val = IGC_TSYNCRXCTL_ENABLED | IGC_TSYNCRXCTL_TYPE_ALL |
248*4882a593Smuzhiyun IGC_TSYNCRXCTL_RXSYNSIG;
249*4882a593Smuzhiyun wr32(IGC_TSYNCRXCTL, val);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
igc_ptp_disable_tx_timestamp(struct igc_adapter * adapter)252*4882a593Smuzhiyun static void igc_ptp_disable_tx_timestamp(struct igc_adapter *adapter)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun wr32(IGC_TSYNCTXCTL, 0);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
igc_ptp_enable_tx_timestamp(struct igc_adapter * adapter)259*4882a593Smuzhiyun static void igc_ptp_enable_tx_timestamp(struct igc_adapter *adapter)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun wr32(IGC_TSYNCTXCTL, IGC_TSYNCTXCTL_ENABLED | IGC_TSYNCTXCTL_TXSYNSIG);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Read TXSTMP registers to discard any timestamp previously stored. */
266*4882a593Smuzhiyun rd32(IGC_TXSTMPL);
267*4882a593Smuzhiyun rd32(IGC_TXSTMPH);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /**
271*4882a593Smuzhiyun * igc_ptp_set_timestamp_mode - setup hardware for timestamping
272*4882a593Smuzhiyun * @adapter: networking device structure
273*4882a593Smuzhiyun * @config: hwtstamp configuration
274*4882a593Smuzhiyun *
275*4882a593Smuzhiyun * Return: 0 in case of success, negative errno code otherwise.
276*4882a593Smuzhiyun */
igc_ptp_set_timestamp_mode(struct igc_adapter * adapter,struct hwtstamp_config * config)277*4882a593Smuzhiyun static int igc_ptp_set_timestamp_mode(struct igc_adapter *adapter,
278*4882a593Smuzhiyun struct hwtstamp_config *config)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun /* reserved for future extensions */
281*4882a593Smuzhiyun if (config->flags)
282*4882a593Smuzhiyun return -EINVAL;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun switch (config->tx_type) {
285*4882a593Smuzhiyun case HWTSTAMP_TX_OFF:
286*4882a593Smuzhiyun igc_ptp_disable_tx_timestamp(adapter);
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun case HWTSTAMP_TX_ON:
289*4882a593Smuzhiyun igc_ptp_enable_tx_timestamp(adapter);
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun default:
292*4882a593Smuzhiyun return -ERANGE;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun switch (config->rx_filter) {
296*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
297*4882a593Smuzhiyun igc_ptp_disable_rx_timestamp(adapter);
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
300*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
301*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_EVENT:
302*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
303*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
304*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_SYNC:
305*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
306*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
307*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
308*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
309*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
310*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
311*4882a593Smuzhiyun case HWTSTAMP_FILTER_NTP_ALL:
312*4882a593Smuzhiyun case HWTSTAMP_FILTER_ALL:
313*4882a593Smuzhiyun igc_ptp_enable_rx_timestamp(adapter);
314*4882a593Smuzhiyun config->rx_filter = HWTSTAMP_FILTER_ALL;
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun default:
317*4882a593Smuzhiyun return -ERANGE;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
igc_ptp_tx_timeout(struct igc_adapter * adapter)323*4882a593Smuzhiyun static void igc_ptp_tx_timeout(struct igc_adapter *adapter)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun dev_kfree_skb_any(adapter->ptp_tx_skb);
328*4882a593Smuzhiyun adapter->ptp_tx_skb = NULL;
329*4882a593Smuzhiyun adapter->tx_hwtstamp_timeouts++;
330*4882a593Smuzhiyun clear_bit_unlock(__IGC_PTP_TX_IN_PROGRESS, &adapter->state);
331*4882a593Smuzhiyun /* Clear the tx valid bit in TSYNCTXCTL register to enable interrupt. */
332*4882a593Smuzhiyun rd32(IGC_TXSTMPH);
333*4882a593Smuzhiyun netdev_warn(adapter->netdev, "Tx timestamp timeout\n");
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
igc_ptp_tx_hang(struct igc_adapter * adapter)336*4882a593Smuzhiyun void igc_ptp_tx_hang(struct igc_adapter *adapter)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun bool timeout = time_is_before_jiffies(adapter->ptp_tx_start +
339*4882a593Smuzhiyun IGC_PTP_TX_TIMEOUT);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (!test_bit(__IGC_PTP_TX_IN_PROGRESS, &adapter->state))
342*4882a593Smuzhiyun return;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* If we haven't received a timestamp within the timeout, it is
345*4882a593Smuzhiyun * reasonable to assume that it will never occur, so we can unlock the
346*4882a593Smuzhiyun * timestamp bit when this occurs.
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun if (timeout) {
349*4882a593Smuzhiyun cancel_work_sync(&adapter->ptp_tx_work);
350*4882a593Smuzhiyun igc_ptp_tx_timeout(adapter);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /**
355*4882a593Smuzhiyun * igc_ptp_tx_hwtstamp - utility function which checks for TX time stamp
356*4882a593Smuzhiyun * @adapter: Board private structure
357*4882a593Smuzhiyun *
358*4882a593Smuzhiyun * If we were asked to do hardware stamping and such a time stamp is
359*4882a593Smuzhiyun * available, then it must have been for this skb here because we only
360*4882a593Smuzhiyun * allow only one such packet into the queue.
361*4882a593Smuzhiyun */
igc_ptp_tx_hwtstamp(struct igc_adapter * adapter)362*4882a593Smuzhiyun static void igc_ptp_tx_hwtstamp(struct igc_adapter *adapter)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct sk_buff *skb = adapter->ptp_tx_skb;
365*4882a593Smuzhiyun struct skb_shared_hwtstamps shhwtstamps;
366*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
367*4882a593Smuzhiyun int adjust = 0;
368*4882a593Smuzhiyun u64 regval;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (WARN_ON_ONCE(!skb))
371*4882a593Smuzhiyun return;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun regval = rd32(IGC_TXSTMPL);
374*4882a593Smuzhiyun regval |= (u64)rd32(IGC_TXSTMPH) << 32;
375*4882a593Smuzhiyun igc_ptp_systim_to_hwtstamp(adapter, &shhwtstamps, regval);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun switch (adapter->link_speed) {
378*4882a593Smuzhiyun case SPEED_10:
379*4882a593Smuzhiyun adjust = IGC_I225_TX_LATENCY_10;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun case SPEED_100:
382*4882a593Smuzhiyun adjust = IGC_I225_TX_LATENCY_100;
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun case SPEED_1000:
385*4882a593Smuzhiyun adjust = IGC_I225_TX_LATENCY_1000;
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun case SPEED_2500:
388*4882a593Smuzhiyun adjust = IGC_I225_TX_LATENCY_2500;
389*4882a593Smuzhiyun break;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun shhwtstamps.hwtstamp =
393*4882a593Smuzhiyun ktime_add_ns(shhwtstamps.hwtstamp, adjust);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* Clear the lock early before calling skb_tstamp_tx so that
396*4882a593Smuzhiyun * applications are not woken up before the lock bit is clear. We use
397*4882a593Smuzhiyun * a copy of the skb pointer to ensure other threads can't change it
398*4882a593Smuzhiyun * while we're notifying the stack.
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun adapter->ptp_tx_skb = NULL;
401*4882a593Smuzhiyun clear_bit_unlock(__IGC_PTP_TX_IN_PROGRESS, &adapter->state);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Notify the stack and free the skb after we've unlocked */
404*4882a593Smuzhiyun skb_tstamp_tx(skb, &shhwtstamps);
405*4882a593Smuzhiyun dev_kfree_skb_any(skb);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /**
409*4882a593Smuzhiyun * igc_ptp_tx_work
410*4882a593Smuzhiyun * @work: pointer to work struct
411*4882a593Smuzhiyun *
412*4882a593Smuzhiyun * This work function polls the TSYNCTXCTL valid bit to determine when a
413*4882a593Smuzhiyun * timestamp has been taken for the current stored skb.
414*4882a593Smuzhiyun */
igc_ptp_tx_work(struct work_struct * work)415*4882a593Smuzhiyun static void igc_ptp_tx_work(struct work_struct *work)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct igc_adapter *adapter = container_of(work, struct igc_adapter,
418*4882a593Smuzhiyun ptp_tx_work);
419*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
420*4882a593Smuzhiyun u32 tsynctxctl;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (!test_bit(__IGC_PTP_TX_IN_PROGRESS, &adapter->state))
423*4882a593Smuzhiyun return;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun tsynctxctl = rd32(IGC_TSYNCTXCTL);
426*4882a593Smuzhiyun if (WARN_ON_ONCE(!(tsynctxctl & IGC_TSYNCTXCTL_TXTT_0)))
427*4882a593Smuzhiyun return;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun igc_ptp_tx_hwtstamp(adapter);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /**
433*4882a593Smuzhiyun * igc_ptp_set_ts_config - set hardware time stamping config
434*4882a593Smuzhiyun * @netdev: network interface device structure
435*4882a593Smuzhiyun * @ifr: interface request data
436*4882a593Smuzhiyun *
437*4882a593Smuzhiyun **/
igc_ptp_set_ts_config(struct net_device * netdev,struct ifreq * ifr)438*4882a593Smuzhiyun int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct igc_adapter *adapter = netdev_priv(netdev);
441*4882a593Smuzhiyun struct hwtstamp_config config;
442*4882a593Smuzhiyun int err;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
445*4882a593Smuzhiyun return -EFAULT;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun err = igc_ptp_set_timestamp_mode(adapter, &config);
448*4882a593Smuzhiyun if (err)
449*4882a593Smuzhiyun return err;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* save these settings for future reference */
452*4882a593Smuzhiyun memcpy(&adapter->tstamp_config, &config,
453*4882a593Smuzhiyun sizeof(adapter->tstamp_config));
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
456*4882a593Smuzhiyun -EFAULT : 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /**
460*4882a593Smuzhiyun * igc_ptp_get_ts_config - get hardware time stamping config
461*4882a593Smuzhiyun * @netdev: network interface device structure
462*4882a593Smuzhiyun * @ifr: interface request data
463*4882a593Smuzhiyun *
464*4882a593Smuzhiyun * Get the hwtstamp_config settings to return to the user. Rather than attempt
465*4882a593Smuzhiyun * to deconstruct the settings from the registers, just return a shadow copy
466*4882a593Smuzhiyun * of the last known settings.
467*4882a593Smuzhiyun **/
igc_ptp_get_ts_config(struct net_device * netdev,struct ifreq * ifr)468*4882a593Smuzhiyun int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct igc_adapter *adapter = netdev_priv(netdev);
471*4882a593Smuzhiyun struct hwtstamp_config *config = &adapter->tstamp_config;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
474*4882a593Smuzhiyun -EFAULT : 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /**
478*4882a593Smuzhiyun * igc_ptp_init - Initialize PTP functionality
479*4882a593Smuzhiyun * @adapter: Board private structure
480*4882a593Smuzhiyun *
481*4882a593Smuzhiyun * This function is called at device probe to initialize the PTP
482*4882a593Smuzhiyun * functionality.
483*4882a593Smuzhiyun */
igc_ptp_init(struct igc_adapter * adapter)484*4882a593Smuzhiyun void igc_ptp_init(struct igc_adapter *adapter)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
487*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun switch (hw->mac.type) {
490*4882a593Smuzhiyun case igc_i225:
491*4882a593Smuzhiyun snprintf(adapter->ptp_caps.name, 16, "%pm", netdev->dev_addr);
492*4882a593Smuzhiyun adapter->ptp_caps.owner = THIS_MODULE;
493*4882a593Smuzhiyun adapter->ptp_caps.max_adj = 62499999;
494*4882a593Smuzhiyun adapter->ptp_caps.adjfine = igc_ptp_adjfine_i225;
495*4882a593Smuzhiyun adapter->ptp_caps.adjtime = igc_ptp_adjtime_i225;
496*4882a593Smuzhiyun adapter->ptp_caps.gettimex64 = igc_ptp_gettimex64_i225;
497*4882a593Smuzhiyun adapter->ptp_caps.settime64 = igc_ptp_settime_i225;
498*4882a593Smuzhiyun adapter->ptp_caps.enable = igc_ptp_feature_enable_i225;
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun default:
501*4882a593Smuzhiyun adapter->ptp_clock = NULL;
502*4882a593Smuzhiyun return;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun spin_lock_init(&adapter->tmreg_lock);
506*4882a593Smuzhiyun INIT_WORK(&adapter->ptp_tx_work, igc_ptp_tx_work);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun adapter->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
509*4882a593Smuzhiyun adapter->tstamp_config.tx_type = HWTSTAMP_TX_OFF;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun adapter->prev_ptp_time = ktime_to_timespec64(ktime_get_real());
512*4882a593Smuzhiyun adapter->ptp_reset_start = ktime_get();
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun adapter->ptp_clock = ptp_clock_register(&adapter->ptp_caps,
515*4882a593Smuzhiyun &adapter->pdev->dev);
516*4882a593Smuzhiyun if (IS_ERR(adapter->ptp_clock)) {
517*4882a593Smuzhiyun adapter->ptp_clock = NULL;
518*4882a593Smuzhiyun netdev_err(netdev, "ptp_clock_register failed\n");
519*4882a593Smuzhiyun } else if (adapter->ptp_clock) {
520*4882a593Smuzhiyun netdev_info(netdev, "PHC added\n");
521*4882a593Smuzhiyun adapter->ptp_flags |= IGC_PTP_ENABLED;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
igc_ptp_time_save(struct igc_adapter * adapter)525*4882a593Smuzhiyun static void igc_ptp_time_save(struct igc_adapter *adapter)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun igc_ptp_read(adapter, &adapter->prev_ptp_time);
528*4882a593Smuzhiyun adapter->ptp_reset_start = ktime_get();
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
igc_ptp_time_restore(struct igc_adapter * adapter)531*4882a593Smuzhiyun static void igc_ptp_time_restore(struct igc_adapter *adapter)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct timespec64 ts = adapter->prev_ptp_time;
534*4882a593Smuzhiyun ktime_t delta;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun delta = ktime_sub(ktime_get(), adapter->ptp_reset_start);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun timespec64_add_ns(&ts, ktime_to_ns(delta));
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun igc_ptp_write_i225(adapter, &ts);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /**
544*4882a593Smuzhiyun * igc_ptp_suspend - Disable PTP work items and prepare for suspend
545*4882a593Smuzhiyun * @adapter: Board private structure
546*4882a593Smuzhiyun *
547*4882a593Smuzhiyun * This function stops the overflow check work and PTP Tx timestamp work, and
548*4882a593Smuzhiyun * will prepare the device for OS suspend.
549*4882a593Smuzhiyun */
igc_ptp_suspend(struct igc_adapter * adapter)550*4882a593Smuzhiyun void igc_ptp_suspend(struct igc_adapter *adapter)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun if (!(adapter->ptp_flags & IGC_PTP_ENABLED))
553*4882a593Smuzhiyun return;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun cancel_work_sync(&adapter->ptp_tx_work);
556*4882a593Smuzhiyun dev_kfree_skb_any(adapter->ptp_tx_skb);
557*4882a593Smuzhiyun adapter->ptp_tx_skb = NULL;
558*4882a593Smuzhiyun clear_bit_unlock(__IGC_PTP_TX_IN_PROGRESS, &adapter->state);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (pci_device_is_present(adapter->pdev))
561*4882a593Smuzhiyun igc_ptp_time_save(adapter);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /**
565*4882a593Smuzhiyun * igc_ptp_stop - Disable PTP device and stop the overflow check.
566*4882a593Smuzhiyun * @adapter: Board private structure.
567*4882a593Smuzhiyun *
568*4882a593Smuzhiyun * This function stops the PTP support and cancels the delayed work.
569*4882a593Smuzhiyun **/
igc_ptp_stop(struct igc_adapter * adapter)570*4882a593Smuzhiyun void igc_ptp_stop(struct igc_adapter *adapter)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun igc_ptp_suspend(adapter);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (adapter->ptp_clock) {
575*4882a593Smuzhiyun ptp_clock_unregister(adapter->ptp_clock);
576*4882a593Smuzhiyun netdev_info(adapter->netdev, "PHC removed\n");
577*4882a593Smuzhiyun adapter->ptp_flags &= ~IGC_PTP_ENABLED;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /**
582*4882a593Smuzhiyun * igc_ptp_reset - Re-enable the adapter for PTP following a reset.
583*4882a593Smuzhiyun * @adapter: Board private structure.
584*4882a593Smuzhiyun *
585*4882a593Smuzhiyun * This function handles the reset work required to re-enable the PTP device.
586*4882a593Smuzhiyun **/
igc_ptp_reset(struct igc_adapter * adapter)587*4882a593Smuzhiyun void igc_ptp_reset(struct igc_adapter *adapter)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun struct igc_hw *hw = &adapter->hw;
590*4882a593Smuzhiyun unsigned long flags;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* reset the tstamp_config */
593*4882a593Smuzhiyun igc_ptp_set_timestamp_mode(adapter, &adapter->tstamp_config);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun spin_lock_irqsave(&adapter->tmreg_lock, flags);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun switch (adapter->hw.mac.type) {
598*4882a593Smuzhiyun case igc_i225:
599*4882a593Smuzhiyun wr32(IGC_TSAUXC, 0x0);
600*4882a593Smuzhiyun wr32(IGC_TSSDP, 0x0);
601*4882a593Smuzhiyun wr32(IGC_TSIM, IGC_TSICR_INTERRUPTS);
602*4882a593Smuzhiyun wr32(IGC_IMS, IGC_IMS_TS);
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun default:
605*4882a593Smuzhiyun /* No work to do. */
606*4882a593Smuzhiyun goto out;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* Re-initialize the timer. */
610*4882a593Smuzhiyun if (hw->mac.type == igc_i225) {
611*4882a593Smuzhiyun igc_ptp_time_restore(adapter);
612*4882a593Smuzhiyun } else {
613*4882a593Smuzhiyun timecounter_init(&adapter->tc, &adapter->cc,
614*4882a593Smuzhiyun ktime_to_ns(ktime_get_real()));
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun out:
617*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->tmreg_lock, flags);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun wrfl();
620*4882a593Smuzhiyun }
621