xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/igc/igc_diag.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c)  2020 Intel Corporation */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "igc.h"
5*4882a593Smuzhiyun #include "igc_diag.h"
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun static struct igc_reg_test reg_test[] = {
8*4882a593Smuzhiyun 	{ IGC_FCAL,	1,	PATTERN_TEST,	0xFFFFFFFF,	0xFFFFFFFF },
9*4882a593Smuzhiyun 	{ IGC_FCAH,	1,	PATTERN_TEST,	0x0000FFFF,	0xFFFFFFFF },
10*4882a593Smuzhiyun 	{ IGC_FCT,	1,	PATTERN_TEST,	0x0000FFFF,	0xFFFFFFFF },
11*4882a593Smuzhiyun 	{ IGC_RDBAH(0), 4,	PATTERN_TEST,	0xFFFFFFFF,	0xFFFFFFFF },
12*4882a593Smuzhiyun 	{ IGC_RDBAL(0),	4,	PATTERN_TEST,	0xFFFFFF80,	0xFFFFFF80 },
13*4882a593Smuzhiyun 	{ IGC_RDLEN(0),	4,	PATTERN_TEST,	0x000FFF80,	0x000FFFFF },
14*4882a593Smuzhiyun 	{ IGC_RDT(0),	4,	PATTERN_TEST,	0x0000FFFF,	0x0000FFFF },
15*4882a593Smuzhiyun 	{ IGC_FCRTH,	1,	PATTERN_TEST,	0x0003FFF0,	0x0003FFF0 },
16*4882a593Smuzhiyun 	{ IGC_FCTTV,	1,	PATTERN_TEST,	0x0000FFFF,	0x0000FFFF },
17*4882a593Smuzhiyun 	{ IGC_TIPG,	1,	PATTERN_TEST,	0x3FFFFFFF,	0x3FFFFFFF },
18*4882a593Smuzhiyun 	{ IGC_TDBAH(0),	4,	PATTERN_TEST,	0xFFFFFFFF,	0xFFFFFFFF },
19*4882a593Smuzhiyun 	{ IGC_TDBAL(0),	4,	PATTERN_TEST,	0xFFFFFF80,	0xFFFFFF80 },
20*4882a593Smuzhiyun 	{ IGC_TDLEN(0),	4,	PATTERN_TEST,	0x000FFF80,	0x000FFFFF },
21*4882a593Smuzhiyun 	{ IGC_TDT(0),	4,	PATTERN_TEST,	0x0000FFFF,	0x0000FFFF },
22*4882a593Smuzhiyun 	{ IGC_RCTL,	1,	SET_READ_TEST,	0xFFFFFFFF,	0x00000000 },
23*4882a593Smuzhiyun 	{ IGC_RCTL,	1,	SET_READ_TEST,	0x04CFB2FE,	0x003FFFFB },
24*4882a593Smuzhiyun 	{ IGC_RCTL,	1,	SET_READ_TEST,	0x04CFB2FE,	0xFFFFFFFF },
25*4882a593Smuzhiyun 	{ IGC_TCTL,	1,	SET_READ_TEST,	0xFFFFFFFF,	0x00000000 },
26*4882a593Smuzhiyun 	{ IGC_RA,	16,	TABLE64_TEST_LO,
27*4882a593Smuzhiyun 						0xFFFFFFFF,	0xFFFFFFFF },
28*4882a593Smuzhiyun 	{ IGC_RA,	16,	TABLE64_TEST_HI,
29*4882a593Smuzhiyun 						0x900FFFFF,	0xFFFFFFFF },
30*4882a593Smuzhiyun 	{ IGC_MTA,	128,	TABLE32_TEST,
31*4882a593Smuzhiyun 						0xFFFFFFFF,	0xFFFFFFFF },
32*4882a593Smuzhiyun 	{ 0, 0, 0, 0}
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
reg_pattern_test(struct igc_adapter * adapter,u64 * data,int reg,u32 mask,u32 write)35*4882a593Smuzhiyun static bool reg_pattern_test(struct igc_adapter *adapter, u64 *data, int reg,
36*4882a593Smuzhiyun 			     u32 mask, u32 write)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct igc_hw *hw = &adapter->hw;
39*4882a593Smuzhiyun 	u32 pat, val, before;
40*4882a593Smuzhiyun 	static const u32 test_pattern[] = {
41*4882a593Smuzhiyun 		0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF
42*4882a593Smuzhiyun 	};
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
45*4882a593Smuzhiyun 		before = rd32(reg);
46*4882a593Smuzhiyun 		wr32(reg, test_pattern[pat] & write);
47*4882a593Smuzhiyun 		val = rd32(reg);
48*4882a593Smuzhiyun 		if (val != (test_pattern[pat] & write & mask)) {
49*4882a593Smuzhiyun 			netdev_err(adapter->netdev,
50*4882a593Smuzhiyun 				   "pattern test reg %04X failed: got 0x%08X expected 0x%08X",
51*4882a593Smuzhiyun 				   reg, val, test_pattern[pat] & write & mask);
52*4882a593Smuzhiyun 			*data = reg;
53*4882a593Smuzhiyun 			wr32(reg, before);
54*4882a593Smuzhiyun 			return false;
55*4882a593Smuzhiyun 		}
56*4882a593Smuzhiyun 		wr32(reg, before);
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun 	return true;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
reg_set_and_check(struct igc_adapter * adapter,u64 * data,int reg,u32 mask,u32 write)61*4882a593Smuzhiyun static bool reg_set_and_check(struct igc_adapter *adapter, u64 *data, int reg,
62*4882a593Smuzhiyun 			      u32 mask, u32 write)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct igc_hw *hw = &adapter->hw;
65*4882a593Smuzhiyun 	u32 val, before;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	before = rd32(reg);
68*4882a593Smuzhiyun 	wr32(reg, write & mask);
69*4882a593Smuzhiyun 	val = rd32(reg);
70*4882a593Smuzhiyun 	if ((write & mask) != (val & mask)) {
71*4882a593Smuzhiyun 		netdev_err(adapter->netdev,
72*4882a593Smuzhiyun 			   "set/check reg %04X test failed: got 0x%08X expected 0x%08X",
73*4882a593Smuzhiyun 			   reg, (val & mask), (write & mask));
74*4882a593Smuzhiyun 		*data = reg;
75*4882a593Smuzhiyun 		wr32(reg, before);
76*4882a593Smuzhiyun 		return false;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 	wr32(reg, before);
79*4882a593Smuzhiyun 	return true;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
igc_reg_test(struct igc_adapter * adapter,u64 * data)82*4882a593Smuzhiyun bool igc_reg_test(struct igc_adapter *adapter, u64 *data)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct igc_reg_test *test = reg_test;
85*4882a593Smuzhiyun 	struct igc_hw *hw = &adapter->hw;
86*4882a593Smuzhiyun 	u32 value, before, after;
87*4882a593Smuzhiyun 	u32 i, toggle, b = false;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Because the status register is such a special case,
90*4882a593Smuzhiyun 	 * we handle it separately from the rest of the register
91*4882a593Smuzhiyun 	 * tests.  Some bits are read-only, some toggle, and some
92*4882a593Smuzhiyun 	 * are writeable.
93*4882a593Smuzhiyun 	 */
94*4882a593Smuzhiyun 	toggle = 0x6800D3;
95*4882a593Smuzhiyun 	before = rd32(IGC_STATUS);
96*4882a593Smuzhiyun 	value = before & toggle;
97*4882a593Smuzhiyun 	wr32(IGC_STATUS, toggle);
98*4882a593Smuzhiyun 	after = rd32(IGC_STATUS) & toggle;
99*4882a593Smuzhiyun 	if (value != after) {
100*4882a593Smuzhiyun 		netdev_err(adapter->netdev,
101*4882a593Smuzhiyun 			   "failed STATUS register test got: 0x%08X expected: 0x%08X",
102*4882a593Smuzhiyun 			   after, value);
103*4882a593Smuzhiyun 		*data = 1;
104*4882a593Smuzhiyun 		return false;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 	/* restore previous status */
107*4882a593Smuzhiyun 	wr32(IGC_STATUS, before);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* Perform the remainder of the register test, looping through
110*4882a593Smuzhiyun 	 * the test table until we either fail or reach the null entry.
111*4882a593Smuzhiyun 	 */
112*4882a593Smuzhiyun 	while (test->reg) {
113*4882a593Smuzhiyun 		for (i = 0; i < test->array_len; i++) {
114*4882a593Smuzhiyun 			switch (test->test_type) {
115*4882a593Smuzhiyun 			case PATTERN_TEST:
116*4882a593Smuzhiyun 				b = reg_pattern_test(adapter, data,
117*4882a593Smuzhiyun 						     test->reg + (i * 0x40),
118*4882a593Smuzhiyun 						     test->mask,
119*4882a593Smuzhiyun 						     test->write);
120*4882a593Smuzhiyun 				break;
121*4882a593Smuzhiyun 			case SET_READ_TEST:
122*4882a593Smuzhiyun 				b = reg_set_and_check(adapter, data,
123*4882a593Smuzhiyun 						      test->reg + (i * 0x40),
124*4882a593Smuzhiyun 						      test->mask,
125*4882a593Smuzhiyun 						      test->write);
126*4882a593Smuzhiyun 				break;
127*4882a593Smuzhiyun 			case TABLE64_TEST_LO:
128*4882a593Smuzhiyun 				b = reg_pattern_test(adapter, data,
129*4882a593Smuzhiyun 						     test->reg + (i * 8),
130*4882a593Smuzhiyun 						     test->mask,
131*4882a593Smuzhiyun 						     test->write);
132*4882a593Smuzhiyun 				break;
133*4882a593Smuzhiyun 			case TABLE64_TEST_HI:
134*4882a593Smuzhiyun 				b = reg_pattern_test(adapter, data,
135*4882a593Smuzhiyun 						     test->reg + 4 + (i * 8),
136*4882a593Smuzhiyun 						     test->mask,
137*4882a593Smuzhiyun 						     test->write);
138*4882a593Smuzhiyun 				break;
139*4882a593Smuzhiyun 			case TABLE32_TEST:
140*4882a593Smuzhiyun 				b = reg_pattern_test(adapter, data,
141*4882a593Smuzhiyun 						     test->reg + (i * 4),
142*4882a593Smuzhiyun 						     test->mask,
143*4882a593Smuzhiyun 						     test->write);
144*4882a593Smuzhiyun 				break;
145*4882a593Smuzhiyun 			}
146*4882a593Smuzhiyun 			if (!b)
147*4882a593Smuzhiyun 				return false;
148*4882a593Smuzhiyun 		}
149*4882a593Smuzhiyun 		test++;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 	*data = 0;
152*4882a593Smuzhiyun 	return true;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
igc_eeprom_test(struct igc_adapter * adapter,u64 * data)155*4882a593Smuzhiyun bool igc_eeprom_test(struct igc_adapter *adapter, u64 *data)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct igc_hw *hw = &adapter->hw;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	*data = 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (hw->nvm.ops.validate(hw) != IGC_SUCCESS) {
162*4882a593Smuzhiyun 		*data = 1;
163*4882a593Smuzhiyun 		return false;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return true;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
igc_link_test(struct igc_adapter * adapter,u64 * data)169*4882a593Smuzhiyun bool igc_link_test(struct igc_adapter *adapter, u64 *data)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	bool link_up;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	*data = 0;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* add delay to give enough time for autonegotioation to finish */
176*4882a593Smuzhiyun 	if (adapter->hw.mac.autoneg)
177*4882a593Smuzhiyun 		ssleep(5);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	link_up = igc_has_link(adapter);
180*4882a593Smuzhiyun 	if (!link_up) {
181*4882a593Smuzhiyun 		*data = 1;
182*4882a593Smuzhiyun 		return false;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return true;
186*4882a593Smuzhiyun }
187