1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright (c) 2018 Intel Corporation */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef _IGC_H_
5*4882a593Smuzhiyun #define _IGC_H_
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/kobject.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/netdevice.h>
10*4882a593Smuzhiyun #include <linux/vmalloc.h>
11*4882a593Smuzhiyun #include <linux/ethtool.h>
12*4882a593Smuzhiyun #include <linux/sctp.h>
13*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
14*4882a593Smuzhiyun #include <linux/timecounter.h>
15*4882a593Smuzhiyun #include <linux/net_tstamp.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "igc_hw.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun void igc_ethtool_set_ops(struct net_device *);
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Transmit and receive queues */
22*4882a593Smuzhiyun #define IGC_MAX_RX_QUEUES 4
23*4882a593Smuzhiyun #define IGC_MAX_TX_QUEUES 4
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define MAX_Q_VECTORS 8
26*4882a593Smuzhiyun #define MAX_STD_JUMBO_FRAME_SIZE 9216
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MAX_ETYPE_FILTER 8
29*4882a593Smuzhiyun #define IGC_RETA_SIZE 128
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum igc_mac_filter_type {
32*4882a593Smuzhiyun IGC_MAC_FILTER_TYPE_DST = 0,
33*4882a593Smuzhiyun IGC_MAC_FILTER_TYPE_SRC
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct igc_tx_queue_stats {
37*4882a593Smuzhiyun u64 packets;
38*4882a593Smuzhiyun u64 bytes;
39*4882a593Smuzhiyun u64 restart_queue;
40*4882a593Smuzhiyun u64 restart_queue2;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct igc_rx_queue_stats {
44*4882a593Smuzhiyun u64 packets;
45*4882a593Smuzhiyun u64 bytes;
46*4882a593Smuzhiyun u64 drops;
47*4882a593Smuzhiyun u64 csum_err;
48*4882a593Smuzhiyun u64 alloc_failed;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct igc_rx_packet_stats {
52*4882a593Smuzhiyun u64 ipv4_packets; /* IPv4 headers processed */
53*4882a593Smuzhiyun u64 ipv4e_packets; /* IPv4E headers with extensions processed */
54*4882a593Smuzhiyun u64 ipv6_packets; /* IPv6 headers processed */
55*4882a593Smuzhiyun u64 ipv6e_packets; /* IPv6E headers with extensions processed */
56*4882a593Smuzhiyun u64 tcp_packets; /* TCP headers processed */
57*4882a593Smuzhiyun u64 udp_packets; /* UDP headers processed */
58*4882a593Smuzhiyun u64 sctp_packets; /* SCTP headers processed */
59*4882a593Smuzhiyun u64 nfs_packets; /* NFS headers processe */
60*4882a593Smuzhiyun u64 other_packets;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct igc_ring_container {
64*4882a593Smuzhiyun struct igc_ring *ring; /* pointer to linked list of rings */
65*4882a593Smuzhiyun unsigned int total_bytes; /* total bytes processed this int */
66*4882a593Smuzhiyun unsigned int total_packets; /* total packets processed this int */
67*4882a593Smuzhiyun u16 work_limit; /* total work allowed per interrupt */
68*4882a593Smuzhiyun u8 count; /* total number of rings in vector */
69*4882a593Smuzhiyun u8 itr; /* current ITR setting for ring */
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct igc_ring {
73*4882a593Smuzhiyun struct igc_q_vector *q_vector; /* backlink to q_vector */
74*4882a593Smuzhiyun struct net_device *netdev; /* back pointer to net_device */
75*4882a593Smuzhiyun struct device *dev; /* device for dma mapping */
76*4882a593Smuzhiyun union { /* array of buffer info structs */
77*4882a593Smuzhiyun struct igc_tx_buffer *tx_buffer_info;
78*4882a593Smuzhiyun struct igc_rx_buffer *rx_buffer_info;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun void *desc; /* descriptor ring memory */
81*4882a593Smuzhiyun unsigned long flags; /* ring specific flags */
82*4882a593Smuzhiyun void __iomem *tail; /* pointer to ring tail register */
83*4882a593Smuzhiyun dma_addr_t dma; /* phys address of the ring */
84*4882a593Smuzhiyun unsigned int size; /* length of desc. ring in bytes */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun u16 count; /* number of desc. in the ring */
87*4882a593Smuzhiyun u8 queue_index; /* logical index of the ring*/
88*4882a593Smuzhiyun u8 reg_idx; /* physical index of the ring */
89*4882a593Smuzhiyun bool launchtime_enable; /* true if LaunchTime is enabled */
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun u32 start_time;
92*4882a593Smuzhiyun u32 end_time;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* everything past this point are written often */
95*4882a593Smuzhiyun u16 next_to_clean;
96*4882a593Smuzhiyun u16 next_to_use;
97*4882a593Smuzhiyun u16 next_to_alloc;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun union {
100*4882a593Smuzhiyun /* TX */
101*4882a593Smuzhiyun struct {
102*4882a593Smuzhiyun struct igc_tx_queue_stats tx_stats;
103*4882a593Smuzhiyun struct u64_stats_sync tx_syncp;
104*4882a593Smuzhiyun struct u64_stats_sync tx_syncp2;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun /* RX */
107*4882a593Smuzhiyun struct {
108*4882a593Smuzhiyun struct igc_rx_queue_stats rx_stats;
109*4882a593Smuzhiyun struct igc_rx_packet_stats pkt_stats;
110*4882a593Smuzhiyun struct u64_stats_sync rx_syncp;
111*4882a593Smuzhiyun struct sk_buff *skb;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Board specific private data structure */
117*4882a593Smuzhiyun struct igc_adapter {
118*4882a593Smuzhiyun struct net_device *netdev;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun struct ethtool_eee eee;
121*4882a593Smuzhiyun u16 eee_advert;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun unsigned long state;
124*4882a593Smuzhiyun unsigned int flags;
125*4882a593Smuzhiyun unsigned int num_q_vectors;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct msix_entry *msix_entries;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* TX */
130*4882a593Smuzhiyun u16 tx_work_limit;
131*4882a593Smuzhiyun u32 tx_timeout_count;
132*4882a593Smuzhiyun int num_tx_queues;
133*4882a593Smuzhiyun struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* RX */
136*4882a593Smuzhiyun int num_rx_queues;
137*4882a593Smuzhiyun struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct timer_list watchdog_timer;
140*4882a593Smuzhiyun struct timer_list dma_err_timer;
141*4882a593Smuzhiyun struct timer_list phy_info_timer;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun u32 wol;
144*4882a593Smuzhiyun u32 en_mng_pt;
145*4882a593Smuzhiyun u16 link_speed;
146*4882a593Smuzhiyun u16 link_duplex;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun u8 port_num;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun u8 __iomem *io_addr;
151*4882a593Smuzhiyun /* Interrupt Throttle Rate */
152*4882a593Smuzhiyun u32 rx_itr_setting;
153*4882a593Smuzhiyun u32 tx_itr_setting;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun struct work_struct reset_task;
156*4882a593Smuzhiyun struct work_struct watchdog_task;
157*4882a593Smuzhiyun struct work_struct dma_err_task;
158*4882a593Smuzhiyun bool fc_autoneg;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun u8 tx_timeout_factor;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun int msg_enable;
163*4882a593Smuzhiyun u32 max_frame_size;
164*4882a593Smuzhiyun u32 min_frame_size;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun ktime_t base_time;
167*4882a593Smuzhiyun ktime_t cycle_time;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* OS defined structs */
170*4882a593Smuzhiyun struct pci_dev *pdev;
171*4882a593Smuzhiyun /* lock for statistics */
172*4882a593Smuzhiyun spinlock_t stats64_lock;
173*4882a593Smuzhiyun struct rtnl_link_stats64 stats64;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* structs defined in igc_hw.h */
176*4882a593Smuzhiyun struct igc_hw hw;
177*4882a593Smuzhiyun struct igc_hw_stats stats;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun struct igc_q_vector *q_vector[MAX_Q_VECTORS];
180*4882a593Smuzhiyun u32 eims_enable_mask;
181*4882a593Smuzhiyun u32 eims_other;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun u16 tx_ring_count;
184*4882a593Smuzhiyun u16 rx_ring_count;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun u32 tx_hwtstamp_timeouts;
187*4882a593Smuzhiyun u32 tx_hwtstamp_skipped;
188*4882a593Smuzhiyun u32 rx_hwtstamp_cleared;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun u32 rss_queues;
191*4882a593Smuzhiyun u32 rss_indir_tbl_init;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Any access to elements in nfc_rule_list is protected by the
194*4882a593Smuzhiyun * nfc_rule_lock.
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun struct mutex nfc_rule_lock;
197*4882a593Smuzhiyun struct list_head nfc_rule_list;
198*4882a593Smuzhiyun unsigned int nfc_rule_count;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun u8 rss_indir_tbl[IGC_RETA_SIZE];
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun unsigned long link_check_timeout;
203*4882a593Smuzhiyun struct igc_info ei;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun u32 test_icr;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun struct ptp_clock *ptp_clock;
208*4882a593Smuzhiyun struct ptp_clock_info ptp_caps;
209*4882a593Smuzhiyun struct work_struct ptp_tx_work;
210*4882a593Smuzhiyun struct sk_buff *ptp_tx_skb;
211*4882a593Smuzhiyun struct hwtstamp_config tstamp_config;
212*4882a593Smuzhiyun unsigned long ptp_tx_start;
213*4882a593Smuzhiyun unsigned int ptp_flags;
214*4882a593Smuzhiyun /* System time value lock */
215*4882a593Smuzhiyun spinlock_t tmreg_lock;
216*4882a593Smuzhiyun struct cyclecounter cc;
217*4882a593Smuzhiyun struct timecounter tc;
218*4882a593Smuzhiyun struct timespec64 prev_ptp_time; /* Pre-reset PTP clock */
219*4882a593Smuzhiyun ktime_t ptp_reset_start; /* Reset time in clock mono */
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun void igc_up(struct igc_adapter *adapter);
223*4882a593Smuzhiyun void igc_down(struct igc_adapter *adapter);
224*4882a593Smuzhiyun int igc_open(struct net_device *netdev);
225*4882a593Smuzhiyun int igc_close(struct net_device *netdev);
226*4882a593Smuzhiyun int igc_setup_tx_resources(struct igc_ring *ring);
227*4882a593Smuzhiyun int igc_setup_rx_resources(struct igc_ring *ring);
228*4882a593Smuzhiyun void igc_free_tx_resources(struct igc_ring *ring);
229*4882a593Smuzhiyun void igc_free_rx_resources(struct igc_ring *ring);
230*4882a593Smuzhiyun unsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
231*4882a593Smuzhiyun void igc_set_flag_queue_pairs(struct igc_adapter *adapter,
232*4882a593Smuzhiyun const u32 max_rss_queues);
233*4882a593Smuzhiyun int igc_reinit_queues(struct igc_adapter *adapter);
234*4882a593Smuzhiyun void igc_write_rss_indir_tbl(struct igc_adapter *adapter);
235*4882a593Smuzhiyun bool igc_has_link(struct igc_adapter *adapter);
236*4882a593Smuzhiyun void igc_reset(struct igc_adapter *adapter);
237*4882a593Smuzhiyun int igc_set_spd_dplx(struct igc_adapter *adapter, u32 spd, u8 dplx);
238*4882a593Smuzhiyun void igc_update_stats(struct igc_adapter *adapter);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* igc_dump declarations */
241*4882a593Smuzhiyun void igc_rings_dump(struct igc_adapter *adapter);
242*4882a593Smuzhiyun void igc_regs_dump(struct igc_adapter *adapter);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun extern char igc_driver_name[];
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #define IGC_REGS_LEN 740
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* flags controlling PTP/1588 function */
249*4882a593Smuzhiyun #define IGC_PTP_ENABLED BIT(0)
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Flags definitions */
252*4882a593Smuzhiyun #define IGC_FLAG_HAS_MSI BIT(0)
253*4882a593Smuzhiyun #define IGC_FLAG_QUEUE_PAIRS BIT(3)
254*4882a593Smuzhiyun #define IGC_FLAG_DMAC BIT(4)
255*4882a593Smuzhiyun #define IGC_FLAG_PTP BIT(8)
256*4882a593Smuzhiyun #define IGC_FLAG_WOL_SUPPORTED BIT(8)
257*4882a593Smuzhiyun #define IGC_FLAG_NEED_LINK_UPDATE BIT(9)
258*4882a593Smuzhiyun #define IGC_FLAG_MEDIA_RESET BIT(10)
259*4882a593Smuzhiyun #define IGC_FLAG_MAS_ENABLE BIT(12)
260*4882a593Smuzhiyun #define IGC_FLAG_HAS_MSIX BIT(13)
261*4882a593Smuzhiyun #define IGC_FLAG_EEE BIT(14)
262*4882a593Smuzhiyun #define IGC_FLAG_VLAN_PROMISC BIT(15)
263*4882a593Smuzhiyun #define IGC_FLAG_RX_LEGACY BIT(16)
264*4882a593Smuzhiyun #define IGC_FLAG_TSN_QBV_ENABLED BIT(17)
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #define IGC_FLAG_RSS_FIELD_IPV4_UDP BIT(6)
267*4882a593Smuzhiyun #define IGC_FLAG_RSS_FIELD_IPV6_UDP BIT(7)
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define IGC_MRQC_ENABLE_RSS_MQ 0x00000002
270*4882a593Smuzhiyun #define IGC_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
271*4882a593Smuzhiyun #define IGC_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Interrupt defines */
274*4882a593Smuzhiyun #define IGC_START_ITR 648 /* ~6000 ints/sec */
275*4882a593Smuzhiyun #define IGC_4K_ITR 980
276*4882a593Smuzhiyun #define IGC_20K_ITR 196
277*4882a593Smuzhiyun #define IGC_70K_ITR 56
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun #define IGC_DEFAULT_ITR 3 /* dynamic */
280*4882a593Smuzhiyun #define IGC_MAX_ITR_USECS 10000
281*4882a593Smuzhiyun #define IGC_MIN_ITR_USECS 10
282*4882a593Smuzhiyun #define NON_Q_VECTORS 1
283*4882a593Smuzhiyun #define MAX_MSIX_ENTRIES 10
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* TX/RX descriptor defines */
286*4882a593Smuzhiyun #define IGC_DEFAULT_TXD 256
287*4882a593Smuzhiyun #define IGC_DEFAULT_TX_WORK 128
288*4882a593Smuzhiyun #define IGC_MIN_TXD 80
289*4882a593Smuzhiyun #define IGC_MAX_TXD 4096
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define IGC_DEFAULT_RXD 256
292*4882a593Smuzhiyun #define IGC_MIN_RXD 80
293*4882a593Smuzhiyun #define IGC_MAX_RXD 4096
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Supported Rx Buffer Sizes */
296*4882a593Smuzhiyun #define IGC_RXBUFFER_256 256
297*4882a593Smuzhiyun #define IGC_RXBUFFER_2048 2048
298*4882a593Smuzhiyun #define IGC_RXBUFFER_3072 3072
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define AUTO_ALL_MODES 0
301*4882a593Smuzhiyun #define IGC_RX_HDR_LEN IGC_RXBUFFER_256
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Transmit and receive latency (for PTP timestamps) */
304*4882a593Smuzhiyun #define IGC_I225_TX_LATENCY_10 240
305*4882a593Smuzhiyun #define IGC_I225_TX_LATENCY_100 58
306*4882a593Smuzhiyun #define IGC_I225_TX_LATENCY_1000 80
307*4882a593Smuzhiyun #define IGC_I225_TX_LATENCY_2500 1325
308*4882a593Smuzhiyun #define IGC_I225_RX_LATENCY_10 6450
309*4882a593Smuzhiyun #define IGC_I225_RX_LATENCY_100 185
310*4882a593Smuzhiyun #define IGC_I225_RX_LATENCY_1000 300
311*4882a593Smuzhiyun #define IGC_I225_RX_LATENCY_2500 1485
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* RX and TX descriptor control thresholds.
314*4882a593Smuzhiyun * PTHRESH - MAC will consider prefetch if it has fewer than this number of
315*4882a593Smuzhiyun * descriptors available in its onboard memory.
316*4882a593Smuzhiyun * Setting this to 0 disables RX descriptor prefetch.
317*4882a593Smuzhiyun * HTHRESH - MAC will only prefetch if there are at least this many descriptors
318*4882a593Smuzhiyun * available in host memory.
319*4882a593Smuzhiyun * If PTHRESH is 0, this should also be 0.
320*4882a593Smuzhiyun * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
321*4882a593Smuzhiyun * descriptors until either it has this many to write back, or the
322*4882a593Smuzhiyun * ITR timer expires.
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun #define IGC_RX_PTHRESH 8
325*4882a593Smuzhiyun #define IGC_RX_HTHRESH 8
326*4882a593Smuzhiyun #define IGC_TX_PTHRESH 8
327*4882a593Smuzhiyun #define IGC_TX_HTHRESH 1
328*4882a593Smuzhiyun #define IGC_RX_WTHRESH 4
329*4882a593Smuzhiyun #define IGC_TX_WTHRESH 16
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun #define IGC_RX_DMA_ATTR \
332*4882a593Smuzhiyun (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #define IGC_TS_HDR_LEN 16
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun #define IGC_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
339*4882a593Smuzhiyun #define IGC_MAX_FRAME_BUILD_SKB \
340*4882a593Smuzhiyun (SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
341*4882a593Smuzhiyun #else
342*4882a593Smuzhiyun #define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* How many Rx Buffers do we bundle into one write to the hardware ? */
346*4882a593Smuzhiyun #define IGC_RX_BUFFER_WRITE 16 /* Must be power of 2 */
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* VLAN info */
349*4882a593Smuzhiyun #define IGC_TX_FLAGS_VLAN_MASK 0xffff0000
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* igc_test_staterr - tests bits within Rx descriptor status and error fields */
igc_test_staterr(union igc_adv_rx_desc * rx_desc,const u32 stat_err_bits)352*4882a593Smuzhiyun static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
353*4882a593Smuzhiyun const u32 stat_err_bits)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun enum igc_state_t {
359*4882a593Smuzhiyun __IGC_TESTING,
360*4882a593Smuzhiyun __IGC_RESETTING,
361*4882a593Smuzhiyun __IGC_DOWN,
362*4882a593Smuzhiyun __IGC_PTP_TX_IN_PROGRESS,
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun enum igc_tx_flags {
366*4882a593Smuzhiyun /* cmd_type flags */
367*4882a593Smuzhiyun IGC_TX_FLAGS_VLAN = 0x01,
368*4882a593Smuzhiyun IGC_TX_FLAGS_TSO = 0x02,
369*4882a593Smuzhiyun IGC_TX_FLAGS_TSTAMP = 0x04,
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* olinfo flags */
372*4882a593Smuzhiyun IGC_TX_FLAGS_IPV4 = 0x10,
373*4882a593Smuzhiyun IGC_TX_FLAGS_CSUM = 0x20,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun enum igc_boards {
377*4882a593Smuzhiyun board_base,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* The largest size we can write to the descriptor is 65535. In order to
381*4882a593Smuzhiyun * maintain a power of two alignment we have to limit ourselves to 32K.
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun #define IGC_MAX_TXD_PWR 15
384*4882a593Smuzhiyun #define IGC_MAX_DATA_PER_TXD BIT(IGC_MAX_TXD_PWR)
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Tx Descriptors needed, worst case */
387*4882a593Smuzhiyun #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
388*4882a593Smuzhiyun #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* wrapper around a pointer to a socket buffer,
391*4882a593Smuzhiyun * so a DMA handle can be stored along with the buffer
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun struct igc_tx_buffer {
394*4882a593Smuzhiyun union igc_adv_tx_desc *next_to_watch;
395*4882a593Smuzhiyun unsigned long time_stamp;
396*4882a593Smuzhiyun struct sk_buff *skb;
397*4882a593Smuzhiyun unsigned int bytecount;
398*4882a593Smuzhiyun u16 gso_segs;
399*4882a593Smuzhiyun __be16 protocol;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(dma);
402*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(len);
403*4882a593Smuzhiyun u32 tx_flags;
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun struct igc_rx_buffer {
407*4882a593Smuzhiyun dma_addr_t dma;
408*4882a593Smuzhiyun struct page *page;
409*4882a593Smuzhiyun #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
410*4882a593Smuzhiyun __u32 page_offset;
411*4882a593Smuzhiyun #else
412*4882a593Smuzhiyun __u16 page_offset;
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun __u16 pagecnt_bias;
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun struct igc_q_vector {
418*4882a593Smuzhiyun struct igc_adapter *adapter; /* backlink */
419*4882a593Smuzhiyun void __iomem *itr_register;
420*4882a593Smuzhiyun u32 eims_value; /* EIMS mask value */
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun u16 itr_val;
423*4882a593Smuzhiyun u8 set_itr;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun struct igc_ring_container rx, tx;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun struct napi_struct napi;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun struct rcu_head rcu; /* to avoid race with update stats on free */
430*4882a593Smuzhiyun char name[IFNAMSIZ + 9];
431*4882a593Smuzhiyun struct net_device poll_dev;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* for dynamic allocation of rings associated with this q_vector */
434*4882a593Smuzhiyun struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun enum igc_filter_match_flags {
438*4882a593Smuzhiyun IGC_FILTER_FLAG_ETHER_TYPE = 0x1,
439*4882a593Smuzhiyun IGC_FILTER_FLAG_VLAN_TCI = 0x2,
440*4882a593Smuzhiyun IGC_FILTER_FLAG_SRC_MAC_ADDR = 0x4,
441*4882a593Smuzhiyun IGC_FILTER_FLAG_DST_MAC_ADDR = 0x8,
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun struct igc_nfc_filter {
445*4882a593Smuzhiyun u8 match_flags;
446*4882a593Smuzhiyun u16 etype;
447*4882a593Smuzhiyun u16 vlan_tci;
448*4882a593Smuzhiyun u8 src_addr[ETH_ALEN];
449*4882a593Smuzhiyun u8 dst_addr[ETH_ALEN];
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun struct igc_nfc_rule {
453*4882a593Smuzhiyun struct list_head list;
454*4882a593Smuzhiyun struct igc_nfc_filter filter;
455*4882a593Smuzhiyun u32 location;
456*4882a593Smuzhiyun u16 action;
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* IGC supports a total of 32 NFC rules: 16 MAC address based,, 8 VLAN priority
460*4882a593Smuzhiyun * based, and 8 ethertype based.
461*4882a593Smuzhiyun */
462*4882a593Smuzhiyun #define IGC_MAX_RXNFC_RULES 32
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* igc_desc_unused - calculate if we have unused descriptors */
igc_desc_unused(const struct igc_ring * ring)465*4882a593Smuzhiyun static inline u16 igc_desc_unused(const struct igc_ring *ring)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun u16 ntc = ring->next_to_clean;
468*4882a593Smuzhiyun u16 ntu = ring->next_to_use;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
igc_get_phy_info(struct igc_hw * hw)473*4882a593Smuzhiyun static inline s32 igc_get_phy_info(struct igc_hw *hw)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun if (hw->phy.ops.get_phy_info)
476*4882a593Smuzhiyun return hw->phy.ops.get_phy_info(hw);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
igc_reset_phy(struct igc_hw * hw)481*4882a593Smuzhiyun static inline s32 igc_reset_phy(struct igc_hw *hw)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun if (hw->phy.ops.reset)
484*4882a593Smuzhiyun return hw->phy.ops.reset(hw);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
txring_txq(const struct igc_ring * tx_ring)489*4882a593Smuzhiyun static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun enum igc_ring_flags_t {
495*4882a593Smuzhiyun IGC_RING_FLAG_RX_3K_BUFFER,
496*4882a593Smuzhiyun IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
497*4882a593Smuzhiyun IGC_RING_FLAG_RX_SCTP_CSUM,
498*4882a593Smuzhiyun IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
499*4882a593Smuzhiyun IGC_RING_FLAG_TX_CTX_IDX,
500*4882a593Smuzhiyun IGC_RING_FLAG_TX_DETECT_HANG
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun #define ring_uses_large_buffer(ring) \
504*4882a593Smuzhiyun test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun #define ring_uses_build_skb(ring) \
507*4882a593Smuzhiyun test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
508*4882a593Smuzhiyun
igc_rx_bufsz(struct igc_ring * ring)509*4882a593Smuzhiyun static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
512*4882a593Smuzhiyun if (ring_uses_large_buffer(ring))
513*4882a593Smuzhiyun return IGC_RXBUFFER_3072;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (ring_uses_build_skb(ring))
516*4882a593Smuzhiyun return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
517*4882a593Smuzhiyun #endif
518*4882a593Smuzhiyun return IGC_RXBUFFER_2048;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
igc_rx_pg_order(struct igc_ring * ring)521*4882a593Smuzhiyun static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
524*4882a593Smuzhiyun if (ring_uses_large_buffer(ring))
525*4882a593Smuzhiyun return 1;
526*4882a593Smuzhiyun #endif
527*4882a593Smuzhiyun return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
igc_read_phy_reg(struct igc_hw * hw,u32 offset,u16 * data)530*4882a593Smuzhiyun static inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun if (hw->phy.ops.read_reg)
533*4882a593Smuzhiyun return hw->phy.ops.read_reg(hw, offset, data);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return -EOPNOTSUPP;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun void igc_reinit_locked(struct igc_adapter *);
539*4882a593Smuzhiyun struct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
540*4882a593Smuzhiyun u32 location);
541*4882a593Smuzhiyun int igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
542*4882a593Smuzhiyun void igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun void igc_ptp_init(struct igc_adapter *adapter);
545*4882a593Smuzhiyun void igc_ptp_reset(struct igc_adapter *adapter);
546*4882a593Smuzhiyun void igc_ptp_suspend(struct igc_adapter *adapter);
547*4882a593Smuzhiyun void igc_ptp_stop(struct igc_adapter *adapter);
548*4882a593Smuzhiyun void igc_ptp_rx_pktstamp(struct igc_q_vector *q_vector, __le32 *va,
549*4882a593Smuzhiyun struct sk_buff *skb);
550*4882a593Smuzhiyun int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
551*4882a593Smuzhiyun int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
552*4882a593Smuzhiyun void igc_ptp_tx_hang(struct igc_adapter *adapter);
553*4882a593Smuzhiyun void igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun #define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun #define IGC_TXD_DCMD (IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun #define IGC_RX_DESC(R, i) \
560*4882a593Smuzhiyun (&(((union igc_adv_rx_desc *)((R)->desc))[i]))
561*4882a593Smuzhiyun #define IGC_TX_DESC(R, i) \
562*4882a593Smuzhiyun (&(((union igc_adv_tx_desc *)((R)->desc))[i]))
563*4882a593Smuzhiyun #define IGC_TX_CTXTDESC(R, i) \
564*4882a593Smuzhiyun (&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun #endif /* _IGC_H_ */
567