1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 2009 - 2018 Intel Corporation. */ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef _E1000_REGS_H_ 5*4882a593Smuzhiyun #define _E1000_REGS_H_ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #define E1000_CTRL 0x00000 /* Device Control - RW */ 8*4882a593Smuzhiyun #define E1000_STATUS 0x00008 /* Device Status - RO */ 9*4882a593Smuzhiyun #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */ 10*4882a593Smuzhiyun #define E1000_EICR 0x01580 /* Ext. Interrupt Cause Read - R/clr */ 11*4882a593Smuzhiyun #define E1000_EITR(_n) (0x01680 + (0x4 * (_n))) 12*4882a593Smuzhiyun #define E1000_EICS 0x01520 /* Ext. Interrupt Cause Set - W0 */ 13*4882a593Smuzhiyun #define E1000_EIMS 0x01524 /* Ext. Interrupt Mask Set/Read - RW */ 14*4882a593Smuzhiyun #define E1000_EIMC 0x01528 /* Ext. Interrupt Mask Clear - WO */ 15*4882a593Smuzhiyun #define E1000_EIAC 0x0152C /* Ext. Interrupt Auto Clear - RW */ 16*4882a593Smuzhiyun #define E1000_EIAM 0x01530 /* Ext. Interrupt Ack Auto Clear Mask - RW */ 17*4882a593Smuzhiyun #define E1000_IVAR0 0x01700 /* Interrupt Vector Allocation (array) - RW */ 18*4882a593Smuzhiyun #define E1000_IVAR_MISC 0x01740 /* IVAR for "other" causes - RW */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* Convenience macros 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Note: "_n" is the queue number of the register to be written to. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Example usage: 25*4882a593Smuzhiyun * E1000_RDBAL_REG(current_rx_queue) 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #define E1000_RDBAL(_n) ((_n) < 4 ? (0x02800 + ((_n) * 0x100)) : \ 28*4882a593Smuzhiyun (0x0C000 + ((_n) * 0x40))) 29*4882a593Smuzhiyun #define E1000_RDBAH(_n) ((_n) < 4 ? (0x02804 + ((_n) * 0x100)) : \ 30*4882a593Smuzhiyun (0x0C004 + ((_n) * 0x40))) 31*4882a593Smuzhiyun #define E1000_RDLEN(_n) ((_n) < 4 ? (0x02808 + ((_n) * 0x100)) : \ 32*4882a593Smuzhiyun (0x0C008 + ((_n) * 0x40))) 33*4882a593Smuzhiyun #define E1000_SRRCTL(_n) ((_n) < 4 ? (0x0280C + ((_n) * 0x100)) : \ 34*4882a593Smuzhiyun (0x0C00C + ((_n) * 0x40))) 35*4882a593Smuzhiyun #define E1000_RDH(_n) ((_n) < 4 ? (0x02810 + ((_n) * 0x100)) : \ 36*4882a593Smuzhiyun (0x0C010 + ((_n) * 0x40))) 37*4882a593Smuzhiyun #define E1000_RDT(_n) ((_n) < 4 ? (0x02818 + ((_n) * 0x100)) : \ 38*4882a593Smuzhiyun (0x0C018 + ((_n) * 0x40))) 39*4882a593Smuzhiyun #define E1000_RXDCTL(_n) ((_n) < 4 ? (0x02828 + ((_n) * 0x100)) : \ 40*4882a593Smuzhiyun (0x0C028 + ((_n) * 0x40))) 41*4882a593Smuzhiyun #define E1000_TDBAL(_n) ((_n) < 4 ? (0x03800 + ((_n) * 0x100)) : \ 42*4882a593Smuzhiyun (0x0E000 + ((_n) * 0x40))) 43*4882a593Smuzhiyun #define E1000_TDBAH(_n) ((_n) < 4 ? (0x03804 + ((_n) * 0x100)) : \ 44*4882a593Smuzhiyun (0x0E004 + ((_n) * 0x40))) 45*4882a593Smuzhiyun #define E1000_TDLEN(_n) ((_n) < 4 ? (0x03808 + ((_n) * 0x100)) : \ 46*4882a593Smuzhiyun (0x0E008 + ((_n) * 0x40))) 47*4882a593Smuzhiyun #define E1000_TDH(_n) ((_n) < 4 ? (0x03810 + ((_n) * 0x100)) : \ 48*4882a593Smuzhiyun (0x0E010 + ((_n) * 0x40))) 49*4882a593Smuzhiyun #define E1000_TDT(_n) ((_n) < 4 ? (0x03818 + ((_n) * 0x100)) : \ 50*4882a593Smuzhiyun (0x0E018 + ((_n) * 0x40))) 51*4882a593Smuzhiyun #define E1000_TXDCTL(_n) ((_n) < 4 ? (0x03828 + ((_n) * 0x100)) : \ 52*4882a593Smuzhiyun (0x0E028 + ((_n) * 0x40))) 53*4882a593Smuzhiyun #define E1000_DCA_TXCTRL(_n) (0x03814 + (_n << 8)) 54*4882a593Smuzhiyun #define E1000_DCA_RXCTRL(_n) (0x02814 + (_n << 8)) 55*4882a593Smuzhiyun #define E1000_RAL(_i) (((_i) <= 15) ? (0x05400 + ((_i) * 8)) : \ 56*4882a593Smuzhiyun (0x054E0 + ((_i - 16) * 8))) 57*4882a593Smuzhiyun #define E1000_RAH(_i) (((_i) <= 15) ? (0x05404 + ((_i) * 8)) : \ 58*4882a593Smuzhiyun (0x054E4 + ((_i - 16) * 8))) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* Statistics registers */ 61*4882a593Smuzhiyun #define E1000_VFGPRC 0x00F10 62*4882a593Smuzhiyun #define E1000_VFGORC 0x00F18 63*4882a593Smuzhiyun #define E1000_VFMPRC 0x00F3C 64*4882a593Smuzhiyun #define E1000_VFGPTC 0x00F14 65*4882a593Smuzhiyun #define E1000_VFGOTC 0x00F34 66*4882a593Smuzhiyun #define E1000_VFGOTLBC 0x00F50 67*4882a593Smuzhiyun #define E1000_VFGPTLBC 0x00F44 68*4882a593Smuzhiyun #define E1000_VFGORLBC 0x00F48 69*4882a593Smuzhiyun #define E1000_VFGPRLBC 0x00F40 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* These act per VF so an array friendly macro is used */ 72*4882a593Smuzhiyun #define E1000_V2PMAILBOX(_n) (0x00C40 + (4 * (_n))) 73*4882a593Smuzhiyun #define E1000_VMBMEM(_n) (0x00800 + (64 * (_n))) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* Define macros for handling registers */ 76*4882a593Smuzhiyun #define er32(reg) readl(hw->hw_addr + E1000_##reg) 77*4882a593Smuzhiyun #define ew32(reg, val) writel((val), hw->hw_addr + E1000_##reg) 78*4882a593Smuzhiyun #define array_er32(reg, offset) \ 79*4882a593Smuzhiyun readl(hw->hw_addr + E1000_##reg + (offset << 2)) 80*4882a593Smuzhiyun #define array_ew32(reg, offset, val) \ 81*4882a593Smuzhiyun writel((val), hw->hw_addr + E1000_##reg + (offset << 2)) 82*4882a593Smuzhiyun #define e1e_flush() er32(STATUS) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #endif 85