1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2007 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /* ethtool support for igb */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/vmalloc.h>
7*4882a593Smuzhiyun #include <linux/netdevice.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/if_ether.h>
12*4882a593Smuzhiyun #include <linux/ethtool.h>
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/highmem.h>
17*4882a593Smuzhiyun #include <linux/mdio.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "igb.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct igb_stats {
22*4882a593Smuzhiyun char stat_string[ETH_GSTRING_LEN];
23*4882a593Smuzhiyun int sizeof_stat;
24*4882a593Smuzhiyun int stat_offset;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define IGB_STAT(_name, _stat) { \
28*4882a593Smuzhiyun .stat_string = _name, \
29*4882a593Smuzhiyun .sizeof_stat = sizeof_field(struct igb_adapter, _stat), \
30*4882a593Smuzhiyun .stat_offset = offsetof(struct igb_adapter, _stat) \
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun static const struct igb_stats igb_gstrings_stats[] = {
33*4882a593Smuzhiyun IGB_STAT("rx_packets", stats.gprc),
34*4882a593Smuzhiyun IGB_STAT("tx_packets", stats.gptc),
35*4882a593Smuzhiyun IGB_STAT("rx_bytes", stats.gorc),
36*4882a593Smuzhiyun IGB_STAT("tx_bytes", stats.gotc),
37*4882a593Smuzhiyun IGB_STAT("rx_broadcast", stats.bprc),
38*4882a593Smuzhiyun IGB_STAT("tx_broadcast", stats.bptc),
39*4882a593Smuzhiyun IGB_STAT("rx_multicast", stats.mprc),
40*4882a593Smuzhiyun IGB_STAT("tx_multicast", stats.mptc),
41*4882a593Smuzhiyun IGB_STAT("multicast", stats.mprc),
42*4882a593Smuzhiyun IGB_STAT("collisions", stats.colc),
43*4882a593Smuzhiyun IGB_STAT("rx_crc_errors", stats.crcerrs),
44*4882a593Smuzhiyun IGB_STAT("rx_no_buffer_count", stats.rnbc),
45*4882a593Smuzhiyun IGB_STAT("rx_missed_errors", stats.mpc),
46*4882a593Smuzhiyun IGB_STAT("tx_aborted_errors", stats.ecol),
47*4882a593Smuzhiyun IGB_STAT("tx_carrier_errors", stats.tncrs),
48*4882a593Smuzhiyun IGB_STAT("tx_window_errors", stats.latecol),
49*4882a593Smuzhiyun IGB_STAT("tx_abort_late_coll", stats.latecol),
50*4882a593Smuzhiyun IGB_STAT("tx_deferred_ok", stats.dc),
51*4882a593Smuzhiyun IGB_STAT("tx_single_coll_ok", stats.scc),
52*4882a593Smuzhiyun IGB_STAT("tx_multi_coll_ok", stats.mcc),
53*4882a593Smuzhiyun IGB_STAT("tx_timeout_count", tx_timeout_count),
54*4882a593Smuzhiyun IGB_STAT("rx_long_length_errors", stats.roc),
55*4882a593Smuzhiyun IGB_STAT("rx_short_length_errors", stats.ruc),
56*4882a593Smuzhiyun IGB_STAT("rx_align_errors", stats.algnerrc),
57*4882a593Smuzhiyun IGB_STAT("tx_tcp_seg_good", stats.tsctc),
58*4882a593Smuzhiyun IGB_STAT("tx_tcp_seg_failed", stats.tsctfc),
59*4882a593Smuzhiyun IGB_STAT("rx_flow_control_xon", stats.xonrxc),
60*4882a593Smuzhiyun IGB_STAT("rx_flow_control_xoff", stats.xoffrxc),
61*4882a593Smuzhiyun IGB_STAT("tx_flow_control_xon", stats.xontxc),
62*4882a593Smuzhiyun IGB_STAT("tx_flow_control_xoff", stats.xofftxc),
63*4882a593Smuzhiyun IGB_STAT("rx_long_byte_count", stats.gorc),
64*4882a593Smuzhiyun IGB_STAT("tx_dma_out_of_sync", stats.doosync),
65*4882a593Smuzhiyun IGB_STAT("tx_smbus", stats.mgptc),
66*4882a593Smuzhiyun IGB_STAT("rx_smbus", stats.mgprc),
67*4882a593Smuzhiyun IGB_STAT("dropped_smbus", stats.mgpdc),
68*4882a593Smuzhiyun IGB_STAT("os2bmc_rx_by_bmc", stats.o2bgptc),
69*4882a593Smuzhiyun IGB_STAT("os2bmc_tx_by_bmc", stats.b2ospc),
70*4882a593Smuzhiyun IGB_STAT("os2bmc_tx_by_host", stats.o2bspc),
71*4882a593Smuzhiyun IGB_STAT("os2bmc_rx_by_host", stats.b2ogprc),
72*4882a593Smuzhiyun IGB_STAT("tx_hwtstamp_timeouts", tx_hwtstamp_timeouts),
73*4882a593Smuzhiyun IGB_STAT("tx_hwtstamp_skipped", tx_hwtstamp_skipped),
74*4882a593Smuzhiyun IGB_STAT("rx_hwtstamp_cleared", rx_hwtstamp_cleared),
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define IGB_NETDEV_STAT(_net_stat) { \
78*4882a593Smuzhiyun .stat_string = __stringify(_net_stat), \
79*4882a593Smuzhiyun .sizeof_stat = sizeof_field(struct rtnl_link_stats64, _net_stat), \
80*4882a593Smuzhiyun .stat_offset = offsetof(struct rtnl_link_stats64, _net_stat) \
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun static const struct igb_stats igb_gstrings_net_stats[] = {
83*4882a593Smuzhiyun IGB_NETDEV_STAT(rx_errors),
84*4882a593Smuzhiyun IGB_NETDEV_STAT(tx_errors),
85*4882a593Smuzhiyun IGB_NETDEV_STAT(tx_dropped),
86*4882a593Smuzhiyun IGB_NETDEV_STAT(rx_length_errors),
87*4882a593Smuzhiyun IGB_NETDEV_STAT(rx_over_errors),
88*4882a593Smuzhiyun IGB_NETDEV_STAT(rx_frame_errors),
89*4882a593Smuzhiyun IGB_NETDEV_STAT(rx_fifo_errors),
90*4882a593Smuzhiyun IGB_NETDEV_STAT(tx_fifo_errors),
91*4882a593Smuzhiyun IGB_NETDEV_STAT(tx_heartbeat_errors)
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define IGB_GLOBAL_STATS_LEN \
95*4882a593Smuzhiyun (sizeof(igb_gstrings_stats) / sizeof(struct igb_stats))
96*4882a593Smuzhiyun #define IGB_NETDEV_STATS_LEN \
97*4882a593Smuzhiyun (sizeof(igb_gstrings_net_stats) / sizeof(struct igb_stats))
98*4882a593Smuzhiyun #define IGB_RX_QUEUE_STATS_LEN \
99*4882a593Smuzhiyun (sizeof(struct igb_rx_queue_stats) / sizeof(u64))
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define IGB_TX_QUEUE_STATS_LEN 3 /* packets, bytes, restart_queue */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define IGB_QUEUE_STATS_LEN \
104*4882a593Smuzhiyun ((((struct igb_adapter *)netdev_priv(netdev))->num_rx_queues * \
105*4882a593Smuzhiyun IGB_RX_QUEUE_STATS_LEN) + \
106*4882a593Smuzhiyun (((struct igb_adapter *)netdev_priv(netdev))->num_tx_queues * \
107*4882a593Smuzhiyun IGB_TX_QUEUE_STATS_LEN))
108*4882a593Smuzhiyun #define IGB_STATS_LEN \
109*4882a593Smuzhiyun (IGB_GLOBAL_STATS_LEN + IGB_NETDEV_STATS_LEN + IGB_QUEUE_STATS_LEN)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun enum igb_diagnostics_results {
112*4882a593Smuzhiyun TEST_REG = 0,
113*4882a593Smuzhiyun TEST_EEP,
114*4882a593Smuzhiyun TEST_IRQ,
115*4882a593Smuzhiyun TEST_LOOP,
116*4882a593Smuzhiyun TEST_LINK
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const char igb_gstrings_test[][ETH_GSTRING_LEN] = {
120*4882a593Smuzhiyun [TEST_REG] = "Register test (offline)",
121*4882a593Smuzhiyun [TEST_EEP] = "Eeprom test (offline)",
122*4882a593Smuzhiyun [TEST_IRQ] = "Interrupt test (offline)",
123*4882a593Smuzhiyun [TEST_LOOP] = "Loopback test (offline)",
124*4882a593Smuzhiyun [TEST_LINK] = "Link test (on/offline)"
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun #define IGB_TEST_LEN (sizeof(igb_gstrings_test) / ETH_GSTRING_LEN)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const char igb_priv_flags_strings[][ETH_GSTRING_LEN] = {
129*4882a593Smuzhiyun #define IGB_PRIV_FLAGS_LEGACY_RX BIT(0)
130*4882a593Smuzhiyun "legacy-rx",
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #define IGB_PRIV_FLAGS_STR_LEN ARRAY_SIZE(igb_priv_flags_strings)
134*4882a593Smuzhiyun
igb_get_link_ksettings(struct net_device * netdev,struct ethtool_link_ksettings * cmd)135*4882a593Smuzhiyun static int igb_get_link_ksettings(struct net_device *netdev,
136*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
139*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
140*4882a593Smuzhiyun struct e1000_dev_spec_82575 *dev_spec = &hw->dev_spec._82575;
141*4882a593Smuzhiyun struct e1000_sfp_flags *eth_flags = &dev_spec->eth_flags;
142*4882a593Smuzhiyun u32 status;
143*4882a593Smuzhiyun u32 speed;
144*4882a593Smuzhiyun u32 supported, advertising;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun status = pm_runtime_suspended(&adapter->pdev->dev) ?
147*4882a593Smuzhiyun 0 : rd32(E1000_STATUS);
148*4882a593Smuzhiyun if (hw->phy.media_type == e1000_media_type_copper) {
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun supported = (SUPPORTED_10baseT_Half |
151*4882a593Smuzhiyun SUPPORTED_10baseT_Full |
152*4882a593Smuzhiyun SUPPORTED_100baseT_Half |
153*4882a593Smuzhiyun SUPPORTED_100baseT_Full |
154*4882a593Smuzhiyun SUPPORTED_1000baseT_Full|
155*4882a593Smuzhiyun SUPPORTED_Autoneg |
156*4882a593Smuzhiyun SUPPORTED_TP |
157*4882a593Smuzhiyun SUPPORTED_Pause);
158*4882a593Smuzhiyun advertising = ADVERTISED_TP;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (hw->mac.autoneg == 1) {
161*4882a593Smuzhiyun advertising |= ADVERTISED_Autoneg;
162*4882a593Smuzhiyun /* the e1000 autoneg seems to match ethtool nicely */
163*4882a593Smuzhiyun advertising |= hw->phy.autoneg_advertised;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun cmd->base.port = PORT_TP;
167*4882a593Smuzhiyun cmd->base.phy_address = hw->phy.addr;
168*4882a593Smuzhiyun } else {
169*4882a593Smuzhiyun supported = (SUPPORTED_FIBRE |
170*4882a593Smuzhiyun SUPPORTED_1000baseKX_Full |
171*4882a593Smuzhiyun SUPPORTED_Autoneg |
172*4882a593Smuzhiyun SUPPORTED_Pause);
173*4882a593Smuzhiyun advertising = (ADVERTISED_FIBRE |
174*4882a593Smuzhiyun ADVERTISED_1000baseKX_Full);
175*4882a593Smuzhiyun if (hw->mac.type == e1000_i354) {
176*4882a593Smuzhiyun if ((hw->device_id ==
177*4882a593Smuzhiyun E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) &&
178*4882a593Smuzhiyun !(status & E1000_STATUS_2P5_SKU_OVER)) {
179*4882a593Smuzhiyun supported |= SUPPORTED_2500baseX_Full;
180*4882a593Smuzhiyun supported &= ~SUPPORTED_1000baseKX_Full;
181*4882a593Smuzhiyun advertising |= ADVERTISED_2500baseX_Full;
182*4882a593Smuzhiyun advertising &= ~ADVERTISED_1000baseKX_Full;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun if (eth_flags->e100_base_fx || eth_flags->e100_base_lx) {
186*4882a593Smuzhiyun supported |= SUPPORTED_100baseT_Full;
187*4882a593Smuzhiyun advertising |= ADVERTISED_100baseT_Full;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun if (hw->mac.autoneg == 1)
190*4882a593Smuzhiyun advertising |= ADVERTISED_Autoneg;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun cmd->base.port = PORT_FIBRE;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun if (hw->mac.autoneg != 1)
195*4882a593Smuzhiyun advertising &= ~(ADVERTISED_Pause |
196*4882a593Smuzhiyun ADVERTISED_Asym_Pause);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun switch (hw->fc.requested_mode) {
199*4882a593Smuzhiyun case e1000_fc_full:
200*4882a593Smuzhiyun advertising |= ADVERTISED_Pause;
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun case e1000_fc_rx_pause:
203*4882a593Smuzhiyun advertising |= (ADVERTISED_Pause |
204*4882a593Smuzhiyun ADVERTISED_Asym_Pause);
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun case e1000_fc_tx_pause:
207*4882a593Smuzhiyun advertising |= ADVERTISED_Asym_Pause;
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun default:
210*4882a593Smuzhiyun advertising &= ~(ADVERTISED_Pause |
211*4882a593Smuzhiyun ADVERTISED_Asym_Pause);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun if (status & E1000_STATUS_LU) {
214*4882a593Smuzhiyun if ((status & E1000_STATUS_2P5_SKU) &&
215*4882a593Smuzhiyun !(status & E1000_STATUS_2P5_SKU_OVER)) {
216*4882a593Smuzhiyun speed = SPEED_2500;
217*4882a593Smuzhiyun } else if (status & E1000_STATUS_SPEED_1000) {
218*4882a593Smuzhiyun speed = SPEED_1000;
219*4882a593Smuzhiyun } else if (status & E1000_STATUS_SPEED_100) {
220*4882a593Smuzhiyun speed = SPEED_100;
221*4882a593Smuzhiyun } else {
222*4882a593Smuzhiyun speed = SPEED_10;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun if ((status & E1000_STATUS_FD) ||
225*4882a593Smuzhiyun hw->phy.media_type != e1000_media_type_copper)
226*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_FULL;
227*4882a593Smuzhiyun else
228*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_HALF;
229*4882a593Smuzhiyun } else {
230*4882a593Smuzhiyun speed = SPEED_UNKNOWN;
231*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_UNKNOWN;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun cmd->base.speed = speed;
234*4882a593Smuzhiyun if ((hw->phy.media_type == e1000_media_type_fiber) ||
235*4882a593Smuzhiyun hw->mac.autoneg)
236*4882a593Smuzhiyun cmd->base.autoneg = AUTONEG_ENABLE;
237*4882a593Smuzhiyun else
238*4882a593Smuzhiyun cmd->base.autoneg = AUTONEG_DISABLE;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* MDI-X => 2; MDI =>1; Invalid =>0 */
241*4882a593Smuzhiyun if (hw->phy.media_type == e1000_media_type_copper)
242*4882a593Smuzhiyun cmd->base.eth_tp_mdix = hw->phy.is_mdix ? ETH_TP_MDI_X :
243*4882a593Smuzhiyun ETH_TP_MDI;
244*4882a593Smuzhiyun else
245*4882a593Smuzhiyun cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (hw->phy.mdix == AUTO_ALL_MODES)
248*4882a593Smuzhiyun cmd->base.eth_tp_mdix_ctrl = ETH_TP_MDI_AUTO;
249*4882a593Smuzhiyun else
250*4882a593Smuzhiyun cmd->base.eth_tp_mdix_ctrl = hw->phy.mdix;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
253*4882a593Smuzhiyun supported);
254*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
255*4882a593Smuzhiyun advertising);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
igb_set_link_ksettings(struct net_device * netdev,const struct ethtool_link_ksettings * cmd)260*4882a593Smuzhiyun static int igb_set_link_ksettings(struct net_device *netdev,
261*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
264*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
265*4882a593Smuzhiyun u32 advertising;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* When SoL/IDER sessions are active, autoneg/speed/duplex
268*4882a593Smuzhiyun * cannot be changed
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun if (igb_check_reset_block(hw)) {
271*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
272*4882a593Smuzhiyun "Cannot change link characteristics when SoL/IDER is active.\n");
273*4882a593Smuzhiyun return -EINVAL;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* MDI setting is only allowed when autoneg enabled because
277*4882a593Smuzhiyun * some hardware doesn't allow MDI setting when speed or
278*4882a593Smuzhiyun * duplex is forced.
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun if (cmd->base.eth_tp_mdix_ctrl) {
281*4882a593Smuzhiyun if (hw->phy.media_type != e1000_media_type_copper)
282*4882a593Smuzhiyun return -EOPNOTSUPP;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if ((cmd->base.eth_tp_mdix_ctrl != ETH_TP_MDI_AUTO) &&
285*4882a593Smuzhiyun (cmd->base.autoneg != AUTONEG_ENABLE)) {
286*4882a593Smuzhiyun dev_err(&adapter->pdev->dev, "forcing MDI/MDI-X state is not supported when link speed and/or duplex are forced\n");
287*4882a593Smuzhiyun return -EINVAL;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
292*4882a593Smuzhiyun usleep_range(1000, 2000);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&advertising,
295*4882a593Smuzhiyun cmd->link_modes.advertising);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_ENABLE) {
298*4882a593Smuzhiyun hw->mac.autoneg = 1;
299*4882a593Smuzhiyun if (hw->phy.media_type == e1000_media_type_fiber) {
300*4882a593Smuzhiyun hw->phy.autoneg_advertised = advertising |
301*4882a593Smuzhiyun ADVERTISED_FIBRE |
302*4882a593Smuzhiyun ADVERTISED_Autoneg;
303*4882a593Smuzhiyun switch (adapter->link_speed) {
304*4882a593Smuzhiyun case SPEED_2500:
305*4882a593Smuzhiyun hw->phy.autoneg_advertised =
306*4882a593Smuzhiyun ADVERTISED_2500baseX_Full;
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun case SPEED_1000:
309*4882a593Smuzhiyun hw->phy.autoneg_advertised =
310*4882a593Smuzhiyun ADVERTISED_1000baseT_Full;
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun case SPEED_100:
313*4882a593Smuzhiyun hw->phy.autoneg_advertised =
314*4882a593Smuzhiyun ADVERTISED_100baseT_Full;
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun default:
317*4882a593Smuzhiyun break;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun } else {
320*4882a593Smuzhiyun hw->phy.autoneg_advertised = advertising |
321*4882a593Smuzhiyun ADVERTISED_TP |
322*4882a593Smuzhiyun ADVERTISED_Autoneg;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun advertising = hw->phy.autoneg_advertised;
325*4882a593Smuzhiyun if (adapter->fc_autoneg)
326*4882a593Smuzhiyun hw->fc.requested_mode = e1000_fc_default;
327*4882a593Smuzhiyun } else {
328*4882a593Smuzhiyun u32 speed = cmd->base.speed;
329*4882a593Smuzhiyun /* calling this overrides forced MDI setting */
330*4882a593Smuzhiyun if (igb_set_spd_dplx(adapter, speed, cmd->base.duplex)) {
331*4882a593Smuzhiyun clear_bit(__IGB_RESETTING, &adapter->state);
332*4882a593Smuzhiyun return -EINVAL;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* MDI-X => 2; MDI => 1; Auto => 3 */
337*4882a593Smuzhiyun if (cmd->base.eth_tp_mdix_ctrl) {
338*4882a593Smuzhiyun /* fix up the value for auto (3 => 0) as zero is mapped
339*4882a593Smuzhiyun * internally to auto
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun if (cmd->base.eth_tp_mdix_ctrl == ETH_TP_MDI_AUTO)
342*4882a593Smuzhiyun hw->phy.mdix = AUTO_ALL_MODES;
343*4882a593Smuzhiyun else
344*4882a593Smuzhiyun hw->phy.mdix = cmd->base.eth_tp_mdix_ctrl;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* reset the link */
348*4882a593Smuzhiyun if (netif_running(adapter->netdev)) {
349*4882a593Smuzhiyun igb_down(adapter);
350*4882a593Smuzhiyun igb_up(adapter);
351*4882a593Smuzhiyun } else
352*4882a593Smuzhiyun igb_reset(adapter);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun clear_bit(__IGB_RESETTING, &adapter->state);
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
igb_get_link(struct net_device * netdev)358*4882a593Smuzhiyun static u32 igb_get_link(struct net_device *netdev)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
361*4882a593Smuzhiyun struct e1000_mac_info *mac = &adapter->hw.mac;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* If the link is not reported up to netdev, interrupts are disabled,
364*4882a593Smuzhiyun * and so the physical link state may have changed since we last
365*4882a593Smuzhiyun * looked. Set get_link_status to make sure that the true link
366*4882a593Smuzhiyun * state is interrogated, rather than pulling a cached and possibly
367*4882a593Smuzhiyun * stale link state from the driver.
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun if (!netif_carrier_ok(netdev))
370*4882a593Smuzhiyun mac->get_link_status = 1;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return igb_has_link(adapter);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
igb_get_pauseparam(struct net_device * netdev,struct ethtool_pauseparam * pause)375*4882a593Smuzhiyun static void igb_get_pauseparam(struct net_device *netdev,
376*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
379*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun pause->autoneg =
382*4882a593Smuzhiyun (adapter->fc_autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (hw->fc.current_mode == e1000_fc_rx_pause)
385*4882a593Smuzhiyun pause->rx_pause = 1;
386*4882a593Smuzhiyun else if (hw->fc.current_mode == e1000_fc_tx_pause)
387*4882a593Smuzhiyun pause->tx_pause = 1;
388*4882a593Smuzhiyun else if (hw->fc.current_mode == e1000_fc_full) {
389*4882a593Smuzhiyun pause->rx_pause = 1;
390*4882a593Smuzhiyun pause->tx_pause = 1;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
igb_set_pauseparam(struct net_device * netdev,struct ethtool_pauseparam * pause)394*4882a593Smuzhiyun static int igb_set_pauseparam(struct net_device *netdev,
395*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
398*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
399*4882a593Smuzhiyun int retval = 0;
400*4882a593Smuzhiyun int i;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* 100basefx does not support setting link flow control */
403*4882a593Smuzhiyun if (hw->dev_spec._82575.eth_flags.e100_base_fx)
404*4882a593Smuzhiyun return -EINVAL;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun adapter->fc_autoneg = pause->autoneg;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
409*4882a593Smuzhiyun usleep_range(1000, 2000);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (adapter->fc_autoneg == AUTONEG_ENABLE) {
412*4882a593Smuzhiyun hw->fc.requested_mode = e1000_fc_default;
413*4882a593Smuzhiyun if (netif_running(adapter->netdev)) {
414*4882a593Smuzhiyun igb_down(adapter);
415*4882a593Smuzhiyun igb_up(adapter);
416*4882a593Smuzhiyun } else {
417*4882a593Smuzhiyun igb_reset(adapter);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun } else {
420*4882a593Smuzhiyun if (pause->rx_pause && pause->tx_pause)
421*4882a593Smuzhiyun hw->fc.requested_mode = e1000_fc_full;
422*4882a593Smuzhiyun else if (pause->rx_pause && !pause->tx_pause)
423*4882a593Smuzhiyun hw->fc.requested_mode = e1000_fc_rx_pause;
424*4882a593Smuzhiyun else if (!pause->rx_pause && pause->tx_pause)
425*4882a593Smuzhiyun hw->fc.requested_mode = e1000_fc_tx_pause;
426*4882a593Smuzhiyun else if (!pause->rx_pause && !pause->tx_pause)
427*4882a593Smuzhiyun hw->fc.requested_mode = e1000_fc_none;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun hw->fc.current_mode = hw->fc.requested_mode;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun retval = ((hw->phy.media_type == e1000_media_type_copper) ?
432*4882a593Smuzhiyun igb_force_mac_fc(hw) : igb_setup_link(hw));
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* Make sure SRRCTL considers new fc settings for each ring */
435*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
436*4882a593Smuzhiyun struct igb_ring *ring = adapter->rx_ring[i];
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun igb_setup_srrctl(adapter, ring);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun clear_bit(__IGB_RESETTING, &adapter->state);
443*4882a593Smuzhiyun return retval;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
igb_get_msglevel(struct net_device * netdev)446*4882a593Smuzhiyun static u32 igb_get_msglevel(struct net_device *netdev)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
449*4882a593Smuzhiyun return adapter->msg_enable;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
igb_set_msglevel(struct net_device * netdev,u32 data)452*4882a593Smuzhiyun static void igb_set_msglevel(struct net_device *netdev, u32 data)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
455*4882a593Smuzhiyun adapter->msg_enable = data;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
igb_get_regs_len(struct net_device * netdev)458*4882a593Smuzhiyun static int igb_get_regs_len(struct net_device *netdev)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun #define IGB_REGS_LEN 740
461*4882a593Smuzhiyun return IGB_REGS_LEN * sizeof(u32);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
igb_get_regs(struct net_device * netdev,struct ethtool_regs * regs,void * p)464*4882a593Smuzhiyun static void igb_get_regs(struct net_device *netdev,
465*4882a593Smuzhiyun struct ethtool_regs *regs, void *p)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
468*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
469*4882a593Smuzhiyun u32 *regs_buff = p;
470*4882a593Smuzhiyun u8 i;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun memset(p, 0, IGB_REGS_LEN * sizeof(u32));
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun regs->version = (1u << 24) | (hw->revision_id << 16) | hw->device_id;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* General Registers */
477*4882a593Smuzhiyun regs_buff[0] = rd32(E1000_CTRL);
478*4882a593Smuzhiyun regs_buff[1] = rd32(E1000_STATUS);
479*4882a593Smuzhiyun regs_buff[2] = rd32(E1000_CTRL_EXT);
480*4882a593Smuzhiyun regs_buff[3] = rd32(E1000_MDIC);
481*4882a593Smuzhiyun regs_buff[4] = rd32(E1000_SCTL);
482*4882a593Smuzhiyun regs_buff[5] = rd32(E1000_CONNSW);
483*4882a593Smuzhiyun regs_buff[6] = rd32(E1000_VET);
484*4882a593Smuzhiyun regs_buff[7] = rd32(E1000_LEDCTL);
485*4882a593Smuzhiyun regs_buff[8] = rd32(E1000_PBA);
486*4882a593Smuzhiyun regs_buff[9] = rd32(E1000_PBS);
487*4882a593Smuzhiyun regs_buff[10] = rd32(E1000_FRTIMER);
488*4882a593Smuzhiyun regs_buff[11] = rd32(E1000_TCPTIMER);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* NVM Register */
491*4882a593Smuzhiyun regs_buff[12] = rd32(E1000_EECD);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* Interrupt */
494*4882a593Smuzhiyun /* Reading EICS for EICR because they read the
495*4882a593Smuzhiyun * same but EICS does not clear on read
496*4882a593Smuzhiyun */
497*4882a593Smuzhiyun regs_buff[13] = rd32(E1000_EICS);
498*4882a593Smuzhiyun regs_buff[14] = rd32(E1000_EICS);
499*4882a593Smuzhiyun regs_buff[15] = rd32(E1000_EIMS);
500*4882a593Smuzhiyun regs_buff[16] = rd32(E1000_EIMC);
501*4882a593Smuzhiyun regs_buff[17] = rd32(E1000_EIAC);
502*4882a593Smuzhiyun regs_buff[18] = rd32(E1000_EIAM);
503*4882a593Smuzhiyun /* Reading ICS for ICR because they read the
504*4882a593Smuzhiyun * same but ICS does not clear on read
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun regs_buff[19] = rd32(E1000_ICS);
507*4882a593Smuzhiyun regs_buff[20] = rd32(E1000_ICS);
508*4882a593Smuzhiyun regs_buff[21] = rd32(E1000_IMS);
509*4882a593Smuzhiyun regs_buff[22] = rd32(E1000_IMC);
510*4882a593Smuzhiyun regs_buff[23] = rd32(E1000_IAC);
511*4882a593Smuzhiyun regs_buff[24] = rd32(E1000_IAM);
512*4882a593Smuzhiyun regs_buff[25] = rd32(E1000_IMIRVP);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Flow Control */
515*4882a593Smuzhiyun regs_buff[26] = rd32(E1000_FCAL);
516*4882a593Smuzhiyun regs_buff[27] = rd32(E1000_FCAH);
517*4882a593Smuzhiyun regs_buff[28] = rd32(E1000_FCTTV);
518*4882a593Smuzhiyun regs_buff[29] = rd32(E1000_FCRTL);
519*4882a593Smuzhiyun regs_buff[30] = rd32(E1000_FCRTH);
520*4882a593Smuzhiyun regs_buff[31] = rd32(E1000_FCRTV);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* Receive */
523*4882a593Smuzhiyun regs_buff[32] = rd32(E1000_RCTL);
524*4882a593Smuzhiyun regs_buff[33] = rd32(E1000_RXCSUM);
525*4882a593Smuzhiyun regs_buff[34] = rd32(E1000_RLPML);
526*4882a593Smuzhiyun regs_buff[35] = rd32(E1000_RFCTL);
527*4882a593Smuzhiyun regs_buff[36] = rd32(E1000_MRQC);
528*4882a593Smuzhiyun regs_buff[37] = rd32(E1000_VT_CTL);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* Transmit */
531*4882a593Smuzhiyun regs_buff[38] = rd32(E1000_TCTL);
532*4882a593Smuzhiyun regs_buff[39] = rd32(E1000_TCTL_EXT);
533*4882a593Smuzhiyun regs_buff[40] = rd32(E1000_TIPG);
534*4882a593Smuzhiyun regs_buff[41] = rd32(E1000_DTXCTL);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* Wake Up */
537*4882a593Smuzhiyun regs_buff[42] = rd32(E1000_WUC);
538*4882a593Smuzhiyun regs_buff[43] = rd32(E1000_WUFC);
539*4882a593Smuzhiyun regs_buff[44] = rd32(E1000_WUS);
540*4882a593Smuzhiyun regs_buff[45] = rd32(E1000_IPAV);
541*4882a593Smuzhiyun regs_buff[46] = rd32(E1000_WUPL);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* MAC */
544*4882a593Smuzhiyun regs_buff[47] = rd32(E1000_PCS_CFG0);
545*4882a593Smuzhiyun regs_buff[48] = rd32(E1000_PCS_LCTL);
546*4882a593Smuzhiyun regs_buff[49] = rd32(E1000_PCS_LSTAT);
547*4882a593Smuzhiyun regs_buff[50] = rd32(E1000_PCS_ANADV);
548*4882a593Smuzhiyun regs_buff[51] = rd32(E1000_PCS_LPAB);
549*4882a593Smuzhiyun regs_buff[52] = rd32(E1000_PCS_NPTX);
550*4882a593Smuzhiyun regs_buff[53] = rd32(E1000_PCS_LPABNP);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* Statistics */
553*4882a593Smuzhiyun regs_buff[54] = adapter->stats.crcerrs;
554*4882a593Smuzhiyun regs_buff[55] = adapter->stats.algnerrc;
555*4882a593Smuzhiyun regs_buff[56] = adapter->stats.symerrs;
556*4882a593Smuzhiyun regs_buff[57] = adapter->stats.rxerrc;
557*4882a593Smuzhiyun regs_buff[58] = adapter->stats.mpc;
558*4882a593Smuzhiyun regs_buff[59] = adapter->stats.scc;
559*4882a593Smuzhiyun regs_buff[60] = adapter->stats.ecol;
560*4882a593Smuzhiyun regs_buff[61] = adapter->stats.mcc;
561*4882a593Smuzhiyun regs_buff[62] = adapter->stats.latecol;
562*4882a593Smuzhiyun regs_buff[63] = adapter->stats.colc;
563*4882a593Smuzhiyun regs_buff[64] = adapter->stats.dc;
564*4882a593Smuzhiyun regs_buff[65] = adapter->stats.tncrs;
565*4882a593Smuzhiyun regs_buff[66] = adapter->stats.sec;
566*4882a593Smuzhiyun regs_buff[67] = adapter->stats.htdpmc;
567*4882a593Smuzhiyun regs_buff[68] = adapter->stats.rlec;
568*4882a593Smuzhiyun regs_buff[69] = adapter->stats.xonrxc;
569*4882a593Smuzhiyun regs_buff[70] = adapter->stats.xontxc;
570*4882a593Smuzhiyun regs_buff[71] = adapter->stats.xoffrxc;
571*4882a593Smuzhiyun regs_buff[72] = adapter->stats.xofftxc;
572*4882a593Smuzhiyun regs_buff[73] = adapter->stats.fcruc;
573*4882a593Smuzhiyun regs_buff[74] = adapter->stats.prc64;
574*4882a593Smuzhiyun regs_buff[75] = adapter->stats.prc127;
575*4882a593Smuzhiyun regs_buff[76] = adapter->stats.prc255;
576*4882a593Smuzhiyun regs_buff[77] = adapter->stats.prc511;
577*4882a593Smuzhiyun regs_buff[78] = adapter->stats.prc1023;
578*4882a593Smuzhiyun regs_buff[79] = adapter->stats.prc1522;
579*4882a593Smuzhiyun regs_buff[80] = adapter->stats.gprc;
580*4882a593Smuzhiyun regs_buff[81] = adapter->stats.bprc;
581*4882a593Smuzhiyun regs_buff[82] = adapter->stats.mprc;
582*4882a593Smuzhiyun regs_buff[83] = adapter->stats.gptc;
583*4882a593Smuzhiyun regs_buff[84] = adapter->stats.gorc;
584*4882a593Smuzhiyun regs_buff[86] = adapter->stats.gotc;
585*4882a593Smuzhiyun regs_buff[88] = adapter->stats.rnbc;
586*4882a593Smuzhiyun regs_buff[89] = adapter->stats.ruc;
587*4882a593Smuzhiyun regs_buff[90] = adapter->stats.rfc;
588*4882a593Smuzhiyun regs_buff[91] = adapter->stats.roc;
589*4882a593Smuzhiyun regs_buff[92] = adapter->stats.rjc;
590*4882a593Smuzhiyun regs_buff[93] = adapter->stats.mgprc;
591*4882a593Smuzhiyun regs_buff[94] = adapter->stats.mgpdc;
592*4882a593Smuzhiyun regs_buff[95] = adapter->stats.mgptc;
593*4882a593Smuzhiyun regs_buff[96] = adapter->stats.tor;
594*4882a593Smuzhiyun regs_buff[98] = adapter->stats.tot;
595*4882a593Smuzhiyun regs_buff[100] = adapter->stats.tpr;
596*4882a593Smuzhiyun regs_buff[101] = adapter->stats.tpt;
597*4882a593Smuzhiyun regs_buff[102] = adapter->stats.ptc64;
598*4882a593Smuzhiyun regs_buff[103] = adapter->stats.ptc127;
599*4882a593Smuzhiyun regs_buff[104] = adapter->stats.ptc255;
600*4882a593Smuzhiyun regs_buff[105] = adapter->stats.ptc511;
601*4882a593Smuzhiyun regs_buff[106] = adapter->stats.ptc1023;
602*4882a593Smuzhiyun regs_buff[107] = adapter->stats.ptc1522;
603*4882a593Smuzhiyun regs_buff[108] = adapter->stats.mptc;
604*4882a593Smuzhiyun regs_buff[109] = adapter->stats.bptc;
605*4882a593Smuzhiyun regs_buff[110] = adapter->stats.tsctc;
606*4882a593Smuzhiyun regs_buff[111] = adapter->stats.iac;
607*4882a593Smuzhiyun regs_buff[112] = adapter->stats.rpthc;
608*4882a593Smuzhiyun regs_buff[113] = adapter->stats.hgptc;
609*4882a593Smuzhiyun regs_buff[114] = adapter->stats.hgorc;
610*4882a593Smuzhiyun regs_buff[116] = adapter->stats.hgotc;
611*4882a593Smuzhiyun regs_buff[118] = adapter->stats.lenerrs;
612*4882a593Smuzhiyun regs_buff[119] = adapter->stats.scvpc;
613*4882a593Smuzhiyun regs_buff[120] = adapter->stats.hrmpc;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun for (i = 0; i < 4; i++)
616*4882a593Smuzhiyun regs_buff[121 + i] = rd32(E1000_SRRCTL(i));
617*4882a593Smuzhiyun for (i = 0; i < 4; i++)
618*4882a593Smuzhiyun regs_buff[125 + i] = rd32(E1000_PSRTYPE(i));
619*4882a593Smuzhiyun for (i = 0; i < 4; i++)
620*4882a593Smuzhiyun regs_buff[129 + i] = rd32(E1000_RDBAL(i));
621*4882a593Smuzhiyun for (i = 0; i < 4; i++)
622*4882a593Smuzhiyun regs_buff[133 + i] = rd32(E1000_RDBAH(i));
623*4882a593Smuzhiyun for (i = 0; i < 4; i++)
624*4882a593Smuzhiyun regs_buff[137 + i] = rd32(E1000_RDLEN(i));
625*4882a593Smuzhiyun for (i = 0; i < 4; i++)
626*4882a593Smuzhiyun regs_buff[141 + i] = rd32(E1000_RDH(i));
627*4882a593Smuzhiyun for (i = 0; i < 4; i++)
628*4882a593Smuzhiyun regs_buff[145 + i] = rd32(E1000_RDT(i));
629*4882a593Smuzhiyun for (i = 0; i < 4; i++)
630*4882a593Smuzhiyun regs_buff[149 + i] = rd32(E1000_RXDCTL(i));
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun for (i = 0; i < 10; i++)
633*4882a593Smuzhiyun regs_buff[153 + i] = rd32(E1000_EITR(i));
634*4882a593Smuzhiyun for (i = 0; i < 8; i++)
635*4882a593Smuzhiyun regs_buff[163 + i] = rd32(E1000_IMIR(i));
636*4882a593Smuzhiyun for (i = 0; i < 8; i++)
637*4882a593Smuzhiyun regs_buff[171 + i] = rd32(E1000_IMIREXT(i));
638*4882a593Smuzhiyun for (i = 0; i < 16; i++)
639*4882a593Smuzhiyun regs_buff[179 + i] = rd32(E1000_RAL(i));
640*4882a593Smuzhiyun for (i = 0; i < 16; i++)
641*4882a593Smuzhiyun regs_buff[195 + i] = rd32(E1000_RAH(i));
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun for (i = 0; i < 4; i++)
644*4882a593Smuzhiyun regs_buff[211 + i] = rd32(E1000_TDBAL(i));
645*4882a593Smuzhiyun for (i = 0; i < 4; i++)
646*4882a593Smuzhiyun regs_buff[215 + i] = rd32(E1000_TDBAH(i));
647*4882a593Smuzhiyun for (i = 0; i < 4; i++)
648*4882a593Smuzhiyun regs_buff[219 + i] = rd32(E1000_TDLEN(i));
649*4882a593Smuzhiyun for (i = 0; i < 4; i++)
650*4882a593Smuzhiyun regs_buff[223 + i] = rd32(E1000_TDH(i));
651*4882a593Smuzhiyun for (i = 0; i < 4; i++)
652*4882a593Smuzhiyun regs_buff[227 + i] = rd32(E1000_TDT(i));
653*4882a593Smuzhiyun for (i = 0; i < 4; i++)
654*4882a593Smuzhiyun regs_buff[231 + i] = rd32(E1000_TXDCTL(i));
655*4882a593Smuzhiyun for (i = 0; i < 4; i++)
656*4882a593Smuzhiyun regs_buff[235 + i] = rd32(E1000_TDWBAL(i));
657*4882a593Smuzhiyun for (i = 0; i < 4; i++)
658*4882a593Smuzhiyun regs_buff[239 + i] = rd32(E1000_TDWBAH(i));
659*4882a593Smuzhiyun for (i = 0; i < 4; i++)
660*4882a593Smuzhiyun regs_buff[243 + i] = rd32(E1000_DCA_TXCTRL(i));
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun for (i = 0; i < 4; i++)
663*4882a593Smuzhiyun regs_buff[247 + i] = rd32(E1000_IP4AT_REG(i));
664*4882a593Smuzhiyun for (i = 0; i < 4; i++)
665*4882a593Smuzhiyun regs_buff[251 + i] = rd32(E1000_IP6AT_REG(i));
666*4882a593Smuzhiyun for (i = 0; i < 32; i++)
667*4882a593Smuzhiyun regs_buff[255 + i] = rd32(E1000_WUPM_REG(i));
668*4882a593Smuzhiyun for (i = 0; i < 128; i++)
669*4882a593Smuzhiyun regs_buff[287 + i] = rd32(E1000_FFMT_REG(i));
670*4882a593Smuzhiyun for (i = 0; i < 128; i++)
671*4882a593Smuzhiyun regs_buff[415 + i] = rd32(E1000_FFVT_REG(i));
672*4882a593Smuzhiyun for (i = 0; i < 4; i++)
673*4882a593Smuzhiyun regs_buff[543 + i] = rd32(E1000_FFLT_REG(i));
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun regs_buff[547] = rd32(E1000_TDFH);
676*4882a593Smuzhiyun regs_buff[548] = rd32(E1000_TDFT);
677*4882a593Smuzhiyun regs_buff[549] = rd32(E1000_TDFHS);
678*4882a593Smuzhiyun regs_buff[550] = rd32(E1000_TDFPC);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (hw->mac.type > e1000_82580) {
681*4882a593Smuzhiyun regs_buff[551] = adapter->stats.o2bgptc;
682*4882a593Smuzhiyun regs_buff[552] = adapter->stats.b2ospc;
683*4882a593Smuzhiyun regs_buff[553] = adapter->stats.o2bspc;
684*4882a593Smuzhiyun regs_buff[554] = adapter->stats.b2ogprc;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (hw->mac.type == e1000_82576) {
688*4882a593Smuzhiyun for (i = 0; i < 12; i++)
689*4882a593Smuzhiyun regs_buff[555 + i] = rd32(E1000_SRRCTL(i + 4));
690*4882a593Smuzhiyun for (i = 0; i < 4; i++)
691*4882a593Smuzhiyun regs_buff[567 + i] = rd32(E1000_PSRTYPE(i + 4));
692*4882a593Smuzhiyun for (i = 0; i < 12; i++)
693*4882a593Smuzhiyun regs_buff[571 + i] = rd32(E1000_RDBAL(i + 4));
694*4882a593Smuzhiyun for (i = 0; i < 12; i++)
695*4882a593Smuzhiyun regs_buff[583 + i] = rd32(E1000_RDBAH(i + 4));
696*4882a593Smuzhiyun for (i = 0; i < 12; i++)
697*4882a593Smuzhiyun regs_buff[595 + i] = rd32(E1000_RDLEN(i + 4));
698*4882a593Smuzhiyun for (i = 0; i < 12; i++)
699*4882a593Smuzhiyun regs_buff[607 + i] = rd32(E1000_RDH(i + 4));
700*4882a593Smuzhiyun for (i = 0; i < 12; i++)
701*4882a593Smuzhiyun regs_buff[619 + i] = rd32(E1000_RDT(i + 4));
702*4882a593Smuzhiyun for (i = 0; i < 12; i++)
703*4882a593Smuzhiyun regs_buff[631 + i] = rd32(E1000_RXDCTL(i + 4));
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun for (i = 0; i < 12; i++)
706*4882a593Smuzhiyun regs_buff[643 + i] = rd32(E1000_TDBAL(i + 4));
707*4882a593Smuzhiyun for (i = 0; i < 12; i++)
708*4882a593Smuzhiyun regs_buff[655 + i] = rd32(E1000_TDBAH(i + 4));
709*4882a593Smuzhiyun for (i = 0; i < 12; i++)
710*4882a593Smuzhiyun regs_buff[667 + i] = rd32(E1000_TDLEN(i + 4));
711*4882a593Smuzhiyun for (i = 0; i < 12; i++)
712*4882a593Smuzhiyun regs_buff[679 + i] = rd32(E1000_TDH(i + 4));
713*4882a593Smuzhiyun for (i = 0; i < 12; i++)
714*4882a593Smuzhiyun regs_buff[691 + i] = rd32(E1000_TDT(i + 4));
715*4882a593Smuzhiyun for (i = 0; i < 12; i++)
716*4882a593Smuzhiyun regs_buff[703 + i] = rd32(E1000_TXDCTL(i + 4));
717*4882a593Smuzhiyun for (i = 0; i < 12; i++)
718*4882a593Smuzhiyun regs_buff[715 + i] = rd32(E1000_TDWBAL(i + 4));
719*4882a593Smuzhiyun for (i = 0; i < 12; i++)
720*4882a593Smuzhiyun regs_buff[727 + i] = rd32(E1000_TDWBAH(i + 4));
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (hw->mac.type == e1000_i210 || hw->mac.type == e1000_i211)
724*4882a593Smuzhiyun regs_buff[739] = rd32(E1000_I210_RR2DCDELAY);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
igb_get_eeprom_len(struct net_device * netdev)727*4882a593Smuzhiyun static int igb_get_eeprom_len(struct net_device *netdev)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
730*4882a593Smuzhiyun return adapter->hw.nvm.word_size * 2;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
igb_get_eeprom(struct net_device * netdev,struct ethtool_eeprom * eeprom,u8 * bytes)733*4882a593Smuzhiyun static int igb_get_eeprom(struct net_device *netdev,
734*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *bytes)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
737*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
738*4882a593Smuzhiyun u16 *eeprom_buff;
739*4882a593Smuzhiyun int first_word, last_word;
740*4882a593Smuzhiyun int ret_val = 0;
741*4882a593Smuzhiyun u16 i;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (eeprom->len == 0)
744*4882a593Smuzhiyun return -EINVAL;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun eeprom->magic = hw->vendor_id | (hw->device_id << 16);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun first_word = eeprom->offset >> 1;
749*4882a593Smuzhiyun last_word = (eeprom->offset + eeprom->len - 1) >> 1;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun eeprom_buff = kmalloc_array(last_word - first_word + 1, sizeof(u16),
752*4882a593Smuzhiyun GFP_KERNEL);
753*4882a593Smuzhiyun if (!eeprom_buff)
754*4882a593Smuzhiyun return -ENOMEM;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (hw->nvm.type == e1000_nvm_eeprom_spi)
757*4882a593Smuzhiyun ret_val = hw->nvm.ops.read(hw, first_word,
758*4882a593Smuzhiyun last_word - first_word + 1,
759*4882a593Smuzhiyun eeprom_buff);
760*4882a593Smuzhiyun else {
761*4882a593Smuzhiyun for (i = 0; i < last_word - first_word + 1; i++) {
762*4882a593Smuzhiyun ret_val = hw->nvm.ops.read(hw, first_word + i, 1,
763*4882a593Smuzhiyun &eeprom_buff[i]);
764*4882a593Smuzhiyun if (ret_val)
765*4882a593Smuzhiyun break;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Device's eeprom is always little-endian, word addressable */
770*4882a593Smuzhiyun for (i = 0; i < last_word - first_word + 1; i++)
771*4882a593Smuzhiyun le16_to_cpus(&eeprom_buff[i]);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1),
774*4882a593Smuzhiyun eeprom->len);
775*4882a593Smuzhiyun kfree(eeprom_buff);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun return ret_val;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
igb_set_eeprom(struct net_device * netdev,struct ethtool_eeprom * eeprom,u8 * bytes)780*4882a593Smuzhiyun static int igb_set_eeprom(struct net_device *netdev,
781*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *bytes)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
784*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
785*4882a593Smuzhiyun u16 *eeprom_buff;
786*4882a593Smuzhiyun void *ptr;
787*4882a593Smuzhiyun int max_len, first_word, last_word, ret_val = 0;
788*4882a593Smuzhiyun u16 i;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (eeprom->len == 0)
791*4882a593Smuzhiyun return -EOPNOTSUPP;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if ((hw->mac.type >= e1000_i210) &&
794*4882a593Smuzhiyun !igb_get_flash_presence_i210(hw)) {
795*4882a593Smuzhiyun return -EOPNOTSUPP;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
799*4882a593Smuzhiyun return -EFAULT;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun max_len = hw->nvm.word_size * 2;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun first_word = eeprom->offset >> 1;
804*4882a593Smuzhiyun last_word = (eeprom->offset + eeprom->len - 1) >> 1;
805*4882a593Smuzhiyun eeprom_buff = kmalloc(max_len, GFP_KERNEL);
806*4882a593Smuzhiyun if (!eeprom_buff)
807*4882a593Smuzhiyun return -ENOMEM;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun ptr = (void *)eeprom_buff;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (eeprom->offset & 1) {
812*4882a593Smuzhiyun /* need read/modify/write of first changed EEPROM word
813*4882a593Smuzhiyun * only the second byte of the word is being modified
814*4882a593Smuzhiyun */
815*4882a593Smuzhiyun ret_val = hw->nvm.ops.read(hw, first_word, 1,
816*4882a593Smuzhiyun &eeprom_buff[0]);
817*4882a593Smuzhiyun ptr++;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun if (((eeprom->offset + eeprom->len) & 1) && (ret_val == 0)) {
820*4882a593Smuzhiyun /* need read/modify/write of last changed EEPROM word
821*4882a593Smuzhiyun * only the first byte of the word is being modified
822*4882a593Smuzhiyun */
823*4882a593Smuzhiyun ret_val = hw->nvm.ops.read(hw, last_word, 1,
824*4882a593Smuzhiyun &eeprom_buff[last_word - first_word]);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* Device's eeprom is always little-endian, word addressable */
828*4882a593Smuzhiyun for (i = 0; i < last_word - first_word + 1; i++)
829*4882a593Smuzhiyun le16_to_cpus(&eeprom_buff[i]);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun memcpy(ptr, bytes, eeprom->len);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun for (i = 0; i < last_word - first_word + 1; i++)
834*4882a593Smuzhiyun eeprom_buff[i] = cpu_to_le16(eeprom_buff[i]);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun ret_val = hw->nvm.ops.write(hw, first_word,
837*4882a593Smuzhiyun last_word - first_word + 1, eeprom_buff);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* Update the checksum if nvm write succeeded */
840*4882a593Smuzhiyun if (ret_val == 0)
841*4882a593Smuzhiyun hw->nvm.ops.update(hw);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun igb_set_fw_version(adapter);
844*4882a593Smuzhiyun kfree(eeprom_buff);
845*4882a593Smuzhiyun return ret_val;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
igb_get_drvinfo(struct net_device * netdev,struct ethtool_drvinfo * drvinfo)848*4882a593Smuzhiyun static void igb_get_drvinfo(struct net_device *netdev,
849*4882a593Smuzhiyun struct ethtool_drvinfo *drvinfo)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun strlcpy(drvinfo->driver, igb_driver_name, sizeof(drvinfo->driver));
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* EEPROM image version # is reported as firmware version # for
856*4882a593Smuzhiyun * 82575 controllers
857*4882a593Smuzhiyun */
858*4882a593Smuzhiyun strlcpy(drvinfo->fw_version, adapter->fw_version,
859*4882a593Smuzhiyun sizeof(drvinfo->fw_version));
860*4882a593Smuzhiyun strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
861*4882a593Smuzhiyun sizeof(drvinfo->bus_info));
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun drvinfo->n_priv_flags = IGB_PRIV_FLAGS_STR_LEN;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
igb_get_ringparam(struct net_device * netdev,struct ethtool_ringparam * ring)866*4882a593Smuzhiyun static void igb_get_ringparam(struct net_device *netdev,
867*4882a593Smuzhiyun struct ethtool_ringparam *ring)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ring->rx_max_pending = IGB_MAX_RXD;
872*4882a593Smuzhiyun ring->tx_max_pending = IGB_MAX_TXD;
873*4882a593Smuzhiyun ring->rx_pending = adapter->rx_ring_count;
874*4882a593Smuzhiyun ring->tx_pending = adapter->tx_ring_count;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
igb_set_ringparam(struct net_device * netdev,struct ethtool_ringparam * ring)877*4882a593Smuzhiyun static int igb_set_ringparam(struct net_device *netdev,
878*4882a593Smuzhiyun struct ethtool_ringparam *ring)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
881*4882a593Smuzhiyun struct igb_ring *temp_ring;
882*4882a593Smuzhiyun int i, err = 0;
883*4882a593Smuzhiyun u16 new_rx_count, new_tx_count;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
886*4882a593Smuzhiyun return -EINVAL;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun new_rx_count = min_t(u32, ring->rx_pending, IGB_MAX_RXD);
889*4882a593Smuzhiyun new_rx_count = max_t(u16, new_rx_count, IGB_MIN_RXD);
890*4882a593Smuzhiyun new_rx_count = ALIGN(new_rx_count, REQ_RX_DESCRIPTOR_MULTIPLE);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun new_tx_count = min_t(u32, ring->tx_pending, IGB_MAX_TXD);
893*4882a593Smuzhiyun new_tx_count = max_t(u16, new_tx_count, IGB_MIN_TXD);
894*4882a593Smuzhiyun new_tx_count = ALIGN(new_tx_count, REQ_TX_DESCRIPTOR_MULTIPLE);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun if ((new_tx_count == adapter->tx_ring_count) &&
897*4882a593Smuzhiyun (new_rx_count == adapter->rx_ring_count)) {
898*4882a593Smuzhiyun /* nothing to do */
899*4882a593Smuzhiyun return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
903*4882a593Smuzhiyun usleep_range(1000, 2000);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun if (!netif_running(adapter->netdev)) {
906*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
907*4882a593Smuzhiyun adapter->tx_ring[i]->count = new_tx_count;
908*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
909*4882a593Smuzhiyun adapter->rx_ring[i]->count = new_rx_count;
910*4882a593Smuzhiyun adapter->tx_ring_count = new_tx_count;
911*4882a593Smuzhiyun adapter->rx_ring_count = new_rx_count;
912*4882a593Smuzhiyun goto clear_reset;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun if (adapter->num_tx_queues > adapter->num_rx_queues)
916*4882a593Smuzhiyun temp_ring = vmalloc(array_size(sizeof(struct igb_ring),
917*4882a593Smuzhiyun adapter->num_tx_queues));
918*4882a593Smuzhiyun else
919*4882a593Smuzhiyun temp_ring = vmalloc(array_size(sizeof(struct igb_ring),
920*4882a593Smuzhiyun adapter->num_rx_queues));
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (!temp_ring) {
923*4882a593Smuzhiyun err = -ENOMEM;
924*4882a593Smuzhiyun goto clear_reset;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun igb_down(adapter);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* We can't just free everything and then setup again,
930*4882a593Smuzhiyun * because the ISRs in MSI-X mode get passed pointers
931*4882a593Smuzhiyun * to the Tx and Rx ring structs.
932*4882a593Smuzhiyun */
933*4882a593Smuzhiyun if (new_tx_count != adapter->tx_ring_count) {
934*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++) {
935*4882a593Smuzhiyun memcpy(&temp_ring[i], adapter->tx_ring[i],
936*4882a593Smuzhiyun sizeof(struct igb_ring));
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun temp_ring[i].count = new_tx_count;
939*4882a593Smuzhiyun err = igb_setup_tx_resources(&temp_ring[i]);
940*4882a593Smuzhiyun if (err) {
941*4882a593Smuzhiyun while (i) {
942*4882a593Smuzhiyun i--;
943*4882a593Smuzhiyun igb_free_tx_resources(&temp_ring[i]);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun goto err_setup;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++) {
950*4882a593Smuzhiyun igb_free_tx_resources(adapter->tx_ring[i]);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun memcpy(adapter->tx_ring[i], &temp_ring[i],
953*4882a593Smuzhiyun sizeof(struct igb_ring));
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun adapter->tx_ring_count = new_tx_count;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (new_rx_count != adapter->rx_ring_count) {
960*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
961*4882a593Smuzhiyun memcpy(&temp_ring[i], adapter->rx_ring[i],
962*4882a593Smuzhiyun sizeof(struct igb_ring));
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /* Clear copied XDP RX-queue info */
965*4882a593Smuzhiyun memset(&temp_ring[i].xdp_rxq, 0,
966*4882a593Smuzhiyun sizeof(temp_ring[i].xdp_rxq));
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun temp_ring[i].count = new_rx_count;
969*4882a593Smuzhiyun err = igb_setup_rx_resources(&temp_ring[i]);
970*4882a593Smuzhiyun if (err) {
971*4882a593Smuzhiyun while (i) {
972*4882a593Smuzhiyun i--;
973*4882a593Smuzhiyun igb_free_rx_resources(&temp_ring[i]);
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun goto err_setup;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
981*4882a593Smuzhiyun igb_free_rx_resources(adapter->rx_ring[i]);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun memcpy(adapter->rx_ring[i], &temp_ring[i],
984*4882a593Smuzhiyun sizeof(struct igb_ring));
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun adapter->rx_ring_count = new_rx_count;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun err_setup:
990*4882a593Smuzhiyun igb_up(adapter);
991*4882a593Smuzhiyun vfree(temp_ring);
992*4882a593Smuzhiyun clear_reset:
993*4882a593Smuzhiyun clear_bit(__IGB_RESETTING, &adapter->state);
994*4882a593Smuzhiyun return err;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* ethtool register test data */
998*4882a593Smuzhiyun struct igb_reg_test {
999*4882a593Smuzhiyun u16 reg;
1000*4882a593Smuzhiyun u16 reg_offset;
1001*4882a593Smuzhiyun u16 array_len;
1002*4882a593Smuzhiyun u16 test_type;
1003*4882a593Smuzhiyun u32 mask;
1004*4882a593Smuzhiyun u32 write;
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* In the hardware, registers are laid out either singly, in arrays
1008*4882a593Smuzhiyun * spaced 0x100 bytes apart, or in contiguous tables. We assume
1009*4882a593Smuzhiyun * most tests take place on arrays or single registers (handled
1010*4882a593Smuzhiyun * as a single-element array) and special-case the tables.
1011*4882a593Smuzhiyun * Table tests are always pattern tests.
1012*4882a593Smuzhiyun *
1013*4882a593Smuzhiyun * We also make provision for some required setup steps by specifying
1014*4882a593Smuzhiyun * registers to be written without any read-back testing.
1015*4882a593Smuzhiyun */
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun #define PATTERN_TEST 1
1018*4882a593Smuzhiyun #define SET_READ_TEST 2
1019*4882a593Smuzhiyun #define WRITE_NO_TEST 3
1020*4882a593Smuzhiyun #define TABLE32_TEST 4
1021*4882a593Smuzhiyun #define TABLE64_TEST_LO 5
1022*4882a593Smuzhiyun #define TABLE64_TEST_HI 6
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* i210 reg test */
1025*4882a593Smuzhiyun static struct igb_reg_test reg_test_i210[] = {
1026*4882a593Smuzhiyun { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1027*4882a593Smuzhiyun { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1028*4882a593Smuzhiyun { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1029*4882a593Smuzhiyun { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1030*4882a593Smuzhiyun { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1031*4882a593Smuzhiyun { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1032*4882a593Smuzhiyun /* RDH is read-only for i210, only test RDT. */
1033*4882a593Smuzhiyun { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1034*4882a593Smuzhiyun { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1035*4882a593Smuzhiyun { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1036*4882a593Smuzhiyun { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1037*4882a593Smuzhiyun { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1038*4882a593Smuzhiyun { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1039*4882a593Smuzhiyun { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1040*4882a593Smuzhiyun { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1041*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1042*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1043*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1044*4882a593Smuzhiyun { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1045*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_LO,
1046*4882a593Smuzhiyun 0xFFFFFFFF, 0xFFFFFFFF },
1047*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_HI,
1048*4882a593Smuzhiyun 0x900FFFFF, 0xFFFFFFFF },
1049*4882a593Smuzhiyun { E1000_MTA, 0, 128, TABLE32_TEST,
1050*4882a593Smuzhiyun 0xFFFFFFFF, 0xFFFFFFFF },
1051*4882a593Smuzhiyun { 0, 0, 0, 0, 0 }
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* i350 reg test */
1055*4882a593Smuzhiyun static struct igb_reg_test reg_test_i350[] = {
1056*4882a593Smuzhiyun { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1057*4882a593Smuzhiyun { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1058*4882a593Smuzhiyun { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1059*4882a593Smuzhiyun { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFF0000, 0xFFFF0000 },
1060*4882a593Smuzhiyun { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1061*4882a593Smuzhiyun { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1062*4882a593Smuzhiyun { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1063*4882a593Smuzhiyun { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1064*4882a593Smuzhiyun { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1065*4882a593Smuzhiyun { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1066*4882a593Smuzhiyun /* RDH is read-only for i350, only test RDT. */
1067*4882a593Smuzhiyun { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1068*4882a593Smuzhiyun { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1069*4882a593Smuzhiyun { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1070*4882a593Smuzhiyun { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1071*4882a593Smuzhiyun { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1072*4882a593Smuzhiyun { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1073*4882a593Smuzhiyun { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1074*4882a593Smuzhiyun { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1075*4882a593Smuzhiyun { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1076*4882a593Smuzhiyun { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1077*4882a593Smuzhiyun { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1078*4882a593Smuzhiyun { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1079*4882a593Smuzhiyun { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1080*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1081*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1082*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1083*4882a593Smuzhiyun { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1084*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_LO,
1085*4882a593Smuzhiyun 0xFFFFFFFF, 0xFFFFFFFF },
1086*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_HI,
1087*4882a593Smuzhiyun 0xC3FFFFFF, 0xFFFFFFFF },
1088*4882a593Smuzhiyun { E1000_RA2, 0, 16, TABLE64_TEST_LO,
1089*4882a593Smuzhiyun 0xFFFFFFFF, 0xFFFFFFFF },
1090*4882a593Smuzhiyun { E1000_RA2, 0, 16, TABLE64_TEST_HI,
1091*4882a593Smuzhiyun 0xC3FFFFFF, 0xFFFFFFFF },
1092*4882a593Smuzhiyun { E1000_MTA, 0, 128, TABLE32_TEST,
1093*4882a593Smuzhiyun 0xFFFFFFFF, 0xFFFFFFFF },
1094*4882a593Smuzhiyun { 0, 0, 0, 0 }
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* 82580 reg test */
1098*4882a593Smuzhiyun static struct igb_reg_test reg_test_82580[] = {
1099*4882a593Smuzhiyun { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1100*4882a593Smuzhiyun { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1101*4882a593Smuzhiyun { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1102*4882a593Smuzhiyun { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1103*4882a593Smuzhiyun { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1104*4882a593Smuzhiyun { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1105*4882a593Smuzhiyun { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1106*4882a593Smuzhiyun { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1107*4882a593Smuzhiyun { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1108*4882a593Smuzhiyun { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1109*4882a593Smuzhiyun /* RDH is read-only for 82580, only test RDT. */
1110*4882a593Smuzhiyun { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1111*4882a593Smuzhiyun { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1112*4882a593Smuzhiyun { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1113*4882a593Smuzhiyun { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1114*4882a593Smuzhiyun { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1115*4882a593Smuzhiyun { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1116*4882a593Smuzhiyun { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1117*4882a593Smuzhiyun { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1118*4882a593Smuzhiyun { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1119*4882a593Smuzhiyun { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1120*4882a593Smuzhiyun { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1121*4882a593Smuzhiyun { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1122*4882a593Smuzhiyun { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1123*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1124*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1125*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1126*4882a593Smuzhiyun { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1127*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_LO,
1128*4882a593Smuzhiyun 0xFFFFFFFF, 0xFFFFFFFF },
1129*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_HI,
1130*4882a593Smuzhiyun 0x83FFFFFF, 0xFFFFFFFF },
1131*4882a593Smuzhiyun { E1000_RA2, 0, 8, TABLE64_TEST_LO,
1132*4882a593Smuzhiyun 0xFFFFFFFF, 0xFFFFFFFF },
1133*4882a593Smuzhiyun { E1000_RA2, 0, 8, TABLE64_TEST_HI,
1134*4882a593Smuzhiyun 0x83FFFFFF, 0xFFFFFFFF },
1135*4882a593Smuzhiyun { E1000_MTA, 0, 128, TABLE32_TEST,
1136*4882a593Smuzhiyun 0xFFFFFFFF, 0xFFFFFFFF },
1137*4882a593Smuzhiyun { 0, 0, 0, 0 }
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /* 82576 reg test */
1141*4882a593Smuzhiyun static struct igb_reg_test reg_test_82576[] = {
1142*4882a593Smuzhiyun { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1143*4882a593Smuzhiyun { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1144*4882a593Smuzhiyun { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1145*4882a593Smuzhiyun { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1146*4882a593Smuzhiyun { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1147*4882a593Smuzhiyun { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1148*4882a593Smuzhiyun { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1149*4882a593Smuzhiyun { E1000_RDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1150*4882a593Smuzhiyun { E1000_RDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1151*4882a593Smuzhiyun { E1000_RDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1152*4882a593Smuzhiyun /* Enable all RX queues before testing. */
1153*4882a593Smuzhiyun { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
1154*4882a593Smuzhiyun E1000_RXDCTL_QUEUE_ENABLE },
1155*4882a593Smuzhiyun { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0,
1156*4882a593Smuzhiyun E1000_RXDCTL_QUEUE_ENABLE },
1157*4882a593Smuzhiyun /* RDH is read-only for 82576, only test RDT. */
1158*4882a593Smuzhiyun { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1159*4882a593Smuzhiyun { E1000_RDT(4), 0x40, 12, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1160*4882a593Smuzhiyun { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
1161*4882a593Smuzhiyun { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, 0 },
1162*4882a593Smuzhiyun { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1163*4882a593Smuzhiyun { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1164*4882a593Smuzhiyun { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1165*4882a593Smuzhiyun { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1166*4882a593Smuzhiyun { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1167*4882a593Smuzhiyun { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1168*4882a593Smuzhiyun { E1000_TDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1169*4882a593Smuzhiyun { E1000_TDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1170*4882a593Smuzhiyun { E1000_TDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1171*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1172*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1173*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1174*4882a593Smuzhiyun { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1175*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1176*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1177*4882a593Smuzhiyun { E1000_RA2, 0, 8, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1178*4882a593Smuzhiyun { E1000_RA2, 0, 8, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1179*4882a593Smuzhiyun { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1180*4882a593Smuzhiyun { 0, 0, 0, 0 }
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* 82575 register test */
1184*4882a593Smuzhiyun static struct igb_reg_test reg_test_82575[] = {
1185*4882a593Smuzhiyun { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1186*4882a593Smuzhiyun { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1187*4882a593Smuzhiyun { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1188*4882a593Smuzhiyun { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1189*4882a593Smuzhiyun { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1190*4882a593Smuzhiyun { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1191*4882a593Smuzhiyun { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1192*4882a593Smuzhiyun /* Enable all four RX queues before testing. */
1193*4882a593Smuzhiyun { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
1194*4882a593Smuzhiyun E1000_RXDCTL_QUEUE_ENABLE },
1195*4882a593Smuzhiyun /* RDH is read-only for 82575, only test RDT. */
1196*4882a593Smuzhiyun { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1197*4882a593Smuzhiyun { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
1198*4882a593Smuzhiyun { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1199*4882a593Smuzhiyun { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1200*4882a593Smuzhiyun { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1201*4882a593Smuzhiyun { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1202*4882a593Smuzhiyun { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1203*4882a593Smuzhiyun { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1204*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1205*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0x003FFFFB },
1206*4882a593Smuzhiyun { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0xFFFFFFFF },
1207*4882a593Smuzhiyun { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1208*4882a593Smuzhiyun { E1000_TXCW, 0x100, 1, PATTERN_TEST, 0xC000FFFF, 0x0000FFFF },
1209*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1210*4882a593Smuzhiyun { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x800FFFFF, 0xFFFFFFFF },
1211*4882a593Smuzhiyun { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1212*4882a593Smuzhiyun { 0, 0, 0, 0 }
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun
reg_pattern_test(struct igb_adapter * adapter,u64 * data,int reg,u32 mask,u32 write)1215*4882a593Smuzhiyun static bool reg_pattern_test(struct igb_adapter *adapter, u64 *data,
1216*4882a593Smuzhiyun int reg, u32 mask, u32 write)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1219*4882a593Smuzhiyun u32 pat, val;
1220*4882a593Smuzhiyun static const u32 _test[] = {
1221*4882a593Smuzhiyun 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
1222*4882a593Smuzhiyun for (pat = 0; pat < ARRAY_SIZE(_test); pat++) {
1223*4882a593Smuzhiyun wr32(reg, (_test[pat] & write));
1224*4882a593Smuzhiyun val = rd32(reg) & mask;
1225*4882a593Smuzhiyun if (val != (_test[pat] & write & mask)) {
1226*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
1227*4882a593Smuzhiyun "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
1228*4882a593Smuzhiyun reg, val, (_test[pat] & write & mask));
1229*4882a593Smuzhiyun *data = reg;
1230*4882a593Smuzhiyun return true;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun return false;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
reg_set_and_check(struct igb_adapter * adapter,u64 * data,int reg,u32 mask,u32 write)1237*4882a593Smuzhiyun static bool reg_set_and_check(struct igb_adapter *adapter, u64 *data,
1238*4882a593Smuzhiyun int reg, u32 mask, u32 write)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1241*4882a593Smuzhiyun u32 val;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun wr32(reg, write & mask);
1244*4882a593Smuzhiyun val = rd32(reg);
1245*4882a593Smuzhiyun if ((write & mask) != (val & mask)) {
1246*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
1247*4882a593Smuzhiyun "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1248*4882a593Smuzhiyun reg, (val & mask), (write & mask));
1249*4882a593Smuzhiyun *data = reg;
1250*4882a593Smuzhiyun return true;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun return false;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun #define REG_PATTERN_TEST(reg, mask, write) \
1257*4882a593Smuzhiyun do { \
1258*4882a593Smuzhiyun if (reg_pattern_test(adapter, data, reg, mask, write)) \
1259*4882a593Smuzhiyun return 1; \
1260*4882a593Smuzhiyun } while (0)
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun #define REG_SET_AND_CHECK(reg, mask, write) \
1263*4882a593Smuzhiyun do { \
1264*4882a593Smuzhiyun if (reg_set_and_check(adapter, data, reg, mask, write)) \
1265*4882a593Smuzhiyun return 1; \
1266*4882a593Smuzhiyun } while (0)
1267*4882a593Smuzhiyun
igb_reg_test(struct igb_adapter * adapter,u64 * data)1268*4882a593Smuzhiyun static int igb_reg_test(struct igb_adapter *adapter, u64 *data)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1271*4882a593Smuzhiyun struct igb_reg_test *test;
1272*4882a593Smuzhiyun u32 value, before, after;
1273*4882a593Smuzhiyun u32 i, toggle;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun switch (adapter->hw.mac.type) {
1276*4882a593Smuzhiyun case e1000_i350:
1277*4882a593Smuzhiyun case e1000_i354:
1278*4882a593Smuzhiyun test = reg_test_i350;
1279*4882a593Smuzhiyun toggle = 0x7FEFF3FF;
1280*4882a593Smuzhiyun break;
1281*4882a593Smuzhiyun case e1000_i210:
1282*4882a593Smuzhiyun case e1000_i211:
1283*4882a593Smuzhiyun test = reg_test_i210;
1284*4882a593Smuzhiyun toggle = 0x7FEFF3FF;
1285*4882a593Smuzhiyun break;
1286*4882a593Smuzhiyun case e1000_82580:
1287*4882a593Smuzhiyun test = reg_test_82580;
1288*4882a593Smuzhiyun toggle = 0x7FEFF3FF;
1289*4882a593Smuzhiyun break;
1290*4882a593Smuzhiyun case e1000_82576:
1291*4882a593Smuzhiyun test = reg_test_82576;
1292*4882a593Smuzhiyun toggle = 0x7FFFF3FF;
1293*4882a593Smuzhiyun break;
1294*4882a593Smuzhiyun default:
1295*4882a593Smuzhiyun test = reg_test_82575;
1296*4882a593Smuzhiyun toggle = 0x7FFFF3FF;
1297*4882a593Smuzhiyun break;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* Because the status register is such a special case,
1301*4882a593Smuzhiyun * we handle it separately from the rest of the register
1302*4882a593Smuzhiyun * tests. Some bits are read-only, some toggle, and some
1303*4882a593Smuzhiyun * are writable on newer MACs.
1304*4882a593Smuzhiyun */
1305*4882a593Smuzhiyun before = rd32(E1000_STATUS);
1306*4882a593Smuzhiyun value = (rd32(E1000_STATUS) & toggle);
1307*4882a593Smuzhiyun wr32(E1000_STATUS, toggle);
1308*4882a593Smuzhiyun after = rd32(E1000_STATUS) & toggle;
1309*4882a593Smuzhiyun if (value != after) {
1310*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
1311*4882a593Smuzhiyun "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1312*4882a593Smuzhiyun after, value);
1313*4882a593Smuzhiyun *data = 1;
1314*4882a593Smuzhiyun return 1;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun /* restore previous status */
1317*4882a593Smuzhiyun wr32(E1000_STATUS, before);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /* Perform the remainder of the register test, looping through
1320*4882a593Smuzhiyun * the test table until we either fail or reach the null entry.
1321*4882a593Smuzhiyun */
1322*4882a593Smuzhiyun while (test->reg) {
1323*4882a593Smuzhiyun for (i = 0; i < test->array_len; i++) {
1324*4882a593Smuzhiyun switch (test->test_type) {
1325*4882a593Smuzhiyun case PATTERN_TEST:
1326*4882a593Smuzhiyun REG_PATTERN_TEST(test->reg +
1327*4882a593Smuzhiyun (i * test->reg_offset),
1328*4882a593Smuzhiyun test->mask,
1329*4882a593Smuzhiyun test->write);
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun case SET_READ_TEST:
1332*4882a593Smuzhiyun REG_SET_AND_CHECK(test->reg +
1333*4882a593Smuzhiyun (i * test->reg_offset),
1334*4882a593Smuzhiyun test->mask,
1335*4882a593Smuzhiyun test->write);
1336*4882a593Smuzhiyun break;
1337*4882a593Smuzhiyun case WRITE_NO_TEST:
1338*4882a593Smuzhiyun writel(test->write,
1339*4882a593Smuzhiyun (adapter->hw.hw_addr + test->reg)
1340*4882a593Smuzhiyun + (i * test->reg_offset));
1341*4882a593Smuzhiyun break;
1342*4882a593Smuzhiyun case TABLE32_TEST:
1343*4882a593Smuzhiyun REG_PATTERN_TEST(test->reg + (i * 4),
1344*4882a593Smuzhiyun test->mask,
1345*4882a593Smuzhiyun test->write);
1346*4882a593Smuzhiyun break;
1347*4882a593Smuzhiyun case TABLE64_TEST_LO:
1348*4882a593Smuzhiyun REG_PATTERN_TEST(test->reg + (i * 8),
1349*4882a593Smuzhiyun test->mask,
1350*4882a593Smuzhiyun test->write);
1351*4882a593Smuzhiyun break;
1352*4882a593Smuzhiyun case TABLE64_TEST_HI:
1353*4882a593Smuzhiyun REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1354*4882a593Smuzhiyun test->mask,
1355*4882a593Smuzhiyun test->write);
1356*4882a593Smuzhiyun break;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun test++;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun *data = 0;
1363*4882a593Smuzhiyun return 0;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
igb_eeprom_test(struct igb_adapter * adapter,u64 * data)1366*4882a593Smuzhiyun static int igb_eeprom_test(struct igb_adapter *adapter, u64 *data)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun *data = 0;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /* Validate eeprom on all parts but flashless */
1373*4882a593Smuzhiyun switch (hw->mac.type) {
1374*4882a593Smuzhiyun case e1000_i210:
1375*4882a593Smuzhiyun case e1000_i211:
1376*4882a593Smuzhiyun if (igb_get_flash_presence_i210(hw)) {
1377*4882a593Smuzhiyun if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1378*4882a593Smuzhiyun *data = 2;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun break;
1381*4882a593Smuzhiyun default:
1382*4882a593Smuzhiyun if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1383*4882a593Smuzhiyun *data = 2;
1384*4882a593Smuzhiyun break;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun return *data;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
igb_test_intr(int irq,void * data)1390*4882a593Smuzhiyun static irqreturn_t igb_test_intr(int irq, void *data)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun struct igb_adapter *adapter = (struct igb_adapter *) data;
1393*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun adapter->test_icr |= rd32(E1000_ICR);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun return IRQ_HANDLED;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
igb_intr_test(struct igb_adapter * adapter,u64 * data)1400*4882a593Smuzhiyun static int igb_intr_test(struct igb_adapter *adapter, u64 *data)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1403*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1404*4882a593Smuzhiyun u32 mask, ics_mask, i = 0, shared_int = true;
1405*4882a593Smuzhiyun u32 irq = adapter->pdev->irq;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun *data = 0;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* Hook up test interrupt handler just for this test */
1410*4882a593Smuzhiyun if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1411*4882a593Smuzhiyun if (request_irq(adapter->msix_entries[0].vector,
1412*4882a593Smuzhiyun igb_test_intr, 0, netdev->name, adapter)) {
1413*4882a593Smuzhiyun *data = 1;
1414*4882a593Smuzhiyun return -1;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun wr32(E1000_IVAR_MISC, E1000_IVAR_VALID << 8);
1417*4882a593Smuzhiyun wr32(E1000_EIMS, BIT(0));
1418*4882a593Smuzhiyun } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
1419*4882a593Smuzhiyun shared_int = false;
1420*4882a593Smuzhiyun if (request_irq(irq,
1421*4882a593Smuzhiyun igb_test_intr, 0, netdev->name, adapter)) {
1422*4882a593Smuzhiyun *data = 1;
1423*4882a593Smuzhiyun return -1;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun } else if (!request_irq(irq, igb_test_intr, IRQF_PROBE_SHARED,
1426*4882a593Smuzhiyun netdev->name, adapter)) {
1427*4882a593Smuzhiyun shared_int = false;
1428*4882a593Smuzhiyun } else if (request_irq(irq, igb_test_intr, IRQF_SHARED,
1429*4882a593Smuzhiyun netdev->name, adapter)) {
1430*4882a593Smuzhiyun *data = 1;
1431*4882a593Smuzhiyun return -1;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun dev_info(&adapter->pdev->dev, "testing %s interrupt\n",
1434*4882a593Smuzhiyun (shared_int ? "shared" : "unshared"));
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun /* Disable all the interrupts */
1437*4882a593Smuzhiyun wr32(E1000_IMC, ~0);
1438*4882a593Smuzhiyun wrfl();
1439*4882a593Smuzhiyun usleep_range(10000, 11000);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* Define all writable bits for ICS */
1442*4882a593Smuzhiyun switch (hw->mac.type) {
1443*4882a593Smuzhiyun case e1000_82575:
1444*4882a593Smuzhiyun ics_mask = 0x37F47EDD;
1445*4882a593Smuzhiyun break;
1446*4882a593Smuzhiyun case e1000_82576:
1447*4882a593Smuzhiyun ics_mask = 0x77D4FBFD;
1448*4882a593Smuzhiyun break;
1449*4882a593Smuzhiyun case e1000_82580:
1450*4882a593Smuzhiyun ics_mask = 0x77DCFED5;
1451*4882a593Smuzhiyun break;
1452*4882a593Smuzhiyun case e1000_i350:
1453*4882a593Smuzhiyun case e1000_i354:
1454*4882a593Smuzhiyun case e1000_i210:
1455*4882a593Smuzhiyun case e1000_i211:
1456*4882a593Smuzhiyun ics_mask = 0x77DCFED5;
1457*4882a593Smuzhiyun break;
1458*4882a593Smuzhiyun default:
1459*4882a593Smuzhiyun ics_mask = 0x7FFFFFFF;
1460*4882a593Smuzhiyun break;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /* Test each interrupt */
1464*4882a593Smuzhiyun for (; i < 31; i++) {
1465*4882a593Smuzhiyun /* Interrupt to test */
1466*4882a593Smuzhiyun mask = BIT(i);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun if (!(mask & ics_mask))
1469*4882a593Smuzhiyun continue;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (!shared_int) {
1472*4882a593Smuzhiyun /* Disable the interrupt to be reported in
1473*4882a593Smuzhiyun * the cause register and then force the same
1474*4882a593Smuzhiyun * interrupt and see if one gets posted. If
1475*4882a593Smuzhiyun * an interrupt was posted to the bus, the
1476*4882a593Smuzhiyun * test failed.
1477*4882a593Smuzhiyun */
1478*4882a593Smuzhiyun adapter->test_icr = 0;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* Flush any pending interrupts */
1481*4882a593Smuzhiyun wr32(E1000_ICR, ~0);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun wr32(E1000_IMC, mask);
1484*4882a593Smuzhiyun wr32(E1000_ICS, mask);
1485*4882a593Smuzhiyun wrfl();
1486*4882a593Smuzhiyun usleep_range(10000, 11000);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (adapter->test_icr & mask) {
1489*4882a593Smuzhiyun *data = 3;
1490*4882a593Smuzhiyun break;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* Enable the interrupt to be reported in
1495*4882a593Smuzhiyun * the cause register and then force the same
1496*4882a593Smuzhiyun * interrupt and see if one gets posted. If
1497*4882a593Smuzhiyun * an interrupt was not posted to the bus, the
1498*4882a593Smuzhiyun * test failed.
1499*4882a593Smuzhiyun */
1500*4882a593Smuzhiyun adapter->test_icr = 0;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* Flush any pending interrupts */
1503*4882a593Smuzhiyun wr32(E1000_ICR, ~0);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun wr32(E1000_IMS, mask);
1506*4882a593Smuzhiyun wr32(E1000_ICS, mask);
1507*4882a593Smuzhiyun wrfl();
1508*4882a593Smuzhiyun usleep_range(10000, 11000);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun if (!(adapter->test_icr & mask)) {
1511*4882a593Smuzhiyun *data = 4;
1512*4882a593Smuzhiyun break;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun if (!shared_int) {
1516*4882a593Smuzhiyun /* Disable the other interrupts to be reported in
1517*4882a593Smuzhiyun * the cause register and then force the other
1518*4882a593Smuzhiyun * interrupts and see if any get posted. If
1519*4882a593Smuzhiyun * an interrupt was posted to the bus, the
1520*4882a593Smuzhiyun * test failed.
1521*4882a593Smuzhiyun */
1522*4882a593Smuzhiyun adapter->test_icr = 0;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun /* Flush any pending interrupts */
1525*4882a593Smuzhiyun wr32(E1000_ICR, ~0);
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun wr32(E1000_IMC, ~mask);
1528*4882a593Smuzhiyun wr32(E1000_ICS, ~mask);
1529*4882a593Smuzhiyun wrfl();
1530*4882a593Smuzhiyun usleep_range(10000, 11000);
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun if (adapter->test_icr & mask) {
1533*4882a593Smuzhiyun *data = 5;
1534*4882a593Smuzhiyun break;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun /* Disable all the interrupts */
1540*4882a593Smuzhiyun wr32(E1000_IMC, ~0);
1541*4882a593Smuzhiyun wrfl();
1542*4882a593Smuzhiyun usleep_range(10000, 11000);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* Unhook test interrupt handler */
1545*4882a593Smuzhiyun if (adapter->flags & IGB_FLAG_HAS_MSIX)
1546*4882a593Smuzhiyun free_irq(adapter->msix_entries[0].vector, adapter);
1547*4882a593Smuzhiyun else
1548*4882a593Smuzhiyun free_irq(irq, adapter);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun return *data;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
igb_free_desc_rings(struct igb_adapter * adapter)1553*4882a593Smuzhiyun static void igb_free_desc_rings(struct igb_adapter *adapter)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun igb_free_tx_resources(&adapter->test_tx_ring);
1556*4882a593Smuzhiyun igb_free_rx_resources(&adapter->test_rx_ring);
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
igb_setup_desc_rings(struct igb_adapter * adapter)1559*4882a593Smuzhiyun static int igb_setup_desc_rings(struct igb_adapter *adapter)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun struct igb_ring *tx_ring = &adapter->test_tx_ring;
1562*4882a593Smuzhiyun struct igb_ring *rx_ring = &adapter->test_rx_ring;
1563*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1564*4882a593Smuzhiyun int ret_val;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun /* Setup Tx descriptor ring and Tx buffers */
1567*4882a593Smuzhiyun tx_ring->count = IGB_DEFAULT_TXD;
1568*4882a593Smuzhiyun tx_ring->dev = &adapter->pdev->dev;
1569*4882a593Smuzhiyun tx_ring->netdev = adapter->netdev;
1570*4882a593Smuzhiyun tx_ring->reg_idx = adapter->vfs_allocated_count;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun if (igb_setup_tx_resources(tx_ring)) {
1573*4882a593Smuzhiyun ret_val = 1;
1574*4882a593Smuzhiyun goto err_nomem;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun igb_setup_tctl(adapter);
1578*4882a593Smuzhiyun igb_configure_tx_ring(adapter, tx_ring);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun /* Setup Rx descriptor ring and Rx buffers */
1581*4882a593Smuzhiyun rx_ring->count = IGB_DEFAULT_RXD;
1582*4882a593Smuzhiyun rx_ring->dev = &adapter->pdev->dev;
1583*4882a593Smuzhiyun rx_ring->netdev = adapter->netdev;
1584*4882a593Smuzhiyun rx_ring->reg_idx = adapter->vfs_allocated_count;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun if (igb_setup_rx_resources(rx_ring)) {
1587*4882a593Smuzhiyun ret_val = 3;
1588*4882a593Smuzhiyun goto err_nomem;
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun /* set the default queue to queue 0 of PF */
1592*4882a593Smuzhiyun wr32(E1000_MRQC, adapter->vfs_allocated_count << 3);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun /* enable receive ring */
1595*4882a593Smuzhiyun igb_setup_rctl(adapter);
1596*4882a593Smuzhiyun igb_configure_rx_ring(adapter, rx_ring);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun igb_alloc_rx_buffers(rx_ring, igb_desc_unused(rx_ring));
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun return 0;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun err_nomem:
1603*4882a593Smuzhiyun igb_free_desc_rings(adapter);
1604*4882a593Smuzhiyun return ret_val;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
igb_phy_disable_receiver(struct igb_adapter * adapter)1607*4882a593Smuzhiyun static void igb_phy_disable_receiver(struct igb_adapter *adapter)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /* Write out to PHY registers 29 and 30 to disable the Receiver. */
1612*4882a593Smuzhiyun igb_write_phy_reg(hw, 29, 0x001F);
1613*4882a593Smuzhiyun igb_write_phy_reg(hw, 30, 0x8FFC);
1614*4882a593Smuzhiyun igb_write_phy_reg(hw, 29, 0x001A);
1615*4882a593Smuzhiyun igb_write_phy_reg(hw, 30, 0x8FF0);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
igb_integrated_phy_loopback(struct igb_adapter * adapter)1618*4882a593Smuzhiyun static int igb_integrated_phy_loopback(struct igb_adapter *adapter)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1621*4882a593Smuzhiyun u32 ctrl_reg = 0;
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun hw->mac.autoneg = false;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun if (hw->phy.type == e1000_phy_m88) {
1626*4882a593Smuzhiyun if (hw->phy.id != I210_I_PHY_ID) {
1627*4882a593Smuzhiyun /* Auto-MDI/MDIX Off */
1628*4882a593Smuzhiyun igb_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 0x0808);
1629*4882a593Smuzhiyun /* reset to update Auto-MDI/MDIX */
1630*4882a593Smuzhiyun igb_write_phy_reg(hw, PHY_CONTROL, 0x9140);
1631*4882a593Smuzhiyun /* autoneg off */
1632*4882a593Smuzhiyun igb_write_phy_reg(hw, PHY_CONTROL, 0x8140);
1633*4882a593Smuzhiyun } else {
1634*4882a593Smuzhiyun /* force 1000, set loopback */
1635*4882a593Smuzhiyun igb_write_phy_reg(hw, I347AT4_PAGE_SELECT, 0);
1636*4882a593Smuzhiyun igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun } else if (hw->phy.type == e1000_phy_82580) {
1639*4882a593Smuzhiyun /* enable MII loopback */
1640*4882a593Smuzhiyun igb_write_phy_reg(hw, I82580_PHY_LBK_CTRL, 0x8041);
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /* add small delay to avoid loopback test failure */
1644*4882a593Smuzhiyun msleep(50);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun /* force 1000, set loopback */
1647*4882a593Smuzhiyun igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun /* Now set up the MAC to the same speed/duplex as the PHY. */
1650*4882a593Smuzhiyun ctrl_reg = rd32(E1000_CTRL);
1651*4882a593Smuzhiyun ctrl_reg &= ~E1000_CTRL_SPD_SEL; /* Clear the speed sel bits */
1652*4882a593Smuzhiyun ctrl_reg |= (E1000_CTRL_FRCSPD | /* Set the Force Speed Bit */
1653*4882a593Smuzhiyun E1000_CTRL_FRCDPX | /* Set the Force Duplex Bit */
1654*4882a593Smuzhiyun E1000_CTRL_SPD_1000 |/* Force Speed to 1000 */
1655*4882a593Smuzhiyun E1000_CTRL_FD | /* Force Duplex to FULL */
1656*4882a593Smuzhiyun E1000_CTRL_SLU); /* Set link up enable bit */
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun if (hw->phy.type == e1000_phy_m88)
1659*4882a593Smuzhiyun ctrl_reg |= E1000_CTRL_ILOS; /* Invert Loss of Signal */
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun wr32(E1000_CTRL, ctrl_reg);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /* Disable the receiver on the PHY so when a cable is plugged in, the
1664*4882a593Smuzhiyun * PHY does not begin to autoneg when a cable is reconnected to the NIC.
1665*4882a593Smuzhiyun */
1666*4882a593Smuzhiyun if (hw->phy.type == e1000_phy_m88)
1667*4882a593Smuzhiyun igb_phy_disable_receiver(adapter);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun msleep(500);
1670*4882a593Smuzhiyun return 0;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
igb_set_phy_loopback(struct igb_adapter * adapter)1673*4882a593Smuzhiyun static int igb_set_phy_loopback(struct igb_adapter *adapter)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun return igb_integrated_phy_loopback(adapter);
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
igb_setup_loopback_test(struct igb_adapter * adapter)1678*4882a593Smuzhiyun static int igb_setup_loopback_test(struct igb_adapter *adapter)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1681*4882a593Smuzhiyun u32 reg;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun reg = rd32(E1000_CTRL_EXT);
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun /* use CTRL_EXT to identify link type as SGMII can appear as copper */
1686*4882a593Smuzhiyun if (reg & E1000_CTRL_EXT_LINK_MODE_MASK) {
1687*4882a593Smuzhiyun if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1688*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1689*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
1690*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
1691*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_I354_SGMII) ||
1692*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_I354_BACKPLANE_2_5GBPS)) {
1693*4882a593Smuzhiyun /* Enable DH89xxCC MPHY for near end loopback */
1694*4882a593Smuzhiyun reg = rd32(E1000_MPHY_ADDR_CTL);
1695*4882a593Smuzhiyun reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1696*4882a593Smuzhiyun E1000_MPHY_PCS_CLK_REG_OFFSET;
1697*4882a593Smuzhiyun wr32(E1000_MPHY_ADDR_CTL, reg);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun reg = rd32(E1000_MPHY_DATA);
1700*4882a593Smuzhiyun reg |= E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1701*4882a593Smuzhiyun wr32(E1000_MPHY_DATA, reg);
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun reg = rd32(E1000_RCTL);
1705*4882a593Smuzhiyun reg |= E1000_RCTL_LBM_TCVR;
1706*4882a593Smuzhiyun wr32(E1000_RCTL, reg);
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun wr32(E1000_SCTL, E1000_ENABLE_SERDES_LOOPBACK);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun reg = rd32(E1000_CTRL);
1711*4882a593Smuzhiyun reg &= ~(E1000_CTRL_RFCE |
1712*4882a593Smuzhiyun E1000_CTRL_TFCE |
1713*4882a593Smuzhiyun E1000_CTRL_LRST);
1714*4882a593Smuzhiyun reg |= E1000_CTRL_SLU |
1715*4882a593Smuzhiyun E1000_CTRL_FD;
1716*4882a593Smuzhiyun wr32(E1000_CTRL, reg);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun /* Unset switch control to serdes energy detect */
1719*4882a593Smuzhiyun reg = rd32(E1000_CONNSW);
1720*4882a593Smuzhiyun reg &= ~E1000_CONNSW_ENRGSRC;
1721*4882a593Smuzhiyun wr32(E1000_CONNSW, reg);
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun /* Unset sigdetect for SERDES loopback on
1724*4882a593Smuzhiyun * 82580 and newer devices.
1725*4882a593Smuzhiyun */
1726*4882a593Smuzhiyun if (hw->mac.type >= e1000_82580) {
1727*4882a593Smuzhiyun reg = rd32(E1000_PCS_CFG0);
1728*4882a593Smuzhiyun reg |= E1000_PCS_CFG_IGN_SD;
1729*4882a593Smuzhiyun wr32(E1000_PCS_CFG0, reg);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun /* Set PCS register for forced speed */
1733*4882a593Smuzhiyun reg = rd32(E1000_PCS_LCTL);
1734*4882a593Smuzhiyun reg &= ~E1000_PCS_LCTL_AN_ENABLE; /* Disable Autoneg*/
1735*4882a593Smuzhiyun reg |= E1000_PCS_LCTL_FLV_LINK_UP | /* Force link up */
1736*4882a593Smuzhiyun E1000_PCS_LCTL_FSV_1000 | /* Force 1000 */
1737*4882a593Smuzhiyun E1000_PCS_LCTL_FDV_FULL | /* SerDes Full duplex */
1738*4882a593Smuzhiyun E1000_PCS_LCTL_FSD | /* Force Speed */
1739*4882a593Smuzhiyun E1000_PCS_LCTL_FORCE_LINK; /* Force Link */
1740*4882a593Smuzhiyun wr32(E1000_PCS_LCTL, reg);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun return 0;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun return igb_set_phy_loopback(adapter);
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun
igb_loopback_cleanup(struct igb_adapter * adapter)1748*4882a593Smuzhiyun static void igb_loopback_cleanup(struct igb_adapter *adapter)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1751*4882a593Smuzhiyun u32 rctl;
1752*4882a593Smuzhiyun u16 phy_reg;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1755*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1756*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
1757*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
1758*4882a593Smuzhiyun (hw->device_id == E1000_DEV_ID_I354_SGMII)) {
1759*4882a593Smuzhiyun u32 reg;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun /* Disable near end loopback on DH89xxCC */
1762*4882a593Smuzhiyun reg = rd32(E1000_MPHY_ADDR_CTL);
1763*4882a593Smuzhiyun reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1764*4882a593Smuzhiyun E1000_MPHY_PCS_CLK_REG_OFFSET;
1765*4882a593Smuzhiyun wr32(E1000_MPHY_ADDR_CTL, reg);
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun reg = rd32(E1000_MPHY_DATA);
1768*4882a593Smuzhiyun reg &= ~E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1769*4882a593Smuzhiyun wr32(E1000_MPHY_DATA, reg);
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun rctl = rd32(E1000_RCTL);
1773*4882a593Smuzhiyun rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
1774*4882a593Smuzhiyun wr32(E1000_RCTL, rctl);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun hw->mac.autoneg = true;
1777*4882a593Smuzhiyun igb_read_phy_reg(hw, PHY_CONTROL, &phy_reg);
1778*4882a593Smuzhiyun if (phy_reg & MII_CR_LOOPBACK) {
1779*4882a593Smuzhiyun phy_reg &= ~MII_CR_LOOPBACK;
1780*4882a593Smuzhiyun igb_write_phy_reg(hw, PHY_CONTROL, phy_reg);
1781*4882a593Smuzhiyun igb_phy_sw_reset(hw);
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
igb_create_lbtest_frame(struct sk_buff * skb,unsigned int frame_size)1785*4882a593Smuzhiyun static void igb_create_lbtest_frame(struct sk_buff *skb,
1786*4882a593Smuzhiyun unsigned int frame_size)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun memset(skb->data, 0xFF, frame_size);
1789*4882a593Smuzhiyun frame_size /= 2;
1790*4882a593Smuzhiyun memset(&skb->data[frame_size], 0xAA, frame_size - 1);
1791*4882a593Smuzhiyun skb->data[frame_size + 10] = 0xBE;
1792*4882a593Smuzhiyun skb->data[frame_size + 12] = 0xAF;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
igb_check_lbtest_frame(struct igb_rx_buffer * rx_buffer,unsigned int frame_size)1795*4882a593Smuzhiyun static int igb_check_lbtest_frame(struct igb_rx_buffer *rx_buffer,
1796*4882a593Smuzhiyun unsigned int frame_size)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun unsigned char *data;
1799*4882a593Smuzhiyun bool match = true;
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun frame_size >>= 1;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun data = kmap(rx_buffer->page);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun if (data[3] != 0xFF ||
1806*4882a593Smuzhiyun data[frame_size + 10] != 0xBE ||
1807*4882a593Smuzhiyun data[frame_size + 12] != 0xAF)
1808*4882a593Smuzhiyun match = false;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun kunmap(rx_buffer->page);
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun return match;
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
igb_clean_test_rings(struct igb_ring * rx_ring,struct igb_ring * tx_ring,unsigned int size)1815*4882a593Smuzhiyun static int igb_clean_test_rings(struct igb_ring *rx_ring,
1816*4882a593Smuzhiyun struct igb_ring *tx_ring,
1817*4882a593Smuzhiyun unsigned int size)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun union e1000_adv_rx_desc *rx_desc;
1820*4882a593Smuzhiyun struct igb_rx_buffer *rx_buffer_info;
1821*4882a593Smuzhiyun struct igb_tx_buffer *tx_buffer_info;
1822*4882a593Smuzhiyun u16 rx_ntc, tx_ntc, count = 0;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun /* initialize next to clean and descriptor values */
1825*4882a593Smuzhiyun rx_ntc = rx_ring->next_to_clean;
1826*4882a593Smuzhiyun tx_ntc = tx_ring->next_to_clean;
1827*4882a593Smuzhiyun rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun while (rx_desc->wb.upper.length) {
1830*4882a593Smuzhiyun /* check Rx buffer */
1831*4882a593Smuzhiyun rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun /* sync Rx buffer for CPU read */
1834*4882a593Smuzhiyun dma_sync_single_for_cpu(rx_ring->dev,
1835*4882a593Smuzhiyun rx_buffer_info->dma,
1836*4882a593Smuzhiyun size,
1837*4882a593Smuzhiyun DMA_FROM_DEVICE);
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun /* verify contents of skb */
1840*4882a593Smuzhiyun if (igb_check_lbtest_frame(rx_buffer_info, size))
1841*4882a593Smuzhiyun count++;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun /* sync Rx buffer for device write */
1844*4882a593Smuzhiyun dma_sync_single_for_device(rx_ring->dev,
1845*4882a593Smuzhiyun rx_buffer_info->dma,
1846*4882a593Smuzhiyun size,
1847*4882a593Smuzhiyun DMA_FROM_DEVICE);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun /* unmap buffer on Tx side */
1850*4882a593Smuzhiyun tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun /* Free all the Tx ring sk_buffs */
1853*4882a593Smuzhiyun dev_kfree_skb_any(tx_buffer_info->skb);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun /* unmap skb header data */
1856*4882a593Smuzhiyun dma_unmap_single(tx_ring->dev,
1857*4882a593Smuzhiyun dma_unmap_addr(tx_buffer_info, dma),
1858*4882a593Smuzhiyun dma_unmap_len(tx_buffer_info, len),
1859*4882a593Smuzhiyun DMA_TO_DEVICE);
1860*4882a593Smuzhiyun dma_unmap_len_set(tx_buffer_info, len, 0);
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun /* increment Rx/Tx next to clean counters */
1863*4882a593Smuzhiyun rx_ntc++;
1864*4882a593Smuzhiyun if (rx_ntc == rx_ring->count)
1865*4882a593Smuzhiyun rx_ntc = 0;
1866*4882a593Smuzhiyun tx_ntc++;
1867*4882a593Smuzhiyun if (tx_ntc == tx_ring->count)
1868*4882a593Smuzhiyun tx_ntc = 0;
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun /* fetch next descriptor */
1871*4882a593Smuzhiyun rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun netdev_tx_reset_queue(txring_txq(tx_ring));
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /* re-map buffers to ring, store next to clean values */
1877*4882a593Smuzhiyun igb_alloc_rx_buffers(rx_ring, count);
1878*4882a593Smuzhiyun rx_ring->next_to_clean = rx_ntc;
1879*4882a593Smuzhiyun tx_ring->next_to_clean = tx_ntc;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun return count;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
igb_run_loopback_test(struct igb_adapter * adapter)1884*4882a593Smuzhiyun static int igb_run_loopback_test(struct igb_adapter *adapter)
1885*4882a593Smuzhiyun {
1886*4882a593Smuzhiyun struct igb_ring *tx_ring = &adapter->test_tx_ring;
1887*4882a593Smuzhiyun struct igb_ring *rx_ring = &adapter->test_rx_ring;
1888*4882a593Smuzhiyun u16 i, j, lc, good_cnt;
1889*4882a593Smuzhiyun int ret_val = 0;
1890*4882a593Smuzhiyun unsigned int size = IGB_RX_HDR_LEN;
1891*4882a593Smuzhiyun netdev_tx_t tx_ret_val;
1892*4882a593Smuzhiyun struct sk_buff *skb;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun /* allocate test skb */
1895*4882a593Smuzhiyun skb = alloc_skb(size, GFP_KERNEL);
1896*4882a593Smuzhiyun if (!skb)
1897*4882a593Smuzhiyun return 11;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun /* place data into test skb */
1900*4882a593Smuzhiyun igb_create_lbtest_frame(skb, size);
1901*4882a593Smuzhiyun skb_put(skb, size);
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /* Calculate the loop count based on the largest descriptor ring
1904*4882a593Smuzhiyun * The idea is to wrap the largest ring a number of times using 64
1905*4882a593Smuzhiyun * send/receive pairs during each loop
1906*4882a593Smuzhiyun */
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun if (rx_ring->count <= tx_ring->count)
1909*4882a593Smuzhiyun lc = ((tx_ring->count / 64) * 2) + 1;
1910*4882a593Smuzhiyun else
1911*4882a593Smuzhiyun lc = ((rx_ring->count / 64) * 2) + 1;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun for (j = 0; j <= lc; j++) { /* loop count loop */
1914*4882a593Smuzhiyun /* reset count of good packets */
1915*4882a593Smuzhiyun good_cnt = 0;
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun /* place 64 packets on the transmit queue*/
1918*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
1919*4882a593Smuzhiyun skb_get(skb);
1920*4882a593Smuzhiyun tx_ret_val = igb_xmit_frame_ring(skb, tx_ring);
1921*4882a593Smuzhiyun if (tx_ret_val == NETDEV_TX_OK)
1922*4882a593Smuzhiyun good_cnt++;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun if (good_cnt != 64) {
1926*4882a593Smuzhiyun ret_val = 12;
1927*4882a593Smuzhiyun break;
1928*4882a593Smuzhiyun }
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun /* allow 200 milliseconds for packets to go from Tx to Rx */
1931*4882a593Smuzhiyun msleep(200);
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun good_cnt = igb_clean_test_rings(rx_ring, tx_ring, size);
1934*4882a593Smuzhiyun if (good_cnt != 64) {
1935*4882a593Smuzhiyun ret_val = 13;
1936*4882a593Smuzhiyun break;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun } /* end loop count loop */
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /* free the original skb */
1941*4882a593Smuzhiyun kfree_skb(skb);
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun return ret_val;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun
igb_loopback_test(struct igb_adapter * adapter,u64 * data)1946*4882a593Smuzhiyun static int igb_loopback_test(struct igb_adapter *adapter, u64 *data)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun /* PHY loopback cannot be performed if SoL/IDER
1949*4882a593Smuzhiyun * sessions are active
1950*4882a593Smuzhiyun */
1951*4882a593Smuzhiyun if (igb_check_reset_block(&adapter->hw)) {
1952*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
1953*4882a593Smuzhiyun "Cannot do PHY loopback test when SoL/IDER is active.\n");
1954*4882a593Smuzhiyun *data = 0;
1955*4882a593Smuzhiyun goto out;
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun if (adapter->hw.mac.type == e1000_i354) {
1959*4882a593Smuzhiyun dev_info(&adapter->pdev->dev,
1960*4882a593Smuzhiyun "Loopback test not supported on i354.\n");
1961*4882a593Smuzhiyun *data = 0;
1962*4882a593Smuzhiyun goto out;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun *data = igb_setup_desc_rings(adapter);
1965*4882a593Smuzhiyun if (*data)
1966*4882a593Smuzhiyun goto out;
1967*4882a593Smuzhiyun *data = igb_setup_loopback_test(adapter);
1968*4882a593Smuzhiyun if (*data)
1969*4882a593Smuzhiyun goto err_loopback;
1970*4882a593Smuzhiyun *data = igb_run_loopback_test(adapter);
1971*4882a593Smuzhiyun igb_loopback_cleanup(adapter);
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun err_loopback:
1974*4882a593Smuzhiyun igb_free_desc_rings(adapter);
1975*4882a593Smuzhiyun out:
1976*4882a593Smuzhiyun return *data;
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun
igb_link_test(struct igb_adapter * adapter,u64 * data)1979*4882a593Smuzhiyun static int igb_link_test(struct igb_adapter *adapter, u64 *data)
1980*4882a593Smuzhiyun {
1981*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
1982*4882a593Smuzhiyun *data = 0;
1983*4882a593Smuzhiyun if (hw->phy.media_type == e1000_media_type_internal_serdes) {
1984*4882a593Smuzhiyun int i = 0;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun hw->mac.serdes_has_link = false;
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun /* On some blade server designs, link establishment
1989*4882a593Smuzhiyun * could take as long as 2-3 minutes
1990*4882a593Smuzhiyun */
1991*4882a593Smuzhiyun do {
1992*4882a593Smuzhiyun hw->mac.ops.check_for_link(&adapter->hw);
1993*4882a593Smuzhiyun if (hw->mac.serdes_has_link)
1994*4882a593Smuzhiyun return *data;
1995*4882a593Smuzhiyun msleep(20);
1996*4882a593Smuzhiyun } while (i++ < 3750);
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun *data = 1;
1999*4882a593Smuzhiyun } else {
2000*4882a593Smuzhiyun hw->mac.ops.check_for_link(&adapter->hw);
2001*4882a593Smuzhiyun if (hw->mac.autoneg)
2002*4882a593Smuzhiyun msleep(5000);
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun if (!(rd32(E1000_STATUS) & E1000_STATUS_LU))
2005*4882a593Smuzhiyun *data = 1;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun return *data;
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun
igb_diag_test(struct net_device * netdev,struct ethtool_test * eth_test,u64 * data)2010*4882a593Smuzhiyun static void igb_diag_test(struct net_device *netdev,
2011*4882a593Smuzhiyun struct ethtool_test *eth_test, u64 *data)
2012*4882a593Smuzhiyun {
2013*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2014*4882a593Smuzhiyun u16 autoneg_advertised;
2015*4882a593Smuzhiyun u8 forced_speed_duplex, autoneg;
2016*4882a593Smuzhiyun bool if_running = netif_running(netdev);
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun set_bit(__IGB_TESTING, &adapter->state);
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun /* can't do offline tests on media switching devices */
2021*4882a593Smuzhiyun if (adapter->hw.dev_spec._82575.mas_capable)
2022*4882a593Smuzhiyun eth_test->flags &= ~ETH_TEST_FL_OFFLINE;
2023*4882a593Smuzhiyun if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
2024*4882a593Smuzhiyun /* Offline tests */
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun /* save speed, duplex, autoneg settings */
2027*4882a593Smuzhiyun autoneg_advertised = adapter->hw.phy.autoneg_advertised;
2028*4882a593Smuzhiyun forced_speed_duplex = adapter->hw.mac.forced_speed_duplex;
2029*4882a593Smuzhiyun autoneg = adapter->hw.mac.autoneg;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun dev_info(&adapter->pdev->dev, "offline testing starting\n");
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun /* power up link for link test */
2034*4882a593Smuzhiyun igb_power_up_link(adapter);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun /* Link test performed before hardware reset so autoneg doesn't
2037*4882a593Smuzhiyun * interfere with test result
2038*4882a593Smuzhiyun */
2039*4882a593Smuzhiyun if (igb_link_test(adapter, &data[TEST_LINK]))
2040*4882a593Smuzhiyun eth_test->flags |= ETH_TEST_FL_FAILED;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun if (if_running)
2043*4882a593Smuzhiyun /* indicate we're in test mode */
2044*4882a593Smuzhiyun igb_close(netdev);
2045*4882a593Smuzhiyun else
2046*4882a593Smuzhiyun igb_reset(adapter);
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun if (igb_reg_test(adapter, &data[TEST_REG]))
2049*4882a593Smuzhiyun eth_test->flags |= ETH_TEST_FL_FAILED;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun igb_reset(adapter);
2052*4882a593Smuzhiyun if (igb_eeprom_test(adapter, &data[TEST_EEP]))
2053*4882a593Smuzhiyun eth_test->flags |= ETH_TEST_FL_FAILED;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun igb_reset(adapter);
2056*4882a593Smuzhiyun if (igb_intr_test(adapter, &data[TEST_IRQ]))
2057*4882a593Smuzhiyun eth_test->flags |= ETH_TEST_FL_FAILED;
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun igb_reset(adapter);
2060*4882a593Smuzhiyun /* power up link for loopback test */
2061*4882a593Smuzhiyun igb_power_up_link(adapter);
2062*4882a593Smuzhiyun if (igb_loopback_test(adapter, &data[TEST_LOOP]))
2063*4882a593Smuzhiyun eth_test->flags |= ETH_TEST_FL_FAILED;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun /* restore speed, duplex, autoneg settings */
2066*4882a593Smuzhiyun adapter->hw.phy.autoneg_advertised = autoneg_advertised;
2067*4882a593Smuzhiyun adapter->hw.mac.forced_speed_duplex = forced_speed_duplex;
2068*4882a593Smuzhiyun adapter->hw.mac.autoneg = autoneg;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun /* force this routine to wait until autoneg complete/timeout */
2071*4882a593Smuzhiyun adapter->hw.phy.autoneg_wait_to_complete = true;
2072*4882a593Smuzhiyun igb_reset(adapter);
2073*4882a593Smuzhiyun adapter->hw.phy.autoneg_wait_to_complete = false;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun clear_bit(__IGB_TESTING, &adapter->state);
2076*4882a593Smuzhiyun if (if_running)
2077*4882a593Smuzhiyun igb_open(netdev);
2078*4882a593Smuzhiyun } else {
2079*4882a593Smuzhiyun dev_info(&adapter->pdev->dev, "online testing starting\n");
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun /* PHY is powered down when interface is down */
2082*4882a593Smuzhiyun if (if_running && igb_link_test(adapter, &data[TEST_LINK]))
2083*4882a593Smuzhiyun eth_test->flags |= ETH_TEST_FL_FAILED;
2084*4882a593Smuzhiyun else
2085*4882a593Smuzhiyun data[TEST_LINK] = 0;
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun /* Online tests aren't run; pass by default */
2088*4882a593Smuzhiyun data[TEST_REG] = 0;
2089*4882a593Smuzhiyun data[TEST_EEP] = 0;
2090*4882a593Smuzhiyun data[TEST_IRQ] = 0;
2091*4882a593Smuzhiyun data[TEST_LOOP] = 0;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun clear_bit(__IGB_TESTING, &adapter->state);
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun msleep_interruptible(4 * 1000);
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun
igb_get_wol(struct net_device * netdev,struct ethtool_wolinfo * wol)2098*4882a593Smuzhiyun static void igb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun wol->wolopts = 0;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
2105*4882a593Smuzhiyun return;
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun wol->supported = WAKE_UCAST | WAKE_MCAST |
2108*4882a593Smuzhiyun WAKE_BCAST | WAKE_MAGIC |
2109*4882a593Smuzhiyun WAKE_PHY;
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun /* apply any specific unsupported masks here */
2112*4882a593Smuzhiyun switch (adapter->hw.device_id) {
2113*4882a593Smuzhiyun default:
2114*4882a593Smuzhiyun break;
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun if (adapter->wol & E1000_WUFC_EX)
2118*4882a593Smuzhiyun wol->wolopts |= WAKE_UCAST;
2119*4882a593Smuzhiyun if (adapter->wol & E1000_WUFC_MC)
2120*4882a593Smuzhiyun wol->wolopts |= WAKE_MCAST;
2121*4882a593Smuzhiyun if (adapter->wol & E1000_WUFC_BC)
2122*4882a593Smuzhiyun wol->wolopts |= WAKE_BCAST;
2123*4882a593Smuzhiyun if (adapter->wol & E1000_WUFC_MAG)
2124*4882a593Smuzhiyun wol->wolopts |= WAKE_MAGIC;
2125*4882a593Smuzhiyun if (adapter->wol & E1000_WUFC_LNKC)
2126*4882a593Smuzhiyun wol->wolopts |= WAKE_PHY;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
igb_set_wol(struct net_device * netdev,struct ethtool_wolinfo * wol)2129*4882a593Smuzhiyun static int igb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2130*4882a593Smuzhiyun {
2131*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE | WAKE_FILTER))
2134*4882a593Smuzhiyun return -EOPNOTSUPP;
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
2137*4882a593Smuzhiyun return wol->wolopts ? -EOPNOTSUPP : 0;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun /* these settings will always override what we currently have */
2140*4882a593Smuzhiyun adapter->wol = 0;
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun if (wol->wolopts & WAKE_UCAST)
2143*4882a593Smuzhiyun adapter->wol |= E1000_WUFC_EX;
2144*4882a593Smuzhiyun if (wol->wolopts & WAKE_MCAST)
2145*4882a593Smuzhiyun adapter->wol |= E1000_WUFC_MC;
2146*4882a593Smuzhiyun if (wol->wolopts & WAKE_BCAST)
2147*4882a593Smuzhiyun adapter->wol |= E1000_WUFC_BC;
2148*4882a593Smuzhiyun if (wol->wolopts & WAKE_MAGIC)
2149*4882a593Smuzhiyun adapter->wol |= E1000_WUFC_MAG;
2150*4882a593Smuzhiyun if (wol->wolopts & WAKE_PHY)
2151*4882a593Smuzhiyun adapter->wol |= E1000_WUFC_LNKC;
2152*4882a593Smuzhiyun device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun return 0;
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /* bit defines for adapter->led_status */
2158*4882a593Smuzhiyun #define IGB_LED_ON 0
2159*4882a593Smuzhiyun
igb_set_phys_id(struct net_device * netdev,enum ethtool_phys_id_state state)2160*4882a593Smuzhiyun static int igb_set_phys_id(struct net_device *netdev,
2161*4882a593Smuzhiyun enum ethtool_phys_id_state state)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2164*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun switch (state) {
2167*4882a593Smuzhiyun case ETHTOOL_ID_ACTIVE:
2168*4882a593Smuzhiyun igb_blink_led(hw);
2169*4882a593Smuzhiyun return 2;
2170*4882a593Smuzhiyun case ETHTOOL_ID_ON:
2171*4882a593Smuzhiyun igb_blink_led(hw);
2172*4882a593Smuzhiyun break;
2173*4882a593Smuzhiyun case ETHTOOL_ID_OFF:
2174*4882a593Smuzhiyun igb_led_off(hw);
2175*4882a593Smuzhiyun break;
2176*4882a593Smuzhiyun case ETHTOOL_ID_INACTIVE:
2177*4882a593Smuzhiyun igb_led_off(hw);
2178*4882a593Smuzhiyun clear_bit(IGB_LED_ON, &adapter->led_status);
2179*4882a593Smuzhiyun igb_cleanup_led(hw);
2180*4882a593Smuzhiyun break;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun return 0;
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun
igb_set_coalesce(struct net_device * netdev,struct ethtool_coalesce * ec)2186*4882a593Smuzhiyun static int igb_set_coalesce(struct net_device *netdev,
2187*4882a593Smuzhiyun struct ethtool_coalesce *ec)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2190*4882a593Smuzhiyun int i;
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun if ((ec->rx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2193*4882a593Smuzhiyun ((ec->rx_coalesce_usecs > 3) &&
2194*4882a593Smuzhiyun (ec->rx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2195*4882a593Smuzhiyun (ec->rx_coalesce_usecs == 2))
2196*4882a593Smuzhiyun return -EINVAL;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun if ((ec->tx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2199*4882a593Smuzhiyun ((ec->tx_coalesce_usecs > 3) &&
2200*4882a593Smuzhiyun (ec->tx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2201*4882a593Smuzhiyun (ec->tx_coalesce_usecs == 2))
2202*4882a593Smuzhiyun return -EINVAL;
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun if ((adapter->flags & IGB_FLAG_QUEUE_PAIRS) && ec->tx_coalesce_usecs)
2205*4882a593Smuzhiyun return -EINVAL;
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun /* If ITR is disabled, disable DMAC */
2208*4882a593Smuzhiyun if (ec->rx_coalesce_usecs == 0) {
2209*4882a593Smuzhiyun if (adapter->flags & IGB_FLAG_DMAC)
2210*4882a593Smuzhiyun adapter->flags &= ~IGB_FLAG_DMAC;
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun /* convert to rate of irq's per second */
2214*4882a593Smuzhiyun if (ec->rx_coalesce_usecs && ec->rx_coalesce_usecs <= 3)
2215*4882a593Smuzhiyun adapter->rx_itr_setting = ec->rx_coalesce_usecs;
2216*4882a593Smuzhiyun else
2217*4882a593Smuzhiyun adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun /* convert to rate of irq's per second */
2220*4882a593Smuzhiyun if (adapter->flags & IGB_FLAG_QUEUE_PAIRS)
2221*4882a593Smuzhiyun adapter->tx_itr_setting = adapter->rx_itr_setting;
2222*4882a593Smuzhiyun else if (ec->tx_coalesce_usecs && ec->tx_coalesce_usecs <= 3)
2223*4882a593Smuzhiyun adapter->tx_itr_setting = ec->tx_coalesce_usecs;
2224*4882a593Smuzhiyun else
2225*4882a593Smuzhiyun adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun for (i = 0; i < adapter->num_q_vectors; i++) {
2228*4882a593Smuzhiyun struct igb_q_vector *q_vector = adapter->q_vector[i];
2229*4882a593Smuzhiyun q_vector->tx.work_limit = adapter->tx_work_limit;
2230*4882a593Smuzhiyun if (q_vector->rx.ring)
2231*4882a593Smuzhiyun q_vector->itr_val = adapter->rx_itr_setting;
2232*4882a593Smuzhiyun else
2233*4882a593Smuzhiyun q_vector->itr_val = adapter->tx_itr_setting;
2234*4882a593Smuzhiyun if (q_vector->itr_val && q_vector->itr_val <= 3)
2235*4882a593Smuzhiyun q_vector->itr_val = IGB_START_ITR;
2236*4882a593Smuzhiyun q_vector->set_itr = 1;
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun return 0;
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun
igb_get_coalesce(struct net_device * netdev,struct ethtool_coalesce * ec)2242*4882a593Smuzhiyun static int igb_get_coalesce(struct net_device *netdev,
2243*4882a593Smuzhiyun struct ethtool_coalesce *ec)
2244*4882a593Smuzhiyun {
2245*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun if (adapter->rx_itr_setting <= 3)
2248*4882a593Smuzhiyun ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2249*4882a593Smuzhiyun else
2250*4882a593Smuzhiyun ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS)) {
2253*4882a593Smuzhiyun if (adapter->tx_itr_setting <= 3)
2254*4882a593Smuzhiyun ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2255*4882a593Smuzhiyun else
2256*4882a593Smuzhiyun ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun return 0;
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun
igb_nway_reset(struct net_device * netdev)2262*4882a593Smuzhiyun static int igb_nway_reset(struct net_device *netdev)
2263*4882a593Smuzhiyun {
2264*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2265*4882a593Smuzhiyun if (netif_running(netdev))
2266*4882a593Smuzhiyun igb_reinit_locked(adapter);
2267*4882a593Smuzhiyun return 0;
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun
igb_get_sset_count(struct net_device * netdev,int sset)2270*4882a593Smuzhiyun static int igb_get_sset_count(struct net_device *netdev, int sset)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun switch (sset) {
2273*4882a593Smuzhiyun case ETH_SS_STATS:
2274*4882a593Smuzhiyun return IGB_STATS_LEN;
2275*4882a593Smuzhiyun case ETH_SS_TEST:
2276*4882a593Smuzhiyun return IGB_TEST_LEN;
2277*4882a593Smuzhiyun case ETH_SS_PRIV_FLAGS:
2278*4882a593Smuzhiyun return IGB_PRIV_FLAGS_STR_LEN;
2279*4882a593Smuzhiyun default:
2280*4882a593Smuzhiyun return -ENOTSUPP;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun
igb_get_ethtool_stats(struct net_device * netdev,struct ethtool_stats * stats,u64 * data)2284*4882a593Smuzhiyun static void igb_get_ethtool_stats(struct net_device *netdev,
2285*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
2286*4882a593Smuzhiyun {
2287*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2288*4882a593Smuzhiyun struct rtnl_link_stats64 *net_stats = &adapter->stats64;
2289*4882a593Smuzhiyun unsigned int start;
2290*4882a593Smuzhiyun struct igb_ring *ring;
2291*4882a593Smuzhiyun int i, j;
2292*4882a593Smuzhiyun char *p;
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun spin_lock(&adapter->stats64_lock);
2295*4882a593Smuzhiyun igb_update_stats(adapter);
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
2298*4882a593Smuzhiyun p = (char *)adapter + igb_gstrings_stats[i].stat_offset;
2299*4882a593Smuzhiyun data[i] = (igb_gstrings_stats[i].sizeof_stat ==
2300*4882a593Smuzhiyun sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun for (j = 0; j < IGB_NETDEV_STATS_LEN; j++, i++) {
2303*4882a593Smuzhiyun p = (char *)net_stats + igb_gstrings_net_stats[j].stat_offset;
2304*4882a593Smuzhiyun data[i] = (igb_gstrings_net_stats[j].sizeof_stat ==
2305*4882a593Smuzhiyun sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun for (j = 0; j < adapter->num_tx_queues; j++) {
2308*4882a593Smuzhiyun u64 restart2;
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun ring = adapter->tx_ring[j];
2311*4882a593Smuzhiyun do {
2312*4882a593Smuzhiyun start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
2313*4882a593Smuzhiyun data[i] = ring->tx_stats.packets;
2314*4882a593Smuzhiyun data[i+1] = ring->tx_stats.bytes;
2315*4882a593Smuzhiyun data[i+2] = ring->tx_stats.restart_queue;
2316*4882a593Smuzhiyun } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
2317*4882a593Smuzhiyun do {
2318*4882a593Smuzhiyun start = u64_stats_fetch_begin_irq(&ring->tx_syncp2);
2319*4882a593Smuzhiyun restart2 = ring->tx_stats.restart_queue2;
2320*4882a593Smuzhiyun } while (u64_stats_fetch_retry_irq(&ring->tx_syncp2, start));
2321*4882a593Smuzhiyun data[i+2] += restart2;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun i += IGB_TX_QUEUE_STATS_LEN;
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun for (j = 0; j < adapter->num_rx_queues; j++) {
2326*4882a593Smuzhiyun ring = adapter->rx_ring[j];
2327*4882a593Smuzhiyun do {
2328*4882a593Smuzhiyun start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
2329*4882a593Smuzhiyun data[i] = ring->rx_stats.packets;
2330*4882a593Smuzhiyun data[i+1] = ring->rx_stats.bytes;
2331*4882a593Smuzhiyun data[i+2] = ring->rx_stats.drops;
2332*4882a593Smuzhiyun data[i+3] = ring->rx_stats.csum_err;
2333*4882a593Smuzhiyun data[i+4] = ring->rx_stats.alloc_failed;
2334*4882a593Smuzhiyun } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
2335*4882a593Smuzhiyun i += IGB_RX_QUEUE_STATS_LEN;
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun spin_unlock(&adapter->stats64_lock);
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun
igb_get_strings(struct net_device * netdev,u32 stringset,u8 * data)2340*4882a593Smuzhiyun static void igb_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
2341*4882a593Smuzhiyun {
2342*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
2343*4882a593Smuzhiyun u8 *p = data;
2344*4882a593Smuzhiyun int i;
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun switch (stringset) {
2347*4882a593Smuzhiyun case ETH_SS_TEST:
2348*4882a593Smuzhiyun memcpy(data, *igb_gstrings_test,
2349*4882a593Smuzhiyun IGB_TEST_LEN*ETH_GSTRING_LEN);
2350*4882a593Smuzhiyun break;
2351*4882a593Smuzhiyun case ETH_SS_STATS:
2352*4882a593Smuzhiyun for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
2353*4882a593Smuzhiyun memcpy(p, igb_gstrings_stats[i].stat_string,
2354*4882a593Smuzhiyun ETH_GSTRING_LEN);
2355*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun for (i = 0; i < IGB_NETDEV_STATS_LEN; i++) {
2358*4882a593Smuzhiyun memcpy(p, igb_gstrings_net_stats[i].stat_string,
2359*4882a593Smuzhiyun ETH_GSTRING_LEN);
2360*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++) {
2363*4882a593Smuzhiyun sprintf(p, "tx_queue_%u_packets", i);
2364*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2365*4882a593Smuzhiyun sprintf(p, "tx_queue_%u_bytes", i);
2366*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2367*4882a593Smuzhiyun sprintf(p, "tx_queue_%u_restart", i);
2368*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2369*4882a593Smuzhiyun }
2370*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
2371*4882a593Smuzhiyun sprintf(p, "rx_queue_%u_packets", i);
2372*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2373*4882a593Smuzhiyun sprintf(p, "rx_queue_%u_bytes", i);
2374*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2375*4882a593Smuzhiyun sprintf(p, "rx_queue_%u_drops", i);
2376*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2377*4882a593Smuzhiyun sprintf(p, "rx_queue_%u_csum_err", i);
2378*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2379*4882a593Smuzhiyun sprintf(p, "rx_queue_%u_alloc_failed", i);
2380*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
2381*4882a593Smuzhiyun }
2382*4882a593Smuzhiyun /* BUG_ON(p - data != IGB_STATS_LEN * ETH_GSTRING_LEN); */
2383*4882a593Smuzhiyun break;
2384*4882a593Smuzhiyun case ETH_SS_PRIV_FLAGS:
2385*4882a593Smuzhiyun memcpy(data, igb_priv_flags_strings,
2386*4882a593Smuzhiyun IGB_PRIV_FLAGS_STR_LEN * ETH_GSTRING_LEN);
2387*4882a593Smuzhiyun break;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun
igb_get_ts_info(struct net_device * dev,struct ethtool_ts_info * info)2391*4882a593Smuzhiyun static int igb_get_ts_info(struct net_device *dev,
2392*4882a593Smuzhiyun struct ethtool_ts_info *info)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(dev);
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun if (adapter->ptp_clock)
2397*4882a593Smuzhiyun info->phc_index = ptp_clock_index(adapter->ptp_clock);
2398*4882a593Smuzhiyun else
2399*4882a593Smuzhiyun info->phc_index = -1;
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun switch (adapter->hw.mac.type) {
2402*4882a593Smuzhiyun case e1000_82575:
2403*4882a593Smuzhiyun info->so_timestamping =
2404*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_SOFTWARE |
2405*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_SOFTWARE |
2406*4882a593Smuzhiyun SOF_TIMESTAMPING_SOFTWARE;
2407*4882a593Smuzhiyun return 0;
2408*4882a593Smuzhiyun case e1000_82576:
2409*4882a593Smuzhiyun case e1000_82580:
2410*4882a593Smuzhiyun case e1000_i350:
2411*4882a593Smuzhiyun case e1000_i354:
2412*4882a593Smuzhiyun case e1000_i210:
2413*4882a593Smuzhiyun case e1000_i211:
2414*4882a593Smuzhiyun info->so_timestamping =
2415*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_SOFTWARE |
2416*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_SOFTWARE |
2417*4882a593Smuzhiyun SOF_TIMESTAMPING_SOFTWARE |
2418*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_HARDWARE |
2419*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_HARDWARE |
2420*4882a593Smuzhiyun SOF_TIMESTAMPING_RAW_HARDWARE;
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun info->tx_types =
2423*4882a593Smuzhiyun BIT(HWTSTAMP_TX_OFF) |
2424*4882a593Smuzhiyun BIT(HWTSTAMP_TX_ON);
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun info->rx_filters = BIT(HWTSTAMP_FILTER_NONE);
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun /* 82576 does not support timestamping all packets. */
2429*4882a593Smuzhiyun if (adapter->hw.mac.type >= e1000_82580)
2430*4882a593Smuzhiyun info->rx_filters |= BIT(HWTSTAMP_FILTER_ALL);
2431*4882a593Smuzhiyun else
2432*4882a593Smuzhiyun info->rx_filters |=
2433*4882a593Smuzhiyun BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
2434*4882a593Smuzhiyun BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
2435*4882a593Smuzhiyun BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun return 0;
2438*4882a593Smuzhiyun default:
2439*4882a593Smuzhiyun return -EOPNOTSUPP;
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun #define ETHER_TYPE_FULL_MASK ((__force __be16)~0)
igb_get_ethtool_nfc_entry(struct igb_adapter * adapter,struct ethtool_rxnfc * cmd)2444*4882a593Smuzhiyun static int igb_get_ethtool_nfc_entry(struct igb_adapter *adapter,
2445*4882a593Smuzhiyun struct ethtool_rxnfc *cmd)
2446*4882a593Smuzhiyun {
2447*4882a593Smuzhiyun struct ethtool_rx_flow_spec *fsp = &cmd->fs;
2448*4882a593Smuzhiyun struct igb_nfc_filter *rule = NULL;
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun /* report total rule count */
2451*4882a593Smuzhiyun cmd->data = IGB_MAX_RXNFC_FILTERS;
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
2454*4882a593Smuzhiyun if (fsp->location <= rule->sw_idx)
2455*4882a593Smuzhiyun break;
2456*4882a593Smuzhiyun }
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun if (!rule || fsp->location != rule->sw_idx)
2459*4882a593Smuzhiyun return -EINVAL;
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun if (rule->filter.match_flags) {
2462*4882a593Smuzhiyun fsp->flow_type = ETHER_FLOW;
2463*4882a593Smuzhiyun fsp->ring_cookie = rule->action;
2464*4882a593Smuzhiyun if (rule->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE) {
2465*4882a593Smuzhiyun fsp->h_u.ether_spec.h_proto = rule->filter.etype;
2466*4882a593Smuzhiyun fsp->m_u.ether_spec.h_proto = ETHER_TYPE_FULL_MASK;
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun if (rule->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI) {
2469*4882a593Smuzhiyun fsp->flow_type |= FLOW_EXT;
2470*4882a593Smuzhiyun fsp->h_ext.vlan_tci = rule->filter.vlan_tci;
2471*4882a593Smuzhiyun fsp->m_ext.vlan_tci = htons(VLAN_PRIO_MASK);
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun if (rule->filter.match_flags & IGB_FILTER_FLAG_DST_MAC_ADDR) {
2474*4882a593Smuzhiyun ether_addr_copy(fsp->h_u.ether_spec.h_dest,
2475*4882a593Smuzhiyun rule->filter.dst_addr);
2476*4882a593Smuzhiyun /* As we only support matching by the full
2477*4882a593Smuzhiyun * mask, return the mask to userspace
2478*4882a593Smuzhiyun */
2479*4882a593Smuzhiyun eth_broadcast_addr(fsp->m_u.ether_spec.h_dest);
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun if (rule->filter.match_flags & IGB_FILTER_FLAG_SRC_MAC_ADDR) {
2482*4882a593Smuzhiyun ether_addr_copy(fsp->h_u.ether_spec.h_source,
2483*4882a593Smuzhiyun rule->filter.src_addr);
2484*4882a593Smuzhiyun /* As we only support matching by the full
2485*4882a593Smuzhiyun * mask, return the mask to userspace
2486*4882a593Smuzhiyun */
2487*4882a593Smuzhiyun eth_broadcast_addr(fsp->m_u.ether_spec.h_source);
2488*4882a593Smuzhiyun }
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun return 0;
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun return -EINVAL;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun
igb_get_ethtool_nfc_all(struct igb_adapter * adapter,struct ethtool_rxnfc * cmd,u32 * rule_locs)2495*4882a593Smuzhiyun static int igb_get_ethtool_nfc_all(struct igb_adapter *adapter,
2496*4882a593Smuzhiyun struct ethtool_rxnfc *cmd,
2497*4882a593Smuzhiyun u32 *rule_locs)
2498*4882a593Smuzhiyun {
2499*4882a593Smuzhiyun struct igb_nfc_filter *rule;
2500*4882a593Smuzhiyun int cnt = 0;
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun /* report total rule count */
2503*4882a593Smuzhiyun cmd->data = IGB_MAX_RXNFC_FILTERS;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
2506*4882a593Smuzhiyun if (cnt == cmd->rule_cnt)
2507*4882a593Smuzhiyun return -EMSGSIZE;
2508*4882a593Smuzhiyun rule_locs[cnt] = rule->sw_idx;
2509*4882a593Smuzhiyun cnt++;
2510*4882a593Smuzhiyun }
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun cmd->rule_cnt = cnt;
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun return 0;
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun
igb_get_rss_hash_opts(struct igb_adapter * adapter,struct ethtool_rxnfc * cmd)2517*4882a593Smuzhiyun static int igb_get_rss_hash_opts(struct igb_adapter *adapter,
2518*4882a593Smuzhiyun struct ethtool_rxnfc *cmd)
2519*4882a593Smuzhiyun {
2520*4882a593Smuzhiyun cmd->data = 0;
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun /* Report default options for RSS on igb */
2523*4882a593Smuzhiyun switch (cmd->flow_type) {
2524*4882a593Smuzhiyun case TCP_V4_FLOW:
2525*4882a593Smuzhiyun cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2526*4882a593Smuzhiyun fallthrough;
2527*4882a593Smuzhiyun case UDP_V4_FLOW:
2528*4882a593Smuzhiyun if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2529*4882a593Smuzhiyun cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2530*4882a593Smuzhiyun fallthrough;
2531*4882a593Smuzhiyun case SCTP_V4_FLOW:
2532*4882a593Smuzhiyun case AH_ESP_V4_FLOW:
2533*4882a593Smuzhiyun case AH_V4_FLOW:
2534*4882a593Smuzhiyun case ESP_V4_FLOW:
2535*4882a593Smuzhiyun case IPV4_FLOW:
2536*4882a593Smuzhiyun cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2537*4882a593Smuzhiyun break;
2538*4882a593Smuzhiyun case TCP_V6_FLOW:
2539*4882a593Smuzhiyun cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2540*4882a593Smuzhiyun fallthrough;
2541*4882a593Smuzhiyun case UDP_V6_FLOW:
2542*4882a593Smuzhiyun if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2543*4882a593Smuzhiyun cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2544*4882a593Smuzhiyun fallthrough;
2545*4882a593Smuzhiyun case SCTP_V6_FLOW:
2546*4882a593Smuzhiyun case AH_ESP_V6_FLOW:
2547*4882a593Smuzhiyun case AH_V6_FLOW:
2548*4882a593Smuzhiyun case ESP_V6_FLOW:
2549*4882a593Smuzhiyun case IPV6_FLOW:
2550*4882a593Smuzhiyun cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2551*4882a593Smuzhiyun break;
2552*4882a593Smuzhiyun default:
2553*4882a593Smuzhiyun return -EINVAL;
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun return 0;
2557*4882a593Smuzhiyun }
2558*4882a593Smuzhiyun
igb_get_rxnfc(struct net_device * dev,struct ethtool_rxnfc * cmd,u32 * rule_locs)2559*4882a593Smuzhiyun static int igb_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
2560*4882a593Smuzhiyun u32 *rule_locs)
2561*4882a593Smuzhiyun {
2562*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(dev);
2563*4882a593Smuzhiyun int ret = -EOPNOTSUPP;
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun switch (cmd->cmd) {
2566*4882a593Smuzhiyun case ETHTOOL_GRXRINGS:
2567*4882a593Smuzhiyun cmd->data = adapter->num_rx_queues;
2568*4882a593Smuzhiyun ret = 0;
2569*4882a593Smuzhiyun break;
2570*4882a593Smuzhiyun case ETHTOOL_GRXCLSRLCNT:
2571*4882a593Smuzhiyun cmd->rule_cnt = adapter->nfc_filter_count;
2572*4882a593Smuzhiyun ret = 0;
2573*4882a593Smuzhiyun break;
2574*4882a593Smuzhiyun case ETHTOOL_GRXCLSRULE:
2575*4882a593Smuzhiyun ret = igb_get_ethtool_nfc_entry(adapter, cmd);
2576*4882a593Smuzhiyun break;
2577*4882a593Smuzhiyun case ETHTOOL_GRXCLSRLALL:
2578*4882a593Smuzhiyun ret = igb_get_ethtool_nfc_all(adapter, cmd, rule_locs);
2579*4882a593Smuzhiyun break;
2580*4882a593Smuzhiyun case ETHTOOL_GRXFH:
2581*4882a593Smuzhiyun ret = igb_get_rss_hash_opts(adapter, cmd);
2582*4882a593Smuzhiyun break;
2583*4882a593Smuzhiyun default:
2584*4882a593Smuzhiyun break;
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun return ret;
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun #define UDP_RSS_FLAGS (IGB_FLAG_RSS_FIELD_IPV4_UDP | \
2591*4882a593Smuzhiyun IGB_FLAG_RSS_FIELD_IPV6_UDP)
igb_set_rss_hash_opt(struct igb_adapter * adapter,struct ethtool_rxnfc * nfc)2592*4882a593Smuzhiyun static int igb_set_rss_hash_opt(struct igb_adapter *adapter,
2593*4882a593Smuzhiyun struct ethtool_rxnfc *nfc)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun u32 flags = adapter->flags;
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun /* RSS does not support anything other than hashing
2598*4882a593Smuzhiyun * to queues on src and dst IPs and ports
2599*4882a593Smuzhiyun */
2600*4882a593Smuzhiyun if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2601*4882a593Smuzhiyun RXH_L4_B_0_1 | RXH_L4_B_2_3))
2602*4882a593Smuzhiyun return -EINVAL;
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun switch (nfc->flow_type) {
2605*4882a593Smuzhiyun case TCP_V4_FLOW:
2606*4882a593Smuzhiyun case TCP_V6_FLOW:
2607*4882a593Smuzhiyun if (!(nfc->data & RXH_IP_SRC) ||
2608*4882a593Smuzhiyun !(nfc->data & RXH_IP_DST) ||
2609*4882a593Smuzhiyun !(nfc->data & RXH_L4_B_0_1) ||
2610*4882a593Smuzhiyun !(nfc->data & RXH_L4_B_2_3))
2611*4882a593Smuzhiyun return -EINVAL;
2612*4882a593Smuzhiyun break;
2613*4882a593Smuzhiyun case UDP_V4_FLOW:
2614*4882a593Smuzhiyun if (!(nfc->data & RXH_IP_SRC) ||
2615*4882a593Smuzhiyun !(nfc->data & RXH_IP_DST))
2616*4882a593Smuzhiyun return -EINVAL;
2617*4882a593Smuzhiyun switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2618*4882a593Smuzhiyun case 0:
2619*4882a593Smuzhiyun flags &= ~IGB_FLAG_RSS_FIELD_IPV4_UDP;
2620*4882a593Smuzhiyun break;
2621*4882a593Smuzhiyun case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2622*4882a593Smuzhiyun flags |= IGB_FLAG_RSS_FIELD_IPV4_UDP;
2623*4882a593Smuzhiyun break;
2624*4882a593Smuzhiyun default:
2625*4882a593Smuzhiyun return -EINVAL;
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun break;
2628*4882a593Smuzhiyun case UDP_V6_FLOW:
2629*4882a593Smuzhiyun if (!(nfc->data & RXH_IP_SRC) ||
2630*4882a593Smuzhiyun !(nfc->data & RXH_IP_DST))
2631*4882a593Smuzhiyun return -EINVAL;
2632*4882a593Smuzhiyun switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2633*4882a593Smuzhiyun case 0:
2634*4882a593Smuzhiyun flags &= ~IGB_FLAG_RSS_FIELD_IPV6_UDP;
2635*4882a593Smuzhiyun break;
2636*4882a593Smuzhiyun case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2637*4882a593Smuzhiyun flags |= IGB_FLAG_RSS_FIELD_IPV6_UDP;
2638*4882a593Smuzhiyun break;
2639*4882a593Smuzhiyun default:
2640*4882a593Smuzhiyun return -EINVAL;
2641*4882a593Smuzhiyun }
2642*4882a593Smuzhiyun break;
2643*4882a593Smuzhiyun case AH_ESP_V4_FLOW:
2644*4882a593Smuzhiyun case AH_V4_FLOW:
2645*4882a593Smuzhiyun case ESP_V4_FLOW:
2646*4882a593Smuzhiyun case SCTP_V4_FLOW:
2647*4882a593Smuzhiyun case AH_ESP_V6_FLOW:
2648*4882a593Smuzhiyun case AH_V6_FLOW:
2649*4882a593Smuzhiyun case ESP_V6_FLOW:
2650*4882a593Smuzhiyun case SCTP_V6_FLOW:
2651*4882a593Smuzhiyun if (!(nfc->data & RXH_IP_SRC) ||
2652*4882a593Smuzhiyun !(nfc->data & RXH_IP_DST) ||
2653*4882a593Smuzhiyun (nfc->data & RXH_L4_B_0_1) ||
2654*4882a593Smuzhiyun (nfc->data & RXH_L4_B_2_3))
2655*4882a593Smuzhiyun return -EINVAL;
2656*4882a593Smuzhiyun break;
2657*4882a593Smuzhiyun default:
2658*4882a593Smuzhiyun return -EINVAL;
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun /* if we changed something we need to update flags */
2662*4882a593Smuzhiyun if (flags != adapter->flags) {
2663*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
2664*4882a593Smuzhiyun u32 mrqc = rd32(E1000_MRQC);
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun if ((flags & UDP_RSS_FLAGS) &&
2667*4882a593Smuzhiyun !(adapter->flags & UDP_RSS_FLAGS))
2668*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
2669*4882a593Smuzhiyun "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
2670*4882a593Smuzhiyun
2671*4882a593Smuzhiyun adapter->flags = flags;
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun /* Perform hash on these packet types */
2674*4882a593Smuzhiyun mrqc |= E1000_MRQC_RSS_FIELD_IPV4 |
2675*4882a593Smuzhiyun E1000_MRQC_RSS_FIELD_IPV4_TCP |
2676*4882a593Smuzhiyun E1000_MRQC_RSS_FIELD_IPV6 |
2677*4882a593Smuzhiyun E1000_MRQC_RSS_FIELD_IPV6_TCP;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun mrqc &= ~(E1000_MRQC_RSS_FIELD_IPV4_UDP |
2680*4882a593Smuzhiyun E1000_MRQC_RSS_FIELD_IPV6_UDP);
2681*4882a593Smuzhiyun
2682*4882a593Smuzhiyun if (flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2683*4882a593Smuzhiyun mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun if (flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2686*4882a593Smuzhiyun mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun wr32(E1000_MRQC, mrqc);
2689*4882a593Smuzhiyun }
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun return 0;
2692*4882a593Smuzhiyun }
2693*4882a593Smuzhiyun
igb_rxnfc_write_etype_filter(struct igb_adapter * adapter,struct igb_nfc_filter * input)2694*4882a593Smuzhiyun static int igb_rxnfc_write_etype_filter(struct igb_adapter *adapter,
2695*4882a593Smuzhiyun struct igb_nfc_filter *input)
2696*4882a593Smuzhiyun {
2697*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
2698*4882a593Smuzhiyun u8 i;
2699*4882a593Smuzhiyun u32 etqf;
2700*4882a593Smuzhiyun u16 etype;
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun /* find an empty etype filter register */
2703*4882a593Smuzhiyun for (i = 0; i < MAX_ETYPE_FILTER; ++i) {
2704*4882a593Smuzhiyun if (!adapter->etype_bitmap[i])
2705*4882a593Smuzhiyun break;
2706*4882a593Smuzhiyun }
2707*4882a593Smuzhiyun if (i == MAX_ETYPE_FILTER) {
2708*4882a593Smuzhiyun dev_err(&adapter->pdev->dev, "ethtool -N: etype filters are all used.\n");
2709*4882a593Smuzhiyun return -EINVAL;
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun
2712*4882a593Smuzhiyun adapter->etype_bitmap[i] = true;
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun etqf = rd32(E1000_ETQF(i));
2715*4882a593Smuzhiyun etype = ntohs(input->filter.etype & ETHER_TYPE_FULL_MASK);
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun etqf |= E1000_ETQF_FILTER_ENABLE;
2718*4882a593Smuzhiyun etqf &= ~E1000_ETQF_ETYPE_MASK;
2719*4882a593Smuzhiyun etqf |= (etype & E1000_ETQF_ETYPE_MASK);
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun etqf &= ~E1000_ETQF_QUEUE_MASK;
2722*4882a593Smuzhiyun etqf |= ((input->action << E1000_ETQF_QUEUE_SHIFT)
2723*4882a593Smuzhiyun & E1000_ETQF_QUEUE_MASK);
2724*4882a593Smuzhiyun etqf |= E1000_ETQF_QUEUE_ENABLE;
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun wr32(E1000_ETQF(i), etqf);
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun input->etype_reg_index = i;
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun return 0;
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun
igb_rxnfc_write_vlan_prio_filter(struct igb_adapter * adapter,struct igb_nfc_filter * input)2733*4882a593Smuzhiyun static int igb_rxnfc_write_vlan_prio_filter(struct igb_adapter *adapter,
2734*4882a593Smuzhiyun struct igb_nfc_filter *input)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
2737*4882a593Smuzhiyun u8 vlan_priority;
2738*4882a593Smuzhiyun u16 queue_index;
2739*4882a593Smuzhiyun u32 vlapqf;
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun vlapqf = rd32(E1000_VLAPQF);
2742*4882a593Smuzhiyun vlan_priority = (ntohs(input->filter.vlan_tci) & VLAN_PRIO_MASK)
2743*4882a593Smuzhiyun >> VLAN_PRIO_SHIFT;
2744*4882a593Smuzhiyun queue_index = (vlapqf >> (vlan_priority * 4)) & E1000_VLAPQF_QUEUE_MASK;
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun /* check whether this vlan prio is already set */
2747*4882a593Smuzhiyun if ((vlapqf & E1000_VLAPQF_P_VALID(vlan_priority)) &&
2748*4882a593Smuzhiyun (queue_index != input->action)) {
2749*4882a593Smuzhiyun dev_err(&adapter->pdev->dev, "ethtool rxnfc set vlan prio filter failed.\n");
2750*4882a593Smuzhiyun return -EEXIST;
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun vlapqf |= E1000_VLAPQF_P_VALID(vlan_priority);
2754*4882a593Smuzhiyun vlapqf |= E1000_VLAPQF_QUEUE_SEL(vlan_priority, input->action);
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun wr32(E1000_VLAPQF, vlapqf);
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun return 0;
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun
igb_add_filter(struct igb_adapter * adapter,struct igb_nfc_filter * input)2761*4882a593Smuzhiyun int igb_add_filter(struct igb_adapter *adapter, struct igb_nfc_filter *input)
2762*4882a593Smuzhiyun {
2763*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
2764*4882a593Smuzhiyun int err = -EINVAL;
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun if (hw->mac.type == e1000_i210 &&
2767*4882a593Smuzhiyun !(input->filter.match_flags & ~IGB_FILTER_FLAG_SRC_MAC_ADDR)) {
2768*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
2769*4882a593Smuzhiyun "i210 doesn't support flow classification rules specifying only source addresses.\n");
2770*4882a593Smuzhiyun return -EOPNOTSUPP;
2771*4882a593Smuzhiyun }
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun if (input->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE) {
2774*4882a593Smuzhiyun err = igb_rxnfc_write_etype_filter(adapter, input);
2775*4882a593Smuzhiyun if (err)
2776*4882a593Smuzhiyun return err;
2777*4882a593Smuzhiyun }
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun if (input->filter.match_flags & IGB_FILTER_FLAG_DST_MAC_ADDR) {
2780*4882a593Smuzhiyun err = igb_add_mac_steering_filter(adapter,
2781*4882a593Smuzhiyun input->filter.dst_addr,
2782*4882a593Smuzhiyun input->action, 0);
2783*4882a593Smuzhiyun err = min_t(int, err, 0);
2784*4882a593Smuzhiyun if (err)
2785*4882a593Smuzhiyun return err;
2786*4882a593Smuzhiyun }
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun if (input->filter.match_flags & IGB_FILTER_FLAG_SRC_MAC_ADDR) {
2789*4882a593Smuzhiyun err = igb_add_mac_steering_filter(adapter,
2790*4882a593Smuzhiyun input->filter.src_addr,
2791*4882a593Smuzhiyun input->action,
2792*4882a593Smuzhiyun IGB_MAC_STATE_SRC_ADDR);
2793*4882a593Smuzhiyun err = min_t(int, err, 0);
2794*4882a593Smuzhiyun if (err)
2795*4882a593Smuzhiyun return err;
2796*4882a593Smuzhiyun }
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun if (input->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI)
2799*4882a593Smuzhiyun err = igb_rxnfc_write_vlan_prio_filter(adapter, input);
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun return err;
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun
igb_clear_etype_filter_regs(struct igb_adapter * adapter,u16 reg_index)2804*4882a593Smuzhiyun static void igb_clear_etype_filter_regs(struct igb_adapter *adapter,
2805*4882a593Smuzhiyun u16 reg_index)
2806*4882a593Smuzhiyun {
2807*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
2808*4882a593Smuzhiyun u32 etqf = rd32(E1000_ETQF(reg_index));
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun etqf &= ~E1000_ETQF_QUEUE_ENABLE;
2811*4882a593Smuzhiyun etqf &= ~E1000_ETQF_QUEUE_MASK;
2812*4882a593Smuzhiyun etqf &= ~E1000_ETQF_FILTER_ENABLE;
2813*4882a593Smuzhiyun
2814*4882a593Smuzhiyun wr32(E1000_ETQF(reg_index), etqf);
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun adapter->etype_bitmap[reg_index] = false;
2817*4882a593Smuzhiyun }
2818*4882a593Smuzhiyun
igb_clear_vlan_prio_filter(struct igb_adapter * adapter,u16 vlan_tci)2819*4882a593Smuzhiyun static void igb_clear_vlan_prio_filter(struct igb_adapter *adapter,
2820*4882a593Smuzhiyun u16 vlan_tci)
2821*4882a593Smuzhiyun {
2822*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
2823*4882a593Smuzhiyun u8 vlan_priority;
2824*4882a593Smuzhiyun u32 vlapqf;
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun vlan_priority = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
2827*4882a593Smuzhiyun
2828*4882a593Smuzhiyun vlapqf = rd32(E1000_VLAPQF);
2829*4882a593Smuzhiyun vlapqf &= ~E1000_VLAPQF_P_VALID(vlan_priority);
2830*4882a593Smuzhiyun vlapqf &= ~E1000_VLAPQF_QUEUE_SEL(vlan_priority,
2831*4882a593Smuzhiyun E1000_VLAPQF_QUEUE_MASK);
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun wr32(E1000_VLAPQF, vlapqf);
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun
igb_erase_filter(struct igb_adapter * adapter,struct igb_nfc_filter * input)2836*4882a593Smuzhiyun int igb_erase_filter(struct igb_adapter *adapter, struct igb_nfc_filter *input)
2837*4882a593Smuzhiyun {
2838*4882a593Smuzhiyun if (input->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE)
2839*4882a593Smuzhiyun igb_clear_etype_filter_regs(adapter,
2840*4882a593Smuzhiyun input->etype_reg_index);
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun if (input->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI)
2843*4882a593Smuzhiyun igb_clear_vlan_prio_filter(adapter,
2844*4882a593Smuzhiyun ntohs(input->filter.vlan_tci));
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun if (input->filter.match_flags & IGB_FILTER_FLAG_SRC_MAC_ADDR)
2847*4882a593Smuzhiyun igb_del_mac_steering_filter(adapter, input->filter.src_addr,
2848*4882a593Smuzhiyun input->action,
2849*4882a593Smuzhiyun IGB_MAC_STATE_SRC_ADDR);
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun if (input->filter.match_flags & IGB_FILTER_FLAG_DST_MAC_ADDR)
2852*4882a593Smuzhiyun igb_del_mac_steering_filter(adapter, input->filter.dst_addr,
2853*4882a593Smuzhiyun input->action, 0);
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun return 0;
2856*4882a593Smuzhiyun }
2857*4882a593Smuzhiyun
igb_update_ethtool_nfc_entry(struct igb_adapter * adapter,struct igb_nfc_filter * input,u16 sw_idx)2858*4882a593Smuzhiyun static int igb_update_ethtool_nfc_entry(struct igb_adapter *adapter,
2859*4882a593Smuzhiyun struct igb_nfc_filter *input,
2860*4882a593Smuzhiyun u16 sw_idx)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun struct igb_nfc_filter *rule, *parent;
2863*4882a593Smuzhiyun int err = -EINVAL;
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun parent = NULL;
2866*4882a593Smuzhiyun rule = NULL;
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
2869*4882a593Smuzhiyun /* hash found, or no matching entry */
2870*4882a593Smuzhiyun if (rule->sw_idx >= sw_idx)
2871*4882a593Smuzhiyun break;
2872*4882a593Smuzhiyun parent = rule;
2873*4882a593Smuzhiyun }
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun /* if there is an old rule occupying our place remove it */
2876*4882a593Smuzhiyun if (rule && (rule->sw_idx == sw_idx)) {
2877*4882a593Smuzhiyun if (!input)
2878*4882a593Smuzhiyun err = igb_erase_filter(adapter, rule);
2879*4882a593Smuzhiyun
2880*4882a593Smuzhiyun hlist_del(&rule->nfc_node);
2881*4882a593Smuzhiyun kfree(rule);
2882*4882a593Smuzhiyun adapter->nfc_filter_count--;
2883*4882a593Smuzhiyun }
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun /* If no input this was a delete, err should be 0 if a rule was
2886*4882a593Smuzhiyun * successfully found and removed from the list else -EINVAL
2887*4882a593Smuzhiyun */
2888*4882a593Smuzhiyun if (!input)
2889*4882a593Smuzhiyun return err;
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun /* initialize node */
2892*4882a593Smuzhiyun INIT_HLIST_NODE(&input->nfc_node);
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun /* add filter to the list */
2895*4882a593Smuzhiyun if (parent)
2896*4882a593Smuzhiyun hlist_add_behind(&input->nfc_node, &parent->nfc_node);
2897*4882a593Smuzhiyun else
2898*4882a593Smuzhiyun hlist_add_head(&input->nfc_node, &adapter->nfc_filter_list);
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun /* update counts */
2901*4882a593Smuzhiyun adapter->nfc_filter_count++;
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun return 0;
2904*4882a593Smuzhiyun }
2905*4882a593Smuzhiyun
igb_add_ethtool_nfc_entry(struct igb_adapter * adapter,struct ethtool_rxnfc * cmd)2906*4882a593Smuzhiyun static int igb_add_ethtool_nfc_entry(struct igb_adapter *adapter,
2907*4882a593Smuzhiyun struct ethtool_rxnfc *cmd)
2908*4882a593Smuzhiyun {
2909*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
2910*4882a593Smuzhiyun struct ethtool_rx_flow_spec *fsp =
2911*4882a593Smuzhiyun (struct ethtool_rx_flow_spec *)&cmd->fs;
2912*4882a593Smuzhiyun struct igb_nfc_filter *input, *rule;
2913*4882a593Smuzhiyun int err = 0;
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun if (!(netdev->hw_features & NETIF_F_NTUPLE))
2916*4882a593Smuzhiyun return -EOPNOTSUPP;
2917*4882a593Smuzhiyun
2918*4882a593Smuzhiyun /* Don't allow programming if the action is a queue greater than
2919*4882a593Smuzhiyun * the number of online Rx queues.
2920*4882a593Smuzhiyun */
2921*4882a593Smuzhiyun if ((fsp->ring_cookie == RX_CLS_FLOW_DISC) ||
2922*4882a593Smuzhiyun (fsp->ring_cookie >= adapter->num_rx_queues)) {
2923*4882a593Smuzhiyun dev_err(&adapter->pdev->dev, "ethtool -N: The specified action is invalid\n");
2924*4882a593Smuzhiyun return -EINVAL;
2925*4882a593Smuzhiyun }
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun /* Don't allow indexes to exist outside of available space */
2928*4882a593Smuzhiyun if (fsp->location >= IGB_MAX_RXNFC_FILTERS) {
2929*4882a593Smuzhiyun dev_err(&adapter->pdev->dev, "Location out of range\n");
2930*4882a593Smuzhiyun return -EINVAL;
2931*4882a593Smuzhiyun }
2932*4882a593Smuzhiyun
2933*4882a593Smuzhiyun if ((fsp->flow_type & ~FLOW_EXT) != ETHER_FLOW)
2934*4882a593Smuzhiyun return -EINVAL;
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun input = kzalloc(sizeof(*input), GFP_KERNEL);
2937*4882a593Smuzhiyun if (!input)
2938*4882a593Smuzhiyun return -ENOMEM;
2939*4882a593Smuzhiyun
2940*4882a593Smuzhiyun if (fsp->m_u.ether_spec.h_proto == ETHER_TYPE_FULL_MASK) {
2941*4882a593Smuzhiyun input->filter.etype = fsp->h_u.ether_spec.h_proto;
2942*4882a593Smuzhiyun input->filter.match_flags = IGB_FILTER_FLAG_ETHER_TYPE;
2943*4882a593Smuzhiyun }
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun /* Only support matching addresses by the full mask */
2946*4882a593Smuzhiyun if (is_broadcast_ether_addr(fsp->m_u.ether_spec.h_source)) {
2947*4882a593Smuzhiyun input->filter.match_flags |= IGB_FILTER_FLAG_SRC_MAC_ADDR;
2948*4882a593Smuzhiyun ether_addr_copy(input->filter.src_addr,
2949*4882a593Smuzhiyun fsp->h_u.ether_spec.h_source);
2950*4882a593Smuzhiyun }
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun /* Only support matching addresses by the full mask */
2953*4882a593Smuzhiyun if (is_broadcast_ether_addr(fsp->m_u.ether_spec.h_dest)) {
2954*4882a593Smuzhiyun input->filter.match_flags |= IGB_FILTER_FLAG_DST_MAC_ADDR;
2955*4882a593Smuzhiyun ether_addr_copy(input->filter.dst_addr,
2956*4882a593Smuzhiyun fsp->h_u.ether_spec.h_dest);
2957*4882a593Smuzhiyun }
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun if ((fsp->flow_type & FLOW_EXT) && fsp->m_ext.vlan_tci) {
2960*4882a593Smuzhiyun if (fsp->m_ext.vlan_tci != htons(VLAN_PRIO_MASK)) {
2961*4882a593Smuzhiyun err = -EINVAL;
2962*4882a593Smuzhiyun goto err_out;
2963*4882a593Smuzhiyun }
2964*4882a593Smuzhiyun input->filter.vlan_tci = fsp->h_ext.vlan_tci;
2965*4882a593Smuzhiyun input->filter.match_flags |= IGB_FILTER_FLAG_VLAN_TCI;
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun input->action = fsp->ring_cookie;
2969*4882a593Smuzhiyun input->sw_idx = fsp->location;
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun spin_lock(&adapter->nfc_lock);
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
2974*4882a593Smuzhiyun if (!memcmp(&input->filter, &rule->filter,
2975*4882a593Smuzhiyun sizeof(input->filter))) {
2976*4882a593Smuzhiyun err = -EEXIST;
2977*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
2978*4882a593Smuzhiyun "ethtool: this filter is already set\n");
2979*4882a593Smuzhiyun goto err_out_w_lock;
2980*4882a593Smuzhiyun }
2981*4882a593Smuzhiyun }
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun err = igb_add_filter(adapter, input);
2984*4882a593Smuzhiyun if (err)
2985*4882a593Smuzhiyun goto err_out_w_lock;
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun igb_update_ethtool_nfc_entry(adapter, input, input->sw_idx);
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun spin_unlock(&adapter->nfc_lock);
2990*4882a593Smuzhiyun return 0;
2991*4882a593Smuzhiyun
2992*4882a593Smuzhiyun err_out_w_lock:
2993*4882a593Smuzhiyun spin_unlock(&adapter->nfc_lock);
2994*4882a593Smuzhiyun err_out:
2995*4882a593Smuzhiyun kfree(input);
2996*4882a593Smuzhiyun return err;
2997*4882a593Smuzhiyun }
2998*4882a593Smuzhiyun
igb_del_ethtool_nfc_entry(struct igb_adapter * adapter,struct ethtool_rxnfc * cmd)2999*4882a593Smuzhiyun static int igb_del_ethtool_nfc_entry(struct igb_adapter *adapter,
3000*4882a593Smuzhiyun struct ethtool_rxnfc *cmd)
3001*4882a593Smuzhiyun {
3002*4882a593Smuzhiyun struct ethtool_rx_flow_spec *fsp =
3003*4882a593Smuzhiyun (struct ethtool_rx_flow_spec *)&cmd->fs;
3004*4882a593Smuzhiyun int err;
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun spin_lock(&adapter->nfc_lock);
3007*4882a593Smuzhiyun err = igb_update_ethtool_nfc_entry(adapter, NULL, fsp->location);
3008*4882a593Smuzhiyun spin_unlock(&adapter->nfc_lock);
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun return err;
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun
igb_set_rxnfc(struct net_device * dev,struct ethtool_rxnfc * cmd)3013*4882a593Smuzhiyun static int igb_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3014*4882a593Smuzhiyun {
3015*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(dev);
3016*4882a593Smuzhiyun int ret = -EOPNOTSUPP;
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun switch (cmd->cmd) {
3019*4882a593Smuzhiyun case ETHTOOL_SRXFH:
3020*4882a593Smuzhiyun ret = igb_set_rss_hash_opt(adapter, cmd);
3021*4882a593Smuzhiyun break;
3022*4882a593Smuzhiyun case ETHTOOL_SRXCLSRLINS:
3023*4882a593Smuzhiyun ret = igb_add_ethtool_nfc_entry(adapter, cmd);
3024*4882a593Smuzhiyun break;
3025*4882a593Smuzhiyun case ETHTOOL_SRXCLSRLDEL:
3026*4882a593Smuzhiyun ret = igb_del_ethtool_nfc_entry(adapter, cmd);
3027*4882a593Smuzhiyun default:
3028*4882a593Smuzhiyun break;
3029*4882a593Smuzhiyun }
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun return ret;
3032*4882a593Smuzhiyun }
3033*4882a593Smuzhiyun
igb_get_eee(struct net_device * netdev,struct ethtool_eee * edata)3034*4882a593Smuzhiyun static int igb_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
3035*4882a593Smuzhiyun {
3036*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3037*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
3038*4882a593Smuzhiyun u32 ret_val;
3039*4882a593Smuzhiyun u16 phy_data;
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun if ((hw->mac.type < e1000_i350) ||
3042*4882a593Smuzhiyun (hw->phy.media_type != e1000_media_type_copper))
3043*4882a593Smuzhiyun return -EOPNOTSUPP;
3044*4882a593Smuzhiyun
3045*4882a593Smuzhiyun edata->supported = (SUPPORTED_1000baseT_Full |
3046*4882a593Smuzhiyun SUPPORTED_100baseT_Full);
3047*4882a593Smuzhiyun if (!hw->dev_spec._82575.eee_disable)
3048*4882a593Smuzhiyun edata->advertised =
3049*4882a593Smuzhiyun mmd_eee_adv_to_ethtool_adv_t(adapter->eee_advert);
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun /* The IPCNFG and EEER registers are not supported on I354. */
3052*4882a593Smuzhiyun if (hw->mac.type == e1000_i354) {
3053*4882a593Smuzhiyun igb_get_eee_status_i354(hw, (bool *)&edata->eee_active);
3054*4882a593Smuzhiyun } else {
3055*4882a593Smuzhiyun u32 eeer;
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun eeer = rd32(E1000_EEER);
3058*4882a593Smuzhiyun
3059*4882a593Smuzhiyun /* EEE status on negotiated link */
3060*4882a593Smuzhiyun if (eeer & E1000_EEER_EEE_NEG)
3061*4882a593Smuzhiyun edata->eee_active = true;
3062*4882a593Smuzhiyun
3063*4882a593Smuzhiyun if (eeer & E1000_EEER_TX_LPI_EN)
3064*4882a593Smuzhiyun edata->tx_lpi_enabled = true;
3065*4882a593Smuzhiyun }
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun /* EEE Link Partner Advertised */
3068*4882a593Smuzhiyun switch (hw->mac.type) {
3069*4882a593Smuzhiyun case e1000_i350:
3070*4882a593Smuzhiyun ret_val = igb_read_emi_reg(hw, E1000_EEE_LP_ADV_ADDR_I350,
3071*4882a593Smuzhiyun &phy_data);
3072*4882a593Smuzhiyun if (ret_val)
3073*4882a593Smuzhiyun return -ENODATA;
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
3076*4882a593Smuzhiyun break;
3077*4882a593Smuzhiyun case e1000_i354:
3078*4882a593Smuzhiyun case e1000_i210:
3079*4882a593Smuzhiyun case e1000_i211:
3080*4882a593Smuzhiyun ret_val = igb_read_xmdio_reg(hw, E1000_EEE_LP_ADV_ADDR_I210,
3081*4882a593Smuzhiyun E1000_EEE_LP_ADV_DEV_I210,
3082*4882a593Smuzhiyun &phy_data);
3083*4882a593Smuzhiyun if (ret_val)
3084*4882a593Smuzhiyun return -ENODATA;
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
3087*4882a593Smuzhiyun
3088*4882a593Smuzhiyun break;
3089*4882a593Smuzhiyun default:
3090*4882a593Smuzhiyun break;
3091*4882a593Smuzhiyun }
3092*4882a593Smuzhiyun
3093*4882a593Smuzhiyun edata->eee_enabled = !hw->dev_spec._82575.eee_disable;
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun if ((hw->mac.type == e1000_i354) &&
3096*4882a593Smuzhiyun (edata->eee_enabled))
3097*4882a593Smuzhiyun edata->tx_lpi_enabled = true;
3098*4882a593Smuzhiyun
3099*4882a593Smuzhiyun /* Report correct negotiated EEE status for devices that
3100*4882a593Smuzhiyun * wrongly report EEE at half-duplex
3101*4882a593Smuzhiyun */
3102*4882a593Smuzhiyun if (adapter->link_duplex == HALF_DUPLEX) {
3103*4882a593Smuzhiyun edata->eee_enabled = false;
3104*4882a593Smuzhiyun edata->eee_active = false;
3105*4882a593Smuzhiyun edata->tx_lpi_enabled = false;
3106*4882a593Smuzhiyun edata->advertised &= ~edata->advertised;
3107*4882a593Smuzhiyun }
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun return 0;
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun
igb_set_eee(struct net_device * netdev,struct ethtool_eee * edata)3112*4882a593Smuzhiyun static int igb_set_eee(struct net_device *netdev,
3113*4882a593Smuzhiyun struct ethtool_eee *edata)
3114*4882a593Smuzhiyun {
3115*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3116*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
3117*4882a593Smuzhiyun struct ethtool_eee eee_curr;
3118*4882a593Smuzhiyun bool adv1g_eee = true, adv100m_eee = true;
3119*4882a593Smuzhiyun s32 ret_val;
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun if ((hw->mac.type < e1000_i350) ||
3122*4882a593Smuzhiyun (hw->phy.media_type != e1000_media_type_copper))
3123*4882a593Smuzhiyun return -EOPNOTSUPP;
3124*4882a593Smuzhiyun
3125*4882a593Smuzhiyun memset(&eee_curr, 0, sizeof(struct ethtool_eee));
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun ret_val = igb_get_eee(netdev, &eee_curr);
3128*4882a593Smuzhiyun if (ret_val)
3129*4882a593Smuzhiyun return ret_val;
3130*4882a593Smuzhiyun
3131*4882a593Smuzhiyun if (eee_curr.eee_enabled) {
3132*4882a593Smuzhiyun if (eee_curr.tx_lpi_enabled != edata->tx_lpi_enabled) {
3133*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
3134*4882a593Smuzhiyun "Setting EEE tx-lpi is not supported\n");
3135*4882a593Smuzhiyun return -EINVAL;
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun
3138*4882a593Smuzhiyun /* Tx LPI timer is not implemented currently */
3139*4882a593Smuzhiyun if (edata->tx_lpi_timer) {
3140*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
3141*4882a593Smuzhiyun "Setting EEE Tx LPI timer is not supported\n");
3142*4882a593Smuzhiyun return -EINVAL;
3143*4882a593Smuzhiyun }
3144*4882a593Smuzhiyun
3145*4882a593Smuzhiyun if (!edata->advertised || (edata->advertised &
3146*4882a593Smuzhiyun ~(ADVERTISE_100_FULL | ADVERTISE_1000_FULL))) {
3147*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
3148*4882a593Smuzhiyun "EEE Advertisement supports only 100Tx and/or 100T full duplex\n");
3149*4882a593Smuzhiyun return -EINVAL;
3150*4882a593Smuzhiyun }
3151*4882a593Smuzhiyun adv100m_eee = !!(edata->advertised & ADVERTISE_100_FULL);
3152*4882a593Smuzhiyun adv1g_eee = !!(edata->advertised & ADVERTISE_1000_FULL);
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun } else if (!edata->eee_enabled) {
3155*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
3156*4882a593Smuzhiyun "Setting EEE options are not supported with EEE disabled\n");
3157*4882a593Smuzhiyun return -EINVAL;
3158*4882a593Smuzhiyun }
3159*4882a593Smuzhiyun
3160*4882a593Smuzhiyun adapter->eee_advert = ethtool_adv_to_mmd_eee_adv_t(edata->advertised);
3161*4882a593Smuzhiyun if (hw->dev_spec._82575.eee_disable != !edata->eee_enabled) {
3162*4882a593Smuzhiyun hw->dev_spec._82575.eee_disable = !edata->eee_enabled;
3163*4882a593Smuzhiyun adapter->flags |= IGB_FLAG_EEE;
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun /* reset link */
3166*4882a593Smuzhiyun if (netif_running(netdev))
3167*4882a593Smuzhiyun igb_reinit_locked(adapter);
3168*4882a593Smuzhiyun else
3169*4882a593Smuzhiyun igb_reset(adapter);
3170*4882a593Smuzhiyun }
3171*4882a593Smuzhiyun
3172*4882a593Smuzhiyun if (hw->mac.type == e1000_i354)
3173*4882a593Smuzhiyun ret_val = igb_set_eee_i354(hw, adv1g_eee, adv100m_eee);
3174*4882a593Smuzhiyun else
3175*4882a593Smuzhiyun ret_val = igb_set_eee_i350(hw, adv1g_eee, adv100m_eee);
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun if (ret_val) {
3178*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
3179*4882a593Smuzhiyun "Problem setting EEE advertisement options\n");
3180*4882a593Smuzhiyun return -EINVAL;
3181*4882a593Smuzhiyun }
3182*4882a593Smuzhiyun
3183*4882a593Smuzhiyun return 0;
3184*4882a593Smuzhiyun }
3185*4882a593Smuzhiyun
igb_get_module_info(struct net_device * netdev,struct ethtool_modinfo * modinfo)3186*4882a593Smuzhiyun static int igb_get_module_info(struct net_device *netdev,
3187*4882a593Smuzhiyun struct ethtool_modinfo *modinfo)
3188*4882a593Smuzhiyun {
3189*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3190*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
3191*4882a593Smuzhiyun u32 status = 0;
3192*4882a593Smuzhiyun u16 sff8472_rev, addr_mode;
3193*4882a593Smuzhiyun bool page_swap = false;
3194*4882a593Smuzhiyun
3195*4882a593Smuzhiyun if ((hw->phy.media_type == e1000_media_type_copper) ||
3196*4882a593Smuzhiyun (hw->phy.media_type == e1000_media_type_unknown))
3197*4882a593Smuzhiyun return -EOPNOTSUPP;
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun /* Check whether we support SFF-8472 or not */
3200*4882a593Smuzhiyun status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_COMP, &sff8472_rev);
3201*4882a593Smuzhiyun if (status)
3202*4882a593Smuzhiyun return -EIO;
3203*4882a593Smuzhiyun
3204*4882a593Smuzhiyun /* addressing mode is not supported */
3205*4882a593Smuzhiyun status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_SWAP, &addr_mode);
3206*4882a593Smuzhiyun if (status)
3207*4882a593Smuzhiyun return -EIO;
3208*4882a593Smuzhiyun
3209*4882a593Smuzhiyun /* addressing mode is not supported */
3210*4882a593Smuzhiyun if ((addr_mode & 0xFF) & IGB_SFF_ADDRESSING_MODE) {
3211*4882a593Smuzhiyun hw_dbg("Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3212*4882a593Smuzhiyun page_swap = true;
3213*4882a593Smuzhiyun }
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun if ((sff8472_rev & 0xFF) == IGB_SFF_8472_UNSUP || page_swap) {
3216*4882a593Smuzhiyun /* We have an SFP, but it does not support SFF-8472 */
3217*4882a593Smuzhiyun modinfo->type = ETH_MODULE_SFF_8079;
3218*4882a593Smuzhiyun modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3219*4882a593Smuzhiyun } else {
3220*4882a593Smuzhiyun /* We have an SFP which supports a revision of SFF-8472 */
3221*4882a593Smuzhiyun modinfo->type = ETH_MODULE_SFF_8472;
3222*4882a593Smuzhiyun modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3223*4882a593Smuzhiyun }
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun return 0;
3226*4882a593Smuzhiyun }
3227*4882a593Smuzhiyun
igb_get_module_eeprom(struct net_device * netdev,struct ethtool_eeprom * ee,u8 * data)3228*4882a593Smuzhiyun static int igb_get_module_eeprom(struct net_device *netdev,
3229*4882a593Smuzhiyun struct ethtool_eeprom *ee, u8 *data)
3230*4882a593Smuzhiyun {
3231*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3232*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
3233*4882a593Smuzhiyun u32 status = 0;
3234*4882a593Smuzhiyun u16 *dataword;
3235*4882a593Smuzhiyun u16 first_word, last_word;
3236*4882a593Smuzhiyun int i = 0;
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun if (ee->len == 0)
3239*4882a593Smuzhiyun return -EINVAL;
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun first_word = ee->offset >> 1;
3242*4882a593Smuzhiyun last_word = (ee->offset + ee->len - 1) >> 1;
3243*4882a593Smuzhiyun
3244*4882a593Smuzhiyun dataword = kmalloc_array(last_word - first_word + 1, sizeof(u16),
3245*4882a593Smuzhiyun GFP_KERNEL);
3246*4882a593Smuzhiyun if (!dataword)
3247*4882a593Smuzhiyun return -ENOMEM;
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun /* Read EEPROM block, SFF-8079/SFF-8472, word at a time */
3250*4882a593Smuzhiyun for (i = 0; i < last_word - first_word + 1; i++) {
3251*4882a593Smuzhiyun status = igb_read_phy_reg_i2c(hw, (first_word + i) * 2,
3252*4882a593Smuzhiyun &dataword[i]);
3253*4882a593Smuzhiyun if (status) {
3254*4882a593Smuzhiyun /* Error occurred while reading module */
3255*4882a593Smuzhiyun kfree(dataword);
3256*4882a593Smuzhiyun return -EIO;
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun be16_to_cpus(&dataword[i]);
3260*4882a593Smuzhiyun }
3261*4882a593Smuzhiyun
3262*4882a593Smuzhiyun memcpy(data, (u8 *)dataword + (ee->offset & 1), ee->len);
3263*4882a593Smuzhiyun kfree(dataword);
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun return 0;
3266*4882a593Smuzhiyun }
3267*4882a593Smuzhiyun
igb_ethtool_begin(struct net_device * netdev)3268*4882a593Smuzhiyun static int igb_ethtool_begin(struct net_device *netdev)
3269*4882a593Smuzhiyun {
3270*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3271*4882a593Smuzhiyun pm_runtime_get_sync(&adapter->pdev->dev);
3272*4882a593Smuzhiyun return 0;
3273*4882a593Smuzhiyun }
3274*4882a593Smuzhiyun
igb_ethtool_complete(struct net_device * netdev)3275*4882a593Smuzhiyun static void igb_ethtool_complete(struct net_device *netdev)
3276*4882a593Smuzhiyun {
3277*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3278*4882a593Smuzhiyun pm_runtime_put(&adapter->pdev->dev);
3279*4882a593Smuzhiyun }
3280*4882a593Smuzhiyun
igb_get_rxfh_indir_size(struct net_device * netdev)3281*4882a593Smuzhiyun static u32 igb_get_rxfh_indir_size(struct net_device *netdev)
3282*4882a593Smuzhiyun {
3283*4882a593Smuzhiyun return IGB_RETA_SIZE;
3284*4882a593Smuzhiyun }
3285*4882a593Smuzhiyun
igb_get_rxfh(struct net_device * netdev,u32 * indir,u8 * key,u8 * hfunc)3286*4882a593Smuzhiyun static int igb_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
3287*4882a593Smuzhiyun u8 *hfunc)
3288*4882a593Smuzhiyun {
3289*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3290*4882a593Smuzhiyun int i;
3291*4882a593Smuzhiyun
3292*4882a593Smuzhiyun if (hfunc)
3293*4882a593Smuzhiyun *hfunc = ETH_RSS_HASH_TOP;
3294*4882a593Smuzhiyun if (!indir)
3295*4882a593Smuzhiyun return 0;
3296*4882a593Smuzhiyun for (i = 0; i < IGB_RETA_SIZE; i++)
3297*4882a593Smuzhiyun indir[i] = adapter->rss_indir_tbl[i];
3298*4882a593Smuzhiyun
3299*4882a593Smuzhiyun return 0;
3300*4882a593Smuzhiyun }
3301*4882a593Smuzhiyun
igb_write_rss_indir_tbl(struct igb_adapter * adapter)3302*4882a593Smuzhiyun void igb_write_rss_indir_tbl(struct igb_adapter *adapter)
3303*4882a593Smuzhiyun {
3304*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
3305*4882a593Smuzhiyun u32 reg = E1000_RETA(0);
3306*4882a593Smuzhiyun u32 shift = 0;
3307*4882a593Smuzhiyun int i = 0;
3308*4882a593Smuzhiyun
3309*4882a593Smuzhiyun switch (hw->mac.type) {
3310*4882a593Smuzhiyun case e1000_82575:
3311*4882a593Smuzhiyun shift = 6;
3312*4882a593Smuzhiyun break;
3313*4882a593Smuzhiyun case e1000_82576:
3314*4882a593Smuzhiyun /* 82576 supports 2 RSS queues for SR-IOV */
3315*4882a593Smuzhiyun if (adapter->vfs_allocated_count)
3316*4882a593Smuzhiyun shift = 3;
3317*4882a593Smuzhiyun break;
3318*4882a593Smuzhiyun default:
3319*4882a593Smuzhiyun break;
3320*4882a593Smuzhiyun }
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun while (i < IGB_RETA_SIZE) {
3323*4882a593Smuzhiyun u32 val = 0;
3324*4882a593Smuzhiyun int j;
3325*4882a593Smuzhiyun
3326*4882a593Smuzhiyun for (j = 3; j >= 0; j--) {
3327*4882a593Smuzhiyun val <<= 8;
3328*4882a593Smuzhiyun val |= adapter->rss_indir_tbl[i + j];
3329*4882a593Smuzhiyun }
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun wr32(reg, val << shift);
3332*4882a593Smuzhiyun reg += 4;
3333*4882a593Smuzhiyun i += 4;
3334*4882a593Smuzhiyun }
3335*4882a593Smuzhiyun }
3336*4882a593Smuzhiyun
igb_set_rxfh(struct net_device * netdev,const u32 * indir,const u8 * key,const u8 hfunc)3337*4882a593Smuzhiyun static int igb_set_rxfh(struct net_device *netdev, const u32 *indir,
3338*4882a593Smuzhiyun const u8 *key, const u8 hfunc)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3341*4882a593Smuzhiyun struct e1000_hw *hw = &adapter->hw;
3342*4882a593Smuzhiyun int i;
3343*4882a593Smuzhiyun u32 num_queues;
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun /* We do not allow change in unsupported parameters */
3346*4882a593Smuzhiyun if (key ||
3347*4882a593Smuzhiyun (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
3348*4882a593Smuzhiyun return -EOPNOTSUPP;
3349*4882a593Smuzhiyun if (!indir)
3350*4882a593Smuzhiyun return 0;
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun num_queues = adapter->rss_queues;
3353*4882a593Smuzhiyun
3354*4882a593Smuzhiyun switch (hw->mac.type) {
3355*4882a593Smuzhiyun case e1000_82576:
3356*4882a593Smuzhiyun /* 82576 supports 2 RSS queues for SR-IOV */
3357*4882a593Smuzhiyun if (adapter->vfs_allocated_count)
3358*4882a593Smuzhiyun num_queues = 2;
3359*4882a593Smuzhiyun break;
3360*4882a593Smuzhiyun default:
3361*4882a593Smuzhiyun break;
3362*4882a593Smuzhiyun }
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun /* Verify user input. */
3365*4882a593Smuzhiyun for (i = 0; i < IGB_RETA_SIZE; i++)
3366*4882a593Smuzhiyun if (indir[i] >= num_queues)
3367*4882a593Smuzhiyun return -EINVAL;
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun for (i = 0; i < IGB_RETA_SIZE; i++)
3371*4882a593Smuzhiyun adapter->rss_indir_tbl[i] = indir[i];
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun igb_write_rss_indir_tbl(adapter);
3374*4882a593Smuzhiyun
3375*4882a593Smuzhiyun return 0;
3376*4882a593Smuzhiyun }
3377*4882a593Smuzhiyun
igb_max_channels(struct igb_adapter * adapter)3378*4882a593Smuzhiyun static unsigned int igb_max_channels(struct igb_adapter *adapter)
3379*4882a593Smuzhiyun {
3380*4882a593Smuzhiyun return igb_get_max_rss_queues(adapter);
3381*4882a593Smuzhiyun }
3382*4882a593Smuzhiyun
igb_get_channels(struct net_device * netdev,struct ethtool_channels * ch)3383*4882a593Smuzhiyun static void igb_get_channels(struct net_device *netdev,
3384*4882a593Smuzhiyun struct ethtool_channels *ch)
3385*4882a593Smuzhiyun {
3386*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun /* Report maximum channels */
3389*4882a593Smuzhiyun ch->max_combined = igb_max_channels(adapter);
3390*4882a593Smuzhiyun
3391*4882a593Smuzhiyun /* Report info for other vector */
3392*4882a593Smuzhiyun if (adapter->flags & IGB_FLAG_HAS_MSIX) {
3393*4882a593Smuzhiyun ch->max_other = NON_Q_VECTORS;
3394*4882a593Smuzhiyun ch->other_count = NON_Q_VECTORS;
3395*4882a593Smuzhiyun }
3396*4882a593Smuzhiyun
3397*4882a593Smuzhiyun ch->combined_count = adapter->rss_queues;
3398*4882a593Smuzhiyun }
3399*4882a593Smuzhiyun
igb_set_channels(struct net_device * netdev,struct ethtool_channels * ch)3400*4882a593Smuzhiyun static int igb_set_channels(struct net_device *netdev,
3401*4882a593Smuzhiyun struct ethtool_channels *ch)
3402*4882a593Smuzhiyun {
3403*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3404*4882a593Smuzhiyun unsigned int count = ch->combined_count;
3405*4882a593Smuzhiyun unsigned int max_combined = 0;
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun /* Verify they are not requesting separate vectors */
3408*4882a593Smuzhiyun if (!count || ch->rx_count || ch->tx_count)
3409*4882a593Smuzhiyun return -EINVAL;
3410*4882a593Smuzhiyun
3411*4882a593Smuzhiyun /* Verify other_count is valid and has not been changed */
3412*4882a593Smuzhiyun if (ch->other_count != NON_Q_VECTORS)
3413*4882a593Smuzhiyun return -EINVAL;
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun /* Verify the number of channels doesn't exceed hw limits */
3416*4882a593Smuzhiyun max_combined = igb_max_channels(adapter);
3417*4882a593Smuzhiyun if (count > max_combined)
3418*4882a593Smuzhiyun return -EINVAL;
3419*4882a593Smuzhiyun
3420*4882a593Smuzhiyun if (count != adapter->rss_queues) {
3421*4882a593Smuzhiyun adapter->rss_queues = count;
3422*4882a593Smuzhiyun igb_set_flag_queue_pairs(adapter, max_combined);
3423*4882a593Smuzhiyun
3424*4882a593Smuzhiyun /* Hardware has to reinitialize queues and interrupts to
3425*4882a593Smuzhiyun * match the new configuration.
3426*4882a593Smuzhiyun */
3427*4882a593Smuzhiyun return igb_reinit_queues(adapter);
3428*4882a593Smuzhiyun }
3429*4882a593Smuzhiyun
3430*4882a593Smuzhiyun return 0;
3431*4882a593Smuzhiyun }
3432*4882a593Smuzhiyun
igb_get_priv_flags(struct net_device * netdev)3433*4882a593Smuzhiyun static u32 igb_get_priv_flags(struct net_device *netdev)
3434*4882a593Smuzhiyun {
3435*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3436*4882a593Smuzhiyun u32 priv_flags = 0;
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun if (adapter->flags & IGB_FLAG_RX_LEGACY)
3439*4882a593Smuzhiyun priv_flags |= IGB_PRIV_FLAGS_LEGACY_RX;
3440*4882a593Smuzhiyun
3441*4882a593Smuzhiyun return priv_flags;
3442*4882a593Smuzhiyun }
3443*4882a593Smuzhiyun
igb_set_priv_flags(struct net_device * netdev,u32 priv_flags)3444*4882a593Smuzhiyun static int igb_set_priv_flags(struct net_device *netdev, u32 priv_flags)
3445*4882a593Smuzhiyun {
3446*4882a593Smuzhiyun struct igb_adapter *adapter = netdev_priv(netdev);
3447*4882a593Smuzhiyun unsigned int flags = adapter->flags;
3448*4882a593Smuzhiyun
3449*4882a593Smuzhiyun flags &= ~IGB_FLAG_RX_LEGACY;
3450*4882a593Smuzhiyun if (priv_flags & IGB_PRIV_FLAGS_LEGACY_RX)
3451*4882a593Smuzhiyun flags |= IGB_FLAG_RX_LEGACY;
3452*4882a593Smuzhiyun
3453*4882a593Smuzhiyun if (flags != adapter->flags) {
3454*4882a593Smuzhiyun adapter->flags = flags;
3455*4882a593Smuzhiyun
3456*4882a593Smuzhiyun /* reset interface to repopulate queues */
3457*4882a593Smuzhiyun if (netif_running(netdev))
3458*4882a593Smuzhiyun igb_reinit_locked(adapter);
3459*4882a593Smuzhiyun }
3460*4882a593Smuzhiyun
3461*4882a593Smuzhiyun return 0;
3462*4882a593Smuzhiyun }
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun static const struct ethtool_ops igb_ethtool_ops = {
3465*4882a593Smuzhiyun .supported_coalesce_params = ETHTOOL_COALESCE_USECS,
3466*4882a593Smuzhiyun .get_drvinfo = igb_get_drvinfo,
3467*4882a593Smuzhiyun .get_regs_len = igb_get_regs_len,
3468*4882a593Smuzhiyun .get_regs = igb_get_regs,
3469*4882a593Smuzhiyun .get_wol = igb_get_wol,
3470*4882a593Smuzhiyun .set_wol = igb_set_wol,
3471*4882a593Smuzhiyun .get_msglevel = igb_get_msglevel,
3472*4882a593Smuzhiyun .set_msglevel = igb_set_msglevel,
3473*4882a593Smuzhiyun .nway_reset = igb_nway_reset,
3474*4882a593Smuzhiyun .get_link = igb_get_link,
3475*4882a593Smuzhiyun .get_eeprom_len = igb_get_eeprom_len,
3476*4882a593Smuzhiyun .get_eeprom = igb_get_eeprom,
3477*4882a593Smuzhiyun .set_eeprom = igb_set_eeprom,
3478*4882a593Smuzhiyun .get_ringparam = igb_get_ringparam,
3479*4882a593Smuzhiyun .set_ringparam = igb_set_ringparam,
3480*4882a593Smuzhiyun .get_pauseparam = igb_get_pauseparam,
3481*4882a593Smuzhiyun .set_pauseparam = igb_set_pauseparam,
3482*4882a593Smuzhiyun .self_test = igb_diag_test,
3483*4882a593Smuzhiyun .get_strings = igb_get_strings,
3484*4882a593Smuzhiyun .set_phys_id = igb_set_phys_id,
3485*4882a593Smuzhiyun .get_sset_count = igb_get_sset_count,
3486*4882a593Smuzhiyun .get_ethtool_stats = igb_get_ethtool_stats,
3487*4882a593Smuzhiyun .get_coalesce = igb_get_coalesce,
3488*4882a593Smuzhiyun .set_coalesce = igb_set_coalesce,
3489*4882a593Smuzhiyun .get_ts_info = igb_get_ts_info,
3490*4882a593Smuzhiyun .get_rxnfc = igb_get_rxnfc,
3491*4882a593Smuzhiyun .set_rxnfc = igb_set_rxnfc,
3492*4882a593Smuzhiyun .get_eee = igb_get_eee,
3493*4882a593Smuzhiyun .set_eee = igb_set_eee,
3494*4882a593Smuzhiyun .get_module_info = igb_get_module_info,
3495*4882a593Smuzhiyun .get_module_eeprom = igb_get_module_eeprom,
3496*4882a593Smuzhiyun .get_rxfh_indir_size = igb_get_rxfh_indir_size,
3497*4882a593Smuzhiyun .get_rxfh = igb_get_rxfh,
3498*4882a593Smuzhiyun .set_rxfh = igb_set_rxfh,
3499*4882a593Smuzhiyun .get_channels = igb_get_channels,
3500*4882a593Smuzhiyun .set_channels = igb_set_channels,
3501*4882a593Smuzhiyun .get_priv_flags = igb_get_priv_flags,
3502*4882a593Smuzhiyun .set_priv_flags = igb_set_priv_flags,
3503*4882a593Smuzhiyun .begin = igb_ethtool_begin,
3504*4882a593Smuzhiyun .complete = igb_ethtool_complete,
3505*4882a593Smuzhiyun .get_link_ksettings = igb_get_link_ksettings,
3506*4882a593Smuzhiyun .set_link_ksettings = igb_set_link_ksettings,
3507*4882a593Smuzhiyun };
3508*4882a593Smuzhiyun
igb_set_ethtool_ops(struct net_device * netdev)3509*4882a593Smuzhiyun void igb_set_ethtool_ops(struct net_device *netdev)
3510*4882a593Smuzhiyun {
3511*4882a593Smuzhiyun netdev->ethtool_ops = &igb_ethtool_ops;
3512*4882a593Smuzhiyun }
3513