xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/igb/igb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2007 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /* Linux PRO/1000 Ethernet Driver main header file */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef _IGB_H_
7*4882a593Smuzhiyun #define _IGB_H_
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "e1000_mac.h"
10*4882a593Smuzhiyun #include "e1000_82575.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/timecounter.h>
13*4882a593Smuzhiyun #include <linux/net_tstamp.h>
14*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
15*4882a593Smuzhiyun #include <linux/bitops.h>
16*4882a593Smuzhiyun #include <linux/if_vlan.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/mdio.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <net/xdp.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct igb_adapter;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define E1000_PCS_CFG_IGN_SD	1
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Interrupt defines */
29*4882a593Smuzhiyun #define IGB_START_ITR		648 /* ~6000 ints/sec */
30*4882a593Smuzhiyun #define IGB_4K_ITR		980
31*4882a593Smuzhiyun #define IGB_20K_ITR		196
32*4882a593Smuzhiyun #define IGB_70K_ITR		56
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* TX/RX descriptor defines */
35*4882a593Smuzhiyun #define IGB_DEFAULT_TXD		256
36*4882a593Smuzhiyun #define IGB_DEFAULT_TX_WORK	128
37*4882a593Smuzhiyun #define IGB_MIN_TXD		80
38*4882a593Smuzhiyun #define IGB_MAX_TXD		4096
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define IGB_DEFAULT_RXD		256
41*4882a593Smuzhiyun #define IGB_MIN_RXD		80
42*4882a593Smuzhiyun #define IGB_MAX_RXD		4096
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define IGB_DEFAULT_ITR		3 /* dynamic */
45*4882a593Smuzhiyun #define IGB_MAX_ITR_USECS	10000
46*4882a593Smuzhiyun #define IGB_MIN_ITR_USECS	10
47*4882a593Smuzhiyun #define NON_Q_VECTORS		1
48*4882a593Smuzhiyun #define MAX_Q_VECTORS		8
49*4882a593Smuzhiyun #define MAX_MSIX_ENTRIES	10
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Transmit and receive queues */
52*4882a593Smuzhiyun #define IGB_MAX_RX_QUEUES	8
53*4882a593Smuzhiyun #define IGB_MAX_RX_QUEUES_82575	4
54*4882a593Smuzhiyun #define IGB_MAX_RX_QUEUES_I211	2
55*4882a593Smuzhiyun #define IGB_MAX_TX_QUEUES	8
56*4882a593Smuzhiyun #define IGB_MAX_VF_MC_ENTRIES	30
57*4882a593Smuzhiyun #define IGB_MAX_VF_FUNCTIONS	8
58*4882a593Smuzhiyun #define IGB_MAX_VFTA_ENTRIES	128
59*4882a593Smuzhiyun #define IGB_82576_VF_DEV_ID	0x10CA
60*4882a593Smuzhiyun #define IGB_I350_VF_DEV_ID	0x1520
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* NVM version defines */
63*4882a593Smuzhiyun #define IGB_MAJOR_MASK		0xF000
64*4882a593Smuzhiyun #define IGB_MINOR_MASK		0x0FF0
65*4882a593Smuzhiyun #define IGB_BUILD_MASK		0x000F
66*4882a593Smuzhiyun #define IGB_COMB_VER_MASK	0x00FF
67*4882a593Smuzhiyun #define IGB_MAJOR_SHIFT		12
68*4882a593Smuzhiyun #define IGB_MINOR_SHIFT		4
69*4882a593Smuzhiyun #define IGB_COMB_VER_SHFT	8
70*4882a593Smuzhiyun #define IGB_NVM_VER_INVALID	0xFFFF
71*4882a593Smuzhiyun #define IGB_ETRACK_SHIFT	16
72*4882a593Smuzhiyun #define NVM_ETRACK_WORD		0x0042
73*4882a593Smuzhiyun #define NVM_COMB_VER_OFF	0x0083
74*4882a593Smuzhiyun #define NVM_COMB_VER_PTR	0x003d
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Transmit and receive latency (for PTP timestamps) */
77*4882a593Smuzhiyun #define IGB_I210_TX_LATENCY_10		9542
78*4882a593Smuzhiyun #define IGB_I210_TX_LATENCY_100		1024
79*4882a593Smuzhiyun #define IGB_I210_TX_LATENCY_1000	178
80*4882a593Smuzhiyun #define IGB_I210_RX_LATENCY_10		20662
81*4882a593Smuzhiyun #define IGB_I210_RX_LATENCY_100		2213
82*4882a593Smuzhiyun #define IGB_I210_RX_LATENCY_1000	448
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* XDP */
85*4882a593Smuzhiyun #define IGB_XDP_PASS		0
86*4882a593Smuzhiyun #define IGB_XDP_CONSUMED	BIT(0)
87*4882a593Smuzhiyun #define IGB_XDP_TX		BIT(1)
88*4882a593Smuzhiyun #define IGB_XDP_REDIR		BIT(2)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun struct vf_data_storage {
91*4882a593Smuzhiyun 	unsigned char vf_mac_addresses[ETH_ALEN];
92*4882a593Smuzhiyun 	u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
93*4882a593Smuzhiyun 	u16 num_vf_mc_hashes;
94*4882a593Smuzhiyun 	u32 flags;
95*4882a593Smuzhiyun 	unsigned long last_nack;
96*4882a593Smuzhiyun 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
97*4882a593Smuzhiyun 	u16 pf_qos;
98*4882a593Smuzhiyun 	u16 tx_rate;
99*4882a593Smuzhiyun 	bool spoofchk_enabled;
100*4882a593Smuzhiyun 	bool trusted;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* Number of unicast MAC filters reserved for the PF in the RAR registers */
104*4882a593Smuzhiyun #define IGB_PF_MAC_FILTERS_RESERVED	3
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct vf_mac_filter {
107*4882a593Smuzhiyun 	struct list_head l;
108*4882a593Smuzhiyun 	int vf;
109*4882a593Smuzhiyun 	bool free;
110*4882a593Smuzhiyun 	u8 vf_mac[ETH_ALEN];
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define IGB_VF_FLAG_CTS            0x00000001 /* VF is clear to send data */
114*4882a593Smuzhiyun #define IGB_VF_FLAG_UNI_PROMISC    0x00000002 /* VF has unicast promisc */
115*4882a593Smuzhiyun #define IGB_VF_FLAG_MULTI_PROMISC  0x00000004 /* VF has multicast promisc */
116*4882a593Smuzhiyun #define IGB_VF_FLAG_PF_SET_MAC     0x00000008 /* PF has set MAC address */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* RX descriptor control thresholds.
119*4882a593Smuzhiyun  * PTHRESH - MAC will consider prefetch if it has fewer than this number of
120*4882a593Smuzhiyun  *           descriptors available in its onboard memory.
121*4882a593Smuzhiyun  *           Setting this to 0 disables RX descriptor prefetch.
122*4882a593Smuzhiyun  * HTHRESH - MAC will only prefetch if there are at least this many descriptors
123*4882a593Smuzhiyun  *           available in host memory.
124*4882a593Smuzhiyun  *           If PTHRESH is 0, this should also be 0.
125*4882a593Smuzhiyun  * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
126*4882a593Smuzhiyun  *           descriptors until either it has this many to write back, or the
127*4882a593Smuzhiyun  *           ITR timer expires.
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun #define IGB_RX_PTHRESH	((hw->mac.type == e1000_i354) ? 12 : 8)
130*4882a593Smuzhiyun #define IGB_RX_HTHRESH	8
131*4882a593Smuzhiyun #define IGB_TX_PTHRESH	((hw->mac.type == e1000_i354) ? 20 : 8)
132*4882a593Smuzhiyun #define IGB_TX_HTHRESH	1
133*4882a593Smuzhiyun #define IGB_RX_WTHRESH	((hw->mac.type == e1000_82576 && \
134*4882a593Smuzhiyun 			  (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
135*4882a593Smuzhiyun #define IGB_TX_WTHRESH	((hw->mac.type == e1000_82576 && \
136*4882a593Smuzhiyun 			  (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* this is the size past which hardware will drop packets when setting LPE=0 */
139*4882a593Smuzhiyun #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define IGB_ETH_PKT_HDR_PAD	(ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2))
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* Supported Rx Buffer Sizes */
144*4882a593Smuzhiyun #define IGB_RXBUFFER_256	256
145*4882a593Smuzhiyun #define IGB_RXBUFFER_1536	1536
146*4882a593Smuzhiyun #define IGB_RXBUFFER_2048	2048
147*4882a593Smuzhiyun #define IGB_RXBUFFER_3072	3072
148*4882a593Smuzhiyun #define IGB_RX_HDR_LEN		IGB_RXBUFFER_256
149*4882a593Smuzhiyun #define IGB_TS_HDR_LEN		16
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* Attempt to maximize the headroom available for incoming frames.  We
152*4882a593Smuzhiyun  * use a 2K buffer for receives and need 1536/1534 to store the data for
153*4882a593Smuzhiyun  * the frame.  This leaves us with 512 bytes of room.  From that we need
154*4882a593Smuzhiyun  * to deduct the space needed for the shared info and the padding needed
155*4882a593Smuzhiyun  * to IP align the frame.
156*4882a593Smuzhiyun  *
157*4882a593Smuzhiyun  * Note: For cache line sizes 256 or larger this value is going to end
158*4882a593Smuzhiyun  *	 up negative.  In these cases we should fall back to the 3K
159*4882a593Smuzhiyun  *	 buffers.
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
162*4882a593Smuzhiyun #define IGB_MAX_FRAME_BUILD_SKB (IGB_RXBUFFER_1536 - NET_IP_ALIGN)
163*4882a593Smuzhiyun #define IGB_2K_TOO_SMALL_WITH_PADDING \
164*4882a593Smuzhiyun ((NET_SKB_PAD + IGB_TS_HDR_LEN + IGB_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IGB_RXBUFFER_2048))
165*4882a593Smuzhiyun 
igb_compute_pad(int rx_buf_len)166*4882a593Smuzhiyun static inline int igb_compute_pad(int rx_buf_len)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	int page_size, pad_size;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
171*4882a593Smuzhiyun 	pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return pad_size;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
igb_skb_pad(void)176*4882a593Smuzhiyun static inline int igb_skb_pad(void)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	int rx_buf_len;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* If a 2K buffer cannot handle a standard Ethernet frame then
181*4882a593Smuzhiyun 	 * optimize padding for a 3K buffer instead of a 1.5K buffer.
182*4882a593Smuzhiyun 	 *
183*4882a593Smuzhiyun 	 * For a 3K buffer we need to add enough padding to allow for
184*4882a593Smuzhiyun 	 * tailroom due to NET_IP_ALIGN possibly shifting us out of
185*4882a593Smuzhiyun 	 * cache-line alignment.
186*4882a593Smuzhiyun 	 */
187*4882a593Smuzhiyun 	if (IGB_2K_TOO_SMALL_WITH_PADDING)
188*4882a593Smuzhiyun 		rx_buf_len = IGB_RXBUFFER_3072 + SKB_DATA_ALIGN(NET_IP_ALIGN);
189*4882a593Smuzhiyun 	else
190*4882a593Smuzhiyun 		rx_buf_len = IGB_RXBUFFER_1536;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* if needed make room for NET_IP_ALIGN */
193*4882a593Smuzhiyun 	rx_buf_len -= NET_IP_ALIGN;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return igb_compute_pad(rx_buf_len);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define IGB_SKB_PAD	igb_skb_pad()
199*4882a593Smuzhiyun #else
200*4882a593Smuzhiyun #define IGB_SKB_PAD	(NET_SKB_PAD + NET_IP_ALIGN)
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* How many Rx Buffers do we bundle into one write to the hardware ? */
204*4882a593Smuzhiyun #define IGB_RX_BUFFER_WRITE	16 /* Must be power of 2 */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define IGB_RX_DMA_ATTR \
207*4882a593Smuzhiyun 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define AUTO_ALL_MODES		0
210*4882a593Smuzhiyun #define IGB_EEPROM_APME		0x0400
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #ifndef IGB_MASTER_SLAVE
213*4882a593Smuzhiyun /* Switch to override PHY master/slave setting */
214*4882a593Smuzhiyun #define IGB_MASTER_SLAVE	e1000_ms_hw_default
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define IGB_MNG_VLAN_NONE	-1
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun enum igb_tx_flags {
220*4882a593Smuzhiyun 	/* cmd_type flags */
221*4882a593Smuzhiyun 	IGB_TX_FLAGS_VLAN	= 0x01,
222*4882a593Smuzhiyun 	IGB_TX_FLAGS_TSO	= 0x02,
223*4882a593Smuzhiyun 	IGB_TX_FLAGS_TSTAMP	= 0x04,
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* olinfo flags */
226*4882a593Smuzhiyun 	IGB_TX_FLAGS_IPV4	= 0x10,
227*4882a593Smuzhiyun 	IGB_TX_FLAGS_CSUM	= 0x20,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /* VLAN info */
231*4882a593Smuzhiyun #define IGB_TX_FLAGS_VLAN_MASK	0xffff0000
232*4882a593Smuzhiyun #define IGB_TX_FLAGS_VLAN_SHIFT	16
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* The largest size we can write to the descriptor is 65535.  In order to
235*4882a593Smuzhiyun  * maintain a power of two alignment we have to limit ourselves to 32K.
236*4882a593Smuzhiyun  */
237*4882a593Smuzhiyun #define IGB_MAX_TXD_PWR	15
238*4882a593Smuzhiyun #define IGB_MAX_DATA_PER_TXD	(1u << IGB_MAX_TXD_PWR)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* Tx Descriptors needed, worst case */
241*4882a593Smuzhiyun #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
242*4882a593Smuzhiyun #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* EEPROM byte offsets */
245*4882a593Smuzhiyun #define IGB_SFF_8472_SWAP		0x5C
246*4882a593Smuzhiyun #define IGB_SFF_8472_COMP		0x5E
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* Bitmasks */
249*4882a593Smuzhiyun #define IGB_SFF_ADDRESSING_MODE		0x4
250*4882a593Smuzhiyun #define IGB_SFF_8472_UNSUP		0x00
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* TX resources are shared between XDP and netstack
253*4882a593Smuzhiyun  * and we need to tag the buffer type to distinguish them
254*4882a593Smuzhiyun  */
255*4882a593Smuzhiyun enum igb_tx_buf_type {
256*4882a593Smuzhiyun 	IGB_TYPE_SKB = 0,
257*4882a593Smuzhiyun 	IGB_TYPE_XDP,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* wrapper around a pointer to a socket buffer,
261*4882a593Smuzhiyun  * so a DMA handle can be stored along with the buffer
262*4882a593Smuzhiyun  */
263*4882a593Smuzhiyun struct igb_tx_buffer {
264*4882a593Smuzhiyun 	union e1000_adv_tx_desc *next_to_watch;
265*4882a593Smuzhiyun 	unsigned long time_stamp;
266*4882a593Smuzhiyun 	enum igb_tx_buf_type type;
267*4882a593Smuzhiyun 	union {
268*4882a593Smuzhiyun 		struct sk_buff *skb;
269*4882a593Smuzhiyun 		struct xdp_frame *xdpf;
270*4882a593Smuzhiyun 	};
271*4882a593Smuzhiyun 	unsigned int bytecount;
272*4882a593Smuzhiyun 	u16 gso_segs;
273*4882a593Smuzhiyun 	__be16 protocol;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_ADDR(dma);
276*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_LEN(len);
277*4882a593Smuzhiyun 	u32 tx_flags;
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun struct igb_rx_buffer {
281*4882a593Smuzhiyun 	dma_addr_t dma;
282*4882a593Smuzhiyun 	struct page *page;
283*4882a593Smuzhiyun #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
284*4882a593Smuzhiyun 	__u32 page_offset;
285*4882a593Smuzhiyun #else
286*4882a593Smuzhiyun 	__u16 page_offset;
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun 	__u16 pagecnt_bias;
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun struct igb_tx_queue_stats {
292*4882a593Smuzhiyun 	u64 packets;
293*4882a593Smuzhiyun 	u64 bytes;
294*4882a593Smuzhiyun 	u64 restart_queue;
295*4882a593Smuzhiyun 	u64 restart_queue2;
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun struct igb_rx_queue_stats {
299*4882a593Smuzhiyun 	u64 packets;
300*4882a593Smuzhiyun 	u64 bytes;
301*4882a593Smuzhiyun 	u64 drops;
302*4882a593Smuzhiyun 	u64 csum_err;
303*4882a593Smuzhiyun 	u64 alloc_failed;
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun struct igb_ring_container {
307*4882a593Smuzhiyun 	struct igb_ring *ring;		/* pointer to linked list of rings */
308*4882a593Smuzhiyun 	unsigned int total_bytes;	/* total bytes processed this int */
309*4882a593Smuzhiyun 	unsigned int total_packets;	/* total packets processed this int */
310*4882a593Smuzhiyun 	u16 work_limit;			/* total work allowed per interrupt */
311*4882a593Smuzhiyun 	u8 count;			/* total number of rings in vector */
312*4882a593Smuzhiyun 	u8 itr;				/* current ITR setting for ring */
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun struct igb_ring {
316*4882a593Smuzhiyun 	struct igb_q_vector *q_vector;	/* backlink to q_vector */
317*4882a593Smuzhiyun 	struct net_device *netdev;	/* back pointer to net_device */
318*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
319*4882a593Smuzhiyun 	struct device *dev;		/* device pointer for dma mapping */
320*4882a593Smuzhiyun 	union {				/* array of buffer info structs */
321*4882a593Smuzhiyun 		struct igb_tx_buffer *tx_buffer_info;
322*4882a593Smuzhiyun 		struct igb_rx_buffer *rx_buffer_info;
323*4882a593Smuzhiyun 	};
324*4882a593Smuzhiyun 	void *desc;			/* descriptor ring memory */
325*4882a593Smuzhiyun 	unsigned long flags;		/* ring specific flags */
326*4882a593Smuzhiyun 	void __iomem *tail;		/* pointer to ring tail register */
327*4882a593Smuzhiyun 	dma_addr_t dma;			/* phys address of the ring */
328*4882a593Smuzhiyun 	unsigned int  size;		/* length of desc. ring in bytes */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	u16 count;			/* number of desc. in the ring */
331*4882a593Smuzhiyun 	u8 queue_index;			/* logical index of the ring*/
332*4882a593Smuzhiyun 	u8 reg_idx;			/* physical index of the ring */
333*4882a593Smuzhiyun 	bool launchtime_enable;		/* true if LaunchTime is enabled */
334*4882a593Smuzhiyun 	bool cbs_enable;		/* indicates if CBS is enabled */
335*4882a593Smuzhiyun 	s32 idleslope;			/* idleSlope in kbps */
336*4882a593Smuzhiyun 	s32 sendslope;			/* sendSlope in kbps */
337*4882a593Smuzhiyun 	s32 hicredit;			/* hiCredit in bytes */
338*4882a593Smuzhiyun 	s32 locredit;			/* loCredit in bytes */
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* everything past this point are written often */
341*4882a593Smuzhiyun 	u16 next_to_clean;
342*4882a593Smuzhiyun 	u16 next_to_use;
343*4882a593Smuzhiyun 	u16 next_to_alloc;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	union {
346*4882a593Smuzhiyun 		/* TX */
347*4882a593Smuzhiyun 		struct {
348*4882a593Smuzhiyun 			struct igb_tx_queue_stats tx_stats;
349*4882a593Smuzhiyun 			struct u64_stats_sync tx_syncp;
350*4882a593Smuzhiyun 			struct u64_stats_sync tx_syncp2;
351*4882a593Smuzhiyun 		};
352*4882a593Smuzhiyun 		/* RX */
353*4882a593Smuzhiyun 		struct {
354*4882a593Smuzhiyun 			struct sk_buff *skb;
355*4882a593Smuzhiyun 			struct igb_rx_queue_stats rx_stats;
356*4882a593Smuzhiyun 			struct u64_stats_sync rx_syncp;
357*4882a593Smuzhiyun 		};
358*4882a593Smuzhiyun 	};
359*4882a593Smuzhiyun 	struct xdp_rxq_info xdp_rxq;
360*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun struct igb_q_vector {
363*4882a593Smuzhiyun 	struct igb_adapter *adapter;	/* backlink */
364*4882a593Smuzhiyun 	int cpu;			/* CPU for DCA */
365*4882a593Smuzhiyun 	u32 eims_value;			/* EIMS mask value */
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	u16 itr_val;
368*4882a593Smuzhiyun 	u8 set_itr;
369*4882a593Smuzhiyun 	void __iomem *itr_register;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	struct igb_ring_container rx, tx;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	struct napi_struct napi;
374*4882a593Smuzhiyun 	struct rcu_head rcu;	/* to avoid race with update stats on free */
375*4882a593Smuzhiyun 	char name[IFNAMSIZ + 9];
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* for dynamic allocation of rings associated with this q_vector */
378*4882a593Smuzhiyun 	struct igb_ring ring[] ____cacheline_internodealigned_in_smp;
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun enum e1000_ring_flags_t {
382*4882a593Smuzhiyun 	IGB_RING_FLAG_RX_3K_BUFFER,
383*4882a593Smuzhiyun 	IGB_RING_FLAG_RX_BUILD_SKB_ENABLED,
384*4882a593Smuzhiyun 	IGB_RING_FLAG_RX_SCTP_CSUM,
385*4882a593Smuzhiyun 	IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
386*4882a593Smuzhiyun 	IGB_RING_FLAG_TX_CTX_IDX,
387*4882a593Smuzhiyun 	IGB_RING_FLAG_TX_DETECT_HANG
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define ring_uses_large_buffer(ring) \
391*4882a593Smuzhiyun 	test_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
392*4882a593Smuzhiyun #define set_ring_uses_large_buffer(ring) \
393*4882a593Smuzhiyun 	set_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
394*4882a593Smuzhiyun #define clear_ring_uses_large_buffer(ring) \
395*4882a593Smuzhiyun 	clear_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define ring_uses_build_skb(ring) \
398*4882a593Smuzhiyun 	test_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
399*4882a593Smuzhiyun #define set_ring_build_skb_enabled(ring) \
400*4882a593Smuzhiyun 	set_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
401*4882a593Smuzhiyun #define clear_ring_build_skb_enabled(ring) \
402*4882a593Smuzhiyun 	clear_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
403*4882a593Smuzhiyun 
igb_rx_bufsz(struct igb_ring * ring)404*4882a593Smuzhiyun static inline unsigned int igb_rx_bufsz(struct igb_ring *ring)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
407*4882a593Smuzhiyun 	if (ring_uses_large_buffer(ring))
408*4882a593Smuzhiyun 		return IGB_RXBUFFER_3072;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (ring_uses_build_skb(ring))
411*4882a593Smuzhiyun 		return IGB_MAX_FRAME_BUILD_SKB;
412*4882a593Smuzhiyun #endif
413*4882a593Smuzhiyun 	return IGB_RXBUFFER_2048;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
igb_rx_pg_order(struct igb_ring * ring)416*4882a593Smuzhiyun static inline unsigned int igb_rx_pg_order(struct igb_ring *ring)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
419*4882a593Smuzhiyun 	if (ring_uses_large_buffer(ring))
420*4882a593Smuzhiyun 		return 1;
421*4882a593Smuzhiyun #endif
422*4882a593Smuzhiyun 	return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun #define igb_rx_pg_size(_ring) (PAGE_SIZE << igb_rx_pg_order(_ring))
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define IGB_RX_DESC(R, i)	\
430*4882a593Smuzhiyun 	(&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
431*4882a593Smuzhiyun #define IGB_TX_DESC(R, i)	\
432*4882a593Smuzhiyun 	(&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
433*4882a593Smuzhiyun #define IGB_TX_CTXTDESC(R, i)	\
434*4882a593Smuzhiyun 	(&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* igb_test_staterr - tests bits within Rx descriptor status and error fields */
igb_test_staterr(union e1000_adv_rx_desc * rx_desc,const u32 stat_err_bits)437*4882a593Smuzhiyun static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
438*4882a593Smuzhiyun 				      const u32 stat_err_bits)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /* igb_desc_unused - calculate if we have unused descriptors */
igb_desc_unused(struct igb_ring * ring)444*4882a593Smuzhiyun static inline int igb_desc_unused(struct igb_ring *ring)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	if (ring->next_to_clean > ring->next_to_use)
447*4882a593Smuzhiyun 		return ring->next_to_clean - ring->next_to_use - 1;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	return ring->count + ring->next_to_clean - ring->next_to_use - 1;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #ifdef CONFIG_IGB_HWMON
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define IGB_HWMON_TYPE_LOC	0
455*4882a593Smuzhiyun #define IGB_HWMON_TYPE_TEMP	1
456*4882a593Smuzhiyun #define IGB_HWMON_TYPE_CAUTION	2
457*4882a593Smuzhiyun #define IGB_HWMON_TYPE_MAX	3
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun struct hwmon_attr {
460*4882a593Smuzhiyun 	struct device_attribute dev_attr;
461*4882a593Smuzhiyun 	struct e1000_hw *hw;
462*4882a593Smuzhiyun 	struct e1000_thermal_diode_data *sensor;
463*4882a593Smuzhiyun 	char name[12];
464*4882a593Smuzhiyun 	};
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun struct hwmon_buff {
467*4882a593Smuzhiyun 	struct attribute_group group;
468*4882a593Smuzhiyun 	const struct attribute_group *groups[2];
469*4882a593Smuzhiyun 	struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
470*4882a593Smuzhiyun 	struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
471*4882a593Smuzhiyun 	unsigned int n_hwmon;
472*4882a593Smuzhiyun 	};
473*4882a593Smuzhiyun #endif
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /* The number of L2 ether-type filter registers, Index 3 is reserved
476*4882a593Smuzhiyun  * for PTP 1588 timestamp
477*4882a593Smuzhiyun  */
478*4882a593Smuzhiyun #define MAX_ETYPE_FILTER	(4 - 1)
479*4882a593Smuzhiyun /* ETQF filter list: one static filter per filter consumer. This is
480*4882a593Smuzhiyun  * to avoid filter collisions later. Add new filters here!!
481*4882a593Smuzhiyun  *
482*4882a593Smuzhiyun  * Current filters:		Filter 3
483*4882a593Smuzhiyun  */
484*4882a593Smuzhiyun #define IGB_ETQF_FILTER_1588	3
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define IGB_N_EXTTS	2
487*4882a593Smuzhiyun #define IGB_N_PEROUT	2
488*4882a593Smuzhiyun #define IGB_N_SDP	4
489*4882a593Smuzhiyun #define IGB_RETA_SIZE	128
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun enum igb_filter_match_flags {
492*4882a593Smuzhiyun 	IGB_FILTER_FLAG_ETHER_TYPE = 0x1,
493*4882a593Smuzhiyun 	IGB_FILTER_FLAG_VLAN_TCI   = 0x2,
494*4882a593Smuzhiyun 	IGB_FILTER_FLAG_SRC_MAC_ADDR   = 0x4,
495*4882a593Smuzhiyun 	IGB_FILTER_FLAG_DST_MAC_ADDR   = 0x8,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun #define IGB_MAX_RXNFC_FILTERS 16
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /* RX network flow classification data structure */
501*4882a593Smuzhiyun struct igb_nfc_input {
502*4882a593Smuzhiyun 	/* Byte layout in order, all values with MSB first:
503*4882a593Smuzhiyun 	 * match_flags - 1 byte
504*4882a593Smuzhiyun 	 * etype - 2 bytes
505*4882a593Smuzhiyun 	 * vlan_tci - 2 bytes
506*4882a593Smuzhiyun 	 */
507*4882a593Smuzhiyun 	u8 match_flags;
508*4882a593Smuzhiyun 	__be16 etype;
509*4882a593Smuzhiyun 	__be16 vlan_tci;
510*4882a593Smuzhiyun 	u8 src_addr[ETH_ALEN];
511*4882a593Smuzhiyun 	u8 dst_addr[ETH_ALEN];
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun struct igb_nfc_filter {
515*4882a593Smuzhiyun 	struct hlist_node nfc_node;
516*4882a593Smuzhiyun 	struct igb_nfc_input filter;
517*4882a593Smuzhiyun 	unsigned long cookie;
518*4882a593Smuzhiyun 	u16 etype_reg_index;
519*4882a593Smuzhiyun 	u16 sw_idx;
520*4882a593Smuzhiyun 	u16 action;
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun struct igb_mac_addr {
524*4882a593Smuzhiyun 	u8 addr[ETH_ALEN];
525*4882a593Smuzhiyun 	u8 queue;
526*4882a593Smuzhiyun 	u8 state; /* bitmask */
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun #define IGB_MAC_STATE_DEFAULT	0x1
530*4882a593Smuzhiyun #define IGB_MAC_STATE_IN_USE	0x2
531*4882a593Smuzhiyun #define IGB_MAC_STATE_SRC_ADDR	0x4
532*4882a593Smuzhiyun #define IGB_MAC_STATE_QUEUE_STEERING 0x8
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* board specific private data structure */
535*4882a593Smuzhiyun struct igb_adapter {
536*4882a593Smuzhiyun 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	struct net_device *netdev;
539*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	unsigned long state;
542*4882a593Smuzhiyun 	unsigned int flags;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	unsigned int num_q_vectors;
545*4882a593Smuzhiyun 	struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* Interrupt Throttle Rate */
548*4882a593Smuzhiyun 	u32 rx_itr_setting;
549*4882a593Smuzhiyun 	u32 tx_itr_setting;
550*4882a593Smuzhiyun 	u16 tx_itr;
551*4882a593Smuzhiyun 	u16 rx_itr;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* TX */
554*4882a593Smuzhiyun 	u16 tx_work_limit;
555*4882a593Smuzhiyun 	u32 tx_timeout_count;
556*4882a593Smuzhiyun 	int num_tx_queues;
557*4882a593Smuzhiyun 	struct igb_ring *tx_ring[16];
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* RX */
560*4882a593Smuzhiyun 	int num_rx_queues;
561*4882a593Smuzhiyun 	struct igb_ring *rx_ring[16];
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	u32 max_frame_size;
564*4882a593Smuzhiyun 	u32 min_frame_size;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	struct timer_list watchdog_timer;
567*4882a593Smuzhiyun 	struct timer_list phy_info_timer;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	u16 mng_vlan_id;
570*4882a593Smuzhiyun 	u32 bd_number;
571*4882a593Smuzhiyun 	u32 wol;
572*4882a593Smuzhiyun 	u32 en_mng_pt;
573*4882a593Smuzhiyun 	u16 link_speed;
574*4882a593Smuzhiyun 	u16 link_duplex;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	u8 __iomem *io_addr; /* Mainly for iounmap use */
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	struct work_struct reset_task;
579*4882a593Smuzhiyun 	struct work_struct watchdog_task;
580*4882a593Smuzhiyun 	bool fc_autoneg;
581*4882a593Smuzhiyun 	u8  tx_timeout_factor;
582*4882a593Smuzhiyun 	struct timer_list blink_timer;
583*4882a593Smuzhiyun 	unsigned long led_status;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* OS defined structs */
586*4882a593Smuzhiyun 	struct pci_dev *pdev;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	spinlock_t stats64_lock;
589*4882a593Smuzhiyun 	struct rtnl_link_stats64 stats64;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* structs defined in e1000_hw.h */
592*4882a593Smuzhiyun 	struct e1000_hw hw;
593*4882a593Smuzhiyun 	struct e1000_hw_stats stats;
594*4882a593Smuzhiyun 	struct e1000_phy_info phy_info;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	u32 test_icr;
597*4882a593Smuzhiyun 	struct igb_ring test_tx_ring;
598*4882a593Smuzhiyun 	struct igb_ring test_rx_ring;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	int msg_enable;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	struct igb_q_vector *q_vector[MAX_Q_VECTORS];
603*4882a593Smuzhiyun 	u32 eims_enable_mask;
604*4882a593Smuzhiyun 	u32 eims_other;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* to not mess up cache alignment, always add to the bottom */
607*4882a593Smuzhiyun 	u16 tx_ring_count;
608*4882a593Smuzhiyun 	u16 rx_ring_count;
609*4882a593Smuzhiyun 	unsigned int vfs_allocated_count;
610*4882a593Smuzhiyun 	struct vf_data_storage *vf_data;
611*4882a593Smuzhiyun 	int vf_rate_link_speed;
612*4882a593Smuzhiyun 	u32 rss_queues;
613*4882a593Smuzhiyun 	u32 wvbr;
614*4882a593Smuzhiyun 	u32 *shadow_vfta;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	struct ptp_clock *ptp_clock;
617*4882a593Smuzhiyun 	struct ptp_clock_info ptp_caps;
618*4882a593Smuzhiyun 	struct delayed_work ptp_overflow_work;
619*4882a593Smuzhiyun 	struct work_struct ptp_tx_work;
620*4882a593Smuzhiyun 	struct sk_buff *ptp_tx_skb;
621*4882a593Smuzhiyun 	struct hwtstamp_config tstamp_config;
622*4882a593Smuzhiyun 	unsigned long ptp_tx_start;
623*4882a593Smuzhiyun 	unsigned long last_rx_ptp_check;
624*4882a593Smuzhiyun 	unsigned long last_rx_timestamp;
625*4882a593Smuzhiyun 	unsigned int ptp_flags;
626*4882a593Smuzhiyun 	spinlock_t tmreg_lock;
627*4882a593Smuzhiyun 	struct cyclecounter cc;
628*4882a593Smuzhiyun 	struct timecounter tc;
629*4882a593Smuzhiyun 	u32 tx_hwtstamp_timeouts;
630*4882a593Smuzhiyun 	u32 tx_hwtstamp_skipped;
631*4882a593Smuzhiyun 	u32 rx_hwtstamp_cleared;
632*4882a593Smuzhiyun 	bool pps_sys_wrap_on;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	struct ptp_pin_desc sdp_config[IGB_N_SDP];
635*4882a593Smuzhiyun 	struct {
636*4882a593Smuzhiyun 		struct timespec64 start;
637*4882a593Smuzhiyun 		struct timespec64 period;
638*4882a593Smuzhiyun 	} perout[IGB_N_PEROUT];
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	char fw_version[32];
641*4882a593Smuzhiyun #ifdef CONFIG_IGB_HWMON
642*4882a593Smuzhiyun 	struct hwmon_buff *igb_hwmon_buff;
643*4882a593Smuzhiyun 	bool ets;
644*4882a593Smuzhiyun #endif
645*4882a593Smuzhiyun 	struct i2c_algo_bit_data i2c_algo;
646*4882a593Smuzhiyun 	struct i2c_adapter i2c_adap;
647*4882a593Smuzhiyun 	struct i2c_client *i2c_client;
648*4882a593Smuzhiyun 	u32 rss_indir_tbl_init;
649*4882a593Smuzhiyun 	u8 rss_indir_tbl[IGB_RETA_SIZE];
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	unsigned long link_check_timeout;
652*4882a593Smuzhiyun 	int copper_tries;
653*4882a593Smuzhiyun 	struct e1000_info ei;
654*4882a593Smuzhiyun 	u16 eee_advert;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* RX network flow classification support */
657*4882a593Smuzhiyun 	struct hlist_head nfc_filter_list;
658*4882a593Smuzhiyun 	struct hlist_head cls_flower_list;
659*4882a593Smuzhiyun 	unsigned int nfc_filter_count;
660*4882a593Smuzhiyun 	/* lock for RX network flow classification filter */
661*4882a593Smuzhiyun 	spinlock_t nfc_lock;
662*4882a593Smuzhiyun 	bool etype_bitmap[MAX_ETYPE_FILTER];
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	struct igb_mac_addr *mac_table;
665*4882a593Smuzhiyun 	struct vf_mac_filter vf_macs;
666*4882a593Smuzhiyun 	struct vf_mac_filter *vf_mac_list;
667*4882a593Smuzhiyun 	/* lock for VF resources */
668*4882a593Smuzhiyun 	spinlock_t vfs_lock;
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /* flags controlling PTP/1588 function */
672*4882a593Smuzhiyun #define IGB_PTP_ENABLED		BIT(0)
673*4882a593Smuzhiyun #define IGB_PTP_OVERFLOW_CHECK	BIT(1)
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun #define IGB_FLAG_HAS_MSI		BIT(0)
676*4882a593Smuzhiyun #define IGB_FLAG_DCA_ENABLED		BIT(1)
677*4882a593Smuzhiyun #define IGB_FLAG_QUAD_PORT_A		BIT(2)
678*4882a593Smuzhiyun #define IGB_FLAG_QUEUE_PAIRS		BIT(3)
679*4882a593Smuzhiyun #define IGB_FLAG_DMAC			BIT(4)
680*4882a593Smuzhiyun #define IGB_FLAG_RSS_FIELD_IPV4_UDP	BIT(6)
681*4882a593Smuzhiyun #define IGB_FLAG_RSS_FIELD_IPV6_UDP	BIT(7)
682*4882a593Smuzhiyun #define IGB_FLAG_WOL_SUPPORTED		BIT(8)
683*4882a593Smuzhiyun #define IGB_FLAG_NEED_LINK_UPDATE	BIT(9)
684*4882a593Smuzhiyun #define IGB_FLAG_MEDIA_RESET		BIT(10)
685*4882a593Smuzhiyun #define IGB_FLAG_MAS_CAPABLE		BIT(11)
686*4882a593Smuzhiyun #define IGB_FLAG_MAS_ENABLE		BIT(12)
687*4882a593Smuzhiyun #define IGB_FLAG_HAS_MSIX		BIT(13)
688*4882a593Smuzhiyun #define IGB_FLAG_EEE			BIT(14)
689*4882a593Smuzhiyun #define IGB_FLAG_VLAN_PROMISC		BIT(15)
690*4882a593Smuzhiyun #define IGB_FLAG_RX_LEGACY		BIT(16)
691*4882a593Smuzhiyun #define IGB_FLAG_FQTSS			BIT(17)
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun /* Media Auto Sense */
694*4882a593Smuzhiyun #define IGB_MAS_ENABLE_0		0X0001
695*4882a593Smuzhiyun #define IGB_MAS_ENABLE_1		0X0002
696*4882a593Smuzhiyun #define IGB_MAS_ENABLE_2		0X0004
697*4882a593Smuzhiyun #define IGB_MAS_ENABLE_3		0X0008
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun /* DMA Coalescing defines */
700*4882a593Smuzhiyun #define IGB_MIN_TXPBSIZE	20408
701*4882a593Smuzhiyun #define IGB_TX_BUF_4096		4096
702*4882a593Smuzhiyun #define IGB_DMCTLX_DCFLUSH_DIS	0x80000000  /* Disable DMA Coal Flush */
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun #define IGB_82576_TSYNC_SHIFT	19
705*4882a593Smuzhiyun enum e1000_state_t {
706*4882a593Smuzhiyun 	__IGB_TESTING,
707*4882a593Smuzhiyun 	__IGB_RESETTING,
708*4882a593Smuzhiyun 	__IGB_DOWN,
709*4882a593Smuzhiyun 	__IGB_PTP_TX_IN_PROGRESS,
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun enum igb_boards {
713*4882a593Smuzhiyun 	board_82575,
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun extern char igb_driver_name[];
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun int igb_xmit_xdp_ring(struct igb_adapter *adapter,
719*4882a593Smuzhiyun 		      struct igb_ring *ring,
720*4882a593Smuzhiyun 		      struct xdp_frame *xdpf);
721*4882a593Smuzhiyun int igb_open(struct net_device *netdev);
722*4882a593Smuzhiyun int igb_close(struct net_device *netdev);
723*4882a593Smuzhiyun int igb_up(struct igb_adapter *);
724*4882a593Smuzhiyun void igb_down(struct igb_adapter *);
725*4882a593Smuzhiyun void igb_reinit_locked(struct igb_adapter *);
726*4882a593Smuzhiyun void igb_reset(struct igb_adapter *);
727*4882a593Smuzhiyun int igb_reinit_queues(struct igb_adapter *);
728*4882a593Smuzhiyun void igb_write_rss_indir_tbl(struct igb_adapter *);
729*4882a593Smuzhiyun int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
730*4882a593Smuzhiyun int igb_setup_tx_resources(struct igb_ring *);
731*4882a593Smuzhiyun int igb_setup_rx_resources(struct igb_ring *);
732*4882a593Smuzhiyun void igb_free_tx_resources(struct igb_ring *);
733*4882a593Smuzhiyun void igb_free_rx_resources(struct igb_ring *);
734*4882a593Smuzhiyun void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
735*4882a593Smuzhiyun void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
736*4882a593Smuzhiyun void igb_setup_tctl(struct igb_adapter *);
737*4882a593Smuzhiyun void igb_setup_rctl(struct igb_adapter *);
738*4882a593Smuzhiyun void igb_setup_srrctl(struct igb_adapter *, struct igb_ring *);
739*4882a593Smuzhiyun netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
740*4882a593Smuzhiyun void igb_alloc_rx_buffers(struct igb_ring *, u16);
741*4882a593Smuzhiyun void igb_update_stats(struct igb_adapter *);
742*4882a593Smuzhiyun bool igb_has_link(struct igb_adapter *adapter);
743*4882a593Smuzhiyun void igb_set_ethtool_ops(struct net_device *);
744*4882a593Smuzhiyun void igb_power_up_link(struct igb_adapter *);
745*4882a593Smuzhiyun void igb_set_fw_version(struct igb_adapter *);
746*4882a593Smuzhiyun void igb_ptp_init(struct igb_adapter *adapter);
747*4882a593Smuzhiyun void igb_ptp_stop(struct igb_adapter *adapter);
748*4882a593Smuzhiyun void igb_ptp_reset(struct igb_adapter *adapter);
749*4882a593Smuzhiyun void igb_ptp_suspend(struct igb_adapter *adapter);
750*4882a593Smuzhiyun void igb_ptp_rx_hang(struct igb_adapter *adapter);
751*4882a593Smuzhiyun void igb_ptp_tx_hang(struct igb_adapter *adapter);
752*4882a593Smuzhiyun void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
753*4882a593Smuzhiyun int igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, void *va,
754*4882a593Smuzhiyun 			struct sk_buff *skb);
755*4882a593Smuzhiyun int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
756*4882a593Smuzhiyun int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
757*4882a593Smuzhiyun void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
758*4882a593Smuzhiyun unsigned int igb_get_max_rss_queues(struct igb_adapter *);
759*4882a593Smuzhiyun #ifdef CONFIG_IGB_HWMON
760*4882a593Smuzhiyun void igb_sysfs_exit(struct igb_adapter *adapter);
761*4882a593Smuzhiyun int igb_sysfs_init(struct igb_adapter *adapter);
762*4882a593Smuzhiyun #endif
igb_reset_phy(struct e1000_hw * hw)763*4882a593Smuzhiyun static inline s32 igb_reset_phy(struct e1000_hw *hw)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	if (hw->phy.ops.reset)
766*4882a593Smuzhiyun 		return hw->phy.ops.reset(hw);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	return 0;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
igb_read_phy_reg(struct e1000_hw * hw,u32 offset,u16 * data)771*4882a593Smuzhiyun static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	if (hw->phy.ops.read_reg)
774*4882a593Smuzhiyun 		return hw->phy.ops.read_reg(hw, offset, data);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	return 0;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
igb_write_phy_reg(struct e1000_hw * hw,u32 offset,u16 data)779*4882a593Smuzhiyun static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	if (hw->phy.ops.write_reg)
782*4882a593Smuzhiyun 		return hw->phy.ops.write_reg(hw, offset, data);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
igb_get_phy_info(struct e1000_hw * hw)787*4882a593Smuzhiyun static inline s32 igb_get_phy_info(struct e1000_hw *hw)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	if (hw->phy.ops.get_phy_info)
790*4882a593Smuzhiyun 		return hw->phy.ops.get_phy_info(hw);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	return 0;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
txring_txq(const struct igb_ring * tx_ring)795*4882a593Smuzhiyun static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun int igb_add_filter(struct igb_adapter *adapter,
801*4882a593Smuzhiyun 		   struct igb_nfc_filter *input);
802*4882a593Smuzhiyun int igb_erase_filter(struct igb_adapter *adapter,
803*4882a593Smuzhiyun 		     struct igb_nfc_filter *input);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun int igb_add_mac_steering_filter(struct igb_adapter *adapter,
806*4882a593Smuzhiyun 				const u8 *addr, u8 queue, u8 flags);
807*4882a593Smuzhiyun int igb_del_mac_steering_filter(struct igb_adapter *adapter,
808*4882a593Smuzhiyun 				const u8 *addr, u8 queue, u8 flags);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun #endif /* _IGB_H_ */
811