1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 2007 - 2018 Intel Corporation. */ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef _E1000_DEFINES_H_ 5*4882a593Smuzhiyun #define _E1000_DEFINES_H_ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 8*4882a593Smuzhiyun #define REQ_TX_DESCRIPTOR_MULTIPLE 8 9*4882a593Smuzhiyun #define REQ_RX_DESCRIPTOR_MULTIPLE 8 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* Definitions for power management and wakeup registers */ 12*4882a593Smuzhiyun /* Wake Up Control */ 13*4882a593Smuzhiyun #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* Wake Up Filter Control */ 16*4882a593Smuzhiyun #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 17*4882a593Smuzhiyun #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 18*4882a593Smuzhiyun #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 19*4882a593Smuzhiyun #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 20*4882a593Smuzhiyun #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* Wake Up Status */ 23*4882a593Smuzhiyun #define E1000_WUS_EX 0x00000004 /* Directed Exact */ 24*4882a593Smuzhiyun #define E1000_WUS_ARPD 0x00000020 /* Directed ARP Request */ 25*4882a593Smuzhiyun #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 */ 26*4882a593Smuzhiyun #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 */ 27*4882a593Smuzhiyun #define E1000_WUS_NSD 0x00000400 /* Directed IPv6 Neighbor Solicitation */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* Packet types that are enabled for wake packet delivery */ 30*4882a593Smuzhiyun #define WAKE_PKT_WUS ( \ 31*4882a593Smuzhiyun E1000_WUS_EX | \ 32*4882a593Smuzhiyun E1000_WUS_ARPD | \ 33*4882a593Smuzhiyun E1000_WUS_IPV4 | \ 34*4882a593Smuzhiyun E1000_WUS_IPV6 | \ 35*4882a593Smuzhiyun E1000_WUS_NSD) 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* Wake Up Packet Length */ 38*4882a593Smuzhiyun #define E1000_WUPL_MASK 0x00000FFF 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* Wake Up Packet Memory stores the first 128 bytes of the wake up packet */ 41*4882a593Smuzhiyun #define E1000_WUPM_BYTES 128 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* Extended Device Control */ 44*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP2_DATA 0x00000040 /* Value of SW Defineable Pin 2 */ 45*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */ 46*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP2_DIR 0x00000400 /* SDP2 Data direction */ 47*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP3_DIR 0x00000800 /* SDP3 Data direction */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* Physical Func Reset Done Indication */ 50*4882a593Smuzhiyun #define E1000_CTRL_EXT_PFRSTD 0x00004000 51*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDLPE 0X00040000 /* SerDes Low Power Enable */ 52*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 53*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000 54*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX 0x00400000 55*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000 56*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 57*4882a593Smuzhiyun #define E1000_CTRL_EXT_EIAME 0x01000000 58*4882a593Smuzhiyun #define E1000_CTRL_EXT_IRCA 0x00000001 59*4882a593Smuzhiyun /* Interrupt delay cancellation */ 60*4882a593Smuzhiyun /* Driver loaded bit for FW */ 61*4882a593Smuzhiyun #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 62*4882a593Smuzhiyun /* Interrupt acknowledge Auto-mask */ 63*4882a593Smuzhiyun /* Clear Interrupt timers after IMS clear */ 64*4882a593Smuzhiyun /* packet buffer parity error detection enabled */ 65*4882a593Smuzhiyun /* descriptor FIFO parity error detection enable */ 66*4882a593Smuzhiyun #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */ 67*4882a593Smuzhiyun #define E1000_CTRL_EXT_PHYPDEN 0x00100000 68*4882a593Smuzhiyun #define E1000_I2CCMD_REG_ADDR_SHIFT 16 69*4882a593Smuzhiyun #define E1000_I2CCMD_PHY_ADDR_SHIFT 24 70*4882a593Smuzhiyun #define E1000_I2CCMD_OPCODE_READ 0x08000000 71*4882a593Smuzhiyun #define E1000_I2CCMD_OPCODE_WRITE 0x00000000 72*4882a593Smuzhiyun #define E1000_I2CCMD_READY 0x20000000 73*4882a593Smuzhiyun #define E1000_I2CCMD_ERROR 0x80000000 74*4882a593Smuzhiyun #define E1000_I2CCMD_SFP_DATA_ADDR(a) (0x0000 + (a)) 75*4882a593Smuzhiyun #define E1000_I2CCMD_SFP_DIAG_ADDR(a) (0x0100 + (a)) 76*4882a593Smuzhiyun #define E1000_MAX_SGMII_PHY_REG_ADDR 255 77*4882a593Smuzhiyun #define E1000_I2CCMD_PHY_TIMEOUT 200 78*4882a593Smuzhiyun #define E1000_IVAR_VALID 0x80 79*4882a593Smuzhiyun #define E1000_GPIE_NSICR 0x00000001 80*4882a593Smuzhiyun #define E1000_GPIE_MSIX_MODE 0x00000010 81*4882a593Smuzhiyun #define E1000_GPIE_EIAME 0x40000000 82*4882a593Smuzhiyun #define E1000_GPIE_PBA 0x80000000 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* Receive Descriptor bit definitions */ 85*4882a593Smuzhiyun #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 86*4882a593Smuzhiyun #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 87*4882a593Smuzhiyun #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 88*4882a593Smuzhiyun #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 89*4882a593Smuzhiyun #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ 90*4882a593Smuzhiyun #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 91*4882a593Smuzhiyun #define E1000_RXD_STAT_TS 0x10000 /* Pkt was time stamped */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_LB 0x00040000 94*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_CE 0x01000000 95*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_SE 0x02000000 96*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_SEQ 0x04000000 97*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_CXE 0x10000000 98*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_TCPE 0x20000000 99*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_IPE 0x40000000 100*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_RXE 0x80000000 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* Same mask, but for extended and packet split descriptors */ 103*4882a593Smuzhiyun #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ 104*4882a593Smuzhiyun E1000_RXDEXT_STATERR_CE | \ 105*4882a593Smuzhiyun E1000_RXDEXT_STATERR_SE | \ 106*4882a593Smuzhiyun E1000_RXDEXT_STATERR_SEQ | \ 107*4882a593Smuzhiyun E1000_RXDEXT_STATERR_CXE | \ 108*4882a593Smuzhiyun E1000_RXDEXT_STATERR_RXE) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 111*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000 112*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 113*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000 114*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* Management Control */ 118*4882a593Smuzhiyun #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 119*4882a593Smuzhiyun #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 120*4882a593Smuzhiyun #define E1000_MANC_EN_BMC2OS 0x10000000 /* OSBMC is Enabled or not */ 121*4882a593Smuzhiyun /* Enable Neighbor Discovery Filtering */ 122*4882a593Smuzhiyun #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 123*4882a593Smuzhiyun #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 124*4882a593Smuzhiyun /* Enable MAC address filtering */ 125*4882a593Smuzhiyun #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* Receive Control */ 128*4882a593Smuzhiyun #define E1000_RCTL_EN 0x00000002 /* enable */ 129*4882a593Smuzhiyun #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 130*4882a593Smuzhiyun #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */ 131*4882a593Smuzhiyun #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */ 132*4882a593Smuzhiyun #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 133*4882a593Smuzhiyun #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 134*4882a593Smuzhiyun #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 135*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */ 136*4882a593Smuzhiyun #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 137*4882a593Smuzhiyun #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 138*4882a593Smuzhiyun #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */ 139*4882a593Smuzhiyun #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */ 140*4882a593Smuzhiyun #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 141*4882a593Smuzhiyun #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 142*4882a593Smuzhiyun #define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */ 143*4882a593Smuzhiyun #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 144*4882a593Smuzhiyun #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* Use byte values for the following shift parameters 147*4882a593Smuzhiyun * Usage: 148*4882a593Smuzhiyun * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & 149*4882a593Smuzhiyun * E1000_PSRCTL_BSIZE0_MASK) | 150*4882a593Smuzhiyun * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & 151*4882a593Smuzhiyun * E1000_PSRCTL_BSIZE1_MASK) | 152*4882a593Smuzhiyun * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & 153*4882a593Smuzhiyun * E1000_PSRCTL_BSIZE2_MASK) | 154*4882a593Smuzhiyun * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; 155*4882a593Smuzhiyun * E1000_PSRCTL_BSIZE3_MASK)) 156*4882a593Smuzhiyun * where value0 = [128..16256], default=256 157*4882a593Smuzhiyun * value1 = [1024..64512], default=4096 158*4882a593Smuzhiyun * value2 = [0..64512], default=4096 159*4882a593Smuzhiyun * value3 = [0..64512], default=0 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F 163*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00 164*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000 165*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 168*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 169*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 170*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* SWFW_SYNC Definitions */ 173*4882a593Smuzhiyun #define E1000_SWFW_EEP_SM 0x1 174*4882a593Smuzhiyun #define E1000_SWFW_PHY0_SM 0x2 175*4882a593Smuzhiyun #define E1000_SWFW_PHY1_SM 0x4 176*4882a593Smuzhiyun #define E1000_SWFW_PHY2_SM 0x20 177*4882a593Smuzhiyun #define E1000_SWFW_PHY3_SM 0x40 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* FACTPS Definitions */ 180*4882a593Smuzhiyun /* Device Control */ 181*4882a593Smuzhiyun #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 182*4882a593Smuzhiyun #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */ 183*4882a593Smuzhiyun #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 184*4882a593Smuzhiyun #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 185*4882a593Smuzhiyun #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 186*4882a593Smuzhiyun #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 187*4882a593Smuzhiyun #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 188*4882a593Smuzhiyun #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 189*4882a593Smuzhiyun #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 190*4882a593Smuzhiyun #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 191*4882a593Smuzhiyun #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 192*4882a593Smuzhiyun /* Defined polarity of Dock/Undock indication in SDP[0] */ 193*4882a593Smuzhiyun /* Reset both PHY ports, through PHYRST_N pin */ 194*4882a593Smuzhiyun /* enable link status from external LINK_0 and LINK_1 pins */ 195*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 196*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 197*4882a593Smuzhiyun #define E1000_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */ 198*4882a593Smuzhiyun #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000 /* PHY PM enable */ 199*4882a593Smuzhiyun #define E1000_CTRL_SDP0_DIR 0x00400000 /* SDP0 Data direction */ 200*4882a593Smuzhiyun #define E1000_CTRL_SDP1_DIR 0x00800000 /* SDP1 Data direction */ 201*4882a593Smuzhiyun #define E1000_CTRL_RST 0x04000000 /* Global reset */ 202*4882a593Smuzhiyun #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 203*4882a593Smuzhiyun #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 204*4882a593Smuzhiyun #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 205*4882a593Smuzhiyun #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 206*4882a593Smuzhiyun /* Initiate an interrupt to manageability engine */ 207*4882a593Smuzhiyun #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* Bit definitions for the Management Data IO (MDIO) and Management Data 210*4882a593Smuzhiyun * Clock (MDC) pins in the Device Control Register. 211*4882a593Smuzhiyun */ 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define E1000_CONNSW_ENRGSRC 0x4 214*4882a593Smuzhiyun #define E1000_CONNSW_PHYSD 0x400 215*4882a593Smuzhiyun #define E1000_CONNSW_PHY_PDN 0x800 216*4882a593Smuzhiyun #define E1000_CONNSW_SERDESD 0x200 217*4882a593Smuzhiyun #define E1000_CONNSW_AUTOSENSE_CONF 0x2 218*4882a593Smuzhiyun #define E1000_CONNSW_AUTOSENSE_EN 0x1 219*4882a593Smuzhiyun #define E1000_PCS_CFG_PCS_EN 8 220*4882a593Smuzhiyun #define E1000_PCS_LCTL_FLV_LINK_UP 1 221*4882a593Smuzhiyun #define E1000_PCS_LCTL_FSV_100 2 222*4882a593Smuzhiyun #define E1000_PCS_LCTL_FSV_1000 4 223*4882a593Smuzhiyun #define E1000_PCS_LCTL_FDV_FULL 8 224*4882a593Smuzhiyun #define E1000_PCS_LCTL_FSD 0x10 225*4882a593Smuzhiyun #define E1000_PCS_LCTL_FORCE_LINK 0x20 226*4882a593Smuzhiyun #define E1000_PCS_LCTL_FORCE_FCTRL 0x80 227*4882a593Smuzhiyun #define E1000_PCS_LCTL_AN_ENABLE 0x10000 228*4882a593Smuzhiyun #define E1000_PCS_LCTL_AN_RESTART 0x20000 229*4882a593Smuzhiyun #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000 230*4882a593Smuzhiyun #define E1000_ENABLE_SERDES_LOOPBACK 0x0410 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define E1000_PCS_LSTS_LINK_OK 1 233*4882a593Smuzhiyun #define E1000_PCS_LSTS_SPEED_100 2 234*4882a593Smuzhiyun #define E1000_PCS_LSTS_SPEED_1000 4 235*4882a593Smuzhiyun #define E1000_PCS_LSTS_DUPLEX_FULL 8 236*4882a593Smuzhiyun #define E1000_PCS_LSTS_SYNK_OK 0x10 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* Device Status */ 239*4882a593Smuzhiyun #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 240*4882a593Smuzhiyun #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 241*4882a593Smuzhiyun #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 242*4882a593Smuzhiyun #define E1000_STATUS_FUNC_SHIFT 2 243*4882a593Smuzhiyun #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 244*4882a593Smuzhiyun #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 245*4882a593Smuzhiyun #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 246*4882a593Smuzhiyun #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 247*4882a593Smuzhiyun /* Change in Dock/Undock state. Clear on write '0'. */ 248*4882a593Smuzhiyun /* Status of Master requests. */ 249*4882a593Smuzhiyun #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 250*4882a593Smuzhiyun /* BMC external code execution disabled */ 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define E1000_STATUS_2P5_SKU 0x00001000 /* Val of 2.5GBE SKU strap */ 253*4882a593Smuzhiyun #define E1000_STATUS_2P5_SKU_OVER 0x00002000 /* Val of 2.5GBE SKU Over */ 254*4882a593Smuzhiyun /* Constants used to intrepret the masked PCI-X bus speed. */ 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define SPEED_10 10 257*4882a593Smuzhiyun #define SPEED_100 100 258*4882a593Smuzhiyun #define SPEED_1000 1000 259*4882a593Smuzhiyun #define SPEED_2500 2500 260*4882a593Smuzhiyun #define HALF_DUPLEX 1 261*4882a593Smuzhiyun #define FULL_DUPLEX 2 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define ADVERTISE_10_HALF 0x0001 265*4882a593Smuzhiyun #define ADVERTISE_10_FULL 0x0002 266*4882a593Smuzhiyun #define ADVERTISE_100_HALF 0x0004 267*4882a593Smuzhiyun #define ADVERTISE_100_FULL 0x0008 268*4882a593Smuzhiyun #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */ 269*4882a593Smuzhiyun #define ADVERTISE_1000_FULL 0x0020 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* 1000/H is not supported, nor spec-compliant. */ 272*4882a593Smuzhiyun #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 273*4882a593Smuzhiyun ADVERTISE_100_HALF | ADVERTISE_100_FULL | \ 274*4882a593Smuzhiyun ADVERTISE_1000_FULL) 275*4882a593Smuzhiyun #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 276*4882a593Smuzhiyun ADVERTISE_100_HALF | ADVERTISE_100_FULL) 277*4882a593Smuzhiyun #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL) 278*4882a593Smuzhiyun #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL) 279*4882a593Smuzhiyun #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \ 280*4882a593Smuzhiyun ADVERTISE_1000_FULL) 281*4882a593Smuzhiyun #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF) 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* LED Control */ 286*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_MODE_SHIFT 0 287*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_BLINK 0x00000080 288*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 289*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_IVRT 0x00000040 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LED_ON 0xE 292*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LED_OFF 0xF 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* Transmit Descriptor bit definitions */ 295*4882a593Smuzhiyun #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 296*4882a593Smuzhiyun #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 297*4882a593Smuzhiyun #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 298*4882a593Smuzhiyun #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 299*4882a593Smuzhiyun #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 300*4882a593Smuzhiyun #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ 301*4882a593Smuzhiyun #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 302*4882a593Smuzhiyun /* Extended desc bits for Linksec and timesync */ 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* Transmit Control */ 305*4882a593Smuzhiyun #define E1000_TCTL_EN 0x00000002 /* enable tx */ 306*4882a593Smuzhiyun #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 307*4882a593Smuzhiyun #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 308*4882a593Smuzhiyun #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 309*4882a593Smuzhiyun #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* DMA Coalescing register fields */ 312*4882a593Smuzhiyun #define E1000_DMACR_DMACWT_MASK 0x00003FFF /* DMA Coal Watchdog Timer */ 313*4882a593Smuzhiyun #define E1000_DMACR_DMACTHR_MASK 0x00FF0000 /* DMA Coal Rx Threshold */ 314*4882a593Smuzhiyun #define E1000_DMACR_DMACTHR_SHIFT 16 315*4882a593Smuzhiyun #define E1000_DMACR_DMAC_LX_MASK 0x30000000 /* Lx when no PCIe trans */ 316*4882a593Smuzhiyun #define E1000_DMACR_DMAC_LX_SHIFT 28 317*4882a593Smuzhiyun #define E1000_DMACR_DMAC_EN 0x80000000 /* Enable DMA Coalescing */ 318*4882a593Smuzhiyun /* DMA Coalescing BMC-to-OS Watchdog Enable */ 319*4882a593Smuzhiyun #define E1000_DMACR_DC_BMC2OSW_EN 0x00008000 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define E1000_DMCTXTH_DMCTTHR_MASK 0x00000FFF /* DMA Coal Tx Threshold */ 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define E1000_DMCTLX_TTLX_MASK 0x00000FFF /* Time to LX request */ 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #define E1000_DMCRTRH_UTRESH_MASK 0x0007FFFF /* Rx Traffic Rate Thresh */ 326*4882a593Smuzhiyun #define E1000_DMCRTRH_LRPRCW 0x80000000 /* Rx pkt rate curr window */ 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define E1000_DMCCNT_CCOUNT_MASK 0x01FFFFFF /* DMA Coal Rx Current Cnt */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define E1000_FCRTC_RTH_COAL_MASK 0x0003FFF0 /* FC Rx Thresh High val */ 331*4882a593Smuzhiyun #define E1000_FCRTC_RTH_COAL_SHIFT 4 332*4882a593Smuzhiyun #define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power decision */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* Timestamp in Rx buffer */ 335*4882a593Smuzhiyun #define E1000_RXPBS_CFG_TS_EN 0x80000000 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun #define I210_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */ 338*4882a593Smuzhiyun #define I210_RXPBSIZE_MASK 0x0000003F 339*4882a593Smuzhiyun #define I210_RXPBSIZE_PB_30KB 0x0000001E 340*4882a593Smuzhiyun #define I210_RXPBSIZE_PB_32KB 0x00000020 341*4882a593Smuzhiyun #define I210_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */ 342*4882a593Smuzhiyun #define I210_TXPBSIZE_MASK 0xC0FFFFFF 343*4882a593Smuzhiyun #define I210_TXPBSIZE_PB0_8KB (8 << 0) 344*4882a593Smuzhiyun #define I210_TXPBSIZE_PB1_8KB (8 << 6) 345*4882a593Smuzhiyun #define I210_TXPBSIZE_PB2_4KB (4 << 12) 346*4882a593Smuzhiyun #define I210_TXPBSIZE_PB3_4KB (4 << 18) 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #define I210_DTXMXPKTSZ_DEFAULT 0x00000098 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #define I210_SR_QUEUES_NUM 2 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* SerDes Control */ 353*4882a593Smuzhiyun #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun /* Receive Checksum Control */ 356*4882a593Smuzhiyun #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 357*4882a593Smuzhiyun #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 358*4882a593Smuzhiyun #define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */ 359*4882a593Smuzhiyun #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* Header split receive */ 362*4882a593Smuzhiyun #define E1000_RFCTL_IPV6_EX_DIS 0x00010000 363*4882a593Smuzhiyun #define E1000_RFCTL_LEF 0x00040000 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* Collision related configuration parameters */ 366*4882a593Smuzhiyun #define E1000_COLLISION_THRESHOLD 15 367*4882a593Smuzhiyun #define E1000_CT_SHIFT 4 368*4882a593Smuzhiyun #define E1000_COLLISION_DISTANCE 63 369*4882a593Smuzhiyun #define E1000_COLD_SHIFT 12 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun /* Ethertype field values */ 372*4882a593Smuzhiyun #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* As per the EAS the maximum supported size is 9.5KB (9728 bytes) */ 375*4882a593Smuzhiyun #define MAX_JUMBO_FRAME_SIZE 0x2600 376*4882a593Smuzhiyun #define MAX_STD_JUMBO_FRAME_SIZE 9216 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /* PBA constants */ 379*4882a593Smuzhiyun #define E1000_PBA_34K 0x0022 380*4882a593Smuzhiyun #define E1000_PBA_64K 0x0040 /* 64KB */ 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun /* SW Semaphore Register */ 383*4882a593Smuzhiyun #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 384*4882a593Smuzhiyun #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun /* Interrupt Cause Read */ 387*4882a593Smuzhiyun #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 388*4882a593Smuzhiyun #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 389*4882a593Smuzhiyun #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */ 390*4882a593Smuzhiyun #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */ 391*4882a593Smuzhiyun #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */ 392*4882a593Smuzhiyun #define E1000_ICR_VMMB 0x00000100 /* VM MB event */ 393*4882a593Smuzhiyun #define E1000_ICR_TS 0x00080000 /* Time Sync Interrupt */ 394*4882a593Smuzhiyun #define E1000_ICR_DRSTA 0x40000000 /* Device Reset Asserted */ 395*4882a593Smuzhiyun /* If this bit asserted, the driver should claim the interrupt */ 396*4882a593Smuzhiyun #define E1000_ICR_INT_ASSERTED 0x80000000 397*4882a593Smuzhiyun /* LAN connected device generates an interrupt */ 398*4882a593Smuzhiyun #define E1000_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */ 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun /* Extended Interrupt Cause Read */ 401*4882a593Smuzhiyun #define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */ 402*4882a593Smuzhiyun #define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */ 403*4882a593Smuzhiyun #define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */ 404*4882a593Smuzhiyun #define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */ 405*4882a593Smuzhiyun #define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */ 406*4882a593Smuzhiyun #define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */ 407*4882a593Smuzhiyun #define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */ 408*4882a593Smuzhiyun #define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */ 409*4882a593Smuzhiyun #define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */ 410*4882a593Smuzhiyun /* TCP Timer */ 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* This defines the bits that are set in the Interrupt Mask 413*4882a593Smuzhiyun * Set/Read Register. Each bit is documented below: 414*4882a593Smuzhiyun * o RXT0 = Receiver Timer Interrupt (ring 0) 415*4882a593Smuzhiyun * o TXDW = Transmit Descriptor Written Back 416*4882a593Smuzhiyun * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 417*4882a593Smuzhiyun * o RXSEQ = Receive Sequence Error 418*4882a593Smuzhiyun * o LSC = Link Status Change 419*4882a593Smuzhiyun */ 420*4882a593Smuzhiyun #define IMS_ENABLE_MASK ( \ 421*4882a593Smuzhiyun E1000_IMS_RXT0 | \ 422*4882a593Smuzhiyun E1000_IMS_TXDW | \ 423*4882a593Smuzhiyun E1000_IMS_RXDMT0 | \ 424*4882a593Smuzhiyun E1000_IMS_RXSEQ | \ 425*4882a593Smuzhiyun E1000_IMS_LSC | \ 426*4882a593Smuzhiyun E1000_IMS_DOUTSYNC) 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* Interrupt Mask Set */ 429*4882a593Smuzhiyun #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 430*4882a593Smuzhiyun #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 431*4882a593Smuzhiyun #define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */ 432*4882a593Smuzhiyun #define E1000_IMS_TS E1000_ICR_TS /* Time Sync Interrupt */ 433*4882a593Smuzhiyun #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 434*4882a593Smuzhiyun #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 435*4882a593Smuzhiyun #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 436*4882a593Smuzhiyun #define E1000_IMS_DRSTA E1000_ICR_DRSTA /* Device Reset Asserted */ 437*4882a593Smuzhiyun #define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */ 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun /* Extended Interrupt Mask Set */ 440*4882a593Smuzhiyun #define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */ 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun /* Interrupt Cause Set */ 443*4882a593Smuzhiyun #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 444*4882a593Smuzhiyun #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 445*4882a593Smuzhiyun #define E1000_ICS_DRSTA E1000_ICR_DRSTA /* Device Reset Aserted */ 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun /* Extended Interrupt Cause Set */ 448*4882a593Smuzhiyun /* E1000_EITR_CNT_IGNR is only for 82576 and newer */ 449*4882a593Smuzhiyun #define E1000_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */ 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun /* Transmit Descriptor Control */ 453*4882a593Smuzhiyun /* Enable the counting of descriptors still to be processed. */ 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun /* Flow Control Constants */ 456*4882a593Smuzhiyun #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 457*4882a593Smuzhiyun #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 458*4882a593Smuzhiyun #define FLOW_CONTROL_TYPE 0x8808 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun /* Transmit Config Word */ 461*4882a593Smuzhiyun #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 462*4882a593Smuzhiyun #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* 802.1q VLAN Packet Size */ 465*4882a593Smuzhiyun #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */ 466*4882a593Smuzhiyun #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun /* Receive Address */ 469*4882a593Smuzhiyun /* Number of high/low register pairs in the RAR. The RAR (Receive Address 470*4882a593Smuzhiyun * Registers) holds the directed and multicast addresses that we monitor. 471*4882a593Smuzhiyun * Technically, we have 16 spots. However, we reserve one of these spots 472*4882a593Smuzhiyun * (RAR[15]) for our directed address used by controllers with 473*4882a593Smuzhiyun * manageability enabled, allowing us room for 15 multicast addresses. 474*4882a593Smuzhiyun */ 475*4882a593Smuzhiyun #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 476*4882a593Smuzhiyun #define E1000_RAH_ASEL_SRC_ADDR 0x00010000 477*4882a593Smuzhiyun #define E1000_RAH_QSEL_ENABLE 0x10000000 478*4882a593Smuzhiyun #define E1000_RAL_MAC_ADDR_LEN 4 479*4882a593Smuzhiyun #define E1000_RAH_MAC_ADDR_LEN 2 480*4882a593Smuzhiyun #define E1000_RAH_POOL_MASK 0x03FC0000 481*4882a593Smuzhiyun #define E1000_RAH_POOL_1 0x00040000 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun /* Error Codes */ 484*4882a593Smuzhiyun #define E1000_ERR_NVM 1 485*4882a593Smuzhiyun #define E1000_ERR_PHY 2 486*4882a593Smuzhiyun #define E1000_ERR_CONFIG 3 487*4882a593Smuzhiyun #define E1000_ERR_PARAM 4 488*4882a593Smuzhiyun #define E1000_ERR_MAC_INIT 5 489*4882a593Smuzhiyun #define E1000_ERR_RESET 9 490*4882a593Smuzhiyun #define E1000_ERR_MASTER_REQUESTS_PENDING 10 491*4882a593Smuzhiyun #define E1000_BLK_PHY_RESET 12 492*4882a593Smuzhiyun #define E1000_ERR_SWFW_SYNC 13 493*4882a593Smuzhiyun #define E1000_NOT_IMPLEMENTED 14 494*4882a593Smuzhiyun #define E1000_ERR_MBX 15 495*4882a593Smuzhiyun #define E1000_ERR_INVALID_ARGUMENT 16 496*4882a593Smuzhiyun #define E1000_ERR_NO_SPACE 17 497*4882a593Smuzhiyun #define E1000_ERR_NVM_PBA_SECTION 18 498*4882a593Smuzhiyun #define E1000_ERR_INVM_VALUE_NOT_FOUND 19 499*4882a593Smuzhiyun #define E1000_ERR_I2C 20 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun /* Loop limit on how long we wait for auto-negotiation to complete */ 502*4882a593Smuzhiyun #define COPPER_LINK_UP_LIMIT 10 503*4882a593Smuzhiyun #define PHY_AUTO_NEG_LIMIT 45 504*4882a593Smuzhiyun #define PHY_FORCE_LIMIT 20 505*4882a593Smuzhiyun /* Number of 100 microseconds we wait for PCI Express master disable */ 506*4882a593Smuzhiyun #define MASTER_DISABLE_TIMEOUT 800 507*4882a593Smuzhiyun /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 508*4882a593Smuzhiyun #define PHY_CFG_TIMEOUT 100 509*4882a593Smuzhiyun /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ 510*4882a593Smuzhiyun /* Number of milliseconds for NVM auto read done after MAC reset. */ 511*4882a593Smuzhiyun #define AUTO_READ_DONE_TIMEOUT 10 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun /* Flow Control */ 514*4882a593Smuzhiyun #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define E1000_TSYNCTXCTL_VALID 0x00000001 /* tx timestamp valid */ 517*4882a593Smuzhiyun #define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable tx timestampping */ 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_VALID 0x00000001 /* rx timestamp valid */ 520*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* rx type mask */ 521*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00 522*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02 523*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04 524*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_ALL 0x08 525*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A 526*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable rx timestampping */ 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF 529*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00 530*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01 531*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02 532*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03 533*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00 536*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000 537*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100 538*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200 539*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300 540*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800 541*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900 542*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00 543*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00 544*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00 545*4882a593Smuzhiyun #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun #define E1000_TIMINCA_16NS_SHIFT 24 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun /* Time Sync Interrupt Cause/Mask Register Bits */ 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun #define TSINTR_SYS_WRAP BIT(0) /* SYSTIM Wrap around. */ 552*4882a593Smuzhiyun #define TSINTR_TXTS BIT(1) /* Transmit Timestamp. */ 553*4882a593Smuzhiyun #define TSINTR_RXTS BIT(2) /* Receive Timestamp. */ 554*4882a593Smuzhiyun #define TSINTR_TT0 BIT(3) /* Target Time 0 Trigger. */ 555*4882a593Smuzhiyun #define TSINTR_TT1 BIT(4) /* Target Time 1 Trigger. */ 556*4882a593Smuzhiyun #define TSINTR_AUTT0 BIT(5) /* Auxiliary Timestamp 0 Taken. */ 557*4882a593Smuzhiyun #define TSINTR_AUTT1 BIT(6) /* Auxiliary Timestamp 1 Taken. */ 558*4882a593Smuzhiyun #define TSINTR_TADJ BIT(7) /* Time Adjust Done. */ 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define TSYNC_INTERRUPTS TSINTR_TXTS 561*4882a593Smuzhiyun #define E1000_TSICR_TXTS TSINTR_TXTS 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun /* TSAUXC Configuration Bits */ 564*4882a593Smuzhiyun #define TSAUXC_EN_TT0 BIT(0) /* Enable target time 0. */ 565*4882a593Smuzhiyun #define TSAUXC_EN_TT1 BIT(1) /* Enable target time 1. */ 566*4882a593Smuzhiyun #define TSAUXC_EN_CLK0 BIT(2) /* Enable Configurable Frequency Clock 0. */ 567*4882a593Smuzhiyun #define TSAUXC_SAMP_AUT0 BIT(3) /* Latch SYSTIML/H into AUXSTMPL/0. */ 568*4882a593Smuzhiyun #define TSAUXC_ST0 BIT(4) /* Start Clock 0 Toggle on Target Time 0. */ 569*4882a593Smuzhiyun #define TSAUXC_EN_CLK1 BIT(5) /* Enable Configurable Frequency Clock 1. */ 570*4882a593Smuzhiyun #define TSAUXC_SAMP_AUT1 BIT(6) /* Latch SYSTIML/H into AUXSTMPL/1. */ 571*4882a593Smuzhiyun #define TSAUXC_ST1 BIT(7) /* Start Clock 1 Toggle on Target Time 1. */ 572*4882a593Smuzhiyun #define TSAUXC_EN_TS0 BIT(8) /* Enable hardware timestamp 0. */ 573*4882a593Smuzhiyun #define TSAUXC_AUTT0 BIT(9) /* Auxiliary Timestamp Taken. */ 574*4882a593Smuzhiyun #define TSAUXC_EN_TS1 BIT(10) /* Enable hardware timestamp 0. */ 575*4882a593Smuzhiyun #define TSAUXC_AUTT1 BIT(11) /* Auxiliary Timestamp Taken. */ 576*4882a593Smuzhiyun #define TSAUXC_PLSG BIT(17) /* Generate a pulse. */ 577*4882a593Smuzhiyun #define TSAUXC_DISABLE BIT(31) /* Disable SYSTIM Count Operation. */ 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun /* SDP Configuration Bits */ 580*4882a593Smuzhiyun #define AUX0_SEL_SDP0 (0u << 0) /* Assign SDP0 to auxiliary time stamp 0. */ 581*4882a593Smuzhiyun #define AUX0_SEL_SDP1 (1u << 0) /* Assign SDP1 to auxiliary time stamp 0. */ 582*4882a593Smuzhiyun #define AUX0_SEL_SDP2 (2u << 0) /* Assign SDP2 to auxiliary time stamp 0. */ 583*4882a593Smuzhiyun #define AUX0_SEL_SDP3 (3u << 0) /* Assign SDP3 to auxiliary time stamp 0. */ 584*4882a593Smuzhiyun #define AUX0_TS_SDP_EN (1u << 2) /* Enable auxiliary time stamp trigger 0. */ 585*4882a593Smuzhiyun #define AUX1_SEL_SDP0 (0u << 3) /* Assign SDP0 to auxiliary time stamp 1. */ 586*4882a593Smuzhiyun #define AUX1_SEL_SDP1 (1u << 3) /* Assign SDP1 to auxiliary time stamp 1. */ 587*4882a593Smuzhiyun #define AUX1_SEL_SDP2 (2u << 3) /* Assign SDP2 to auxiliary time stamp 1. */ 588*4882a593Smuzhiyun #define AUX1_SEL_SDP3 (3u << 3) /* Assign SDP3 to auxiliary time stamp 1. */ 589*4882a593Smuzhiyun #define AUX1_TS_SDP_EN (1u << 5) /* Enable auxiliary time stamp trigger 1. */ 590*4882a593Smuzhiyun #define TS_SDP0_SEL_TT0 (0u << 6) /* Target time 0 is output on SDP0. */ 591*4882a593Smuzhiyun #define TS_SDP0_SEL_TT1 (1u << 6) /* Target time 1 is output on SDP0. */ 592*4882a593Smuzhiyun #define TS_SDP0_SEL_FC0 (2u << 6) /* Freq clock 0 is output on SDP0. */ 593*4882a593Smuzhiyun #define TS_SDP0_SEL_FC1 (3u << 6) /* Freq clock 1 is output on SDP0. */ 594*4882a593Smuzhiyun #define TS_SDP0_EN (1u << 8) /* SDP0 is assigned to Tsync. */ 595*4882a593Smuzhiyun #define TS_SDP1_SEL_TT0 (0u << 9) /* Target time 0 is output on SDP1. */ 596*4882a593Smuzhiyun #define TS_SDP1_SEL_TT1 (1u << 9) /* Target time 1 is output on SDP1. */ 597*4882a593Smuzhiyun #define TS_SDP1_SEL_FC0 (2u << 9) /* Freq clock 0 is output on SDP1. */ 598*4882a593Smuzhiyun #define TS_SDP1_SEL_FC1 (3u << 9) /* Freq clock 1 is output on SDP1. */ 599*4882a593Smuzhiyun #define TS_SDP1_EN (1u << 11) /* SDP1 is assigned to Tsync. */ 600*4882a593Smuzhiyun #define TS_SDP2_SEL_TT0 (0u << 12) /* Target time 0 is output on SDP2. */ 601*4882a593Smuzhiyun #define TS_SDP2_SEL_TT1 (1u << 12) /* Target time 1 is output on SDP2. */ 602*4882a593Smuzhiyun #define TS_SDP2_SEL_FC0 (2u << 12) /* Freq clock 0 is output on SDP2. */ 603*4882a593Smuzhiyun #define TS_SDP2_SEL_FC1 (3u << 12) /* Freq clock 1 is output on SDP2. */ 604*4882a593Smuzhiyun #define TS_SDP2_EN (1u << 14) /* SDP2 is assigned to Tsync. */ 605*4882a593Smuzhiyun #define TS_SDP3_SEL_TT0 (0u << 15) /* Target time 0 is output on SDP3. */ 606*4882a593Smuzhiyun #define TS_SDP3_SEL_TT1 (1u << 15) /* Target time 1 is output on SDP3. */ 607*4882a593Smuzhiyun #define TS_SDP3_SEL_FC0 (2u << 15) /* Freq clock 0 is output on SDP3. */ 608*4882a593Smuzhiyun #define TS_SDP3_SEL_FC1 (3u << 15) /* Freq clock 1 is output on SDP3. */ 609*4882a593Smuzhiyun #define TS_SDP3_EN (1u << 17) /* SDP3 is assigned to Tsync. */ 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun #define E1000_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */ 612*4882a593Smuzhiyun #define E1000_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */ 613*4882a593Smuzhiyun #define E1000_MDICNFG_PHY_MASK 0x03E00000 614*4882a593Smuzhiyun #define E1000_MDICNFG_PHY_SHIFT 21 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun #define E1000_MEDIA_PORT_COPPER 1 617*4882a593Smuzhiyun #define E1000_MEDIA_PORT_OTHER 2 618*4882a593Smuzhiyun #define E1000_M88E1112_AUTO_COPPER_SGMII 0x2 619*4882a593Smuzhiyun #define E1000_M88E1112_AUTO_COPPER_BASEX 0x3 620*4882a593Smuzhiyun #define E1000_M88E1112_STATUS_LINK 0x0004 /* Interface Link Bit */ 621*4882a593Smuzhiyun #define E1000_M88E1112_MAC_CTRL_1 0x10 622*4882a593Smuzhiyun #define E1000_M88E1112_MAC_CTRL_1_MODE_MASK 0x0380 /* Mode Select */ 623*4882a593Smuzhiyun #define E1000_M88E1112_MAC_CTRL_1_MODE_SHIFT 7 624*4882a593Smuzhiyun #define E1000_M88E1112_PAGE_ADDR 0x16 625*4882a593Smuzhiyun #define E1000_M88E1112_STATUS 0x01 626*4882a593Smuzhiyun #define E1000_M88E1512_CFG_REG_1 0x0010 627*4882a593Smuzhiyun #define E1000_M88E1512_CFG_REG_2 0x0011 628*4882a593Smuzhiyun #define E1000_M88E1512_CFG_REG_3 0x0007 629*4882a593Smuzhiyun #define E1000_M88E1512_MODE 0x0014 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun /* PCI Express Control */ 632*4882a593Smuzhiyun #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000 633*4882a593Smuzhiyun #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000 634*4882a593Smuzhiyun #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000 635*4882a593Smuzhiyun #define E1000_GCR_CAP_VER2 0x00040000 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun /* mPHY Address Control and Data Registers */ 638*4882a593Smuzhiyun #define E1000_MPHY_ADDR_CTL 0x0024 /* mPHY Address Control Register */ 639*4882a593Smuzhiyun #define E1000_MPHY_ADDR_CTL_OFFSET_MASK 0xFFFF0000 640*4882a593Smuzhiyun #define E1000_MPHY_DATA 0x0E10 /* mPHY Data Register */ 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun /* mPHY PCS CLK Register */ 643*4882a593Smuzhiyun #define E1000_MPHY_PCS_CLK_REG_OFFSET 0x0004 /* mPHY PCS CLK AFE CSR Offset */ 644*4882a593Smuzhiyun /* mPHY Near End Digital Loopback Override Bit */ 645*4882a593Smuzhiyun #define E1000_MPHY_PCS_CLK_REG_DIGINELBEN 0x10 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun #define E1000_PCS_LCTL_FORCE_FCTRL 0x80 648*4882a593Smuzhiyun #define E1000_PCS_LSTS_AN_COMPLETE 0x10000 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun /* PHY Control Register */ 651*4882a593Smuzhiyun #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 652*4882a593Smuzhiyun #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 653*4882a593Smuzhiyun #define MII_CR_POWER_DOWN 0x0800 /* Power down */ 654*4882a593Smuzhiyun #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 655*4882a593Smuzhiyun #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 656*4882a593Smuzhiyun #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 657*4882a593Smuzhiyun #define MII_CR_SPEED_1000 0x0040 658*4882a593Smuzhiyun #define MII_CR_SPEED_100 0x2000 659*4882a593Smuzhiyun #define MII_CR_SPEED_10 0x0000 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun /* PHY Status Register */ 662*4882a593Smuzhiyun #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 663*4882a593Smuzhiyun #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun /* Autoneg Advertisement Register */ 666*4882a593Smuzhiyun #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 667*4882a593Smuzhiyun #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 668*4882a593Smuzhiyun #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 669*4882a593Smuzhiyun #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 670*4882a593Smuzhiyun #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 671*4882a593Smuzhiyun #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun /* Link Partner Ability Register (Base Page) */ 674*4882a593Smuzhiyun #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 675*4882a593Smuzhiyun #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun /* Autoneg Expansion Register */ 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun /* 1000BASE-T Control Register */ 680*4882a593Smuzhiyun #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 681*4882a593Smuzhiyun #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 682*4882a593Smuzhiyun #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ 683*4882a593Smuzhiyun /* 0=Configure PHY as Slave */ 684*4882a593Smuzhiyun #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ 685*4882a593Smuzhiyun /* 0=Automatic Master/Slave config */ 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun /* 1000BASE-T Status Register */ 688*4882a593Smuzhiyun #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 689*4882a593Smuzhiyun #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun /* PHY 1000 MII Register/Bit Definitions */ 693*4882a593Smuzhiyun /* PHY Registers defined by IEEE */ 694*4882a593Smuzhiyun #define PHY_CONTROL 0x00 /* Control Register */ 695*4882a593Smuzhiyun #define PHY_STATUS 0x01 /* Status Register */ 696*4882a593Smuzhiyun #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 697*4882a593Smuzhiyun #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 698*4882a593Smuzhiyun #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 699*4882a593Smuzhiyun #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 700*4882a593Smuzhiyun #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 701*4882a593Smuzhiyun #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun /* NVM Control */ 704*4882a593Smuzhiyun #define E1000_EECD_SK 0x00000001 /* NVM Clock */ 705*4882a593Smuzhiyun #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */ 706*4882a593Smuzhiyun #define E1000_EECD_DI 0x00000004 /* NVM Data In */ 707*4882a593Smuzhiyun #define E1000_EECD_DO 0x00000008 /* NVM Data Out */ 708*4882a593Smuzhiyun #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */ 709*4882a593Smuzhiyun #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */ 710*4882a593Smuzhiyun #define E1000_EECD_PRES 0x00000100 /* NVM Present */ 711*4882a593Smuzhiyun /* NVM Addressing bits based on type 0=small, 1=large */ 712*4882a593Smuzhiyun #define E1000_EECD_ADDR_BITS 0x00000400 713*4882a593Smuzhiyun #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */ 714*4882a593Smuzhiyun #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */ 715*4882a593Smuzhiyun #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */ 716*4882a593Smuzhiyun #define E1000_EECD_SIZE_EX_SHIFT 11 717*4882a593Smuzhiyun #define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */ 718*4882a593Smuzhiyun #define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/ 719*4882a593Smuzhiyun #define E1000_EECD_FLASH_DETECTED_I210 0x00080000 /* FLASH detected */ 720*4882a593Smuzhiyun #define E1000_FLUDONE_ATTEMPTS 20000 721*4882a593Smuzhiyun #define E1000_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */ 722*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_RX 0x00 723*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i)) 724*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0) 725*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06 726*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01 727*4882a593Smuzhiyun #define E1000_I210_FLASH_SECTOR_SIZE 0x1000 /* 4KB FLASH sector unit size */ 728*4882a593Smuzhiyun /* Secure FLASH mode requires removing MSb */ 729*4882a593Smuzhiyun #define E1000_I210_FW_PTR_MASK 0x7FFF 730*4882a593Smuzhiyun /* Firmware code revision field word offset*/ 731*4882a593Smuzhiyun #define E1000_I210_FW_VER_OFFSET 328 732*4882a593Smuzhiyun #define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */ 733*4882a593Smuzhiyun #define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/ 734*4882a593Smuzhiyun #define E1000_FLUDONE_ATTEMPTS 20000 735*4882a593Smuzhiyun #define E1000_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */ 736*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_RX 0x00 737*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i)) 738*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0) 739*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06 740*4882a593Smuzhiyun #define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun /* Offset to data in NVM read/write registers */ 744*4882a593Smuzhiyun #define E1000_NVM_RW_REG_DATA 16 745*4882a593Smuzhiyun #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 746*4882a593Smuzhiyun #define E1000_NVM_RW_REG_START 1 /* Start operation */ 747*4882a593Smuzhiyun #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 748*4882a593Smuzhiyun #define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */ 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun /* NVM Word Offsets */ 751*4882a593Smuzhiyun #define NVM_COMPAT 0x0003 752*4882a593Smuzhiyun #define NVM_ID_LED_SETTINGS 0x0004 /* SERDES output amplitude */ 753*4882a593Smuzhiyun #define NVM_VERSION 0x0005 754*4882a593Smuzhiyun #define NVM_INIT_CONTROL2_REG 0x000F 755*4882a593Smuzhiyun #define NVM_INIT_CONTROL3_PORT_B 0x0014 756*4882a593Smuzhiyun #define NVM_INIT_CONTROL3_PORT_A 0x0024 757*4882a593Smuzhiyun #define NVM_ALT_MAC_ADDR_PTR 0x0037 758*4882a593Smuzhiyun #define NVM_CHECKSUM_REG 0x003F 759*4882a593Smuzhiyun #define NVM_COMPATIBILITY_REG_3 0x0003 760*4882a593Smuzhiyun #define NVM_COMPATIBILITY_BIT_MASK 0x8000 761*4882a593Smuzhiyun #define NVM_MAC_ADDR 0x0000 762*4882a593Smuzhiyun #define NVM_SUB_DEV_ID 0x000B 763*4882a593Smuzhiyun #define NVM_SUB_VEN_ID 0x000C 764*4882a593Smuzhiyun #define NVM_DEV_ID 0x000D 765*4882a593Smuzhiyun #define NVM_VEN_ID 0x000E 766*4882a593Smuzhiyun #define NVM_INIT_CTRL_2 0x000F 767*4882a593Smuzhiyun #define NVM_INIT_CTRL_4 0x0013 768*4882a593Smuzhiyun #define NVM_LED_1_CFG 0x001C 769*4882a593Smuzhiyun #define NVM_LED_0_2_CFG 0x001F 770*4882a593Smuzhiyun #define NVM_ETRACK_WORD 0x0042 771*4882a593Smuzhiyun #define NVM_ETRACK_HIWORD 0x0043 772*4882a593Smuzhiyun #define NVM_COMB_VER_OFF 0x0083 773*4882a593Smuzhiyun #define NVM_COMB_VER_PTR 0x003d 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun /* NVM version defines */ 776*4882a593Smuzhiyun #define NVM_MAJOR_MASK 0xF000 777*4882a593Smuzhiyun #define NVM_MINOR_MASK 0x0FF0 778*4882a593Smuzhiyun #define NVM_IMAGE_ID_MASK 0x000F 779*4882a593Smuzhiyun #define NVM_COMB_VER_MASK 0x00FF 780*4882a593Smuzhiyun #define NVM_MAJOR_SHIFT 12 781*4882a593Smuzhiyun #define NVM_MINOR_SHIFT 4 782*4882a593Smuzhiyun #define NVM_COMB_VER_SHFT 8 783*4882a593Smuzhiyun #define NVM_VER_INVALID 0xFFFF 784*4882a593Smuzhiyun #define NVM_ETRACK_SHIFT 16 785*4882a593Smuzhiyun #define NVM_ETRACK_VALID 0x8000 786*4882a593Smuzhiyun #define NVM_NEW_DEC_MASK 0x0F00 787*4882a593Smuzhiyun #define NVM_HEX_CONV 16 788*4882a593Smuzhiyun #define NVM_HEX_TENS 10 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun #define NVM_ETS_CFG 0x003E 791*4882a593Smuzhiyun #define NVM_ETS_LTHRES_DELTA_MASK 0x07C0 792*4882a593Smuzhiyun #define NVM_ETS_LTHRES_DELTA_SHIFT 6 793*4882a593Smuzhiyun #define NVM_ETS_TYPE_MASK 0x0038 794*4882a593Smuzhiyun #define NVM_ETS_TYPE_SHIFT 3 795*4882a593Smuzhiyun #define NVM_ETS_TYPE_EMC 0x000 796*4882a593Smuzhiyun #define NVM_ETS_NUM_SENSORS_MASK 0x0007 797*4882a593Smuzhiyun #define NVM_ETS_DATA_LOC_MASK 0x3C00 798*4882a593Smuzhiyun #define NVM_ETS_DATA_LOC_SHIFT 10 799*4882a593Smuzhiyun #define NVM_ETS_DATA_INDEX_MASK 0x0300 800*4882a593Smuzhiyun #define NVM_ETS_DATA_INDEX_SHIFT 8 801*4882a593Smuzhiyun #define NVM_ETS_DATA_HTHRESH_MASK 0x00FF 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun #define E1000_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */ 804*4882a593Smuzhiyun #define E1000_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */ 805*4882a593Smuzhiyun #define E1000_NVM_CFG_DONE_PORT_2 0x100000 /* ...for third port */ 806*4882a593Smuzhiyun #define E1000_NVM_CFG_DONE_PORT_3 0x200000 /* ...for fourth port */ 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun #define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0) 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun /* Mask bits for fields in Word 0x24 of the NVM */ 811*4882a593Smuzhiyun #define NVM_WORD24_COM_MDIO 0x0008 /* MDIO interface shared */ 812*4882a593Smuzhiyun #define NVM_WORD24_EXT_MDIO 0x0004 /* MDIO accesses routed external */ 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun /* Mask bits for fields in Word 0x0f of the NVM */ 815*4882a593Smuzhiyun #define NVM_WORD0F_PAUSE_MASK 0x3000 816*4882a593Smuzhiyun #define NVM_WORD0F_ASM_DIR 0x2000 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun /* Mask bits for fields in Word 0x1a of the NVM */ 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun /* length of string needed to store part num */ 821*4882a593Smuzhiyun #define E1000_PBANUM_LENGTH 11 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ 824*4882a593Smuzhiyun #define NVM_SUM 0xBABA 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun #define NVM_PBA_OFFSET_0 8 827*4882a593Smuzhiyun #define NVM_PBA_OFFSET_1 9 828*4882a593Smuzhiyun #define NVM_RESERVED_WORD 0xFFFF 829*4882a593Smuzhiyun #define NVM_PBA_PTR_GUARD 0xFAFA 830*4882a593Smuzhiyun #define NVM_WORD_SIZE_BASE_SHIFT 6 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun /* NVM Commands - Microwire */ 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun /* NVM Commands - SPI */ 835*4882a593Smuzhiyun #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 836*4882a593Smuzhiyun #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */ 837*4882a593Smuzhiyun #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */ 838*4882a593Smuzhiyun #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 839*4882a593Smuzhiyun #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */ 840*4882a593Smuzhiyun #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */ 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun /* SPI NVM Status Register */ 843*4882a593Smuzhiyun #define NVM_STATUS_RDY_SPI 0x01 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun /* Word definitions for ID LED Settings */ 846*4882a593Smuzhiyun #define ID_LED_RESERVED_0000 0x0000 847*4882a593Smuzhiyun #define ID_LED_RESERVED_FFFF 0xFFFF 848*4882a593Smuzhiyun #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 849*4882a593Smuzhiyun (ID_LED_OFF1_OFF2 << 8) | \ 850*4882a593Smuzhiyun (ID_LED_DEF1_DEF2 << 4) | \ 851*4882a593Smuzhiyun (ID_LED_DEF1_DEF2)) 852*4882a593Smuzhiyun #define ID_LED_DEF1_DEF2 0x1 853*4882a593Smuzhiyun #define ID_LED_DEF1_ON2 0x2 854*4882a593Smuzhiyun #define ID_LED_DEF1_OFF2 0x3 855*4882a593Smuzhiyun #define ID_LED_ON1_DEF2 0x4 856*4882a593Smuzhiyun #define ID_LED_ON1_ON2 0x5 857*4882a593Smuzhiyun #define ID_LED_ON1_OFF2 0x6 858*4882a593Smuzhiyun #define ID_LED_OFF1_DEF2 0x7 859*4882a593Smuzhiyun #define ID_LED_OFF1_ON2 0x8 860*4882a593Smuzhiyun #define ID_LED_OFF1_OFF2 0x9 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 863*4882a593Smuzhiyun #define IGP_ACTIVITY_LED_ENABLE 0x0300 864*4882a593Smuzhiyun #define IGP_LED3_MODE 0x07000000 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun /* PCI/PCI-X/PCI-EX Config space */ 867*4882a593Smuzhiyun #define PCIE_DEVICE_CONTROL2 0x28 868*4882a593Smuzhiyun #define PCIE_DEVICE_CONTROL2_16ms 0x0005 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun #define PHY_REVISION_MASK 0xFFFFFFF0 871*4882a593Smuzhiyun #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 872*4882a593Smuzhiyun #define MAX_PHY_MULTI_PAGE_REG 0xF 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun /* Bit definitions for valid PHY IDs. */ 875*4882a593Smuzhiyun /* I = Integrated 876*4882a593Smuzhiyun * E = External 877*4882a593Smuzhiyun */ 878*4882a593Smuzhiyun #define M88E1111_I_PHY_ID 0x01410CC0 879*4882a593Smuzhiyun #define M88E1112_E_PHY_ID 0x01410C90 880*4882a593Smuzhiyun #define I347AT4_E_PHY_ID 0x01410DC0 881*4882a593Smuzhiyun #define IGP03E1000_E_PHY_ID 0x02A80390 882*4882a593Smuzhiyun #define I82580_I_PHY_ID 0x015403A0 883*4882a593Smuzhiyun #define I350_I_PHY_ID 0x015403B0 884*4882a593Smuzhiyun #define M88_VENDOR 0x0141 885*4882a593Smuzhiyun #define I210_I_PHY_ID 0x01410C00 886*4882a593Smuzhiyun #define M88E1543_E_PHY_ID 0x01410EA0 887*4882a593Smuzhiyun #define M88E1512_E_PHY_ID 0x01410DD0 888*4882a593Smuzhiyun #define BCM54616_E_PHY_ID 0x03625D10 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun /* M88E1000 Specific Registers */ 891*4882a593Smuzhiyun #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 892*4882a593Smuzhiyun #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 893*4882a593Smuzhiyun #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ 896*4882a593Smuzhiyun #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun /* M88E1000 PHY Specific Control Register */ 899*4882a593Smuzhiyun #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ 900*4882a593Smuzhiyun /* 1=CLK125 low, 0=CLK125 toggling */ 901*4882a593Smuzhiyun #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 902*4882a593Smuzhiyun /* Manual MDI configuration */ 903*4882a593Smuzhiyun #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 904*4882a593Smuzhiyun /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ 905*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_1000T 0x0040 906*4882a593Smuzhiyun /* Auto crossover enabled all speeds */ 907*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_MODE 0x0060 908*4882a593Smuzhiyun /* 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold 909*4882a593Smuzhiyun * 0=Normal 10BASE-T Rx Threshold 910*4882a593Smuzhiyun */ 911*4882a593Smuzhiyun /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */ 912*4882a593Smuzhiyun #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun /* M88E1000 PHY Specific Status Register */ 915*4882a593Smuzhiyun #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 916*4882a593Smuzhiyun #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 917*4882a593Smuzhiyun #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 918*4882a593Smuzhiyun /* 0 = <50M 919*4882a593Smuzhiyun * 1 = 50-80M 920*4882a593Smuzhiyun * 2 = 80-110M 921*4882a593Smuzhiyun * 3 = 110-140M 922*4882a593Smuzhiyun * 4 = >140M 923*4882a593Smuzhiyun */ 924*4882a593Smuzhiyun #define M88E1000_PSSR_CABLE_LENGTH 0x0380 925*4882a593Smuzhiyun #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 926*4882a593Smuzhiyun #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun /* M88E1000 Extended PHY Specific Control Register */ 931*4882a593Smuzhiyun /* 1 = Lost lock detect enabled. 932*4882a593Smuzhiyun * Will assert lost lock and bring 933*4882a593Smuzhiyun * link down if idle not seen 934*4882a593Smuzhiyun * within 1ms in 1000BASE-T 935*4882a593Smuzhiyun */ 936*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we 937*4882a593Smuzhiyun * are the master 938*4882a593Smuzhiyun */ 939*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 940*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 941*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we 942*4882a593Smuzhiyun * are the slave 943*4882a593Smuzhiyun */ 944*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 945*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 946*4882a593Smuzhiyun #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun /* Intel i347-AT4 Registers */ 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun #define I347AT4_PCDL0 0x10 /* Pair 0 PHY Cable Diagnostics Length */ 951*4882a593Smuzhiyun #define I347AT4_PCDL1 0x11 /* Pair 1 PHY Cable Diagnostics Length */ 952*4882a593Smuzhiyun #define I347AT4_PCDL2 0x12 /* Pair 2 PHY Cable Diagnostics Length */ 953*4882a593Smuzhiyun #define I347AT4_PCDL3 0x13 /* Pair 3 PHY Cable Diagnostics Length */ 954*4882a593Smuzhiyun #define I347AT4_PCDC 0x15 /* PHY Cable Diagnostics Control */ 955*4882a593Smuzhiyun #define I347AT4_PAGE_SELECT 0x16 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun /* i347-AT4 Extended PHY Specific Control Register */ 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we 960*4882a593Smuzhiyun * are the master 961*4882a593Smuzhiyun */ 962*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_ENABLE 0x0800 963*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_MASK 0x7000 964*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_1X 0x0000 965*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_2X 0x1000 966*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_3X 0x2000 967*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_4X 0x3000 968*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_5X 0x4000 969*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_6X 0x5000 970*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_7X 0x6000 971*4882a593Smuzhiyun #define I347AT4_PSCR_DOWNSHIFT_8X 0x7000 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun /* i347-AT4 PHY Cable Diagnostics Control */ 974*4882a593Smuzhiyun #define I347AT4_PCDC_CABLE_LENGTH_UNIT 0x0400 /* 0=cm 1=meters */ 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun /* Marvell 1112 only registers */ 977*4882a593Smuzhiyun #define M88E1112_VCT_DSP_DISTANCE 0x001A 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun /* M88EC018 Rev 2 specific DownShift settings */ 980*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 981*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun /* MDI Control */ 984*4882a593Smuzhiyun #define E1000_MDIC_DATA_MASK 0x0000FFFF 985*4882a593Smuzhiyun #define E1000_MDIC_REG_MASK 0x001F0000 986*4882a593Smuzhiyun #define E1000_MDIC_REG_SHIFT 16 987*4882a593Smuzhiyun #define E1000_MDIC_PHY_MASK 0x03E00000 988*4882a593Smuzhiyun #define E1000_MDIC_PHY_SHIFT 21 989*4882a593Smuzhiyun #define E1000_MDIC_OP_WRITE 0x04000000 990*4882a593Smuzhiyun #define E1000_MDIC_OP_READ 0x08000000 991*4882a593Smuzhiyun #define E1000_MDIC_READY 0x10000000 992*4882a593Smuzhiyun #define E1000_MDIC_INT_EN 0x20000000 993*4882a593Smuzhiyun #define E1000_MDIC_ERROR 0x40000000 994*4882a593Smuzhiyun #define E1000_MDIC_DEST 0x80000000 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun /* Thermal Sensor */ 997*4882a593Smuzhiyun #define E1000_THSTAT_PWR_DOWN 0x00000001 /* Power Down Event */ 998*4882a593Smuzhiyun #define E1000_THSTAT_LINK_THROTTLE 0x00000002 /* Link Speed Throttle Event */ 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun /* Energy Efficient Ethernet */ 1001*4882a593Smuzhiyun #define E1000_IPCNFG_EEE_1G_AN 0x00000008 /* EEE Enable 1G AN */ 1002*4882a593Smuzhiyun #define E1000_IPCNFG_EEE_100M_AN 0x00000004 /* EEE Enable 100M AN */ 1003*4882a593Smuzhiyun #define E1000_EEER_TX_LPI_EN 0x00010000 /* EEE Tx LPI Enable */ 1004*4882a593Smuzhiyun #define E1000_EEER_RX_LPI_EN 0x00020000 /* EEE Rx LPI Enable */ 1005*4882a593Smuzhiyun #define E1000_EEER_FRC_AN 0x10000000 /* Enable EEE in loopback */ 1006*4882a593Smuzhiyun #define E1000_EEER_LPI_FC 0x00040000 /* EEE Enable on FC */ 1007*4882a593Smuzhiyun #define E1000_EEE_SU_LPI_CLK_STP 0X00800000 /* EEE LPI Clock Stop */ 1008*4882a593Smuzhiyun #define E1000_EEER_EEE_NEG 0x20000000 /* EEE capability nego */ 1009*4882a593Smuzhiyun #define E1000_EEE_LP_ADV_ADDR_I350 0x040F /* EEE LP Advertisement */ 1010*4882a593Smuzhiyun #define E1000_EEE_LP_ADV_DEV_I210 7 /* EEE LP Adv Device */ 1011*4882a593Smuzhiyun #define E1000_EEE_LP_ADV_ADDR_I210 61 /* EEE LP Adv Register */ 1012*4882a593Smuzhiyun #define E1000_MMDAC_FUNC_DATA 0x4000 /* Data, no post increment */ 1013*4882a593Smuzhiyun #define E1000_M88E1543_PAGE_ADDR 0x16 /* Page Offset Register */ 1014*4882a593Smuzhiyun #define E1000_M88E1543_EEE_CTRL_1 0x0 1015*4882a593Smuzhiyun #define E1000_M88E1543_EEE_CTRL_1_MS 0x0001 /* EEE Master/Slave */ 1016*4882a593Smuzhiyun #define E1000_M88E1543_FIBER_CTRL 0x0 1017*4882a593Smuzhiyun #define E1000_EEE_ADV_DEV_I354 7 1018*4882a593Smuzhiyun #define E1000_EEE_ADV_ADDR_I354 60 1019*4882a593Smuzhiyun #define E1000_EEE_ADV_100_SUPPORTED BIT(1) /* 100BaseTx EEE Supported */ 1020*4882a593Smuzhiyun #define E1000_EEE_ADV_1000_SUPPORTED BIT(2) /* 1000BaseT EEE Supported */ 1021*4882a593Smuzhiyun #define E1000_PCS_STATUS_DEV_I354 3 1022*4882a593Smuzhiyun #define E1000_PCS_STATUS_ADDR_I354 1 1023*4882a593Smuzhiyun #define E1000_PCS_STATUS_TX_LPI_IND 0x0200 /* Tx in LPI state */ 1024*4882a593Smuzhiyun #define E1000_PCS_STATUS_RX_LPI_RCVD 0x0400 1025*4882a593Smuzhiyun #define E1000_PCS_STATUS_TX_LPI_RCVD 0x0800 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun /* SerDes Control */ 1028*4882a593Smuzhiyun #define E1000_GEN_CTL_READY 0x80000000 1029*4882a593Smuzhiyun #define E1000_GEN_CTL_ADDRESS_SHIFT 8 1030*4882a593Smuzhiyun #define E1000_GEN_POLL_TIMEOUT 640 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun #define E1000_VFTA_ENTRY_SHIFT 5 1033*4882a593Smuzhiyun #define E1000_VFTA_ENTRY_MASK 0x7F 1034*4882a593Smuzhiyun #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun /* DMA Coalescing register fields */ 1037*4882a593Smuzhiyun #define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power on DMA coal */ 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun /* Tx Rate-Scheduler Config fields */ 1040*4882a593Smuzhiyun #define E1000_RTTBCNRC_RS_ENA 0x80000000 1041*4882a593Smuzhiyun #define E1000_RTTBCNRC_RF_DEC_MASK 0x00003FFF 1042*4882a593Smuzhiyun #define E1000_RTTBCNRC_RF_INT_SHIFT 14 1043*4882a593Smuzhiyun #define E1000_RTTBCNRC_RF_INT_MASK \ 1044*4882a593Smuzhiyun (E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT) 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun #define E1000_VLAPQF_QUEUE_SEL(_n, q_idx) (q_idx << ((_n) * 4)) 1047*4882a593Smuzhiyun #define E1000_VLAPQF_P_VALID(_n) (0x1 << (3 + (_n) * 4)) 1048*4882a593Smuzhiyun #define E1000_VLAPQF_QUEUE_MASK 0x03 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun /* TX Qav Control fields */ 1051*4882a593Smuzhiyun #define E1000_TQAVCTRL_XMIT_MODE BIT(0) 1052*4882a593Smuzhiyun #define E1000_TQAVCTRL_DATAFETCHARB BIT(4) 1053*4882a593Smuzhiyun #define E1000_TQAVCTRL_DATATRANARB BIT(8) 1054*4882a593Smuzhiyun #define E1000_TQAVCTRL_DATATRANTIM BIT(9) 1055*4882a593Smuzhiyun #define E1000_TQAVCTRL_SP_WAIT_SR BIT(10) 1056*4882a593Smuzhiyun /* Fetch Time Delta - bits 31:16 1057*4882a593Smuzhiyun * 1058*4882a593Smuzhiyun * This field holds the value to be reduced from the launch time for 1059*4882a593Smuzhiyun * fetch time decision. The FetchTimeDelta value is defined in 32 ns 1060*4882a593Smuzhiyun * granularity. 1061*4882a593Smuzhiyun * 1062*4882a593Smuzhiyun * This field is 16 bits wide, and so the maximum value is: 1063*4882a593Smuzhiyun * 1064*4882a593Smuzhiyun * 65535 * 32 = 2097120 ~= 2.1 msec 1065*4882a593Smuzhiyun * 1066*4882a593Smuzhiyun * XXX: We are configuring the max value here since we couldn't come up 1067*4882a593Smuzhiyun * with a reason for not doing so. 1068*4882a593Smuzhiyun */ 1069*4882a593Smuzhiyun #define E1000_TQAVCTRL_FETCHTIME_DELTA (0xFFFF << 16) 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun /* TX Qav Credit Control fields */ 1072*4882a593Smuzhiyun #define E1000_TQAVCC_IDLESLOPE_MASK 0xFFFF 1073*4882a593Smuzhiyun #define E1000_TQAVCC_QUEUEMODE BIT(31) 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun /* Transmit Descriptor Control fields */ 1076*4882a593Smuzhiyun #define E1000_TXDCTL_PRIORITY BIT(27) 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun #endif 1079