1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2013 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef _I40E_TXRX_H_
5*4882a593Smuzhiyun #define _I40E_TXRX_H_
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <net/xdp.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /* Interrupt Throttling and Rate Limiting Goodies */
10*4882a593Smuzhiyun #define I40E_DEFAULT_IRQ_WORK 256
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* The datasheet for the X710 and XL710 indicate that the maximum value for
13*4882a593Smuzhiyun * the ITR is 8160usec which is then called out as 0xFF0 with a 2usec
14*4882a593Smuzhiyun * resolution. 8160 is 0x1FE0 when written out in hex. So instead of storing
15*4882a593Smuzhiyun * the register value which is divided by 2 lets use the actual values and
16*4882a593Smuzhiyun * avoid an excessive amount of translation.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun #define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
19*4882a593Smuzhiyun #define I40E_ITR_MASK 0x1FFE /* mask for ITR register value */
20*4882a593Smuzhiyun #define I40E_MIN_ITR 2 /* reg uses 2 usec resolution */
21*4882a593Smuzhiyun #define I40E_ITR_20K 50
22*4882a593Smuzhiyun #define I40E_ITR_8K 122
23*4882a593Smuzhiyun #define I40E_MAX_ITR 8160 /* maximum value as per datasheet */
24*4882a593Smuzhiyun #define ITR_TO_REG(setting) ((setting) & ~I40E_ITR_DYNAMIC)
25*4882a593Smuzhiyun #define ITR_REG_ALIGN(setting) __ALIGN_MASK(setting, ~I40E_ITR_MASK)
26*4882a593Smuzhiyun #define ITR_IS_DYNAMIC(setting) (!!((setting) & I40E_ITR_DYNAMIC))
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define I40E_ITR_RX_DEF (I40E_ITR_20K | I40E_ITR_DYNAMIC)
29*4882a593Smuzhiyun #define I40E_ITR_TX_DEF (I40E_ITR_20K | I40E_ITR_DYNAMIC)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* 0x40 is the enable bit for interrupt rate limiting, and must be set if
32*4882a593Smuzhiyun * the value of the rate limit is non-zero
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun #define INTRL_ENA BIT(6)
35*4882a593Smuzhiyun #define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
36*4882a593Smuzhiyun #define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /**
39*4882a593Smuzhiyun * i40e_intrl_usec_to_reg - convert interrupt rate limit to register
40*4882a593Smuzhiyun * @intrl: interrupt rate limit to convert
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * This function converts a decimal interrupt rate limit to the appropriate
43*4882a593Smuzhiyun * register format expected by the firmware when setting interrupt rate limit.
44*4882a593Smuzhiyun */
i40e_intrl_usec_to_reg(int intrl)45*4882a593Smuzhiyun static inline u16 i40e_intrl_usec_to_reg(int intrl)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun if (intrl >> 2)
48*4882a593Smuzhiyun return ((intrl >> 2) | INTRL_ENA);
49*4882a593Smuzhiyun else
50*4882a593Smuzhiyun return 0;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define I40E_QUEUE_END_OF_LIST 0x7FF
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* this enum matches hardware bits and is meant to be used by DYN_CTLN
56*4882a593Smuzhiyun * registers and QINT registers or more generally anywhere in the manual
57*4882a593Smuzhiyun * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
58*4882a593Smuzhiyun * register but instead is a special value meaning "don't update" ITR0/1/2.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun enum i40e_dyn_idx_t {
61*4882a593Smuzhiyun I40E_IDX_ITR0 = 0,
62*4882a593Smuzhiyun I40E_IDX_ITR1 = 1,
63*4882a593Smuzhiyun I40E_IDX_ITR2 = 2,
64*4882a593Smuzhiyun I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* these are indexes into ITRN registers */
68*4882a593Smuzhiyun #define I40E_RX_ITR I40E_IDX_ITR0
69*4882a593Smuzhiyun #define I40E_TX_ITR I40E_IDX_ITR1
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Supported RSS offloads */
72*4882a593Smuzhiyun #define I40E_DEFAULT_RSS_HENA ( \
73*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
74*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
75*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
76*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
77*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
78*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
79*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
80*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
81*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
82*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
83*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
86*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
87*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
88*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
89*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
90*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
91*4882a593Smuzhiyun BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define i40e_pf_get_default_rss_hena(pf) \
94*4882a593Smuzhiyun (((pf)->hw_features & I40E_HW_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
95*4882a593Smuzhiyun I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Supported Rx Buffer Sizes (a multiple of 128) */
98*4882a593Smuzhiyun #define I40E_RXBUFFER_256 256
99*4882a593Smuzhiyun #define I40E_RXBUFFER_1536 1536 /* 128B aligned standard Ethernet frame */
100*4882a593Smuzhiyun #define I40E_RXBUFFER_2048 2048
101*4882a593Smuzhiyun #define I40E_RXBUFFER_3072 3072 /* Used for large frames w/ padding */
102*4882a593Smuzhiyun #define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
105*4882a593Smuzhiyun * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
106*4882a593Smuzhiyun * this adds up to 512 bytes of extra data meaning the smallest allocation
107*4882a593Smuzhiyun * we could have is 1K.
108*4882a593Smuzhiyun * i.e. RXBUFFER_256 --> 960 byte skb (size-1024 slab)
109*4882a593Smuzhiyun * i.e. RXBUFFER_512 --> 1216 byte skb (size-2048 slab)
110*4882a593Smuzhiyun */
111*4882a593Smuzhiyun #define I40E_RX_HDR_SIZE I40E_RXBUFFER_256
112*4882a593Smuzhiyun #define I40E_PACKET_HDR_PAD (ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2))
113*4882a593Smuzhiyun #define i40e_rx_desc i40e_16byte_rx_desc
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define I40E_RX_DMA_ATTR \
116*4882a593Smuzhiyun (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Attempt to maximize the headroom available for incoming frames. We
119*4882a593Smuzhiyun * use a 2K buffer for receives and need 1536/1534 to store the data for
120*4882a593Smuzhiyun * the frame. This leaves us with 512 bytes of room. From that we need
121*4882a593Smuzhiyun * to deduct the space needed for the shared info and the padding needed
122*4882a593Smuzhiyun * to IP align the frame.
123*4882a593Smuzhiyun *
124*4882a593Smuzhiyun * Note: For cache line sizes 256 or larger this value is going to end
125*4882a593Smuzhiyun * up negative. In these cases we should fall back to the legacy
126*4882a593Smuzhiyun * receive path.
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
129*4882a593Smuzhiyun #define I40E_2K_TOO_SMALL_WITH_PADDING \
130*4882a593Smuzhiyun ((NET_SKB_PAD + I40E_RXBUFFER_1536) > SKB_WITH_OVERHEAD(I40E_RXBUFFER_2048))
131*4882a593Smuzhiyun
i40e_compute_pad(int rx_buf_len)132*4882a593Smuzhiyun static inline int i40e_compute_pad(int rx_buf_len)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun int page_size, pad_size;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
137*4882a593Smuzhiyun pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return pad_size;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
i40e_skb_pad(void)142*4882a593Smuzhiyun static inline int i40e_skb_pad(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun int rx_buf_len;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* If a 2K buffer cannot handle a standard Ethernet frame then
147*4882a593Smuzhiyun * optimize padding for a 3K buffer instead of a 1.5K buffer.
148*4882a593Smuzhiyun *
149*4882a593Smuzhiyun * For a 3K buffer we need to add enough padding to allow for
150*4882a593Smuzhiyun * tailroom due to NET_IP_ALIGN possibly shifting us out of
151*4882a593Smuzhiyun * cache-line alignment.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun if (I40E_2K_TOO_SMALL_WITH_PADDING)
154*4882a593Smuzhiyun rx_buf_len = I40E_RXBUFFER_3072 + SKB_DATA_ALIGN(NET_IP_ALIGN);
155*4882a593Smuzhiyun else
156*4882a593Smuzhiyun rx_buf_len = I40E_RXBUFFER_1536;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* if needed make room for NET_IP_ALIGN */
159*4882a593Smuzhiyun rx_buf_len -= NET_IP_ALIGN;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return i40e_compute_pad(rx_buf_len);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define I40E_SKB_PAD i40e_skb_pad()
165*4882a593Smuzhiyun #else
166*4882a593Smuzhiyun #define I40E_2K_TOO_SMALL_WITH_PADDING false
167*4882a593Smuzhiyun #define I40E_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /**
171*4882a593Smuzhiyun * i40e_test_staterr - tests bits in Rx descriptor status and error fields
172*4882a593Smuzhiyun * @rx_desc: pointer to receive descriptor (in le64 format)
173*4882a593Smuzhiyun * @stat_err_bits: value to mask
174*4882a593Smuzhiyun *
175*4882a593Smuzhiyun * This function does some fast chicanery in order to return the
176*4882a593Smuzhiyun * value of the mask which is really only used for boolean tests.
177*4882a593Smuzhiyun * The status_error_len doesn't need to be shifted because it begins
178*4882a593Smuzhiyun * at offset zero.
179*4882a593Smuzhiyun */
i40e_test_staterr(union i40e_rx_desc * rx_desc,const u64 stat_err_bits)180*4882a593Smuzhiyun static inline bool i40e_test_staterr(union i40e_rx_desc *rx_desc,
181*4882a593Smuzhiyun const u64 stat_err_bits)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun return !!(rx_desc->wb.qword1.status_error_len &
184*4882a593Smuzhiyun cpu_to_le64(stat_err_bits));
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* How many Rx Buffers do we bundle into one write to the hardware ? */
188*4882a593Smuzhiyun #define I40E_RX_BUFFER_WRITE 32 /* Must be power of 2 */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define I40E_RX_NEXT_DESC(r, i, n) \
191*4882a593Smuzhiyun do { \
192*4882a593Smuzhiyun (i)++; \
193*4882a593Smuzhiyun if ((i) == (r)->count) \
194*4882a593Smuzhiyun i = 0; \
195*4882a593Smuzhiyun (n) = I40E_RX_DESC((r), (i)); \
196*4882a593Smuzhiyun } while (0)
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define I40E_MAX_BUFFER_TXD 8
200*4882a593Smuzhiyun #define I40E_MIN_TX_LEN 17
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* The size limit for a transmit buffer in a descriptor is (16K - 1).
203*4882a593Smuzhiyun * In order to align with the read requests we will align the value to
204*4882a593Smuzhiyun * the nearest 4K which represents our maximum read request size.
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun #define I40E_MAX_READ_REQ_SIZE 4096
207*4882a593Smuzhiyun #define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
208*4882a593Smuzhiyun #define I40E_MAX_DATA_PER_TXD_ALIGNED \
209*4882a593Smuzhiyun (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /**
212*4882a593Smuzhiyun * i40e_txd_use_count - estimate the number of descriptors needed for Tx
213*4882a593Smuzhiyun * @size: transmit request size in bytes
214*4882a593Smuzhiyun *
215*4882a593Smuzhiyun * Due to hardware alignment restrictions (4K alignment), we need to
216*4882a593Smuzhiyun * assume that we can have no more than 12K of data per descriptor, even
217*4882a593Smuzhiyun * though each descriptor can take up to 16K - 1 bytes of aligned memory.
218*4882a593Smuzhiyun * Thus, we need to divide by 12K. But division is slow! Instead,
219*4882a593Smuzhiyun * we decompose the operation into shifts and one relatively cheap
220*4882a593Smuzhiyun * multiply operation.
221*4882a593Smuzhiyun *
222*4882a593Smuzhiyun * To divide by 12K, we first divide by 4K, then divide by 3:
223*4882a593Smuzhiyun * To divide by 4K, shift right by 12 bits
224*4882a593Smuzhiyun * To divide by 3, multiply by 85, then divide by 256
225*4882a593Smuzhiyun * (Divide by 256 is done by shifting right by 8 bits)
226*4882a593Smuzhiyun * Finally, we add one to round up. Because 256 isn't an exact multiple of
227*4882a593Smuzhiyun * 3, we'll underestimate near each multiple of 12K. This is actually more
228*4882a593Smuzhiyun * accurate as we have 4K - 1 of wiggle room that we can fit into the last
229*4882a593Smuzhiyun * segment. For our purposes this is accurate out to 1M which is orders of
230*4882a593Smuzhiyun * magnitude greater than our largest possible GSO size.
231*4882a593Smuzhiyun *
232*4882a593Smuzhiyun * This would then be implemented as:
233*4882a593Smuzhiyun * return (((size >> 12) * 85) >> 8) + 1;
234*4882a593Smuzhiyun *
235*4882a593Smuzhiyun * Since multiplication and division are commutative, we can reorder
236*4882a593Smuzhiyun * operations into:
237*4882a593Smuzhiyun * return ((size * 85) >> 20) + 1;
238*4882a593Smuzhiyun */
i40e_txd_use_count(unsigned int size)239*4882a593Smuzhiyun static inline unsigned int i40e_txd_use_count(unsigned int size)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun return ((size * 85) >> 20) + 1;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Tx Descriptors needed, worst case */
245*4882a593Smuzhiyun #define DESC_NEEDED (MAX_SKB_FRAGS + 6)
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define I40E_TX_FLAGS_HW_VLAN BIT(1)
248*4882a593Smuzhiyun #define I40E_TX_FLAGS_SW_VLAN BIT(2)
249*4882a593Smuzhiyun #define I40E_TX_FLAGS_TSO BIT(3)
250*4882a593Smuzhiyun #define I40E_TX_FLAGS_IPV4 BIT(4)
251*4882a593Smuzhiyun #define I40E_TX_FLAGS_IPV6 BIT(5)
252*4882a593Smuzhiyun #define I40E_TX_FLAGS_TSYN BIT(8)
253*4882a593Smuzhiyun #define I40E_TX_FLAGS_FD_SB BIT(9)
254*4882a593Smuzhiyun #define I40E_TX_FLAGS_UDP_TUNNEL BIT(10)
255*4882a593Smuzhiyun #define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
256*4882a593Smuzhiyun #define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
257*4882a593Smuzhiyun #define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
258*4882a593Smuzhiyun #define I40E_TX_FLAGS_VLAN_SHIFT 16
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun struct i40e_tx_buffer {
261*4882a593Smuzhiyun struct i40e_tx_desc *next_to_watch;
262*4882a593Smuzhiyun union {
263*4882a593Smuzhiyun struct xdp_frame *xdpf;
264*4882a593Smuzhiyun struct sk_buff *skb;
265*4882a593Smuzhiyun void *raw_buf;
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun unsigned int bytecount;
268*4882a593Smuzhiyun unsigned short gso_segs;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(dma);
271*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(len);
272*4882a593Smuzhiyun u32 tx_flags;
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun struct i40e_rx_buffer {
276*4882a593Smuzhiyun dma_addr_t dma;
277*4882a593Smuzhiyun struct page *page;
278*4882a593Smuzhiyun __u32 page_offset;
279*4882a593Smuzhiyun __u16 pagecnt_bias;
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun struct i40e_queue_stats {
283*4882a593Smuzhiyun u64 packets;
284*4882a593Smuzhiyun u64 bytes;
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun struct i40e_tx_queue_stats {
288*4882a593Smuzhiyun u64 restart_queue;
289*4882a593Smuzhiyun u64 tx_busy;
290*4882a593Smuzhiyun u64 tx_done_old;
291*4882a593Smuzhiyun u64 tx_linearize;
292*4882a593Smuzhiyun u64 tx_force_wb;
293*4882a593Smuzhiyun int prev_pkt_ctr;
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun struct i40e_rx_queue_stats {
297*4882a593Smuzhiyun u64 non_eop_descs;
298*4882a593Smuzhiyun u64 alloc_page_failed;
299*4882a593Smuzhiyun u64 alloc_buff_failed;
300*4882a593Smuzhiyun u64 page_reuse_count;
301*4882a593Smuzhiyun u64 realloc_count;
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun enum i40e_ring_state_t {
305*4882a593Smuzhiyun __I40E_TX_FDIR_INIT_DONE,
306*4882a593Smuzhiyun __I40E_TX_XPS_INIT_DONE,
307*4882a593Smuzhiyun __I40E_RING_STATE_NBITS /* must be last */
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* some useful defines for virtchannel interface, which
311*4882a593Smuzhiyun * is the only remaining user of header split
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun #define I40E_RX_DTYPE_HEADER_SPLIT 1
314*4882a593Smuzhiyun #define I40E_RX_SPLIT_L2 0x1
315*4882a593Smuzhiyun #define I40E_RX_SPLIT_IP 0x2
316*4882a593Smuzhiyun #define I40E_RX_SPLIT_TCP_UDP 0x4
317*4882a593Smuzhiyun #define I40E_RX_SPLIT_SCTP 0x8
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* struct that defines a descriptor ring, associated with a VSI */
320*4882a593Smuzhiyun struct i40e_ring {
321*4882a593Smuzhiyun struct i40e_ring *next; /* pointer to next ring in q_vector */
322*4882a593Smuzhiyun void *desc; /* Descriptor ring memory */
323*4882a593Smuzhiyun struct device *dev; /* Used for DMA mapping */
324*4882a593Smuzhiyun struct net_device *netdev; /* netdev ring maps to */
325*4882a593Smuzhiyun struct bpf_prog *xdp_prog;
326*4882a593Smuzhiyun union {
327*4882a593Smuzhiyun struct i40e_tx_buffer *tx_bi;
328*4882a593Smuzhiyun struct i40e_rx_buffer *rx_bi;
329*4882a593Smuzhiyun struct xdp_buff **rx_bi_zc;
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun DECLARE_BITMAP(state, __I40E_RING_STATE_NBITS);
332*4882a593Smuzhiyun u16 queue_index; /* Queue number of ring */
333*4882a593Smuzhiyun u8 dcb_tc; /* Traffic class of ring */
334*4882a593Smuzhiyun u8 __iomem *tail;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* high bit set means dynamic, use accessor routines to read/write.
337*4882a593Smuzhiyun * hardware only supports 2us resolution for the ITR registers.
338*4882a593Smuzhiyun * these values always store the USER setting, and must be converted
339*4882a593Smuzhiyun * before programming to a register.
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun u16 itr_setting;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun u16 count; /* Number of descriptors */
344*4882a593Smuzhiyun u16 reg_idx; /* HW register index of the ring */
345*4882a593Smuzhiyun u16 rx_buf_len;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* used in interrupt processing */
348*4882a593Smuzhiyun u16 next_to_use;
349*4882a593Smuzhiyun u16 next_to_clean;
350*4882a593Smuzhiyun u16 xdp_tx_active;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun u8 atr_sample_rate;
353*4882a593Smuzhiyun u8 atr_count;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun bool ring_active; /* is ring online or not */
356*4882a593Smuzhiyun bool arm_wb; /* do something to arm write back */
357*4882a593Smuzhiyun u8 packet_stride;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun u16 flags;
360*4882a593Smuzhiyun #define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
361*4882a593Smuzhiyun #define I40E_RXR_FLAGS_BUILD_SKB_ENABLED BIT(1)
362*4882a593Smuzhiyun #define I40E_TXR_FLAGS_XDP BIT(2)
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* stats structs */
365*4882a593Smuzhiyun struct i40e_queue_stats stats;
366*4882a593Smuzhiyun struct u64_stats_sync syncp;
367*4882a593Smuzhiyun union {
368*4882a593Smuzhiyun struct i40e_tx_queue_stats tx_stats;
369*4882a593Smuzhiyun struct i40e_rx_queue_stats rx_stats;
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun unsigned int size; /* length of descriptor ring in bytes */
373*4882a593Smuzhiyun dma_addr_t dma; /* physical address of ring */
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun struct i40e_vsi *vsi; /* Backreference to associated VSI */
376*4882a593Smuzhiyun struct i40e_q_vector *q_vector; /* Backreference to associated vector */
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun struct rcu_head rcu; /* to avoid race on free */
379*4882a593Smuzhiyun u16 next_to_alloc;
380*4882a593Smuzhiyun struct sk_buff *skb; /* When i40e_clean_rx_ring_irq() must
381*4882a593Smuzhiyun * return before it sees the EOP for
382*4882a593Smuzhiyun * the current packet, we save that skb
383*4882a593Smuzhiyun * here and resume receiving this
384*4882a593Smuzhiyun * packet the next time
385*4882a593Smuzhiyun * i40e_clean_rx_ring_irq() is called
386*4882a593Smuzhiyun * for this ring.
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun struct i40e_channel *ch;
390*4882a593Smuzhiyun struct xdp_rxq_info xdp_rxq;
391*4882a593Smuzhiyun struct xsk_buff_pool *xsk_pool;
392*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
393*4882a593Smuzhiyun
ring_uses_build_skb(struct i40e_ring * ring)394*4882a593Smuzhiyun static inline bool ring_uses_build_skb(struct i40e_ring *ring)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun return !!(ring->flags & I40E_RXR_FLAGS_BUILD_SKB_ENABLED);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
set_ring_build_skb_enabled(struct i40e_ring * ring)399*4882a593Smuzhiyun static inline void set_ring_build_skb_enabled(struct i40e_ring *ring)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun ring->flags |= I40E_RXR_FLAGS_BUILD_SKB_ENABLED;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
clear_ring_build_skb_enabled(struct i40e_ring * ring)404*4882a593Smuzhiyun static inline void clear_ring_build_skb_enabled(struct i40e_ring *ring)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun ring->flags &= ~I40E_RXR_FLAGS_BUILD_SKB_ENABLED;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
ring_is_xdp(struct i40e_ring * ring)409*4882a593Smuzhiyun static inline bool ring_is_xdp(struct i40e_ring *ring)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun return !!(ring->flags & I40E_TXR_FLAGS_XDP);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
set_ring_xdp(struct i40e_ring * ring)414*4882a593Smuzhiyun static inline void set_ring_xdp(struct i40e_ring *ring)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun ring->flags |= I40E_TXR_FLAGS_XDP;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun #define I40E_ITR_ADAPTIVE_MIN_INC 0x0002
420*4882a593Smuzhiyun #define I40E_ITR_ADAPTIVE_MIN_USECS 0x0002
421*4882a593Smuzhiyun #define I40E_ITR_ADAPTIVE_MAX_USECS 0x007e
422*4882a593Smuzhiyun #define I40E_ITR_ADAPTIVE_LATENCY 0x8000
423*4882a593Smuzhiyun #define I40E_ITR_ADAPTIVE_BULK 0x0000
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun struct i40e_ring_container {
426*4882a593Smuzhiyun struct i40e_ring *ring; /* pointer to linked list of ring(s) */
427*4882a593Smuzhiyun unsigned long next_update; /* jiffies value of next update */
428*4882a593Smuzhiyun unsigned int total_bytes; /* total bytes processed this int */
429*4882a593Smuzhiyun unsigned int total_packets; /* total packets processed this int */
430*4882a593Smuzhiyun u16 count;
431*4882a593Smuzhiyun u16 target_itr; /* target ITR setting for ring(s) */
432*4882a593Smuzhiyun u16 current_itr; /* current ITR setting for ring(s) */
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* iterator for handling rings in ring container */
436*4882a593Smuzhiyun #define i40e_for_each_ring(pos, head) \
437*4882a593Smuzhiyun for (pos = (head).ring; pos != NULL; pos = pos->next)
438*4882a593Smuzhiyun
i40e_rx_pg_order(struct i40e_ring * ring)439*4882a593Smuzhiyun static inline unsigned int i40e_rx_pg_order(struct i40e_ring *ring)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
442*4882a593Smuzhiyun if (ring->rx_buf_len > (PAGE_SIZE / 2))
443*4882a593Smuzhiyun return 1;
444*4882a593Smuzhiyun #endif
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun #define i40e_rx_pg_size(_ring) (PAGE_SIZE << i40e_rx_pg_order(_ring))
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun bool i40e_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
451*4882a593Smuzhiyun netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
452*4882a593Smuzhiyun u16 i40e_lan_select_queue(struct net_device *netdev, struct sk_buff *skb,
453*4882a593Smuzhiyun struct net_device *sb_dev);
454*4882a593Smuzhiyun void i40e_clean_tx_ring(struct i40e_ring *tx_ring);
455*4882a593Smuzhiyun void i40e_clean_rx_ring(struct i40e_ring *rx_ring);
456*4882a593Smuzhiyun int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring);
457*4882a593Smuzhiyun int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring);
458*4882a593Smuzhiyun void i40e_free_tx_resources(struct i40e_ring *tx_ring);
459*4882a593Smuzhiyun void i40e_free_rx_resources(struct i40e_ring *rx_ring);
460*4882a593Smuzhiyun int i40e_napi_poll(struct napi_struct *napi, int budget);
461*4882a593Smuzhiyun void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
462*4882a593Smuzhiyun u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw);
463*4882a593Smuzhiyun void i40e_detect_recover_hung(struct i40e_vsi *vsi);
464*4882a593Smuzhiyun int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
465*4882a593Smuzhiyun bool __i40e_chk_linearize(struct sk_buff *skb);
466*4882a593Smuzhiyun int i40e_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames,
467*4882a593Smuzhiyun u32 flags);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /**
470*4882a593Smuzhiyun * i40e_get_head - Retrieve head from head writeback
471*4882a593Smuzhiyun * @tx_ring: tx ring to fetch head of
472*4882a593Smuzhiyun *
473*4882a593Smuzhiyun * Returns value of Tx ring head based on value stored
474*4882a593Smuzhiyun * in head write-back location
475*4882a593Smuzhiyun **/
i40e_get_head(struct i40e_ring * tx_ring)476*4882a593Smuzhiyun static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return le32_to_cpu(*(volatile __le32 *)head);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /**
484*4882a593Smuzhiyun * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
485*4882a593Smuzhiyun * @skb: send buffer
486*4882a593Smuzhiyun *
487*4882a593Smuzhiyun * Returns number of data descriptors needed for this skb. Returns 0 to indicate
488*4882a593Smuzhiyun * there is not enough descriptors available in this ring since we need at least
489*4882a593Smuzhiyun * one descriptor.
490*4882a593Smuzhiyun **/
i40e_xmit_descriptor_count(struct sk_buff * skb)491*4882a593Smuzhiyun static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[0];
494*4882a593Smuzhiyun unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
495*4882a593Smuzhiyun int count = 0, size = skb_headlen(skb);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun for (;;) {
498*4882a593Smuzhiyun count += i40e_txd_use_count(size);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (!nr_frags--)
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun size = skb_frag_size(frag++);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return count;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /**
510*4882a593Smuzhiyun * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
511*4882a593Smuzhiyun * @tx_ring: the ring to be checked
512*4882a593Smuzhiyun * @size: the size buffer we want to assure is available
513*4882a593Smuzhiyun *
514*4882a593Smuzhiyun * Returns 0 if stop is not needed
515*4882a593Smuzhiyun **/
i40e_maybe_stop_tx(struct i40e_ring * tx_ring,int size)516*4882a593Smuzhiyun static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun return __i40e_maybe_stop_tx(tx_ring, size);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /**
524*4882a593Smuzhiyun * i40e_chk_linearize - Check if there are more than 8 fragments per packet
525*4882a593Smuzhiyun * @skb: send buffer
526*4882a593Smuzhiyun * @count: number of buffers used
527*4882a593Smuzhiyun *
528*4882a593Smuzhiyun * Note: Our HW can't scatter-gather more than 8 fragments to build
529*4882a593Smuzhiyun * a packet on the wire and so we need to figure out the cases where we
530*4882a593Smuzhiyun * need to linearize the skb.
531*4882a593Smuzhiyun **/
i40e_chk_linearize(struct sk_buff * skb,int count)532*4882a593Smuzhiyun static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun /* Both TSO and single send will work if count is less than 8 */
535*4882a593Smuzhiyun if (likely(count < I40E_MAX_BUFFER_TXD))
536*4882a593Smuzhiyun return false;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (skb_is_gso(skb))
539*4882a593Smuzhiyun return __i40e_chk_linearize(skb);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* we can support up to 8 data buffers for a single send */
542*4882a593Smuzhiyun return count != I40E_MAX_BUFFER_TXD;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /**
546*4882a593Smuzhiyun * txring_txq - Find the netdev Tx ring based on the i40e Tx ring
547*4882a593Smuzhiyun * @ring: Tx ring to find the netdev equivalent of
548*4882a593Smuzhiyun **/
txring_txq(const struct i40e_ring * ring)549*4882a593Smuzhiyun static inline struct netdev_queue *txring_txq(const struct i40e_ring *ring)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun return netdev_get_tx_queue(ring->netdev, ring->queue_index);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun #endif /* _I40E_TXRX_H_ */
554