xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/fm10k/fm10k_main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2013 - 2019 Intel Corporation. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/types.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <net/ipv6.h>
7*4882a593Smuzhiyun #include <net/ip.h>
8*4882a593Smuzhiyun #include <net/tcp.h>
9*4882a593Smuzhiyun #include <linux/if_macvlan.h>
10*4882a593Smuzhiyun #include <linux/prefetch.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "fm10k.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define DRV_SUMMARY	"Intel(R) Ethernet Switch Host Interface Driver"
15*4882a593Smuzhiyun char fm10k_driver_name[] = "fm10k";
16*4882a593Smuzhiyun static const char fm10k_driver_string[] = DRV_SUMMARY;
17*4882a593Smuzhiyun static const char fm10k_copyright[] =
18*4882a593Smuzhiyun 	"Copyright(c) 2013 - 2019 Intel Corporation.";
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
21*4882a593Smuzhiyun MODULE_DESCRIPTION(DRV_SUMMARY);
22*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* single workqueue for entire fm10k driver */
25*4882a593Smuzhiyun struct workqueue_struct *fm10k_workqueue;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /**
28*4882a593Smuzhiyun  * fm10k_init_module - Driver Registration Routine
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * fm10k_init_module is the first routine called when the driver is
31*4882a593Smuzhiyun  * loaded.  All it does is register with the PCI subsystem.
32*4882a593Smuzhiyun  **/
fm10k_init_module(void)33*4882a593Smuzhiyun static int __init fm10k_init_module(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	int ret;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	pr_info("%s\n", fm10k_driver_string);
38*4882a593Smuzhiyun 	pr_info("%s\n", fm10k_copyright);
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	/* create driver workqueue */
41*4882a593Smuzhiyun 	fm10k_workqueue = alloc_workqueue("%s", WQ_MEM_RECLAIM, 0,
42*4882a593Smuzhiyun 					  fm10k_driver_name);
43*4882a593Smuzhiyun 	if (!fm10k_workqueue)
44*4882a593Smuzhiyun 		return -ENOMEM;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	fm10k_dbg_init();
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	ret = fm10k_register_pci_driver();
49*4882a593Smuzhiyun 	if (ret) {
50*4882a593Smuzhiyun 		fm10k_dbg_exit();
51*4882a593Smuzhiyun 		destroy_workqueue(fm10k_workqueue);
52*4882a593Smuzhiyun 	}
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return ret;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun module_init(fm10k_init_module);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /**
59*4882a593Smuzhiyun  * fm10k_exit_module - Driver Exit Cleanup Routine
60*4882a593Smuzhiyun  *
61*4882a593Smuzhiyun  * fm10k_exit_module is called just before the driver is removed
62*4882a593Smuzhiyun  * from memory.
63*4882a593Smuzhiyun  **/
fm10k_exit_module(void)64*4882a593Smuzhiyun static void __exit fm10k_exit_module(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	fm10k_unregister_pci_driver();
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	fm10k_dbg_exit();
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* destroy driver workqueue */
71*4882a593Smuzhiyun 	destroy_workqueue(fm10k_workqueue);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun module_exit(fm10k_exit_module);
74*4882a593Smuzhiyun 
fm10k_alloc_mapped_page(struct fm10k_ring * rx_ring,struct fm10k_rx_buffer * bi)75*4882a593Smuzhiyun static bool fm10k_alloc_mapped_page(struct fm10k_ring *rx_ring,
76*4882a593Smuzhiyun 				    struct fm10k_rx_buffer *bi)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct page *page = bi->page;
79*4882a593Smuzhiyun 	dma_addr_t dma;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Only page will be NULL if buffer was consumed */
82*4882a593Smuzhiyun 	if (likely(page))
83*4882a593Smuzhiyun 		return true;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* alloc new page for storage */
86*4882a593Smuzhiyun 	page = dev_alloc_page();
87*4882a593Smuzhiyun 	if (unlikely(!page)) {
88*4882a593Smuzhiyun 		rx_ring->rx_stats.alloc_failed++;
89*4882a593Smuzhiyun 		return false;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* map page for use */
93*4882a593Smuzhiyun 	dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* if mapping failed free memory back to system since
96*4882a593Smuzhiyun 	 * there isn't much point in holding memory we can't use
97*4882a593Smuzhiyun 	 */
98*4882a593Smuzhiyun 	if (dma_mapping_error(rx_ring->dev, dma)) {
99*4882a593Smuzhiyun 		__free_page(page);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		rx_ring->rx_stats.alloc_failed++;
102*4882a593Smuzhiyun 		return false;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	bi->dma = dma;
106*4882a593Smuzhiyun 	bi->page = page;
107*4882a593Smuzhiyun 	bi->page_offset = 0;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return true;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /**
113*4882a593Smuzhiyun  * fm10k_alloc_rx_buffers - Replace used receive buffers
114*4882a593Smuzhiyun  * @rx_ring: ring to place buffers on
115*4882a593Smuzhiyun  * @cleaned_count: number of buffers to replace
116*4882a593Smuzhiyun  **/
fm10k_alloc_rx_buffers(struct fm10k_ring * rx_ring,u16 cleaned_count)117*4882a593Smuzhiyun void fm10k_alloc_rx_buffers(struct fm10k_ring *rx_ring, u16 cleaned_count)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	union fm10k_rx_desc *rx_desc;
120*4882a593Smuzhiyun 	struct fm10k_rx_buffer *bi;
121*4882a593Smuzhiyun 	u16 i = rx_ring->next_to_use;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* nothing to do */
124*4882a593Smuzhiyun 	if (!cleaned_count)
125*4882a593Smuzhiyun 		return;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	rx_desc = FM10K_RX_DESC(rx_ring, i);
128*4882a593Smuzhiyun 	bi = &rx_ring->rx_buffer[i];
129*4882a593Smuzhiyun 	i -= rx_ring->count;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	do {
132*4882a593Smuzhiyun 		if (!fm10k_alloc_mapped_page(rx_ring, bi))
133*4882a593Smuzhiyun 			break;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		/* Refresh the desc even if buffer_addrs didn't change
136*4882a593Smuzhiyun 		 * because each write-back erases this info.
137*4882a593Smuzhiyun 		 */
138*4882a593Smuzhiyun 		rx_desc->q.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		rx_desc++;
141*4882a593Smuzhiyun 		bi++;
142*4882a593Smuzhiyun 		i++;
143*4882a593Smuzhiyun 		if (unlikely(!i)) {
144*4882a593Smuzhiyun 			rx_desc = FM10K_RX_DESC(rx_ring, 0);
145*4882a593Smuzhiyun 			bi = rx_ring->rx_buffer;
146*4882a593Smuzhiyun 			i -= rx_ring->count;
147*4882a593Smuzhiyun 		}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		/* clear the status bits for the next_to_use descriptor */
150*4882a593Smuzhiyun 		rx_desc->d.staterr = 0;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		cleaned_count--;
153*4882a593Smuzhiyun 	} while (cleaned_count);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	i += rx_ring->count;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (rx_ring->next_to_use != i) {
158*4882a593Smuzhiyun 		/* record the next descriptor to use */
159*4882a593Smuzhiyun 		rx_ring->next_to_use = i;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		/* update next to alloc since we have filled the ring */
162*4882a593Smuzhiyun 		rx_ring->next_to_alloc = i;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		/* Force memory writes to complete before letting h/w
165*4882a593Smuzhiyun 		 * know there are new descriptors to fetch.  (Only
166*4882a593Smuzhiyun 		 * applicable for weak-ordered memory model archs,
167*4882a593Smuzhiyun 		 * such as IA-64).
168*4882a593Smuzhiyun 		 */
169*4882a593Smuzhiyun 		wmb();
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		/* notify hardware of new descriptors */
172*4882a593Smuzhiyun 		writel(i, rx_ring->tail);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /**
177*4882a593Smuzhiyun  * fm10k_reuse_rx_page - page flip buffer and store it back on the ring
178*4882a593Smuzhiyun  * @rx_ring: rx descriptor ring to store buffers on
179*4882a593Smuzhiyun  * @old_buff: donor buffer to have page reused
180*4882a593Smuzhiyun  *
181*4882a593Smuzhiyun  * Synchronizes page for reuse by the interface
182*4882a593Smuzhiyun  **/
fm10k_reuse_rx_page(struct fm10k_ring * rx_ring,struct fm10k_rx_buffer * old_buff)183*4882a593Smuzhiyun static void fm10k_reuse_rx_page(struct fm10k_ring *rx_ring,
184*4882a593Smuzhiyun 				struct fm10k_rx_buffer *old_buff)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct fm10k_rx_buffer *new_buff;
187*4882a593Smuzhiyun 	u16 nta = rx_ring->next_to_alloc;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	new_buff = &rx_ring->rx_buffer[nta];
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* update, and store next to alloc */
192*4882a593Smuzhiyun 	nta++;
193*4882a593Smuzhiyun 	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* transfer page from old buffer to new buffer */
196*4882a593Smuzhiyun 	*new_buff = *old_buff;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* sync the buffer for use by the device */
199*4882a593Smuzhiyun 	dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
200*4882a593Smuzhiyun 					 old_buff->page_offset,
201*4882a593Smuzhiyun 					 FM10K_RX_BUFSZ,
202*4882a593Smuzhiyun 					 DMA_FROM_DEVICE);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
fm10k_page_is_reserved(struct page * page)205*4882a593Smuzhiyun static inline bool fm10k_page_is_reserved(struct page *page)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
fm10k_can_reuse_rx_page(struct fm10k_rx_buffer * rx_buffer,struct page * page,unsigned int __maybe_unused truesize)210*4882a593Smuzhiyun static bool fm10k_can_reuse_rx_page(struct fm10k_rx_buffer *rx_buffer,
211*4882a593Smuzhiyun 				    struct page *page,
212*4882a593Smuzhiyun 				    unsigned int __maybe_unused truesize)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	/* avoid re-using remote pages */
215*4882a593Smuzhiyun 	if (unlikely(fm10k_page_is_reserved(page)))
216*4882a593Smuzhiyun 		return false;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
219*4882a593Smuzhiyun 	/* if we are only owner of page we can reuse it */
220*4882a593Smuzhiyun 	if (unlikely(page_count(page) != 1))
221*4882a593Smuzhiyun 		return false;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* flip page offset to other buffer */
224*4882a593Smuzhiyun 	rx_buffer->page_offset ^= FM10K_RX_BUFSZ;
225*4882a593Smuzhiyun #else
226*4882a593Smuzhiyun 	/* move offset up to the next cache line */
227*4882a593Smuzhiyun 	rx_buffer->page_offset += truesize;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (rx_buffer->page_offset > (PAGE_SIZE - FM10K_RX_BUFSZ))
230*4882a593Smuzhiyun 		return false;
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* Even if we own the page, we are not allowed to use atomic_set()
234*4882a593Smuzhiyun 	 * This would break get_page_unless_zero() users.
235*4882a593Smuzhiyun 	 */
236*4882a593Smuzhiyun 	page_ref_inc(page);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return true;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /**
242*4882a593Smuzhiyun  * fm10k_add_rx_frag - Add contents of Rx buffer to sk_buff
243*4882a593Smuzhiyun  * @rx_buffer: buffer containing page to add
244*4882a593Smuzhiyun  * @size: packet size from rx_desc
245*4882a593Smuzhiyun  * @rx_desc: descriptor containing length of buffer written by hardware
246*4882a593Smuzhiyun  * @skb: sk_buff to place the data into
247*4882a593Smuzhiyun  *
248*4882a593Smuzhiyun  * This function will add the data contained in rx_buffer->page to the skb.
249*4882a593Smuzhiyun  * This is done either through a direct copy if the data in the buffer is
250*4882a593Smuzhiyun  * less than the skb header size, otherwise it will just attach the page as
251*4882a593Smuzhiyun  * a frag to the skb.
252*4882a593Smuzhiyun  *
253*4882a593Smuzhiyun  * The function will then update the page offset if necessary and return
254*4882a593Smuzhiyun  * true if the buffer can be reused by the interface.
255*4882a593Smuzhiyun  **/
fm10k_add_rx_frag(struct fm10k_rx_buffer * rx_buffer,unsigned int size,union fm10k_rx_desc * rx_desc,struct sk_buff * skb)256*4882a593Smuzhiyun static bool fm10k_add_rx_frag(struct fm10k_rx_buffer *rx_buffer,
257*4882a593Smuzhiyun 			      unsigned int size,
258*4882a593Smuzhiyun 			      union fm10k_rx_desc *rx_desc,
259*4882a593Smuzhiyun 			      struct sk_buff *skb)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct page *page = rx_buffer->page;
262*4882a593Smuzhiyun 	unsigned char *va = page_address(page) + rx_buffer->page_offset;
263*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
264*4882a593Smuzhiyun 	unsigned int truesize = FM10K_RX_BUFSZ;
265*4882a593Smuzhiyun #else
266*4882a593Smuzhiyun 	unsigned int truesize = ALIGN(size, 512);
267*4882a593Smuzhiyun #endif
268*4882a593Smuzhiyun 	unsigned int pull_len;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (unlikely(skb_is_nonlinear(skb)))
271*4882a593Smuzhiyun 		goto add_tail_frag;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (likely(size <= FM10K_RX_HDR_LEN)) {
274*4882a593Smuzhiyun 		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		/* page is not reserved, we can reuse buffer as-is */
277*4882a593Smuzhiyun 		if (likely(!fm10k_page_is_reserved(page)))
278*4882a593Smuzhiyun 			return true;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		/* this page cannot be reused so discard it */
281*4882a593Smuzhiyun 		__free_page(page);
282*4882a593Smuzhiyun 		return false;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* we need the header to contain the greater of either ETH_HLEN or
286*4882a593Smuzhiyun 	 * 60 bytes if the skb->len is less than 60 for skb_pad.
287*4882a593Smuzhiyun 	 */
288*4882a593Smuzhiyun 	pull_len = eth_get_headlen(skb->dev, va, FM10K_RX_HDR_LEN);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* align pull length to size of long to optimize memcpy performance */
291*4882a593Smuzhiyun 	memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* update all of the pointers */
294*4882a593Smuzhiyun 	va += pull_len;
295*4882a593Smuzhiyun 	size -= pull_len;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun add_tail_frag:
298*4882a593Smuzhiyun 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
299*4882a593Smuzhiyun 			(unsigned long)va & ~PAGE_MASK, size, truesize);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return fm10k_can_reuse_rx_page(rx_buffer, page, truesize);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
fm10k_fetch_rx_buffer(struct fm10k_ring * rx_ring,union fm10k_rx_desc * rx_desc,struct sk_buff * skb)304*4882a593Smuzhiyun static struct sk_buff *fm10k_fetch_rx_buffer(struct fm10k_ring *rx_ring,
305*4882a593Smuzhiyun 					     union fm10k_rx_desc *rx_desc,
306*4882a593Smuzhiyun 					     struct sk_buff *skb)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	unsigned int size = le16_to_cpu(rx_desc->w.length);
309*4882a593Smuzhiyun 	struct fm10k_rx_buffer *rx_buffer;
310*4882a593Smuzhiyun 	struct page *page;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	rx_buffer = &rx_ring->rx_buffer[rx_ring->next_to_clean];
313*4882a593Smuzhiyun 	page = rx_buffer->page;
314*4882a593Smuzhiyun 	prefetchw(page);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (likely(!skb)) {
317*4882a593Smuzhiyun 		void *page_addr = page_address(page) +
318*4882a593Smuzhiyun 				  rx_buffer->page_offset;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		/* prefetch first cache line of first page */
321*4882a593Smuzhiyun 		net_prefetch(page_addr);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		/* allocate a skb to store the frags */
324*4882a593Smuzhiyun 		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
325*4882a593Smuzhiyun 				     FM10K_RX_HDR_LEN);
326*4882a593Smuzhiyun 		if (unlikely(!skb)) {
327*4882a593Smuzhiyun 			rx_ring->rx_stats.alloc_failed++;
328*4882a593Smuzhiyun 			return NULL;
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		/* we will be copying header into skb->data in
332*4882a593Smuzhiyun 		 * pskb_may_pull so it is in our interest to prefetch
333*4882a593Smuzhiyun 		 * it now to avoid a possible cache miss
334*4882a593Smuzhiyun 		 */
335*4882a593Smuzhiyun 		prefetchw(skb->data);
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* we are reusing so sync this buffer for CPU use */
339*4882a593Smuzhiyun 	dma_sync_single_range_for_cpu(rx_ring->dev,
340*4882a593Smuzhiyun 				      rx_buffer->dma,
341*4882a593Smuzhiyun 				      rx_buffer->page_offset,
342*4882a593Smuzhiyun 				      size,
343*4882a593Smuzhiyun 				      DMA_FROM_DEVICE);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* pull page into skb */
346*4882a593Smuzhiyun 	if (fm10k_add_rx_frag(rx_buffer, size, rx_desc, skb)) {
347*4882a593Smuzhiyun 		/* hand second half of page back to the ring */
348*4882a593Smuzhiyun 		fm10k_reuse_rx_page(rx_ring, rx_buffer);
349*4882a593Smuzhiyun 	} else {
350*4882a593Smuzhiyun 		/* we are not reusing the buffer so unmap it */
351*4882a593Smuzhiyun 		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
352*4882a593Smuzhiyun 			       PAGE_SIZE, DMA_FROM_DEVICE);
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* clear contents of rx_buffer */
356*4882a593Smuzhiyun 	rx_buffer->page = NULL;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return skb;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
fm10k_rx_checksum(struct fm10k_ring * ring,union fm10k_rx_desc * rx_desc,struct sk_buff * skb)361*4882a593Smuzhiyun static inline void fm10k_rx_checksum(struct fm10k_ring *ring,
362*4882a593Smuzhiyun 				     union fm10k_rx_desc *rx_desc,
363*4882a593Smuzhiyun 				     struct sk_buff *skb)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	skb_checksum_none_assert(skb);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Rx checksum disabled via ethtool */
368*4882a593Smuzhiyun 	if (!(ring->netdev->features & NETIF_F_RXCSUM))
369*4882a593Smuzhiyun 		return;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* TCP/UDP checksum error bit is set */
372*4882a593Smuzhiyun 	if (fm10k_test_staterr(rx_desc,
373*4882a593Smuzhiyun 			       FM10K_RXD_STATUS_L4E |
374*4882a593Smuzhiyun 			       FM10K_RXD_STATUS_L4E2 |
375*4882a593Smuzhiyun 			       FM10K_RXD_STATUS_IPE |
376*4882a593Smuzhiyun 			       FM10K_RXD_STATUS_IPE2)) {
377*4882a593Smuzhiyun 		ring->rx_stats.csum_err++;
378*4882a593Smuzhiyun 		return;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* It must be a TCP or UDP packet with a valid checksum */
382*4882a593Smuzhiyun 	if (fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_L4CS2))
383*4882a593Smuzhiyun 		skb->encapsulation = true;
384*4882a593Smuzhiyun 	else if (!fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_L4CS))
385*4882a593Smuzhiyun 		return;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	skb->ip_summed = CHECKSUM_UNNECESSARY;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	ring->rx_stats.csum_good++;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define FM10K_RSS_L4_TYPES_MASK \
393*4882a593Smuzhiyun 	(BIT(FM10K_RSSTYPE_IPV4_TCP) | \
394*4882a593Smuzhiyun 	 BIT(FM10K_RSSTYPE_IPV4_UDP) | \
395*4882a593Smuzhiyun 	 BIT(FM10K_RSSTYPE_IPV6_TCP) | \
396*4882a593Smuzhiyun 	 BIT(FM10K_RSSTYPE_IPV6_UDP))
397*4882a593Smuzhiyun 
fm10k_rx_hash(struct fm10k_ring * ring,union fm10k_rx_desc * rx_desc,struct sk_buff * skb)398*4882a593Smuzhiyun static inline void fm10k_rx_hash(struct fm10k_ring *ring,
399*4882a593Smuzhiyun 				 union fm10k_rx_desc *rx_desc,
400*4882a593Smuzhiyun 				 struct sk_buff *skb)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	u16 rss_type;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (!(ring->netdev->features & NETIF_F_RXHASH))
405*4882a593Smuzhiyun 		return;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	rss_type = le16_to_cpu(rx_desc->w.pkt_info) & FM10K_RXD_RSSTYPE_MASK;
408*4882a593Smuzhiyun 	if (!rss_type)
409*4882a593Smuzhiyun 		return;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	skb_set_hash(skb, le32_to_cpu(rx_desc->d.rss),
412*4882a593Smuzhiyun 		     (BIT(rss_type) & FM10K_RSS_L4_TYPES_MASK) ?
413*4882a593Smuzhiyun 		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
fm10k_type_trans(struct fm10k_ring * rx_ring,union fm10k_rx_desc __maybe_unused * rx_desc,struct sk_buff * skb)416*4882a593Smuzhiyun static void fm10k_type_trans(struct fm10k_ring *rx_ring,
417*4882a593Smuzhiyun 			     union fm10k_rx_desc __maybe_unused *rx_desc,
418*4882a593Smuzhiyun 			     struct sk_buff *skb)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	struct net_device *dev = rx_ring->netdev;
421*4882a593Smuzhiyun 	struct fm10k_l2_accel *l2_accel = rcu_dereference_bh(rx_ring->l2_accel);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* check to see if DGLORT belongs to a MACVLAN */
424*4882a593Smuzhiyun 	if (l2_accel) {
425*4882a593Smuzhiyun 		u16 idx = le16_to_cpu(FM10K_CB(skb)->fi.w.dglort) - 1;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		idx -= l2_accel->dglort;
428*4882a593Smuzhiyun 		if (idx < l2_accel->size && l2_accel->macvlan[idx])
429*4882a593Smuzhiyun 			dev = l2_accel->macvlan[idx];
430*4882a593Smuzhiyun 		else
431*4882a593Smuzhiyun 			l2_accel = NULL;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* Record Rx queue, or update macvlan statistics */
435*4882a593Smuzhiyun 	if (!l2_accel)
436*4882a593Smuzhiyun 		skb_record_rx_queue(skb, rx_ring->queue_index);
437*4882a593Smuzhiyun 	else
438*4882a593Smuzhiyun 		macvlan_count_rx(netdev_priv(dev), skb->len + ETH_HLEN, true,
439*4882a593Smuzhiyun 				 false);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	skb->protocol = eth_type_trans(skb, dev);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /**
445*4882a593Smuzhiyun  * fm10k_process_skb_fields - Populate skb header fields from Rx descriptor
446*4882a593Smuzhiyun  * @rx_ring: rx descriptor ring packet is being transacted on
447*4882a593Smuzhiyun  * @rx_desc: pointer to the EOP Rx descriptor
448*4882a593Smuzhiyun  * @skb: pointer to current skb being populated
449*4882a593Smuzhiyun  *
450*4882a593Smuzhiyun  * This function checks the ring, descriptor, and packet information in
451*4882a593Smuzhiyun  * order to populate the hash, checksum, VLAN, timestamp, protocol, and
452*4882a593Smuzhiyun  * other fields within the skb.
453*4882a593Smuzhiyun  **/
fm10k_process_skb_fields(struct fm10k_ring * rx_ring,union fm10k_rx_desc * rx_desc,struct sk_buff * skb)454*4882a593Smuzhiyun static unsigned int fm10k_process_skb_fields(struct fm10k_ring *rx_ring,
455*4882a593Smuzhiyun 					     union fm10k_rx_desc *rx_desc,
456*4882a593Smuzhiyun 					     struct sk_buff *skb)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	unsigned int len = skb->len;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	fm10k_rx_hash(rx_ring, rx_desc, skb);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	fm10k_rx_checksum(rx_ring, rx_desc, skb);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	FM10K_CB(skb)->tstamp = rx_desc->q.timestamp;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	FM10K_CB(skb)->fi.w.vlan = rx_desc->w.vlan;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	FM10K_CB(skb)->fi.d.glort = rx_desc->d.glort;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (rx_desc->w.vlan) {
471*4882a593Smuzhiyun 		u16 vid = le16_to_cpu(rx_desc->w.vlan);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 		if ((vid & VLAN_VID_MASK) != rx_ring->vid)
474*4882a593Smuzhiyun 			__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
475*4882a593Smuzhiyun 		else if (vid & VLAN_PRIO_MASK)
476*4882a593Smuzhiyun 			__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
477*4882a593Smuzhiyun 					       vid & VLAN_PRIO_MASK);
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	fm10k_type_trans(rx_ring, rx_desc, skb);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return len;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /**
486*4882a593Smuzhiyun  * fm10k_is_non_eop - process handling of non-EOP buffers
487*4882a593Smuzhiyun  * @rx_ring: Rx ring being processed
488*4882a593Smuzhiyun  * @rx_desc: Rx descriptor for current buffer
489*4882a593Smuzhiyun  *
490*4882a593Smuzhiyun  * This function updates next to clean.  If the buffer is an EOP buffer
491*4882a593Smuzhiyun  * this function exits returning false, otherwise it will place the
492*4882a593Smuzhiyun  * sk_buff in the next buffer to be chained and return true indicating
493*4882a593Smuzhiyun  * that this is in fact a non-EOP buffer.
494*4882a593Smuzhiyun  **/
fm10k_is_non_eop(struct fm10k_ring * rx_ring,union fm10k_rx_desc * rx_desc)495*4882a593Smuzhiyun static bool fm10k_is_non_eop(struct fm10k_ring *rx_ring,
496*4882a593Smuzhiyun 			     union fm10k_rx_desc *rx_desc)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	u32 ntc = rx_ring->next_to_clean + 1;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* fetch, update, and store next to clean */
501*4882a593Smuzhiyun 	ntc = (ntc < rx_ring->count) ? ntc : 0;
502*4882a593Smuzhiyun 	rx_ring->next_to_clean = ntc;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	prefetch(FM10K_RX_DESC(rx_ring, ntc));
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	if (likely(fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_EOP)))
507*4882a593Smuzhiyun 		return false;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return true;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun /**
513*4882a593Smuzhiyun  * fm10k_cleanup_headers - Correct corrupted or empty headers
514*4882a593Smuzhiyun  * @rx_ring: rx descriptor ring packet is being transacted on
515*4882a593Smuzhiyun  * @rx_desc: pointer to the EOP Rx descriptor
516*4882a593Smuzhiyun  * @skb: pointer to current skb being fixed
517*4882a593Smuzhiyun  *
518*4882a593Smuzhiyun  * Address the case where we are pulling data in on pages only
519*4882a593Smuzhiyun  * and as such no data is present in the skb header.
520*4882a593Smuzhiyun  *
521*4882a593Smuzhiyun  * In addition if skb is not at least 60 bytes we need to pad it so that
522*4882a593Smuzhiyun  * it is large enough to qualify as a valid Ethernet frame.
523*4882a593Smuzhiyun  *
524*4882a593Smuzhiyun  * Returns true if an error was encountered and skb was freed.
525*4882a593Smuzhiyun  **/
fm10k_cleanup_headers(struct fm10k_ring * rx_ring,union fm10k_rx_desc * rx_desc,struct sk_buff * skb)526*4882a593Smuzhiyun static bool fm10k_cleanup_headers(struct fm10k_ring *rx_ring,
527*4882a593Smuzhiyun 				  union fm10k_rx_desc *rx_desc,
528*4882a593Smuzhiyun 				  struct sk_buff *skb)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	if (unlikely((fm10k_test_staterr(rx_desc,
531*4882a593Smuzhiyun 					 FM10K_RXD_STATUS_RXE)))) {
532*4882a593Smuzhiyun #define FM10K_TEST_RXD_BIT(rxd, bit) \
533*4882a593Smuzhiyun 	((rxd)->w.csum_err & cpu_to_le16(bit))
534*4882a593Smuzhiyun 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_SWITCH_ERROR))
535*4882a593Smuzhiyun 			rx_ring->rx_stats.switch_errors++;
536*4882a593Smuzhiyun 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_NO_DESCRIPTOR))
537*4882a593Smuzhiyun 			rx_ring->rx_stats.drops++;
538*4882a593Smuzhiyun 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_PP_ERROR))
539*4882a593Smuzhiyun 			rx_ring->rx_stats.pp_errors++;
540*4882a593Smuzhiyun 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_SWITCH_READY))
541*4882a593Smuzhiyun 			rx_ring->rx_stats.link_errors++;
542*4882a593Smuzhiyun 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_TOO_BIG))
543*4882a593Smuzhiyun 			rx_ring->rx_stats.length_errors++;
544*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
545*4882a593Smuzhiyun 		rx_ring->rx_stats.errors++;
546*4882a593Smuzhiyun 		return true;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* if eth_skb_pad returns an error the skb was freed */
550*4882a593Smuzhiyun 	if (eth_skb_pad(skb))
551*4882a593Smuzhiyun 		return true;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return false;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun /**
557*4882a593Smuzhiyun  * fm10k_receive_skb - helper function to handle rx indications
558*4882a593Smuzhiyun  * @q_vector: structure containing interrupt and ring information
559*4882a593Smuzhiyun  * @skb: packet to send up
560*4882a593Smuzhiyun  **/
fm10k_receive_skb(struct fm10k_q_vector * q_vector,struct sk_buff * skb)561*4882a593Smuzhiyun static void fm10k_receive_skb(struct fm10k_q_vector *q_vector,
562*4882a593Smuzhiyun 			      struct sk_buff *skb)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	napi_gro_receive(&q_vector->napi, skb);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
fm10k_clean_rx_irq(struct fm10k_q_vector * q_vector,struct fm10k_ring * rx_ring,int budget)567*4882a593Smuzhiyun static int fm10k_clean_rx_irq(struct fm10k_q_vector *q_vector,
568*4882a593Smuzhiyun 			      struct fm10k_ring *rx_ring,
569*4882a593Smuzhiyun 			      int budget)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct sk_buff *skb = rx_ring->skb;
572*4882a593Smuzhiyun 	unsigned int total_bytes = 0, total_packets = 0;
573*4882a593Smuzhiyun 	u16 cleaned_count = fm10k_desc_unused(rx_ring);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	while (likely(total_packets < budget)) {
576*4882a593Smuzhiyun 		union fm10k_rx_desc *rx_desc;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		/* return some buffers to hardware, one at a time is too slow */
579*4882a593Smuzhiyun 		if (cleaned_count >= FM10K_RX_BUFFER_WRITE) {
580*4882a593Smuzhiyun 			fm10k_alloc_rx_buffers(rx_ring, cleaned_count);
581*4882a593Smuzhiyun 			cleaned_count = 0;
582*4882a593Smuzhiyun 		}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		rx_desc = FM10K_RX_DESC(rx_ring, rx_ring->next_to_clean);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		if (!rx_desc->d.staterr)
587*4882a593Smuzhiyun 			break;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 		/* This memory barrier is needed to keep us from reading
590*4882a593Smuzhiyun 		 * any other fields out of the rx_desc until we know the
591*4882a593Smuzhiyun 		 * descriptor has been written back
592*4882a593Smuzhiyun 		 */
593*4882a593Smuzhiyun 		dma_rmb();
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		/* retrieve a buffer from the ring */
596*4882a593Smuzhiyun 		skb = fm10k_fetch_rx_buffer(rx_ring, rx_desc, skb);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		/* exit if we failed to retrieve a buffer */
599*4882a593Smuzhiyun 		if (!skb)
600*4882a593Smuzhiyun 			break;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 		cleaned_count++;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		/* fetch next buffer in frame if non-eop */
605*4882a593Smuzhiyun 		if (fm10k_is_non_eop(rx_ring, rx_desc))
606*4882a593Smuzhiyun 			continue;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 		/* verify the packet layout is correct */
609*4882a593Smuzhiyun 		if (fm10k_cleanup_headers(rx_ring, rx_desc, skb)) {
610*4882a593Smuzhiyun 			skb = NULL;
611*4882a593Smuzhiyun 			continue;
612*4882a593Smuzhiyun 		}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		/* populate checksum, timestamp, VLAN, and protocol */
615*4882a593Smuzhiyun 		total_bytes += fm10k_process_skb_fields(rx_ring, rx_desc, skb);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 		fm10k_receive_skb(q_vector, skb);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		/* reset skb pointer */
620*4882a593Smuzhiyun 		skb = NULL;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		/* update budget accounting */
623*4882a593Smuzhiyun 		total_packets++;
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* place incomplete frames back on ring for completion */
627*4882a593Smuzhiyun 	rx_ring->skb = skb;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	u64_stats_update_begin(&rx_ring->syncp);
630*4882a593Smuzhiyun 	rx_ring->stats.packets += total_packets;
631*4882a593Smuzhiyun 	rx_ring->stats.bytes += total_bytes;
632*4882a593Smuzhiyun 	u64_stats_update_end(&rx_ring->syncp);
633*4882a593Smuzhiyun 	q_vector->rx.total_packets += total_packets;
634*4882a593Smuzhiyun 	q_vector->rx.total_bytes += total_bytes;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return total_packets;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun #define VXLAN_HLEN (sizeof(struct udphdr) + 8)
fm10k_port_is_vxlan(struct sk_buff * skb)640*4882a593Smuzhiyun static struct ethhdr *fm10k_port_is_vxlan(struct sk_buff *skb)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	struct fm10k_intfc *interface = netdev_priv(skb->dev);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	if (interface->vxlan_port != udp_hdr(skb)->dest)
645*4882a593Smuzhiyun 		return NULL;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	/* return offset of udp_hdr plus 8 bytes for VXLAN header */
648*4882a593Smuzhiyun 	return (struct ethhdr *)(skb_transport_header(skb) + VXLAN_HLEN);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun #define FM10K_NVGRE_RESERVED0_FLAGS htons(0x9FFF)
652*4882a593Smuzhiyun #define NVGRE_TNI htons(0x2000)
653*4882a593Smuzhiyun struct fm10k_nvgre_hdr {
654*4882a593Smuzhiyun 	__be16 flags;
655*4882a593Smuzhiyun 	__be16 proto;
656*4882a593Smuzhiyun 	__be32 tni;
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
fm10k_gre_is_nvgre(struct sk_buff * skb)659*4882a593Smuzhiyun static struct ethhdr *fm10k_gre_is_nvgre(struct sk_buff *skb)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct fm10k_nvgre_hdr *nvgre_hdr;
662*4882a593Smuzhiyun 	int hlen = ip_hdrlen(skb);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* currently only IPv4 is supported due to hlen above */
665*4882a593Smuzhiyun 	if (vlan_get_protocol(skb) != htons(ETH_P_IP))
666*4882a593Smuzhiyun 		return NULL;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* our transport header should be NVGRE */
669*4882a593Smuzhiyun 	nvgre_hdr = (struct fm10k_nvgre_hdr *)(skb_network_header(skb) + hlen);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	/* verify all reserved flags are 0 */
672*4882a593Smuzhiyun 	if (nvgre_hdr->flags & FM10K_NVGRE_RESERVED0_FLAGS)
673*4882a593Smuzhiyun 		return NULL;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* report start of ethernet header */
676*4882a593Smuzhiyun 	if (nvgre_hdr->flags & NVGRE_TNI)
677*4882a593Smuzhiyun 		return (struct ethhdr *)(nvgre_hdr + 1);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	return (struct ethhdr *)(&nvgre_hdr->tni);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
fm10k_tx_encap_offload(struct sk_buff * skb)682*4882a593Smuzhiyun __be16 fm10k_tx_encap_offload(struct sk_buff *skb)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	u8 l4_hdr = 0, inner_l4_hdr = 0, inner_l4_hlen;
685*4882a593Smuzhiyun 	struct ethhdr *eth_hdr;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	if (skb->inner_protocol_type != ENCAP_TYPE_ETHER ||
688*4882a593Smuzhiyun 	    skb->inner_protocol != htons(ETH_P_TEB))
689*4882a593Smuzhiyun 		return 0;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	switch (vlan_get_protocol(skb)) {
692*4882a593Smuzhiyun 	case htons(ETH_P_IP):
693*4882a593Smuzhiyun 		l4_hdr = ip_hdr(skb)->protocol;
694*4882a593Smuzhiyun 		break;
695*4882a593Smuzhiyun 	case htons(ETH_P_IPV6):
696*4882a593Smuzhiyun 		l4_hdr = ipv6_hdr(skb)->nexthdr;
697*4882a593Smuzhiyun 		break;
698*4882a593Smuzhiyun 	default:
699*4882a593Smuzhiyun 		return 0;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	switch (l4_hdr) {
703*4882a593Smuzhiyun 	case IPPROTO_UDP:
704*4882a593Smuzhiyun 		eth_hdr = fm10k_port_is_vxlan(skb);
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 	case IPPROTO_GRE:
707*4882a593Smuzhiyun 		eth_hdr = fm10k_gre_is_nvgre(skb);
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 	default:
710*4882a593Smuzhiyun 		return 0;
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (!eth_hdr)
714*4882a593Smuzhiyun 		return 0;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	switch (eth_hdr->h_proto) {
717*4882a593Smuzhiyun 	case htons(ETH_P_IP):
718*4882a593Smuzhiyun 		inner_l4_hdr = inner_ip_hdr(skb)->protocol;
719*4882a593Smuzhiyun 		break;
720*4882a593Smuzhiyun 	case htons(ETH_P_IPV6):
721*4882a593Smuzhiyun 		inner_l4_hdr = inner_ipv6_hdr(skb)->nexthdr;
722*4882a593Smuzhiyun 		break;
723*4882a593Smuzhiyun 	default:
724*4882a593Smuzhiyun 		return 0;
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	switch (inner_l4_hdr) {
728*4882a593Smuzhiyun 	case IPPROTO_TCP:
729*4882a593Smuzhiyun 		inner_l4_hlen = inner_tcp_hdrlen(skb);
730*4882a593Smuzhiyun 		break;
731*4882a593Smuzhiyun 	case IPPROTO_UDP:
732*4882a593Smuzhiyun 		inner_l4_hlen = 8;
733*4882a593Smuzhiyun 		break;
734*4882a593Smuzhiyun 	default:
735*4882a593Smuzhiyun 		return 0;
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	/* The hardware allows tunnel offloads only if the combined inner and
739*4882a593Smuzhiyun 	 * outer header is 184 bytes or less
740*4882a593Smuzhiyun 	 */
741*4882a593Smuzhiyun 	if (skb_inner_transport_header(skb) + inner_l4_hlen -
742*4882a593Smuzhiyun 	    skb_mac_header(skb) > FM10K_TUNNEL_HEADER_LENGTH)
743*4882a593Smuzhiyun 		return 0;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return eth_hdr->h_proto;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
fm10k_tso(struct fm10k_ring * tx_ring,struct fm10k_tx_buffer * first)748*4882a593Smuzhiyun static int fm10k_tso(struct fm10k_ring *tx_ring,
749*4882a593Smuzhiyun 		     struct fm10k_tx_buffer *first)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	struct sk_buff *skb = first->skb;
752*4882a593Smuzhiyun 	struct fm10k_tx_desc *tx_desc;
753*4882a593Smuzhiyun 	unsigned char *th;
754*4882a593Smuzhiyun 	u8 hdrlen;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (skb->ip_summed != CHECKSUM_PARTIAL)
757*4882a593Smuzhiyun 		return 0;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (!skb_is_gso(skb))
760*4882a593Smuzhiyun 		return 0;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* compute header lengths */
763*4882a593Smuzhiyun 	if (skb->encapsulation) {
764*4882a593Smuzhiyun 		if (!fm10k_tx_encap_offload(skb))
765*4882a593Smuzhiyun 			goto err_vxlan;
766*4882a593Smuzhiyun 		th = skb_inner_transport_header(skb);
767*4882a593Smuzhiyun 	} else {
768*4882a593Smuzhiyun 		th = skb_transport_header(skb);
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/* compute offset from SOF to transport header and add header len */
772*4882a593Smuzhiyun 	hdrlen = (th - skb->data) + (((struct tcphdr *)th)->doff << 2);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	first->tx_flags |= FM10K_TX_FLAGS_CSUM;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* update gso size and bytecount with header size */
777*4882a593Smuzhiyun 	first->gso_segs = skb_shinfo(skb)->gso_segs;
778*4882a593Smuzhiyun 	first->bytecount += (first->gso_segs - 1) * hdrlen;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* populate Tx descriptor header size and mss */
781*4882a593Smuzhiyun 	tx_desc = FM10K_TX_DESC(tx_ring, tx_ring->next_to_use);
782*4882a593Smuzhiyun 	tx_desc->hdrlen = hdrlen;
783*4882a593Smuzhiyun 	tx_desc->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	return 1;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun err_vxlan:
788*4882a593Smuzhiyun 	tx_ring->netdev->features &= ~NETIF_F_GSO_UDP_TUNNEL;
789*4882a593Smuzhiyun 	if (net_ratelimit())
790*4882a593Smuzhiyun 		netdev_err(tx_ring->netdev,
791*4882a593Smuzhiyun 			   "TSO requested for unsupported tunnel, disabling offload\n");
792*4882a593Smuzhiyun 	return -1;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
fm10k_tx_csum(struct fm10k_ring * tx_ring,struct fm10k_tx_buffer * first)795*4882a593Smuzhiyun static void fm10k_tx_csum(struct fm10k_ring *tx_ring,
796*4882a593Smuzhiyun 			  struct fm10k_tx_buffer *first)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	struct sk_buff *skb = first->skb;
799*4882a593Smuzhiyun 	struct fm10k_tx_desc *tx_desc;
800*4882a593Smuzhiyun 	union {
801*4882a593Smuzhiyun 		struct iphdr *ipv4;
802*4882a593Smuzhiyun 		struct ipv6hdr *ipv6;
803*4882a593Smuzhiyun 		u8 *raw;
804*4882a593Smuzhiyun 	} network_hdr;
805*4882a593Smuzhiyun 	u8 *transport_hdr;
806*4882a593Smuzhiyun 	__be16 frag_off;
807*4882a593Smuzhiyun 	__be16 protocol;
808*4882a593Smuzhiyun 	u8 l4_hdr = 0;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	if (skb->ip_summed != CHECKSUM_PARTIAL)
811*4882a593Smuzhiyun 		goto no_csum;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	if (skb->encapsulation) {
814*4882a593Smuzhiyun 		protocol = fm10k_tx_encap_offload(skb);
815*4882a593Smuzhiyun 		if (!protocol) {
816*4882a593Smuzhiyun 			if (skb_checksum_help(skb)) {
817*4882a593Smuzhiyun 				dev_warn(tx_ring->dev,
818*4882a593Smuzhiyun 					 "failed to offload encap csum!\n");
819*4882a593Smuzhiyun 				tx_ring->tx_stats.csum_err++;
820*4882a593Smuzhiyun 			}
821*4882a593Smuzhiyun 			goto no_csum;
822*4882a593Smuzhiyun 		}
823*4882a593Smuzhiyun 		network_hdr.raw = skb_inner_network_header(skb);
824*4882a593Smuzhiyun 		transport_hdr = skb_inner_transport_header(skb);
825*4882a593Smuzhiyun 	} else {
826*4882a593Smuzhiyun 		protocol = vlan_get_protocol(skb);
827*4882a593Smuzhiyun 		network_hdr.raw = skb_network_header(skb);
828*4882a593Smuzhiyun 		transport_hdr = skb_transport_header(skb);
829*4882a593Smuzhiyun 	}
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	switch (protocol) {
832*4882a593Smuzhiyun 	case htons(ETH_P_IP):
833*4882a593Smuzhiyun 		l4_hdr = network_hdr.ipv4->protocol;
834*4882a593Smuzhiyun 		break;
835*4882a593Smuzhiyun 	case htons(ETH_P_IPV6):
836*4882a593Smuzhiyun 		l4_hdr = network_hdr.ipv6->nexthdr;
837*4882a593Smuzhiyun 		if (likely((transport_hdr - network_hdr.raw) ==
838*4882a593Smuzhiyun 			   sizeof(struct ipv6hdr)))
839*4882a593Smuzhiyun 			break;
840*4882a593Smuzhiyun 		ipv6_skip_exthdr(skb, network_hdr.raw - skb->data +
841*4882a593Smuzhiyun 				      sizeof(struct ipv6hdr),
842*4882a593Smuzhiyun 				 &l4_hdr, &frag_off);
843*4882a593Smuzhiyun 		if (unlikely(frag_off))
844*4882a593Smuzhiyun 			l4_hdr = NEXTHDR_FRAGMENT;
845*4882a593Smuzhiyun 		break;
846*4882a593Smuzhiyun 	default:
847*4882a593Smuzhiyun 		break;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	switch (l4_hdr) {
851*4882a593Smuzhiyun 	case IPPROTO_TCP:
852*4882a593Smuzhiyun 	case IPPROTO_UDP:
853*4882a593Smuzhiyun 		break;
854*4882a593Smuzhiyun 	case IPPROTO_GRE:
855*4882a593Smuzhiyun 		if (skb->encapsulation)
856*4882a593Smuzhiyun 			break;
857*4882a593Smuzhiyun 		fallthrough;
858*4882a593Smuzhiyun 	default:
859*4882a593Smuzhiyun 		if (unlikely(net_ratelimit())) {
860*4882a593Smuzhiyun 			dev_warn(tx_ring->dev,
861*4882a593Smuzhiyun 				 "partial checksum, version=%d l4 proto=%x\n",
862*4882a593Smuzhiyun 				 protocol, l4_hdr);
863*4882a593Smuzhiyun 		}
864*4882a593Smuzhiyun 		skb_checksum_help(skb);
865*4882a593Smuzhiyun 		tx_ring->tx_stats.csum_err++;
866*4882a593Smuzhiyun 		goto no_csum;
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* update TX checksum flag */
870*4882a593Smuzhiyun 	first->tx_flags |= FM10K_TX_FLAGS_CSUM;
871*4882a593Smuzhiyun 	tx_ring->tx_stats.csum_good++;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun no_csum:
874*4882a593Smuzhiyun 	/* populate Tx descriptor header size and mss */
875*4882a593Smuzhiyun 	tx_desc = FM10K_TX_DESC(tx_ring, tx_ring->next_to_use);
876*4882a593Smuzhiyun 	tx_desc->hdrlen = 0;
877*4882a593Smuzhiyun 	tx_desc->mss = 0;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun #define FM10K_SET_FLAG(_input, _flag, _result) \
881*4882a593Smuzhiyun 	((_flag <= _result) ? \
882*4882a593Smuzhiyun 	 ((u32)(_input & _flag) * (_result / _flag)) : \
883*4882a593Smuzhiyun 	 ((u32)(_input & _flag) / (_flag / _result)))
884*4882a593Smuzhiyun 
fm10k_tx_desc_flags(struct sk_buff * skb,u32 tx_flags)885*4882a593Smuzhiyun static u8 fm10k_tx_desc_flags(struct sk_buff *skb, u32 tx_flags)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	/* set type for advanced descriptor with frame checksum insertion */
888*4882a593Smuzhiyun 	u32 desc_flags = 0;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* set checksum offload bits */
891*4882a593Smuzhiyun 	desc_flags |= FM10K_SET_FLAG(tx_flags, FM10K_TX_FLAGS_CSUM,
892*4882a593Smuzhiyun 				     FM10K_TXD_FLAG_CSUM);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	return desc_flags;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
fm10k_tx_desc_push(struct fm10k_ring * tx_ring,struct fm10k_tx_desc * tx_desc,u16 i,dma_addr_t dma,unsigned int size,u8 desc_flags)897*4882a593Smuzhiyun static bool fm10k_tx_desc_push(struct fm10k_ring *tx_ring,
898*4882a593Smuzhiyun 			       struct fm10k_tx_desc *tx_desc, u16 i,
899*4882a593Smuzhiyun 			       dma_addr_t dma, unsigned int size, u8 desc_flags)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	/* set RS and INT for last frame in a cache line */
902*4882a593Smuzhiyun 	if ((++i & (FM10K_TXD_WB_FIFO_SIZE - 1)) == 0)
903*4882a593Smuzhiyun 		desc_flags |= FM10K_TXD_FLAG_RS | FM10K_TXD_FLAG_INT;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* record values to descriptor */
906*4882a593Smuzhiyun 	tx_desc->buffer_addr = cpu_to_le64(dma);
907*4882a593Smuzhiyun 	tx_desc->flags = desc_flags;
908*4882a593Smuzhiyun 	tx_desc->buflen = cpu_to_le16(size);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* return true if we just wrapped the ring */
911*4882a593Smuzhiyun 	return i == tx_ring->count;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
__fm10k_maybe_stop_tx(struct fm10k_ring * tx_ring,u16 size)914*4882a593Smuzhiyun static int __fm10k_maybe_stop_tx(struct fm10k_ring *tx_ring, u16 size)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	/* Memory barrier before checking head and tail */
919*4882a593Smuzhiyun 	smp_mb();
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* Check again in a case another CPU has just made room available */
922*4882a593Smuzhiyun 	if (likely(fm10k_desc_unused(tx_ring) < size))
923*4882a593Smuzhiyun 		return -EBUSY;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/* A reprieve! - use start_queue because it doesn't call schedule */
926*4882a593Smuzhiyun 	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
927*4882a593Smuzhiyun 	++tx_ring->tx_stats.restart_queue;
928*4882a593Smuzhiyun 	return 0;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun 
fm10k_maybe_stop_tx(struct fm10k_ring * tx_ring,u16 size)931*4882a593Smuzhiyun static inline int fm10k_maybe_stop_tx(struct fm10k_ring *tx_ring, u16 size)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun 	if (likely(fm10k_desc_unused(tx_ring) >= size))
934*4882a593Smuzhiyun 		return 0;
935*4882a593Smuzhiyun 	return __fm10k_maybe_stop_tx(tx_ring, size);
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun 
fm10k_tx_map(struct fm10k_ring * tx_ring,struct fm10k_tx_buffer * first)938*4882a593Smuzhiyun static void fm10k_tx_map(struct fm10k_ring *tx_ring,
939*4882a593Smuzhiyun 			 struct fm10k_tx_buffer *first)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	struct sk_buff *skb = first->skb;
942*4882a593Smuzhiyun 	struct fm10k_tx_buffer *tx_buffer;
943*4882a593Smuzhiyun 	struct fm10k_tx_desc *tx_desc;
944*4882a593Smuzhiyun 	skb_frag_t *frag;
945*4882a593Smuzhiyun 	unsigned char *data;
946*4882a593Smuzhiyun 	dma_addr_t dma;
947*4882a593Smuzhiyun 	unsigned int data_len, size;
948*4882a593Smuzhiyun 	u32 tx_flags = first->tx_flags;
949*4882a593Smuzhiyun 	u16 i = tx_ring->next_to_use;
950*4882a593Smuzhiyun 	u8 flags = fm10k_tx_desc_flags(skb, tx_flags);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	tx_desc = FM10K_TX_DESC(tx_ring, i);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* add HW VLAN tag */
955*4882a593Smuzhiyun 	if (skb_vlan_tag_present(skb))
956*4882a593Smuzhiyun 		tx_desc->vlan = cpu_to_le16(skb_vlan_tag_get(skb));
957*4882a593Smuzhiyun 	else
958*4882a593Smuzhiyun 		tx_desc->vlan = 0;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	size = skb_headlen(skb);
961*4882a593Smuzhiyun 	data = skb->data;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	dma = dma_map_single(tx_ring->dev, data, size, DMA_TO_DEVICE);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	data_len = skb->data_len;
966*4882a593Smuzhiyun 	tx_buffer = first;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
969*4882a593Smuzhiyun 		if (dma_mapping_error(tx_ring->dev, dma))
970*4882a593Smuzhiyun 			goto dma_error;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		/* record length, and DMA address */
973*4882a593Smuzhiyun 		dma_unmap_len_set(tx_buffer, len, size);
974*4882a593Smuzhiyun 		dma_unmap_addr_set(tx_buffer, dma, dma);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		while (unlikely(size > FM10K_MAX_DATA_PER_TXD)) {
977*4882a593Smuzhiyun 			if (fm10k_tx_desc_push(tx_ring, tx_desc++, i++, dma,
978*4882a593Smuzhiyun 					       FM10K_MAX_DATA_PER_TXD, flags)) {
979*4882a593Smuzhiyun 				tx_desc = FM10K_TX_DESC(tx_ring, 0);
980*4882a593Smuzhiyun 				i = 0;
981*4882a593Smuzhiyun 			}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 			dma += FM10K_MAX_DATA_PER_TXD;
984*4882a593Smuzhiyun 			size -= FM10K_MAX_DATA_PER_TXD;
985*4882a593Smuzhiyun 		}
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 		if (likely(!data_len))
988*4882a593Smuzhiyun 			break;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		if (fm10k_tx_desc_push(tx_ring, tx_desc++, i++,
991*4882a593Smuzhiyun 				       dma, size, flags)) {
992*4882a593Smuzhiyun 			tx_desc = FM10K_TX_DESC(tx_ring, 0);
993*4882a593Smuzhiyun 			i = 0;
994*4882a593Smuzhiyun 		}
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 		size = skb_frag_size(frag);
997*4882a593Smuzhiyun 		data_len -= size;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
1000*4882a593Smuzhiyun 				       DMA_TO_DEVICE);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		tx_buffer = &tx_ring->tx_buffer[i];
1003*4882a593Smuzhiyun 	}
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* write last descriptor with LAST bit set */
1006*4882a593Smuzhiyun 	flags |= FM10K_TXD_FLAG_LAST;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (fm10k_tx_desc_push(tx_ring, tx_desc, i++, dma, size, flags))
1009*4882a593Smuzhiyun 		i = 0;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/* record bytecount for BQL */
1012*4882a593Smuzhiyun 	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/* record SW timestamp if HW timestamp is not available */
1015*4882a593Smuzhiyun 	skb_tx_timestamp(first->skb);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	/* Force memory writes to complete before letting h/w know there
1018*4882a593Smuzhiyun 	 * are new descriptors to fetch.  (Only applicable for weak-ordered
1019*4882a593Smuzhiyun 	 * memory model archs, such as IA-64).
1020*4882a593Smuzhiyun 	 *
1021*4882a593Smuzhiyun 	 * We also need this memory barrier to make certain all of the
1022*4882a593Smuzhiyun 	 * status bits have been updated before next_to_watch is written.
1023*4882a593Smuzhiyun 	 */
1024*4882a593Smuzhiyun 	wmb();
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	/* set next_to_watch value indicating a packet is present */
1027*4882a593Smuzhiyun 	first->next_to_watch = tx_desc;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	tx_ring->next_to_use = i;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* Make sure there is space in the ring for the next send. */
1032*4882a593Smuzhiyun 	fm10k_maybe_stop_tx(tx_ring, DESC_NEEDED);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	/* notify HW of packet */
1035*4882a593Smuzhiyun 	if (netif_xmit_stopped(txring_txq(tx_ring)) || !netdev_xmit_more()) {
1036*4882a593Smuzhiyun 		writel(i, tx_ring->tail);
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return;
1040*4882a593Smuzhiyun dma_error:
1041*4882a593Smuzhiyun 	dev_err(tx_ring->dev, "TX DMA map failed\n");
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	/* clear dma mappings for failed tx_buffer map */
1044*4882a593Smuzhiyun 	for (;;) {
1045*4882a593Smuzhiyun 		tx_buffer = &tx_ring->tx_buffer[i];
1046*4882a593Smuzhiyun 		fm10k_unmap_and_free_tx_resource(tx_ring, tx_buffer);
1047*4882a593Smuzhiyun 		if (tx_buffer == first)
1048*4882a593Smuzhiyun 			break;
1049*4882a593Smuzhiyun 		if (i == 0)
1050*4882a593Smuzhiyun 			i = tx_ring->count;
1051*4882a593Smuzhiyun 		i--;
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	tx_ring->next_to_use = i;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
fm10k_xmit_frame_ring(struct sk_buff * skb,struct fm10k_ring * tx_ring)1057*4882a593Smuzhiyun netdev_tx_t fm10k_xmit_frame_ring(struct sk_buff *skb,
1058*4882a593Smuzhiyun 				  struct fm10k_ring *tx_ring)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	u16 count = TXD_USE_COUNT(skb_headlen(skb));
1061*4882a593Smuzhiyun 	struct fm10k_tx_buffer *first;
1062*4882a593Smuzhiyun 	unsigned short f;
1063*4882a593Smuzhiyun 	u32 tx_flags = 0;
1064*4882a593Smuzhiyun 	int tso;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	/* need: 1 descriptor per page * PAGE_SIZE/FM10K_MAX_DATA_PER_TXD,
1067*4882a593Smuzhiyun 	 *       + 1 desc for skb_headlen/FM10K_MAX_DATA_PER_TXD,
1068*4882a593Smuzhiyun 	 *       + 2 desc gap to keep tail from touching head
1069*4882a593Smuzhiyun 	 * otherwise try next time
1070*4882a593Smuzhiyun 	 */
1071*4882a593Smuzhiyun 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++) {
1072*4882a593Smuzhiyun 		skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 		count += TXD_USE_COUNT(skb_frag_size(frag));
1075*4882a593Smuzhiyun 	}
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	if (fm10k_maybe_stop_tx(tx_ring, count + 3)) {
1078*4882a593Smuzhiyun 		tx_ring->tx_stats.tx_busy++;
1079*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	/* record the location of the first descriptor for this packet */
1083*4882a593Smuzhiyun 	first = &tx_ring->tx_buffer[tx_ring->next_to_use];
1084*4882a593Smuzhiyun 	first->skb = skb;
1085*4882a593Smuzhiyun 	first->bytecount = max_t(unsigned int, skb->len, ETH_ZLEN);
1086*4882a593Smuzhiyun 	first->gso_segs = 1;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	/* record initial flags and protocol */
1089*4882a593Smuzhiyun 	first->tx_flags = tx_flags;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	tso = fm10k_tso(tx_ring, first);
1092*4882a593Smuzhiyun 	if (tso < 0)
1093*4882a593Smuzhiyun 		goto out_drop;
1094*4882a593Smuzhiyun 	else if (!tso)
1095*4882a593Smuzhiyun 		fm10k_tx_csum(tx_ring, first);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	fm10k_tx_map(tx_ring, first);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	return NETDEV_TX_OK;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun out_drop:
1102*4882a593Smuzhiyun 	dev_kfree_skb_any(first->skb);
1103*4882a593Smuzhiyun 	first->skb = NULL;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	return NETDEV_TX_OK;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun 
fm10k_get_tx_completed(struct fm10k_ring * ring)1108*4882a593Smuzhiyun static u64 fm10k_get_tx_completed(struct fm10k_ring *ring)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun 	return ring->stats.packets;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun /**
1114*4882a593Smuzhiyun  * fm10k_get_tx_pending - how many Tx descriptors not processed
1115*4882a593Smuzhiyun  * @ring: the ring structure
1116*4882a593Smuzhiyun  * @in_sw: is tx_pending being checked in SW or in HW?
1117*4882a593Smuzhiyun  */
fm10k_get_tx_pending(struct fm10k_ring * ring,bool in_sw)1118*4882a593Smuzhiyun u64 fm10k_get_tx_pending(struct fm10k_ring *ring, bool in_sw)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	struct fm10k_intfc *interface = ring->q_vector->interface;
1121*4882a593Smuzhiyun 	struct fm10k_hw *hw = &interface->hw;
1122*4882a593Smuzhiyun 	u32 head, tail;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	if (likely(in_sw)) {
1125*4882a593Smuzhiyun 		head = ring->next_to_clean;
1126*4882a593Smuzhiyun 		tail = ring->next_to_use;
1127*4882a593Smuzhiyun 	} else {
1128*4882a593Smuzhiyun 		head = fm10k_read_reg(hw, FM10K_TDH(ring->reg_idx));
1129*4882a593Smuzhiyun 		tail = fm10k_read_reg(hw, FM10K_TDT(ring->reg_idx));
1130*4882a593Smuzhiyun 	}
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	return ((head <= tail) ? tail : tail + ring->count) - head;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun 
fm10k_check_tx_hang(struct fm10k_ring * tx_ring)1135*4882a593Smuzhiyun bool fm10k_check_tx_hang(struct fm10k_ring *tx_ring)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	u32 tx_done = fm10k_get_tx_completed(tx_ring);
1138*4882a593Smuzhiyun 	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
1139*4882a593Smuzhiyun 	u32 tx_pending = fm10k_get_tx_pending(tx_ring, true);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	clear_check_for_tx_hang(tx_ring);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/* Check for a hung queue, but be thorough. This verifies
1144*4882a593Smuzhiyun 	 * that a transmit has been completed since the previous
1145*4882a593Smuzhiyun 	 * check AND there is at least one packet pending. By
1146*4882a593Smuzhiyun 	 * requiring this to fail twice we avoid races with
1147*4882a593Smuzhiyun 	 * clearing the ARMED bit and conditions where we
1148*4882a593Smuzhiyun 	 * run the check_tx_hang logic with a transmit completion
1149*4882a593Smuzhiyun 	 * pending but without time to complete it yet.
1150*4882a593Smuzhiyun 	 */
1151*4882a593Smuzhiyun 	if (!tx_pending || (tx_done_old != tx_done)) {
1152*4882a593Smuzhiyun 		/* update completed stats and continue */
1153*4882a593Smuzhiyun 		tx_ring->tx_stats.tx_done_old = tx_done;
1154*4882a593Smuzhiyun 		/* reset the countdown */
1155*4882a593Smuzhiyun 		clear_bit(__FM10K_HANG_CHECK_ARMED, tx_ring->state);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 		return false;
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* make sure it is true for two checks in a row */
1161*4882a593Smuzhiyun 	return test_and_set_bit(__FM10K_HANG_CHECK_ARMED, tx_ring->state);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun /**
1165*4882a593Smuzhiyun  * fm10k_tx_timeout_reset - initiate reset due to Tx timeout
1166*4882a593Smuzhiyun  * @interface: driver private struct
1167*4882a593Smuzhiyun  **/
fm10k_tx_timeout_reset(struct fm10k_intfc * interface)1168*4882a593Smuzhiyun void fm10k_tx_timeout_reset(struct fm10k_intfc *interface)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	/* Do the reset outside of interrupt context */
1171*4882a593Smuzhiyun 	if (!test_bit(__FM10K_DOWN, interface->state)) {
1172*4882a593Smuzhiyun 		interface->tx_timeout_count++;
1173*4882a593Smuzhiyun 		set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
1174*4882a593Smuzhiyun 		fm10k_service_event_schedule(interface);
1175*4882a593Smuzhiyun 	}
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun /**
1179*4882a593Smuzhiyun  * fm10k_clean_tx_irq - Reclaim resources after transmit completes
1180*4882a593Smuzhiyun  * @q_vector: structure containing interrupt and ring information
1181*4882a593Smuzhiyun  * @tx_ring: tx ring to clean
1182*4882a593Smuzhiyun  * @napi_budget: Used to determine if we are in netpoll
1183*4882a593Smuzhiyun  **/
fm10k_clean_tx_irq(struct fm10k_q_vector * q_vector,struct fm10k_ring * tx_ring,int napi_budget)1184*4882a593Smuzhiyun static bool fm10k_clean_tx_irq(struct fm10k_q_vector *q_vector,
1185*4882a593Smuzhiyun 			       struct fm10k_ring *tx_ring, int napi_budget)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun 	struct fm10k_intfc *interface = q_vector->interface;
1188*4882a593Smuzhiyun 	struct fm10k_tx_buffer *tx_buffer;
1189*4882a593Smuzhiyun 	struct fm10k_tx_desc *tx_desc;
1190*4882a593Smuzhiyun 	unsigned int total_bytes = 0, total_packets = 0;
1191*4882a593Smuzhiyun 	unsigned int budget = q_vector->tx.work_limit;
1192*4882a593Smuzhiyun 	unsigned int i = tx_ring->next_to_clean;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (test_bit(__FM10K_DOWN, interface->state))
1195*4882a593Smuzhiyun 		return true;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	tx_buffer = &tx_ring->tx_buffer[i];
1198*4882a593Smuzhiyun 	tx_desc = FM10K_TX_DESC(tx_ring, i);
1199*4882a593Smuzhiyun 	i -= tx_ring->count;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	do {
1202*4882a593Smuzhiyun 		struct fm10k_tx_desc *eop_desc = tx_buffer->next_to_watch;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 		/* if next_to_watch is not set then there is no work pending */
1205*4882a593Smuzhiyun 		if (!eop_desc)
1206*4882a593Smuzhiyun 			break;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 		/* prevent any other reads prior to eop_desc */
1209*4882a593Smuzhiyun 		smp_rmb();
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 		/* if DD is not set pending work has not been completed */
1212*4882a593Smuzhiyun 		if (!(eop_desc->flags & FM10K_TXD_FLAG_DONE))
1213*4882a593Smuzhiyun 			break;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 		/* clear next_to_watch to prevent false hangs */
1216*4882a593Smuzhiyun 		tx_buffer->next_to_watch = NULL;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 		/* update the statistics for this packet */
1219*4882a593Smuzhiyun 		total_bytes += tx_buffer->bytecount;
1220*4882a593Smuzhiyun 		total_packets += tx_buffer->gso_segs;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 		/* free the skb */
1223*4882a593Smuzhiyun 		napi_consume_skb(tx_buffer->skb, napi_budget);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 		/* unmap skb header data */
1226*4882a593Smuzhiyun 		dma_unmap_single(tx_ring->dev,
1227*4882a593Smuzhiyun 				 dma_unmap_addr(tx_buffer, dma),
1228*4882a593Smuzhiyun 				 dma_unmap_len(tx_buffer, len),
1229*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		/* clear tx_buffer data */
1232*4882a593Smuzhiyun 		tx_buffer->skb = NULL;
1233*4882a593Smuzhiyun 		dma_unmap_len_set(tx_buffer, len, 0);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 		/* unmap remaining buffers */
1236*4882a593Smuzhiyun 		while (tx_desc != eop_desc) {
1237*4882a593Smuzhiyun 			tx_buffer++;
1238*4882a593Smuzhiyun 			tx_desc++;
1239*4882a593Smuzhiyun 			i++;
1240*4882a593Smuzhiyun 			if (unlikely(!i)) {
1241*4882a593Smuzhiyun 				i -= tx_ring->count;
1242*4882a593Smuzhiyun 				tx_buffer = tx_ring->tx_buffer;
1243*4882a593Smuzhiyun 				tx_desc = FM10K_TX_DESC(tx_ring, 0);
1244*4882a593Smuzhiyun 			}
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 			/* unmap any remaining paged data */
1247*4882a593Smuzhiyun 			if (dma_unmap_len(tx_buffer, len)) {
1248*4882a593Smuzhiyun 				dma_unmap_page(tx_ring->dev,
1249*4882a593Smuzhiyun 					       dma_unmap_addr(tx_buffer, dma),
1250*4882a593Smuzhiyun 					       dma_unmap_len(tx_buffer, len),
1251*4882a593Smuzhiyun 					       DMA_TO_DEVICE);
1252*4882a593Smuzhiyun 				dma_unmap_len_set(tx_buffer, len, 0);
1253*4882a593Smuzhiyun 			}
1254*4882a593Smuzhiyun 		}
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 		/* move us one more past the eop_desc for start of next pkt */
1257*4882a593Smuzhiyun 		tx_buffer++;
1258*4882a593Smuzhiyun 		tx_desc++;
1259*4882a593Smuzhiyun 		i++;
1260*4882a593Smuzhiyun 		if (unlikely(!i)) {
1261*4882a593Smuzhiyun 			i -= tx_ring->count;
1262*4882a593Smuzhiyun 			tx_buffer = tx_ring->tx_buffer;
1263*4882a593Smuzhiyun 			tx_desc = FM10K_TX_DESC(tx_ring, 0);
1264*4882a593Smuzhiyun 		}
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 		/* issue prefetch for next Tx descriptor */
1267*4882a593Smuzhiyun 		prefetch(tx_desc);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 		/* update budget accounting */
1270*4882a593Smuzhiyun 		budget--;
1271*4882a593Smuzhiyun 	} while (likely(budget));
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	i += tx_ring->count;
1274*4882a593Smuzhiyun 	tx_ring->next_to_clean = i;
1275*4882a593Smuzhiyun 	u64_stats_update_begin(&tx_ring->syncp);
1276*4882a593Smuzhiyun 	tx_ring->stats.bytes += total_bytes;
1277*4882a593Smuzhiyun 	tx_ring->stats.packets += total_packets;
1278*4882a593Smuzhiyun 	u64_stats_update_end(&tx_ring->syncp);
1279*4882a593Smuzhiyun 	q_vector->tx.total_bytes += total_bytes;
1280*4882a593Smuzhiyun 	q_vector->tx.total_packets += total_packets;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	if (check_for_tx_hang(tx_ring) && fm10k_check_tx_hang(tx_ring)) {
1283*4882a593Smuzhiyun 		/* schedule immediate reset if we believe we hung */
1284*4882a593Smuzhiyun 		struct fm10k_hw *hw = &interface->hw;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 		netif_err(interface, drv, tx_ring->netdev,
1287*4882a593Smuzhiyun 			  "Detected Tx Unit Hang\n"
1288*4882a593Smuzhiyun 			  "  Tx Queue             <%d>\n"
1289*4882a593Smuzhiyun 			  "  TDH, TDT             <%x>, <%x>\n"
1290*4882a593Smuzhiyun 			  "  next_to_use          <%x>\n"
1291*4882a593Smuzhiyun 			  "  next_to_clean        <%x>\n",
1292*4882a593Smuzhiyun 			  tx_ring->queue_index,
1293*4882a593Smuzhiyun 			  fm10k_read_reg(hw, FM10K_TDH(tx_ring->reg_idx)),
1294*4882a593Smuzhiyun 			  fm10k_read_reg(hw, FM10K_TDT(tx_ring->reg_idx)),
1295*4882a593Smuzhiyun 			  tx_ring->next_to_use, i);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 		netif_stop_subqueue(tx_ring->netdev,
1298*4882a593Smuzhiyun 				    tx_ring->queue_index);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 		netif_info(interface, probe, tx_ring->netdev,
1301*4882a593Smuzhiyun 			   "tx hang %d detected on queue %d, resetting interface\n",
1302*4882a593Smuzhiyun 			   interface->tx_timeout_count + 1,
1303*4882a593Smuzhiyun 			   tx_ring->queue_index);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 		fm10k_tx_timeout_reset(interface);
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 		/* the netdev is about to reset, no point in enabling stuff */
1308*4882a593Smuzhiyun 		return true;
1309*4882a593Smuzhiyun 	}
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	/* notify netdev of completed buffers */
1312*4882a593Smuzhiyun 	netdev_tx_completed_queue(txring_txq(tx_ring),
1313*4882a593Smuzhiyun 				  total_packets, total_bytes);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun #define TX_WAKE_THRESHOLD min_t(u16, FM10K_MIN_TXD - 1, DESC_NEEDED * 2)
1316*4882a593Smuzhiyun 	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1317*4882a593Smuzhiyun 		     (fm10k_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1318*4882a593Smuzhiyun 		/* Make sure that anybody stopping the queue after this
1319*4882a593Smuzhiyun 		 * sees the new next_to_clean.
1320*4882a593Smuzhiyun 		 */
1321*4882a593Smuzhiyun 		smp_mb();
1322*4882a593Smuzhiyun 		if (__netif_subqueue_stopped(tx_ring->netdev,
1323*4882a593Smuzhiyun 					     tx_ring->queue_index) &&
1324*4882a593Smuzhiyun 		    !test_bit(__FM10K_DOWN, interface->state)) {
1325*4882a593Smuzhiyun 			netif_wake_subqueue(tx_ring->netdev,
1326*4882a593Smuzhiyun 					    tx_ring->queue_index);
1327*4882a593Smuzhiyun 			++tx_ring->tx_stats.restart_queue;
1328*4882a593Smuzhiyun 		}
1329*4882a593Smuzhiyun 	}
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	return !!budget;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun /**
1335*4882a593Smuzhiyun  * fm10k_update_itr - update the dynamic ITR value based on packet size
1336*4882a593Smuzhiyun  *
1337*4882a593Smuzhiyun  *      Stores a new ITR value based on strictly on packet size.  The
1338*4882a593Smuzhiyun  *      divisors and thresholds used by this function were determined based
1339*4882a593Smuzhiyun  *      on theoretical maximum wire speed and testing data, in order to
1340*4882a593Smuzhiyun  *      minimize response time while increasing bulk throughput.
1341*4882a593Smuzhiyun  *
1342*4882a593Smuzhiyun  * @ring_container: Container for rings to have ITR updated
1343*4882a593Smuzhiyun  **/
fm10k_update_itr(struct fm10k_ring_container * ring_container)1344*4882a593Smuzhiyun static void fm10k_update_itr(struct fm10k_ring_container *ring_container)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun 	unsigned int avg_wire_size, packets, itr_round;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	/* Only update ITR if we are using adaptive setting */
1349*4882a593Smuzhiyun 	if (!ITR_IS_ADAPTIVE(ring_container->itr))
1350*4882a593Smuzhiyun 		goto clear_counts;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	packets = ring_container->total_packets;
1353*4882a593Smuzhiyun 	if (!packets)
1354*4882a593Smuzhiyun 		goto clear_counts;
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	avg_wire_size = ring_container->total_bytes / packets;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	/* The following is a crude approximation of:
1359*4882a593Smuzhiyun 	 *  wmem_default / (size + overhead) = desired_pkts_per_int
1360*4882a593Smuzhiyun 	 *  rate / bits_per_byte / (size + ethernet overhead) = pkt_rate
1361*4882a593Smuzhiyun 	 *  (desired_pkt_rate / pkt_rate) * usecs_per_sec = ITR value
1362*4882a593Smuzhiyun 	 *
1363*4882a593Smuzhiyun 	 * Assuming wmem_default is 212992 and overhead is 640 bytes per
1364*4882a593Smuzhiyun 	 * packet, (256 skb, 64 headroom, 320 shared info), we can reduce the
1365*4882a593Smuzhiyun 	 * formula down to
1366*4882a593Smuzhiyun 	 *
1367*4882a593Smuzhiyun 	 *  (34 * (size + 24)) / (size + 640) = ITR
1368*4882a593Smuzhiyun 	 *
1369*4882a593Smuzhiyun 	 * We first do some math on the packet size and then finally bitshift
1370*4882a593Smuzhiyun 	 * by 8 after rounding up. We also have to account for PCIe link speed
1371*4882a593Smuzhiyun 	 * difference as ITR scales based on this.
1372*4882a593Smuzhiyun 	 */
1373*4882a593Smuzhiyun 	if (avg_wire_size <= 360) {
1374*4882a593Smuzhiyun 		/* Start at 250K ints/sec and gradually drop to 77K ints/sec */
1375*4882a593Smuzhiyun 		avg_wire_size *= 8;
1376*4882a593Smuzhiyun 		avg_wire_size += 376;
1377*4882a593Smuzhiyun 	} else if (avg_wire_size <= 1152) {
1378*4882a593Smuzhiyun 		/* 77K ints/sec to 45K ints/sec */
1379*4882a593Smuzhiyun 		avg_wire_size *= 3;
1380*4882a593Smuzhiyun 		avg_wire_size += 2176;
1381*4882a593Smuzhiyun 	} else if (avg_wire_size <= 1920) {
1382*4882a593Smuzhiyun 		/* 45K ints/sec to 38K ints/sec */
1383*4882a593Smuzhiyun 		avg_wire_size += 4480;
1384*4882a593Smuzhiyun 	} else {
1385*4882a593Smuzhiyun 		/* plateau at a limit of 38K ints/sec */
1386*4882a593Smuzhiyun 		avg_wire_size = 6656;
1387*4882a593Smuzhiyun 	}
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/* Perform final bitshift for division after rounding up to ensure
1390*4882a593Smuzhiyun 	 * that the calculation will never get below a 1. The bit shift
1391*4882a593Smuzhiyun 	 * accounts for changes in the ITR due to PCIe link speed.
1392*4882a593Smuzhiyun 	 */
1393*4882a593Smuzhiyun 	itr_round = READ_ONCE(ring_container->itr_scale) + 8;
1394*4882a593Smuzhiyun 	avg_wire_size += BIT(itr_round) - 1;
1395*4882a593Smuzhiyun 	avg_wire_size >>= itr_round;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	/* write back value and retain adaptive flag */
1398*4882a593Smuzhiyun 	ring_container->itr = avg_wire_size | FM10K_ITR_ADAPTIVE;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun clear_counts:
1401*4882a593Smuzhiyun 	ring_container->total_bytes = 0;
1402*4882a593Smuzhiyun 	ring_container->total_packets = 0;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun 
fm10k_qv_enable(struct fm10k_q_vector * q_vector)1405*4882a593Smuzhiyun static void fm10k_qv_enable(struct fm10k_q_vector *q_vector)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun 	/* Enable auto-mask and clear the current mask */
1408*4882a593Smuzhiyun 	u32 itr = FM10K_ITR_ENABLE;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	/* Update Tx ITR */
1411*4882a593Smuzhiyun 	fm10k_update_itr(&q_vector->tx);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	/* Update Rx ITR */
1414*4882a593Smuzhiyun 	fm10k_update_itr(&q_vector->rx);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	/* Store Tx itr in timer slot 0 */
1417*4882a593Smuzhiyun 	itr |= (q_vector->tx.itr & FM10K_ITR_MAX);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	/* Shift Rx itr to timer slot 1 */
1420*4882a593Smuzhiyun 	itr |= (q_vector->rx.itr & FM10K_ITR_MAX) << FM10K_ITR_INTERVAL1_SHIFT;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	/* Write the final value to the ITR register */
1423*4882a593Smuzhiyun 	writel(itr, q_vector->itr);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun 
fm10k_poll(struct napi_struct * napi,int budget)1426*4882a593Smuzhiyun static int fm10k_poll(struct napi_struct *napi, int budget)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	struct fm10k_q_vector *q_vector =
1429*4882a593Smuzhiyun 			       container_of(napi, struct fm10k_q_vector, napi);
1430*4882a593Smuzhiyun 	struct fm10k_ring *ring;
1431*4882a593Smuzhiyun 	int per_ring_budget, work_done = 0;
1432*4882a593Smuzhiyun 	bool clean_complete = true;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	fm10k_for_each_ring(ring, q_vector->tx) {
1435*4882a593Smuzhiyun 		if (!fm10k_clean_tx_irq(q_vector, ring, budget))
1436*4882a593Smuzhiyun 			clean_complete = false;
1437*4882a593Smuzhiyun 	}
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/* Handle case where we are called by netpoll with a budget of 0 */
1440*4882a593Smuzhiyun 	if (budget <= 0)
1441*4882a593Smuzhiyun 		return budget;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	/* attempt to distribute budget to each queue fairly, but don't
1444*4882a593Smuzhiyun 	 * allow the budget to go below 1 because we'll exit polling
1445*4882a593Smuzhiyun 	 */
1446*4882a593Smuzhiyun 	if (q_vector->rx.count > 1)
1447*4882a593Smuzhiyun 		per_ring_budget = max(budget / q_vector->rx.count, 1);
1448*4882a593Smuzhiyun 	else
1449*4882a593Smuzhiyun 		per_ring_budget = budget;
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	fm10k_for_each_ring(ring, q_vector->rx) {
1452*4882a593Smuzhiyun 		int work = fm10k_clean_rx_irq(q_vector, ring, per_ring_budget);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		work_done += work;
1455*4882a593Smuzhiyun 		if (work >= per_ring_budget)
1456*4882a593Smuzhiyun 			clean_complete = false;
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	/* If all work not completed, return budget and keep polling */
1460*4882a593Smuzhiyun 	if (!clean_complete)
1461*4882a593Smuzhiyun 		return budget;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* Exit the polling mode, but don't re-enable interrupts if stack might
1464*4882a593Smuzhiyun 	 * poll us due to busy-polling
1465*4882a593Smuzhiyun 	 */
1466*4882a593Smuzhiyun 	if (likely(napi_complete_done(napi, work_done)))
1467*4882a593Smuzhiyun 		fm10k_qv_enable(q_vector);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	return min(work_done, budget - 1);
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun /**
1473*4882a593Smuzhiyun  * fm10k_set_qos_queues: Allocate queues for a QOS-enabled device
1474*4882a593Smuzhiyun  * @interface: board private structure to initialize
1475*4882a593Smuzhiyun  *
1476*4882a593Smuzhiyun  * When QoS (Quality of Service) is enabled, allocate queues for
1477*4882a593Smuzhiyun  * each traffic class.  If multiqueue isn't available,then abort QoS
1478*4882a593Smuzhiyun  * initialization.
1479*4882a593Smuzhiyun  *
1480*4882a593Smuzhiyun  * This function handles all combinations of Qos and RSS.
1481*4882a593Smuzhiyun  *
1482*4882a593Smuzhiyun  **/
fm10k_set_qos_queues(struct fm10k_intfc * interface)1483*4882a593Smuzhiyun static bool fm10k_set_qos_queues(struct fm10k_intfc *interface)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun 	struct net_device *dev = interface->netdev;
1486*4882a593Smuzhiyun 	struct fm10k_ring_feature *f;
1487*4882a593Smuzhiyun 	int rss_i, i;
1488*4882a593Smuzhiyun 	int pcs;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	/* Map queue offset and counts onto allocated tx queues */
1491*4882a593Smuzhiyun 	pcs = netdev_get_num_tc(dev);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	if (pcs <= 1)
1494*4882a593Smuzhiyun 		return false;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	/* set QoS mask and indices */
1497*4882a593Smuzhiyun 	f = &interface->ring_feature[RING_F_QOS];
1498*4882a593Smuzhiyun 	f->indices = pcs;
1499*4882a593Smuzhiyun 	f->mask = BIT(fls(pcs - 1)) - 1;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	/* determine the upper limit for our current DCB mode */
1502*4882a593Smuzhiyun 	rss_i = interface->hw.mac.max_queues / pcs;
1503*4882a593Smuzhiyun 	rss_i = BIT(fls(rss_i) - 1);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	/* set RSS mask and indices */
1506*4882a593Smuzhiyun 	f = &interface->ring_feature[RING_F_RSS];
1507*4882a593Smuzhiyun 	rss_i = min_t(u16, rss_i, f->limit);
1508*4882a593Smuzhiyun 	f->indices = rss_i;
1509*4882a593Smuzhiyun 	f->mask = BIT(fls(rss_i - 1)) - 1;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	/* configure pause class to queue mapping */
1512*4882a593Smuzhiyun 	for (i = 0; i < pcs; i++)
1513*4882a593Smuzhiyun 		netdev_set_tc_queue(dev, i, rss_i, rss_i * i);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	interface->num_rx_queues = rss_i * pcs;
1516*4882a593Smuzhiyun 	interface->num_tx_queues = rss_i * pcs;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	return true;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun /**
1522*4882a593Smuzhiyun  * fm10k_set_rss_queues: Allocate queues for RSS
1523*4882a593Smuzhiyun  * @interface: board private structure to initialize
1524*4882a593Smuzhiyun  *
1525*4882a593Smuzhiyun  * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
1526*4882a593Smuzhiyun  * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
1527*4882a593Smuzhiyun  *
1528*4882a593Smuzhiyun  **/
fm10k_set_rss_queues(struct fm10k_intfc * interface)1529*4882a593Smuzhiyun static bool fm10k_set_rss_queues(struct fm10k_intfc *interface)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun 	struct fm10k_ring_feature *f;
1532*4882a593Smuzhiyun 	u16 rss_i;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	f = &interface->ring_feature[RING_F_RSS];
1535*4882a593Smuzhiyun 	rss_i = min_t(u16, interface->hw.mac.max_queues, f->limit);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	/* record indices and power of 2 mask for RSS */
1538*4882a593Smuzhiyun 	f->indices = rss_i;
1539*4882a593Smuzhiyun 	f->mask = BIT(fls(rss_i - 1)) - 1;
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	interface->num_rx_queues = rss_i;
1542*4882a593Smuzhiyun 	interface->num_tx_queues = rss_i;
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	return true;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun /**
1548*4882a593Smuzhiyun  * fm10k_set_num_queues: Allocate queues for device, feature dependent
1549*4882a593Smuzhiyun  * @interface: board private structure to initialize
1550*4882a593Smuzhiyun  *
1551*4882a593Smuzhiyun  * This is the top level queue allocation routine.  The order here is very
1552*4882a593Smuzhiyun  * important, starting with the "most" number of features turned on at once,
1553*4882a593Smuzhiyun  * and ending with the smallest set of features.  This way large combinations
1554*4882a593Smuzhiyun  * can be allocated if they're turned on, and smaller combinations are the
1555*4882a593Smuzhiyun  * fall through conditions.
1556*4882a593Smuzhiyun  *
1557*4882a593Smuzhiyun  **/
fm10k_set_num_queues(struct fm10k_intfc * interface)1558*4882a593Smuzhiyun static void fm10k_set_num_queues(struct fm10k_intfc *interface)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun 	/* Attempt to setup QoS and RSS first */
1561*4882a593Smuzhiyun 	if (fm10k_set_qos_queues(interface))
1562*4882a593Smuzhiyun 		return;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	/* If we don't have QoS, just fallback to only RSS. */
1565*4882a593Smuzhiyun 	fm10k_set_rss_queues(interface);
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun /**
1569*4882a593Smuzhiyun  * fm10k_reset_num_queues - Reset the number of queues to zero
1570*4882a593Smuzhiyun  * @interface: board private structure
1571*4882a593Smuzhiyun  *
1572*4882a593Smuzhiyun  * This function should be called whenever we need to reset the number of
1573*4882a593Smuzhiyun  * queues after an error condition.
1574*4882a593Smuzhiyun  */
fm10k_reset_num_queues(struct fm10k_intfc * interface)1575*4882a593Smuzhiyun static void fm10k_reset_num_queues(struct fm10k_intfc *interface)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun 	interface->num_tx_queues = 0;
1578*4882a593Smuzhiyun 	interface->num_rx_queues = 0;
1579*4882a593Smuzhiyun 	interface->num_q_vectors = 0;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun /**
1583*4882a593Smuzhiyun  * fm10k_alloc_q_vector - Allocate memory for a single interrupt vector
1584*4882a593Smuzhiyun  * @interface: board private structure to initialize
1585*4882a593Smuzhiyun  * @v_count: q_vectors allocated on interface, used for ring interleaving
1586*4882a593Smuzhiyun  * @v_idx: index of vector in interface struct
1587*4882a593Smuzhiyun  * @txr_count: total number of Tx rings to allocate
1588*4882a593Smuzhiyun  * @txr_idx: index of first Tx ring to allocate
1589*4882a593Smuzhiyun  * @rxr_count: total number of Rx rings to allocate
1590*4882a593Smuzhiyun  * @rxr_idx: index of first Rx ring to allocate
1591*4882a593Smuzhiyun  *
1592*4882a593Smuzhiyun  * We allocate one q_vector.  If allocation fails we return -ENOMEM.
1593*4882a593Smuzhiyun  **/
fm10k_alloc_q_vector(struct fm10k_intfc * interface,unsigned int v_count,unsigned int v_idx,unsigned int txr_count,unsigned int txr_idx,unsigned int rxr_count,unsigned int rxr_idx)1594*4882a593Smuzhiyun static int fm10k_alloc_q_vector(struct fm10k_intfc *interface,
1595*4882a593Smuzhiyun 				unsigned int v_count, unsigned int v_idx,
1596*4882a593Smuzhiyun 				unsigned int txr_count, unsigned int txr_idx,
1597*4882a593Smuzhiyun 				unsigned int rxr_count, unsigned int rxr_idx)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun 	struct fm10k_q_vector *q_vector;
1600*4882a593Smuzhiyun 	struct fm10k_ring *ring;
1601*4882a593Smuzhiyun 	int ring_count;
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	ring_count = txr_count + rxr_count;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	/* allocate q_vector and rings */
1606*4882a593Smuzhiyun 	q_vector = kzalloc(struct_size(q_vector, ring, ring_count), GFP_KERNEL);
1607*4882a593Smuzhiyun 	if (!q_vector)
1608*4882a593Smuzhiyun 		return -ENOMEM;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	/* initialize NAPI */
1611*4882a593Smuzhiyun 	netif_napi_add(interface->netdev, &q_vector->napi,
1612*4882a593Smuzhiyun 		       fm10k_poll, NAPI_POLL_WEIGHT);
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	/* tie q_vector and interface together */
1615*4882a593Smuzhiyun 	interface->q_vector[v_idx] = q_vector;
1616*4882a593Smuzhiyun 	q_vector->interface = interface;
1617*4882a593Smuzhiyun 	q_vector->v_idx = v_idx;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	/* initialize pointer to rings */
1620*4882a593Smuzhiyun 	ring = q_vector->ring;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	/* save Tx ring container info */
1623*4882a593Smuzhiyun 	q_vector->tx.ring = ring;
1624*4882a593Smuzhiyun 	q_vector->tx.work_limit = FM10K_DEFAULT_TX_WORK;
1625*4882a593Smuzhiyun 	q_vector->tx.itr = interface->tx_itr;
1626*4882a593Smuzhiyun 	q_vector->tx.itr_scale = interface->hw.mac.itr_scale;
1627*4882a593Smuzhiyun 	q_vector->tx.count = txr_count;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	while (txr_count) {
1630*4882a593Smuzhiyun 		/* assign generic ring traits */
1631*4882a593Smuzhiyun 		ring->dev = &interface->pdev->dev;
1632*4882a593Smuzhiyun 		ring->netdev = interface->netdev;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 		/* configure backlink on ring */
1635*4882a593Smuzhiyun 		ring->q_vector = q_vector;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 		/* apply Tx specific ring traits */
1638*4882a593Smuzhiyun 		ring->count = interface->tx_ring_count;
1639*4882a593Smuzhiyun 		ring->queue_index = txr_idx;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 		/* assign ring to interface */
1642*4882a593Smuzhiyun 		interface->tx_ring[txr_idx] = ring;
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 		/* update count and index */
1645*4882a593Smuzhiyun 		txr_count--;
1646*4882a593Smuzhiyun 		txr_idx += v_count;
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 		/* push pointer to next ring */
1649*4882a593Smuzhiyun 		ring++;
1650*4882a593Smuzhiyun 	}
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	/* save Rx ring container info */
1653*4882a593Smuzhiyun 	q_vector->rx.ring = ring;
1654*4882a593Smuzhiyun 	q_vector->rx.itr = interface->rx_itr;
1655*4882a593Smuzhiyun 	q_vector->rx.itr_scale = interface->hw.mac.itr_scale;
1656*4882a593Smuzhiyun 	q_vector->rx.count = rxr_count;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	while (rxr_count) {
1659*4882a593Smuzhiyun 		/* assign generic ring traits */
1660*4882a593Smuzhiyun 		ring->dev = &interface->pdev->dev;
1661*4882a593Smuzhiyun 		ring->netdev = interface->netdev;
1662*4882a593Smuzhiyun 		rcu_assign_pointer(ring->l2_accel, interface->l2_accel);
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 		/* configure backlink on ring */
1665*4882a593Smuzhiyun 		ring->q_vector = q_vector;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 		/* apply Rx specific ring traits */
1668*4882a593Smuzhiyun 		ring->count = interface->rx_ring_count;
1669*4882a593Smuzhiyun 		ring->queue_index = rxr_idx;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 		/* assign ring to interface */
1672*4882a593Smuzhiyun 		interface->rx_ring[rxr_idx] = ring;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 		/* update count and index */
1675*4882a593Smuzhiyun 		rxr_count--;
1676*4882a593Smuzhiyun 		rxr_idx += v_count;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 		/* push pointer to next ring */
1679*4882a593Smuzhiyun 		ring++;
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	fm10k_dbg_q_vector_init(q_vector);
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	return 0;
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun /**
1688*4882a593Smuzhiyun  * fm10k_free_q_vector - Free memory allocated for specific interrupt vector
1689*4882a593Smuzhiyun  * @interface: board private structure to initialize
1690*4882a593Smuzhiyun  * @v_idx: Index of vector to be freed
1691*4882a593Smuzhiyun  *
1692*4882a593Smuzhiyun  * This function frees the memory allocated to the q_vector.  In addition if
1693*4882a593Smuzhiyun  * NAPI is enabled it will delete any references to the NAPI struct prior
1694*4882a593Smuzhiyun  * to freeing the q_vector.
1695*4882a593Smuzhiyun  **/
fm10k_free_q_vector(struct fm10k_intfc * interface,int v_idx)1696*4882a593Smuzhiyun static void fm10k_free_q_vector(struct fm10k_intfc *interface, int v_idx)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun 	struct fm10k_q_vector *q_vector = interface->q_vector[v_idx];
1699*4882a593Smuzhiyun 	struct fm10k_ring *ring;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	fm10k_dbg_q_vector_exit(q_vector);
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	fm10k_for_each_ring(ring, q_vector->tx)
1704*4882a593Smuzhiyun 		interface->tx_ring[ring->queue_index] = NULL;
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	fm10k_for_each_ring(ring, q_vector->rx)
1707*4882a593Smuzhiyun 		interface->rx_ring[ring->queue_index] = NULL;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	interface->q_vector[v_idx] = NULL;
1710*4882a593Smuzhiyun 	netif_napi_del(&q_vector->napi);
1711*4882a593Smuzhiyun 	kfree_rcu(q_vector, rcu);
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun /**
1715*4882a593Smuzhiyun  * fm10k_alloc_q_vectors - Allocate memory for interrupt vectors
1716*4882a593Smuzhiyun  * @interface: board private structure to initialize
1717*4882a593Smuzhiyun  *
1718*4882a593Smuzhiyun  * We allocate one q_vector per queue interrupt.  If allocation fails we
1719*4882a593Smuzhiyun  * return -ENOMEM.
1720*4882a593Smuzhiyun  **/
fm10k_alloc_q_vectors(struct fm10k_intfc * interface)1721*4882a593Smuzhiyun static int fm10k_alloc_q_vectors(struct fm10k_intfc *interface)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun 	unsigned int q_vectors = interface->num_q_vectors;
1724*4882a593Smuzhiyun 	unsigned int rxr_remaining = interface->num_rx_queues;
1725*4882a593Smuzhiyun 	unsigned int txr_remaining = interface->num_tx_queues;
1726*4882a593Smuzhiyun 	unsigned int rxr_idx = 0, txr_idx = 0, v_idx = 0;
1727*4882a593Smuzhiyun 	int err;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	if (q_vectors >= (rxr_remaining + txr_remaining)) {
1730*4882a593Smuzhiyun 		for (; rxr_remaining; v_idx++) {
1731*4882a593Smuzhiyun 			err = fm10k_alloc_q_vector(interface, q_vectors, v_idx,
1732*4882a593Smuzhiyun 						   0, 0, 1, rxr_idx);
1733*4882a593Smuzhiyun 			if (err)
1734*4882a593Smuzhiyun 				goto err_out;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 			/* update counts and index */
1737*4882a593Smuzhiyun 			rxr_remaining--;
1738*4882a593Smuzhiyun 			rxr_idx++;
1739*4882a593Smuzhiyun 		}
1740*4882a593Smuzhiyun 	}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	for (; v_idx < q_vectors; v_idx++) {
1743*4882a593Smuzhiyun 		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1744*4882a593Smuzhiyun 		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 		err = fm10k_alloc_q_vector(interface, q_vectors, v_idx,
1747*4882a593Smuzhiyun 					   tqpv, txr_idx,
1748*4882a593Smuzhiyun 					   rqpv, rxr_idx);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 		if (err)
1751*4882a593Smuzhiyun 			goto err_out;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 		/* update counts and index */
1754*4882a593Smuzhiyun 		rxr_remaining -= rqpv;
1755*4882a593Smuzhiyun 		txr_remaining -= tqpv;
1756*4882a593Smuzhiyun 		rxr_idx++;
1757*4882a593Smuzhiyun 		txr_idx++;
1758*4882a593Smuzhiyun 	}
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	return 0;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun err_out:
1763*4882a593Smuzhiyun 	fm10k_reset_num_queues(interface);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	while (v_idx--)
1766*4882a593Smuzhiyun 		fm10k_free_q_vector(interface, v_idx);
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	return -ENOMEM;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun /**
1772*4882a593Smuzhiyun  * fm10k_free_q_vectors - Free memory allocated for interrupt vectors
1773*4882a593Smuzhiyun  * @interface: board private structure to initialize
1774*4882a593Smuzhiyun  *
1775*4882a593Smuzhiyun  * This function frees the memory allocated to the q_vectors.  In addition if
1776*4882a593Smuzhiyun  * NAPI is enabled it will delete any references to the NAPI struct prior
1777*4882a593Smuzhiyun  * to freeing the q_vector.
1778*4882a593Smuzhiyun  **/
fm10k_free_q_vectors(struct fm10k_intfc * interface)1779*4882a593Smuzhiyun static void fm10k_free_q_vectors(struct fm10k_intfc *interface)
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun 	int v_idx = interface->num_q_vectors;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	fm10k_reset_num_queues(interface);
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	while (v_idx--)
1786*4882a593Smuzhiyun 		fm10k_free_q_vector(interface, v_idx);
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun /**
1790*4882a593Smuzhiyun  * f10k_reset_msix_capability - reset MSI-X capability
1791*4882a593Smuzhiyun  * @interface: board private structure to initialize
1792*4882a593Smuzhiyun  *
1793*4882a593Smuzhiyun  * Reset the MSI-X capability back to its starting state
1794*4882a593Smuzhiyun  **/
fm10k_reset_msix_capability(struct fm10k_intfc * interface)1795*4882a593Smuzhiyun static void fm10k_reset_msix_capability(struct fm10k_intfc *interface)
1796*4882a593Smuzhiyun {
1797*4882a593Smuzhiyun 	pci_disable_msix(interface->pdev);
1798*4882a593Smuzhiyun 	kfree(interface->msix_entries);
1799*4882a593Smuzhiyun 	interface->msix_entries = NULL;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun /**
1803*4882a593Smuzhiyun  * f10k_init_msix_capability - configure MSI-X capability
1804*4882a593Smuzhiyun  * @interface: board private structure to initialize
1805*4882a593Smuzhiyun  *
1806*4882a593Smuzhiyun  * Attempt to configure the interrupts using the best available
1807*4882a593Smuzhiyun  * capabilities of the hardware and the kernel.
1808*4882a593Smuzhiyun  **/
fm10k_init_msix_capability(struct fm10k_intfc * interface)1809*4882a593Smuzhiyun static int fm10k_init_msix_capability(struct fm10k_intfc *interface)
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun 	struct fm10k_hw *hw = &interface->hw;
1812*4882a593Smuzhiyun 	int v_budget, vector;
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	/* It's easy to be greedy for MSI-X vectors, but it really
1815*4882a593Smuzhiyun 	 * doesn't do us much good if we have a lot more vectors
1816*4882a593Smuzhiyun 	 * than CPU's.  So let's be conservative and only ask for
1817*4882a593Smuzhiyun 	 * (roughly) the same number of vectors as there are CPU's.
1818*4882a593Smuzhiyun 	 * the default is to use pairs of vectors
1819*4882a593Smuzhiyun 	 */
1820*4882a593Smuzhiyun 	v_budget = max(interface->num_rx_queues, interface->num_tx_queues);
1821*4882a593Smuzhiyun 	v_budget = min_t(u16, v_budget, num_online_cpus());
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	/* account for vectors not related to queues */
1824*4882a593Smuzhiyun 	v_budget += NON_Q_VECTORS;
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	/* At the same time, hardware can only support a maximum of
1827*4882a593Smuzhiyun 	 * hw.mac->max_msix_vectors vectors.  With features
1828*4882a593Smuzhiyun 	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
1829*4882a593Smuzhiyun 	 * descriptor queues supported by our device.  Thus, we cap it off in
1830*4882a593Smuzhiyun 	 * those rare cases where the cpu count also exceeds our vector limit.
1831*4882a593Smuzhiyun 	 */
1832*4882a593Smuzhiyun 	v_budget = min_t(int, v_budget, hw->mac.max_msix_vectors);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	/* A failure in MSI-X entry allocation is fatal. */
1835*4882a593Smuzhiyun 	interface->msix_entries = kcalloc(v_budget, sizeof(struct msix_entry),
1836*4882a593Smuzhiyun 					  GFP_KERNEL);
1837*4882a593Smuzhiyun 	if (!interface->msix_entries)
1838*4882a593Smuzhiyun 		return -ENOMEM;
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	/* populate entry values */
1841*4882a593Smuzhiyun 	for (vector = 0; vector < v_budget; vector++)
1842*4882a593Smuzhiyun 		interface->msix_entries[vector].entry = vector;
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	/* Attempt to enable MSI-X with requested value */
1845*4882a593Smuzhiyun 	v_budget = pci_enable_msix_range(interface->pdev,
1846*4882a593Smuzhiyun 					 interface->msix_entries,
1847*4882a593Smuzhiyun 					 MIN_MSIX_COUNT(hw),
1848*4882a593Smuzhiyun 					 v_budget);
1849*4882a593Smuzhiyun 	if (v_budget < 0) {
1850*4882a593Smuzhiyun 		kfree(interface->msix_entries);
1851*4882a593Smuzhiyun 		interface->msix_entries = NULL;
1852*4882a593Smuzhiyun 		return v_budget;
1853*4882a593Smuzhiyun 	}
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	/* record the number of queues available for q_vectors */
1856*4882a593Smuzhiyun 	interface->num_q_vectors = v_budget - NON_Q_VECTORS;
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	return 0;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun /**
1862*4882a593Smuzhiyun  * fm10k_cache_ring_qos - Descriptor ring to register mapping for QoS
1863*4882a593Smuzhiyun  * @interface: Interface structure continaining rings and devices
1864*4882a593Smuzhiyun  *
1865*4882a593Smuzhiyun  * Cache the descriptor ring offsets for Qos
1866*4882a593Smuzhiyun  **/
fm10k_cache_ring_qos(struct fm10k_intfc * interface)1867*4882a593Smuzhiyun static bool fm10k_cache_ring_qos(struct fm10k_intfc *interface)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun 	struct net_device *dev = interface->netdev;
1870*4882a593Smuzhiyun 	int pc, offset, rss_i, i;
1871*4882a593Smuzhiyun 	u16 pc_stride = interface->ring_feature[RING_F_QOS].mask + 1;
1872*4882a593Smuzhiyun 	u8 num_pcs = netdev_get_num_tc(dev);
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	if (num_pcs <= 1)
1875*4882a593Smuzhiyun 		return false;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	rss_i = interface->ring_feature[RING_F_RSS].indices;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	for (pc = 0, offset = 0; pc < num_pcs; pc++, offset += rss_i) {
1880*4882a593Smuzhiyun 		int q_idx = pc;
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 		for (i = 0; i < rss_i; i++) {
1883*4882a593Smuzhiyun 			interface->tx_ring[offset + i]->reg_idx = q_idx;
1884*4882a593Smuzhiyun 			interface->tx_ring[offset + i]->qos_pc = pc;
1885*4882a593Smuzhiyun 			interface->rx_ring[offset + i]->reg_idx = q_idx;
1886*4882a593Smuzhiyun 			interface->rx_ring[offset + i]->qos_pc = pc;
1887*4882a593Smuzhiyun 			q_idx += pc_stride;
1888*4882a593Smuzhiyun 		}
1889*4882a593Smuzhiyun 	}
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	return true;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun /**
1895*4882a593Smuzhiyun  * fm10k_cache_ring_rss - Descriptor ring to register mapping for RSS
1896*4882a593Smuzhiyun  * @interface: Interface structure continaining rings and devices
1897*4882a593Smuzhiyun  *
1898*4882a593Smuzhiyun  * Cache the descriptor ring offsets for RSS
1899*4882a593Smuzhiyun  **/
fm10k_cache_ring_rss(struct fm10k_intfc * interface)1900*4882a593Smuzhiyun static void fm10k_cache_ring_rss(struct fm10k_intfc *interface)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun 	int i;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	for (i = 0; i < interface->num_rx_queues; i++)
1905*4882a593Smuzhiyun 		interface->rx_ring[i]->reg_idx = i;
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	for (i = 0; i < interface->num_tx_queues; i++)
1908*4882a593Smuzhiyun 		interface->tx_ring[i]->reg_idx = i;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun /**
1912*4882a593Smuzhiyun  * fm10k_assign_rings - Map rings to network devices
1913*4882a593Smuzhiyun  * @interface: Interface structure containing rings and devices
1914*4882a593Smuzhiyun  *
1915*4882a593Smuzhiyun  * This function is meant to go though and configure both the network
1916*4882a593Smuzhiyun  * devices so that they contain rings, and configure the rings so that
1917*4882a593Smuzhiyun  * they function with their network devices.
1918*4882a593Smuzhiyun  **/
fm10k_assign_rings(struct fm10k_intfc * interface)1919*4882a593Smuzhiyun static void fm10k_assign_rings(struct fm10k_intfc *interface)
1920*4882a593Smuzhiyun {
1921*4882a593Smuzhiyun 	if (fm10k_cache_ring_qos(interface))
1922*4882a593Smuzhiyun 		return;
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	fm10k_cache_ring_rss(interface);
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun 
fm10k_init_reta(struct fm10k_intfc * interface)1927*4882a593Smuzhiyun static void fm10k_init_reta(struct fm10k_intfc *interface)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun 	u16 i, rss_i = interface->ring_feature[RING_F_RSS].indices;
1930*4882a593Smuzhiyun 	u32 reta;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	/* If the Rx flow indirection table has been configured manually, we
1933*4882a593Smuzhiyun 	 * need to maintain it when possible.
1934*4882a593Smuzhiyun 	 */
1935*4882a593Smuzhiyun 	if (netif_is_rxfh_configured(interface->netdev)) {
1936*4882a593Smuzhiyun 		for (i = FM10K_RETA_SIZE; i--;) {
1937*4882a593Smuzhiyun 			reta = interface->reta[i];
1938*4882a593Smuzhiyun 			if ((((reta << 24) >> 24) < rss_i) &&
1939*4882a593Smuzhiyun 			    (((reta << 16) >> 24) < rss_i) &&
1940*4882a593Smuzhiyun 			    (((reta <<  8) >> 24) < rss_i) &&
1941*4882a593Smuzhiyun 			    (((reta)       >> 24) < rss_i))
1942*4882a593Smuzhiyun 				continue;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 			/* this should never happen */
1945*4882a593Smuzhiyun 			dev_err(&interface->pdev->dev,
1946*4882a593Smuzhiyun 				"RSS indirection table assigned flows out of queue bounds. Reconfiguring.\n");
1947*4882a593Smuzhiyun 			goto repopulate_reta;
1948*4882a593Smuzhiyun 		}
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 		/* do nothing if all of the elements are in bounds */
1951*4882a593Smuzhiyun 		return;
1952*4882a593Smuzhiyun 	}
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun repopulate_reta:
1955*4882a593Smuzhiyun 	fm10k_write_reta(interface, NULL);
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun /**
1959*4882a593Smuzhiyun  * fm10k_init_queueing_scheme - Determine proper queueing scheme
1960*4882a593Smuzhiyun  * @interface: board private structure to initialize
1961*4882a593Smuzhiyun  *
1962*4882a593Smuzhiyun  * We determine which queueing scheme to use based on...
1963*4882a593Smuzhiyun  * - Hardware queue count (num_*_queues)
1964*4882a593Smuzhiyun  *   - defined by miscellaneous hardware support/features (RSS, etc.)
1965*4882a593Smuzhiyun  **/
fm10k_init_queueing_scheme(struct fm10k_intfc * interface)1966*4882a593Smuzhiyun int fm10k_init_queueing_scheme(struct fm10k_intfc *interface)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun 	int err;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	/* Number of supported queues */
1971*4882a593Smuzhiyun 	fm10k_set_num_queues(interface);
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	/* Configure MSI-X capability */
1974*4882a593Smuzhiyun 	err = fm10k_init_msix_capability(interface);
1975*4882a593Smuzhiyun 	if (err) {
1976*4882a593Smuzhiyun 		dev_err(&interface->pdev->dev,
1977*4882a593Smuzhiyun 			"Unable to initialize MSI-X capability\n");
1978*4882a593Smuzhiyun 		goto err_init_msix;
1979*4882a593Smuzhiyun 	}
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	/* Allocate memory for queues */
1982*4882a593Smuzhiyun 	err = fm10k_alloc_q_vectors(interface);
1983*4882a593Smuzhiyun 	if (err) {
1984*4882a593Smuzhiyun 		dev_err(&interface->pdev->dev,
1985*4882a593Smuzhiyun 			"Unable to allocate queue vectors\n");
1986*4882a593Smuzhiyun 		goto err_alloc_q_vectors;
1987*4882a593Smuzhiyun 	}
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	/* Map rings to devices, and map devices to physical queues */
1990*4882a593Smuzhiyun 	fm10k_assign_rings(interface);
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	/* Initialize RSS redirection table */
1993*4882a593Smuzhiyun 	fm10k_init_reta(interface);
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	return 0;
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun err_alloc_q_vectors:
1998*4882a593Smuzhiyun 	fm10k_reset_msix_capability(interface);
1999*4882a593Smuzhiyun err_init_msix:
2000*4882a593Smuzhiyun 	fm10k_reset_num_queues(interface);
2001*4882a593Smuzhiyun 	return err;
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun /**
2005*4882a593Smuzhiyun  * fm10k_clear_queueing_scheme - Clear the current queueing scheme settings
2006*4882a593Smuzhiyun  * @interface: board private structure to clear queueing scheme on
2007*4882a593Smuzhiyun  *
2008*4882a593Smuzhiyun  * We go through and clear queueing specific resources and reset the structure
2009*4882a593Smuzhiyun  * to pre-load conditions
2010*4882a593Smuzhiyun  **/
fm10k_clear_queueing_scheme(struct fm10k_intfc * interface)2011*4882a593Smuzhiyun void fm10k_clear_queueing_scheme(struct fm10k_intfc *interface)
2012*4882a593Smuzhiyun {
2013*4882a593Smuzhiyun 	fm10k_free_q_vectors(interface);
2014*4882a593Smuzhiyun 	fm10k_reset_msix_capability(interface);
2015*4882a593Smuzhiyun }
2016