1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2013 - 2018 Intel Corporation. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "fm10k_common.h"
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun /**
7*4882a593Smuzhiyun * fm10k_get_bus_info_generic - Generic set PCI bus info
8*4882a593Smuzhiyun * @hw: pointer to hardware structure
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Gets the PCI bus info (speed, width, type) then calls helper function to
11*4882a593Smuzhiyun * store this data within the fm10k_hw structure.
12*4882a593Smuzhiyun **/
fm10k_get_bus_info_generic(struct fm10k_hw * hw)13*4882a593Smuzhiyun s32 fm10k_get_bus_info_generic(struct fm10k_hw *hw)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun u16 link_cap, link_status, device_cap, device_control;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* Get the maximum link width and speed from PCIe config space */
18*4882a593Smuzhiyun link_cap = fm10k_read_pci_cfg_word(hw, FM10K_PCIE_LINK_CAP);
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun switch (link_cap & FM10K_PCIE_LINK_WIDTH) {
21*4882a593Smuzhiyun case FM10K_PCIE_LINK_WIDTH_1:
22*4882a593Smuzhiyun hw->bus_caps.width = fm10k_bus_width_pcie_x1;
23*4882a593Smuzhiyun break;
24*4882a593Smuzhiyun case FM10K_PCIE_LINK_WIDTH_2:
25*4882a593Smuzhiyun hw->bus_caps.width = fm10k_bus_width_pcie_x2;
26*4882a593Smuzhiyun break;
27*4882a593Smuzhiyun case FM10K_PCIE_LINK_WIDTH_4:
28*4882a593Smuzhiyun hw->bus_caps.width = fm10k_bus_width_pcie_x4;
29*4882a593Smuzhiyun break;
30*4882a593Smuzhiyun case FM10K_PCIE_LINK_WIDTH_8:
31*4882a593Smuzhiyun hw->bus_caps.width = fm10k_bus_width_pcie_x8;
32*4882a593Smuzhiyun break;
33*4882a593Smuzhiyun default:
34*4882a593Smuzhiyun hw->bus_caps.width = fm10k_bus_width_unknown;
35*4882a593Smuzhiyun break;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun switch (link_cap & FM10K_PCIE_LINK_SPEED) {
39*4882a593Smuzhiyun case FM10K_PCIE_LINK_SPEED_2500:
40*4882a593Smuzhiyun hw->bus_caps.speed = fm10k_bus_speed_2500;
41*4882a593Smuzhiyun break;
42*4882a593Smuzhiyun case FM10K_PCIE_LINK_SPEED_5000:
43*4882a593Smuzhiyun hw->bus_caps.speed = fm10k_bus_speed_5000;
44*4882a593Smuzhiyun break;
45*4882a593Smuzhiyun case FM10K_PCIE_LINK_SPEED_8000:
46*4882a593Smuzhiyun hw->bus_caps.speed = fm10k_bus_speed_8000;
47*4882a593Smuzhiyun break;
48*4882a593Smuzhiyun default:
49*4882a593Smuzhiyun hw->bus_caps.speed = fm10k_bus_speed_unknown;
50*4882a593Smuzhiyun break;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Get the PCIe maximum payload size for the PCIe function */
54*4882a593Smuzhiyun device_cap = fm10k_read_pci_cfg_word(hw, FM10K_PCIE_DEV_CAP);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun switch (device_cap & FM10K_PCIE_DEV_CAP_PAYLOAD) {
57*4882a593Smuzhiyun case FM10K_PCIE_DEV_CAP_PAYLOAD_128:
58*4882a593Smuzhiyun hw->bus_caps.payload = fm10k_bus_payload_128;
59*4882a593Smuzhiyun break;
60*4882a593Smuzhiyun case FM10K_PCIE_DEV_CAP_PAYLOAD_256:
61*4882a593Smuzhiyun hw->bus_caps.payload = fm10k_bus_payload_256;
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun case FM10K_PCIE_DEV_CAP_PAYLOAD_512:
64*4882a593Smuzhiyun hw->bus_caps.payload = fm10k_bus_payload_512;
65*4882a593Smuzhiyun break;
66*4882a593Smuzhiyun default:
67*4882a593Smuzhiyun hw->bus_caps.payload = fm10k_bus_payload_unknown;
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Get the negotiated link width and speed from PCIe config space */
72*4882a593Smuzhiyun link_status = fm10k_read_pci_cfg_word(hw, FM10K_PCIE_LINK_STATUS);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun switch (link_status & FM10K_PCIE_LINK_WIDTH) {
75*4882a593Smuzhiyun case FM10K_PCIE_LINK_WIDTH_1:
76*4882a593Smuzhiyun hw->bus.width = fm10k_bus_width_pcie_x1;
77*4882a593Smuzhiyun break;
78*4882a593Smuzhiyun case FM10K_PCIE_LINK_WIDTH_2:
79*4882a593Smuzhiyun hw->bus.width = fm10k_bus_width_pcie_x2;
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun case FM10K_PCIE_LINK_WIDTH_4:
82*4882a593Smuzhiyun hw->bus.width = fm10k_bus_width_pcie_x4;
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun case FM10K_PCIE_LINK_WIDTH_8:
85*4882a593Smuzhiyun hw->bus.width = fm10k_bus_width_pcie_x8;
86*4882a593Smuzhiyun break;
87*4882a593Smuzhiyun default:
88*4882a593Smuzhiyun hw->bus.width = fm10k_bus_width_unknown;
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun switch (link_status & FM10K_PCIE_LINK_SPEED) {
93*4882a593Smuzhiyun case FM10K_PCIE_LINK_SPEED_2500:
94*4882a593Smuzhiyun hw->bus.speed = fm10k_bus_speed_2500;
95*4882a593Smuzhiyun break;
96*4882a593Smuzhiyun case FM10K_PCIE_LINK_SPEED_5000:
97*4882a593Smuzhiyun hw->bus.speed = fm10k_bus_speed_5000;
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun case FM10K_PCIE_LINK_SPEED_8000:
100*4882a593Smuzhiyun hw->bus.speed = fm10k_bus_speed_8000;
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun default:
103*4882a593Smuzhiyun hw->bus.speed = fm10k_bus_speed_unknown;
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Get the negotiated PCIe maximum payload size for the PCIe function */
108*4882a593Smuzhiyun device_control = fm10k_read_pci_cfg_word(hw, FM10K_PCIE_DEV_CTRL);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun switch (device_control & FM10K_PCIE_DEV_CTRL_PAYLOAD) {
111*4882a593Smuzhiyun case FM10K_PCIE_DEV_CTRL_PAYLOAD_128:
112*4882a593Smuzhiyun hw->bus.payload = fm10k_bus_payload_128;
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun case FM10K_PCIE_DEV_CTRL_PAYLOAD_256:
115*4882a593Smuzhiyun hw->bus.payload = fm10k_bus_payload_256;
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun case FM10K_PCIE_DEV_CTRL_PAYLOAD_512:
118*4882a593Smuzhiyun hw->bus.payload = fm10k_bus_payload_512;
119*4882a593Smuzhiyun break;
120*4882a593Smuzhiyun default:
121*4882a593Smuzhiyun hw->bus.payload = fm10k_bus_payload_unknown;
122*4882a593Smuzhiyun break;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
fm10k_get_pcie_msix_count_generic(struct fm10k_hw * hw)128*4882a593Smuzhiyun static u16 fm10k_get_pcie_msix_count_generic(struct fm10k_hw *hw)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun u16 msix_count;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* read in value from MSI-X capability register */
133*4882a593Smuzhiyun msix_count = fm10k_read_pci_cfg_word(hw, FM10K_PCI_MSIX_MSG_CTRL);
134*4882a593Smuzhiyun msix_count &= FM10K_PCI_MSIX_MSG_CTRL_TBL_SZ_MASK;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* MSI-X count is zero-based in HW */
137*4882a593Smuzhiyun msix_count++;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (msix_count > FM10K_MAX_MSIX_VECTORS)
140*4882a593Smuzhiyun msix_count = FM10K_MAX_MSIX_VECTORS;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return msix_count;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun * fm10k_get_invariants_generic - Inits constant values
147*4882a593Smuzhiyun * @hw: pointer to the hardware structure
148*4882a593Smuzhiyun *
149*4882a593Smuzhiyun * Initialize the common invariants for the device.
150*4882a593Smuzhiyun **/
fm10k_get_invariants_generic(struct fm10k_hw * hw)151*4882a593Smuzhiyun s32 fm10k_get_invariants_generic(struct fm10k_hw *hw)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct fm10k_mac_info *mac = &hw->mac;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* initialize GLORT state to avoid any false hits */
156*4882a593Smuzhiyun mac->dglort_map = FM10K_DGLORTMAP_NONE;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* record maximum number of MSI-X vectors */
159*4882a593Smuzhiyun mac->max_msix_vectors = fm10k_get_pcie_msix_count_generic(hw);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /**
165*4882a593Smuzhiyun * fm10k_start_hw_generic - Prepare hardware for Tx/Rx
166*4882a593Smuzhiyun * @hw: pointer to hardware structure
167*4882a593Smuzhiyun *
168*4882a593Smuzhiyun * This function sets the Tx ready flag to indicate that the Tx path has
169*4882a593Smuzhiyun * been initialized.
170*4882a593Smuzhiyun **/
fm10k_start_hw_generic(struct fm10k_hw * hw)171*4882a593Smuzhiyun s32 fm10k_start_hw_generic(struct fm10k_hw *hw)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun /* set flag indicating we are beginning Tx */
174*4882a593Smuzhiyun hw->mac.tx_ready = true;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /**
180*4882a593Smuzhiyun * fm10k_disable_queues_generic - Stop Tx/Rx queues
181*4882a593Smuzhiyun * @hw: pointer to hardware structure
182*4882a593Smuzhiyun * @q_cnt: number of queues to be disabled
183*4882a593Smuzhiyun *
184*4882a593Smuzhiyun **/
fm10k_disable_queues_generic(struct fm10k_hw * hw,u16 q_cnt)185*4882a593Smuzhiyun s32 fm10k_disable_queues_generic(struct fm10k_hw *hw, u16 q_cnt)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun u32 reg;
188*4882a593Smuzhiyun u16 i, time;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* clear tx_ready to prevent any false hits for reset */
191*4882a593Smuzhiyun hw->mac.tx_ready = false;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (FM10K_REMOVED(hw->hw_addr))
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* clear the enable bit for all rings */
197*4882a593Smuzhiyun for (i = 0; i < q_cnt; i++) {
198*4882a593Smuzhiyun reg = fm10k_read_reg(hw, FM10K_TXDCTL(i));
199*4882a593Smuzhiyun fm10k_write_reg(hw, FM10K_TXDCTL(i),
200*4882a593Smuzhiyun reg & ~FM10K_TXDCTL_ENABLE);
201*4882a593Smuzhiyun reg = fm10k_read_reg(hw, FM10K_RXQCTL(i));
202*4882a593Smuzhiyun fm10k_write_reg(hw, FM10K_RXQCTL(i),
203*4882a593Smuzhiyun reg & ~FM10K_RXQCTL_ENABLE);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun fm10k_write_flush(hw);
207*4882a593Smuzhiyun udelay(1);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* loop through all queues to verify that they are all disabled */
210*4882a593Smuzhiyun for (i = 0, time = FM10K_QUEUE_DISABLE_TIMEOUT; time;) {
211*4882a593Smuzhiyun /* if we are at end of rings all rings are disabled */
212*4882a593Smuzhiyun if (i == q_cnt)
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* if queue enables cleared, then move to next ring pair */
216*4882a593Smuzhiyun reg = fm10k_read_reg(hw, FM10K_TXDCTL(i));
217*4882a593Smuzhiyun if (!~reg || !(reg & FM10K_TXDCTL_ENABLE)) {
218*4882a593Smuzhiyun reg = fm10k_read_reg(hw, FM10K_RXQCTL(i));
219*4882a593Smuzhiyun if (!~reg || !(reg & FM10K_RXQCTL_ENABLE)) {
220*4882a593Smuzhiyun i++;
221*4882a593Smuzhiyun continue;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* decrement time and wait 1 usec */
226*4882a593Smuzhiyun time--;
227*4882a593Smuzhiyun if (time)
228*4882a593Smuzhiyun udelay(1);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return FM10K_ERR_REQUESTS_PENDING;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /**
235*4882a593Smuzhiyun * fm10k_stop_hw_generic - Stop Tx/Rx units
236*4882a593Smuzhiyun * @hw: pointer to hardware structure
237*4882a593Smuzhiyun *
238*4882a593Smuzhiyun **/
fm10k_stop_hw_generic(struct fm10k_hw * hw)239*4882a593Smuzhiyun s32 fm10k_stop_hw_generic(struct fm10k_hw *hw)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun return fm10k_disable_queues_generic(hw, hw->mac.max_queues);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /**
245*4882a593Smuzhiyun * fm10k_read_hw_stats_32b - Reads value of 32-bit registers
246*4882a593Smuzhiyun * @hw: pointer to the hardware structure
247*4882a593Smuzhiyun * @addr: address of register containing a 32-bit value
248*4882a593Smuzhiyun * @stat: pointer to structure holding hw stat information
249*4882a593Smuzhiyun *
250*4882a593Smuzhiyun * Function reads the content of the register and returns the delta
251*4882a593Smuzhiyun * between the base and the current value.
252*4882a593Smuzhiyun * **/
fm10k_read_hw_stats_32b(struct fm10k_hw * hw,u32 addr,struct fm10k_hw_stat * stat)253*4882a593Smuzhiyun u32 fm10k_read_hw_stats_32b(struct fm10k_hw *hw, u32 addr,
254*4882a593Smuzhiyun struct fm10k_hw_stat *stat)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun u32 delta = fm10k_read_reg(hw, addr) - stat->base_l;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (FM10K_REMOVED(hw->hw_addr))
259*4882a593Smuzhiyun stat->base_h = 0;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return delta;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /**
265*4882a593Smuzhiyun * fm10k_read_hw_stats_48b - Reads value of 48-bit registers
266*4882a593Smuzhiyun * @hw: pointer to the hardware structure
267*4882a593Smuzhiyun * @addr: address of register containing the lower 32-bit value
268*4882a593Smuzhiyun * @stat: pointer to structure holding hw stat information
269*4882a593Smuzhiyun *
270*4882a593Smuzhiyun * Function reads the content of 2 registers, combined to represent a 48-bit
271*4882a593Smuzhiyun * statistical value. Extra processing is required to handle overflowing.
272*4882a593Smuzhiyun * Finally, a delta value is returned representing the difference between the
273*4882a593Smuzhiyun * values stored in registers and values stored in the statistic counters.
274*4882a593Smuzhiyun * **/
fm10k_read_hw_stats_48b(struct fm10k_hw * hw,u32 addr,struct fm10k_hw_stat * stat)275*4882a593Smuzhiyun static u64 fm10k_read_hw_stats_48b(struct fm10k_hw *hw, u32 addr,
276*4882a593Smuzhiyun struct fm10k_hw_stat *stat)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun u32 count_l;
279*4882a593Smuzhiyun u32 count_h;
280*4882a593Smuzhiyun u32 count_tmp;
281*4882a593Smuzhiyun u64 delta;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun count_h = fm10k_read_reg(hw, addr + 1);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Check for overflow */
286*4882a593Smuzhiyun do {
287*4882a593Smuzhiyun count_tmp = count_h;
288*4882a593Smuzhiyun count_l = fm10k_read_reg(hw, addr);
289*4882a593Smuzhiyun count_h = fm10k_read_reg(hw, addr + 1);
290*4882a593Smuzhiyun } while (count_h != count_tmp);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun delta = ((u64)(count_h - stat->base_h) << 32) + count_l;
293*4882a593Smuzhiyun delta -= stat->base_l;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return delta & FM10K_48_BIT_MASK;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /**
299*4882a593Smuzhiyun * fm10k_update_hw_base_48b - Updates 48-bit statistic base value
300*4882a593Smuzhiyun * @stat: pointer to the hardware statistic structure
301*4882a593Smuzhiyun * @delta: value to be updated into the hardware statistic structure
302*4882a593Smuzhiyun *
303*4882a593Smuzhiyun * Function receives a value and determines if an update is required based on
304*4882a593Smuzhiyun * a delta calculation. Only the base value will be updated.
305*4882a593Smuzhiyun **/
fm10k_update_hw_base_48b(struct fm10k_hw_stat * stat,u64 delta)306*4882a593Smuzhiyun static void fm10k_update_hw_base_48b(struct fm10k_hw_stat *stat, u64 delta)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun if (!delta)
309*4882a593Smuzhiyun return;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* update lower 32 bits */
312*4882a593Smuzhiyun delta += stat->base_l;
313*4882a593Smuzhiyun stat->base_l = (u32)delta;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* update upper 32 bits */
316*4882a593Smuzhiyun stat->base_h += (u32)(delta >> 32);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /**
320*4882a593Smuzhiyun * fm10k_update_hw_stats_tx_q - Updates TX queue statistics counters
321*4882a593Smuzhiyun * @hw: pointer to the hardware structure
322*4882a593Smuzhiyun * @q: pointer to the ring of hardware statistics queue
323*4882a593Smuzhiyun * @idx: index pointing to the start of the ring iteration
324*4882a593Smuzhiyun *
325*4882a593Smuzhiyun * Function updates the TX queue statistics counters that are related to the
326*4882a593Smuzhiyun * hardware.
327*4882a593Smuzhiyun **/
fm10k_update_hw_stats_tx_q(struct fm10k_hw * hw,struct fm10k_hw_stats_q * q,u32 idx)328*4882a593Smuzhiyun static void fm10k_update_hw_stats_tx_q(struct fm10k_hw *hw,
329*4882a593Smuzhiyun struct fm10k_hw_stats_q *q,
330*4882a593Smuzhiyun u32 idx)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun u32 id_tx, id_tx_prev, tx_packets;
333*4882a593Smuzhiyun u64 tx_bytes = 0;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Retrieve TX Owner Data */
336*4882a593Smuzhiyun id_tx = fm10k_read_reg(hw, FM10K_TXQCTL(idx));
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Process TX Ring */
339*4882a593Smuzhiyun do {
340*4882a593Smuzhiyun tx_packets = fm10k_read_hw_stats_32b(hw, FM10K_QPTC(idx),
341*4882a593Smuzhiyun &q->tx_packets);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (tx_packets)
344*4882a593Smuzhiyun tx_bytes = fm10k_read_hw_stats_48b(hw,
345*4882a593Smuzhiyun FM10K_QBTC_L(idx),
346*4882a593Smuzhiyun &q->tx_bytes);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* Re-Check Owner Data */
349*4882a593Smuzhiyun id_tx_prev = id_tx;
350*4882a593Smuzhiyun id_tx = fm10k_read_reg(hw, FM10K_TXQCTL(idx));
351*4882a593Smuzhiyun } while ((id_tx ^ id_tx_prev) & FM10K_TXQCTL_ID_MASK);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* drop non-ID bits and set VALID ID bit */
354*4882a593Smuzhiyun id_tx &= FM10K_TXQCTL_ID_MASK;
355*4882a593Smuzhiyun id_tx |= FM10K_STAT_VALID;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* update packet counts */
358*4882a593Smuzhiyun if (q->tx_stats_idx == id_tx) {
359*4882a593Smuzhiyun q->tx_packets.count += tx_packets;
360*4882a593Smuzhiyun q->tx_bytes.count += tx_bytes;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* update bases and record ID */
364*4882a593Smuzhiyun fm10k_update_hw_base_32b(&q->tx_packets, tx_packets);
365*4882a593Smuzhiyun fm10k_update_hw_base_48b(&q->tx_bytes, tx_bytes);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun q->tx_stats_idx = id_tx;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /**
371*4882a593Smuzhiyun * fm10k_update_hw_stats_rx_q - Updates RX queue statistics counters
372*4882a593Smuzhiyun * @hw: pointer to the hardware structure
373*4882a593Smuzhiyun * @q: pointer to the ring of hardware statistics queue
374*4882a593Smuzhiyun * @idx: index pointing to the start of the ring iteration
375*4882a593Smuzhiyun *
376*4882a593Smuzhiyun * Function updates the RX queue statistics counters that are related to the
377*4882a593Smuzhiyun * hardware.
378*4882a593Smuzhiyun **/
fm10k_update_hw_stats_rx_q(struct fm10k_hw * hw,struct fm10k_hw_stats_q * q,u32 idx)379*4882a593Smuzhiyun static void fm10k_update_hw_stats_rx_q(struct fm10k_hw *hw,
380*4882a593Smuzhiyun struct fm10k_hw_stats_q *q,
381*4882a593Smuzhiyun u32 idx)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun u32 id_rx, id_rx_prev, rx_packets, rx_drops;
384*4882a593Smuzhiyun u64 rx_bytes = 0;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Retrieve RX Owner Data */
387*4882a593Smuzhiyun id_rx = fm10k_read_reg(hw, FM10K_RXQCTL(idx));
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Process RX Ring */
390*4882a593Smuzhiyun do {
391*4882a593Smuzhiyun rx_drops = fm10k_read_hw_stats_32b(hw, FM10K_QPRDC(idx),
392*4882a593Smuzhiyun &q->rx_drops);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun rx_packets = fm10k_read_hw_stats_32b(hw, FM10K_QPRC(idx),
395*4882a593Smuzhiyun &q->rx_packets);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (rx_packets)
398*4882a593Smuzhiyun rx_bytes = fm10k_read_hw_stats_48b(hw,
399*4882a593Smuzhiyun FM10K_QBRC_L(idx),
400*4882a593Smuzhiyun &q->rx_bytes);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* Re-Check Owner Data */
403*4882a593Smuzhiyun id_rx_prev = id_rx;
404*4882a593Smuzhiyun id_rx = fm10k_read_reg(hw, FM10K_RXQCTL(idx));
405*4882a593Smuzhiyun } while ((id_rx ^ id_rx_prev) & FM10K_RXQCTL_ID_MASK);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* drop non-ID bits and set VALID ID bit */
408*4882a593Smuzhiyun id_rx &= FM10K_RXQCTL_ID_MASK;
409*4882a593Smuzhiyun id_rx |= FM10K_STAT_VALID;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* update packet counts */
412*4882a593Smuzhiyun if (q->rx_stats_idx == id_rx) {
413*4882a593Smuzhiyun q->rx_drops.count += rx_drops;
414*4882a593Smuzhiyun q->rx_packets.count += rx_packets;
415*4882a593Smuzhiyun q->rx_bytes.count += rx_bytes;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* update bases and record ID */
419*4882a593Smuzhiyun fm10k_update_hw_base_32b(&q->rx_drops, rx_drops);
420*4882a593Smuzhiyun fm10k_update_hw_base_32b(&q->rx_packets, rx_packets);
421*4882a593Smuzhiyun fm10k_update_hw_base_48b(&q->rx_bytes, rx_bytes);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun q->rx_stats_idx = id_rx;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /**
427*4882a593Smuzhiyun * fm10k_update_hw_stats_q - Updates queue statistics counters
428*4882a593Smuzhiyun * @hw: pointer to the hardware structure
429*4882a593Smuzhiyun * @q: pointer to the ring of hardware statistics queue
430*4882a593Smuzhiyun * @idx: index pointing to the start of the ring iteration
431*4882a593Smuzhiyun * @count: number of queues to iterate over
432*4882a593Smuzhiyun *
433*4882a593Smuzhiyun * Function updates the queue statistics counters that are related to the
434*4882a593Smuzhiyun * hardware.
435*4882a593Smuzhiyun **/
fm10k_update_hw_stats_q(struct fm10k_hw * hw,struct fm10k_hw_stats_q * q,u32 idx,u32 count)436*4882a593Smuzhiyun void fm10k_update_hw_stats_q(struct fm10k_hw *hw, struct fm10k_hw_stats_q *q,
437*4882a593Smuzhiyun u32 idx, u32 count)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun u32 i;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun for (i = 0; i < count; i++, idx++, q++) {
442*4882a593Smuzhiyun fm10k_update_hw_stats_tx_q(hw, q, idx);
443*4882a593Smuzhiyun fm10k_update_hw_stats_rx_q(hw, q, idx);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /**
448*4882a593Smuzhiyun * fm10k_unbind_hw_stats_q - Unbind the queue counters from their queues
449*4882a593Smuzhiyun * @q: pointer to the ring of hardware statistics queue
450*4882a593Smuzhiyun * @idx: index pointing to the start of the ring iteration
451*4882a593Smuzhiyun * @count: number of queues to iterate over
452*4882a593Smuzhiyun *
453*4882a593Smuzhiyun * Function invalidates the index values for the queues so any updates that
454*4882a593Smuzhiyun * may have happened are ignored and the base for the queue stats is reset.
455*4882a593Smuzhiyun **/
fm10k_unbind_hw_stats_q(struct fm10k_hw_stats_q * q,u32 idx,u32 count)456*4882a593Smuzhiyun void fm10k_unbind_hw_stats_q(struct fm10k_hw_stats_q *q, u32 idx, u32 count)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun u32 i;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun for (i = 0; i < count; i++, idx++, q++) {
461*4882a593Smuzhiyun q->rx_stats_idx = 0;
462*4882a593Smuzhiyun q->tx_stats_idx = 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /**
467*4882a593Smuzhiyun * fm10k_get_host_state_generic - Returns the state of the host
468*4882a593Smuzhiyun * @hw: pointer to hardware structure
469*4882a593Smuzhiyun * @host_ready: pointer to boolean value that will record host state
470*4882a593Smuzhiyun *
471*4882a593Smuzhiyun * This function will check the health of the mailbox and Tx queue 0
472*4882a593Smuzhiyun * in order to determine if we should report that the link is up or not.
473*4882a593Smuzhiyun **/
fm10k_get_host_state_generic(struct fm10k_hw * hw,bool * host_ready)474*4882a593Smuzhiyun s32 fm10k_get_host_state_generic(struct fm10k_hw *hw, bool *host_ready)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct fm10k_mbx_info *mbx = &hw->mbx;
477*4882a593Smuzhiyun struct fm10k_mac_info *mac = &hw->mac;
478*4882a593Smuzhiyun s32 ret_val = 0;
479*4882a593Smuzhiyun u32 txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(0));
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* process upstream mailbox in case interrupts were disabled */
482*4882a593Smuzhiyun mbx->ops.process(hw, mbx);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* If Tx is no longer enabled link should come down */
485*4882a593Smuzhiyun if (!(~txdctl) || !(txdctl & FM10K_TXDCTL_ENABLE))
486*4882a593Smuzhiyun mac->get_host_state = true;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* exit if not checking for link, or link cannot be changed */
489*4882a593Smuzhiyun if (!mac->get_host_state || !(~txdctl))
490*4882a593Smuzhiyun goto out;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* if we somehow dropped the Tx enable we should reset */
493*4882a593Smuzhiyun if (mac->tx_ready && !(txdctl & FM10K_TXDCTL_ENABLE)) {
494*4882a593Smuzhiyun ret_val = FM10K_ERR_RESET_REQUESTED;
495*4882a593Smuzhiyun goto out;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* if Mailbox timed out we should request reset */
499*4882a593Smuzhiyun if (!mbx->timeout) {
500*4882a593Smuzhiyun ret_val = FM10K_ERR_RESET_REQUESTED;
501*4882a593Smuzhiyun goto out;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* verify Mailbox is still open */
505*4882a593Smuzhiyun if (mbx->state != FM10K_STATE_OPEN)
506*4882a593Smuzhiyun goto out;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* interface cannot receive traffic without logical ports */
509*4882a593Smuzhiyun if (mac->dglort_map == FM10K_DGLORTMAP_NONE) {
510*4882a593Smuzhiyun if (mac->ops.request_lport_map)
511*4882a593Smuzhiyun ret_val = mac->ops.request_lport_map(hw);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun goto out;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* if we passed all the tests above then the switch is ready and we no
517*4882a593Smuzhiyun * longer need to check for link
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun mac->get_host_state = false;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun out:
522*4882a593Smuzhiyun *host_ready = !mac->get_host_state;
523*4882a593Smuzhiyun return ret_val;
524*4882a593Smuzhiyun }
525