1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2013 - 2019 Intel Corporation. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef _FM10K_H_
5*4882a593Smuzhiyun #define _FM10K_H_
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <linux/etherdevice.h>
9*4882a593Smuzhiyun #include <linux/cpumask.h>
10*4882a593Smuzhiyun #include <linux/rtnetlink.h>
11*4882a593Smuzhiyun #include <linux/if_vlan.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "fm10k_pf.h"
15*4882a593Smuzhiyun #include "fm10k_vf.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define FM10K_MAX_JUMBO_FRAME_SIZE 15342 /* Maximum supported size 15K */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define MAX_QUEUES FM10K_MAX_QUEUES_PF
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define FM10K_MIN_RXD 128
22*4882a593Smuzhiyun #define FM10K_MAX_RXD 4096
23*4882a593Smuzhiyun #define FM10K_DEFAULT_RXD 256
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define FM10K_MIN_TXD 128
26*4882a593Smuzhiyun #define FM10K_MAX_TXD 4096
27*4882a593Smuzhiyun #define FM10K_DEFAULT_TXD 256
28*4882a593Smuzhiyun #define FM10K_DEFAULT_TX_WORK 256
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define FM10K_RXBUFFER_256 256
31*4882a593Smuzhiyun #define FM10K_RX_HDR_LEN FM10K_RXBUFFER_256
32*4882a593Smuzhiyun #define FM10K_RXBUFFER_2048 2048
33*4882a593Smuzhiyun #define FM10K_RX_BUFSZ FM10K_RXBUFFER_2048
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* How many Rx Buffers do we bundle into one write to the hardware ? */
36*4882a593Smuzhiyun #define FM10K_RX_BUFFER_WRITE 16 /* Must be power of 2 */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define FM10K_MAX_STATIONS 63
39*4882a593Smuzhiyun struct fm10k_l2_accel {
40*4882a593Smuzhiyun int size;
41*4882a593Smuzhiyun u16 count;
42*4882a593Smuzhiyun u16 dglort;
43*4882a593Smuzhiyun struct rcu_head rcu;
44*4882a593Smuzhiyun struct net_device *macvlan[];
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun enum fm10k_ring_state_t {
48*4882a593Smuzhiyun __FM10K_TX_DETECT_HANG,
49*4882a593Smuzhiyun __FM10K_HANG_CHECK_ARMED,
50*4882a593Smuzhiyun __FM10K_TX_XPS_INIT_DONE,
51*4882a593Smuzhiyun /* This must be last and is used to calculate BITMAP size */
52*4882a593Smuzhiyun __FM10K_TX_STATE_SIZE__,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define check_for_tx_hang(ring) \
56*4882a593Smuzhiyun test_bit(__FM10K_TX_DETECT_HANG, (ring)->state)
57*4882a593Smuzhiyun #define set_check_for_tx_hang(ring) \
58*4882a593Smuzhiyun set_bit(__FM10K_TX_DETECT_HANG, (ring)->state)
59*4882a593Smuzhiyun #define clear_check_for_tx_hang(ring) \
60*4882a593Smuzhiyun clear_bit(__FM10K_TX_DETECT_HANG, (ring)->state)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct fm10k_tx_buffer {
63*4882a593Smuzhiyun struct fm10k_tx_desc *next_to_watch;
64*4882a593Smuzhiyun struct sk_buff *skb;
65*4882a593Smuzhiyun unsigned int bytecount;
66*4882a593Smuzhiyun u16 gso_segs;
67*4882a593Smuzhiyun u16 tx_flags;
68*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(dma);
69*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(len);
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct fm10k_rx_buffer {
73*4882a593Smuzhiyun dma_addr_t dma;
74*4882a593Smuzhiyun struct page *page;
75*4882a593Smuzhiyun u32 page_offset;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct fm10k_queue_stats {
79*4882a593Smuzhiyun u64 packets;
80*4882a593Smuzhiyun u64 bytes;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct fm10k_tx_queue_stats {
84*4882a593Smuzhiyun u64 restart_queue;
85*4882a593Smuzhiyun u64 csum_err;
86*4882a593Smuzhiyun u64 tx_busy;
87*4882a593Smuzhiyun u64 tx_done_old;
88*4882a593Smuzhiyun u64 csum_good;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct fm10k_rx_queue_stats {
92*4882a593Smuzhiyun u64 alloc_failed;
93*4882a593Smuzhiyun u64 csum_err;
94*4882a593Smuzhiyun u64 errors;
95*4882a593Smuzhiyun u64 csum_good;
96*4882a593Smuzhiyun u64 switch_errors;
97*4882a593Smuzhiyun u64 drops;
98*4882a593Smuzhiyun u64 pp_errors;
99*4882a593Smuzhiyun u64 link_errors;
100*4882a593Smuzhiyun u64 length_errors;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct fm10k_ring {
104*4882a593Smuzhiyun struct fm10k_q_vector *q_vector;/* backpointer to host q_vector */
105*4882a593Smuzhiyun struct net_device *netdev; /* netdev ring belongs to */
106*4882a593Smuzhiyun struct device *dev; /* device for DMA mapping */
107*4882a593Smuzhiyun struct fm10k_l2_accel __rcu *l2_accel; /* L2 acceleration list */
108*4882a593Smuzhiyun void *desc; /* descriptor ring memory */
109*4882a593Smuzhiyun union {
110*4882a593Smuzhiyun struct fm10k_tx_buffer *tx_buffer;
111*4882a593Smuzhiyun struct fm10k_rx_buffer *rx_buffer;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun u32 __iomem *tail;
114*4882a593Smuzhiyun DECLARE_BITMAP(state, __FM10K_TX_STATE_SIZE__);
115*4882a593Smuzhiyun dma_addr_t dma; /* phys. address of descriptor ring */
116*4882a593Smuzhiyun unsigned int size; /* length in bytes */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun u8 queue_index; /* needed for queue management */
119*4882a593Smuzhiyun u8 reg_idx; /* holds the special value that gets
120*4882a593Smuzhiyun * the hardware register offset
121*4882a593Smuzhiyun * associated with this ring, which is
122*4882a593Smuzhiyun * different for DCB and RSS modes
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun u8 qos_pc; /* priority class of queue */
125*4882a593Smuzhiyun u16 vid; /* default VLAN ID of queue */
126*4882a593Smuzhiyun u16 count; /* amount of descriptors */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun u16 next_to_alloc;
129*4882a593Smuzhiyun u16 next_to_use;
130*4882a593Smuzhiyun u16 next_to_clean;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct fm10k_queue_stats stats;
133*4882a593Smuzhiyun struct u64_stats_sync syncp;
134*4882a593Smuzhiyun union {
135*4882a593Smuzhiyun /* Tx */
136*4882a593Smuzhiyun struct fm10k_tx_queue_stats tx_stats;
137*4882a593Smuzhiyun /* Rx */
138*4882a593Smuzhiyun struct {
139*4882a593Smuzhiyun struct fm10k_rx_queue_stats rx_stats;
140*4882a593Smuzhiyun struct sk_buff *skb;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct fm10k_ring_container {
146*4882a593Smuzhiyun struct fm10k_ring *ring; /* pointer to linked list of rings */
147*4882a593Smuzhiyun unsigned int total_bytes; /* total bytes processed this int */
148*4882a593Smuzhiyun unsigned int total_packets; /* total packets processed this int */
149*4882a593Smuzhiyun u16 work_limit; /* total work allowed per interrupt */
150*4882a593Smuzhiyun u16 itr; /* interrupt throttle rate value */
151*4882a593Smuzhiyun u8 itr_scale; /* ITR adjustment based on PCI speed */
152*4882a593Smuzhiyun u8 count; /* total number of rings in vector */
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define FM10K_ITR_MAX 0x0FFF /* maximum value for ITR */
156*4882a593Smuzhiyun #define FM10K_ITR_10K 100 /* 100us */
157*4882a593Smuzhiyun #define FM10K_ITR_20K 50 /* 50us */
158*4882a593Smuzhiyun #define FM10K_ITR_40K 25 /* 25us */
159*4882a593Smuzhiyun #define FM10K_ITR_ADAPTIVE 0x8000 /* adaptive interrupt moderation flag */
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define ITR_IS_ADAPTIVE(itr) (!!(itr & FM10K_ITR_ADAPTIVE))
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #define FM10K_TX_ITR_DEFAULT FM10K_ITR_40K
164*4882a593Smuzhiyun #define FM10K_RX_ITR_DEFAULT FM10K_ITR_20K
165*4882a593Smuzhiyun #define FM10K_ITR_ENABLE (FM10K_ITR_AUTOMASK | FM10K_ITR_MASK_CLEAR)
166*4882a593Smuzhiyun
txring_txq(const struct fm10k_ring * ring)167*4882a593Smuzhiyun static inline struct netdev_queue *txring_txq(const struct fm10k_ring *ring)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun return &ring->netdev->_tx[ring->queue_index];
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* iterator for handling rings in ring container */
173*4882a593Smuzhiyun #define fm10k_for_each_ring(pos, head) \
174*4882a593Smuzhiyun for (pos = &(head).ring[(head).count]; (--pos) >= (head).ring;)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define MAX_Q_VECTORS 256
177*4882a593Smuzhiyun #define MIN_Q_VECTORS 1
178*4882a593Smuzhiyun enum fm10k_non_q_vectors {
179*4882a593Smuzhiyun FM10K_MBX_VECTOR,
180*4882a593Smuzhiyun NON_Q_VECTORS
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define MIN_MSIX_COUNT(hw) (MIN_Q_VECTORS + NON_Q_VECTORS)
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun struct fm10k_q_vector {
186*4882a593Smuzhiyun struct fm10k_intfc *interface;
187*4882a593Smuzhiyun u32 __iomem *itr; /* pointer to ITR register for this vector */
188*4882a593Smuzhiyun u16 v_idx; /* index of q_vector within interface array */
189*4882a593Smuzhiyun struct fm10k_ring_container rx, tx;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun struct napi_struct napi;
192*4882a593Smuzhiyun cpumask_t affinity_mask;
193*4882a593Smuzhiyun char name[IFNAMSIZ + 9];
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
196*4882a593Smuzhiyun struct dentry *dbg_q_vector;
197*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
198*4882a593Smuzhiyun struct rcu_head rcu; /* to avoid race with update stats on free */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* for dynamic allocation of rings associated with this q_vector */
201*4882a593Smuzhiyun struct fm10k_ring ring[] ____cacheline_internodealigned_in_smp;
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun enum fm10k_ring_f_enum {
205*4882a593Smuzhiyun RING_F_RSS,
206*4882a593Smuzhiyun RING_F_QOS,
207*4882a593Smuzhiyun RING_F_ARRAY_SIZE /* must be last in enum set */
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun struct fm10k_ring_feature {
211*4882a593Smuzhiyun u16 limit; /* upper limit on feature indices */
212*4882a593Smuzhiyun u16 indices; /* current value of indices */
213*4882a593Smuzhiyun u16 mask; /* Mask used for feature to ring mapping */
214*4882a593Smuzhiyun u16 offset; /* offset to start of feature */
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun struct fm10k_iov_data {
218*4882a593Smuzhiyun unsigned int num_vfs;
219*4882a593Smuzhiyun unsigned int next_vf_mbx;
220*4882a593Smuzhiyun struct rcu_head rcu;
221*4882a593Smuzhiyun struct fm10k_vf_info vf_info[];
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun enum fm10k_macvlan_request_type {
225*4882a593Smuzhiyun FM10K_UC_MAC_REQUEST,
226*4882a593Smuzhiyun FM10K_MC_MAC_REQUEST,
227*4882a593Smuzhiyun FM10K_VLAN_REQUEST
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun struct fm10k_macvlan_request {
231*4882a593Smuzhiyun enum fm10k_macvlan_request_type type;
232*4882a593Smuzhiyun struct list_head list;
233*4882a593Smuzhiyun union {
234*4882a593Smuzhiyun struct fm10k_mac_request {
235*4882a593Smuzhiyun u8 addr[ETH_ALEN];
236*4882a593Smuzhiyun u16 glort;
237*4882a593Smuzhiyun u16 vid;
238*4882a593Smuzhiyun } mac;
239*4882a593Smuzhiyun struct fm10k_vlan_request {
240*4882a593Smuzhiyun u32 vid;
241*4882a593Smuzhiyun u8 vsi;
242*4882a593Smuzhiyun } vlan;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun bool set;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* one work queue for entire driver */
248*4882a593Smuzhiyun extern struct workqueue_struct *fm10k_workqueue;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* The following enumeration contains flags which indicate or enable modified
251*4882a593Smuzhiyun * driver behaviors. To avoid race conditions, the flags are stored in
252*4882a593Smuzhiyun * a BITMAP in the fm10k_intfc structure. The BITMAP should be accessed using
253*4882a593Smuzhiyun * atomic *_bit() operations.
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun enum fm10k_flags_t {
256*4882a593Smuzhiyun FM10K_FLAG_RESET_REQUESTED,
257*4882a593Smuzhiyun FM10K_FLAG_RSS_FIELD_IPV4_UDP,
258*4882a593Smuzhiyun FM10K_FLAG_RSS_FIELD_IPV6_UDP,
259*4882a593Smuzhiyun FM10K_FLAG_SWPRI_CONFIG,
260*4882a593Smuzhiyun /* __FM10K_FLAGS_SIZE__ is used to calculate the size of
261*4882a593Smuzhiyun * interface->flags and must be the last value in this
262*4882a593Smuzhiyun * enumeration.
263*4882a593Smuzhiyun */
264*4882a593Smuzhiyun __FM10K_FLAGS_SIZE__
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun enum fm10k_state_t {
268*4882a593Smuzhiyun __FM10K_RESETTING,
269*4882a593Smuzhiyun __FM10K_RESET_DETACHED,
270*4882a593Smuzhiyun __FM10K_RESET_SUSPENDED,
271*4882a593Smuzhiyun __FM10K_DOWN,
272*4882a593Smuzhiyun __FM10K_SERVICE_SCHED,
273*4882a593Smuzhiyun __FM10K_SERVICE_REQUEST,
274*4882a593Smuzhiyun __FM10K_SERVICE_DISABLE,
275*4882a593Smuzhiyun __FM10K_MACVLAN_SCHED,
276*4882a593Smuzhiyun __FM10K_MACVLAN_REQUEST,
277*4882a593Smuzhiyun __FM10K_MACVLAN_DISABLE,
278*4882a593Smuzhiyun __FM10K_LINK_DOWN,
279*4882a593Smuzhiyun __FM10K_UPDATING_STATS,
280*4882a593Smuzhiyun /* This value must be last and determines the BITMAP size */
281*4882a593Smuzhiyun __FM10K_STATE_SIZE__,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun struct fm10k_intfc {
285*4882a593Smuzhiyun unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
286*4882a593Smuzhiyun struct net_device *netdev;
287*4882a593Smuzhiyun struct fm10k_l2_accel *l2_accel; /* pointer to L2 acceleration list */
288*4882a593Smuzhiyun struct pci_dev *pdev;
289*4882a593Smuzhiyun DECLARE_BITMAP(state, __FM10K_STATE_SIZE__);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* Access flag values using atomic *_bit() operations */
292*4882a593Smuzhiyun DECLARE_BITMAP(flags, __FM10K_FLAGS_SIZE__);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun int xcast_mode;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Tx fast path data */
297*4882a593Smuzhiyun int num_tx_queues;
298*4882a593Smuzhiyun u16 tx_itr;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Rx fast path data */
301*4882a593Smuzhiyun int num_rx_queues;
302*4882a593Smuzhiyun u16 rx_itr;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* TX */
305*4882a593Smuzhiyun struct fm10k_ring *tx_ring[MAX_QUEUES] ____cacheline_aligned_in_smp;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun u64 restart_queue;
308*4882a593Smuzhiyun u64 tx_busy;
309*4882a593Smuzhiyun u64 tx_csum_errors;
310*4882a593Smuzhiyun u64 alloc_failed;
311*4882a593Smuzhiyun u64 rx_csum_errors;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun u64 tx_bytes_nic;
314*4882a593Smuzhiyun u64 tx_packets_nic;
315*4882a593Smuzhiyun u64 rx_bytes_nic;
316*4882a593Smuzhiyun u64 rx_packets_nic;
317*4882a593Smuzhiyun u64 rx_drops_nic;
318*4882a593Smuzhiyun u64 rx_overrun_pf;
319*4882a593Smuzhiyun u64 rx_overrun_vf;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Debug Statistics */
322*4882a593Smuzhiyun u64 hw_sm_mbx_full;
323*4882a593Smuzhiyun u64 hw_csum_tx_good;
324*4882a593Smuzhiyun u64 hw_csum_rx_good;
325*4882a593Smuzhiyun u64 rx_switch_errors;
326*4882a593Smuzhiyun u64 rx_drops;
327*4882a593Smuzhiyun u64 rx_pp_errors;
328*4882a593Smuzhiyun u64 rx_link_errors;
329*4882a593Smuzhiyun u64 rx_length_errors;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun u32 tx_timeout_count;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* RX */
334*4882a593Smuzhiyun struct fm10k_ring *rx_ring[MAX_QUEUES];
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Queueing vectors */
337*4882a593Smuzhiyun struct fm10k_q_vector *q_vector[MAX_Q_VECTORS];
338*4882a593Smuzhiyun struct msix_entry *msix_entries;
339*4882a593Smuzhiyun int num_q_vectors; /* current number of q_vectors for device */
340*4882a593Smuzhiyun struct fm10k_ring_feature ring_feature[RING_F_ARRAY_SIZE];
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* SR-IOV information management structure */
343*4882a593Smuzhiyun struct fm10k_iov_data *iov_data;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun struct fm10k_hw_stats stats;
346*4882a593Smuzhiyun struct fm10k_hw hw;
347*4882a593Smuzhiyun /* Mailbox lock */
348*4882a593Smuzhiyun spinlock_t mbx_lock;
349*4882a593Smuzhiyun u32 __iomem *uc_addr;
350*4882a593Smuzhiyun u32 __iomem *sw_addr;
351*4882a593Smuzhiyun u16 msg_enable;
352*4882a593Smuzhiyun u16 tx_ring_count;
353*4882a593Smuzhiyun u16 rx_ring_count;
354*4882a593Smuzhiyun struct timer_list service_timer;
355*4882a593Smuzhiyun struct work_struct service_task;
356*4882a593Smuzhiyun unsigned long next_stats_update;
357*4882a593Smuzhiyun unsigned long next_tx_hang_check;
358*4882a593Smuzhiyun unsigned long last_reset;
359*4882a593Smuzhiyun unsigned long link_down_event;
360*4882a593Smuzhiyun bool host_ready;
361*4882a593Smuzhiyun bool lport_map_failed;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun u32 reta[FM10K_RETA_SIZE];
364*4882a593Smuzhiyun u32 rssrk[FM10K_RSSRK_SIZE];
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* UDP encapsulation port tracking information */
367*4882a593Smuzhiyun __be16 vxlan_port;
368*4882a593Smuzhiyun __be16 geneve_port;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* MAC/VLAN update queue */
371*4882a593Smuzhiyun struct list_head macvlan_requests;
372*4882a593Smuzhiyun struct delayed_work macvlan_task;
373*4882a593Smuzhiyun /* MAC/VLAN update queue lock */
374*4882a593Smuzhiyun spinlock_t macvlan_lock;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
377*4882a593Smuzhiyun struct dentry *dbg_intfc;
378*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #ifdef CONFIG_DCB
381*4882a593Smuzhiyun u8 pfc_en;
382*4882a593Smuzhiyun #endif
383*4882a593Smuzhiyun u8 rx_pause;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* GLORT resources in use by PF */
386*4882a593Smuzhiyun u16 glort;
387*4882a593Smuzhiyun u16 glort_count;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* VLAN ID for updating multicast/unicast lists */
390*4882a593Smuzhiyun u16 vid;
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
fm10k_mbx_lock(struct fm10k_intfc * interface)393*4882a593Smuzhiyun static inline void fm10k_mbx_lock(struct fm10k_intfc *interface)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun spin_lock(&interface->mbx_lock);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
fm10k_mbx_unlock(struct fm10k_intfc * interface)398*4882a593Smuzhiyun static inline void fm10k_mbx_unlock(struct fm10k_intfc *interface)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun spin_unlock(&interface->mbx_lock);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
fm10k_mbx_trylock(struct fm10k_intfc * interface)403*4882a593Smuzhiyun static inline int fm10k_mbx_trylock(struct fm10k_intfc *interface)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun return spin_trylock(&interface->mbx_lock);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* fm10k_test_staterr - test bits in Rx descriptor status and error fields */
fm10k_test_staterr(union fm10k_rx_desc * rx_desc,const u32 stat_err_bits)409*4882a593Smuzhiyun static inline __le32 fm10k_test_staterr(union fm10k_rx_desc *rx_desc,
410*4882a593Smuzhiyun const u32 stat_err_bits)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun return rx_desc->d.staterr & cpu_to_le32(stat_err_bits);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* fm10k_desc_unused - calculate if we have unused descriptors */
fm10k_desc_unused(struct fm10k_ring * ring)416*4882a593Smuzhiyun static inline u16 fm10k_desc_unused(struct fm10k_ring *ring)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun s16 unused = ring->next_to_clean - ring->next_to_use - 1;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return likely(unused < 0) ? unused + ring->count : unused;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun #define FM10K_TX_DESC(R, i) \
424*4882a593Smuzhiyun (&(((struct fm10k_tx_desc *)((R)->desc))[i]))
425*4882a593Smuzhiyun #define FM10K_RX_DESC(R, i) \
426*4882a593Smuzhiyun (&(((union fm10k_rx_desc *)((R)->desc))[i]))
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun #define FM10K_MAX_TXD_PWR 14
429*4882a593Smuzhiyun #define FM10K_MAX_DATA_PER_TXD (1u << FM10K_MAX_TXD_PWR)
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* Tx Descriptors needed, worst case */
432*4882a593Smuzhiyun #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), FM10K_MAX_DATA_PER_TXD)
433*4882a593Smuzhiyun #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun enum fm10k_tx_flags {
436*4882a593Smuzhiyun /* Tx offload flags */
437*4882a593Smuzhiyun FM10K_TX_FLAGS_CSUM = 0x01,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* This structure is stored as little endian values as that is the native
441*4882a593Smuzhiyun * format of the Rx descriptor. The ordering of these fields is reversed
442*4882a593Smuzhiyun * from the actual ftag header to allow for a single bswap to take care
443*4882a593Smuzhiyun * of placing all of the values in network order
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun union fm10k_ftag_info {
446*4882a593Smuzhiyun __le64 ftag;
447*4882a593Smuzhiyun struct {
448*4882a593Smuzhiyun /* dglort and sglort combined into a single 32bit desc read */
449*4882a593Smuzhiyun __le32 glort;
450*4882a593Smuzhiyun /* upper 16 bits of VLAN are reserved 0 for swpri_type_user */
451*4882a593Smuzhiyun __le32 vlan;
452*4882a593Smuzhiyun } d;
453*4882a593Smuzhiyun struct {
454*4882a593Smuzhiyun __le16 dglort;
455*4882a593Smuzhiyun __le16 sglort;
456*4882a593Smuzhiyun __le16 vlan;
457*4882a593Smuzhiyun __le16 swpri_type_user;
458*4882a593Smuzhiyun } w;
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun struct fm10k_cb {
462*4882a593Smuzhiyun union {
463*4882a593Smuzhiyun __le64 tstamp;
464*4882a593Smuzhiyun unsigned long ts_tx_timeout;
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun union fm10k_ftag_info fi;
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun #define FM10K_CB(skb) ((struct fm10k_cb *)(skb)->cb)
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* main */
472*4882a593Smuzhiyun extern char fm10k_driver_name[];
473*4882a593Smuzhiyun int fm10k_init_queueing_scheme(struct fm10k_intfc *interface);
474*4882a593Smuzhiyun void fm10k_clear_queueing_scheme(struct fm10k_intfc *interface);
475*4882a593Smuzhiyun __be16 fm10k_tx_encap_offload(struct sk_buff *skb);
476*4882a593Smuzhiyun netdev_tx_t fm10k_xmit_frame_ring(struct sk_buff *skb,
477*4882a593Smuzhiyun struct fm10k_ring *tx_ring);
478*4882a593Smuzhiyun void fm10k_tx_timeout_reset(struct fm10k_intfc *interface);
479*4882a593Smuzhiyun u64 fm10k_get_tx_pending(struct fm10k_ring *ring, bool in_sw);
480*4882a593Smuzhiyun bool fm10k_check_tx_hang(struct fm10k_ring *tx_ring);
481*4882a593Smuzhiyun void fm10k_alloc_rx_buffers(struct fm10k_ring *rx_ring, u16 cleaned_count);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* PCI */
484*4882a593Smuzhiyun void fm10k_mbx_free_irq(struct fm10k_intfc *);
485*4882a593Smuzhiyun int fm10k_mbx_request_irq(struct fm10k_intfc *);
486*4882a593Smuzhiyun void fm10k_qv_free_irq(struct fm10k_intfc *interface);
487*4882a593Smuzhiyun int fm10k_qv_request_irq(struct fm10k_intfc *interface);
488*4882a593Smuzhiyun int fm10k_register_pci_driver(void);
489*4882a593Smuzhiyun void fm10k_unregister_pci_driver(void);
490*4882a593Smuzhiyun void fm10k_up(struct fm10k_intfc *interface);
491*4882a593Smuzhiyun void fm10k_down(struct fm10k_intfc *interface);
492*4882a593Smuzhiyun void fm10k_update_stats(struct fm10k_intfc *interface);
493*4882a593Smuzhiyun void fm10k_service_event_schedule(struct fm10k_intfc *interface);
494*4882a593Smuzhiyun void fm10k_macvlan_schedule(struct fm10k_intfc *interface);
495*4882a593Smuzhiyun void fm10k_update_rx_drop_en(struct fm10k_intfc *interface);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* Netdev */
498*4882a593Smuzhiyun struct net_device *fm10k_alloc_netdev(const struct fm10k_info *info);
499*4882a593Smuzhiyun int fm10k_setup_rx_resources(struct fm10k_ring *);
500*4882a593Smuzhiyun int fm10k_setup_tx_resources(struct fm10k_ring *);
501*4882a593Smuzhiyun void fm10k_free_rx_resources(struct fm10k_ring *);
502*4882a593Smuzhiyun void fm10k_free_tx_resources(struct fm10k_ring *);
503*4882a593Smuzhiyun void fm10k_clean_all_rx_rings(struct fm10k_intfc *);
504*4882a593Smuzhiyun void fm10k_clean_all_tx_rings(struct fm10k_intfc *);
505*4882a593Smuzhiyun void fm10k_unmap_and_free_tx_resource(struct fm10k_ring *,
506*4882a593Smuzhiyun struct fm10k_tx_buffer *);
507*4882a593Smuzhiyun void fm10k_restore_rx_state(struct fm10k_intfc *);
508*4882a593Smuzhiyun void fm10k_reset_rx_state(struct fm10k_intfc *);
509*4882a593Smuzhiyun int fm10k_setup_tc(struct net_device *dev, u8 tc);
510*4882a593Smuzhiyun int fm10k_open(struct net_device *netdev);
511*4882a593Smuzhiyun int fm10k_close(struct net_device *netdev);
512*4882a593Smuzhiyun int fm10k_queue_vlan_request(struct fm10k_intfc *interface, u32 vid,
513*4882a593Smuzhiyun u8 vsi, bool set);
514*4882a593Smuzhiyun int fm10k_queue_mac_request(struct fm10k_intfc *interface, u16 glort,
515*4882a593Smuzhiyun const unsigned char *addr, u16 vid, bool set);
516*4882a593Smuzhiyun void fm10k_clear_macvlan_queue(struct fm10k_intfc *interface,
517*4882a593Smuzhiyun u16 glort, bool vlans);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* Ethtool */
520*4882a593Smuzhiyun void fm10k_set_ethtool_ops(struct net_device *dev);
521*4882a593Smuzhiyun void fm10k_write_reta(struct fm10k_intfc *interface, const u32 *indir);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* IOV */
524*4882a593Smuzhiyun s32 fm10k_iov_event(struct fm10k_intfc *interface);
525*4882a593Smuzhiyun s32 fm10k_iov_mbx(struct fm10k_intfc *interface);
526*4882a593Smuzhiyun void fm10k_iov_suspend(struct pci_dev *pdev);
527*4882a593Smuzhiyun int fm10k_iov_resume(struct pci_dev *pdev);
528*4882a593Smuzhiyun void fm10k_iov_disable(struct pci_dev *pdev);
529*4882a593Smuzhiyun int fm10k_iov_configure(struct pci_dev *pdev, int num_vfs);
530*4882a593Smuzhiyun void fm10k_iov_update_stats(struct fm10k_intfc *interface);
531*4882a593Smuzhiyun s32 fm10k_iov_update_pvid(struct fm10k_intfc *interface, u16 glort, u16 pvid);
532*4882a593Smuzhiyun int fm10k_ndo_set_vf_mac(struct net_device *netdev, int vf_idx, u8 *mac);
533*4882a593Smuzhiyun int fm10k_ndo_set_vf_vlan(struct net_device *netdev,
534*4882a593Smuzhiyun int vf_idx, u16 vid, u8 qos, __be16 vlan_proto);
535*4882a593Smuzhiyun int fm10k_ndo_set_vf_bw(struct net_device *netdev, int vf_idx,
536*4882a593Smuzhiyun int __always_unused min_rate, int max_rate);
537*4882a593Smuzhiyun int fm10k_ndo_get_vf_config(struct net_device *netdev,
538*4882a593Smuzhiyun int vf_idx, struct ifla_vf_info *ivi);
539*4882a593Smuzhiyun int fm10k_ndo_get_vf_stats(struct net_device *netdev,
540*4882a593Smuzhiyun int vf_idx, struct ifla_vf_stats *stats);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* DebugFS */
543*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
544*4882a593Smuzhiyun void fm10k_dbg_q_vector_init(struct fm10k_q_vector *q_vector);
545*4882a593Smuzhiyun void fm10k_dbg_q_vector_exit(struct fm10k_q_vector *q_vector);
546*4882a593Smuzhiyun void fm10k_dbg_intfc_init(struct fm10k_intfc *interface);
547*4882a593Smuzhiyun void fm10k_dbg_intfc_exit(struct fm10k_intfc *interface);
548*4882a593Smuzhiyun void fm10k_dbg_init(void);
549*4882a593Smuzhiyun void fm10k_dbg_exit(void);
550*4882a593Smuzhiyun #else
fm10k_dbg_q_vector_init(struct fm10k_q_vector * q_vector)551*4882a593Smuzhiyun static inline void fm10k_dbg_q_vector_init(struct fm10k_q_vector *q_vector) {}
fm10k_dbg_q_vector_exit(struct fm10k_q_vector * q_vector)552*4882a593Smuzhiyun static inline void fm10k_dbg_q_vector_exit(struct fm10k_q_vector *q_vector) {}
fm10k_dbg_intfc_init(struct fm10k_intfc * interface)553*4882a593Smuzhiyun static inline void fm10k_dbg_intfc_init(struct fm10k_intfc *interface) {}
fm10k_dbg_intfc_exit(struct fm10k_intfc * interface)554*4882a593Smuzhiyun static inline void fm10k_dbg_intfc_exit(struct fm10k_intfc *interface) {}
fm10k_dbg_init(void)555*4882a593Smuzhiyun static inline void fm10k_dbg_init(void) {}
fm10k_dbg_exit(void)556*4882a593Smuzhiyun static inline void fm10k_dbg_exit(void) {}
557*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* DCB */
560*4882a593Smuzhiyun #ifdef CONFIG_DCB
561*4882a593Smuzhiyun void fm10k_dcbnl_set_ops(struct net_device *dev);
562*4882a593Smuzhiyun #else
fm10k_dcbnl_set_ops(struct net_device * dev)563*4882a593Smuzhiyun static inline void fm10k_dcbnl_set_ops(struct net_device *dev) {}
564*4882a593Smuzhiyun #endif
565*4882a593Smuzhiyun #endif /* _FM10K_H_ */
566