1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 1999 - 2018 Intel Corporation. */ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef _E1000_DEFINES_H_ 5*4882a593Smuzhiyun #define _E1000_DEFINES_H_ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 8*4882a593Smuzhiyun #define REQ_TX_DESCRIPTOR_MULTIPLE 8 9*4882a593Smuzhiyun #define REQ_RX_DESCRIPTOR_MULTIPLE 8 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* Definitions for power management and wakeup registers */ 12*4882a593Smuzhiyun /* Wake Up Control */ 13*4882a593Smuzhiyun #define E1000_WUC_APME 0x00000001 /* APM Enable */ 14*4882a593Smuzhiyun #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 15*4882a593Smuzhiyun #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */ 16*4882a593Smuzhiyun #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ 17*4882a593Smuzhiyun #define E1000_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* Wake Up Filter Control */ 20*4882a593Smuzhiyun #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 21*4882a593Smuzhiyun #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 22*4882a593Smuzhiyun #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 23*4882a593Smuzhiyun #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 24*4882a593Smuzhiyun #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 25*4882a593Smuzhiyun #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* Wake Up Status */ 28*4882a593Smuzhiyun #define E1000_WUS_LNKC E1000_WUFC_LNKC 29*4882a593Smuzhiyun #define E1000_WUS_MAG E1000_WUFC_MAG 30*4882a593Smuzhiyun #define E1000_WUS_EX E1000_WUFC_EX 31*4882a593Smuzhiyun #define E1000_WUS_MC E1000_WUFC_MC 32*4882a593Smuzhiyun #define E1000_WUS_BC E1000_WUFC_BC 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* Extended Device Control */ 35*4882a593Smuzhiyun #define E1000_CTRL_EXT_LPCD 0x00000004 /* LCD Power Cycle Done */ 36*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */ 37*4882a593Smuzhiyun #define E1000_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */ 38*4882a593Smuzhiyun #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ 39*4882a593Smuzhiyun #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ 40*4882a593Smuzhiyun #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 41*4882a593Smuzhiyun #define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clock Gating */ 42*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 43*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000 44*4882a593Smuzhiyun #define E1000_CTRL_EXT_EIAME 0x01000000 45*4882a593Smuzhiyun #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */ 46*4882a593Smuzhiyun #define E1000_CTRL_EXT_IAME 0x08000000 /* Int ACK Auto-mask */ 47*4882a593Smuzhiyun #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */ 48*4882a593Smuzhiyun #define E1000_CTRL_EXT_LSECCK 0x00001000 49*4882a593Smuzhiyun #define E1000_CTRL_EXT_PHYPDEN 0x00100000 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* Receive Descriptor bit definitions */ 52*4882a593Smuzhiyun #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 53*4882a593Smuzhiyun #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 54*4882a593Smuzhiyun #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 55*4882a593Smuzhiyun #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 56*4882a593Smuzhiyun #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ 57*4882a593Smuzhiyun #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 58*4882a593Smuzhiyun #define E1000_RXD_ERR_CE 0x01 /* CRC Error */ 59*4882a593Smuzhiyun #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */ 60*4882a593Smuzhiyun #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */ 61*4882a593Smuzhiyun #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ 62*4882a593Smuzhiyun #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ 63*4882a593Smuzhiyun #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */ 64*4882a593Smuzhiyun #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */ 65*4882a593Smuzhiyun #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_TST 0x00000100 /* Time Stamp taken */ 68*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_CE 0x01000000 69*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_SE 0x02000000 70*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_SEQ 0x04000000 71*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_CXE 0x10000000 72*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_RXE 0x80000000 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* mask to determine if packets should be dropped due to frame errors */ 75*4882a593Smuzhiyun #define E1000_RXD_ERR_FRAME_ERR_MASK ( \ 76*4882a593Smuzhiyun E1000_RXD_ERR_CE | \ 77*4882a593Smuzhiyun E1000_RXD_ERR_SE | \ 78*4882a593Smuzhiyun E1000_RXD_ERR_SEQ | \ 79*4882a593Smuzhiyun E1000_RXD_ERR_CXE | \ 80*4882a593Smuzhiyun E1000_RXD_ERR_RXE) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* Same mask, but for extended and packet split descriptors */ 83*4882a593Smuzhiyun #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ 84*4882a593Smuzhiyun E1000_RXDEXT_STATERR_CE | \ 85*4882a593Smuzhiyun E1000_RXDEXT_STATERR_SE | \ 86*4882a593Smuzhiyun E1000_RXDEXT_STATERR_SEQ | \ 87*4882a593Smuzhiyun E1000_RXDEXT_STATERR_CXE | \ 88*4882a593Smuzhiyun E1000_RXDEXT_STATERR_RXE) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000 91*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 92*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000 93*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 94*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000 95*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* Management Control */ 100*4882a593Smuzhiyun #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 101*4882a593Smuzhiyun #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 102*4882a593Smuzhiyun #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ 103*4882a593Smuzhiyun #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 104*4882a593Smuzhiyun #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 105*4882a593Smuzhiyun /* Enable MAC address filtering */ 106*4882a593Smuzhiyun #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 107*4882a593Smuzhiyun /* Enable MNG packets to host memory */ 108*4882a593Smuzhiyun #define E1000_MANC_EN_MNG2HOST 0x00200000 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define E1000_MANC2H_PORT_623 0x00000020 /* Port 0x26f */ 111*4882a593Smuzhiyun #define E1000_MANC2H_PORT_664 0x00000040 /* Port 0x298 */ 112*4882a593Smuzhiyun #define E1000_MDEF_PORT_623 0x00000800 /* Port 0x26f */ 113*4882a593Smuzhiyun #define E1000_MDEF_PORT_664 0x00000400 /* Port 0x298 */ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* Receive Control */ 116*4882a593Smuzhiyun #define E1000_RCTL_EN 0x00000002 /* enable */ 117*4882a593Smuzhiyun #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 118*4882a593Smuzhiyun #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */ 119*4882a593Smuzhiyun #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */ 120*4882a593Smuzhiyun #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 121*4882a593Smuzhiyun #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */ 122*4882a593Smuzhiyun #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 123*4882a593Smuzhiyun #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 124*4882a593Smuzhiyun #define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */ 125*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min threshold size */ 126*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_HEX 0x00010000 127*4882a593Smuzhiyun #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 128*4882a593Smuzhiyun #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ 129*4882a593Smuzhiyun #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 130*4882a593Smuzhiyun /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ 131*4882a593Smuzhiyun #define E1000_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */ 132*4882a593Smuzhiyun #define E1000_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */ 133*4882a593Smuzhiyun #define E1000_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */ 134*4882a593Smuzhiyun #define E1000_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */ 135*4882a593Smuzhiyun /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ 136*4882a593Smuzhiyun #define E1000_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */ 137*4882a593Smuzhiyun #define E1000_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */ 138*4882a593Smuzhiyun #define E1000_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */ 139*4882a593Smuzhiyun #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 140*4882a593Smuzhiyun #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 141*4882a593Smuzhiyun #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */ 142*4882a593Smuzhiyun #define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */ 143*4882a593Smuzhiyun #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 144*4882a593Smuzhiyun #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */ 145*4882a593Smuzhiyun #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Use byte values for the following shift parameters 148*4882a593Smuzhiyun * Usage: 149*4882a593Smuzhiyun * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & 150*4882a593Smuzhiyun * E1000_PSRCTL_BSIZE0_MASK) | 151*4882a593Smuzhiyun * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & 152*4882a593Smuzhiyun * E1000_PSRCTL_BSIZE1_MASK) | 153*4882a593Smuzhiyun * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & 154*4882a593Smuzhiyun * E1000_PSRCTL_BSIZE2_MASK) | 155*4882a593Smuzhiyun * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; 156*4882a593Smuzhiyun * E1000_PSRCTL_BSIZE3_MASK)) 157*4882a593Smuzhiyun * where value0 = [128..16256], default=256 158*4882a593Smuzhiyun * value1 = [1024..64512], default=4096 159*4882a593Smuzhiyun * value2 = [0..64512], default=4096 160*4882a593Smuzhiyun * value3 = [0..64512], default=0 161*4882a593Smuzhiyun */ 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F 164*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00 165*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000 166*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 169*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 170*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 171*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* SWFW_SYNC Definitions */ 174*4882a593Smuzhiyun #define E1000_SWFW_EEP_SM 0x1 175*4882a593Smuzhiyun #define E1000_SWFW_PHY0_SM 0x2 176*4882a593Smuzhiyun #define E1000_SWFW_PHY1_SM 0x4 177*4882a593Smuzhiyun #define E1000_SWFW_CSR_SM 0x8 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* Device Control */ 180*4882a593Smuzhiyun #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 181*4882a593Smuzhiyun #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */ 182*4882a593Smuzhiyun #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 183*4882a593Smuzhiyun #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 184*4882a593Smuzhiyun #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 185*4882a593Smuzhiyun #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 186*4882a593Smuzhiyun #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 187*4882a593Smuzhiyun #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */ 188*4882a593Smuzhiyun #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 189*4882a593Smuzhiyun #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 190*4882a593Smuzhiyun #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 191*4882a593Smuzhiyun #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 192*4882a593Smuzhiyun #define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000 /* SW control of LANPHYPC */ 193*4882a593Smuzhiyun #define E1000_CTRL_LANPHYPC_VALUE 0x00020000 /* SW value of LANPHYPC */ 194*4882a593Smuzhiyun #define E1000_CTRL_MEHE 0x00080000 /* Memory Error Handling Enable */ 195*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 196*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 197*4882a593Smuzhiyun #define E1000_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */ 198*4882a593Smuzhiyun #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000 /* PHY PM enable */ 199*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ 200*4882a593Smuzhiyun #define E1000_CTRL_RST 0x04000000 /* Global reset */ 201*4882a593Smuzhiyun #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 202*4882a593Smuzhiyun #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 203*4882a593Smuzhiyun #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 204*4882a593Smuzhiyun #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define E1000_PCS_LCTL_FORCE_FCTRL 0x80 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define E1000_PCS_LSTS_AN_COMPLETE 0x10000 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* Device Status */ 211*4882a593Smuzhiyun #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 212*4882a593Smuzhiyun #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 213*4882a593Smuzhiyun #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 214*4882a593Smuzhiyun #define E1000_STATUS_FUNC_SHIFT 2 215*4882a593Smuzhiyun #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 216*4882a593Smuzhiyun #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 217*4882a593Smuzhiyun #define E1000_STATUS_SPEED_MASK 0x000000C0 218*4882a593Smuzhiyun #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ 219*4882a593Smuzhiyun #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 220*4882a593Smuzhiyun #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 221*4882a593Smuzhiyun #define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion by NVM */ 222*4882a593Smuzhiyun #define E1000_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */ 223*4882a593Smuzhiyun #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Master Req status */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* PCIm function state */ 226*4882a593Smuzhiyun #define E1000_STATUS_PCIM_STATE 0x40000000 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define HALF_DUPLEX 1 229*4882a593Smuzhiyun #define FULL_DUPLEX 2 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define ADVERTISE_10_HALF 0x0001 232*4882a593Smuzhiyun #define ADVERTISE_10_FULL 0x0002 233*4882a593Smuzhiyun #define ADVERTISE_100_HALF 0x0004 234*4882a593Smuzhiyun #define ADVERTISE_100_FULL 0x0008 235*4882a593Smuzhiyun #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */ 236*4882a593Smuzhiyun #define ADVERTISE_1000_FULL 0x0020 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* 1000/H is not supported, nor spec-compliant. */ 239*4882a593Smuzhiyun #define E1000_ALL_SPEED_DUPLEX ( \ 240*4882a593Smuzhiyun ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \ 241*4882a593Smuzhiyun ADVERTISE_100_FULL | ADVERTISE_1000_FULL) 242*4882a593Smuzhiyun #define E1000_ALL_NOT_GIG ( \ 243*4882a593Smuzhiyun ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \ 244*4882a593Smuzhiyun ADVERTISE_100_FULL) 245*4882a593Smuzhiyun #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL) 246*4882a593Smuzhiyun #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL) 247*4882a593Smuzhiyun #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF) 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* LED Control */ 252*4882a593Smuzhiyun #define E1000_PHY_LED0_MODE_MASK 0x00000007 253*4882a593Smuzhiyun #define E1000_PHY_LED0_IVRT 0x00000008 254*4882a593Smuzhiyun #define E1000_PHY_LED0_MASK 0x0000001F 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 257*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_MODE_SHIFT 0 258*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_IVRT 0x00000040 259*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_BLINK 0x00000080 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_UP 0x2 262*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LED_ON 0xE 263*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LED_OFF 0xF 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* Transmit Descriptor bit definitions */ 266*4882a593Smuzhiyun #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */ 267*4882a593Smuzhiyun #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 268*4882a593Smuzhiyun #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 269*4882a593Smuzhiyun #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 270*4882a593Smuzhiyun #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 271*4882a593Smuzhiyun #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 272*4882a593Smuzhiyun #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 273*4882a593Smuzhiyun #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ 274*4882a593Smuzhiyun #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ 275*4882a593Smuzhiyun #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 276*4882a593Smuzhiyun #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ 277*4882a593Smuzhiyun #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 278*4882a593Smuzhiyun #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */ 279*4882a593Smuzhiyun #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */ 280*4882a593Smuzhiyun #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */ 281*4882a593Smuzhiyun #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */ 282*4882a593Smuzhiyun #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */ 283*4882a593Smuzhiyun #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ 284*4882a593Smuzhiyun #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */ 285*4882a593Smuzhiyun #define E1000_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */ 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* Transmit Control */ 288*4882a593Smuzhiyun #define E1000_TCTL_EN 0x00000002 /* enable Tx */ 289*4882a593Smuzhiyun #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 290*4882a593Smuzhiyun #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 291*4882a593Smuzhiyun #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 292*4882a593Smuzhiyun #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 293*4882a593Smuzhiyun #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */ 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* SerDes Control */ 296*4882a593Smuzhiyun #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 297*4882a593Smuzhiyun #define E1000_SCTL_ENABLE_SERDES_LOOPBACK 0x0410 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* Receive Checksum Control */ 300*4882a593Smuzhiyun #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 301*4882a593Smuzhiyun #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */ 302*4882a593Smuzhiyun #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* Header split receive */ 305*4882a593Smuzhiyun #define E1000_RFCTL_NFSW_DIS 0x00000040 306*4882a593Smuzhiyun #define E1000_RFCTL_NFSR_DIS 0x00000080 307*4882a593Smuzhiyun #define E1000_RFCTL_ACK_DIS 0x00001000 308*4882a593Smuzhiyun #define E1000_RFCTL_EXTEN 0x00008000 309*4882a593Smuzhiyun #define E1000_RFCTL_IPV6_EX_DIS 0x00010000 310*4882a593Smuzhiyun #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* Collision related configuration parameters */ 313*4882a593Smuzhiyun #define E1000_COLLISION_THRESHOLD 15 314*4882a593Smuzhiyun #define E1000_CT_SHIFT 4 315*4882a593Smuzhiyun #define E1000_COLLISION_DISTANCE 63 316*4882a593Smuzhiyun #define E1000_COLD_SHIFT 12 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun /* Default values for the transmit IPG register */ 319*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGT_COPPER 8 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define E1000_TIPG_IPGT_MASK 0x000003FF 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGR1 8 324*4882a593Smuzhiyun #define E1000_TIPG_IPGR1_SHIFT 10 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGR2 6 327*4882a593Smuzhiyun #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 328*4882a593Smuzhiyun #define E1000_TIPG_IPGR2_SHIFT 20 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define MAX_JUMBO_FRAME_SIZE 0x3F00 331*4882a593Smuzhiyun #define E1000_TX_PTR_GAP 0x1F 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* Extended Configuration Control and Size */ 334*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020 335*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001 336*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008 337*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020 338*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080 339*4882a593Smuzhiyun #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000 340*4882a593Smuzhiyun #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16 341*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000 342*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #define E1000_PHY_CTRL_D0A_LPLU 0x00000002 345*4882a593Smuzhiyun #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004 346*4882a593Smuzhiyun #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 347*4882a593Smuzhiyun #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define E1000_KABGTXD_BGSQLBIAS 0x00050000 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun /* Low Power IDLE Control */ 352*4882a593Smuzhiyun #define E1000_LPIC_LPIET_SHIFT 24 /* Low Power Idle Entry Time */ 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun /* PBA constants */ 355*4882a593Smuzhiyun #define E1000_PBA_8K 0x0008 /* 8KB */ 356*4882a593Smuzhiyun #define E1000_PBA_16K 0x0010 /* 16KB */ 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun #define E1000_PBA_RXA_MASK 0xFFFF 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun #define E1000_PBS_16K E1000_PBA_16K 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* Uncorrectable/correctable ECC Error counts and enable bits */ 363*4882a593Smuzhiyun #define E1000_PBECCSTS_CORR_ERR_CNT_MASK 0x000000FF 364*4882a593Smuzhiyun #define E1000_PBECCSTS_UNCORR_ERR_CNT_MASK 0x0000FF00 365*4882a593Smuzhiyun #define E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT 8 366*4882a593Smuzhiyun #define E1000_PBECCSTS_ECC_ENABLE 0x00010000 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun #define IFS_MAX 80 369*4882a593Smuzhiyun #define IFS_MIN 40 370*4882a593Smuzhiyun #define IFS_RATIO 4 371*4882a593Smuzhiyun #define IFS_STEP 10 372*4882a593Smuzhiyun #define MIN_NUM_XMITS 1000 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* SW Semaphore Register */ 375*4882a593Smuzhiyun #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 376*4882a593Smuzhiyun #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 377*4882a593Smuzhiyun #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun #define E1000_SWSM2_LOCK 0x00000002 /* Secondary driver semaphore bit */ 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun /* Interrupt Cause Read */ 382*4882a593Smuzhiyun #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 383*4882a593Smuzhiyun #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 384*4882a593Smuzhiyun #define E1000_ICR_RXSEQ 0x00000008 /* Rx sequence error */ 385*4882a593Smuzhiyun #define E1000_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */ 386*4882a593Smuzhiyun #define E1000_ICR_RXO 0x00000040 /* Receiver Overrun */ 387*4882a593Smuzhiyun #define E1000_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */ 388*4882a593Smuzhiyun #define E1000_ICR_MDAC 0x00000200 /* MDIO Access Complete */ 389*4882a593Smuzhiyun #define E1000_ICR_SRPD 0x00010000 /* Small Receive Packet Detected */ 390*4882a593Smuzhiyun #define E1000_ICR_ACK 0x00020000 /* Receive ACK Frame Detected */ 391*4882a593Smuzhiyun #define E1000_ICR_MNG 0x00040000 /* Manageability Event Detected */ 392*4882a593Smuzhiyun #define E1000_ICR_ECCER 0x00400000 /* Uncorrectable ECC Error */ 393*4882a593Smuzhiyun /* If this bit asserted, the driver should claim the interrupt */ 394*4882a593Smuzhiyun #define E1000_ICR_INT_ASSERTED 0x80000000 395*4882a593Smuzhiyun #define E1000_ICR_RXQ0 0x00100000 /* Rx Queue 0 Interrupt */ 396*4882a593Smuzhiyun #define E1000_ICR_RXQ1 0x00200000 /* Rx Queue 1 Interrupt */ 397*4882a593Smuzhiyun #define E1000_ICR_TXQ0 0x00400000 /* Tx Queue 0 Interrupt */ 398*4882a593Smuzhiyun #define E1000_ICR_TXQ1 0x00800000 /* Tx Queue 1 Interrupt */ 399*4882a593Smuzhiyun #define E1000_ICR_OTHER 0x01000000 /* Other Interrupt */ 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun /* PBA ECC Register */ 402*4882a593Smuzhiyun #define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000 /* ECC counter mask */ 403*4882a593Smuzhiyun #define E1000_PBA_ECC_COUNTER_SHIFT 20 /* ECC counter shift value */ 404*4882a593Smuzhiyun #define E1000_PBA_ECC_CORR_EN 0x00000001 /* ECC correction enable */ 405*4882a593Smuzhiyun #define E1000_PBA_ECC_STAT_CLR 0x00000002 /* Clear ECC error counter */ 406*4882a593Smuzhiyun #define E1000_PBA_ECC_INT_EN 0x00000004 /* Enable ICR bit 5 for ECC */ 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun /* This defines the bits that are set in the Interrupt Mask 409*4882a593Smuzhiyun * Set/Read Register. Each bit is documented below: 410*4882a593Smuzhiyun * o RXT0 = Receiver Timer Interrupt (ring 0) 411*4882a593Smuzhiyun * o TXDW = Transmit Descriptor Written Back 412*4882a593Smuzhiyun * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 413*4882a593Smuzhiyun * o RXSEQ = Receive Sequence Error 414*4882a593Smuzhiyun * o LSC = Link Status Change 415*4882a593Smuzhiyun */ 416*4882a593Smuzhiyun #define IMS_ENABLE_MASK ( \ 417*4882a593Smuzhiyun E1000_IMS_RXT0 | \ 418*4882a593Smuzhiyun E1000_IMS_TXDW | \ 419*4882a593Smuzhiyun E1000_IMS_RXDMT0 | \ 420*4882a593Smuzhiyun E1000_IMS_RXSEQ | \ 421*4882a593Smuzhiyun E1000_IMS_LSC) 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun /* These are all of the events related to the OTHER interrupt. 424*4882a593Smuzhiyun */ 425*4882a593Smuzhiyun #define IMS_OTHER_MASK ( \ 426*4882a593Smuzhiyun E1000_IMS_LSC | \ 427*4882a593Smuzhiyun E1000_IMS_RXO | \ 428*4882a593Smuzhiyun E1000_IMS_MDAC | \ 429*4882a593Smuzhiyun E1000_IMS_SRPD | \ 430*4882a593Smuzhiyun E1000_IMS_ACK | \ 431*4882a593Smuzhiyun E1000_IMS_MNG) 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun /* Interrupt Mask Set */ 434*4882a593Smuzhiyun #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 435*4882a593Smuzhiyun #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 436*4882a593Smuzhiyun #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */ 437*4882a593Smuzhiyun #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */ 438*4882a593Smuzhiyun #define E1000_IMS_RXO E1000_ICR_RXO /* Receiver Overrun */ 439*4882a593Smuzhiyun #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* Rx timer intr */ 440*4882a593Smuzhiyun #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO Access Complete */ 441*4882a593Smuzhiyun #define E1000_IMS_SRPD E1000_ICR_SRPD /* Small Receive Packet */ 442*4882a593Smuzhiyun #define E1000_IMS_ACK E1000_ICR_ACK /* Receive ACK Frame Detected */ 443*4882a593Smuzhiyun #define E1000_IMS_MNG E1000_ICR_MNG /* Manageability Event */ 444*4882a593Smuzhiyun #define E1000_IMS_ECCER E1000_ICR_ECCER /* Uncorrectable ECC Error */ 445*4882a593Smuzhiyun #define E1000_IMS_RXQ0 E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */ 446*4882a593Smuzhiyun #define E1000_IMS_RXQ1 E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */ 447*4882a593Smuzhiyun #define E1000_IMS_TXQ0 E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */ 448*4882a593Smuzhiyun #define E1000_IMS_TXQ1 E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */ 449*4882a593Smuzhiyun #define E1000_IMS_OTHER E1000_ICR_OTHER /* Other Interrupt */ 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun /* Interrupt Cause Set */ 452*4882a593Smuzhiyun #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 453*4882a593Smuzhiyun #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */ 454*4882a593Smuzhiyun #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */ 455*4882a593Smuzhiyun #define E1000_ICS_OTHER E1000_ICR_OTHER /* Other Interrupt */ 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun /* Transmit Descriptor Control */ 458*4882a593Smuzhiyun #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ 459*4882a593Smuzhiyun #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ 460*4882a593Smuzhiyun #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ 461*4882a593Smuzhiyun #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ 462*4882a593Smuzhiyun #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 463*4882a593Smuzhiyun #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */ 464*4882a593Smuzhiyun /* Enable the counting of desc. still to be processed. */ 465*4882a593Smuzhiyun #define E1000_TXDCTL_COUNT_DESC 0x00400000 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun /* Flow Control Constants */ 468*4882a593Smuzhiyun #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 469*4882a593Smuzhiyun #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 470*4882a593Smuzhiyun #define FLOW_CONTROL_TYPE 0x8808 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun /* 802.1q VLAN Packet Size */ 473*4882a593Smuzhiyun #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun /* Receive Address 476*4882a593Smuzhiyun * Number of high/low register pairs in the RAR. The RAR (Receive Address 477*4882a593Smuzhiyun * Registers) holds the directed and multicast addresses that we monitor. 478*4882a593Smuzhiyun * Technically, we have 16 spots. However, we reserve one of these spots 479*4882a593Smuzhiyun * (RAR[15]) for our directed address used by controllers with 480*4882a593Smuzhiyun * manageability enabled, allowing us room for 15 multicast addresses. 481*4882a593Smuzhiyun */ 482*4882a593Smuzhiyun #define E1000_RAR_ENTRIES 15 483*4882a593Smuzhiyun #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 484*4882a593Smuzhiyun #define E1000_RAL_MAC_ADDR_LEN 4 485*4882a593Smuzhiyun #define E1000_RAH_MAC_ADDR_LEN 2 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun /* Error Codes */ 488*4882a593Smuzhiyun #define E1000_ERR_NVM 1 489*4882a593Smuzhiyun #define E1000_ERR_PHY 2 490*4882a593Smuzhiyun #define E1000_ERR_CONFIG 3 491*4882a593Smuzhiyun #define E1000_ERR_PARAM 4 492*4882a593Smuzhiyun #define E1000_ERR_MAC_INIT 5 493*4882a593Smuzhiyun #define E1000_ERR_PHY_TYPE 6 494*4882a593Smuzhiyun #define E1000_ERR_RESET 9 495*4882a593Smuzhiyun #define E1000_ERR_MASTER_REQUESTS_PENDING 10 496*4882a593Smuzhiyun #define E1000_ERR_HOST_INTERFACE_COMMAND 11 497*4882a593Smuzhiyun #define E1000_BLK_PHY_RESET 12 498*4882a593Smuzhiyun #define E1000_ERR_SWFW_SYNC 13 499*4882a593Smuzhiyun #define E1000_NOT_IMPLEMENTED 14 500*4882a593Smuzhiyun #define E1000_ERR_INVALID_ARGUMENT 16 501*4882a593Smuzhiyun #define E1000_ERR_NO_SPACE 17 502*4882a593Smuzhiyun #define E1000_ERR_NVM_PBA_SECTION 18 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun /* Loop limit on how long we wait for auto-negotiation to complete */ 505*4882a593Smuzhiyun #define FIBER_LINK_UP_LIMIT 50 506*4882a593Smuzhiyun #define COPPER_LINK_UP_LIMIT 10 507*4882a593Smuzhiyun #define PHY_AUTO_NEG_LIMIT 45 508*4882a593Smuzhiyun #define PHY_FORCE_LIMIT 20 509*4882a593Smuzhiyun /* Number of 100 microseconds we wait for PCI Express master disable */ 510*4882a593Smuzhiyun #define MASTER_DISABLE_TIMEOUT 800 511*4882a593Smuzhiyun /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 512*4882a593Smuzhiyun #define PHY_CFG_TIMEOUT 100 513*4882a593Smuzhiyun /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ 514*4882a593Smuzhiyun #define MDIO_OWNERSHIP_TIMEOUT 10 515*4882a593Smuzhiyun /* Number of milliseconds for NVM auto read done after MAC reset. */ 516*4882a593Smuzhiyun #define AUTO_READ_DONE_TIMEOUT 10 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun /* Flow Control */ 519*4882a593Smuzhiyun #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ 520*4882a593Smuzhiyun #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ 521*4882a593Smuzhiyun #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun /* Transmit Configuration Word */ 524*4882a593Smuzhiyun #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */ 525*4882a593Smuzhiyun #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 526*4882a593Smuzhiyun #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 527*4882a593Smuzhiyun #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ 528*4882a593Smuzhiyun #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */ 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun /* Receive Configuration Word */ 531*4882a593Smuzhiyun #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */ 532*4882a593Smuzhiyun #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */ 533*4882a593Smuzhiyun #define E1000_RXCW_C 0x20000000 /* Receive config */ 534*4882a593Smuzhiyun #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */ 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun /* HH Time Sync */ 537*4882a593Smuzhiyun #define E1000_TSYNCTXCTL_MAX_ALLOWED_DLY_MASK 0x0000F000 /* max delay */ 538*4882a593Smuzhiyun #define E1000_TSYNCTXCTL_SYNC_COMP 0x40000000 /* sync complete */ 539*4882a593Smuzhiyun #define E1000_TSYNCTXCTL_START_SYNC 0x80000000 /* initiate sync */ 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun #define E1000_TSYNCTXCTL_VALID 0x00000001 /* Tx timestamp valid */ 542*4882a593Smuzhiyun #define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */ 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */ 545*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */ 546*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00 547*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02 548*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04 549*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_ALL 0x08 550*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A 551*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */ 552*4882a593Smuzhiyun #define E1000_TSYNCRXCTL_SYSCFI 0x00000020 /* Sys clock frequency */ 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun #define E1000_RXMTRL_PTP_V1_SYNC_MESSAGE 0x00000000 555*4882a593Smuzhiyun #define E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE 0x00010000 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun #define E1000_RXMTRL_PTP_V2_SYNC_MESSAGE 0x00000000 558*4882a593Smuzhiyun #define E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE 0x01000000 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define E1000_TIMINCA_INCPERIOD_SHIFT 24 561*4882a593Smuzhiyun #define E1000_TIMINCA_INCVALUE_MASK 0x00FFFFFF 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun /* PCI Express Control */ 564*4882a593Smuzhiyun #define E1000_GCR_RXD_NO_SNOOP 0x00000001 565*4882a593Smuzhiyun #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002 566*4882a593Smuzhiyun #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004 567*4882a593Smuzhiyun #define E1000_GCR_TXD_NO_SNOOP 0x00000008 568*4882a593Smuzhiyun #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010 569*4882a593Smuzhiyun #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun #define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \ 572*4882a593Smuzhiyun E1000_GCR_RXDSCW_NO_SNOOP | \ 573*4882a593Smuzhiyun E1000_GCR_RXDSCR_NO_SNOOP | \ 574*4882a593Smuzhiyun E1000_GCR_TXD_NO_SNOOP | \ 575*4882a593Smuzhiyun E1000_GCR_TXDSCW_NO_SNOOP | \ 576*4882a593Smuzhiyun E1000_GCR_TXDSCR_NO_SNOOP) 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun /* NVM Control */ 579*4882a593Smuzhiyun #define E1000_EECD_SK 0x00000001 /* NVM Clock */ 580*4882a593Smuzhiyun #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */ 581*4882a593Smuzhiyun #define E1000_EECD_DI 0x00000004 /* NVM Data In */ 582*4882a593Smuzhiyun #define E1000_EECD_DO 0x00000008 /* NVM Data Out */ 583*4882a593Smuzhiyun #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */ 584*4882a593Smuzhiyun #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */ 585*4882a593Smuzhiyun #define E1000_EECD_PRES 0x00000100 /* NVM Present */ 586*4882a593Smuzhiyun #define E1000_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */ 587*4882a593Smuzhiyun /* NVM Addressing bits based on type (0-small, 1-large) */ 588*4882a593Smuzhiyun #define E1000_EECD_ADDR_BITS 0x00000400 589*4882a593Smuzhiyun #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */ 590*4882a593Smuzhiyun #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */ 591*4882a593Smuzhiyun #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */ 592*4882a593Smuzhiyun #define E1000_EECD_SIZE_EX_SHIFT 11 593*4882a593Smuzhiyun #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */ 594*4882a593Smuzhiyun #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */ 595*4882a593Smuzhiyun #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ 596*4882a593Smuzhiyun #define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES) 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun #define E1000_NVM_RW_REG_DATA 16 /* Offset to data in NVM r/w regs */ 599*4882a593Smuzhiyun #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 600*4882a593Smuzhiyun #define E1000_NVM_RW_REG_START 1 /* Start operation */ 601*4882a593Smuzhiyun #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 602*4882a593Smuzhiyun #define E1000_NVM_POLL_WRITE 1 /* Flag for polling write complete */ 603*4882a593Smuzhiyun #define E1000_NVM_POLL_READ 0 /* Flag for polling read complete */ 604*4882a593Smuzhiyun #define E1000_FLASH_UPDATES 2000 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun /* NVM Word Offsets */ 607*4882a593Smuzhiyun #define NVM_COMPAT 0x0003 608*4882a593Smuzhiyun #define NVM_ID_LED_SETTINGS 0x0004 609*4882a593Smuzhiyun #define NVM_FUTURE_INIT_WORD1 0x0019 610*4882a593Smuzhiyun #define NVM_COMPAT_VALID_CSUM 0x0001 611*4882a593Smuzhiyun #define NVM_FUTURE_INIT_WORD1_VALID_CSUM 0x0040 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun #define NVM_INIT_CONTROL2_REG 0x000F 614*4882a593Smuzhiyun #define NVM_INIT_CONTROL3_PORT_B 0x0014 615*4882a593Smuzhiyun #define NVM_INIT_3GIO_3 0x001A 616*4882a593Smuzhiyun #define NVM_INIT_CONTROL3_PORT_A 0x0024 617*4882a593Smuzhiyun #define NVM_CFG 0x0012 618*4882a593Smuzhiyun #define NVM_ALT_MAC_ADDR_PTR 0x0037 619*4882a593Smuzhiyun #define NVM_CHECKSUM_REG 0x003F 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun #define E1000_NVM_CFG_DONE_PORT_0 0x40000 /* MNG config cycle done */ 622*4882a593Smuzhiyun #define E1000_NVM_CFG_DONE_PORT_1 0x80000 /* ...for second port */ 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun /* Mask bits for fields in Word 0x0f of the NVM */ 625*4882a593Smuzhiyun #define NVM_WORD0F_PAUSE_MASK 0x3000 626*4882a593Smuzhiyun #define NVM_WORD0F_PAUSE 0x1000 627*4882a593Smuzhiyun #define NVM_WORD0F_ASM_DIR 0x2000 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun /* Mask bits for fields in Word 0x1a of the NVM */ 630*4882a593Smuzhiyun #define NVM_WORD1A_ASPM_MASK 0x000C 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun /* Mask bits for fields in Word 0x03 of the EEPROM */ 633*4882a593Smuzhiyun #define NVM_COMPAT_LOM 0x0800 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun /* length of string needed to store PBA number */ 636*4882a593Smuzhiyun #define E1000_PBANUM_LENGTH 11 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ 639*4882a593Smuzhiyun #define NVM_SUM 0xBABA 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun /* PBA (printed board assembly) number words */ 642*4882a593Smuzhiyun #define NVM_PBA_OFFSET_0 8 643*4882a593Smuzhiyun #define NVM_PBA_OFFSET_1 9 644*4882a593Smuzhiyun #define NVM_PBA_PTR_GUARD 0xFAFA 645*4882a593Smuzhiyun #define NVM_WORD_SIZE_BASE_SHIFT 6 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun /* NVM Commands - SPI */ 648*4882a593Smuzhiyun #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 649*4882a593Smuzhiyun #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */ 650*4882a593Smuzhiyun #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */ 651*4882a593Smuzhiyun #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 652*4882a593Smuzhiyun #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */ 653*4882a593Smuzhiyun #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */ 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun /* SPI NVM Status Register */ 656*4882a593Smuzhiyun #define NVM_STATUS_RDY_SPI 0x01 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun /* Word definitions for ID LED Settings */ 659*4882a593Smuzhiyun #define ID_LED_RESERVED_0000 0x0000 660*4882a593Smuzhiyun #define ID_LED_RESERVED_FFFF 0xFFFF 661*4882a593Smuzhiyun #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 662*4882a593Smuzhiyun (ID_LED_OFF1_OFF2 << 8) | \ 663*4882a593Smuzhiyun (ID_LED_DEF1_DEF2 << 4) | \ 664*4882a593Smuzhiyun (ID_LED_DEF1_DEF2)) 665*4882a593Smuzhiyun #define ID_LED_DEF1_DEF2 0x1 666*4882a593Smuzhiyun #define ID_LED_DEF1_ON2 0x2 667*4882a593Smuzhiyun #define ID_LED_DEF1_OFF2 0x3 668*4882a593Smuzhiyun #define ID_LED_ON1_DEF2 0x4 669*4882a593Smuzhiyun #define ID_LED_ON1_ON2 0x5 670*4882a593Smuzhiyun #define ID_LED_ON1_OFF2 0x6 671*4882a593Smuzhiyun #define ID_LED_OFF1_DEF2 0x7 672*4882a593Smuzhiyun #define ID_LED_OFF1_ON2 0x8 673*4882a593Smuzhiyun #define ID_LED_OFF1_OFF2 0x9 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 676*4882a593Smuzhiyun #define IGP_ACTIVITY_LED_ENABLE 0x0300 677*4882a593Smuzhiyun #define IGP_LED3_MODE 0x07000000 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun /* PCI/PCI-X/PCI-EX Config space */ 680*4882a593Smuzhiyun #define PCI_HEADER_TYPE_REGISTER 0x0E 681*4882a593Smuzhiyun #define PCIE_LINK_STATUS 0x12 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun #define PCI_HEADER_TYPE_MULTIFUNC 0x80 684*4882a593Smuzhiyun #define PCIE_LINK_WIDTH_MASK 0x3F0 685*4882a593Smuzhiyun #define PCIE_LINK_WIDTH_SHIFT 4 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun #define PHY_REVISION_MASK 0xFFFFFFF0 688*4882a593Smuzhiyun #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 689*4882a593Smuzhiyun #define MAX_PHY_MULTI_PAGE_REG 0xF 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun /* Bit definitions for valid PHY IDs. 692*4882a593Smuzhiyun * I = Integrated 693*4882a593Smuzhiyun * E = External 694*4882a593Smuzhiyun */ 695*4882a593Smuzhiyun #define M88E1000_E_PHY_ID 0x01410C50 696*4882a593Smuzhiyun #define M88E1000_I_PHY_ID 0x01410C30 697*4882a593Smuzhiyun #define M88E1011_I_PHY_ID 0x01410C20 698*4882a593Smuzhiyun #define IGP01E1000_I_PHY_ID 0x02A80380 699*4882a593Smuzhiyun #define M88E1111_I_PHY_ID 0x01410CC0 700*4882a593Smuzhiyun #define GG82563_E_PHY_ID 0x01410CA0 701*4882a593Smuzhiyun #define IGP03E1000_E_PHY_ID 0x02A80390 702*4882a593Smuzhiyun #define IFE_E_PHY_ID 0x02A80330 703*4882a593Smuzhiyun #define IFE_PLUS_E_PHY_ID 0x02A80320 704*4882a593Smuzhiyun #define IFE_C_E_PHY_ID 0x02A80310 705*4882a593Smuzhiyun #define BME1000_E_PHY_ID 0x01410CB0 706*4882a593Smuzhiyun #define BME1000_E_PHY_ID_R2 0x01410CB1 707*4882a593Smuzhiyun #define I82577_E_PHY_ID 0x01540050 708*4882a593Smuzhiyun #define I82578_E_PHY_ID 0x004DD040 709*4882a593Smuzhiyun #define I82579_E_PHY_ID 0x01540090 710*4882a593Smuzhiyun #define I217_E_PHY_ID 0x015400A0 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun /* M88E1000 Specific Registers */ 713*4882a593Smuzhiyun #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 714*4882a593Smuzhiyun #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 715*4882a593Smuzhiyun #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ 718*4882a593Smuzhiyun #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun /* M88E1000 PHY Specific Control Register */ 721*4882a593Smuzhiyun #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ 722*4882a593Smuzhiyun #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 723*4882a593Smuzhiyun /* Manual MDI configuration */ 724*4882a593Smuzhiyun #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 725*4882a593Smuzhiyun /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ 726*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_1000T 0x0040 727*4882a593Smuzhiyun /* Auto crossover enabled all speeds */ 728*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_MODE 0x0060 729*4882a593Smuzhiyun #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun /* M88E1000 PHY Specific Status Register */ 732*4882a593Smuzhiyun #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 733*4882a593Smuzhiyun #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 734*4882a593Smuzhiyun #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 735*4882a593Smuzhiyun /* 0=<50M; 1=50-80M; 2=80-110M; 3=110-140M; 4=>140M */ 736*4882a593Smuzhiyun #define M88E1000_PSSR_CABLE_LENGTH 0x0380 737*4882a593Smuzhiyun #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 738*4882a593Smuzhiyun #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we 743*4882a593Smuzhiyun * are the master 744*4882a593Smuzhiyun */ 745*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 746*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 747*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we 748*4882a593Smuzhiyun * are the slave 749*4882a593Smuzhiyun */ 750*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 751*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 752*4882a593Smuzhiyun #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun /* M88EC018 Rev 2 specific DownShift settings */ 755*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 756*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun #define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020 759*4882a593Smuzhiyun #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun /* BME1000 PHY Specific Control Register */ 762*4882a593Smuzhiyun #define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */ 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun /* Bits... 765*4882a593Smuzhiyun * 15-5: page 766*4882a593Smuzhiyun * 4-0: register offset 767*4882a593Smuzhiyun */ 768*4882a593Smuzhiyun #define GG82563_PAGE_SHIFT 5 769*4882a593Smuzhiyun #define GG82563_REG(page, reg) \ 770*4882a593Smuzhiyun (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 771*4882a593Smuzhiyun #define GG82563_MIN_ALT_REG 30 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun /* GG82563 Specific Registers */ 774*4882a593Smuzhiyun #define GG82563_PHY_SPEC_CTRL \ 775*4882a593Smuzhiyun GG82563_REG(0, 16) /* PHY Specific Control */ 776*4882a593Smuzhiyun #define GG82563_PHY_PAGE_SELECT \ 777*4882a593Smuzhiyun GG82563_REG(0, 22) /* Page Select */ 778*4882a593Smuzhiyun #define GG82563_PHY_SPEC_CTRL_2 \ 779*4882a593Smuzhiyun GG82563_REG(0, 26) /* PHY Specific Control 2 */ 780*4882a593Smuzhiyun #define GG82563_PHY_PAGE_SELECT_ALT \ 781*4882a593Smuzhiyun GG82563_REG(0, 29) /* Alternate Page Select */ 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #define GG82563_PHY_MAC_SPEC_CTRL \ 784*4882a593Smuzhiyun GG82563_REG(2, 21) /* MAC Specific Control Register */ 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun #define GG82563_PHY_DSP_DISTANCE \ 787*4882a593Smuzhiyun GG82563_REG(5, 26) /* DSP Distance */ 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun /* Page 193 - Port Control Registers */ 790*4882a593Smuzhiyun #define GG82563_PHY_KMRN_MODE_CTRL \ 791*4882a593Smuzhiyun GG82563_REG(193, 16) /* Kumeran Mode Control */ 792*4882a593Smuzhiyun #define GG82563_PHY_PWR_MGMT_CTRL \ 793*4882a593Smuzhiyun GG82563_REG(193, 20) /* Power Management Control */ 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun /* Page 194 - KMRN Registers */ 796*4882a593Smuzhiyun #define GG82563_PHY_INBAND_CTRL \ 797*4882a593Smuzhiyun GG82563_REG(194, 18) /* Inband Control */ 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun /* MDI Control */ 800*4882a593Smuzhiyun #define E1000_MDIC_REG_MASK 0x001F0000 801*4882a593Smuzhiyun #define E1000_MDIC_REG_SHIFT 16 802*4882a593Smuzhiyun #define E1000_MDIC_PHY_SHIFT 21 803*4882a593Smuzhiyun #define E1000_MDIC_OP_WRITE 0x04000000 804*4882a593Smuzhiyun #define E1000_MDIC_OP_READ 0x08000000 805*4882a593Smuzhiyun #define E1000_MDIC_READY 0x10000000 806*4882a593Smuzhiyun #define E1000_MDIC_ERROR 0x40000000 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun /* SerDes Control */ 809*4882a593Smuzhiyun #define E1000_GEN_POLL_TIMEOUT 640 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun #endif /* _E1000_DEFINES_H_ */ 812