xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/intel/e1000/e1000_hw.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 1999 - 2006 Intel Corporation. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /* e1000_hw.h
5*4882a593Smuzhiyun  * Structures, enums, and macros for the MAC
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _E1000_HW_H_
9*4882a593Smuzhiyun #define _E1000_HW_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "e1000_osdep.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* Forward declarations of structures used by the shared code */
15*4882a593Smuzhiyun struct e1000_hw;
16*4882a593Smuzhiyun struct e1000_hw_stats;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Enumerated types specific to the e1000 hardware */
19*4882a593Smuzhiyun /* Media Access Controllers */
20*4882a593Smuzhiyun typedef enum {
21*4882a593Smuzhiyun 	e1000_undefined = 0,
22*4882a593Smuzhiyun 	e1000_82542_rev2_0,
23*4882a593Smuzhiyun 	e1000_82542_rev2_1,
24*4882a593Smuzhiyun 	e1000_82543,
25*4882a593Smuzhiyun 	e1000_82544,
26*4882a593Smuzhiyun 	e1000_82540,
27*4882a593Smuzhiyun 	e1000_82545,
28*4882a593Smuzhiyun 	e1000_82545_rev_3,
29*4882a593Smuzhiyun 	e1000_82546,
30*4882a593Smuzhiyun 	e1000_ce4100,
31*4882a593Smuzhiyun 	e1000_82546_rev_3,
32*4882a593Smuzhiyun 	e1000_82541,
33*4882a593Smuzhiyun 	e1000_82541_rev_2,
34*4882a593Smuzhiyun 	e1000_82547,
35*4882a593Smuzhiyun 	e1000_82547_rev_2,
36*4882a593Smuzhiyun 	e1000_num_macs
37*4882a593Smuzhiyun } e1000_mac_type;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun typedef enum {
40*4882a593Smuzhiyun 	e1000_eeprom_uninitialized = 0,
41*4882a593Smuzhiyun 	e1000_eeprom_spi,
42*4882a593Smuzhiyun 	e1000_eeprom_microwire,
43*4882a593Smuzhiyun 	e1000_eeprom_flash,
44*4882a593Smuzhiyun 	e1000_eeprom_none,	/* No NVM support */
45*4882a593Smuzhiyun 	e1000_num_eeprom_types
46*4882a593Smuzhiyun } e1000_eeprom_type;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Media Types */
49*4882a593Smuzhiyun typedef enum {
50*4882a593Smuzhiyun 	e1000_media_type_copper = 0,
51*4882a593Smuzhiyun 	e1000_media_type_fiber = 1,
52*4882a593Smuzhiyun 	e1000_media_type_internal_serdes = 2,
53*4882a593Smuzhiyun 	e1000_num_media_types
54*4882a593Smuzhiyun } e1000_media_type;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun typedef enum {
57*4882a593Smuzhiyun 	e1000_10_half = 0,
58*4882a593Smuzhiyun 	e1000_10_full = 1,
59*4882a593Smuzhiyun 	e1000_100_half = 2,
60*4882a593Smuzhiyun 	e1000_100_full = 3
61*4882a593Smuzhiyun } e1000_speed_duplex_type;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Flow Control Settings */
64*4882a593Smuzhiyun typedef enum {
65*4882a593Smuzhiyun 	E1000_FC_NONE = 0,
66*4882a593Smuzhiyun 	E1000_FC_RX_PAUSE = 1,
67*4882a593Smuzhiyun 	E1000_FC_TX_PAUSE = 2,
68*4882a593Smuzhiyun 	E1000_FC_FULL = 3,
69*4882a593Smuzhiyun 	E1000_FC_DEFAULT = 0xFF
70*4882a593Smuzhiyun } e1000_fc_type;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct e1000_shadow_ram {
73*4882a593Smuzhiyun 	u16 eeprom_word;
74*4882a593Smuzhiyun 	bool modified;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* PCI bus types */
78*4882a593Smuzhiyun typedef enum {
79*4882a593Smuzhiyun 	e1000_bus_type_unknown = 0,
80*4882a593Smuzhiyun 	e1000_bus_type_pci,
81*4882a593Smuzhiyun 	e1000_bus_type_pcix,
82*4882a593Smuzhiyun 	e1000_bus_type_reserved
83*4882a593Smuzhiyun } e1000_bus_type;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* PCI bus speeds */
86*4882a593Smuzhiyun typedef enum {
87*4882a593Smuzhiyun 	e1000_bus_speed_unknown = 0,
88*4882a593Smuzhiyun 	e1000_bus_speed_33,
89*4882a593Smuzhiyun 	e1000_bus_speed_66,
90*4882a593Smuzhiyun 	e1000_bus_speed_100,
91*4882a593Smuzhiyun 	e1000_bus_speed_120,
92*4882a593Smuzhiyun 	e1000_bus_speed_133,
93*4882a593Smuzhiyun 	e1000_bus_speed_reserved
94*4882a593Smuzhiyun } e1000_bus_speed;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* PCI bus widths */
97*4882a593Smuzhiyun typedef enum {
98*4882a593Smuzhiyun 	e1000_bus_width_unknown = 0,
99*4882a593Smuzhiyun 	e1000_bus_width_32,
100*4882a593Smuzhiyun 	e1000_bus_width_64,
101*4882a593Smuzhiyun 	e1000_bus_width_reserved
102*4882a593Smuzhiyun } e1000_bus_width;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* PHY status info structure and supporting enums */
105*4882a593Smuzhiyun typedef enum {
106*4882a593Smuzhiyun 	e1000_cable_length_50 = 0,
107*4882a593Smuzhiyun 	e1000_cable_length_50_80,
108*4882a593Smuzhiyun 	e1000_cable_length_80_110,
109*4882a593Smuzhiyun 	e1000_cable_length_110_140,
110*4882a593Smuzhiyun 	e1000_cable_length_140,
111*4882a593Smuzhiyun 	e1000_cable_length_undefined = 0xFF
112*4882a593Smuzhiyun } e1000_cable_length;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun typedef enum {
115*4882a593Smuzhiyun 	e1000_gg_cable_length_60 = 0,
116*4882a593Smuzhiyun 	e1000_gg_cable_length_60_115 = 1,
117*4882a593Smuzhiyun 	e1000_gg_cable_length_115_150 = 2,
118*4882a593Smuzhiyun 	e1000_gg_cable_length_150 = 4
119*4882a593Smuzhiyun } e1000_gg_cable_length;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun typedef enum {
122*4882a593Smuzhiyun 	e1000_igp_cable_length_10 = 10,
123*4882a593Smuzhiyun 	e1000_igp_cable_length_20 = 20,
124*4882a593Smuzhiyun 	e1000_igp_cable_length_30 = 30,
125*4882a593Smuzhiyun 	e1000_igp_cable_length_40 = 40,
126*4882a593Smuzhiyun 	e1000_igp_cable_length_50 = 50,
127*4882a593Smuzhiyun 	e1000_igp_cable_length_60 = 60,
128*4882a593Smuzhiyun 	e1000_igp_cable_length_70 = 70,
129*4882a593Smuzhiyun 	e1000_igp_cable_length_80 = 80,
130*4882a593Smuzhiyun 	e1000_igp_cable_length_90 = 90,
131*4882a593Smuzhiyun 	e1000_igp_cable_length_100 = 100,
132*4882a593Smuzhiyun 	e1000_igp_cable_length_110 = 110,
133*4882a593Smuzhiyun 	e1000_igp_cable_length_115 = 115,
134*4882a593Smuzhiyun 	e1000_igp_cable_length_120 = 120,
135*4882a593Smuzhiyun 	e1000_igp_cable_length_130 = 130,
136*4882a593Smuzhiyun 	e1000_igp_cable_length_140 = 140,
137*4882a593Smuzhiyun 	e1000_igp_cable_length_150 = 150,
138*4882a593Smuzhiyun 	e1000_igp_cable_length_160 = 160,
139*4882a593Smuzhiyun 	e1000_igp_cable_length_170 = 170,
140*4882a593Smuzhiyun 	e1000_igp_cable_length_180 = 180
141*4882a593Smuzhiyun } e1000_igp_cable_length;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun typedef enum {
144*4882a593Smuzhiyun 	e1000_10bt_ext_dist_enable_normal = 0,
145*4882a593Smuzhiyun 	e1000_10bt_ext_dist_enable_lower,
146*4882a593Smuzhiyun 	e1000_10bt_ext_dist_enable_undefined = 0xFF
147*4882a593Smuzhiyun } e1000_10bt_ext_dist_enable;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun typedef enum {
150*4882a593Smuzhiyun 	e1000_rev_polarity_normal = 0,
151*4882a593Smuzhiyun 	e1000_rev_polarity_reversed,
152*4882a593Smuzhiyun 	e1000_rev_polarity_undefined = 0xFF
153*4882a593Smuzhiyun } e1000_rev_polarity;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun typedef enum {
156*4882a593Smuzhiyun 	e1000_downshift_normal = 0,
157*4882a593Smuzhiyun 	e1000_downshift_activated,
158*4882a593Smuzhiyun 	e1000_downshift_undefined = 0xFF
159*4882a593Smuzhiyun } e1000_downshift;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun typedef enum {
162*4882a593Smuzhiyun 	e1000_smart_speed_default = 0,
163*4882a593Smuzhiyun 	e1000_smart_speed_on,
164*4882a593Smuzhiyun 	e1000_smart_speed_off
165*4882a593Smuzhiyun } e1000_smart_speed;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun typedef enum {
168*4882a593Smuzhiyun 	e1000_polarity_reversal_enabled = 0,
169*4882a593Smuzhiyun 	e1000_polarity_reversal_disabled,
170*4882a593Smuzhiyun 	e1000_polarity_reversal_undefined = 0xFF
171*4882a593Smuzhiyun } e1000_polarity_reversal;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun typedef enum {
174*4882a593Smuzhiyun 	e1000_auto_x_mode_manual_mdi = 0,
175*4882a593Smuzhiyun 	e1000_auto_x_mode_manual_mdix,
176*4882a593Smuzhiyun 	e1000_auto_x_mode_auto1,
177*4882a593Smuzhiyun 	e1000_auto_x_mode_auto2,
178*4882a593Smuzhiyun 	e1000_auto_x_mode_undefined = 0xFF
179*4882a593Smuzhiyun } e1000_auto_x_mode;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun typedef enum {
182*4882a593Smuzhiyun 	e1000_1000t_rx_status_not_ok = 0,
183*4882a593Smuzhiyun 	e1000_1000t_rx_status_ok,
184*4882a593Smuzhiyun 	e1000_1000t_rx_status_undefined = 0xFF
185*4882a593Smuzhiyun } e1000_1000t_rx_status;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun typedef enum {
188*4882a593Smuzhiyun 	e1000_phy_m88 = 0,
189*4882a593Smuzhiyun 	e1000_phy_igp,
190*4882a593Smuzhiyun 	e1000_phy_8211,
191*4882a593Smuzhiyun 	e1000_phy_8201,
192*4882a593Smuzhiyun 	e1000_phy_undefined = 0xFF
193*4882a593Smuzhiyun } e1000_phy_type;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun typedef enum {
196*4882a593Smuzhiyun 	e1000_ms_hw_default = 0,
197*4882a593Smuzhiyun 	e1000_ms_force_master,
198*4882a593Smuzhiyun 	e1000_ms_force_slave,
199*4882a593Smuzhiyun 	e1000_ms_auto
200*4882a593Smuzhiyun } e1000_ms_type;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun typedef enum {
203*4882a593Smuzhiyun 	e1000_ffe_config_enabled = 0,
204*4882a593Smuzhiyun 	e1000_ffe_config_active,
205*4882a593Smuzhiyun 	e1000_ffe_config_blocked
206*4882a593Smuzhiyun } e1000_ffe_config;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun typedef enum {
209*4882a593Smuzhiyun 	e1000_dsp_config_disabled = 0,
210*4882a593Smuzhiyun 	e1000_dsp_config_enabled,
211*4882a593Smuzhiyun 	e1000_dsp_config_activated,
212*4882a593Smuzhiyun 	e1000_dsp_config_undefined = 0xFF
213*4882a593Smuzhiyun } e1000_dsp_config;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun struct e1000_phy_info {
216*4882a593Smuzhiyun 	e1000_cable_length cable_length;
217*4882a593Smuzhiyun 	e1000_10bt_ext_dist_enable extended_10bt_distance;
218*4882a593Smuzhiyun 	e1000_rev_polarity cable_polarity;
219*4882a593Smuzhiyun 	e1000_downshift downshift;
220*4882a593Smuzhiyun 	e1000_polarity_reversal polarity_correction;
221*4882a593Smuzhiyun 	e1000_auto_x_mode mdix_mode;
222*4882a593Smuzhiyun 	e1000_1000t_rx_status local_rx;
223*4882a593Smuzhiyun 	e1000_1000t_rx_status remote_rx;
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun struct e1000_phy_stats {
227*4882a593Smuzhiyun 	u32 idle_errors;
228*4882a593Smuzhiyun 	u32 receive_errors;
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun struct e1000_eeprom_info {
232*4882a593Smuzhiyun 	e1000_eeprom_type type;
233*4882a593Smuzhiyun 	u16 word_size;
234*4882a593Smuzhiyun 	u16 opcode_bits;
235*4882a593Smuzhiyun 	u16 address_bits;
236*4882a593Smuzhiyun 	u16 delay_usec;
237*4882a593Smuzhiyun 	u16 page_size;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* Flex ASF Information */
241*4882a593Smuzhiyun #define E1000_HOST_IF_MAX_SIZE  2048
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun typedef enum {
244*4882a593Smuzhiyun 	e1000_byte_align = 0,
245*4882a593Smuzhiyun 	e1000_word_align = 1,
246*4882a593Smuzhiyun 	e1000_dword_align = 2
247*4882a593Smuzhiyun } e1000_align_type;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* Error Codes */
250*4882a593Smuzhiyun #define E1000_SUCCESS      0
251*4882a593Smuzhiyun #define E1000_ERR_EEPROM   1
252*4882a593Smuzhiyun #define E1000_ERR_PHY      2
253*4882a593Smuzhiyun #define E1000_ERR_CONFIG   3
254*4882a593Smuzhiyun #define E1000_ERR_PARAM    4
255*4882a593Smuzhiyun #define E1000_ERR_MAC_TYPE 5
256*4882a593Smuzhiyun #define E1000_ERR_PHY_TYPE 6
257*4882a593Smuzhiyun #define E1000_ERR_RESET   9
258*4882a593Smuzhiyun #define E1000_ERR_MASTER_REQUESTS_PENDING 10
259*4882a593Smuzhiyun #define E1000_ERR_HOST_INTERFACE_COMMAND 11
260*4882a593Smuzhiyun #define E1000_BLK_PHY_RESET   12
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define E1000_BYTE_SWAP_WORD(_value) ((((_value) & 0x00ff) << 8) | \
263*4882a593Smuzhiyun                                      (((_value) & 0xff00) >> 8))
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* Function prototypes */
266*4882a593Smuzhiyun /* Initialization */
267*4882a593Smuzhiyun s32 e1000_reset_hw(struct e1000_hw *hw);
268*4882a593Smuzhiyun s32 e1000_init_hw(struct e1000_hw *hw);
269*4882a593Smuzhiyun s32 e1000_set_mac_type(struct e1000_hw *hw);
270*4882a593Smuzhiyun void e1000_set_media_type(struct e1000_hw *hw);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* Link Configuration */
273*4882a593Smuzhiyun s32 e1000_setup_link(struct e1000_hw *hw);
274*4882a593Smuzhiyun s32 e1000_phy_setup_autoneg(struct e1000_hw *hw);
275*4882a593Smuzhiyun void e1000_config_collision_dist(struct e1000_hw *hw);
276*4882a593Smuzhiyun s32 e1000_check_for_link(struct e1000_hw *hw);
277*4882a593Smuzhiyun s32 e1000_get_speed_and_duplex(struct e1000_hw *hw, u16 * speed, u16 * duplex);
278*4882a593Smuzhiyun s32 e1000_force_mac_fc(struct e1000_hw *hw);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* PHY */
281*4882a593Smuzhiyun s32 e1000_read_phy_reg(struct e1000_hw *hw, u32 reg_addr, u16 * phy_data);
282*4882a593Smuzhiyun s32 e1000_write_phy_reg(struct e1000_hw *hw, u32 reg_addr, u16 data);
283*4882a593Smuzhiyun s32 e1000_phy_hw_reset(struct e1000_hw *hw);
284*4882a593Smuzhiyun s32 e1000_phy_reset(struct e1000_hw *hw);
285*4882a593Smuzhiyun s32 e1000_phy_get_info(struct e1000_hw *hw, struct e1000_phy_info *phy_info);
286*4882a593Smuzhiyun s32 e1000_validate_mdi_setting(struct e1000_hw *hw);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* EEPROM Functions */
289*4882a593Smuzhiyun s32 e1000_init_eeprom_params(struct e1000_hw *hw);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* MNG HOST IF functions */
292*4882a593Smuzhiyun u32 e1000_enable_mng_pass_thru(struct e1000_hw *hw);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define E1000_MNG_DHCP_TX_PAYLOAD_CMD   64
295*4882a593Smuzhiyun #define E1000_HI_MAX_MNG_DATA_LENGTH    0x6F8	/* Host Interface data length */
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define E1000_MNG_DHCP_COMMAND_TIMEOUT  10	/* Time in ms to process MNG command */
298*4882a593Smuzhiyun #define E1000_MNG_DHCP_COOKIE_OFFSET    0x6F0	/* Cookie offset */
299*4882a593Smuzhiyun #define E1000_MNG_DHCP_COOKIE_LENGTH    0x10	/* Cookie length */
300*4882a593Smuzhiyun #define E1000_MNG_IAMT_MODE             0x3
301*4882a593Smuzhiyun #define E1000_MNG_ICH_IAMT_MODE         0x2
302*4882a593Smuzhiyun #define E1000_IAMT_SIGNATURE            0x544D4149	/* Intel(R) Active Management Technology signature */
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define E1000_MNG_DHCP_COOKIE_STATUS_PARSING_SUPPORT 0x1	/* DHCP parsing enabled */
305*4882a593Smuzhiyun #define E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT    0x2	/* DHCP parsing enabled */
306*4882a593Smuzhiyun #define E1000_VFTA_ENTRY_SHIFT                       0x5
307*4882a593Smuzhiyun #define E1000_VFTA_ENTRY_MASK                        0x7F
308*4882a593Smuzhiyun #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK              0x1F
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun struct e1000_host_mng_command_header {
311*4882a593Smuzhiyun 	u8 command_id;
312*4882a593Smuzhiyun 	u8 checksum;
313*4882a593Smuzhiyun 	u16 reserved1;
314*4882a593Smuzhiyun 	u16 reserved2;
315*4882a593Smuzhiyun 	u16 command_length;
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun struct e1000_host_mng_command_info {
319*4882a593Smuzhiyun 	struct e1000_host_mng_command_header command_header;	/* Command Head/Command Result Head has 4 bytes */
320*4882a593Smuzhiyun 	u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];	/* Command data can length 0..0x658 */
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
323*4882a593Smuzhiyun struct e1000_host_mng_dhcp_cookie {
324*4882a593Smuzhiyun 	u32 signature;
325*4882a593Smuzhiyun 	u16 vlan_id;
326*4882a593Smuzhiyun 	u8 reserved0;
327*4882a593Smuzhiyun 	u8 status;
328*4882a593Smuzhiyun 	u32 reserved1;
329*4882a593Smuzhiyun 	u8 checksum;
330*4882a593Smuzhiyun 	u8 reserved3;
331*4882a593Smuzhiyun 	u16 reserved2;
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun #else
334*4882a593Smuzhiyun struct e1000_host_mng_dhcp_cookie {
335*4882a593Smuzhiyun 	u32 signature;
336*4882a593Smuzhiyun 	u8 status;
337*4882a593Smuzhiyun 	u8 reserved0;
338*4882a593Smuzhiyun 	u16 vlan_id;
339*4882a593Smuzhiyun 	u32 reserved1;
340*4882a593Smuzhiyun 	u16 reserved2;
341*4882a593Smuzhiyun 	u8 reserved3;
342*4882a593Smuzhiyun 	u8 checksum;
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun #endif
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun bool e1000_check_mng_mode(struct e1000_hw *hw);
347*4882a593Smuzhiyun s32 e1000_read_eeprom(struct e1000_hw *hw, u16 reg, u16 words, u16 * data);
348*4882a593Smuzhiyun s32 e1000_validate_eeprom_checksum(struct e1000_hw *hw);
349*4882a593Smuzhiyun s32 e1000_update_eeprom_checksum(struct e1000_hw *hw);
350*4882a593Smuzhiyun s32 e1000_write_eeprom(struct e1000_hw *hw, u16 reg, u16 words, u16 * data);
351*4882a593Smuzhiyun s32 e1000_read_mac_addr(struct e1000_hw *hw);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /* Filters (multicast, vlan, receive) */
354*4882a593Smuzhiyun u32 e1000_hash_mc_addr(struct e1000_hw *hw, u8 * mc_addr);
355*4882a593Smuzhiyun void e1000_mta_set(struct e1000_hw *hw, u32 hash_value);
356*4882a593Smuzhiyun void e1000_rar_set(struct e1000_hw *hw, u8 * mc_addr, u32 rar_index);
357*4882a593Smuzhiyun void e1000_write_vfta(struct e1000_hw *hw, u32 offset, u32 value);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /* LED functions */
360*4882a593Smuzhiyun s32 e1000_setup_led(struct e1000_hw *hw);
361*4882a593Smuzhiyun s32 e1000_cleanup_led(struct e1000_hw *hw);
362*4882a593Smuzhiyun s32 e1000_led_on(struct e1000_hw *hw);
363*4882a593Smuzhiyun s32 e1000_led_off(struct e1000_hw *hw);
364*4882a593Smuzhiyun s32 e1000_blink_led_start(struct e1000_hw *hw);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* Adaptive IFS Functions */
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* Everything else */
369*4882a593Smuzhiyun void e1000_reset_adaptive(struct e1000_hw *hw);
370*4882a593Smuzhiyun void e1000_update_adaptive(struct e1000_hw *hw);
371*4882a593Smuzhiyun void e1000_get_bus_info(struct e1000_hw *hw);
372*4882a593Smuzhiyun void e1000_pci_set_mwi(struct e1000_hw *hw);
373*4882a593Smuzhiyun void e1000_pci_clear_mwi(struct e1000_hw *hw);
374*4882a593Smuzhiyun void e1000_pcix_set_mmrbc(struct e1000_hw *hw, int mmrbc);
375*4882a593Smuzhiyun int e1000_pcix_get_mmrbc(struct e1000_hw *hw);
376*4882a593Smuzhiyun /* Port I/O is only supported on 82544 and newer */
377*4882a593Smuzhiyun void e1000_io_write(struct e1000_hw *hw, unsigned long port, u32 value);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #define E1000_READ_REG_IO(a, reg) \
380*4882a593Smuzhiyun     e1000_read_reg_io((a), E1000_##reg)
381*4882a593Smuzhiyun #define E1000_WRITE_REG_IO(a, reg, val) \
382*4882a593Smuzhiyun     e1000_write_reg_io((a), E1000_##reg, val)
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun /* PCI Device IDs */
385*4882a593Smuzhiyun #define E1000_DEV_ID_82542               0x1000
386*4882a593Smuzhiyun #define E1000_DEV_ID_82543GC_FIBER       0x1001
387*4882a593Smuzhiyun #define E1000_DEV_ID_82543GC_COPPER      0x1004
388*4882a593Smuzhiyun #define E1000_DEV_ID_82544EI_COPPER      0x1008
389*4882a593Smuzhiyun #define E1000_DEV_ID_82544EI_FIBER       0x1009
390*4882a593Smuzhiyun #define E1000_DEV_ID_82544GC_COPPER      0x100C
391*4882a593Smuzhiyun #define E1000_DEV_ID_82544GC_LOM         0x100D
392*4882a593Smuzhiyun #define E1000_DEV_ID_82540EM             0x100E
393*4882a593Smuzhiyun #define E1000_DEV_ID_82540EM_LOM         0x1015
394*4882a593Smuzhiyun #define E1000_DEV_ID_82540EP_LOM         0x1016
395*4882a593Smuzhiyun #define E1000_DEV_ID_82540EP             0x1017
396*4882a593Smuzhiyun #define E1000_DEV_ID_82540EP_LP          0x101E
397*4882a593Smuzhiyun #define E1000_DEV_ID_82545EM_COPPER      0x100F
398*4882a593Smuzhiyun #define E1000_DEV_ID_82545EM_FIBER       0x1011
399*4882a593Smuzhiyun #define E1000_DEV_ID_82545GM_COPPER      0x1026
400*4882a593Smuzhiyun #define E1000_DEV_ID_82545GM_FIBER       0x1027
401*4882a593Smuzhiyun #define E1000_DEV_ID_82545GM_SERDES      0x1028
402*4882a593Smuzhiyun #define E1000_DEV_ID_82546EB_COPPER      0x1010
403*4882a593Smuzhiyun #define E1000_DEV_ID_82546EB_FIBER       0x1012
404*4882a593Smuzhiyun #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
405*4882a593Smuzhiyun #define E1000_DEV_ID_82541EI             0x1013
406*4882a593Smuzhiyun #define E1000_DEV_ID_82541EI_MOBILE      0x1018
407*4882a593Smuzhiyun #define E1000_DEV_ID_82541ER_LOM         0x1014
408*4882a593Smuzhiyun #define E1000_DEV_ID_82541ER             0x1078
409*4882a593Smuzhiyun #define E1000_DEV_ID_82547GI             0x1075
410*4882a593Smuzhiyun #define E1000_DEV_ID_82541GI             0x1076
411*4882a593Smuzhiyun #define E1000_DEV_ID_82541GI_MOBILE      0x1077
412*4882a593Smuzhiyun #define E1000_DEV_ID_82541GI_LF          0x107C
413*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_COPPER      0x1079
414*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_FIBER       0x107A
415*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_SERDES      0x107B
416*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_PCIE        0x108A
417*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099
418*4882a593Smuzhiyun #define E1000_DEV_ID_82547EI             0x1019
419*4882a593Smuzhiyun #define E1000_DEV_ID_82547EI_MOBILE      0x101A
420*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5
421*4882a593Smuzhiyun #define E1000_DEV_ID_INTEL_CE4100_GBE    0x2E6E
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #define NODE_ADDRESS_SIZE 6
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /* MAC decode size is 128K - This is the size of BAR0 */
426*4882a593Smuzhiyun #define MAC_DECODE_SIZE (128 * 1024)
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun #define E1000_82542_2_0_REV_ID 2
429*4882a593Smuzhiyun #define E1000_82542_2_1_REV_ID 3
430*4882a593Smuzhiyun #define E1000_REVISION_0       0
431*4882a593Smuzhiyun #define E1000_REVISION_1       1
432*4882a593Smuzhiyun #define E1000_REVISION_2       2
433*4882a593Smuzhiyun #define E1000_REVISION_3       3
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define SPEED_10    10
436*4882a593Smuzhiyun #define SPEED_100   100
437*4882a593Smuzhiyun #define SPEED_1000  1000
438*4882a593Smuzhiyun #define HALF_DUPLEX 1
439*4882a593Smuzhiyun #define FULL_DUPLEX 2
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* The sizes (in bytes) of a ethernet packet */
442*4882a593Smuzhiyun #define ENET_HEADER_SIZE             14
443*4882a593Smuzhiyun #define MINIMUM_ETHERNET_FRAME_SIZE  64	/* With FCS */
444*4882a593Smuzhiyun #define ETHERNET_FCS_SIZE            4
445*4882a593Smuzhiyun #define MINIMUM_ETHERNET_PACKET_SIZE \
446*4882a593Smuzhiyun     (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
447*4882a593Smuzhiyun #define CRC_LENGTH                   ETHERNET_FCS_SIZE
448*4882a593Smuzhiyun #define MAX_JUMBO_FRAME_SIZE         0x3F00
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /* 802.1q VLAN Packet Sizes */
451*4882a593Smuzhiyun #define VLAN_TAG_SIZE  4	/* 802.3ac tag (not DMAed) */
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /* Ethertype field values */
454*4882a593Smuzhiyun #define ETHERNET_IEEE_VLAN_TYPE 0x8100	/* 802.3ac packet */
455*4882a593Smuzhiyun #define ETHERNET_IP_TYPE        0x0800	/* IP packets */
456*4882a593Smuzhiyun #define ETHERNET_ARP_TYPE       0x0806	/* Address Resolution Protocol (ARP) */
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /* Packet Header defines */
459*4882a593Smuzhiyun #define IP_PROTOCOL_TCP    6
460*4882a593Smuzhiyun #define IP_PROTOCOL_UDP    0x11
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* This defines the bits that are set in the Interrupt Mask
463*4882a593Smuzhiyun  * Set/Read Register.  Each bit is documented below:
464*4882a593Smuzhiyun  *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
465*4882a593Smuzhiyun  *   o RXSEQ  = Receive Sequence Error
466*4882a593Smuzhiyun  */
467*4882a593Smuzhiyun #define POLL_IMS_ENABLE_MASK ( \
468*4882a593Smuzhiyun     E1000_IMS_RXDMT0 |         \
469*4882a593Smuzhiyun     E1000_IMS_RXSEQ)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /* This defines the bits that are set in the Interrupt Mask
472*4882a593Smuzhiyun  * Set/Read Register.  Each bit is documented below:
473*4882a593Smuzhiyun  *   o RXT0   = Receiver Timer Interrupt (ring 0)
474*4882a593Smuzhiyun  *   o TXDW   = Transmit Descriptor Written Back
475*4882a593Smuzhiyun  *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
476*4882a593Smuzhiyun  *   o RXSEQ  = Receive Sequence Error
477*4882a593Smuzhiyun  *   o LSC    = Link Status Change
478*4882a593Smuzhiyun  */
479*4882a593Smuzhiyun #define IMS_ENABLE_MASK ( \
480*4882a593Smuzhiyun     E1000_IMS_RXT0   |    \
481*4882a593Smuzhiyun     E1000_IMS_TXDW   |    \
482*4882a593Smuzhiyun     E1000_IMS_RXDMT0 |    \
483*4882a593Smuzhiyun     E1000_IMS_RXSEQ  |    \
484*4882a593Smuzhiyun     E1000_IMS_LSC)
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* Number of high/low register pairs in the RAR. The RAR (Receive Address
487*4882a593Smuzhiyun  * Registers) holds the directed and multicast addresses that we monitor. We
488*4882a593Smuzhiyun  * reserve one of these spots for our directed address, allowing us room for
489*4882a593Smuzhiyun  * E1000_RAR_ENTRIES - 1 multicast addresses.
490*4882a593Smuzhiyun  */
491*4882a593Smuzhiyun #define E1000_RAR_ENTRIES 15
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define MIN_NUMBER_OF_DESCRIPTORS  8
494*4882a593Smuzhiyun #define MAX_NUMBER_OF_DESCRIPTORS  0xFFF8
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun /* Receive Descriptor */
497*4882a593Smuzhiyun struct e1000_rx_desc {
498*4882a593Smuzhiyun 	__le64 buffer_addr;	/* Address of the descriptor's data buffer */
499*4882a593Smuzhiyun 	__le16 length;		/* Length of data DMAed into data buffer */
500*4882a593Smuzhiyun 	__le16 csum;		/* Packet checksum */
501*4882a593Smuzhiyun 	u8 status;		/* Descriptor status */
502*4882a593Smuzhiyun 	u8 errors;		/* Descriptor Errors */
503*4882a593Smuzhiyun 	__le16 special;
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* Receive Descriptor - Extended */
507*4882a593Smuzhiyun union e1000_rx_desc_extended {
508*4882a593Smuzhiyun 	struct {
509*4882a593Smuzhiyun 		__le64 buffer_addr;
510*4882a593Smuzhiyun 		__le64 reserved;
511*4882a593Smuzhiyun 	} read;
512*4882a593Smuzhiyun 	struct {
513*4882a593Smuzhiyun 		struct {
514*4882a593Smuzhiyun 			__le32 mrq;	/* Multiple Rx Queues */
515*4882a593Smuzhiyun 			union {
516*4882a593Smuzhiyun 				__le32 rss;	/* RSS Hash */
517*4882a593Smuzhiyun 				struct {
518*4882a593Smuzhiyun 					__le16 ip_id;	/* IP id */
519*4882a593Smuzhiyun 					__le16 csum;	/* Packet Checksum */
520*4882a593Smuzhiyun 				} csum_ip;
521*4882a593Smuzhiyun 			} hi_dword;
522*4882a593Smuzhiyun 		} lower;
523*4882a593Smuzhiyun 		struct {
524*4882a593Smuzhiyun 			__le32 status_error;	/* ext status/error */
525*4882a593Smuzhiyun 			__le16 length;
526*4882a593Smuzhiyun 			__le16 vlan;	/* VLAN tag */
527*4882a593Smuzhiyun 		} upper;
528*4882a593Smuzhiyun 	} wb;			/* writeback */
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define MAX_PS_BUFFERS 4
532*4882a593Smuzhiyun /* Receive Descriptor - Packet Split */
533*4882a593Smuzhiyun union e1000_rx_desc_packet_split {
534*4882a593Smuzhiyun 	struct {
535*4882a593Smuzhiyun 		/* one buffer for protocol header(s), three data buffers */
536*4882a593Smuzhiyun 		__le64 buffer_addr[MAX_PS_BUFFERS];
537*4882a593Smuzhiyun 	} read;
538*4882a593Smuzhiyun 	struct {
539*4882a593Smuzhiyun 		struct {
540*4882a593Smuzhiyun 			__le32 mrq;	/* Multiple Rx Queues */
541*4882a593Smuzhiyun 			union {
542*4882a593Smuzhiyun 				__le32 rss;	/* RSS Hash */
543*4882a593Smuzhiyun 				struct {
544*4882a593Smuzhiyun 					__le16 ip_id;	/* IP id */
545*4882a593Smuzhiyun 					__le16 csum;	/* Packet Checksum */
546*4882a593Smuzhiyun 				} csum_ip;
547*4882a593Smuzhiyun 			} hi_dword;
548*4882a593Smuzhiyun 		} lower;
549*4882a593Smuzhiyun 		struct {
550*4882a593Smuzhiyun 			__le32 status_error;	/* ext status/error */
551*4882a593Smuzhiyun 			__le16 length0;	/* length of buffer 0 */
552*4882a593Smuzhiyun 			__le16 vlan;	/* VLAN tag */
553*4882a593Smuzhiyun 		} middle;
554*4882a593Smuzhiyun 		struct {
555*4882a593Smuzhiyun 			__le16 header_status;
556*4882a593Smuzhiyun 			__le16 length[3];	/* length of buffers 1-3 */
557*4882a593Smuzhiyun 		} upper;
558*4882a593Smuzhiyun 		__le64 reserved;
559*4882a593Smuzhiyun 	} wb;			/* writeback */
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /* Receive Descriptor bit definitions */
563*4882a593Smuzhiyun #define E1000_RXD_STAT_DD       0x01	/* Descriptor Done */
564*4882a593Smuzhiyun #define E1000_RXD_STAT_EOP      0x02	/* End of Packet */
565*4882a593Smuzhiyun #define E1000_RXD_STAT_IXSM     0x04	/* Ignore checksum */
566*4882a593Smuzhiyun #define E1000_RXD_STAT_VP       0x08	/* IEEE VLAN Packet */
567*4882a593Smuzhiyun #define E1000_RXD_STAT_UDPCS    0x10	/* UDP xsum calculated */
568*4882a593Smuzhiyun #define E1000_RXD_STAT_TCPCS    0x20	/* TCP xsum calculated */
569*4882a593Smuzhiyun #define E1000_RXD_STAT_IPCS     0x40	/* IP xsum calculated */
570*4882a593Smuzhiyun #define E1000_RXD_STAT_PIF      0x80	/* passed in-exact filter */
571*4882a593Smuzhiyun #define E1000_RXD_STAT_IPIDV    0x200	/* IP identification valid */
572*4882a593Smuzhiyun #define E1000_RXD_STAT_UDPV     0x400	/* Valid UDP checksum */
573*4882a593Smuzhiyun #define E1000_RXD_STAT_ACK      0x8000	/* ACK Packet indication */
574*4882a593Smuzhiyun #define E1000_RXD_ERR_CE        0x01	/* CRC Error */
575*4882a593Smuzhiyun #define E1000_RXD_ERR_SE        0x02	/* Symbol Error */
576*4882a593Smuzhiyun #define E1000_RXD_ERR_SEQ       0x04	/* Sequence Error */
577*4882a593Smuzhiyun #define E1000_RXD_ERR_CXE       0x10	/* Carrier Extension Error */
578*4882a593Smuzhiyun #define E1000_RXD_ERR_TCPE      0x20	/* TCP/UDP Checksum Error */
579*4882a593Smuzhiyun #define E1000_RXD_ERR_IPE       0x40	/* IP Checksum Error */
580*4882a593Smuzhiyun #define E1000_RXD_ERR_RXE       0x80	/* Rx Data Error */
581*4882a593Smuzhiyun #define E1000_RXD_SPC_VLAN_MASK 0x0FFF	/* VLAN ID is in lower 12 bits */
582*4882a593Smuzhiyun #define E1000_RXD_SPC_PRI_MASK  0xE000	/* Priority is in upper 3 bits */
583*4882a593Smuzhiyun #define E1000_RXD_SPC_PRI_SHIFT 13
584*4882a593Smuzhiyun #define E1000_RXD_SPC_CFI_MASK  0x1000	/* CFI is bit 12 */
585*4882a593Smuzhiyun #define E1000_RXD_SPC_CFI_SHIFT 12
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_CE    0x01000000
588*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_SE    0x02000000
589*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_SEQ   0x04000000
590*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_CXE   0x10000000
591*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_TCPE  0x20000000
592*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_IPE   0x40000000
593*4882a593Smuzhiyun #define E1000_RXDEXT_STATERR_RXE   0x80000000
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define E1000_RXDPS_HDRSTAT_HDRSP        0x00008000
596*4882a593Smuzhiyun #define E1000_RXDPS_HDRSTAT_HDRLEN_MASK  0x000003FF
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /* mask to determine if packets should be dropped due to frame errors */
599*4882a593Smuzhiyun #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
600*4882a593Smuzhiyun     E1000_RXD_ERR_CE  |                \
601*4882a593Smuzhiyun     E1000_RXD_ERR_SE  |                \
602*4882a593Smuzhiyun     E1000_RXD_ERR_SEQ |                \
603*4882a593Smuzhiyun     E1000_RXD_ERR_CXE |                \
604*4882a593Smuzhiyun     E1000_RXD_ERR_RXE)
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun /* Same mask, but for extended and packet split descriptors */
607*4882a593Smuzhiyun #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
608*4882a593Smuzhiyun     E1000_RXDEXT_STATERR_CE  |            \
609*4882a593Smuzhiyun     E1000_RXDEXT_STATERR_SE  |            \
610*4882a593Smuzhiyun     E1000_RXDEXT_STATERR_SEQ |            \
611*4882a593Smuzhiyun     E1000_RXDEXT_STATERR_CXE |            \
612*4882a593Smuzhiyun     E1000_RXDEXT_STATERR_RXE)
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun /* Transmit Descriptor */
615*4882a593Smuzhiyun struct e1000_tx_desc {
616*4882a593Smuzhiyun 	__le64 buffer_addr;	/* Address of the descriptor's data buffer */
617*4882a593Smuzhiyun 	union {
618*4882a593Smuzhiyun 		__le32 data;
619*4882a593Smuzhiyun 		struct {
620*4882a593Smuzhiyun 			__le16 length;	/* Data buffer length */
621*4882a593Smuzhiyun 			u8 cso;	/* Checksum offset */
622*4882a593Smuzhiyun 			u8 cmd;	/* Descriptor control */
623*4882a593Smuzhiyun 		} flags;
624*4882a593Smuzhiyun 	} lower;
625*4882a593Smuzhiyun 	union {
626*4882a593Smuzhiyun 		__le32 data;
627*4882a593Smuzhiyun 		struct {
628*4882a593Smuzhiyun 			u8 status;	/* Descriptor status */
629*4882a593Smuzhiyun 			u8 css;	/* Checksum start */
630*4882a593Smuzhiyun 			__le16 special;
631*4882a593Smuzhiyun 		} fields;
632*4882a593Smuzhiyun 	} upper;
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /* Transmit Descriptor bit definitions */
636*4882a593Smuzhiyun #define E1000_TXD_DTYP_D     0x00100000	/* Data Descriptor */
637*4882a593Smuzhiyun #define E1000_TXD_DTYP_C     0x00000000	/* Context Descriptor */
638*4882a593Smuzhiyun #define E1000_TXD_POPTS_IXSM 0x01	/* Insert IP checksum */
639*4882a593Smuzhiyun #define E1000_TXD_POPTS_TXSM 0x02	/* Insert TCP/UDP checksum */
640*4882a593Smuzhiyun #define E1000_TXD_CMD_EOP    0x01000000	/* End of Packet */
641*4882a593Smuzhiyun #define E1000_TXD_CMD_IFCS   0x02000000	/* Insert FCS (Ethernet CRC) */
642*4882a593Smuzhiyun #define E1000_TXD_CMD_IC     0x04000000	/* Insert Checksum */
643*4882a593Smuzhiyun #define E1000_TXD_CMD_RS     0x08000000	/* Report Status */
644*4882a593Smuzhiyun #define E1000_TXD_CMD_RPS    0x10000000	/* Report Packet Sent */
645*4882a593Smuzhiyun #define E1000_TXD_CMD_DEXT   0x20000000	/* Descriptor extension (0 = legacy) */
646*4882a593Smuzhiyun #define E1000_TXD_CMD_VLE    0x40000000	/* Add VLAN tag */
647*4882a593Smuzhiyun #define E1000_TXD_CMD_IDE    0x80000000	/* Enable Tidv register */
648*4882a593Smuzhiyun #define E1000_TXD_STAT_DD    0x00000001	/* Descriptor Done */
649*4882a593Smuzhiyun #define E1000_TXD_STAT_EC    0x00000002	/* Excess Collisions */
650*4882a593Smuzhiyun #define E1000_TXD_STAT_LC    0x00000004	/* Late Collisions */
651*4882a593Smuzhiyun #define E1000_TXD_STAT_TU    0x00000008	/* Transmit underrun */
652*4882a593Smuzhiyun #define E1000_TXD_CMD_TCP    0x01000000	/* TCP packet */
653*4882a593Smuzhiyun #define E1000_TXD_CMD_IP     0x02000000	/* IP packet */
654*4882a593Smuzhiyun #define E1000_TXD_CMD_TSE    0x04000000	/* TCP Seg enable */
655*4882a593Smuzhiyun #define E1000_TXD_STAT_TC    0x00000004	/* Tx Underrun */
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /* Offload Context Descriptor */
658*4882a593Smuzhiyun struct e1000_context_desc {
659*4882a593Smuzhiyun 	union {
660*4882a593Smuzhiyun 		__le32 ip_config;
661*4882a593Smuzhiyun 		struct {
662*4882a593Smuzhiyun 			u8 ipcss;	/* IP checksum start */
663*4882a593Smuzhiyun 			u8 ipcso;	/* IP checksum offset */
664*4882a593Smuzhiyun 			__le16 ipcse;	/* IP checksum end */
665*4882a593Smuzhiyun 		} ip_fields;
666*4882a593Smuzhiyun 	} lower_setup;
667*4882a593Smuzhiyun 	union {
668*4882a593Smuzhiyun 		__le32 tcp_config;
669*4882a593Smuzhiyun 		struct {
670*4882a593Smuzhiyun 			u8 tucss;	/* TCP checksum start */
671*4882a593Smuzhiyun 			u8 tucso;	/* TCP checksum offset */
672*4882a593Smuzhiyun 			__le16 tucse;	/* TCP checksum end */
673*4882a593Smuzhiyun 		} tcp_fields;
674*4882a593Smuzhiyun 	} upper_setup;
675*4882a593Smuzhiyun 	__le32 cmd_and_length;	/* */
676*4882a593Smuzhiyun 	union {
677*4882a593Smuzhiyun 		__le32 data;
678*4882a593Smuzhiyun 		struct {
679*4882a593Smuzhiyun 			u8 status;	/* Descriptor status */
680*4882a593Smuzhiyun 			u8 hdr_len;	/* Header length */
681*4882a593Smuzhiyun 			__le16 mss;	/* Maximum segment size */
682*4882a593Smuzhiyun 		} fields;
683*4882a593Smuzhiyun 	} tcp_seg_setup;
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /* Offload data descriptor */
687*4882a593Smuzhiyun struct e1000_data_desc {
688*4882a593Smuzhiyun 	__le64 buffer_addr;	/* Address of the descriptor's buffer address */
689*4882a593Smuzhiyun 	union {
690*4882a593Smuzhiyun 		__le32 data;
691*4882a593Smuzhiyun 		struct {
692*4882a593Smuzhiyun 			__le16 length;	/* Data buffer length */
693*4882a593Smuzhiyun 			u8 typ_len_ext;	/* */
694*4882a593Smuzhiyun 			u8 cmd;	/* */
695*4882a593Smuzhiyun 		} flags;
696*4882a593Smuzhiyun 	} lower;
697*4882a593Smuzhiyun 	union {
698*4882a593Smuzhiyun 		__le32 data;
699*4882a593Smuzhiyun 		struct {
700*4882a593Smuzhiyun 			u8 status;	/* Descriptor status */
701*4882a593Smuzhiyun 			u8 popts;	/* Packet Options */
702*4882a593Smuzhiyun 			__le16 special;	/* */
703*4882a593Smuzhiyun 		} fields;
704*4882a593Smuzhiyun 	} upper;
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun /* Filters */
708*4882a593Smuzhiyun #define E1000_NUM_UNICAST          16	/* Unicast filter entries */
709*4882a593Smuzhiyun #define E1000_MC_TBL_SIZE          128	/* Multicast Filter Table (4096 bits) */
710*4882a593Smuzhiyun #define E1000_VLAN_FILTER_TBL_SIZE 128	/* VLAN Filter Table (4096 bits) */
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun /* Receive Address Register */
713*4882a593Smuzhiyun struct e1000_rar {
714*4882a593Smuzhiyun 	volatile __le32 low;	/* receive address low */
715*4882a593Smuzhiyun 	volatile __le32 high;	/* receive address high */
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /* Number of entries in the Multicast Table Array (MTA). */
719*4882a593Smuzhiyun #define E1000_NUM_MTA_REGISTERS 128
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* IPv4 Address Table Entry */
722*4882a593Smuzhiyun struct e1000_ipv4_at_entry {
723*4882a593Smuzhiyun 	volatile u32 ipv4_addr;	/* IP Address (RW) */
724*4882a593Smuzhiyun 	volatile u32 reserved;
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /* Four wakeup IP addresses are supported */
728*4882a593Smuzhiyun #define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4
729*4882a593Smuzhiyun #define E1000_IP4AT_SIZE                  E1000_WAKEUP_IP_ADDRESS_COUNT_MAX
730*4882a593Smuzhiyun #define E1000_IP6AT_SIZE                  1
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun /* IPv6 Address Table Entry */
733*4882a593Smuzhiyun struct e1000_ipv6_at_entry {
734*4882a593Smuzhiyun 	volatile u8 ipv6_addr[16];
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /* Flexible Filter Length Table Entry */
738*4882a593Smuzhiyun struct e1000_fflt_entry {
739*4882a593Smuzhiyun 	volatile u32 length;	/* Flexible Filter Length (RW) */
740*4882a593Smuzhiyun 	volatile u32 reserved;
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /* Flexible Filter Mask Table Entry */
744*4882a593Smuzhiyun struct e1000_ffmt_entry {
745*4882a593Smuzhiyun 	volatile u32 mask;	/* Flexible Filter Mask (RW) */
746*4882a593Smuzhiyun 	volatile u32 reserved;
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun /* Flexible Filter Value Table Entry */
750*4882a593Smuzhiyun struct e1000_ffvt_entry {
751*4882a593Smuzhiyun 	volatile u32 value;	/* Flexible Filter Value (RW) */
752*4882a593Smuzhiyun 	volatile u32 reserved;
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /* Four Flexible Filters are supported */
756*4882a593Smuzhiyun #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun /* Each Flexible Filter is at most 128 (0x80) bytes in length */
759*4882a593Smuzhiyun #define E1000_FLEXIBLE_FILTER_SIZE_MAX  128
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX
762*4882a593Smuzhiyun #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
763*4882a593Smuzhiyun #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun #define E1000_DISABLE_SERDES_LOOPBACK   0x0400
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun /* Register Set. (82543, 82544)
768*4882a593Smuzhiyun  *
769*4882a593Smuzhiyun  * Registers are defined to be 32 bits and  should be accessed as 32 bit values.
770*4882a593Smuzhiyun  * These registers are physically located on the NIC, but are mapped into the
771*4882a593Smuzhiyun  * host memory address space.
772*4882a593Smuzhiyun  *
773*4882a593Smuzhiyun  * RW - register is both readable and writable
774*4882a593Smuzhiyun  * RO - register is read only
775*4882a593Smuzhiyun  * WO - register is write only
776*4882a593Smuzhiyun  * R/clr - register is read only and is cleared when read
777*4882a593Smuzhiyun  * A - register array
778*4882a593Smuzhiyun  */
779*4882a593Smuzhiyun #define E1000_CTRL     0x00000	/* Device Control - RW */
780*4882a593Smuzhiyun #define E1000_CTRL_DUP 0x00004	/* Device Control Duplicate (Shadow) - RW */
781*4882a593Smuzhiyun #define E1000_STATUS   0x00008	/* Device Status - RO */
782*4882a593Smuzhiyun #define E1000_EECD     0x00010	/* EEPROM/Flash Control - RW */
783*4882a593Smuzhiyun #define E1000_EERD     0x00014	/* EEPROM Read - RW */
784*4882a593Smuzhiyun #define E1000_CTRL_EXT 0x00018	/* Extended Device Control - RW */
785*4882a593Smuzhiyun #define E1000_FLA      0x0001C	/* Flash Access - RW */
786*4882a593Smuzhiyun #define E1000_MDIC     0x00020	/* MDI Control - RW */
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun #define INTEL_CE_GBE_MDIO_RCOMP_BASE    (hw->ce4100_gbe_mdio_base_virt)
789*4882a593Smuzhiyun #define E1000_MDIO_STS  (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0)
790*4882a593Smuzhiyun #define E1000_MDIO_CMD  (INTEL_CE_GBE_MDIO_RCOMP_BASE + 4)
791*4882a593Smuzhiyun #define E1000_MDIO_DRV  (INTEL_CE_GBE_MDIO_RCOMP_BASE + 8)
792*4882a593Smuzhiyun #define E1000_MDC_CMD   (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0xC)
793*4882a593Smuzhiyun #define E1000_RCOMP_CTL (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0x20)
794*4882a593Smuzhiyun #define E1000_RCOMP_STS (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0x24)
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun #define E1000_SCTL     0x00024	/* SerDes Control - RW */
797*4882a593Smuzhiyun #define E1000_FEXTNVM  0x00028	/* Future Extended NVM register */
798*4882a593Smuzhiyun #define E1000_FCAL     0x00028	/* Flow Control Address Low - RW */
799*4882a593Smuzhiyun #define E1000_FCAH     0x0002C	/* Flow Control Address High -RW */
800*4882a593Smuzhiyun #define E1000_FCT      0x00030	/* Flow Control Type - RW */
801*4882a593Smuzhiyun #define E1000_VET      0x00038	/* VLAN Ether Type - RW */
802*4882a593Smuzhiyun #define E1000_ICR      0x000C0	/* Interrupt Cause Read - R/clr */
803*4882a593Smuzhiyun #define E1000_ITR      0x000C4	/* Interrupt Throttling Rate - RW */
804*4882a593Smuzhiyun #define E1000_ICS      0x000C8	/* Interrupt Cause Set - WO */
805*4882a593Smuzhiyun #define E1000_IMS      0x000D0	/* Interrupt Mask Set - RW */
806*4882a593Smuzhiyun #define E1000_IMC      0x000D8	/* Interrupt Mask Clear - WO */
807*4882a593Smuzhiyun #define E1000_IAM      0x000E0	/* Interrupt Acknowledge Auto Mask */
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /* Auxiliary Control Register. This register is CE4100 specific,
810*4882a593Smuzhiyun  * RMII/RGMII function is switched by this register - RW
811*4882a593Smuzhiyun  * Following are bits definitions of the Auxiliary Control Register
812*4882a593Smuzhiyun  */
813*4882a593Smuzhiyun #define E1000_CTL_AUX  0x000E0
814*4882a593Smuzhiyun #define E1000_CTL_AUX_END_SEL_SHIFT     10
815*4882a593Smuzhiyun #define E1000_CTL_AUX_ENDIANESS_SHIFT   8
816*4882a593Smuzhiyun #define E1000_CTL_AUX_RGMII_RMII_SHIFT  0
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun /* descriptor and packet transfer use CTL_AUX.ENDIANESS */
819*4882a593Smuzhiyun #define E1000_CTL_AUX_DES_PKT   (0x0 << E1000_CTL_AUX_END_SEL_SHIFT)
820*4882a593Smuzhiyun /* descriptor use CTL_AUX.ENDIANESS, packet use default */
821*4882a593Smuzhiyun #define E1000_CTL_AUX_DES       (0x1 << E1000_CTL_AUX_END_SEL_SHIFT)
822*4882a593Smuzhiyun /* descriptor use default, packet use CTL_AUX.ENDIANESS */
823*4882a593Smuzhiyun #define E1000_CTL_AUX_PKT       (0x2 << E1000_CTL_AUX_END_SEL_SHIFT)
824*4882a593Smuzhiyun /* all use CTL_AUX.ENDIANESS */
825*4882a593Smuzhiyun #define E1000_CTL_AUX_ALL       (0x3 << E1000_CTL_AUX_END_SEL_SHIFT)
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun #define E1000_CTL_AUX_RGMII     (0x0 << E1000_CTL_AUX_RGMII_RMII_SHIFT)
828*4882a593Smuzhiyun #define E1000_CTL_AUX_RMII      (0x1 << E1000_CTL_AUX_RGMII_RMII_SHIFT)
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun /* LW little endian, Byte big endian */
831*4882a593Smuzhiyun #define E1000_CTL_AUX_LWLE_BBE  (0x0 << E1000_CTL_AUX_ENDIANESS_SHIFT)
832*4882a593Smuzhiyun #define E1000_CTL_AUX_LWLE_BLE  (0x1 << E1000_CTL_AUX_ENDIANESS_SHIFT)
833*4882a593Smuzhiyun #define E1000_CTL_AUX_LWBE_BBE  (0x2 << E1000_CTL_AUX_ENDIANESS_SHIFT)
834*4882a593Smuzhiyun #define E1000_CTL_AUX_LWBE_BLE  (0x3 << E1000_CTL_AUX_ENDIANESS_SHIFT)
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun #define E1000_RCTL     0x00100	/* RX Control - RW */
837*4882a593Smuzhiyun #define E1000_RDTR1    0x02820	/* RX Delay Timer (1) - RW */
838*4882a593Smuzhiyun #define E1000_RDBAL1   0x02900	/* RX Descriptor Base Address Low (1) - RW */
839*4882a593Smuzhiyun #define E1000_RDBAH1   0x02904	/* RX Descriptor Base Address High (1) - RW */
840*4882a593Smuzhiyun #define E1000_RDLEN1   0x02908	/* RX Descriptor Length (1) - RW */
841*4882a593Smuzhiyun #define E1000_RDH1     0x02910	/* RX Descriptor Head (1) - RW */
842*4882a593Smuzhiyun #define E1000_RDT1     0x02918	/* RX Descriptor Tail (1) - RW */
843*4882a593Smuzhiyun #define E1000_FCTTV    0x00170	/* Flow Control Transmit Timer Value - RW */
844*4882a593Smuzhiyun #define E1000_TXCW     0x00178	/* TX Configuration Word - RW */
845*4882a593Smuzhiyun #define E1000_RXCW     0x00180	/* RX Configuration Word - RO */
846*4882a593Smuzhiyun #define E1000_TCTL     0x00400	/* TX Control - RW */
847*4882a593Smuzhiyun #define E1000_TCTL_EXT 0x00404	/* Extended TX Control - RW */
848*4882a593Smuzhiyun #define E1000_TIPG     0x00410	/* TX Inter-packet gap -RW */
849*4882a593Smuzhiyun #define E1000_TBT      0x00448	/* TX Burst Timer - RW */
850*4882a593Smuzhiyun #define E1000_AIT      0x00458	/* Adaptive Interframe Spacing Throttle - RW */
851*4882a593Smuzhiyun #define E1000_LEDCTL   0x00E00	/* LED Control - RW */
852*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL  0x00F00	/* Extended Configuration Control */
853*4882a593Smuzhiyun #define E1000_EXTCNF_SIZE  0x00F08	/* Extended Configuration Size */
854*4882a593Smuzhiyun #define E1000_PHY_CTRL     0x00F10	/* PHY Control Register in CSR */
855*4882a593Smuzhiyun #define FEXTNVM_SW_CONFIG  0x0001
856*4882a593Smuzhiyun #define E1000_PBA      0x01000	/* Packet Buffer Allocation - RW */
857*4882a593Smuzhiyun #define E1000_PBS      0x01008	/* Packet Buffer Size */
858*4882a593Smuzhiyun #define E1000_EEMNGCTL 0x01010	/* MNG EEprom Control */
859*4882a593Smuzhiyun #define E1000_FLASH_UPDATES 1000
860*4882a593Smuzhiyun #define E1000_EEARBC   0x01024	/* EEPROM Auto Read Bus Control */
861*4882a593Smuzhiyun #define E1000_FLASHT   0x01028	/* FLASH Timer Register */
862*4882a593Smuzhiyun #define E1000_EEWR     0x0102C	/* EEPROM Write Register - RW */
863*4882a593Smuzhiyun #define E1000_FLSWCTL  0x01030	/* FLASH control register */
864*4882a593Smuzhiyun #define E1000_FLSWDATA 0x01034	/* FLASH data register */
865*4882a593Smuzhiyun #define E1000_FLSWCNT  0x01038	/* FLASH Access Counter */
866*4882a593Smuzhiyun #define E1000_FLOP     0x0103C	/* FLASH Opcode Register */
867*4882a593Smuzhiyun #define E1000_ERT      0x02008	/* Early Rx Threshold - RW */
868*4882a593Smuzhiyun #define E1000_FCRTL    0x02160	/* Flow Control Receive Threshold Low - RW */
869*4882a593Smuzhiyun #define E1000_FCRTH    0x02168	/* Flow Control Receive Threshold High - RW */
870*4882a593Smuzhiyun #define E1000_PSRCTL   0x02170	/* Packet Split Receive Control - RW */
871*4882a593Smuzhiyun #define E1000_RDFH     0x02410  /* RX Data FIFO Head - RW */
872*4882a593Smuzhiyun #define E1000_RDFT     0x02418  /* RX Data FIFO Tail - RW */
873*4882a593Smuzhiyun #define E1000_RDFHS    0x02420  /* RX Data FIFO Head Saved - RW */
874*4882a593Smuzhiyun #define E1000_RDFTS    0x02428  /* RX Data FIFO Tail Saved - RW */
875*4882a593Smuzhiyun #define E1000_RDFPC    0x02430  /* RX Data FIFO Packet Count - RW */
876*4882a593Smuzhiyun #define E1000_RDBAL    0x02800	/* RX Descriptor Base Address Low - RW */
877*4882a593Smuzhiyun #define E1000_RDBAH    0x02804	/* RX Descriptor Base Address High - RW */
878*4882a593Smuzhiyun #define E1000_RDLEN    0x02808	/* RX Descriptor Length - RW */
879*4882a593Smuzhiyun #define E1000_RDH      0x02810	/* RX Descriptor Head - RW */
880*4882a593Smuzhiyun #define E1000_RDT      0x02818	/* RX Descriptor Tail - RW */
881*4882a593Smuzhiyun #define E1000_RDTR     0x02820	/* RX Delay Timer - RW */
882*4882a593Smuzhiyun #define E1000_RDBAL0   E1000_RDBAL	/* RX Desc Base Address Low (0) - RW */
883*4882a593Smuzhiyun #define E1000_RDBAH0   E1000_RDBAH	/* RX Desc Base Address High (0) - RW */
884*4882a593Smuzhiyun #define E1000_RDLEN0   E1000_RDLEN	/* RX Desc Length (0) - RW */
885*4882a593Smuzhiyun #define E1000_RDH0     E1000_RDH	/* RX Desc Head (0) - RW */
886*4882a593Smuzhiyun #define E1000_RDT0     E1000_RDT	/* RX Desc Tail (0) - RW */
887*4882a593Smuzhiyun #define E1000_RDTR0    E1000_RDTR	/* RX Delay Timer (0) - RW */
888*4882a593Smuzhiyun #define E1000_RXDCTL   0x02828	/* RX Descriptor Control queue 0 - RW */
889*4882a593Smuzhiyun #define E1000_RXDCTL1  0x02928	/* RX Descriptor Control queue 1 - RW */
890*4882a593Smuzhiyun #define E1000_RADV     0x0282C	/* RX Interrupt Absolute Delay Timer - RW */
891*4882a593Smuzhiyun #define E1000_RSRPD    0x02C00	/* RX Small Packet Detect - RW */
892*4882a593Smuzhiyun #define E1000_RAID     0x02C08	/* Receive Ack Interrupt Delay - RW */
893*4882a593Smuzhiyun #define E1000_TXDMAC   0x03000	/* TX DMA Control - RW */
894*4882a593Smuzhiyun #define E1000_KABGTXD  0x03004	/* AFE Band Gap Transmit Ref Data */
895*4882a593Smuzhiyun #define E1000_TDFH     0x03410	/* TX Data FIFO Head - RW */
896*4882a593Smuzhiyun #define E1000_TDFT     0x03418	/* TX Data FIFO Tail - RW */
897*4882a593Smuzhiyun #define E1000_TDFHS    0x03420	/* TX Data FIFO Head Saved - RW */
898*4882a593Smuzhiyun #define E1000_TDFTS    0x03428	/* TX Data FIFO Tail Saved - RW */
899*4882a593Smuzhiyun #define E1000_TDFPC    0x03430	/* TX Data FIFO Packet Count - RW */
900*4882a593Smuzhiyun #define E1000_TDBAL    0x03800	/* TX Descriptor Base Address Low - RW */
901*4882a593Smuzhiyun #define E1000_TDBAH    0x03804	/* TX Descriptor Base Address High - RW */
902*4882a593Smuzhiyun #define E1000_TDLEN    0x03808	/* TX Descriptor Length - RW */
903*4882a593Smuzhiyun #define E1000_TDH      0x03810	/* TX Descriptor Head - RW */
904*4882a593Smuzhiyun #define E1000_TDT      0x03818	/* TX Descripotr Tail - RW */
905*4882a593Smuzhiyun #define E1000_TIDV     0x03820	/* TX Interrupt Delay Value - RW */
906*4882a593Smuzhiyun #define E1000_TXDCTL   0x03828	/* TX Descriptor Control - RW */
907*4882a593Smuzhiyun #define E1000_TADV     0x0382C	/* TX Interrupt Absolute Delay Val - RW */
908*4882a593Smuzhiyun #define E1000_TSPMT    0x03830	/* TCP Segmentation PAD & Min Threshold - RW */
909*4882a593Smuzhiyun #define E1000_TARC0    0x03840	/* TX Arbitration Count (0) */
910*4882a593Smuzhiyun #define E1000_TDBAL1   0x03900	/* TX Desc Base Address Low (1) - RW */
911*4882a593Smuzhiyun #define E1000_TDBAH1   0x03904	/* TX Desc Base Address High (1) - RW */
912*4882a593Smuzhiyun #define E1000_TDLEN1   0x03908	/* TX Desc Length (1) - RW */
913*4882a593Smuzhiyun #define E1000_TDH1     0x03910	/* TX Desc Head (1) - RW */
914*4882a593Smuzhiyun #define E1000_TDT1     0x03918	/* TX Desc Tail (1) - RW */
915*4882a593Smuzhiyun #define E1000_TXDCTL1  0x03928	/* TX Descriptor Control (1) - RW */
916*4882a593Smuzhiyun #define E1000_TARC1    0x03940	/* TX Arbitration Count (1) */
917*4882a593Smuzhiyun #define E1000_CRCERRS  0x04000	/* CRC Error Count - R/clr */
918*4882a593Smuzhiyun #define E1000_ALGNERRC 0x04004	/* Alignment Error Count - R/clr */
919*4882a593Smuzhiyun #define E1000_SYMERRS  0x04008	/* Symbol Error Count - R/clr */
920*4882a593Smuzhiyun #define E1000_RXERRC   0x0400C	/* Receive Error Count - R/clr */
921*4882a593Smuzhiyun #define E1000_MPC      0x04010	/* Missed Packet Count - R/clr */
922*4882a593Smuzhiyun #define E1000_SCC      0x04014	/* Single Collision Count - R/clr */
923*4882a593Smuzhiyun #define E1000_ECOL     0x04018	/* Excessive Collision Count - R/clr */
924*4882a593Smuzhiyun #define E1000_MCC      0x0401C	/* Multiple Collision Count - R/clr */
925*4882a593Smuzhiyun #define E1000_LATECOL  0x04020	/* Late Collision Count - R/clr */
926*4882a593Smuzhiyun #define E1000_COLC     0x04028	/* Collision Count - R/clr */
927*4882a593Smuzhiyun #define E1000_DC       0x04030	/* Defer Count - R/clr */
928*4882a593Smuzhiyun #define E1000_TNCRS    0x04034	/* TX-No CRS - R/clr */
929*4882a593Smuzhiyun #define E1000_SEC      0x04038	/* Sequence Error Count - R/clr */
930*4882a593Smuzhiyun #define E1000_CEXTERR  0x0403C	/* Carrier Extension Error Count - R/clr */
931*4882a593Smuzhiyun #define E1000_RLEC     0x04040	/* Receive Length Error Count - R/clr */
932*4882a593Smuzhiyun #define E1000_XONRXC   0x04048	/* XON RX Count - R/clr */
933*4882a593Smuzhiyun #define E1000_XONTXC   0x0404C	/* XON TX Count - R/clr */
934*4882a593Smuzhiyun #define E1000_XOFFRXC  0x04050	/* XOFF RX Count - R/clr */
935*4882a593Smuzhiyun #define E1000_XOFFTXC  0x04054	/* XOFF TX Count - R/clr */
936*4882a593Smuzhiyun #define E1000_FCRUC    0x04058	/* Flow Control RX Unsupported Count- R/clr */
937*4882a593Smuzhiyun #define E1000_PRC64    0x0405C	/* Packets RX (64 bytes) - R/clr */
938*4882a593Smuzhiyun #define E1000_PRC127   0x04060	/* Packets RX (65-127 bytes) - R/clr */
939*4882a593Smuzhiyun #define E1000_PRC255   0x04064	/* Packets RX (128-255 bytes) - R/clr */
940*4882a593Smuzhiyun #define E1000_PRC511   0x04068	/* Packets RX (255-511 bytes) - R/clr */
941*4882a593Smuzhiyun #define E1000_PRC1023  0x0406C	/* Packets RX (512-1023 bytes) - R/clr */
942*4882a593Smuzhiyun #define E1000_PRC1522  0x04070	/* Packets RX (1024-1522 bytes) - R/clr */
943*4882a593Smuzhiyun #define E1000_GPRC     0x04074	/* Good Packets RX Count - R/clr */
944*4882a593Smuzhiyun #define E1000_BPRC     0x04078	/* Broadcast Packets RX Count - R/clr */
945*4882a593Smuzhiyun #define E1000_MPRC     0x0407C	/* Multicast Packets RX Count - R/clr */
946*4882a593Smuzhiyun #define E1000_GPTC     0x04080	/* Good Packets TX Count - R/clr */
947*4882a593Smuzhiyun #define E1000_GORCL    0x04088	/* Good Octets RX Count Low - R/clr */
948*4882a593Smuzhiyun #define E1000_GORCH    0x0408C	/* Good Octets RX Count High - R/clr */
949*4882a593Smuzhiyun #define E1000_GOTCL    0x04090	/* Good Octets TX Count Low - R/clr */
950*4882a593Smuzhiyun #define E1000_GOTCH    0x04094	/* Good Octets TX Count High - R/clr */
951*4882a593Smuzhiyun #define E1000_RNBC     0x040A0	/* RX No Buffers Count - R/clr */
952*4882a593Smuzhiyun #define E1000_RUC      0x040A4	/* RX Undersize Count - R/clr */
953*4882a593Smuzhiyun #define E1000_RFC      0x040A8	/* RX Fragment Count - R/clr */
954*4882a593Smuzhiyun #define E1000_ROC      0x040AC	/* RX Oversize Count - R/clr */
955*4882a593Smuzhiyun #define E1000_RJC      0x040B0	/* RX Jabber Count - R/clr */
956*4882a593Smuzhiyun #define E1000_MGTPRC   0x040B4	/* Management Packets RX Count - R/clr */
957*4882a593Smuzhiyun #define E1000_MGTPDC   0x040B8	/* Management Packets Dropped Count - R/clr */
958*4882a593Smuzhiyun #define E1000_MGTPTC   0x040BC	/* Management Packets TX Count - R/clr */
959*4882a593Smuzhiyun #define E1000_TORL     0x040C0	/* Total Octets RX Low - R/clr */
960*4882a593Smuzhiyun #define E1000_TORH     0x040C4	/* Total Octets RX High - R/clr */
961*4882a593Smuzhiyun #define E1000_TOTL     0x040C8	/* Total Octets TX Low - R/clr */
962*4882a593Smuzhiyun #define E1000_TOTH     0x040CC	/* Total Octets TX High - R/clr */
963*4882a593Smuzhiyun #define E1000_TPR      0x040D0	/* Total Packets RX - R/clr */
964*4882a593Smuzhiyun #define E1000_TPT      0x040D4	/* Total Packets TX - R/clr */
965*4882a593Smuzhiyun #define E1000_PTC64    0x040D8	/* Packets TX (64 bytes) - R/clr */
966*4882a593Smuzhiyun #define E1000_PTC127   0x040DC	/* Packets TX (65-127 bytes) - R/clr */
967*4882a593Smuzhiyun #define E1000_PTC255   0x040E0	/* Packets TX (128-255 bytes) - R/clr */
968*4882a593Smuzhiyun #define E1000_PTC511   0x040E4	/* Packets TX (256-511 bytes) - R/clr */
969*4882a593Smuzhiyun #define E1000_PTC1023  0x040E8	/* Packets TX (512-1023 bytes) - R/clr */
970*4882a593Smuzhiyun #define E1000_PTC1522  0x040EC	/* Packets TX (1024-1522 Bytes) - R/clr */
971*4882a593Smuzhiyun #define E1000_MPTC     0x040F0	/* Multicast Packets TX Count - R/clr */
972*4882a593Smuzhiyun #define E1000_BPTC     0x040F4	/* Broadcast Packets TX Count - R/clr */
973*4882a593Smuzhiyun #define E1000_TSCTC    0x040F8	/* TCP Segmentation Context TX - R/clr */
974*4882a593Smuzhiyun #define E1000_TSCTFC   0x040FC	/* TCP Segmentation Context TX Fail - R/clr */
975*4882a593Smuzhiyun #define E1000_IAC      0x04100	/* Interrupt Assertion Count */
976*4882a593Smuzhiyun #define E1000_ICRXPTC  0x04104	/* Interrupt Cause Rx Packet Timer Expire Count */
977*4882a593Smuzhiyun #define E1000_ICRXATC  0x04108	/* Interrupt Cause Rx Absolute Timer Expire Count */
978*4882a593Smuzhiyun #define E1000_ICTXPTC  0x0410C	/* Interrupt Cause Tx Packet Timer Expire Count */
979*4882a593Smuzhiyun #define E1000_ICTXATC  0x04110	/* Interrupt Cause Tx Absolute Timer Expire Count */
980*4882a593Smuzhiyun #define E1000_ICTXQEC  0x04118	/* Interrupt Cause Tx Queue Empty Count */
981*4882a593Smuzhiyun #define E1000_ICTXQMTC 0x0411C	/* Interrupt Cause Tx Queue Minimum Threshold Count */
982*4882a593Smuzhiyun #define E1000_ICRXDMTC 0x04120	/* Interrupt Cause Rx Descriptor Minimum Threshold Count */
983*4882a593Smuzhiyun #define E1000_ICRXOC   0x04124	/* Interrupt Cause Receiver Overrun Count */
984*4882a593Smuzhiyun #define E1000_RXCSUM   0x05000	/* RX Checksum Control - RW */
985*4882a593Smuzhiyun #define E1000_RFCTL    0x05008	/* Receive Filter Control */
986*4882a593Smuzhiyun #define E1000_MTA      0x05200	/* Multicast Table Array - RW Array */
987*4882a593Smuzhiyun #define E1000_RA       0x05400	/* Receive Address - RW Array */
988*4882a593Smuzhiyun #define E1000_VFTA     0x05600	/* VLAN Filter Table Array - RW Array */
989*4882a593Smuzhiyun #define E1000_WUC      0x05800	/* Wakeup Control - RW */
990*4882a593Smuzhiyun #define E1000_WUFC     0x05808	/* Wakeup Filter Control - RW */
991*4882a593Smuzhiyun #define E1000_WUS      0x05810	/* Wakeup Status - RO */
992*4882a593Smuzhiyun #define E1000_MANC     0x05820	/* Management Control - RW */
993*4882a593Smuzhiyun #define E1000_IPAV     0x05838	/* IP Address Valid - RW */
994*4882a593Smuzhiyun #define E1000_IP4AT    0x05840	/* IPv4 Address Table - RW Array */
995*4882a593Smuzhiyun #define E1000_IP6AT    0x05880	/* IPv6 Address Table - RW Array */
996*4882a593Smuzhiyun #define E1000_WUPL     0x05900	/* Wakeup Packet Length - RW */
997*4882a593Smuzhiyun #define E1000_WUPM     0x05A00	/* Wakeup Packet Memory - RO A */
998*4882a593Smuzhiyun #define E1000_FFLT     0x05F00	/* Flexible Filter Length Table - RW Array */
999*4882a593Smuzhiyun #define E1000_HOST_IF  0x08800	/* Host Interface */
1000*4882a593Smuzhiyun #define E1000_FFMT     0x09000	/* Flexible Filter Mask Table - RW Array */
1001*4882a593Smuzhiyun #define E1000_FFVT     0x09800	/* Flexible Filter Value Table - RW Array */
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun #define E1000_KUMCTRLSTA 0x00034	/* MAC-PHY interface - RW */
1004*4882a593Smuzhiyun #define E1000_MDPHYA     0x0003C	/* PHY address - RW */
1005*4882a593Smuzhiyun #define E1000_MANC2H     0x05860	/* Management Control To Host - RW */
1006*4882a593Smuzhiyun #define E1000_SW_FW_SYNC 0x05B5C	/* Software-Firmware Synchronization - RW */
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun #define E1000_GCR       0x05B00	/* PCI-Ex Control */
1009*4882a593Smuzhiyun #define E1000_GSCL_1    0x05B10	/* PCI-Ex Statistic Control #1 */
1010*4882a593Smuzhiyun #define E1000_GSCL_2    0x05B14	/* PCI-Ex Statistic Control #2 */
1011*4882a593Smuzhiyun #define E1000_GSCL_3    0x05B18	/* PCI-Ex Statistic Control #3 */
1012*4882a593Smuzhiyun #define E1000_GSCL_4    0x05B1C	/* PCI-Ex Statistic Control #4 */
1013*4882a593Smuzhiyun #define E1000_FACTPS    0x05B30	/* Function Active and Power State to MNG */
1014*4882a593Smuzhiyun #define E1000_SWSM      0x05B50	/* SW Semaphore */
1015*4882a593Smuzhiyun #define E1000_FWSM      0x05B54	/* FW Semaphore */
1016*4882a593Smuzhiyun #define E1000_FFLT_DBG  0x05F04	/* Debug Register */
1017*4882a593Smuzhiyun #define E1000_HICR      0x08F00	/* Host Interface Control */
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun /* RSS registers */
1020*4882a593Smuzhiyun #define E1000_CPUVEC    0x02C10	/* CPU Vector Register - RW */
1021*4882a593Smuzhiyun #define E1000_MRQC      0x05818	/* Multiple Receive Control - RW */
1022*4882a593Smuzhiyun #define E1000_RETA      0x05C00	/* Redirection Table - RW Array */
1023*4882a593Smuzhiyun #define E1000_RSSRK     0x05C80	/* RSS Random Key - RW Array */
1024*4882a593Smuzhiyun #define E1000_RSSIM     0x05864	/* RSS Interrupt Mask */
1025*4882a593Smuzhiyun #define E1000_RSSIR     0x05868	/* RSS Interrupt Request */
1026*4882a593Smuzhiyun /* Register Set (82542)
1027*4882a593Smuzhiyun  *
1028*4882a593Smuzhiyun  * Some of the 82542 registers are located at different offsets than they are
1029*4882a593Smuzhiyun  * in more current versions of the 8254x. Despite the difference in location,
1030*4882a593Smuzhiyun  * the registers function in the same manner.
1031*4882a593Smuzhiyun  */
1032*4882a593Smuzhiyun #define E1000_82542_CTL_AUX  E1000_CTL_AUX
1033*4882a593Smuzhiyun #define E1000_82542_CTRL     E1000_CTRL
1034*4882a593Smuzhiyun #define E1000_82542_CTRL_DUP E1000_CTRL_DUP
1035*4882a593Smuzhiyun #define E1000_82542_STATUS   E1000_STATUS
1036*4882a593Smuzhiyun #define E1000_82542_EECD     E1000_EECD
1037*4882a593Smuzhiyun #define E1000_82542_EERD     E1000_EERD
1038*4882a593Smuzhiyun #define E1000_82542_CTRL_EXT E1000_CTRL_EXT
1039*4882a593Smuzhiyun #define E1000_82542_FLA      E1000_FLA
1040*4882a593Smuzhiyun #define E1000_82542_MDIC     E1000_MDIC
1041*4882a593Smuzhiyun #define E1000_82542_SCTL     E1000_SCTL
1042*4882a593Smuzhiyun #define E1000_82542_FEXTNVM  E1000_FEXTNVM
1043*4882a593Smuzhiyun #define E1000_82542_FCAL     E1000_FCAL
1044*4882a593Smuzhiyun #define E1000_82542_FCAH     E1000_FCAH
1045*4882a593Smuzhiyun #define E1000_82542_FCT      E1000_FCT
1046*4882a593Smuzhiyun #define E1000_82542_VET      E1000_VET
1047*4882a593Smuzhiyun #define E1000_82542_RA       0x00040
1048*4882a593Smuzhiyun #define E1000_82542_ICR      E1000_ICR
1049*4882a593Smuzhiyun #define E1000_82542_ITR      E1000_ITR
1050*4882a593Smuzhiyun #define E1000_82542_ICS      E1000_ICS
1051*4882a593Smuzhiyun #define E1000_82542_IMS      E1000_IMS
1052*4882a593Smuzhiyun #define E1000_82542_IMC      E1000_IMC
1053*4882a593Smuzhiyun #define E1000_82542_RCTL     E1000_RCTL
1054*4882a593Smuzhiyun #define E1000_82542_RDTR     0x00108
1055*4882a593Smuzhiyun #define E1000_82542_RDFH     E1000_RDFH
1056*4882a593Smuzhiyun #define E1000_82542_RDFT     E1000_RDFT
1057*4882a593Smuzhiyun #define E1000_82542_RDFHS    E1000_RDFHS
1058*4882a593Smuzhiyun #define E1000_82542_RDFTS    E1000_RDFTS
1059*4882a593Smuzhiyun #define E1000_82542_RDFPC    E1000_RDFPC
1060*4882a593Smuzhiyun #define E1000_82542_RDBAL    0x00110
1061*4882a593Smuzhiyun #define E1000_82542_RDBAH    0x00114
1062*4882a593Smuzhiyun #define E1000_82542_RDLEN    0x00118
1063*4882a593Smuzhiyun #define E1000_82542_RDH      0x00120
1064*4882a593Smuzhiyun #define E1000_82542_RDT      0x00128
1065*4882a593Smuzhiyun #define E1000_82542_RDTR0    E1000_82542_RDTR
1066*4882a593Smuzhiyun #define E1000_82542_RDBAL0   E1000_82542_RDBAL
1067*4882a593Smuzhiyun #define E1000_82542_RDBAH0   E1000_82542_RDBAH
1068*4882a593Smuzhiyun #define E1000_82542_RDLEN0   E1000_82542_RDLEN
1069*4882a593Smuzhiyun #define E1000_82542_RDH0     E1000_82542_RDH
1070*4882a593Smuzhiyun #define E1000_82542_RDT0     E1000_82542_RDT
1071*4882a593Smuzhiyun #define E1000_82542_SRRCTL(_n) (0x280C + ((_n) << 8))	/* Split and Replication
1072*4882a593Smuzhiyun 							 * RX Control - RW */
1073*4882a593Smuzhiyun #define E1000_82542_DCA_RXCTRL(_n) (0x02814 + ((_n) << 8))
1074*4882a593Smuzhiyun #define E1000_82542_RDBAH3   0x02B04	/* RX Desc Base High Queue 3 - RW */
1075*4882a593Smuzhiyun #define E1000_82542_RDBAL3   0x02B00	/* RX Desc Low Queue 3 - RW */
1076*4882a593Smuzhiyun #define E1000_82542_RDLEN3   0x02B08	/* RX Desc Length Queue 3 - RW */
1077*4882a593Smuzhiyun #define E1000_82542_RDH3     0x02B10	/* RX Desc Head Queue 3 - RW */
1078*4882a593Smuzhiyun #define E1000_82542_RDT3     0x02B18	/* RX Desc Tail Queue 3 - RW */
1079*4882a593Smuzhiyun #define E1000_82542_RDBAL2   0x02A00	/* RX Desc Base Low Queue 2 - RW */
1080*4882a593Smuzhiyun #define E1000_82542_RDBAH2   0x02A04	/* RX Desc Base High Queue 2 - RW */
1081*4882a593Smuzhiyun #define E1000_82542_RDLEN2   0x02A08	/* RX Desc Length Queue 2 - RW */
1082*4882a593Smuzhiyun #define E1000_82542_RDH2     0x02A10	/* RX Desc Head Queue 2 - RW */
1083*4882a593Smuzhiyun #define E1000_82542_RDT2     0x02A18	/* RX Desc Tail Queue 2 - RW */
1084*4882a593Smuzhiyun #define E1000_82542_RDTR1    0x00130
1085*4882a593Smuzhiyun #define E1000_82542_RDBAL1   0x00138
1086*4882a593Smuzhiyun #define E1000_82542_RDBAH1   0x0013C
1087*4882a593Smuzhiyun #define E1000_82542_RDLEN1   0x00140
1088*4882a593Smuzhiyun #define E1000_82542_RDH1     0x00148
1089*4882a593Smuzhiyun #define E1000_82542_RDT1     0x00150
1090*4882a593Smuzhiyun #define E1000_82542_FCRTH    0x00160
1091*4882a593Smuzhiyun #define E1000_82542_FCRTL    0x00168
1092*4882a593Smuzhiyun #define E1000_82542_FCTTV    E1000_FCTTV
1093*4882a593Smuzhiyun #define E1000_82542_TXCW     E1000_TXCW
1094*4882a593Smuzhiyun #define E1000_82542_RXCW     E1000_RXCW
1095*4882a593Smuzhiyun #define E1000_82542_MTA      0x00200
1096*4882a593Smuzhiyun #define E1000_82542_TCTL     E1000_TCTL
1097*4882a593Smuzhiyun #define E1000_82542_TCTL_EXT E1000_TCTL_EXT
1098*4882a593Smuzhiyun #define E1000_82542_TIPG     E1000_TIPG
1099*4882a593Smuzhiyun #define E1000_82542_TDBAL    0x00420
1100*4882a593Smuzhiyun #define E1000_82542_TDBAH    0x00424
1101*4882a593Smuzhiyun #define E1000_82542_TDLEN    0x00428
1102*4882a593Smuzhiyun #define E1000_82542_TDH      0x00430
1103*4882a593Smuzhiyun #define E1000_82542_TDT      0x00438
1104*4882a593Smuzhiyun #define E1000_82542_TIDV     0x00440
1105*4882a593Smuzhiyun #define E1000_82542_TBT      E1000_TBT
1106*4882a593Smuzhiyun #define E1000_82542_AIT      E1000_AIT
1107*4882a593Smuzhiyun #define E1000_82542_VFTA     0x00600
1108*4882a593Smuzhiyun #define E1000_82542_LEDCTL   E1000_LEDCTL
1109*4882a593Smuzhiyun #define E1000_82542_PBA      E1000_PBA
1110*4882a593Smuzhiyun #define E1000_82542_PBS      E1000_PBS
1111*4882a593Smuzhiyun #define E1000_82542_EEMNGCTL E1000_EEMNGCTL
1112*4882a593Smuzhiyun #define E1000_82542_EEARBC   E1000_EEARBC
1113*4882a593Smuzhiyun #define E1000_82542_FLASHT   E1000_FLASHT
1114*4882a593Smuzhiyun #define E1000_82542_EEWR     E1000_EEWR
1115*4882a593Smuzhiyun #define E1000_82542_FLSWCTL  E1000_FLSWCTL
1116*4882a593Smuzhiyun #define E1000_82542_FLSWDATA E1000_FLSWDATA
1117*4882a593Smuzhiyun #define E1000_82542_FLSWCNT  E1000_FLSWCNT
1118*4882a593Smuzhiyun #define E1000_82542_FLOP     E1000_FLOP
1119*4882a593Smuzhiyun #define E1000_82542_EXTCNF_CTRL  E1000_EXTCNF_CTRL
1120*4882a593Smuzhiyun #define E1000_82542_EXTCNF_SIZE  E1000_EXTCNF_SIZE
1121*4882a593Smuzhiyun #define E1000_82542_PHY_CTRL E1000_PHY_CTRL
1122*4882a593Smuzhiyun #define E1000_82542_ERT      E1000_ERT
1123*4882a593Smuzhiyun #define E1000_82542_RXDCTL   E1000_RXDCTL
1124*4882a593Smuzhiyun #define E1000_82542_RXDCTL1  E1000_RXDCTL1
1125*4882a593Smuzhiyun #define E1000_82542_RADV     E1000_RADV
1126*4882a593Smuzhiyun #define E1000_82542_RSRPD    E1000_RSRPD
1127*4882a593Smuzhiyun #define E1000_82542_TXDMAC   E1000_TXDMAC
1128*4882a593Smuzhiyun #define E1000_82542_KABGTXD  E1000_KABGTXD
1129*4882a593Smuzhiyun #define E1000_82542_TDFHS    E1000_TDFHS
1130*4882a593Smuzhiyun #define E1000_82542_TDFTS    E1000_TDFTS
1131*4882a593Smuzhiyun #define E1000_82542_TDFPC    E1000_TDFPC
1132*4882a593Smuzhiyun #define E1000_82542_TXDCTL   E1000_TXDCTL
1133*4882a593Smuzhiyun #define E1000_82542_TADV     E1000_TADV
1134*4882a593Smuzhiyun #define E1000_82542_TSPMT    E1000_TSPMT
1135*4882a593Smuzhiyun #define E1000_82542_CRCERRS  E1000_CRCERRS
1136*4882a593Smuzhiyun #define E1000_82542_ALGNERRC E1000_ALGNERRC
1137*4882a593Smuzhiyun #define E1000_82542_SYMERRS  E1000_SYMERRS
1138*4882a593Smuzhiyun #define E1000_82542_RXERRC   E1000_RXERRC
1139*4882a593Smuzhiyun #define E1000_82542_MPC      E1000_MPC
1140*4882a593Smuzhiyun #define E1000_82542_SCC      E1000_SCC
1141*4882a593Smuzhiyun #define E1000_82542_ECOL     E1000_ECOL
1142*4882a593Smuzhiyun #define E1000_82542_MCC      E1000_MCC
1143*4882a593Smuzhiyun #define E1000_82542_LATECOL  E1000_LATECOL
1144*4882a593Smuzhiyun #define E1000_82542_COLC     E1000_COLC
1145*4882a593Smuzhiyun #define E1000_82542_DC       E1000_DC
1146*4882a593Smuzhiyun #define E1000_82542_TNCRS    E1000_TNCRS
1147*4882a593Smuzhiyun #define E1000_82542_SEC      E1000_SEC
1148*4882a593Smuzhiyun #define E1000_82542_CEXTERR  E1000_CEXTERR
1149*4882a593Smuzhiyun #define E1000_82542_RLEC     E1000_RLEC
1150*4882a593Smuzhiyun #define E1000_82542_XONRXC   E1000_XONRXC
1151*4882a593Smuzhiyun #define E1000_82542_XONTXC   E1000_XONTXC
1152*4882a593Smuzhiyun #define E1000_82542_XOFFRXC  E1000_XOFFRXC
1153*4882a593Smuzhiyun #define E1000_82542_XOFFTXC  E1000_XOFFTXC
1154*4882a593Smuzhiyun #define E1000_82542_FCRUC    E1000_FCRUC
1155*4882a593Smuzhiyun #define E1000_82542_PRC64    E1000_PRC64
1156*4882a593Smuzhiyun #define E1000_82542_PRC127   E1000_PRC127
1157*4882a593Smuzhiyun #define E1000_82542_PRC255   E1000_PRC255
1158*4882a593Smuzhiyun #define E1000_82542_PRC511   E1000_PRC511
1159*4882a593Smuzhiyun #define E1000_82542_PRC1023  E1000_PRC1023
1160*4882a593Smuzhiyun #define E1000_82542_PRC1522  E1000_PRC1522
1161*4882a593Smuzhiyun #define E1000_82542_GPRC     E1000_GPRC
1162*4882a593Smuzhiyun #define E1000_82542_BPRC     E1000_BPRC
1163*4882a593Smuzhiyun #define E1000_82542_MPRC     E1000_MPRC
1164*4882a593Smuzhiyun #define E1000_82542_GPTC     E1000_GPTC
1165*4882a593Smuzhiyun #define E1000_82542_GORCL    E1000_GORCL
1166*4882a593Smuzhiyun #define E1000_82542_GORCH    E1000_GORCH
1167*4882a593Smuzhiyun #define E1000_82542_GOTCL    E1000_GOTCL
1168*4882a593Smuzhiyun #define E1000_82542_GOTCH    E1000_GOTCH
1169*4882a593Smuzhiyun #define E1000_82542_RNBC     E1000_RNBC
1170*4882a593Smuzhiyun #define E1000_82542_RUC      E1000_RUC
1171*4882a593Smuzhiyun #define E1000_82542_RFC      E1000_RFC
1172*4882a593Smuzhiyun #define E1000_82542_ROC      E1000_ROC
1173*4882a593Smuzhiyun #define E1000_82542_RJC      E1000_RJC
1174*4882a593Smuzhiyun #define E1000_82542_MGTPRC   E1000_MGTPRC
1175*4882a593Smuzhiyun #define E1000_82542_MGTPDC   E1000_MGTPDC
1176*4882a593Smuzhiyun #define E1000_82542_MGTPTC   E1000_MGTPTC
1177*4882a593Smuzhiyun #define E1000_82542_TORL     E1000_TORL
1178*4882a593Smuzhiyun #define E1000_82542_TORH     E1000_TORH
1179*4882a593Smuzhiyun #define E1000_82542_TOTL     E1000_TOTL
1180*4882a593Smuzhiyun #define E1000_82542_TOTH     E1000_TOTH
1181*4882a593Smuzhiyun #define E1000_82542_TPR      E1000_TPR
1182*4882a593Smuzhiyun #define E1000_82542_TPT      E1000_TPT
1183*4882a593Smuzhiyun #define E1000_82542_PTC64    E1000_PTC64
1184*4882a593Smuzhiyun #define E1000_82542_PTC127   E1000_PTC127
1185*4882a593Smuzhiyun #define E1000_82542_PTC255   E1000_PTC255
1186*4882a593Smuzhiyun #define E1000_82542_PTC511   E1000_PTC511
1187*4882a593Smuzhiyun #define E1000_82542_PTC1023  E1000_PTC1023
1188*4882a593Smuzhiyun #define E1000_82542_PTC1522  E1000_PTC1522
1189*4882a593Smuzhiyun #define E1000_82542_MPTC     E1000_MPTC
1190*4882a593Smuzhiyun #define E1000_82542_BPTC     E1000_BPTC
1191*4882a593Smuzhiyun #define E1000_82542_TSCTC    E1000_TSCTC
1192*4882a593Smuzhiyun #define E1000_82542_TSCTFC   E1000_TSCTFC
1193*4882a593Smuzhiyun #define E1000_82542_RXCSUM   E1000_RXCSUM
1194*4882a593Smuzhiyun #define E1000_82542_WUC      E1000_WUC
1195*4882a593Smuzhiyun #define E1000_82542_WUFC     E1000_WUFC
1196*4882a593Smuzhiyun #define E1000_82542_WUS      E1000_WUS
1197*4882a593Smuzhiyun #define E1000_82542_MANC     E1000_MANC
1198*4882a593Smuzhiyun #define E1000_82542_IPAV     E1000_IPAV
1199*4882a593Smuzhiyun #define E1000_82542_IP4AT    E1000_IP4AT
1200*4882a593Smuzhiyun #define E1000_82542_IP6AT    E1000_IP6AT
1201*4882a593Smuzhiyun #define E1000_82542_WUPL     E1000_WUPL
1202*4882a593Smuzhiyun #define E1000_82542_WUPM     E1000_WUPM
1203*4882a593Smuzhiyun #define E1000_82542_FFLT     E1000_FFLT
1204*4882a593Smuzhiyun #define E1000_82542_TDFH     0x08010
1205*4882a593Smuzhiyun #define E1000_82542_TDFT     0x08018
1206*4882a593Smuzhiyun #define E1000_82542_FFMT     E1000_FFMT
1207*4882a593Smuzhiyun #define E1000_82542_FFVT     E1000_FFVT
1208*4882a593Smuzhiyun #define E1000_82542_HOST_IF  E1000_HOST_IF
1209*4882a593Smuzhiyun #define E1000_82542_IAM         E1000_IAM
1210*4882a593Smuzhiyun #define E1000_82542_EEMNGCTL    E1000_EEMNGCTL
1211*4882a593Smuzhiyun #define E1000_82542_PSRCTL      E1000_PSRCTL
1212*4882a593Smuzhiyun #define E1000_82542_RAID        E1000_RAID
1213*4882a593Smuzhiyun #define E1000_82542_TARC0       E1000_TARC0
1214*4882a593Smuzhiyun #define E1000_82542_TDBAL1      E1000_TDBAL1
1215*4882a593Smuzhiyun #define E1000_82542_TDBAH1      E1000_TDBAH1
1216*4882a593Smuzhiyun #define E1000_82542_TDLEN1      E1000_TDLEN1
1217*4882a593Smuzhiyun #define E1000_82542_TDH1        E1000_TDH1
1218*4882a593Smuzhiyun #define E1000_82542_TDT1        E1000_TDT1
1219*4882a593Smuzhiyun #define E1000_82542_TXDCTL1     E1000_TXDCTL1
1220*4882a593Smuzhiyun #define E1000_82542_TARC1       E1000_TARC1
1221*4882a593Smuzhiyun #define E1000_82542_RFCTL       E1000_RFCTL
1222*4882a593Smuzhiyun #define E1000_82542_GCR         E1000_GCR
1223*4882a593Smuzhiyun #define E1000_82542_GSCL_1      E1000_GSCL_1
1224*4882a593Smuzhiyun #define E1000_82542_GSCL_2      E1000_GSCL_2
1225*4882a593Smuzhiyun #define E1000_82542_GSCL_3      E1000_GSCL_3
1226*4882a593Smuzhiyun #define E1000_82542_GSCL_4      E1000_GSCL_4
1227*4882a593Smuzhiyun #define E1000_82542_FACTPS      E1000_FACTPS
1228*4882a593Smuzhiyun #define E1000_82542_SWSM        E1000_SWSM
1229*4882a593Smuzhiyun #define E1000_82542_FWSM        E1000_FWSM
1230*4882a593Smuzhiyun #define E1000_82542_FFLT_DBG    E1000_FFLT_DBG
1231*4882a593Smuzhiyun #define E1000_82542_IAC         E1000_IAC
1232*4882a593Smuzhiyun #define E1000_82542_ICRXPTC     E1000_ICRXPTC
1233*4882a593Smuzhiyun #define E1000_82542_ICRXATC     E1000_ICRXATC
1234*4882a593Smuzhiyun #define E1000_82542_ICTXPTC     E1000_ICTXPTC
1235*4882a593Smuzhiyun #define E1000_82542_ICTXATC     E1000_ICTXATC
1236*4882a593Smuzhiyun #define E1000_82542_ICTXQEC     E1000_ICTXQEC
1237*4882a593Smuzhiyun #define E1000_82542_ICTXQMTC    E1000_ICTXQMTC
1238*4882a593Smuzhiyun #define E1000_82542_ICRXDMTC    E1000_ICRXDMTC
1239*4882a593Smuzhiyun #define E1000_82542_ICRXOC      E1000_ICRXOC
1240*4882a593Smuzhiyun #define E1000_82542_HICR        E1000_HICR
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun #define E1000_82542_CPUVEC      E1000_CPUVEC
1243*4882a593Smuzhiyun #define E1000_82542_MRQC        E1000_MRQC
1244*4882a593Smuzhiyun #define E1000_82542_RETA        E1000_RETA
1245*4882a593Smuzhiyun #define E1000_82542_RSSRK       E1000_RSSRK
1246*4882a593Smuzhiyun #define E1000_82542_RSSIM       E1000_RSSIM
1247*4882a593Smuzhiyun #define E1000_82542_RSSIR       E1000_RSSIR
1248*4882a593Smuzhiyun #define E1000_82542_KUMCTRLSTA E1000_KUMCTRLSTA
1249*4882a593Smuzhiyun #define E1000_82542_SW_FW_SYNC E1000_SW_FW_SYNC
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun /* Statistics counters collected by the MAC */
1252*4882a593Smuzhiyun struct e1000_hw_stats {
1253*4882a593Smuzhiyun 	u64 crcerrs;
1254*4882a593Smuzhiyun 	u64 algnerrc;
1255*4882a593Smuzhiyun 	u64 symerrs;
1256*4882a593Smuzhiyun 	u64 rxerrc;
1257*4882a593Smuzhiyun 	u64 txerrc;
1258*4882a593Smuzhiyun 	u64 mpc;
1259*4882a593Smuzhiyun 	u64 scc;
1260*4882a593Smuzhiyun 	u64 ecol;
1261*4882a593Smuzhiyun 	u64 mcc;
1262*4882a593Smuzhiyun 	u64 latecol;
1263*4882a593Smuzhiyun 	u64 colc;
1264*4882a593Smuzhiyun 	u64 dc;
1265*4882a593Smuzhiyun 	u64 tncrs;
1266*4882a593Smuzhiyun 	u64 sec;
1267*4882a593Smuzhiyun 	u64 cexterr;
1268*4882a593Smuzhiyun 	u64 rlec;
1269*4882a593Smuzhiyun 	u64 xonrxc;
1270*4882a593Smuzhiyun 	u64 xontxc;
1271*4882a593Smuzhiyun 	u64 xoffrxc;
1272*4882a593Smuzhiyun 	u64 xofftxc;
1273*4882a593Smuzhiyun 	u64 fcruc;
1274*4882a593Smuzhiyun 	u64 prc64;
1275*4882a593Smuzhiyun 	u64 prc127;
1276*4882a593Smuzhiyun 	u64 prc255;
1277*4882a593Smuzhiyun 	u64 prc511;
1278*4882a593Smuzhiyun 	u64 prc1023;
1279*4882a593Smuzhiyun 	u64 prc1522;
1280*4882a593Smuzhiyun 	u64 gprc;
1281*4882a593Smuzhiyun 	u64 bprc;
1282*4882a593Smuzhiyun 	u64 mprc;
1283*4882a593Smuzhiyun 	u64 gptc;
1284*4882a593Smuzhiyun 	u64 gorcl;
1285*4882a593Smuzhiyun 	u64 gorch;
1286*4882a593Smuzhiyun 	u64 gotcl;
1287*4882a593Smuzhiyun 	u64 gotch;
1288*4882a593Smuzhiyun 	u64 rnbc;
1289*4882a593Smuzhiyun 	u64 ruc;
1290*4882a593Smuzhiyun 	u64 rfc;
1291*4882a593Smuzhiyun 	u64 roc;
1292*4882a593Smuzhiyun 	u64 rlerrc;
1293*4882a593Smuzhiyun 	u64 rjc;
1294*4882a593Smuzhiyun 	u64 mgprc;
1295*4882a593Smuzhiyun 	u64 mgpdc;
1296*4882a593Smuzhiyun 	u64 mgptc;
1297*4882a593Smuzhiyun 	u64 torl;
1298*4882a593Smuzhiyun 	u64 torh;
1299*4882a593Smuzhiyun 	u64 totl;
1300*4882a593Smuzhiyun 	u64 toth;
1301*4882a593Smuzhiyun 	u64 tpr;
1302*4882a593Smuzhiyun 	u64 tpt;
1303*4882a593Smuzhiyun 	u64 ptc64;
1304*4882a593Smuzhiyun 	u64 ptc127;
1305*4882a593Smuzhiyun 	u64 ptc255;
1306*4882a593Smuzhiyun 	u64 ptc511;
1307*4882a593Smuzhiyun 	u64 ptc1023;
1308*4882a593Smuzhiyun 	u64 ptc1522;
1309*4882a593Smuzhiyun 	u64 mptc;
1310*4882a593Smuzhiyun 	u64 bptc;
1311*4882a593Smuzhiyun 	u64 tsctc;
1312*4882a593Smuzhiyun 	u64 tsctfc;
1313*4882a593Smuzhiyun 	u64 iac;
1314*4882a593Smuzhiyun 	u64 icrxptc;
1315*4882a593Smuzhiyun 	u64 icrxatc;
1316*4882a593Smuzhiyun 	u64 ictxptc;
1317*4882a593Smuzhiyun 	u64 ictxatc;
1318*4882a593Smuzhiyun 	u64 ictxqec;
1319*4882a593Smuzhiyun 	u64 ictxqmtc;
1320*4882a593Smuzhiyun 	u64 icrxdmtc;
1321*4882a593Smuzhiyun 	u64 icrxoc;
1322*4882a593Smuzhiyun };
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun /* Structure containing variables used by the shared code (e1000_hw.c) */
1325*4882a593Smuzhiyun struct e1000_hw {
1326*4882a593Smuzhiyun 	u8 __iomem *hw_addr;
1327*4882a593Smuzhiyun 	u8 __iomem *flash_address;
1328*4882a593Smuzhiyun 	void __iomem *ce4100_gbe_mdio_base_virt;
1329*4882a593Smuzhiyun 	e1000_mac_type mac_type;
1330*4882a593Smuzhiyun 	e1000_phy_type phy_type;
1331*4882a593Smuzhiyun 	u32 phy_init_script;
1332*4882a593Smuzhiyun 	e1000_media_type media_type;
1333*4882a593Smuzhiyun 	void *back;
1334*4882a593Smuzhiyun 	struct e1000_shadow_ram *eeprom_shadow_ram;
1335*4882a593Smuzhiyun 	u32 flash_bank_size;
1336*4882a593Smuzhiyun 	u32 flash_base_addr;
1337*4882a593Smuzhiyun 	e1000_fc_type fc;
1338*4882a593Smuzhiyun 	e1000_bus_speed bus_speed;
1339*4882a593Smuzhiyun 	e1000_bus_width bus_width;
1340*4882a593Smuzhiyun 	e1000_bus_type bus_type;
1341*4882a593Smuzhiyun 	struct e1000_eeprom_info eeprom;
1342*4882a593Smuzhiyun 	e1000_ms_type master_slave;
1343*4882a593Smuzhiyun 	e1000_ms_type original_master_slave;
1344*4882a593Smuzhiyun 	e1000_ffe_config ffe_config_state;
1345*4882a593Smuzhiyun 	u32 asf_firmware_present;
1346*4882a593Smuzhiyun 	u32 eeprom_semaphore_present;
1347*4882a593Smuzhiyun 	unsigned long io_base;
1348*4882a593Smuzhiyun 	u32 phy_id;
1349*4882a593Smuzhiyun 	u32 phy_revision;
1350*4882a593Smuzhiyun 	u32 phy_addr;
1351*4882a593Smuzhiyun 	u32 original_fc;
1352*4882a593Smuzhiyun 	u32 txcw;
1353*4882a593Smuzhiyun 	u32 autoneg_failed;
1354*4882a593Smuzhiyun 	u32 max_frame_size;
1355*4882a593Smuzhiyun 	u32 min_frame_size;
1356*4882a593Smuzhiyun 	u32 mc_filter_type;
1357*4882a593Smuzhiyun 	u32 num_mc_addrs;
1358*4882a593Smuzhiyun 	u32 collision_delta;
1359*4882a593Smuzhiyun 	u32 tx_packet_delta;
1360*4882a593Smuzhiyun 	u32 ledctl_default;
1361*4882a593Smuzhiyun 	u32 ledctl_mode1;
1362*4882a593Smuzhiyun 	u32 ledctl_mode2;
1363*4882a593Smuzhiyun 	bool tx_pkt_filtering;
1364*4882a593Smuzhiyun 	struct e1000_host_mng_dhcp_cookie mng_cookie;
1365*4882a593Smuzhiyun 	u16 phy_spd_default;
1366*4882a593Smuzhiyun 	u16 autoneg_advertised;
1367*4882a593Smuzhiyun 	u16 pci_cmd_word;
1368*4882a593Smuzhiyun 	u16 fc_high_water;
1369*4882a593Smuzhiyun 	u16 fc_low_water;
1370*4882a593Smuzhiyun 	u16 fc_pause_time;
1371*4882a593Smuzhiyun 	u16 current_ifs_val;
1372*4882a593Smuzhiyun 	u16 ifs_min_val;
1373*4882a593Smuzhiyun 	u16 ifs_max_val;
1374*4882a593Smuzhiyun 	u16 ifs_step_size;
1375*4882a593Smuzhiyun 	u16 ifs_ratio;
1376*4882a593Smuzhiyun 	u16 device_id;
1377*4882a593Smuzhiyun 	u16 vendor_id;
1378*4882a593Smuzhiyun 	u16 subsystem_id;
1379*4882a593Smuzhiyun 	u16 subsystem_vendor_id;
1380*4882a593Smuzhiyun 	u8 revision_id;
1381*4882a593Smuzhiyun 	u8 autoneg;
1382*4882a593Smuzhiyun 	u8 mdix;
1383*4882a593Smuzhiyun 	u8 forced_speed_duplex;
1384*4882a593Smuzhiyun 	u8 wait_autoneg_complete;
1385*4882a593Smuzhiyun 	u8 dma_fairness;
1386*4882a593Smuzhiyun 	u8 mac_addr[NODE_ADDRESS_SIZE];
1387*4882a593Smuzhiyun 	u8 perm_mac_addr[NODE_ADDRESS_SIZE];
1388*4882a593Smuzhiyun 	bool disable_polarity_correction;
1389*4882a593Smuzhiyun 	bool speed_downgraded;
1390*4882a593Smuzhiyun 	e1000_smart_speed smart_speed;
1391*4882a593Smuzhiyun 	e1000_dsp_config dsp_config_state;
1392*4882a593Smuzhiyun 	bool get_link_status;
1393*4882a593Smuzhiyun 	bool serdes_has_link;
1394*4882a593Smuzhiyun 	bool tbi_compatibility_en;
1395*4882a593Smuzhiyun 	bool tbi_compatibility_on;
1396*4882a593Smuzhiyun 	bool laa_is_present;
1397*4882a593Smuzhiyun 	bool phy_reset_disable;
1398*4882a593Smuzhiyun 	bool initialize_hw_bits_disable;
1399*4882a593Smuzhiyun 	bool fc_send_xon;
1400*4882a593Smuzhiyun 	bool fc_strict_ieee;
1401*4882a593Smuzhiyun 	bool report_tx_early;
1402*4882a593Smuzhiyun 	bool adaptive_ifs;
1403*4882a593Smuzhiyun 	bool ifs_params_forced;
1404*4882a593Smuzhiyun 	bool in_ifs_mode;
1405*4882a593Smuzhiyun 	bool mng_reg_access_disabled;
1406*4882a593Smuzhiyun 	bool leave_av_bit_off;
1407*4882a593Smuzhiyun 	bool bad_tx_carr_stats_fd;
1408*4882a593Smuzhiyun 	bool has_smbus;
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun #define E1000_EEPROM_SWDPIN0   0x0001	/* SWDPIN 0 EEPROM Value */
1412*4882a593Smuzhiyun #define E1000_EEPROM_LED_LOGIC 0x0020	/* Led Logic Word */
1413*4882a593Smuzhiyun #define E1000_EEPROM_RW_REG_DATA   16	/* Offset to data in EEPROM read/write registers */
1414*4882a593Smuzhiyun #define E1000_EEPROM_RW_REG_DONE   2	/* Offset to READ/WRITE done bit */
1415*4882a593Smuzhiyun #define E1000_EEPROM_RW_REG_START  1	/* First bit for telling part to start operation */
1416*4882a593Smuzhiyun #define E1000_EEPROM_RW_ADDR_SHIFT 2	/* Shift to the address bits */
1417*4882a593Smuzhiyun #define E1000_EEPROM_POLL_WRITE    1	/* Flag for polling for write complete */
1418*4882a593Smuzhiyun #define E1000_EEPROM_POLL_READ     0	/* Flag for polling for read complete */
1419*4882a593Smuzhiyun /* Register Bit Masks */
1420*4882a593Smuzhiyun /* Device Control */
1421*4882a593Smuzhiyun #define E1000_CTRL_FD       0x00000001	/* Full duplex.0=half; 1=full */
1422*4882a593Smuzhiyun #define E1000_CTRL_BEM      0x00000002	/* Endian Mode.0=little,1=big */
1423*4882a593Smuzhiyun #define E1000_CTRL_PRIOR    0x00000004	/* Priority on PCI. 0=rx,1=fair */
1424*4882a593Smuzhiyun #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004	/*Blocks new Master requests */
1425*4882a593Smuzhiyun #define E1000_CTRL_LRST     0x00000008	/* Link reset. 0=normal,1=reset */
1426*4882a593Smuzhiyun #define E1000_CTRL_TME      0x00000010	/* Test mode. 0=normal,1=test */
1427*4882a593Smuzhiyun #define E1000_CTRL_SLE      0x00000020	/* Serial Link on 0=dis,1=en */
1428*4882a593Smuzhiyun #define E1000_CTRL_ASDE     0x00000020	/* Auto-speed detect enable */
1429*4882a593Smuzhiyun #define E1000_CTRL_SLU      0x00000040	/* Set link up (Force Link) */
1430*4882a593Smuzhiyun #define E1000_CTRL_ILOS     0x00000080	/* Invert Loss-Of Signal */
1431*4882a593Smuzhiyun #define E1000_CTRL_SPD_SEL  0x00000300	/* Speed Select Mask */
1432*4882a593Smuzhiyun #define E1000_CTRL_SPD_10   0x00000000	/* Force 10Mb */
1433*4882a593Smuzhiyun #define E1000_CTRL_SPD_100  0x00000100	/* Force 100Mb */
1434*4882a593Smuzhiyun #define E1000_CTRL_SPD_1000 0x00000200	/* Force 1Gb */
1435*4882a593Smuzhiyun #define E1000_CTRL_BEM32    0x00000400	/* Big Endian 32 mode */
1436*4882a593Smuzhiyun #define E1000_CTRL_FRCSPD   0x00000800	/* Force Speed */
1437*4882a593Smuzhiyun #define E1000_CTRL_FRCDPX   0x00001000	/* Force Duplex */
1438*4882a593Smuzhiyun #define E1000_CTRL_D_UD_EN  0x00002000	/* Dock/Undock enable */
1439*4882a593Smuzhiyun #define E1000_CTRL_D_UD_POLARITY 0x00004000	/* Defined polarity of Dock/Undock indication in SDP[0] */
1440*4882a593Smuzhiyun #define E1000_CTRL_FORCE_PHY_RESET 0x00008000	/* Reset both PHY ports, through PHYRST_N pin */
1441*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_EN 0x00010000	/* enable link status from external LINK_0 and LINK_1 pins */
1442*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN0  0x00040000	/* SWDPIN 0 value */
1443*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN1  0x00080000	/* SWDPIN 1 value */
1444*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN2  0x00100000	/* SWDPIN 2 value */
1445*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN3  0x00200000	/* SWDPIN 3 value */
1446*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO0  0x00400000	/* SWDPIN 0 Input or output */
1447*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO1  0x00800000	/* SWDPIN 1 input or output */
1448*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO2  0x01000000	/* SWDPIN 2 input or output */
1449*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO3  0x02000000	/* SWDPIN 3 input or output */
1450*4882a593Smuzhiyun #define E1000_CTRL_RST      0x04000000	/* Global reset */
1451*4882a593Smuzhiyun #define E1000_CTRL_RFCE     0x08000000	/* Receive Flow Control enable */
1452*4882a593Smuzhiyun #define E1000_CTRL_TFCE     0x10000000	/* Transmit flow control enable */
1453*4882a593Smuzhiyun #define E1000_CTRL_RTE      0x20000000	/* Routing tag enable */
1454*4882a593Smuzhiyun #define E1000_CTRL_VME      0x40000000	/* IEEE VLAN mode enable */
1455*4882a593Smuzhiyun #define E1000_CTRL_PHY_RST  0x80000000	/* PHY Reset */
1456*4882a593Smuzhiyun #define E1000_CTRL_SW2FW_INT 0x02000000	/* Initiate an interrupt to manageability engine */
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun /* Device Status */
1459*4882a593Smuzhiyun #define E1000_STATUS_FD         0x00000001	/* Full duplex.0=half,1=full */
1460*4882a593Smuzhiyun #define E1000_STATUS_LU         0x00000002	/* Link up.0=no,1=link */
1461*4882a593Smuzhiyun #define E1000_STATUS_FUNC_MASK  0x0000000C	/* PCI Function Mask */
1462*4882a593Smuzhiyun #define E1000_STATUS_FUNC_SHIFT 2
1463*4882a593Smuzhiyun #define E1000_STATUS_FUNC_0     0x00000000	/* Function 0 */
1464*4882a593Smuzhiyun #define E1000_STATUS_FUNC_1     0x00000004	/* Function 1 */
1465*4882a593Smuzhiyun #define E1000_STATUS_TXOFF      0x00000010	/* transmission paused */
1466*4882a593Smuzhiyun #define E1000_STATUS_TBIMODE    0x00000020	/* TBI mode */
1467*4882a593Smuzhiyun #define E1000_STATUS_SPEED_MASK 0x000000C0
1468*4882a593Smuzhiyun #define E1000_STATUS_SPEED_10   0x00000000	/* Speed 10Mb/s */
1469*4882a593Smuzhiyun #define E1000_STATUS_SPEED_100  0x00000040	/* Speed 100Mb/s */
1470*4882a593Smuzhiyun #define E1000_STATUS_SPEED_1000 0x00000080	/* Speed 1000Mb/s */
1471*4882a593Smuzhiyun #define E1000_STATUS_LAN_INIT_DONE 0x00000200	/* Lan Init Completion
1472*4882a593Smuzhiyun 						   by EEPROM/Flash */
1473*4882a593Smuzhiyun #define E1000_STATUS_ASDV       0x00000300	/* Auto speed detect value */
1474*4882a593Smuzhiyun #define E1000_STATUS_DOCK_CI    0x00000800	/* Change in Dock/Undock state. Clear on write '0'. */
1475*4882a593Smuzhiyun #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000	/* Status of Master requests. */
1476*4882a593Smuzhiyun #define E1000_STATUS_MTXCKOK    0x00000400	/* MTX clock running OK */
1477*4882a593Smuzhiyun #define E1000_STATUS_PCI66      0x00000800	/* In 66Mhz slot */
1478*4882a593Smuzhiyun #define E1000_STATUS_BUS64      0x00001000	/* In 64 bit slot */
1479*4882a593Smuzhiyun #define E1000_STATUS_PCIX_MODE  0x00002000	/* PCI-X mode */
1480*4882a593Smuzhiyun #define E1000_STATUS_PCIX_SPEED 0x0000C000	/* PCI-X bus speed */
1481*4882a593Smuzhiyun #define E1000_STATUS_BMC_SKU_0  0x00100000	/* BMC USB redirect disabled */
1482*4882a593Smuzhiyun #define E1000_STATUS_BMC_SKU_1  0x00200000	/* BMC SRAM disabled */
1483*4882a593Smuzhiyun #define E1000_STATUS_BMC_SKU_2  0x00400000	/* BMC SDRAM disabled */
1484*4882a593Smuzhiyun #define E1000_STATUS_BMC_CRYPTO 0x00800000	/* BMC crypto disabled */
1485*4882a593Smuzhiyun #define E1000_STATUS_BMC_LITE   0x01000000	/* BMC external code execution disabled */
1486*4882a593Smuzhiyun #define E1000_STATUS_RGMII_ENABLE 0x02000000	/* RGMII disabled */
1487*4882a593Smuzhiyun #define E1000_STATUS_FUSE_8       0x04000000
1488*4882a593Smuzhiyun #define E1000_STATUS_FUSE_9       0x08000000
1489*4882a593Smuzhiyun #define E1000_STATUS_SERDES0_DIS  0x10000000	/* SERDES disabled on port 0 */
1490*4882a593Smuzhiyun #define E1000_STATUS_SERDES1_DIS  0x20000000	/* SERDES disabled on port 1 */
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun /* Constants used to interpret the masked PCI-X bus speed. */
1493*4882a593Smuzhiyun #define E1000_STATUS_PCIX_SPEED_66  0x00000000	/* PCI-X bus speed  50-66 MHz */
1494*4882a593Smuzhiyun #define E1000_STATUS_PCIX_SPEED_100 0x00004000	/* PCI-X bus speed  66-100 MHz */
1495*4882a593Smuzhiyun #define E1000_STATUS_PCIX_SPEED_133 0x00008000	/* PCI-X bus speed 100-133 MHz */
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun /* EEPROM/Flash Control */
1498*4882a593Smuzhiyun #define E1000_EECD_SK        0x00000001	/* EEPROM Clock */
1499*4882a593Smuzhiyun #define E1000_EECD_CS        0x00000002	/* EEPROM Chip Select */
1500*4882a593Smuzhiyun #define E1000_EECD_DI        0x00000004	/* EEPROM Data In */
1501*4882a593Smuzhiyun #define E1000_EECD_DO        0x00000008	/* EEPROM Data Out */
1502*4882a593Smuzhiyun #define E1000_EECD_FWE_MASK  0x00000030
1503*4882a593Smuzhiyun #define E1000_EECD_FWE_DIS   0x00000010	/* Disable FLASH writes */
1504*4882a593Smuzhiyun #define E1000_EECD_FWE_EN    0x00000020	/* Enable FLASH writes */
1505*4882a593Smuzhiyun #define E1000_EECD_FWE_SHIFT 4
1506*4882a593Smuzhiyun #define E1000_EECD_REQ       0x00000040	/* EEPROM Access Request */
1507*4882a593Smuzhiyun #define E1000_EECD_GNT       0x00000080	/* EEPROM Access Grant */
1508*4882a593Smuzhiyun #define E1000_EECD_PRES      0x00000100	/* EEPROM Present */
1509*4882a593Smuzhiyun #define E1000_EECD_SIZE      0x00000200	/* EEPROM Size (0=64 word 1=256 word) */
1510*4882a593Smuzhiyun #define E1000_EECD_ADDR_BITS 0x00000400	/* EEPROM Addressing bits based on type
1511*4882a593Smuzhiyun 					 * (0-small, 1-large) */
1512*4882a593Smuzhiyun #define E1000_EECD_TYPE      0x00002000	/* EEPROM Type (1-SPI, 0-Microwire) */
1513*4882a593Smuzhiyun #ifndef E1000_EEPROM_GRANT_ATTEMPTS
1514*4882a593Smuzhiyun #define E1000_EEPROM_GRANT_ATTEMPTS 1000	/* EEPROM # attempts to gain grant */
1515*4882a593Smuzhiyun #endif
1516*4882a593Smuzhiyun #define E1000_EECD_AUTO_RD          0x00000200	/* EEPROM Auto Read done */
1517*4882a593Smuzhiyun #define E1000_EECD_SIZE_EX_MASK     0x00007800	/* EEprom Size */
1518*4882a593Smuzhiyun #define E1000_EECD_SIZE_EX_SHIFT    11
1519*4882a593Smuzhiyun #define E1000_EECD_NVADDS    0x00018000	/* NVM Address Size */
1520*4882a593Smuzhiyun #define E1000_EECD_SELSHAD   0x00020000	/* Select Shadow RAM */
1521*4882a593Smuzhiyun #define E1000_EECD_INITSRAM  0x00040000	/* Initialize Shadow RAM */
1522*4882a593Smuzhiyun #define E1000_EECD_FLUPD     0x00080000	/* Update FLASH */
1523*4882a593Smuzhiyun #define E1000_EECD_AUPDEN    0x00100000	/* Enable Autonomous FLASH update */
1524*4882a593Smuzhiyun #define E1000_EECD_SHADV     0x00200000	/* Shadow RAM Data Valid */
1525*4882a593Smuzhiyun #define E1000_EECD_SEC1VAL   0x00400000	/* Sector One Valid */
1526*4882a593Smuzhiyun #define E1000_EECD_SECVAL_SHIFT      22
1527*4882a593Smuzhiyun #define E1000_STM_OPCODE     0xDB00
1528*4882a593Smuzhiyun #define E1000_HICR_FW_RESET  0xC0
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun #define E1000_SHADOW_RAM_WORDS     2048
1531*4882a593Smuzhiyun #define E1000_ICH_NVM_SIG_WORD     0x13
1532*4882a593Smuzhiyun #define E1000_ICH_NVM_SIG_MASK     0xC0
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun /* EEPROM Read */
1535*4882a593Smuzhiyun #define E1000_EERD_START      0x00000001	/* Start Read */
1536*4882a593Smuzhiyun #define E1000_EERD_DONE       0x00000010	/* Read Done */
1537*4882a593Smuzhiyun #define E1000_EERD_ADDR_SHIFT 8
1538*4882a593Smuzhiyun #define E1000_EERD_ADDR_MASK  0x0000FF00	/* Read Address */
1539*4882a593Smuzhiyun #define E1000_EERD_DATA_SHIFT 16
1540*4882a593Smuzhiyun #define E1000_EERD_DATA_MASK  0xFFFF0000	/* Read Data */
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun /* SPI EEPROM Status Register */
1543*4882a593Smuzhiyun #define EEPROM_STATUS_RDY_SPI  0x01
1544*4882a593Smuzhiyun #define EEPROM_STATUS_WEN_SPI  0x02
1545*4882a593Smuzhiyun #define EEPROM_STATUS_BP0_SPI  0x04
1546*4882a593Smuzhiyun #define EEPROM_STATUS_BP1_SPI  0x08
1547*4882a593Smuzhiyun #define EEPROM_STATUS_WPEN_SPI 0x80
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun /* Extended Device Control */
1550*4882a593Smuzhiyun #define E1000_CTRL_EXT_GPI0_EN   0x00000001	/* Maps SDP4 to GPI0 */
1551*4882a593Smuzhiyun #define E1000_CTRL_EXT_GPI1_EN   0x00000002	/* Maps SDP5 to GPI1 */
1552*4882a593Smuzhiyun #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
1553*4882a593Smuzhiyun #define E1000_CTRL_EXT_GPI2_EN   0x00000004	/* Maps SDP6 to GPI2 */
1554*4882a593Smuzhiyun #define E1000_CTRL_EXT_GPI3_EN   0x00000008	/* Maps SDP7 to GPI3 */
1555*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP4_DATA 0x00000010	/* Value of SW Defineable Pin 4 */
1556*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP5_DATA 0x00000020	/* Value of SW Defineable Pin 5 */
1557*4882a593Smuzhiyun #define E1000_CTRL_EXT_PHY_INT   E1000_CTRL_EXT_SDP5_DATA
1558*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP6_DATA 0x00000040	/* Value of SW Defineable Pin 6 */
1559*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP7_DATA 0x00000080	/* Value of SW Defineable Pin 7 */
1560*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP4_DIR  0x00000100	/* Direction of SDP4 0=in 1=out */
1561*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP5_DIR  0x00000200	/* Direction of SDP5 0=in 1=out */
1562*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP6_DIR  0x00000400	/* Direction of SDP6 0=in 1=out */
1563*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP7_DIR  0x00000800	/* Direction of SDP7 0=in 1=out */
1564*4882a593Smuzhiyun #define E1000_CTRL_EXT_ASDCHK    0x00001000	/* Initiate an ASD sequence */
1565*4882a593Smuzhiyun #define E1000_CTRL_EXT_EE_RST    0x00002000	/* Reinitialize from EEPROM */
1566*4882a593Smuzhiyun #define E1000_CTRL_EXT_IPS       0x00004000	/* Invert Power State */
1567*4882a593Smuzhiyun #define E1000_CTRL_EXT_SPD_BYPS  0x00008000	/* Speed Select Bypass */
1568*4882a593Smuzhiyun #define E1000_CTRL_EXT_RO_DIS    0x00020000	/* Relaxed Ordering disable */
1569*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
1570*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
1571*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_TBI  0x00C00000
1572*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000
1573*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_SERDES  0x00C00000
1574*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_SGMII   0x00800000
1575*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_MASK  0x03000000
1576*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_256   0x00000000
1577*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_320   0x01000000
1578*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_384   0x02000000
1579*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_448   0x03000000
1580*4882a593Smuzhiyun #define E1000_CTRL_EXT_DRV_LOAD       0x10000000	/* Driver loaded bit for FW */
1581*4882a593Smuzhiyun #define E1000_CTRL_EXT_IAME           0x08000000	/* Interrupt acknowledge Auto-mask */
1582*4882a593Smuzhiyun #define E1000_CTRL_EXT_INT_TIMER_CLR  0x20000000	/* Clear Interrupt timers after IMS clear */
1583*4882a593Smuzhiyun #define E1000_CRTL_EXT_PB_PAREN       0x01000000	/* packet buffer parity error detection enabled */
1584*4882a593Smuzhiyun #define E1000_CTRL_EXT_DF_PAREN       0x02000000	/* descriptor FIFO parity error detection enable */
1585*4882a593Smuzhiyun #define E1000_CTRL_EXT_GHOST_PAREN    0x40000000
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun /* MDI Control */
1588*4882a593Smuzhiyun #define E1000_MDIC_DATA_MASK 0x0000FFFF
1589*4882a593Smuzhiyun #define E1000_MDIC_REG_MASK  0x001F0000
1590*4882a593Smuzhiyun #define E1000_MDIC_REG_SHIFT 16
1591*4882a593Smuzhiyun #define E1000_MDIC_PHY_MASK  0x03E00000
1592*4882a593Smuzhiyun #define E1000_MDIC_PHY_SHIFT 21
1593*4882a593Smuzhiyun #define E1000_MDIC_OP_WRITE  0x04000000
1594*4882a593Smuzhiyun #define E1000_MDIC_OP_READ   0x08000000
1595*4882a593Smuzhiyun #define E1000_MDIC_READY     0x10000000
1596*4882a593Smuzhiyun #define E1000_MDIC_INT_EN    0x20000000
1597*4882a593Smuzhiyun #define E1000_MDIC_ERROR     0x40000000
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun #define INTEL_CE_GBE_MDIC_OP_WRITE      0x04000000
1600*4882a593Smuzhiyun #define INTEL_CE_GBE_MDIC_OP_READ       0x00000000
1601*4882a593Smuzhiyun #define INTEL_CE_GBE_MDIC_GO            0x80000000
1602*4882a593Smuzhiyun #define INTEL_CE_GBE_MDIC_READ_ERROR    0x80000000
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_MASK           0x0000FFFF
1605*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET         0x001F0000
1606*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_SHIFT   16
1607*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_REN            0x00200000
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL      0x00000000
1610*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_CTRL           0x00000001
1611*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_INB_CTRL       0x00000002
1612*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_DIAG           0x00000003
1613*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS       0x00000004
1614*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_INB_PARAM      0x00000009
1615*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_HD_CTRL        0x00000010
1616*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES     0x0000001E
1617*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_M2P_MODES      0x0000001F
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun /* FIFO Control */
1620*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS   0x00000008
1621*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS   0x00000800
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun /* In-Band Control */
1624*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT    0x00000500
1625*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING  0x00000010
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun /* Half-Duplex Control */
1628*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004
1629*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT  0x00000000
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL       0x0000001E
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_DIAG_FELPBK           0x2000
1634*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_DIAG_NELPBK           0x1000
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_K0S_100_EN            0x2000
1637*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_K0S_GBE_EN            0x1000
1638*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK   0x0003
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun #define E1000_KABGTXD_BGSQLBIAS                0x00050000
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun #define E1000_PHY_CTRL_SPD_EN                  0x00000001
1643*4882a593Smuzhiyun #define E1000_PHY_CTRL_D0A_LPLU                0x00000002
1644*4882a593Smuzhiyun #define E1000_PHY_CTRL_NOND0A_LPLU             0x00000004
1645*4882a593Smuzhiyun #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE      0x00000008
1646*4882a593Smuzhiyun #define E1000_PHY_CTRL_GBE_DISABLE             0x00000040
1647*4882a593Smuzhiyun #define E1000_PHY_CTRL_B2B_EN                  0x00000080
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun /* LED Control */
1650*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_MODE_MASK       0x0000000F
1651*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_MODE_SHIFT      0
1652*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_BLINK_RATE      0x0000020
1653*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_IVRT            0x00000040
1654*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_BLINK           0x00000080
1655*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_MODE_MASK       0x00000F00
1656*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_MODE_SHIFT      8
1657*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_BLINK_RATE      0x0002000
1658*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_IVRT            0x00004000
1659*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_BLINK           0x00008000
1660*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_MODE_MASK       0x000F0000
1661*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_MODE_SHIFT      16
1662*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_BLINK_RATE      0x00200000
1663*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_IVRT            0x00400000
1664*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_BLINK           0x00800000
1665*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_MODE_MASK       0x0F000000
1666*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_MODE_SHIFT      24
1667*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_BLINK_RATE      0x20000000
1668*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_IVRT            0x40000000
1669*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_BLINK           0x80000000
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_10_1000  0x0
1672*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_100_1000 0x1
1673*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_UP       0x2
1674*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_ACTIVITY      0x3
1675*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4
1676*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_10       0x5
1677*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_100      0x6
1678*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_1000     0x7
1679*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_PCIX_MODE     0x8
1680*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_FULL_DUPLEX   0x9
1681*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_COLLISION     0xA
1682*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_BUS_SPEED     0xB
1683*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_BUS_SIZE      0xC
1684*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_PAUSED        0xD
1685*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LED_ON        0xE
1686*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LED_OFF       0xF
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun /* Receive Address */
1689*4882a593Smuzhiyun #define E1000_RAH_AV  0x80000000	/* Receive descriptor valid */
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun /* Interrupt Cause Read */
1692*4882a593Smuzhiyun #define E1000_ICR_TXDW          0x00000001	/* Transmit desc written back */
1693*4882a593Smuzhiyun #define E1000_ICR_TXQE          0x00000002	/* Transmit Queue empty */
1694*4882a593Smuzhiyun #define E1000_ICR_LSC           0x00000004	/* Link Status Change */
1695*4882a593Smuzhiyun #define E1000_ICR_RXSEQ         0x00000008	/* rx sequence error */
1696*4882a593Smuzhiyun #define E1000_ICR_RXDMT0        0x00000010	/* rx desc min. threshold (0) */
1697*4882a593Smuzhiyun #define E1000_ICR_RXO           0x00000040	/* rx overrun */
1698*4882a593Smuzhiyun #define E1000_ICR_RXT0          0x00000080	/* rx timer intr (ring 0) */
1699*4882a593Smuzhiyun #define E1000_ICR_MDAC          0x00000200	/* MDIO access complete */
1700*4882a593Smuzhiyun #define E1000_ICR_RXCFG         0x00000400	/* RX /c/ ordered set */
1701*4882a593Smuzhiyun #define E1000_ICR_GPI_EN0       0x00000800	/* GP Int 0 */
1702*4882a593Smuzhiyun #define E1000_ICR_GPI_EN1       0x00001000	/* GP Int 1 */
1703*4882a593Smuzhiyun #define E1000_ICR_GPI_EN2       0x00002000	/* GP Int 2 */
1704*4882a593Smuzhiyun #define E1000_ICR_GPI_EN3       0x00004000	/* GP Int 3 */
1705*4882a593Smuzhiyun #define E1000_ICR_TXD_LOW       0x00008000
1706*4882a593Smuzhiyun #define E1000_ICR_SRPD          0x00010000
1707*4882a593Smuzhiyun #define E1000_ICR_ACK           0x00020000	/* Receive Ack frame */
1708*4882a593Smuzhiyun #define E1000_ICR_MNG           0x00040000	/* Manageability event */
1709*4882a593Smuzhiyun #define E1000_ICR_DOCK          0x00080000	/* Dock/Undock */
1710*4882a593Smuzhiyun #define E1000_ICR_INT_ASSERTED  0x80000000	/* If this bit asserted, the driver should claim the interrupt */
1711*4882a593Smuzhiyun #define E1000_ICR_RXD_FIFO_PAR0 0x00100000	/* queue 0 Rx descriptor FIFO parity error */
1712*4882a593Smuzhiyun #define E1000_ICR_TXD_FIFO_PAR0 0x00200000	/* queue 0 Tx descriptor FIFO parity error */
1713*4882a593Smuzhiyun #define E1000_ICR_HOST_ARB_PAR  0x00400000	/* host arb read buffer parity error */
1714*4882a593Smuzhiyun #define E1000_ICR_PB_PAR        0x00800000	/* packet buffer parity error */
1715*4882a593Smuzhiyun #define E1000_ICR_RXD_FIFO_PAR1 0x01000000	/* queue 1 Rx descriptor FIFO parity error */
1716*4882a593Smuzhiyun #define E1000_ICR_TXD_FIFO_PAR1 0x02000000	/* queue 1 Tx descriptor FIFO parity error */
1717*4882a593Smuzhiyun #define E1000_ICR_ALL_PARITY    0x03F00000	/* all parity error bits */
1718*4882a593Smuzhiyun #define E1000_ICR_DSW           0x00000020	/* FW changed the status of DISSW bit in the FWSM */
1719*4882a593Smuzhiyun #define E1000_ICR_PHYINT        0x00001000	/* LAN connected device generates an interrupt */
1720*4882a593Smuzhiyun #define E1000_ICR_EPRST         0x00100000	/* ME hardware reset occurs */
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun /* Interrupt Cause Set */
1723*4882a593Smuzhiyun #define E1000_ICS_TXDW      E1000_ICR_TXDW	/* Transmit desc written back */
1724*4882a593Smuzhiyun #define E1000_ICS_TXQE      E1000_ICR_TXQE	/* Transmit Queue empty */
1725*4882a593Smuzhiyun #define E1000_ICS_LSC       E1000_ICR_LSC	/* Link Status Change */
1726*4882a593Smuzhiyun #define E1000_ICS_RXSEQ     E1000_ICR_RXSEQ	/* rx sequence error */
1727*4882a593Smuzhiyun #define E1000_ICS_RXDMT0    E1000_ICR_RXDMT0	/* rx desc min. threshold */
1728*4882a593Smuzhiyun #define E1000_ICS_RXO       E1000_ICR_RXO	/* rx overrun */
1729*4882a593Smuzhiyun #define E1000_ICS_RXT0      E1000_ICR_RXT0	/* rx timer intr */
1730*4882a593Smuzhiyun #define E1000_ICS_MDAC      E1000_ICR_MDAC	/* MDIO access complete */
1731*4882a593Smuzhiyun #define E1000_ICS_RXCFG     E1000_ICR_RXCFG	/* RX /c/ ordered set */
1732*4882a593Smuzhiyun #define E1000_ICS_GPI_EN0   E1000_ICR_GPI_EN0	/* GP Int 0 */
1733*4882a593Smuzhiyun #define E1000_ICS_GPI_EN1   E1000_ICR_GPI_EN1	/* GP Int 1 */
1734*4882a593Smuzhiyun #define E1000_ICS_GPI_EN2   E1000_ICR_GPI_EN2	/* GP Int 2 */
1735*4882a593Smuzhiyun #define E1000_ICS_GPI_EN3   E1000_ICR_GPI_EN3	/* GP Int 3 */
1736*4882a593Smuzhiyun #define E1000_ICS_TXD_LOW   E1000_ICR_TXD_LOW
1737*4882a593Smuzhiyun #define E1000_ICS_SRPD      E1000_ICR_SRPD
1738*4882a593Smuzhiyun #define E1000_ICS_ACK       E1000_ICR_ACK	/* Receive Ack frame */
1739*4882a593Smuzhiyun #define E1000_ICS_MNG       E1000_ICR_MNG	/* Manageability event */
1740*4882a593Smuzhiyun #define E1000_ICS_DOCK      E1000_ICR_DOCK	/* Dock/Undock */
1741*4882a593Smuzhiyun #define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0	/* queue 0 Rx descriptor FIFO parity error */
1742*4882a593Smuzhiyun #define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0	/* queue 0 Tx descriptor FIFO parity error */
1743*4882a593Smuzhiyun #define E1000_ICS_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR	/* host arb read buffer parity error */
1744*4882a593Smuzhiyun #define E1000_ICS_PB_PAR        E1000_ICR_PB_PAR	/* packet buffer parity error */
1745*4882a593Smuzhiyun #define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1	/* queue 1 Rx descriptor FIFO parity error */
1746*4882a593Smuzhiyun #define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1	/* queue 1 Tx descriptor FIFO parity error */
1747*4882a593Smuzhiyun #define E1000_ICS_DSW       E1000_ICR_DSW
1748*4882a593Smuzhiyun #define E1000_ICS_PHYINT    E1000_ICR_PHYINT
1749*4882a593Smuzhiyun #define E1000_ICS_EPRST     E1000_ICR_EPRST
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun /* Interrupt Mask Set */
1752*4882a593Smuzhiyun #define E1000_IMS_TXDW      E1000_ICR_TXDW	/* Transmit desc written back */
1753*4882a593Smuzhiyun #define E1000_IMS_TXQE      E1000_ICR_TXQE	/* Transmit Queue empty */
1754*4882a593Smuzhiyun #define E1000_IMS_LSC       E1000_ICR_LSC	/* Link Status Change */
1755*4882a593Smuzhiyun #define E1000_IMS_RXSEQ     E1000_ICR_RXSEQ	/* rx sequence error */
1756*4882a593Smuzhiyun #define E1000_IMS_RXDMT0    E1000_ICR_RXDMT0	/* rx desc min. threshold */
1757*4882a593Smuzhiyun #define E1000_IMS_RXO       E1000_ICR_RXO	/* rx overrun */
1758*4882a593Smuzhiyun #define E1000_IMS_RXT0      E1000_ICR_RXT0	/* rx timer intr */
1759*4882a593Smuzhiyun #define E1000_IMS_MDAC      E1000_ICR_MDAC	/* MDIO access complete */
1760*4882a593Smuzhiyun #define E1000_IMS_RXCFG     E1000_ICR_RXCFG	/* RX /c/ ordered set */
1761*4882a593Smuzhiyun #define E1000_IMS_GPI_EN0   E1000_ICR_GPI_EN0	/* GP Int 0 */
1762*4882a593Smuzhiyun #define E1000_IMS_GPI_EN1   E1000_ICR_GPI_EN1	/* GP Int 1 */
1763*4882a593Smuzhiyun #define E1000_IMS_GPI_EN2   E1000_ICR_GPI_EN2	/* GP Int 2 */
1764*4882a593Smuzhiyun #define E1000_IMS_GPI_EN3   E1000_ICR_GPI_EN3	/* GP Int 3 */
1765*4882a593Smuzhiyun #define E1000_IMS_TXD_LOW   E1000_ICR_TXD_LOW
1766*4882a593Smuzhiyun #define E1000_IMS_SRPD      E1000_ICR_SRPD
1767*4882a593Smuzhiyun #define E1000_IMS_ACK       E1000_ICR_ACK	/* Receive Ack frame */
1768*4882a593Smuzhiyun #define E1000_IMS_MNG       E1000_ICR_MNG	/* Manageability event */
1769*4882a593Smuzhiyun #define E1000_IMS_DOCK      E1000_ICR_DOCK	/* Dock/Undock */
1770*4882a593Smuzhiyun #define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0	/* queue 0 Rx descriptor FIFO parity error */
1771*4882a593Smuzhiyun #define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0	/* queue 0 Tx descriptor FIFO parity error */
1772*4882a593Smuzhiyun #define E1000_IMS_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR	/* host arb read buffer parity error */
1773*4882a593Smuzhiyun #define E1000_IMS_PB_PAR        E1000_ICR_PB_PAR	/* packet buffer parity error */
1774*4882a593Smuzhiyun #define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1	/* queue 1 Rx descriptor FIFO parity error */
1775*4882a593Smuzhiyun #define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1	/* queue 1 Tx descriptor FIFO parity error */
1776*4882a593Smuzhiyun #define E1000_IMS_DSW       E1000_ICR_DSW
1777*4882a593Smuzhiyun #define E1000_IMS_PHYINT    E1000_ICR_PHYINT
1778*4882a593Smuzhiyun #define E1000_IMS_EPRST     E1000_ICR_EPRST
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun /* Interrupt Mask Clear */
1781*4882a593Smuzhiyun #define E1000_IMC_TXDW      E1000_ICR_TXDW	/* Transmit desc written back */
1782*4882a593Smuzhiyun #define E1000_IMC_TXQE      E1000_ICR_TXQE	/* Transmit Queue empty */
1783*4882a593Smuzhiyun #define E1000_IMC_LSC       E1000_ICR_LSC	/* Link Status Change */
1784*4882a593Smuzhiyun #define E1000_IMC_RXSEQ     E1000_ICR_RXSEQ	/* rx sequence error */
1785*4882a593Smuzhiyun #define E1000_IMC_RXDMT0    E1000_ICR_RXDMT0	/* rx desc min. threshold */
1786*4882a593Smuzhiyun #define E1000_IMC_RXO       E1000_ICR_RXO	/* rx overrun */
1787*4882a593Smuzhiyun #define E1000_IMC_RXT0      E1000_ICR_RXT0	/* rx timer intr */
1788*4882a593Smuzhiyun #define E1000_IMC_MDAC      E1000_ICR_MDAC	/* MDIO access complete */
1789*4882a593Smuzhiyun #define E1000_IMC_RXCFG     E1000_ICR_RXCFG	/* RX /c/ ordered set */
1790*4882a593Smuzhiyun #define E1000_IMC_GPI_EN0   E1000_ICR_GPI_EN0	/* GP Int 0 */
1791*4882a593Smuzhiyun #define E1000_IMC_GPI_EN1   E1000_ICR_GPI_EN1	/* GP Int 1 */
1792*4882a593Smuzhiyun #define E1000_IMC_GPI_EN2   E1000_ICR_GPI_EN2	/* GP Int 2 */
1793*4882a593Smuzhiyun #define E1000_IMC_GPI_EN3   E1000_ICR_GPI_EN3	/* GP Int 3 */
1794*4882a593Smuzhiyun #define E1000_IMC_TXD_LOW   E1000_ICR_TXD_LOW
1795*4882a593Smuzhiyun #define E1000_IMC_SRPD      E1000_ICR_SRPD
1796*4882a593Smuzhiyun #define E1000_IMC_ACK       E1000_ICR_ACK	/* Receive Ack frame */
1797*4882a593Smuzhiyun #define E1000_IMC_MNG       E1000_ICR_MNG	/* Manageability event */
1798*4882a593Smuzhiyun #define E1000_IMC_DOCK      E1000_ICR_DOCK	/* Dock/Undock */
1799*4882a593Smuzhiyun #define E1000_IMC_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0	/* queue 0 Rx descriptor FIFO parity error */
1800*4882a593Smuzhiyun #define E1000_IMC_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0	/* queue 0 Tx descriptor FIFO parity error */
1801*4882a593Smuzhiyun #define E1000_IMC_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR	/* host arb read buffer parity error */
1802*4882a593Smuzhiyun #define E1000_IMC_PB_PAR        E1000_ICR_PB_PAR	/* packet buffer parity error */
1803*4882a593Smuzhiyun #define E1000_IMC_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1	/* queue 1 Rx descriptor FIFO parity error */
1804*4882a593Smuzhiyun #define E1000_IMC_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1	/* queue 1 Tx descriptor FIFO parity error */
1805*4882a593Smuzhiyun #define E1000_IMC_DSW       E1000_ICR_DSW
1806*4882a593Smuzhiyun #define E1000_IMC_PHYINT    E1000_ICR_PHYINT
1807*4882a593Smuzhiyun #define E1000_IMC_EPRST     E1000_ICR_EPRST
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun /* Receive Control */
1810*4882a593Smuzhiyun #define E1000_RCTL_RST            0x00000001	/* Software reset */
1811*4882a593Smuzhiyun #define E1000_RCTL_EN             0x00000002	/* enable */
1812*4882a593Smuzhiyun #define E1000_RCTL_SBP            0x00000004	/* store bad packet */
1813*4882a593Smuzhiyun #define E1000_RCTL_UPE            0x00000008	/* unicast promiscuous enable */
1814*4882a593Smuzhiyun #define E1000_RCTL_MPE            0x00000010	/* multicast promiscuous enab */
1815*4882a593Smuzhiyun #define E1000_RCTL_LPE            0x00000020	/* long packet enable */
1816*4882a593Smuzhiyun #define E1000_RCTL_LBM_NO         0x00000000	/* no loopback mode */
1817*4882a593Smuzhiyun #define E1000_RCTL_LBM_MAC        0x00000040	/* MAC loopback mode */
1818*4882a593Smuzhiyun #define E1000_RCTL_LBM_SLP        0x00000080	/* serial link loopback mode */
1819*4882a593Smuzhiyun #define E1000_RCTL_LBM_TCVR       0x000000C0	/* tcvr loopback mode */
1820*4882a593Smuzhiyun #define E1000_RCTL_DTYP_MASK      0x00000C00	/* Descriptor type mask */
1821*4882a593Smuzhiyun #define E1000_RCTL_DTYP_PS        0x00000400	/* Packet Split descriptor */
1822*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_HALF     0x00000000	/* rx desc min threshold size */
1823*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_QUAT     0x00000100	/* rx desc min threshold size */
1824*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_EIGTH    0x00000200	/* rx desc min threshold size */
1825*4882a593Smuzhiyun #define E1000_RCTL_MO_SHIFT       12	/* multicast offset shift */
1826*4882a593Smuzhiyun #define E1000_RCTL_MO_0           0x00000000	/* multicast offset 11:0 */
1827*4882a593Smuzhiyun #define E1000_RCTL_MO_1           0x00001000	/* multicast offset 12:1 */
1828*4882a593Smuzhiyun #define E1000_RCTL_MO_2           0x00002000	/* multicast offset 13:2 */
1829*4882a593Smuzhiyun #define E1000_RCTL_MO_3           0x00003000	/* multicast offset 15:4 */
1830*4882a593Smuzhiyun #define E1000_RCTL_MDR            0x00004000	/* multicast desc ring 0 */
1831*4882a593Smuzhiyun #define E1000_RCTL_BAM            0x00008000	/* broadcast enable */
1832*4882a593Smuzhiyun /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
1833*4882a593Smuzhiyun #define E1000_RCTL_SZ_2048        0x00000000	/* rx buffer size 2048 */
1834*4882a593Smuzhiyun #define E1000_RCTL_SZ_1024        0x00010000	/* rx buffer size 1024 */
1835*4882a593Smuzhiyun #define E1000_RCTL_SZ_512         0x00020000	/* rx buffer size 512 */
1836*4882a593Smuzhiyun #define E1000_RCTL_SZ_256         0x00030000	/* rx buffer size 256 */
1837*4882a593Smuzhiyun /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
1838*4882a593Smuzhiyun #define E1000_RCTL_SZ_16384       0x00010000	/* rx buffer size 16384 */
1839*4882a593Smuzhiyun #define E1000_RCTL_SZ_8192        0x00020000	/* rx buffer size 8192 */
1840*4882a593Smuzhiyun #define E1000_RCTL_SZ_4096        0x00030000	/* rx buffer size 4096 */
1841*4882a593Smuzhiyun #define E1000_RCTL_VFE            0x00040000	/* vlan filter enable */
1842*4882a593Smuzhiyun #define E1000_RCTL_CFIEN          0x00080000	/* canonical form enable */
1843*4882a593Smuzhiyun #define E1000_RCTL_CFI            0x00100000	/* canonical form indicator */
1844*4882a593Smuzhiyun #define E1000_RCTL_DPF            0x00400000	/* discard pause frames */
1845*4882a593Smuzhiyun #define E1000_RCTL_PMCF           0x00800000	/* pass MAC control frames */
1846*4882a593Smuzhiyun #define E1000_RCTL_BSEX           0x02000000	/* Buffer size extension */
1847*4882a593Smuzhiyun #define E1000_RCTL_SECRC          0x04000000	/* Strip Ethernet CRC */
1848*4882a593Smuzhiyun #define E1000_RCTL_FLXBUF_MASK    0x78000000	/* Flexible buffer size */
1849*4882a593Smuzhiyun #define E1000_RCTL_FLXBUF_SHIFT   27	/* Flexible buffer shift */
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun /* Use byte values for the following shift parameters
1852*4882a593Smuzhiyun  * Usage:
1853*4882a593Smuzhiyun  *     psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
1854*4882a593Smuzhiyun  *                  E1000_PSRCTL_BSIZE0_MASK) |
1855*4882a593Smuzhiyun  *                ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
1856*4882a593Smuzhiyun  *                  E1000_PSRCTL_BSIZE1_MASK) |
1857*4882a593Smuzhiyun  *                ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
1858*4882a593Smuzhiyun  *                  E1000_PSRCTL_BSIZE2_MASK) |
1859*4882a593Smuzhiyun  *                ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
1860*4882a593Smuzhiyun  *                  E1000_PSRCTL_BSIZE3_MASK))
1861*4882a593Smuzhiyun  * where value0 = [128..16256],  default=256
1862*4882a593Smuzhiyun  *       value1 = [1024..64512], default=4096
1863*4882a593Smuzhiyun  *       value2 = [0..64512],    default=4096
1864*4882a593Smuzhiyun  *       value3 = [0..64512],    default=0
1865*4882a593Smuzhiyun  */
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE0_MASK   0x0000007F
1868*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE1_MASK   0x00003F00
1869*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE2_MASK   0x003F0000
1870*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE3_MASK   0x3F000000
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE0_SHIFT  7	/* Shift _right_ 7 */
1873*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE1_SHIFT  2	/* Shift _right_ 2 */
1874*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE2_SHIFT  6	/* Shift _left_ 6 */
1875*4882a593Smuzhiyun #define E1000_PSRCTL_BSIZE3_SHIFT 14	/* Shift _left_ 14 */
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun /* SW_W_SYNC definitions */
1878*4882a593Smuzhiyun #define E1000_SWFW_EEP_SM     0x0001
1879*4882a593Smuzhiyun #define E1000_SWFW_PHY0_SM    0x0002
1880*4882a593Smuzhiyun #define E1000_SWFW_PHY1_SM    0x0004
1881*4882a593Smuzhiyun #define E1000_SWFW_MAC_CSR_SM 0x0008
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun /* Receive Descriptor */
1884*4882a593Smuzhiyun #define E1000_RDT_DELAY 0x0000ffff	/* Delay timer (1=1024us) */
1885*4882a593Smuzhiyun #define E1000_RDT_FPDB  0x80000000	/* Flush descriptor block */
1886*4882a593Smuzhiyun #define E1000_RDLEN_LEN 0x0007ff80	/* descriptor length */
1887*4882a593Smuzhiyun #define E1000_RDH_RDH   0x0000ffff	/* receive descriptor head */
1888*4882a593Smuzhiyun #define E1000_RDT_RDT   0x0000ffff	/* receive descriptor tail */
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun /* Flow Control */
1891*4882a593Smuzhiyun #define E1000_FCRTH_RTH  0x0000FFF8	/* Mask Bits[15:3] for RTH */
1892*4882a593Smuzhiyun #define E1000_FCRTH_XFCE 0x80000000	/* External Flow Control Enable */
1893*4882a593Smuzhiyun #define E1000_FCRTL_RTL  0x0000FFF8	/* Mask Bits[15:3] for RTL */
1894*4882a593Smuzhiyun #define E1000_FCRTL_XONE 0x80000000	/* Enable XON frame transmission */
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun /* Header split receive */
1897*4882a593Smuzhiyun #define E1000_RFCTL_ISCSI_DIS           0x00000001
1898*4882a593Smuzhiyun #define E1000_RFCTL_ISCSI_DWC_MASK      0x0000003E
1899*4882a593Smuzhiyun #define E1000_RFCTL_ISCSI_DWC_SHIFT     1
1900*4882a593Smuzhiyun #define E1000_RFCTL_NFSW_DIS            0x00000040
1901*4882a593Smuzhiyun #define E1000_RFCTL_NFSR_DIS            0x00000080
1902*4882a593Smuzhiyun #define E1000_RFCTL_NFS_VER_MASK        0x00000300
1903*4882a593Smuzhiyun #define E1000_RFCTL_NFS_VER_SHIFT       8
1904*4882a593Smuzhiyun #define E1000_RFCTL_IPV6_DIS            0x00000400
1905*4882a593Smuzhiyun #define E1000_RFCTL_IPV6_XSUM_DIS       0x00000800
1906*4882a593Smuzhiyun #define E1000_RFCTL_ACK_DIS             0x00001000
1907*4882a593Smuzhiyun #define E1000_RFCTL_ACKD_DIS            0x00002000
1908*4882a593Smuzhiyun #define E1000_RFCTL_IPFRSP_DIS          0x00004000
1909*4882a593Smuzhiyun #define E1000_RFCTL_EXTEN               0x00008000
1910*4882a593Smuzhiyun #define E1000_RFCTL_IPV6_EX_DIS         0x00010000
1911*4882a593Smuzhiyun #define E1000_RFCTL_NEW_IPV6_EXT_DIS    0x00020000
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun /* Receive Descriptor Control */
1914*4882a593Smuzhiyun #define E1000_RXDCTL_PTHRESH 0x0000003F	/* RXDCTL Prefetch Threshold */
1915*4882a593Smuzhiyun #define E1000_RXDCTL_HTHRESH 0x00003F00	/* RXDCTL Host Threshold */
1916*4882a593Smuzhiyun #define E1000_RXDCTL_WTHRESH 0x003F0000	/* RXDCTL Writeback Threshold */
1917*4882a593Smuzhiyun #define E1000_RXDCTL_GRAN    0x01000000	/* RXDCTL Granularity */
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun /* Transmit Descriptor Control */
1920*4882a593Smuzhiyun #define E1000_TXDCTL_PTHRESH 0x0000003F	/* TXDCTL Prefetch Threshold */
1921*4882a593Smuzhiyun #define E1000_TXDCTL_HTHRESH 0x00003F00	/* TXDCTL Host Threshold */
1922*4882a593Smuzhiyun #define E1000_TXDCTL_WTHRESH 0x003F0000	/* TXDCTL Writeback Threshold */
1923*4882a593Smuzhiyun #define E1000_TXDCTL_GRAN    0x01000000	/* TXDCTL Granularity */
1924*4882a593Smuzhiyun #define E1000_TXDCTL_LWTHRESH 0xFE000000	/* TXDCTL Low Threshold */
1925*4882a593Smuzhiyun #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000	/* GRAN=1, WTHRESH=1 */
1926*4882a593Smuzhiyun #define E1000_TXDCTL_COUNT_DESC 0x00400000	/* Enable the counting of desc.
1927*4882a593Smuzhiyun 						   still to be processed. */
1928*4882a593Smuzhiyun /* Transmit Configuration Word */
1929*4882a593Smuzhiyun #define E1000_TXCW_FD         0x00000020	/* TXCW full duplex */
1930*4882a593Smuzhiyun #define E1000_TXCW_HD         0x00000040	/* TXCW half duplex */
1931*4882a593Smuzhiyun #define E1000_TXCW_PAUSE      0x00000080	/* TXCW sym pause request */
1932*4882a593Smuzhiyun #define E1000_TXCW_ASM_DIR    0x00000100	/* TXCW astm pause direction */
1933*4882a593Smuzhiyun #define E1000_TXCW_PAUSE_MASK 0x00000180	/* TXCW pause request mask */
1934*4882a593Smuzhiyun #define E1000_TXCW_RF         0x00003000	/* TXCW remote fault */
1935*4882a593Smuzhiyun #define E1000_TXCW_NP         0x00008000	/* TXCW next page */
1936*4882a593Smuzhiyun #define E1000_TXCW_CW         0x0000ffff	/* TxConfigWord mask */
1937*4882a593Smuzhiyun #define E1000_TXCW_TXC        0x40000000	/* Transmit Config control */
1938*4882a593Smuzhiyun #define E1000_TXCW_ANE        0x80000000	/* Auto-neg enable */
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun /* Receive Configuration Word */
1941*4882a593Smuzhiyun #define E1000_RXCW_CW    0x0000ffff	/* RxConfigWord mask */
1942*4882a593Smuzhiyun #define E1000_RXCW_NC    0x04000000	/* Receive config no carrier */
1943*4882a593Smuzhiyun #define E1000_RXCW_IV    0x08000000	/* Receive config invalid */
1944*4882a593Smuzhiyun #define E1000_RXCW_CC    0x10000000	/* Receive config change */
1945*4882a593Smuzhiyun #define E1000_RXCW_C     0x20000000	/* Receive config */
1946*4882a593Smuzhiyun #define E1000_RXCW_SYNCH 0x40000000	/* Receive config synch */
1947*4882a593Smuzhiyun #define E1000_RXCW_ANC   0x80000000	/* Auto-neg complete */
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun /* Transmit Control */
1950*4882a593Smuzhiyun #define E1000_TCTL_RST    0x00000001	/* software reset */
1951*4882a593Smuzhiyun #define E1000_TCTL_EN     0x00000002	/* enable tx */
1952*4882a593Smuzhiyun #define E1000_TCTL_BCE    0x00000004	/* busy check enable */
1953*4882a593Smuzhiyun #define E1000_TCTL_PSP    0x00000008	/* pad short packets */
1954*4882a593Smuzhiyun #define E1000_TCTL_CT     0x00000ff0	/* collision threshold */
1955*4882a593Smuzhiyun #define E1000_TCTL_COLD   0x003ff000	/* collision distance */
1956*4882a593Smuzhiyun #define E1000_TCTL_SWXOFF 0x00400000	/* SW Xoff transmission */
1957*4882a593Smuzhiyun #define E1000_TCTL_PBE    0x00800000	/* Packet Burst Enable */
1958*4882a593Smuzhiyun #define E1000_TCTL_RTLC   0x01000000	/* Re-transmit on late collision */
1959*4882a593Smuzhiyun #define E1000_TCTL_NRTU   0x02000000	/* No Re-transmit on underrun */
1960*4882a593Smuzhiyun #define E1000_TCTL_MULR   0x10000000	/* Multiple request support */
1961*4882a593Smuzhiyun /* Extended Transmit Control */
1962*4882a593Smuzhiyun #define E1000_TCTL_EXT_BST_MASK  0x000003FF	/* Backoff Slot Time */
1963*4882a593Smuzhiyun #define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00	/* Gigabit Carry Extend Padding */
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun /* Receive Checksum Control */
1966*4882a593Smuzhiyun #define E1000_RXCSUM_PCSS_MASK 0x000000FF	/* Packet Checksum Start */
1967*4882a593Smuzhiyun #define E1000_RXCSUM_IPOFL     0x00000100	/* IPv4 checksum offload */
1968*4882a593Smuzhiyun #define E1000_RXCSUM_TUOFL     0x00000200	/* TCP / UDP checksum offload */
1969*4882a593Smuzhiyun #define E1000_RXCSUM_IPV6OFL   0x00000400	/* IPv6 checksum offload */
1970*4882a593Smuzhiyun #define E1000_RXCSUM_IPPCSE    0x00001000	/* IP payload checksum enable */
1971*4882a593Smuzhiyun #define E1000_RXCSUM_PCSD      0x00002000	/* packet checksum disabled */
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun /* Multiple Receive Queue Control */
1974*4882a593Smuzhiyun #define E1000_MRQC_ENABLE_MASK              0x00000003
1975*4882a593Smuzhiyun #define E1000_MRQC_ENABLE_RSS_2Q            0x00000001
1976*4882a593Smuzhiyun #define E1000_MRQC_ENABLE_RSS_INT           0x00000004
1977*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_MASK           0xFFFF0000
1978*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV4_TCP       0x00010000
1979*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV4           0x00020000
1980*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX    0x00040000
1981*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6_EX        0x00080000
1982*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6           0x00100000
1983*4882a593Smuzhiyun #define E1000_MRQC_RSS_FIELD_IPV6_TCP       0x00200000
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun /* Definitions for power management and wakeup registers */
1986*4882a593Smuzhiyun /* Wake Up Control */
1987*4882a593Smuzhiyun #define E1000_WUC_APME       0x00000001	/* APM Enable */
1988*4882a593Smuzhiyun #define E1000_WUC_PME_EN     0x00000002	/* PME Enable */
1989*4882a593Smuzhiyun #define E1000_WUC_PME_STATUS 0x00000004	/* PME Status */
1990*4882a593Smuzhiyun #define E1000_WUC_APMPME     0x00000008	/* Assert PME on APM Wakeup */
1991*4882a593Smuzhiyun #define E1000_WUC_SPM        0x80000000	/* Enable SPM */
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun /* Wake Up Filter Control */
1994*4882a593Smuzhiyun #define E1000_WUFC_LNKC 0x00000001	/* Link Status Change Wakeup Enable */
1995*4882a593Smuzhiyun #define E1000_WUFC_MAG  0x00000002	/* Magic Packet Wakeup Enable */
1996*4882a593Smuzhiyun #define E1000_WUFC_EX   0x00000004	/* Directed Exact Wakeup Enable */
1997*4882a593Smuzhiyun #define E1000_WUFC_MC   0x00000008	/* Directed Multicast Wakeup Enable */
1998*4882a593Smuzhiyun #define E1000_WUFC_BC   0x00000010	/* Broadcast Wakeup Enable */
1999*4882a593Smuzhiyun #define E1000_WUFC_ARP  0x00000020	/* ARP Request Packet Wakeup Enable */
2000*4882a593Smuzhiyun #define E1000_WUFC_IPV4 0x00000040	/* Directed IPv4 Packet Wakeup Enable */
2001*4882a593Smuzhiyun #define E1000_WUFC_IPV6 0x00000080	/* Directed IPv6 Packet Wakeup Enable */
2002*4882a593Smuzhiyun #define E1000_WUFC_IGNORE_TCO      0x00008000	/* Ignore WakeOn TCO packets */
2003*4882a593Smuzhiyun #define E1000_WUFC_FLX0 0x00010000	/* Flexible Filter 0 Enable */
2004*4882a593Smuzhiyun #define E1000_WUFC_FLX1 0x00020000	/* Flexible Filter 1 Enable */
2005*4882a593Smuzhiyun #define E1000_WUFC_FLX2 0x00040000	/* Flexible Filter 2 Enable */
2006*4882a593Smuzhiyun #define E1000_WUFC_FLX3 0x00080000	/* Flexible Filter 3 Enable */
2007*4882a593Smuzhiyun #define E1000_WUFC_ALL_FILTERS 0x000F00FF	/* Mask for all wakeup filters */
2008*4882a593Smuzhiyun #define E1000_WUFC_FLX_OFFSET 16	/* Offset to the Flexible Filters bits */
2009*4882a593Smuzhiyun #define E1000_WUFC_FLX_FILTERS 0x000F0000	/* Mask for the 4 flexible filters */
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun /* Wake Up Status */
2012*4882a593Smuzhiyun #define E1000_WUS_LNKC 0x00000001	/* Link Status Changed */
2013*4882a593Smuzhiyun #define E1000_WUS_MAG  0x00000002	/* Magic Packet Received */
2014*4882a593Smuzhiyun #define E1000_WUS_EX   0x00000004	/* Directed Exact Received */
2015*4882a593Smuzhiyun #define E1000_WUS_MC   0x00000008	/* Directed Multicast Received */
2016*4882a593Smuzhiyun #define E1000_WUS_BC   0x00000010	/* Broadcast Received */
2017*4882a593Smuzhiyun #define E1000_WUS_ARP  0x00000020	/* ARP Request Packet Received */
2018*4882a593Smuzhiyun #define E1000_WUS_IPV4 0x00000040	/* Directed IPv4 Packet Wakeup Received */
2019*4882a593Smuzhiyun #define E1000_WUS_IPV6 0x00000080	/* Directed IPv6 Packet Wakeup Received */
2020*4882a593Smuzhiyun #define E1000_WUS_FLX0 0x00010000	/* Flexible Filter 0 Match */
2021*4882a593Smuzhiyun #define E1000_WUS_FLX1 0x00020000	/* Flexible Filter 1 Match */
2022*4882a593Smuzhiyun #define E1000_WUS_FLX2 0x00040000	/* Flexible Filter 2 Match */
2023*4882a593Smuzhiyun #define E1000_WUS_FLX3 0x00080000	/* Flexible Filter 3 Match */
2024*4882a593Smuzhiyun #define E1000_WUS_FLX_FILTERS 0x000F0000	/* Mask for the 4 flexible filters */
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun /* Management Control */
2027*4882a593Smuzhiyun #define E1000_MANC_SMBUS_EN      0x00000001	/* SMBus Enabled - RO */
2028*4882a593Smuzhiyun #define E1000_MANC_ASF_EN        0x00000002	/* ASF Enabled - RO */
2029*4882a593Smuzhiyun #define E1000_MANC_R_ON_FORCE    0x00000004	/* Reset on Force TCO - RO */
2030*4882a593Smuzhiyun #define E1000_MANC_RMCP_EN       0x00000100	/* Enable RCMP 026Fh Filtering */
2031*4882a593Smuzhiyun #define E1000_MANC_0298_EN       0x00000200	/* Enable RCMP 0298h Filtering */
2032*4882a593Smuzhiyun #define E1000_MANC_IPV4_EN       0x00000400	/* Enable IPv4 */
2033*4882a593Smuzhiyun #define E1000_MANC_IPV6_EN       0x00000800	/* Enable IPv6 */
2034*4882a593Smuzhiyun #define E1000_MANC_SNAP_EN       0x00001000	/* Accept LLC/SNAP */
2035*4882a593Smuzhiyun #define E1000_MANC_ARP_EN        0x00002000	/* Enable ARP Request Filtering */
2036*4882a593Smuzhiyun #define E1000_MANC_NEIGHBOR_EN   0x00004000	/* Enable Neighbor Discovery
2037*4882a593Smuzhiyun 						 * Filtering */
2038*4882a593Smuzhiyun #define E1000_MANC_ARP_RES_EN    0x00008000	/* Enable ARP response Filtering */
2039*4882a593Smuzhiyun #define E1000_MANC_TCO_RESET     0x00010000	/* TCO Reset Occurred */
2040*4882a593Smuzhiyun #define E1000_MANC_RCV_TCO_EN    0x00020000	/* Receive TCO Packets Enabled */
2041*4882a593Smuzhiyun #define E1000_MANC_REPORT_STATUS 0x00040000	/* Status Reporting Enabled */
2042*4882a593Smuzhiyun #define E1000_MANC_RCV_ALL       0x00080000	/* Receive All Enabled */
2043*4882a593Smuzhiyun #define E1000_MANC_BLK_PHY_RST_ON_IDE   0x00040000	/* Block phy resets */
2044*4882a593Smuzhiyun #define E1000_MANC_EN_MAC_ADDR_FILTER   0x00100000	/* Enable MAC address
2045*4882a593Smuzhiyun 							 * filtering */
2046*4882a593Smuzhiyun #define E1000_MANC_EN_MNG2HOST   0x00200000	/* Enable MNG packets to host
2047*4882a593Smuzhiyun 						 * memory */
2048*4882a593Smuzhiyun #define E1000_MANC_EN_IP_ADDR_FILTER    0x00400000	/* Enable IP address
2049*4882a593Smuzhiyun 							 * filtering */
2050*4882a593Smuzhiyun #define E1000_MANC_EN_XSUM_FILTER   0x00800000	/* Enable checksum filtering */
2051*4882a593Smuzhiyun #define E1000_MANC_BR_EN         0x01000000	/* Enable broadcast filtering */
2052*4882a593Smuzhiyun #define E1000_MANC_SMB_REQ       0x01000000	/* SMBus Request */
2053*4882a593Smuzhiyun #define E1000_MANC_SMB_GNT       0x02000000	/* SMBus Grant */
2054*4882a593Smuzhiyun #define E1000_MANC_SMB_CLK_IN    0x04000000	/* SMBus Clock In */
2055*4882a593Smuzhiyun #define E1000_MANC_SMB_DATA_IN   0x08000000	/* SMBus Data In */
2056*4882a593Smuzhiyun #define E1000_MANC_SMB_DATA_OUT  0x10000000	/* SMBus Data Out */
2057*4882a593Smuzhiyun #define E1000_MANC_SMB_CLK_OUT   0x20000000	/* SMBus Clock Out */
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun #define E1000_MANC_SMB_DATA_OUT_SHIFT  28	/* SMBus Data Out Shift */
2060*4882a593Smuzhiyun #define E1000_MANC_SMB_CLK_OUT_SHIFT   29	/* SMBus Clock Out Shift */
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun /* SW Semaphore Register */
2063*4882a593Smuzhiyun #define E1000_SWSM_SMBI         0x00000001	/* Driver Semaphore bit */
2064*4882a593Smuzhiyun #define E1000_SWSM_SWESMBI      0x00000002	/* FW Semaphore bit */
2065*4882a593Smuzhiyun #define E1000_SWSM_WMNG         0x00000004	/* Wake MNG Clock */
2066*4882a593Smuzhiyun #define E1000_SWSM_DRV_LOAD     0x00000008	/* Driver Loaded Bit */
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun /* FW Semaphore Register */
2069*4882a593Smuzhiyun #define E1000_FWSM_MODE_MASK    0x0000000E	/* FW mode */
2070*4882a593Smuzhiyun #define E1000_FWSM_MODE_SHIFT            1
2071*4882a593Smuzhiyun #define E1000_FWSM_FW_VALID     0x00008000	/* FW established a valid mode */
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun #define E1000_FWSM_RSPCIPHY        0x00000040	/* Reset PHY on PCI reset */
2074*4882a593Smuzhiyun #define E1000_FWSM_DISSW           0x10000000	/* FW disable SW Write Access */
2075*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_MASK     0x60000000	/* LAN SKU select */
2076*4882a593Smuzhiyun #define E1000_FWSM_SKUEL_SHIFT     29
2077*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_EMB      0x0	/* Embedded SKU */
2078*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_CONS     0x1	/* Consumer SKU */
2079*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_PERF_100 0x2	/* Perf & Corp 10/100 SKU */
2080*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_PERF_GBE 0x3	/* Perf & Copr GbE SKU */
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun /* FFLT Debug Register */
2083*4882a593Smuzhiyun #define E1000_FFLT_DBG_INVC     0x00100000	/* Invalid /C/ code handling */
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun typedef enum {
2086*4882a593Smuzhiyun 	e1000_mng_mode_none = 0,
2087*4882a593Smuzhiyun 	e1000_mng_mode_asf,
2088*4882a593Smuzhiyun 	e1000_mng_mode_pt,
2089*4882a593Smuzhiyun 	e1000_mng_mode_ipmi,
2090*4882a593Smuzhiyun 	e1000_mng_mode_host_interface_only
2091*4882a593Smuzhiyun } e1000_mng_mode;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun /* Host Interface Control Register */
2094*4882a593Smuzhiyun #define E1000_HICR_EN           0x00000001	/* Enable Bit - RO */
2095*4882a593Smuzhiyun #define E1000_HICR_C            0x00000002	/* Driver sets this bit when done
2096*4882a593Smuzhiyun 						 * to put command in RAM */
2097*4882a593Smuzhiyun #define E1000_HICR_SV           0x00000004	/* Status Validity */
2098*4882a593Smuzhiyun #define E1000_HICR_FWR          0x00000080	/* FW reset. Set by the Host */
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun /* Host Interface Command Interface - Address range 0x8800-0x8EFF */
2101*4882a593Smuzhiyun #define E1000_HI_MAX_DATA_LENGTH         252	/* Host Interface data length */
2102*4882a593Smuzhiyun #define E1000_HI_MAX_BLOCK_BYTE_LENGTH  1792	/* Number of bytes in range */
2103*4882a593Smuzhiyun #define E1000_HI_MAX_BLOCK_DWORD_LENGTH  448	/* Number of dwords in range */
2104*4882a593Smuzhiyun #define E1000_HI_COMMAND_TIMEOUT         500	/* Time in ms to process HI command */
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun struct e1000_host_command_header {
2107*4882a593Smuzhiyun 	u8 command_id;
2108*4882a593Smuzhiyun 	u8 command_length;
2109*4882a593Smuzhiyun 	u8 command_options;	/* I/F bits for command, status for return */
2110*4882a593Smuzhiyun 	u8 checksum;
2111*4882a593Smuzhiyun };
2112*4882a593Smuzhiyun struct e1000_host_command_info {
2113*4882a593Smuzhiyun 	struct e1000_host_command_header command_header;	/* Command Head/Command Result Head has 4 bytes */
2114*4882a593Smuzhiyun 	u8 command_data[E1000_HI_MAX_DATA_LENGTH];	/* Command data can length 0..252 */
2115*4882a593Smuzhiyun };
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun /* Host SMB register #0 */
2118*4882a593Smuzhiyun #define E1000_HSMC0R_CLKIN      0x00000001	/* SMB Clock in */
2119*4882a593Smuzhiyun #define E1000_HSMC0R_DATAIN     0x00000002	/* SMB Data in */
2120*4882a593Smuzhiyun #define E1000_HSMC0R_DATAOUT    0x00000004	/* SMB Data out */
2121*4882a593Smuzhiyun #define E1000_HSMC0R_CLKOUT     0x00000008	/* SMB Clock out */
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun /* Host SMB register #1 */
2124*4882a593Smuzhiyun #define E1000_HSMC1R_CLKIN      E1000_HSMC0R_CLKIN
2125*4882a593Smuzhiyun #define E1000_HSMC1R_DATAIN     E1000_HSMC0R_DATAIN
2126*4882a593Smuzhiyun #define E1000_HSMC1R_DATAOUT    E1000_HSMC0R_DATAOUT
2127*4882a593Smuzhiyun #define E1000_HSMC1R_CLKOUT     E1000_HSMC0R_CLKOUT
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun /* FW Status Register */
2130*4882a593Smuzhiyun #define E1000_FWSTS_FWS_MASK    0x000000FF	/* FW Status */
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun /* Wake Up Packet Length */
2133*4882a593Smuzhiyun #define E1000_WUPL_LENGTH_MASK 0x0FFF	/* Only the lower 12 bits are valid */
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun #define E1000_MDALIGN          4096
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun /* PCI-Ex registers*/
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun /* PCI-Ex Control Register */
2140*4882a593Smuzhiyun #define E1000_GCR_RXD_NO_SNOOP          0x00000001
2141*4882a593Smuzhiyun #define E1000_GCR_RXDSCW_NO_SNOOP       0x00000002
2142*4882a593Smuzhiyun #define E1000_GCR_RXDSCR_NO_SNOOP       0x00000004
2143*4882a593Smuzhiyun #define E1000_GCR_TXD_NO_SNOOP          0x00000008
2144*4882a593Smuzhiyun #define E1000_GCR_TXDSCW_NO_SNOOP       0x00000010
2145*4882a593Smuzhiyun #define E1000_GCR_TXDSCR_NO_SNOOP       0x00000020
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun #define PCI_EX_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP         | \
2148*4882a593Smuzhiyun                              E1000_GCR_RXDSCW_NO_SNOOP      | \
2149*4882a593Smuzhiyun                              E1000_GCR_RXDSCR_NO_SNOOP      | \
2150*4882a593Smuzhiyun                              E1000_GCR_TXD_NO_SNOOP         | \
2151*4882a593Smuzhiyun                              E1000_GCR_TXDSCW_NO_SNOOP      | \
2152*4882a593Smuzhiyun                              E1000_GCR_TXDSCR_NO_SNOOP)
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun #define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun #define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000
2157*4882a593Smuzhiyun /* Function Active and Power State to MNG */
2158*4882a593Smuzhiyun #define E1000_FACTPS_FUNC0_POWER_STATE_MASK         0x00000003
2159*4882a593Smuzhiyun #define E1000_FACTPS_LAN0_VALID                     0x00000004
2160*4882a593Smuzhiyun #define E1000_FACTPS_FUNC0_AUX_EN                   0x00000008
2161*4882a593Smuzhiyun #define E1000_FACTPS_FUNC1_POWER_STATE_MASK         0x000000C0
2162*4882a593Smuzhiyun #define E1000_FACTPS_FUNC1_POWER_STATE_SHIFT        6
2163*4882a593Smuzhiyun #define E1000_FACTPS_LAN1_VALID                     0x00000100
2164*4882a593Smuzhiyun #define E1000_FACTPS_FUNC1_AUX_EN                   0x00000200
2165*4882a593Smuzhiyun #define E1000_FACTPS_FUNC2_POWER_STATE_MASK         0x00003000
2166*4882a593Smuzhiyun #define E1000_FACTPS_FUNC2_POWER_STATE_SHIFT        12
2167*4882a593Smuzhiyun #define E1000_FACTPS_IDE_ENABLE                     0x00004000
2168*4882a593Smuzhiyun #define E1000_FACTPS_FUNC2_AUX_EN                   0x00008000
2169*4882a593Smuzhiyun #define E1000_FACTPS_FUNC3_POWER_STATE_MASK         0x000C0000
2170*4882a593Smuzhiyun #define E1000_FACTPS_FUNC3_POWER_STATE_SHIFT        18
2171*4882a593Smuzhiyun #define E1000_FACTPS_SP_ENABLE                      0x00100000
2172*4882a593Smuzhiyun #define E1000_FACTPS_FUNC3_AUX_EN                   0x00200000
2173*4882a593Smuzhiyun #define E1000_FACTPS_FUNC4_POWER_STATE_MASK         0x03000000
2174*4882a593Smuzhiyun #define E1000_FACTPS_FUNC4_POWER_STATE_SHIFT        24
2175*4882a593Smuzhiyun #define E1000_FACTPS_IPMI_ENABLE                    0x04000000
2176*4882a593Smuzhiyun #define E1000_FACTPS_FUNC4_AUX_EN                   0x08000000
2177*4882a593Smuzhiyun #define E1000_FACTPS_MNGCG                          0x20000000
2178*4882a593Smuzhiyun #define E1000_FACTPS_LAN_FUNC_SEL                   0x40000000
2179*4882a593Smuzhiyun #define E1000_FACTPS_PM_STATE_CHANGED               0x80000000
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun /* PCI-Ex Config Space */
2182*4882a593Smuzhiyun #define PCI_EX_LINK_STATUS           0x12
2183*4882a593Smuzhiyun #define PCI_EX_LINK_WIDTH_MASK       0x3F0
2184*4882a593Smuzhiyun #define PCI_EX_LINK_WIDTH_SHIFT      4
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun /* EEPROM Commands - Microwire */
2187*4882a593Smuzhiyun #define EEPROM_READ_OPCODE_MICROWIRE  0x6	/* EEPROM read opcode */
2188*4882a593Smuzhiyun #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5	/* EEPROM write opcode */
2189*4882a593Smuzhiyun #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7	/* EEPROM erase opcode */
2190*4882a593Smuzhiyun #define EEPROM_EWEN_OPCODE_MICROWIRE  0x13	/* EEPROM erase/write enable */
2191*4882a593Smuzhiyun #define EEPROM_EWDS_OPCODE_MICROWIRE  0x10	/* EEPROM erase/write disable */
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun /* EEPROM Commands - SPI */
2194*4882a593Smuzhiyun #define EEPROM_MAX_RETRY_SPI        5000	/* Max wait of 5ms, for RDY signal */
2195*4882a593Smuzhiyun #define EEPROM_READ_OPCODE_SPI      0x03	/* EEPROM read opcode */
2196*4882a593Smuzhiyun #define EEPROM_WRITE_OPCODE_SPI     0x02	/* EEPROM write opcode */
2197*4882a593Smuzhiyun #define EEPROM_A8_OPCODE_SPI        0x08	/* opcode bit-3 = address bit-8 */
2198*4882a593Smuzhiyun #define EEPROM_WREN_OPCODE_SPI      0x06	/* EEPROM set Write Enable latch */
2199*4882a593Smuzhiyun #define EEPROM_WRDI_OPCODE_SPI      0x04	/* EEPROM reset Write Enable latch */
2200*4882a593Smuzhiyun #define EEPROM_RDSR_OPCODE_SPI      0x05	/* EEPROM read Status register */
2201*4882a593Smuzhiyun #define EEPROM_WRSR_OPCODE_SPI      0x01	/* EEPROM write Status register */
2202*4882a593Smuzhiyun #define EEPROM_ERASE4K_OPCODE_SPI   0x20	/* EEPROM ERASE 4KB */
2203*4882a593Smuzhiyun #define EEPROM_ERASE64K_OPCODE_SPI  0xD8	/* EEPROM ERASE 64KB */
2204*4882a593Smuzhiyun #define EEPROM_ERASE256_OPCODE_SPI  0xDB	/* EEPROM ERASE 256B */
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun /* EEPROM Size definitions */
2207*4882a593Smuzhiyun #define EEPROM_WORD_SIZE_SHIFT  6
2208*4882a593Smuzhiyun #define EEPROM_SIZE_SHIFT       10
2209*4882a593Smuzhiyun #define EEPROM_SIZE_MASK        0x1C00
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun /* EEPROM Word Offsets */
2212*4882a593Smuzhiyun #define EEPROM_COMPAT                 0x0003
2213*4882a593Smuzhiyun #define EEPROM_ID_LED_SETTINGS        0x0004
2214*4882a593Smuzhiyun #define EEPROM_VERSION                0x0005
2215*4882a593Smuzhiyun #define EEPROM_SERDES_AMPLITUDE       0x0006	/* For SERDES output amplitude adjustment. */
2216*4882a593Smuzhiyun #define EEPROM_PHY_CLASS_WORD         0x0007
2217*4882a593Smuzhiyun #define EEPROM_INIT_CONTROL1_REG      0x000A
2218*4882a593Smuzhiyun #define EEPROM_INIT_CONTROL2_REG      0x000F
2219*4882a593Smuzhiyun #define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010
2220*4882a593Smuzhiyun #define EEPROM_INIT_CONTROL3_PORT_B   0x0014
2221*4882a593Smuzhiyun #define EEPROM_INIT_3GIO_3            0x001A
2222*4882a593Smuzhiyun #define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020
2223*4882a593Smuzhiyun #define EEPROM_INIT_CONTROL3_PORT_A   0x0024
2224*4882a593Smuzhiyun #define EEPROM_CFG                    0x0012
2225*4882a593Smuzhiyun #define EEPROM_FLASH_VERSION          0x0032
2226*4882a593Smuzhiyun #define EEPROM_CHECKSUM_REG           0x003F
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun #define E1000_EEPROM_CFG_DONE         0x00040000	/* MNG config cycle done */
2229*4882a593Smuzhiyun #define E1000_EEPROM_CFG_DONE_PORT_1  0x00080000	/* ...for second port */
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun /* Word definitions for ID LED Settings */
2232*4882a593Smuzhiyun #define ID_LED_RESERVED_0000 0x0000
2233*4882a593Smuzhiyun #define ID_LED_RESERVED_FFFF 0xFFFF
2234*4882a593Smuzhiyun #define ID_LED_DEFAULT       ((ID_LED_OFF1_ON2 << 12) | \
2235*4882a593Smuzhiyun                               (ID_LED_OFF1_OFF2 << 8) | \
2236*4882a593Smuzhiyun                               (ID_LED_DEF1_DEF2 << 4) | \
2237*4882a593Smuzhiyun                               (ID_LED_DEF1_DEF2))
2238*4882a593Smuzhiyun #define ID_LED_DEF1_DEF2     0x1
2239*4882a593Smuzhiyun #define ID_LED_DEF1_ON2      0x2
2240*4882a593Smuzhiyun #define ID_LED_DEF1_OFF2     0x3
2241*4882a593Smuzhiyun #define ID_LED_ON1_DEF2      0x4
2242*4882a593Smuzhiyun #define ID_LED_ON1_ON2       0x5
2243*4882a593Smuzhiyun #define ID_LED_ON1_OFF2      0x6
2244*4882a593Smuzhiyun #define ID_LED_OFF1_DEF2     0x7
2245*4882a593Smuzhiyun #define ID_LED_OFF1_ON2      0x8
2246*4882a593Smuzhiyun #define ID_LED_OFF1_OFF2     0x9
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun #define IGP_ACTIVITY_LED_MASK   0xFFFFF0FF
2249*4882a593Smuzhiyun #define IGP_ACTIVITY_LED_ENABLE 0x0300
2250*4882a593Smuzhiyun #define IGP_LED3_MODE           0x07000000
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun /* Mask bits for SERDES amplitude adjustment in Word 6 of the EEPROM */
2253*4882a593Smuzhiyun #define EEPROM_SERDES_AMPLITUDE_MASK  0x000F
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun /* Mask bit for PHY class in Word 7 of the EEPROM */
2256*4882a593Smuzhiyun #define EEPROM_PHY_CLASS_A   0x8000
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun /* Mask bits for fields in Word 0x0a of the EEPROM */
2259*4882a593Smuzhiyun #define EEPROM_WORD0A_ILOS   0x0010
2260*4882a593Smuzhiyun #define EEPROM_WORD0A_SWDPIO 0x01E0
2261*4882a593Smuzhiyun #define EEPROM_WORD0A_LRST   0x0200
2262*4882a593Smuzhiyun #define EEPROM_WORD0A_FD     0x0400
2263*4882a593Smuzhiyun #define EEPROM_WORD0A_66MHZ  0x0800
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun /* Mask bits for fields in Word 0x0f of the EEPROM */
2266*4882a593Smuzhiyun #define EEPROM_WORD0F_PAUSE_MASK 0x3000
2267*4882a593Smuzhiyun #define EEPROM_WORD0F_PAUSE      0x1000
2268*4882a593Smuzhiyun #define EEPROM_WORD0F_ASM_DIR    0x2000
2269*4882a593Smuzhiyun #define EEPROM_WORD0F_ANE        0x0800
2270*4882a593Smuzhiyun #define EEPROM_WORD0F_SWPDIO_EXT 0x00F0
2271*4882a593Smuzhiyun #define EEPROM_WORD0F_LPLU       0x0001
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun /* Mask bits for fields in Word 0x10/0x20 of the EEPROM */
2274*4882a593Smuzhiyun #define EEPROM_WORD1020_GIGA_DISABLE         0x0010
2275*4882a593Smuzhiyun #define EEPROM_WORD1020_GIGA_DISABLE_NON_D0A 0x0008
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun /* Mask bits for fields in Word 0x1a of the EEPROM */
2278*4882a593Smuzhiyun #define EEPROM_WORD1A_ASPM_MASK  0x000C
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */
2281*4882a593Smuzhiyun #define EEPROM_SUM 0xBABA
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun /* EEPROM Map defines (WORD OFFSETS)*/
2284*4882a593Smuzhiyun #define EEPROM_NODE_ADDRESS_BYTE_0 0
2285*4882a593Smuzhiyun #define EEPROM_PBA_BYTE_1          8
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun #define EEPROM_RESERVED_WORD          0xFFFF
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun /* EEPROM Map Sizes (Byte Counts) */
2290*4882a593Smuzhiyun #define PBA_SIZE 4
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun /* Collision related configuration parameters */
2293*4882a593Smuzhiyun #define E1000_COLLISION_THRESHOLD       15
2294*4882a593Smuzhiyun #define E1000_CT_SHIFT                  4
2295*4882a593Smuzhiyun /* Collision distance is a 0-based value that applies to
2296*4882a593Smuzhiyun  * half-duplex-capable hardware only. */
2297*4882a593Smuzhiyun #define E1000_COLLISION_DISTANCE        63
2298*4882a593Smuzhiyun #define E1000_COLLISION_DISTANCE_82542  64
2299*4882a593Smuzhiyun #define E1000_FDX_COLLISION_DISTANCE    E1000_COLLISION_DISTANCE
2300*4882a593Smuzhiyun #define E1000_HDX_COLLISION_DISTANCE    E1000_COLLISION_DISTANCE
2301*4882a593Smuzhiyun #define E1000_COLD_SHIFT                12
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
2304*4882a593Smuzhiyun #define REQ_TX_DESCRIPTOR_MULTIPLE  8
2305*4882a593Smuzhiyun #define REQ_RX_DESCRIPTOR_MULTIPLE  8
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun /* Default values for the transmit IPG register */
2308*4882a593Smuzhiyun #define DEFAULT_82542_TIPG_IPGT        10
2309*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGT_FIBER  9
2310*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGT_COPPER 8
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun #define E1000_TIPG_IPGT_MASK  0x000003FF
2313*4882a593Smuzhiyun #define E1000_TIPG_IPGR1_MASK 0x000FFC00
2314*4882a593Smuzhiyun #define E1000_TIPG_IPGR2_MASK 0x3FF00000
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun #define DEFAULT_82542_TIPG_IPGR1 2
2317*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGR1 8
2318*4882a593Smuzhiyun #define E1000_TIPG_IPGR1_SHIFT  10
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun #define DEFAULT_82542_TIPG_IPGR2 10
2321*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGR2 6
2322*4882a593Smuzhiyun #define E1000_TIPG_IPGR2_SHIFT  20
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun #define E1000_TXDMAC_DPP 0x00000001
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun /* Adaptive IFS defines */
2327*4882a593Smuzhiyun #define TX_THRESHOLD_START     8
2328*4882a593Smuzhiyun #define TX_THRESHOLD_INCREMENT 10
2329*4882a593Smuzhiyun #define TX_THRESHOLD_DECREMENT 1
2330*4882a593Smuzhiyun #define TX_THRESHOLD_STOP      190
2331*4882a593Smuzhiyun #define TX_THRESHOLD_DISABLE   0
2332*4882a593Smuzhiyun #define TX_THRESHOLD_TIMER_MS  10000
2333*4882a593Smuzhiyun #define MIN_NUM_XMITS          1000
2334*4882a593Smuzhiyun #define IFS_MAX                80
2335*4882a593Smuzhiyun #define IFS_STEP               10
2336*4882a593Smuzhiyun #define IFS_MIN                40
2337*4882a593Smuzhiyun #define IFS_RATIO              4
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun /* Extended Configuration Control and Size */
2340*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_PCIE_WRITE_ENABLE 0x00000001
2341*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_PHY_WRITE_ENABLE  0x00000002
2342*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_D_UD_ENABLE       0x00000004
2343*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_D_UD_LATENCY      0x00000008
2344*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_D_UD_OWNER        0x00000010
2345*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
2346*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_MDIO_HW_OWNERSHIP 0x00000040
2347*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER   0x0FFF0000
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun #define E1000_EXTCNF_SIZE_EXT_PHY_LENGTH    0x000000FF
2350*4882a593Smuzhiyun #define E1000_EXTCNF_SIZE_EXT_DOCK_LENGTH   0x0000FF00
2351*4882a593Smuzhiyun #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH   0x00FF0000
2352*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE  0x00000001
2353*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL_SWFLAG            0x00000020
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun /* PBA constants */
2356*4882a593Smuzhiyun #define E1000_PBA_8K 0x0008	/* 8KB, default Rx allocation */
2357*4882a593Smuzhiyun #define E1000_PBA_12K 0x000C	/* 12KB, default Rx allocation */
2358*4882a593Smuzhiyun #define E1000_PBA_16K 0x0010	/* 16KB, default TX allocation */
2359*4882a593Smuzhiyun #define E1000_PBA_20K 0x0014
2360*4882a593Smuzhiyun #define E1000_PBA_22K 0x0016
2361*4882a593Smuzhiyun #define E1000_PBA_24K 0x0018
2362*4882a593Smuzhiyun #define E1000_PBA_30K 0x001E
2363*4882a593Smuzhiyun #define E1000_PBA_32K 0x0020
2364*4882a593Smuzhiyun #define E1000_PBA_34K 0x0022
2365*4882a593Smuzhiyun #define E1000_PBA_38K 0x0026
2366*4882a593Smuzhiyun #define E1000_PBA_40K 0x0028
2367*4882a593Smuzhiyun #define E1000_PBA_48K 0x0030	/* 48KB, default RX allocation */
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun #define E1000_PBS_16K E1000_PBA_16K
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun /* Flow Control Constants */
2372*4882a593Smuzhiyun #define FLOW_CONTROL_ADDRESS_LOW  0x00C28001
2373*4882a593Smuzhiyun #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
2374*4882a593Smuzhiyun #define FLOW_CONTROL_TYPE         0x8808
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun /* The historical defaults for the flow control values are given below. */
2377*4882a593Smuzhiyun #define FC_DEFAULT_HI_THRESH        (0x8000)	/* 32KB */
2378*4882a593Smuzhiyun #define FC_DEFAULT_LO_THRESH        (0x4000)	/* 16KB */
2379*4882a593Smuzhiyun #define FC_DEFAULT_TX_TIMER         (0x100)	/* ~130 us */
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun /* PCIX Config space */
2382*4882a593Smuzhiyun #define PCIX_COMMAND_REGISTER    0xE6
2383*4882a593Smuzhiyun #define PCIX_STATUS_REGISTER_LO  0xE8
2384*4882a593Smuzhiyun #define PCIX_STATUS_REGISTER_HI  0xEA
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun #define PCIX_COMMAND_MMRBC_MASK      0x000C
2387*4882a593Smuzhiyun #define PCIX_COMMAND_MMRBC_SHIFT     0x2
2388*4882a593Smuzhiyun #define PCIX_STATUS_HI_MMRBC_MASK    0x0060
2389*4882a593Smuzhiyun #define PCIX_STATUS_HI_MMRBC_SHIFT   0x5
2390*4882a593Smuzhiyun #define PCIX_STATUS_HI_MMRBC_4K      0x3
2391*4882a593Smuzhiyun #define PCIX_STATUS_HI_MMRBC_2K      0x2
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun /* Number of bits required to shift right the "pause" bits from the
2394*4882a593Smuzhiyun  * EEPROM (bits 13:12) to the "pause" (bits 8:7) field in the TXCW register.
2395*4882a593Smuzhiyun  */
2396*4882a593Smuzhiyun #define PAUSE_SHIFT 5
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun /* Number of bits required to shift left the "SWDPIO" bits from the
2399*4882a593Smuzhiyun  * EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field in the CTRL register.
2400*4882a593Smuzhiyun  */
2401*4882a593Smuzhiyun #define SWDPIO_SHIFT 17
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun /* Number of bits required to shift left the "SWDPIO_EXT" bits from the
2404*4882a593Smuzhiyun  * EEPROM word F (bits 7:4) to the bits 11:8 of The Extended CTRL register.
2405*4882a593Smuzhiyun  */
2406*4882a593Smuzhiyun #define SWDPIO__EXT_SHIFT 4
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun /* Number of bits required to shift left the "ILOS" bit from the EEPROM
2409*4882a593Smuzhiyun  * (bit 4) to the "ILOS" (bit 7) field in the CTRL register.
2410*4882a593Smuzhiyun  */
2411*4882a593Smuzhiyun #define ILOS_SHIFT  3
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun #define RECEIVE_BUFFER_ALIGN_SIZE  (256)
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun /* Number of milliseconds we wait for auto-negotiation to complete */
2416*4882a593Smuzhiyun #define LINK_UP_TIMEOUT             500
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun /* Number of milliseconds we wait for Eeprom auto read bit done after MAC reset */
2419*4882a593Smuzhiyun #define AUTO_READ_DONE_TIMEOUT      10
2420*4882a593Smuzhiyun /* Number of milliseconds we wait for PHY configuration done after MAC reset */
2421*4882a593Smuzhiyun #define PHY_CFG_TIMEOUT             100
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun #define E1000_TX_BUFFER_SIZE ((u32)1514)
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun /* The carrier extension symbol, as received by the NIC. */
2426*4882a593Smuzhiyun #define CARRIER_EXTENSION   0x0F
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun /* TBI_ACCEPT macro definition:
2429*4882a593Smuzhiyun  *
2430*4882a593Smuzhiyun  * This macro requires:
2431*4882a593Smuzhiyun  *      adapter = a pointer to struct e1000_hw
2432*4882a593Smuzhiyun  *      status = the 8 bit status field of the RX descriptor with EOP set
2433*4882a593Smuzhiyun  *      error = the 8 bit error field of the RX descriptor with EOP set
2434*4882a593Smuzhiyun  *      length = the sum of all the length fields of the RX descriptors that
2435*4882a593Smuzhiyun  *               make up the current frame
2436*4882a593Smuzhiyun  *      last_byte = the last byte of the frame DMAed by the hardware
2437*4882a593Smuzhiyun  *      max_frame_length = the maximum frame length we want to accept.
2438*4882a593Smuzhiyun  *      min_frame_length = the minimum frame length we want to accept.
2439*4882a593Smuzhiyun  *
2440*4882a593Smuzhiyun  * This macro is a conditional that should be used in the interrupt
2441*4882a593Smuzhiyun  * handler's Rx processing routine when RxErrors have been detected.
2442*4882a593Smuzhiyun  *
2443*4882a593Smuzhiyun  * Typical use:
2444*4882a593Smuzhiyun  *  ...
2445*4882a593Smuzhiyun  *  if (TBI_ACCEPT) {
2446*4882a593Smuzhiyun  *      accept_frame = true;
2447*4882a593Smuzhiyun  *      e1000_tbi_adjust_stats(adapter, MacAddress);
2448*4882a593Smuzhiyun  *      frame_length--;
2449*4882a593Smuzhiyun  *  } else {
2450*4882a593Smuzhiyun  *      accept_frame = false;
2451*4882a593Smuzhiyun  *  }
2452*4882a593Smuzhiyun  *  ...
2453*4882a593Smuzhiyun  */
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun #define TBI_ACCEPT(adapter, status, errors, length, last_byte) \
2456*4882a593Smuzhiyun     ((adapter)->tbi_compatibility_on && \
2457*4882a593Smuzhiyun      (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \
2458*4882a593Smuzhiyun      ((last_byte) == CARRIER_EXTENSION) && \
2459*4882a593Smuzhiyun      (((status) & E1000_RXD_STAT_VP) ? \
2460*4882a593Smuzhiyun           (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \
2461*4882a593Smuzhiyun            ((length) <= ((adapter)->max_frame_size + 1))) : \
2462*4882a593Smuzhiyun           (((length) > (adapter)->min_frame_size) && \
2463*4882a593Smuzhiyun            ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1)))))
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun /* Structures, enums, and macros for the PHY */
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun /* Bit definitions for the Management Data IO (MDIO) and Management Data
2468*4882a593Smuzhiyun  * Clock (MDC) pins in the Device Control Register.
2469*4882a593Smuzhiyun  */
2470*4882a593Smuzhiyun #define E1000_CTRL_PHY_RESET_DIR  E1000_CTRL_SWDPIO0
2471*4882a593Smuzhiyun #define E1000_CTRL_PHY_RESET      E1000_CTRL_SWDPIN0
2472*4882a593Smuzhiyun #define E1000_CTRL_MDIO_DIR       E1000_CTRL_SWDPIO2
2473*4882a593Smuzhiyun #define E1000_CTRL_MDIO           E1000_CTRL_SWDPIN2
2474*4882a593Smuzhiyun #define E1000_CTRL_MDC_DIR        E1000_CTRL_SWDPIO3
2475*4882a593Smuzhiyun #define E1000_CTRL_MDC            E1000_CTRL_SWDPIN3
2476*4882a593Smuzhiyun #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR
2477*4882a593Smuzhiyun #define E1000_CTRL_PHY_RESET4     E1000_CTRL_EXT_SDP4_DATA
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun /* PHY 1000 MII Register/Bit Definitions */
2480*4882a593Smuzhiyun /* PHY Registers defined by IEEE */
2481*4882a593Smuzhiyun #define PHY_CTRL         0x00	/* Control Register */
2482*4882a593Smuzhiyun #define PHY_STATUS       0x01	/* Status Register */
2483*4882a593Smuzhiyun #define PHY_ID1          0x02	/* Phy Id Reg (word 1) */
2484*4882a593Smuzhiyun #define PHY_ID2          0x03	/* Phy Id Reg (word 2) */
2485*4882a593Smuzhiyun #define PHY_AUTONEG_ADV  0x04	/* Autoneg Advertisement */
2486*4882a593Smuzhiyun #define PHY_LP_ABILITY   0x05	/* Link Partner Ability (Base Page) */
2487*4882a593Smuzhiyun #define PHY_AUTONEG_EXP  0x06	/* Autoneg Expansion Reg */
2488*4882a593Smuzhiyun #define PHY_NEXT_PAGE_TX 0x07	/* Next Page TX */
2489*4882a593Smuzhiyun #define PHY_LP_NEXT_PAGE 0x08	/* Link Partner Next Page */
2490*4882a593Smuzhiyun #define PHY_1000T_CTRL   0x09	/* 1000Base-T Control Reg */
2491*4882a593Smuzhiyun #define PHY_1000T_STATUS 0x0A	/* 1000Base-T Status Reg */
2492*4882a593Smuzhiyun #define PHY_EXT_STATUS   0x0F	/* Extended Status Reg */
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun #define MAX_PHY_REG_ADDRESS        0x1F	/* 5 bit address bus (0-0x1F) */
2495*4882a593Smuzhiyun #define MAX_PHY_MULTI_PAGE_REG     0xF	/* Registers equal on all pages */
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun /* M88E1000 Specific Registers */
2498*4882a593Smuzhiyun #define M88E1000_PHY_SPEC_CTRL     0x10	/* PHY Specific Control Register */
2499*4882a593Smuzhiyun #define M88E1000_PHY_SPEC_STATUS   0x11	/* PHY Specific Status Register */
2500*4882a593Smuzhiyun #define M88E1000_INT_ENABLE        0x12	/* Interrupt Enable Register */
2501*4882a593Smuzhiyun #define M88E1000_INT_STATUS        0x13	/* Interrupt Status Register */
2502*4882a593Smuzhiyun #define M88E1000_EXT_PHY_SPEC_CTRL 0x14	/* Extended PHY Specific Control */
2503*4882a593Smuzhiyun #define M88E1000_RX_ERR_CNTR       0x15	/* Receive Error Counter */
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun #define M88E1000_PHY_EXT_CTRL      0x1A	/* PHY extend control register */
2506*4882a593Smuzhiyun #define M88E1000_PHY_PAGE_SELECT   0x1D	/* Reg 29 for page number setting */
2507*4882a593Smuzhiyun #define M88E1000_PHY_GEN_CONTROL   0x1E	/* Its meaning depends on reg 29 */
2508*4882a593Smuzhiyun #define M88E1000_PHY_VCO_REG_BIT8  0x100	/* Bits 8 & 11 are adjusted for */
2509*4882a593Smuzhiyun #define M88E1000_PHY_VCO_REG_BIT11 0x800	/* improved BER performance */
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun #define IGP01E1000_IEEE_REGS_PAGE  0x0000
2512*4882a593Smuzhiyun #define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300
2513*4882a593Smuzhiyun #define IGP01E1000_IEEE_FORCE_GIGA      0x0140
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun /* IGP01E1000 Specific Registers */
2516*4882a593Smuzhiyun #define IGP01E1000_PHY_PORT_CONFIG 0x10	/* PHY Specific Port Config Register */
2517*4882a593Smuzhiyun #define IGP01E1000_PHY_PORT_STATUS 0x11	/* PHY Specific Status Register */
2518*4882a593Smuzhiyun #define IGP01E1000_PHY_PORT_CTRL   0x12	/* PHY Specific Control Register */
2519*4882a593Smuzhiyun #define IGP01E1000_PHY_LINK_HEALTH 0x13	/* PHY Link Health Register */
2520*4882a593Smuzhiyun #define IGP01E1000_GMII_FIFO       0x14	/* GMII FIFO Register */
2521*4882a593Smuzhiyun #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15	/* PHY Channel Quality Register */
2522*4882a593Smuzhiyun #define IGP02E1000_PHY_POWER_MGMT      0x19
2523*4882a593Smuzhiyun #define IGP01E1000_PHY_PAGE_SELECT     0x1F	/* PHY Page Select Core Register */
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun /* IGP01E1000 AGC Registers - stores the cable length values*/
2526*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_A        0x1172
2527*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_B        0x1272
2528*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_C        0x1472
2529*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_D        0x1872
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun /* IGP02E1000 AGC Registers for cable length values */
2532*4882a593Smuzhiyun #define IGP02E1000_PHY_AGC_A        0x11B1
2533*4882a593Smuzhiyun #define IGP02E1000_PHY_AGC_B        0x12B1
2534*4882a593Smuzhiyun #define IGP02E1000_PHY_AGC_C        0x14B1
2535*4882a593Smuzhiyun #define IGP02E1000_PHY_AGC_D        0x18B1
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun /* IGP01E1000 DSP Reset Register */
2538*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_RESET   0x1F33
2539*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_SET     0x1F71
2540*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_FFE     0x1F35
2541*4882a593Smuzhiyun 
2542*4882a593Smuzhiyun #define IGP01E1000_PHY_CHANNEL_NUM    4
2543*4882a593Smuzhiyun #define IGP02E1000_PHY_CHANNEL_NUM    4
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_PARAM_A    0x1171
2546*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_PARAM_B    0x1271
2547*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_PARAM_C    0x1471
2548*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_PARAM_D    0x1871
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun #define IGP01E1000_PHY_EDAC_MU_INDEX        0xC000
2551*4882a593Smuzhiyun #define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun #define IGP01E1000_PHY_ANALOG_TX_STATE      0x2890
2554*4882a593Smuzhiyun #define IGP01E1000_PHY_ANALOG_CLASS_A       0x2000
2555*4882a593Smuzhiyun #define IGP01E1000_PHY_FORCE_ANALOG_ENABLE  0x0004
2556*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_FFE_CM_CP        0x0069
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_FFE_DEFAULT      0x002A
2559*4882a593Smuzhiyun /* IGP01E1000 PCS Initialization register - stores the polarity status when
2560*4882a593Smuzhiyun  * speed = 1000 Mbps. */
2561*4882a593Smuzhiyun #define IGP01E1000_PHY_PCS_INIT_REG  0x00B4
2562*4882a593Smuzhiyun #define IGP01E1000_PHY_PCS_CTRL_REG  0x00B5
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun #define IGP01E1000_ANALOG_REGS_PAGE  0x20C0
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun /* PHY Control Register */
2567*4882a593Smuzhiyun #define MII_CR_SPEED_SELECT_MSB 0x0040	/* bits 6,13: 10=1000, 01=100, 00=10 */
2568*4882a593Smuzhiyun #define MII_CR_COLL_TEST_ENABLE 0x0080	/* Collision test enable */
2569*4882a593Smuzhiyun #define MII_CR_FULL_DUPLEX      0x0100	/* FDX =1, half duplex =0 */
2570*4882a593Smuzhiyun #define MII_CR_RESTART_AUTO_NEG 0x0200	/* Restart auto negotiation */
2571*4882a593Smuzhiyun #define MII_CR_ISOLATE          0x0400	/* Isolate PHY from MII */
2572*4882a593Smuzhiyun #define MII_CR_POWER_DOWN       0x0800	/* Power down */
2573*4882a593Smuzhiyun #define MII_CR_AUTO_NEG_EN      0x1000	/* Auto Neg Enable */
2574*4882a593Smuzhiyun #define MII_CR_SPEED_SELECT_LSB 0x2000	/* bits 6,13: 10=1000, 01=100, 00=10 */
2575*4882a593Smuzhiyun #define MII_CR_LOOPBACK         0x4000	/* 0 = normal, 1 = loopback */
2576*4882a593Smuzhiyun #define MII_CR_RESET            0x8000	/* 0 = normal, 1 = PHY reset */
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun /* PHY Status Register */
2579*4882a593Smuzhiyun #define MII_SR_EXTENDED_CAPS     0x0001	/* Extended register capabilities */
2580*4882a593Smuzhiyun #define MII_SR_JABBER_DETECT     0x0002	/* Jabber Detected */
2581*4882a593Smuzhiyun #define MII_SR_LINK_STATUS       0x0004	/* Link Status 1 = link */
2582*4882a593Smuzhiyun #define MII_SR_AUTONEG_CAPS      0x0008	/* Auto Neg Capable */
2583*4882a593Smuzhiyun #define MII_SR_REMOTE_FAULT      0x0010	/* Remote Fault Detect */
2584*4882a593Smuzhiyun #define MII_SR_AUTONEG_COMPLETE  0x0020	/* Auto Neg Complete */
2585*4882a593Smuzhiyun #define MII_SR_PREAMBLE_SUPPRESS 0x0040	/* Preamble may be suppressed */
2586*4882a593Smuzhiyun #define MII_SR_EXTENDED_STATUS   0x0100	/* Ext. status info in Reg 0x0F */
2587*4882a593Smuzhiyun #define MII_SR_100T2_HD_CAPS     0x0200	/* 100T2 Half Duplex Capable */
2588*4882a593Smuzhiyun #define MII_SR_100T2_FD_CAPS     0x0400	/* 100T2 Full Duplex Capable */
2589*4882a593Smuzhiyun #define MII_SR_10T_HD_CAPS       0x0800	/* 10T   Half Duplex Capable */
2590*4882a593Smuzhiyun #define MII_SR_10T_FD_CAPS       0x1000	/* 10T   Full Duplex Capable */
2591*4882a593Smuzhiyun #define MII_SR_100X_HD_CAPS      0x2000	/* 100X  Half Duplex Capable */
2592*4882a593Smuzhiyun #define MII_SR_100X_FD_CAPS      0x4000	/* 100X  Full Duplex Capable */
2593*4882a593Smuzhiyun #define MII_SR_100T4_CAPS        0x8000	/* 100T4 Capable */
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun /* Autoneg Advertisement Register */
2596*4882a593Smuzhiyun #define NWAY_AR_SELECTOR_FIELD 0x0001	/* indicates IEEE 802.3 CSMA/CD */
2597*4882a593Smuzhiyun #define NWAY_AR_10T_HD_CAPS    0x0020	/* 10T   Half Duplex Capable */
2598*4882a593Smuzhiyun #define NWAY_AR_10T_FD_CAPS    0x0040	/* 10T   Full Duplex Capable */
2599*4882a593Smuzhiyun #define NWAY_AR_100TX_HD_CAPS  0x0080	/* 100TX Half Duplex Capable */
2600*4882a593Smuzhiyun #define NWAY_AR_100TX_FD_CAPS  0x0100	/* 100TX Full Duplex Capable */
2601*4882a593Smuzhiyun #define NWAY_AR_100T4_CAPS     0x0200	/* 100T4 Capable */
2602*4882a593Smuzhiyun #define NWAY_AR_PAUSE          0x0400	/* Pause operation desired */
2603*4882a593Smuzhiyun #define NWAY_AR_ASM_DIR        0x0800	/* Asymmetric Pause Direction bit */
2604*4882a593Smuzhiyun #define NWAY_AR_REMOTE_FAULT   0x2000	/* Remote Fault detected */
2605*4882a593Smuzhiyun #define NWAY_AR_NEXT_PAGE      0x8000	/* Next Page ability supported */
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun /* Link Partner Ability Register (Base Page) */
2608*4882a593Smuzhiyun #define NWAY_LPAR_SELECTOR_FIELD 0x0000	/* LP protocol selector field */
2609*4882a593Smuzhiyun #define NWAY_LPAR_10T_HD_CAPS    0x0020	/* LP is 10T   Half Duplex Capable */
2610*4882a593Smuzhiyun #define NWAY_LPAR_10T_FD_CAPS    0x0040	/* LP is 10T   Full Duplex Capable */
2611*4882a593Smuzhiyun #define NWAY_LPAR_100TX_HD_CAPS  0x0080	/* LP is 100TX Half Duplex Capable */
2612*4882a593Smuzhiyun #define NWAY_LPAR_100TX_FD_CAPS  0x0100	/* LP is 100TX Full Duplex Capable */
2613*4882a593Smuzhiyun #define NWAY_LPAR_100T4_CAPS     0x0200	/* LP is 100T4 Capable */
2614*4882a593Smuzhiyun #define NWAY_LPAR_PAUSE          0x0400	/* LP Pause operation desired */
2615*4882a593Smuzhiyun #define NWAY_LPAR_ASM_DIR        0x0800	/* LP Asymmetric Pause Direction bit */
2616*4882a593Smuzhiyun #define NWAY_LPAR_REMOTE_FAULT   0x2000	/* LP has detected Remote Fault */
2617*4882a593Smuzhiyun #define NWAY_LPAR_ACKNOWLEDGE    0x4000	/* LP has rx'd link code word */
2618*4882a593Smuzhiyun #define NWAY_LPAR_NEXT_PAGE      0x8000	/* Next Page ability supported */
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun /* Autoneg Expansion Register */
2621*4882a593Smuzhiyun #define NWAY_ER_LP_NWAY_CAPS      0x0001	/* LP has Auto Neg Capability */
2622*4882a593Smuzhiyun #define NWAY_ER_PAGE_RXD          0x0002	/* LP is 10T   Half Duplex Capable */
2623*4882a593Smuzhiyun #define NWAY_ER_NEXT_PAGE_CAPS    0x0004	/* LP is 10T   Full Duplex Capable */
2624*4882a593Smuzhiyun #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008	/* LP is 100TX Half Duplex Capable */
2625*4882a593Smuzhiyun #define NWAY_ER_PAR_DETECT_FAULT  0x0010	/* LP is 100TX Full Duplex Capable */
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun /* Next Page TX Register */
2628*4882a593Smuzhiyun #define NPTX_MSG_CODE_FIELD 0x0001	/* NP msg code or unformatted data */
2629*4882a593Smuzhiyun #define NPTX_TOGGLE         0x0800	/* Toggles between exchanges
2630*4882a593Smuzhiyun 					 * of different NP
2631*4882a593Smuzhiyun 					 */
2632*4882a593Smuzhiyun #define NPTX_ACKNOWLDGE2    0x1000	/* 1 = will comply with msg
2633*4882a593Smuzhiyun 					 * 0 = cannot comply with msg
2634*4882a593Smuzhiyun 					 */
2635*4882a593Smuzhiyun #define NPTX_MSG_PAGE       0x2000	/* formatted(1)/unformatted(0) pg */
2636*4882a593Smuzhiyun #define NPTX_NEXT_PAGE      0x8000	/* 1 = addition NP will follow
2637*4882a593Smuzhiyun 					 * 0 = sending last NP
2638*4882a593Smuzhiyun 					 */
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun /* Link Partner Next Page Register */
2641*4882a593Smuzhiyun #define LP_RNPR_MSG_CODE_FIELD 0x0001	/* NP msg code or unformatted data */
2642*4882a593Smuzhiyun #define LP_RNPR_TOGGLE         0x0800	/* Toggles between exchanges
2643*4882a593Smuzhiyun 					 * of different NP
2644*4882a593Smuzhiyun 					 */
2645*4882a593Smuzhiyun #define LP_RNPR_ACKNOWLDGE2    0x1000	/* 1 = will comply with msg
2646*4882a593Smuzhiyun 					 * 0 = cannot comply with msg
2647*4882a593Smuzhiyun 					 */
2648*4882a593Smuzhiyun #define LP_RNPR_MSG_PAGE       0x2000	/* formatted(1)/unformatted(0) pg */
2649*4882a593Smuzhiyun #define LP_RNPR_ACKNOWLDGE     0x4000	/* 1 = ACK / 0 = NO ACK */
2650*4882a593Smuzhiyun #define LP_RNPR_NEXT_PAGE      0x8000	/* 1 = addition NP will follow
2651*4882a593Smuzhiyun 					 * 0 = sending last NP
2652*4882a593Smuzhiyun 					 */
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun /* 1000BASE-T Control Register */
2655*4882a593Smuzhiyun #define CR_1000T_ASYM_PAUSE      0x0080	/* Advertise asymmetric pause bit */
2656*4882a593Smuzhiyun #define CR_1000T_HD_CAPS         0x0100	/* Advertise 1000T HD capability */
2657*4882a593Smuzhiyun #define CR_1000T_FD_CAPS         0x0200	/* Advertise 1000T FD capability  */
2658*4882a593Smuzhiyun #define CR_1000T_REPEATER_DTE    0x0400	/* 1=Repeater/switch device port */
2659*4882a593Smuzhiyun 					/* 0=DTE device */
2660*4882a593Smuzhiyun #define CR_1000T_MS_VALUE        0x0800	/* 1=Configure PHY as Master */
2661*4882a593Smuzhiyun 					/* 0=Configure PHY as Slave */
2662*4882a593Smuzhiyun #define CR_1000T_MS_ENABLE       0x1000	/* 1=Master/Slave manual config value */
2663*4882a593Smuzhiyun 					/* 0=Automatic Master/Slave config */
2664*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_NORMAL 0x0000	/* Normal Operation */
2665*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_1     0x2000	/* Transmit Waveform test */
2666*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_2     0x4000	/* Master Transmit Jitter test */
2667*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_3     0x6000	/* Slave Transmit Jitter test */
2668*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_4     0x8000	/* Transmitter Distortion test */
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun /* 1000BASE-T Status Register */
2671*4882a593Smuzhiyun #define SR_1000T_IDLE_ERROR_CNT   0x00FF	/* Num idle errors since last read */
2672*4882a593Smuzhiyun #define SR_1000T_ASYM_PAUSE_DIR   0x0100	/* LP asymmetric pause direction bit */
2673*4882a593Smuzhiyun #define SR_1000T_LP_HD_CAPS       0x0400	/* LP is 1000T HD capable */
2674*4882a593Smuzhiyun #define SR_1000T_LP_FD_CAPS       0x0800	/* LP is 1000T FD capable */
2675*4882a593Smuzhiyun #define SR_1000T_REMOTE_RX_STATUS 0x1000	/* Remote receiver OK */
2676*4882a593Smuzhiyun #define SR_1000T_LOCAL_RX_STATUS  0x2000	/* Local receiver OK */
2677*4882a593Smuzhiyun #define SR_1000T_MS_CONFIG_RES    0x4000	/* 1=Local TX is Master, 0=Slave */
2678*4882a593Smuzhiyun #define SR_1000T_MS_CONFIG_FAULT  0x8000	/* Master/Slave config fault */
2679*4882a593Smuzhiyun #define SR_1000T_REMOTE_RX_STATUS_SHIFT          12
2680*4882a593Smuzhiyun #define SR_1000T_LOCAL_RX_STATUS_SHIFT           13
2681*4882a593Smuzhiyun #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT    5
2682*4882a593Smuzhiyun #define FFE_IDLE_ERR_COUNT_TIMEOUT_20            20
2683*4882a593Smuzhiyun #define FFE_IDLE_ERR_COUNT_TIMEOUT_100           100
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun /* Extended Status Register */
2686*4882a593Smuzhiyun #define IEEE_ESR_1000T_HD_CAPS 0x1000	/* 1000T HD capable */
2687*4882a593Smuzhiyun #define IEEE_ESR_1000T_FD_CAPS 0x2000	/* 1000T FD capable */
2688*4882a593Smuzhiyun #define IEEE_ESR_1000X_HD_CAPS 0x4000	/* 1000X HD capable */
2689*4882a593Smuzhiyun #define IEEE_ESR_1000X_FD_CAPS 0x8000	/* 1000X FD capable */
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun #define PHY_TX_POLARITY_MASK   0x0100	/* register 10h bit 8 (polarity bit) */
2692*4882a593Smuzhiyun #define PHY_TX_NORMAL_POLARITY 0	/* register 10h bit 8 (normal polarity) */
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun #define AUTO_POLARITY_DISABLE  0x0010	/* register 11h bit 4 */
2695*4882a593Smuzhiyun 				      /* (0=enable, 1=disable) */
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun /* M88E1000 PHY Specific Control Register */
2698*4882a593Smuzhiyun #define M88E1000_PSCR_JABBER_DISABLE    0x0001	/* 1=Jabber Function disabled */
2699*4882a593Smuzhiyun #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002	/* 1=Polarity Reversal enabled */
2700*4882a593Smuzhiyun #define M88E1000_PSCR_SQE_TEST          0x0004	/* 1=SQE Test enabled */
2701*4882a593Smuzhiyun #define M88E1000_PSCR_CLK125_DISABLE    0x0010	/* 1=CLK125 low,
2702*4882a593Smuzhiyun 						 * 0=CLK125 toggling
2703*4882a593Smuzhiyun 						 */
2704*4882a593Smuzhiyun #define M88E1000_PSCR_MDI_MANUAL_MODE  0x0000	/* MDI Crossover Mode bits 6:5 */
2705*4882a593Smuzhiyun 					       /* Manual MDI configuration */
2706*4882a593Smuzhiyun #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020	/* Manual MDIX configuration */
2707*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_1000T     0x0040	/* 1000BASE-T: Auto crossover,
2708*4882a593Smuzhiyun 						 *  100BASE-TX/10BASE-T:
2709*4882a593Smuzhiyun 						 *  MDI Mode
2710*4882a593Smuzhiyun 						 */
2711*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_MODE      0x0060	/* Auto crossover enabled
2712*4882a593Smuzhiyun 						 * all speeds.
2713*4882a593Smuzhiyun 						 */
2714*4882a593Smuzhiyun #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080
2715*4882a593Smuzhiyun 					/* 1=Enable Extended 10BASE-T distance
2716*4882a593Smuzhiyun 					 * (Lower 10BASE-T RX Threshold)
2717*4882a593Smuzhiyun 					 * 0=Normal 10BASE-T RX Threshold */
2718*4882a593Smuzhiyun #define M88E1000_PSCR_MII_5BIT_ENABLE      0x0100
2719*4882a593Smuzhiyun 					/* 1=5-Bit interface in 100BASE-TX
2720*4882a593Smuzhiyun 					 * 0=MII interface in 100BASE-TX */
2721*4882a593Smuzhiyun #define M88E1000_PSCR_SCRAMBLER_DISABLE    0x0200	/* 1=Scrambler disable */
2722*4882a593Smuzhiyun #define M88E1000_PSCR_FORCE_LINK_GOOD      0x0400	/* 1=Force link good */
2723*4882a593Smuzhiyun #define M88E1000_PSCR_ASSERT_CRS_ON_TX     0x0800	/* 1=Assert CRS on Transmit */
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun #define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT    1
2726*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_MODE_SHIFT          5
2727*4882a593Smuzhiyun #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun /* M88E1000 PHY Specific Status Register */
2730*4882a593Smuzhiyun #define M88E1000_PSSR_JABBER             0x0001	/* 1=Jabber */
2731*4882a593Smuzhiyun #define M88E1000_PSSR_REV_POLARITY       0x0002	/* 1=Polarity reversed */
2732*4882a593Smuzhiyun #define M88E1000_PSSR_DOWNSHIFT          0x0020	/* 1=Downshifted */
2733*4882a593Smuzhiyun #define M88E1000_PSSR_MDIX               0x0040	/* 1=MDIX; 0=MDI */
2734*4882a593Smuzhiyun #define M88E1000_PSSR_CABLE_LENGTH       0x0380	/* 0=<50M;1=50-80M;2=80-110M;
2735*4882a593Smuzhiyun 						 * 3=110-140M;4=>140M */
2736*4882a593Smuzhiyun #define M88E1000_PSSR_LINK               0x0400	/* 1=Link up, 0=Link down */
2737*4882a593Smuzhiyun #define M88E1000_PSSR_SPD_DPLX_RESOLVED  0x0800	/* 1=Speed & Duplex resolved */
2738*4882a593Smuzhiyun #define M88E1000_PSSR_PAGE_RCVD          0x1000	/* 1=Page received */
2739*4882a593Smuzhiyun #define M88E1000_PSSR_DPLX               0x2000	/* 1=Duplex 0=Half Duplex */
2740*4882a593Smuzhiyun #define M88E1000_PSSR_SPEED              0xC000	/* Speed, bits 14:15 */
2741*4882a593Smuzhiyun #define M88E1000_PSSR_10MBS              0x0000	/* 00=10Mbs */
2742*4882a593Smuzhiyun #define M88E1000_PSSR_100MBS             0x4000	/* 01=100Mbs */
2743*4882a593Smuzhiyun #define M88E1000_PSSR_1000MBS            0x8000	/* 10=1000Mbs */
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun #define M88E1000_PSSR_REV_POLARITY_SHIFT 1
2746*4882a593Smuzhiyun #define M88E1000_PSSR_DOWNSHIFT_SHIFT    5
2747*4882a593Smuzhiyun #define M88E1000_PSSR_MDIX_SHIFT         6
2748*4882a593Smuzhiyun #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun /* M88E1000 Extended PHY Specific Control Register */
2751*4882a593Smuzhiyun #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000	/* 1=Fiber loopback */
2752*4882a593Smuzhiyun #define M88E1000_EPSCR_DOWN_NO_IDLE   0x8000	/* 1=Lost lock detect enabled.
2753*4882a593Smuzhiyun 						 * Will assert lost lock and bring
2754*4882a593Smuzhiyun 						 * link down if idle not seen
2755*4882a593Smuzhiyun 						 * within 1ms in 1000BASE-T
2756*4882a593Smuzhiyun 						 */
2757*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we
2758*4882a593Smuzhiyun  * are the master */
2759*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
2760*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X   0x0000
2761*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X   0x0400
2762*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X   0x0800
2763*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X   0x0C00
2764*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we
2765*4882a593Smuzhiyun  * are the slave */
2766*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK  0x0300
2767*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS   0x0000
2768*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X    0x0100
2769*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X    0x0200
2770*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X    0x0300
2771*4882a593Smuzhiyun #define M88E1000_EPSCR_TX_CLK_2_5     0x0060	/* 2.5 MHz TX_CLK */
2772*4882a593Smuzhiyun #define M88E1000_EPSCR_TX_CLK_25      0x0070	/* 25  MHz TX_CLK */
2773*4882a593Smuzhiyun #define M88E1000_EPSCR_TX_CLK_0       0x0000	/* NO  TX_CLK */
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun /* M88EC018 Rev 2 specific DownShift settings */
2776*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK  0x0E00
2777*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X    0x0000
2778*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X    0x0200
2779*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X    0x0400
2780*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X    0x0600
2781*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X    0x0800
2782*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X    0x0A00
2783*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X    0x0C00
2784*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X    0x0E00
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun /* IGP01E1000 Specific Port Config Register - R/W */
2787*4882a593Smuzhiyun #define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT  0x0010
2788*4882a593Smuzhiyun #define IGP01E1000_PSCFR_PRE_EN                0x0020
2789*4882a593Smuzhiyun #define IGP01E1000_PSCFR_SMART_SPEED           0x0080
2790*4882a593Smuzhiyun #define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK    0x0100
2791*4882a593Smuzhiyun #define IGP01E1000_PSCFR_DISABLE_JABBER        0x0400
2792*4882a593Smuzhiyun #define IGP01E1000_PSCFR_DISABLE_TRANSMIT      0x2000
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun /* IGP01E1000 Specific Port Status Register - R/O */
2795*4882a593Smuzhiyun #define IGP01E1000_PSSR_AUTONEG_FAILED         0x0001	/* RO LH SC */
2796*4882a593Smuzhiyun #define IGP01E1000_PSSR_POLARITY_REVERSED      0x0002
2797*4882a593Smuzhiyun #define IGP01E1000_PSSR_CABLE_LENGTH           0x007C
2798*4882a593Smuzhiyun #define IGP01E1000_PSSR_FULL_DUPLEX            0x0200
2799*4882a593Smuzhiyun #define IGP01E1000_PSSR_LINK_UP                0x0400
2800*4882a593Smuzhiyun #define IGP01E1000_PSSR_MDIX                   0x0800
2801*4882a593Smuzhiyun #define IGP01E1000_PSSR_SPEED_MASK             0xC000	/* speed bits mask */
2802*4882a593Smuzhiyun #define IGP01E1000_PSSR_SPEED_10MBPS           0x4000
2803*4882a593Smuzhiyun #define IGP01E1000_PSSR_SPEED_100MBPS          0x8000
2804*4882a593Smuzhiyun #define IGP01E1000_PSSR_SPEED_1000MBPS         0xC000
2805*4882a593Smuzhiyun #define IGP01E1000_PSSR_CABLE_LENGTH_SHIFT     0x0002	/* shift right 2 */
2806*4882a593Smuzhiyun #define IGP01E1000_PSSR_MDIX_SHIFT             0x000B	/* shift right 11 */
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun /* IGP01E1000 Specific Port Control Register - R/W */
2809*4882a593Smuzhiyun #define IGP01E1000_PSCR_TP_LOOPBACK            0x0010
2810*4882a593Smuzhiyun #define IGP01E1000_PSCR_CORRECT_NC_SCMBLR      0x0200
2811*4882a593Smuzhiyun #define IGP01E1000_PSCR_TEN_CRS_SELECT         0x0400
2812*4882a593Smuzhiyun #define IGP01E1000_PSCR_FLIP_CHIP              0x0800
2813*4882a593Smuzhiyun #define IGP01E1000_PSCR_AUTO_MDIX              0x1000
2814*4882a593Smuzhiyun #define IGP01E1000_PSCR_FORCE_MDI_MDIX         0x2000	/* 0-MDI, 1-MDIX */
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun /* IGP01E1000 Specific Port Link Health Register */
2817*4882a593Smuzhiyun #define IGP01E1000_PLHR_SS_DOWNGRADE           0x8000
2818*4882a593Smuzhiyun #define IGP01E1000_PLHR_GIG_SCRAMBLER_ERROR    0x4000
2819*4882a593Smuzhiyun #define IGP01E1000_PLHR_MASTER_FAULT           0x2000
2820*4882a593Smuzhiyun #define IGP01E1000_PLHR_MASTER_RESOLUTION      0x1000
2821*4882a593Smuzhiyun #define IGP01E1000_PLHR_GIG_REM_RCVR_NOK       0x0800	/* LH */
2822*4882a593Smuzhiyun #define IGP01E1000_PLHR_IDLE_ERROR_CNT_OFLOW   0x0400	/* LH */
2823*4882a593Smuzhiyun #define IGP01E1000_PLHR_DATA_ERR_1             0x0200	/* LH */
2824*4882a593Smuzhiyun #define IGP01E1000_PLHR_DATA_ERR_0             0x0100
2825*4882a593Smuzhiyun #define IGP01E1000_PLHR_AUTONEG_FAULT          0x0040
2826*4882a593Smuzhiyun #define IGP01E1000_PLHR_AUTONEG_ACTIVE         0x0010
2827*4882a593Smuzhiyun #define IGP01E1000_PLHR_VALID_CHANNEL_D        0x0008
2828*4882a593Smuzhiyun #define IGP01E1000_PLHR_VALID_CHANNEL_C        0x0004
2829*4882a593Smuzhiyun #define IGP01E1000_PLHR_VALID_CHANNEL_B        0x0002
2830*4882a593Smuzhiyun #define IGP01E1000_PLHR_VALID_CHANNEL_A        0x0001
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun /* IGP01E1000 Channel Quality Register */
2833*4882a593Smuzhiyun #define IGP01E1000_MSE_CHANNEL_D        0x000F
2834*4882a593Smuzhiyun #define IGP01E1000_MSE_CHANNEL_C        0x00F0
2835*4882a593Smuzhiyun #define IGP01E1000_MSE_CHANNEL_B        0x0F00
2836*4882a593Smuzhiyun #define IGP01E1000_MSE_CHANNEL_A        0xF000
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun #define IGP02E1000_PM_SPD                         0x0001	/* Smart Power Down */
2839*4882a593Smuzhiyun #define IGP02E1000_PM_D3_LPLU                     0x0004	/* Enable LPLU in non-D0a modes */
2840*4882a593Smuzhiyun #define IGP02E1000_PM_D0_LPLU                     0x0002	/* Enable LPLU in D0a mode */
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun /* IGP01E1000 DSP reset macros */
2843*4882a593Smuzhiyun #define DSP_RESET_ENABLE     0x0
2844*4882a593Smuzhiyun #define DSP_RESET_DISABLE    0x2
2845*4882a593Smuzhiyun #define E1000_MAX_DSP_RESETS 10
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun /* IGP01E1000 & IGP02E1000 AGC Registers */
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun #define IGP01E1000_AGC_LENGTH_SHIFT 7	/* Coarse - 13:11, Fine - 10:7 */
2850*4882a593Smuzhiyun #define IGP02E1000_AGC_LENGTH_SHIFT 9	/* Coarse - 15:13, Fine - 12:9 */
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun /* IGP02E1000 AGC Register Length 9-bit mask */
2853*4882a593Smuzhiyun #define IGP02E1000_AGC_LENGTH_MASK  0x7F
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun /* 7 bits (3 Coarse + 4 Fine) --> 128 optional values */
2856*4882a593Smuzhiyun #define IGP01E1000_AGC_LENGTH_TABLE_SIZE 128
2857*4882a593Smuzhiyun #define IGP02E1000_AGC_LENGTH_TABLE_SIZE 113
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun /* The precision error of the cable length is +/- 10 meters */
2860*4882a593Smuzhiyun #define IGP01E1000_AGC_RANGE    10
2861*4882a593Smuzhiyun #define IGP02E1000_AGC_RANGE    15
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun /* IGP01E1000 PCS Initialization register */
2864*4882a593Smuzhiyun /* bits 3:6 in the PCS registers stores the channels polarity */
2865*4882a593Smuzhiyun #define IGP01E1000_PHY_POLARITY_MASK    0x0078
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun /* IGP01E1000 GMII FIFO Register */
2868*4882a593Smuzhiyun #define IGP01E1000_GMII_FLEX_SPD               0x10	/* Enable flexible speed
2869*4882a593Smuzhiyun 							 * on Link-Up */
2870*4882a593Smuzhiyun #define IGP01E1000_GMII_SPD                    0x20	/* Enable SPD */
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun /* IGP01E1000 Analog Register */
2873*4882a593Smuzhiyun #define IGP01E1000_ANALOG_SPARE_FUSE_STATUS       0x20D1
2874*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_STATUS             0x20D0
2875*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_CONTROL            0x20DC
2876*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_BYPASS             0x20DE
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_POLY_MASK            0xF000
2879*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_FINE_MASK            0x0F80
2880*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_COARSE_MASK          0x0070
2881*4882a593Smuzhiyun #define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED        0x0100
2882*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL    0x0002
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_COARSE_THRESH        0x0040
2885*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_COARSE_10            0x0010
2886*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_FINE_1               0x0080
2887*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_FINE_10              0x0500
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun /* Bit definitions for valid PHY IDs. */
2890*4882a593Smuzhiyun /* I = Integrated
2891*4882a593Smuzhiyun  * E = External
2892*4882a593Smuzhiyun  */
2893*4882a593Smuzhiyun #define M88_VENDOR         0x0141
2894*4882a593Smuzhiyun #define M88E1000_E_PHY_ID  0x01410C50
2895*4882a593Smuzhiyun #define M88E1000_I_PHY_ID  0x01410C30
2896*4882a593Smuzhiyun #define M88E1011_I_PHY_ID  0x01410C20
2897*4882a593Smuzhiyun #define IGP01E1000_I_PHY_ID  0x02A80380
2898*4882a593Smuzhiyun #define M88E1000_12_PHY_ID M88E1000_E_PHY_ID
2899*4882a593Smuzhiyun #define M88E1000_14_PHY_ID M88E1000_E_PHY_ID
2900*4882a593Smuzhiyun #define M88E1011_I_REV_4   0x04
2901*4882a593Smuzhiyun #define M88E1111_I_PHY_ID  0x01410CC0
2902*4882a593Smuzhiyun #define M88E1118_E_PHY_ID  0x01410E40
2903*4882a593Smuzhiyun #define L1LXT971A_PHY_ID   0x001378E0
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun #define RTL8211B_PHY_ID    0x001CC910
2906*4882a593Smuzhiyun #define RTL8201N_PHY_ID    0x8200
2907*4882a593Smuzhiyun #define RTL_PHY_CTRL_FD    0x0100 /* Full duplex.0=half; 1=full */
2908*4882a593Smuzhiyun #define RTL_PHY_CTRL_SPD_100    0x200000 /* Force 100Mb */
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun /* Bits...
2911*4882a593Smuzhiyun  * 15-5: page
2912*4882a593Smuzhiyun  * 4-0: register offset
2913*4882a593Smuzhiyun  */
2914*4882a593Smuzhiyun #define PHY_PAGE_SHIFT        5
2915*4882a593Smuzhiyun #define PHY_REG(page, reg)    \
2916*4882a593Smuzhiyun         (((page) << PHY_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun #define IGP3_PHY_PORT_CTRL           \
2919*4882a593Smuzhiyun         PHY_REG(769, 17)	/* Port General Configuration */
2920*4882a593Smuzhiyun #define IGP3_PHY_RATE_ADAPT_CTRL \
2921*4882a593Smuzhiyun         PHY_REG(769, 25)	/* Rate Adapter Control Register */
2922*4882a593Smuzhiyun 
2923*4882a593Smuzhiyun #define IGP3_KMRN_FIFO_CTRL_STATS \
2924*4882a593Smuzhiyun         PHY_REG(770, 16)	/* KMRN FIFO's control/status register */
2925*4882a593Smuzhiyun #define IGP3_KMRN_POWER_MNG_CTRL \
2926*4882a593Smuzhiyun         PHY_REG(770, 17)	/* KMRN Power Management Control Register */
2927*4882a593Smuzhiyun #define IGP3_KMRN_INBAND_CTRL \
2928*4882a593Smuzhiyun         PHY_REG(770, 18)	/* KMRN Inband Control Register */
2929*4882a593Smuzhiyun #define IGP3_KMRN_DIAG \
2930*4882a593Smuzhiyun         PHY_REG(770, 19)	/* KMRN Diagnostic register */
2931*4882a593Smuzhiyun #define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002	/* RX PCS is not synced */
2932*4882a593Smuzhiyun #define IGP3_KMRN_ACK_TIMEOUT \
2933*4882a593Smuzhiyun         PHY_REG(770, 20)	/* KMRN Acknowledge Timeouts register */
2934*4882a593Smuzhiyun 
2935*4882a593Smuzhiyun #define IGP3_VR_CTRL \
2936*4882a593Smuzhiyun         PHY_REG(776, 18)	/* Voltage regulator control register */
2937*4882a593Smuzhiyun #define IGP3_VR_CTRL_MODE_SHUT       0x0200	/* Enter powerdown, shutdown VRs */
2938*4882a593Smuzhiyun #define IGP3_VR_CTRL_MODE_MASK       0x0300	/* Shutdown VR Mask */
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun #define IGP3_CAPABILITY \
2941*4882a593Smuzhiyun         PHY_REG(776, 19)	/* IGP3 Capability Register */
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun /* Capabilities for SKU Control  */
2944*4882a593Smuzhiyun #define IGP3_CAP_INITIATE_TEAM       0x0001	/* Able to initiate a team */
2945*4882a593Smuzhiyun #define IGP3_CAP_WFM                 0x0002	/* Support WoL and PXE */
2946*4882a593Smuzhiyun #define IGP3_CAP_ASF                 0x0004	/* Support ASF */
2947*4882a593Smuzhiyun #define IGP3_CAP_LPLU                0x0008	/* Support Low Power Link Up */
2948*4882a593Smuzhiyun #define IGP3_CAP_DC_AUTO_SPEED       0x0010	/* Support AC/DC Auto Link Speed */
2949*4882a593Smuzhiyun #define IGP3_CAP_SPD                 0x0020	/* Support Smart Power Down */
2950*4882a593Smuzhiyun #define IGP3_CAP_MULT_QUEUE          0x0040	/* Support 2 tx & 2 rx queues */
2951*4882a593Smuzhiyun #define IGP3_CAP_RSS                 0x0080	/* Support RSS */
2952*4882a593Smuzhiyun #define IGP3_CAP_8021PQ              0x0100	/* Support 802.1Q & 802.1p */
2953*4882a593Smuzhiyun #define IGP3_CAP_AMT_CB              0x0200	/* Support active manageability and circuit breaker */
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun #define IGP3_PPC_JORDAN_EN           0x0001
2956*4882a593Smuzhiyun #define IGP3_PPC_JORDAN_GIGA_SPEED   0x0002
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun #define IGP3_KMRN_PMC_EE_IDLE_LINK_DIS         0x0001
2959*4882a593Smuzhiyun #define IGP3_KMRN_PMC_K0S_ENTRY_LATENCY_MASK   0x001E
2960*4882a593Smuzhiyun #define IGP3_KMRN_PMC_K0S_MODE1_EN_GIGA        0x0020
2961*4882a593Smuzhiyun #define IGP3_KMRN_PMC_K0S_MODE1_EN_100         0x0040
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun #define IGP3E1000_PHY_MISC_CTRL                0x1B	/* Misc. Ctrl register */
2964*4882a593Smuzhiyun #define IGP3_PHY_MISC_DUPLEX_MANUAL_SET        0x1000	/* Duplex Manual Set */
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun #define IGP3_KMRN_EXT_CTRL  PHY_REG(770, 18)
2967*4882a593Smuzhiyun #define IGP3_KMRN_EC_DIS_INBAND    0x0080
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun #define IGP03E1000_E_PHY_ID  0x02A80390
2970*4882a593Smuzhiyun #define IFE_E_PHY_ID         0x02A80330	/* 10/100 PHY */
2971*4882a593Smuzhiyun #define IFE_PLUS_E_PHY_ID    0x02A80320
2972*4882a593Smuzhiyun #define IFE_C_E_PHY_ID       0x02A80310
2973*4882a593Smuzhiyun 
2974*4882a593Smuzhiyun #define IFE_PHY_EXTENDED_STATUS_CONTROL   0x10	/* 100BaseTx Extended Status, Control and Address */
2975*4882a593Smuzhiyun #define IFE_PHY_SPECIAL_CONTROL           0x11	/* 100BaseTx PHY special control register */
2976*4882a593Smuzhiyun #define IFE_PHY_RCV_FALSE_CARRIER         0x13	/* 100BaseTx Receive False Carrier Counter */
2977*4882a593Smuzhiyun #define IFE_PHY_RCV_DISCONNECT            0x14	/* 100BaseTx Receive Disconnect Counter */
2978*4882a593Smuzhiyun #define IFE_PHY_RCV_ERROT_FRAME           0x15	/* 100BaseTx Receive Error Frame Counter */
2979*4882a593Smuzhiyun #define IFE_PHY_RCV_SYMBOL_ERR            0x16	/* Receive Symbol Error Counter */
2980*4882a593Smuzhiyun #define IFE_PHY_PREM_EOF_ERR              0x17	/* 100BaseTx Receive Premature End Of Frame Error Counter */
2981*4882a593Smuzhiyun #define IFE_PHY_RCV_EOF_ERR               0x18	/* 10BaseT Receive End Of Frame Error Counter */
2982*4882a593Smuzhiyun #define IFE_PHY_TX_JABBER_DETECT          0x19	/* 10BaseT Transmit Jabber Detect Counter */
2983*4882a593Smuzhiyun #define IFE_PHY_EQUALIZER                 0x1A	/* PHY Equalizer Control and Status */
2984*4882a593Smuzhiyun #define IFE_PHY_SPECIAL_CONTROL_LED       0x1B	/* PHY special control and LED configuration */
2985*4882a593Smuzhiyun #define IFE_PHY_MDIX_CONTROL              0x1C	/* MDI/MDI-X Control register */
2986*4882a593Smuzhiyun #define IFE_PHY_HWI_CONTROL               0x1D	/* Hardware Integrity Control (HWI) */
2987*4882a593Smuzhiyun 
2988*4882a593Smuzhiyun #define IFE_PESC_REDUCED_POWER_DOWN_DISABLE  0x2000	/* Default 1 = Disable auto reduced power down */
2989*4882a593Smuzhiyun #define IFE_PESC_100BTX_POWER_DOWN           0x0400	/* Indicates the power state of 100BASE-TX */
2990*4882a593Smuzhiyun #define IFE_PESC_10BTX_POWER_DOWN            0x0200	/* Indicates the power state of 10BASE-T */
2991*4882a593Smuzhiyun #define IFE_PESC_POLARITY_REVERSED           0x0100	/* Indicates 10BASE-T polarity */
2992*4882a593Smuzhiyun #define IFE_PESC_PHY_ADDR_MASK               0x007C	/* Bit 6:2 for sampled PHY address */
2993*4882a593Smuzhiyun #define IFE_PESC_SPEED                       0x0002	/* Auto-negotiation speed result 1=100Mbs, 0=10Mbs */
2994*4882a593Smuzhiyun #define IFE_PESC_DUPLEX                      0x0001	/* Auto-negotiation duplex result 1=Full, 0=Half */
2995*4882a593Smuzhiyun #define IFE_PESC_POLARITY_REVERSED_SHIFT     8
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun #define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN   0x0100	/* 1 = Dynamic Power Down disabled */
2998*4882a593Smuzhiyun #define IFE_PSC_FORCE_POLARITY               0x0020	/* 1=Reversed Polarity, 0=Normal */
2999*4882a593Smuzhiyun #define IFE_PSC_AUTO_POLARITY_DISABLE        0x0010	/* 1=Auto Polarity Disabled, 0=Enabled */
3000*4882a593Smuzhiyun #define IFE_PSC_JABBER_FUNC_DISABLE          0x0001	/* 1=Jabber Disabled, 0=Normal Jabber Operation */
3001*4882a593Smuzhiyun #define IFE_PSC_FORCE_POLARITY_SHIFT         5
3002*4882a593Smuzhiyun #define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT  4
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun #define IFE_PMC_AUTO_MDIX                    0x0080	/* 1=enable MDI/MDI-X feature, default 0=disabled */
3005*4882a593Smuzhiyun #define IFE_PMC_FORCE_MDIX                   0x0040	/* 1=force MDIX-X, 0=force MDI */
3006*4882a593Smuzhiyun #define IFE_PMC_MDIX_STATUS                  0x0020	/* 1=MDI-X, 0=MDI */
3007*4882a593Smuzhiyun #define IFE_PMC_AUTO_MDIX_COMPLETE           0x0010	/* Resolution algorithm is completed */
3008*4882a593Smuzhiyun #define IFE_PMC_MDIX_MODE_SHIFT              6
3009*4882a593Smuzhiyun #define IFE_PHC_MDIX_RESET_ALL_MASK          0x0000	/* Disable auto MDI-X */
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun #define IFE_PHC_HWI_ENABLE                   0x8000	/* Enable the HWI feature */
3012*4882a593Smuzhiyun #define IFE_PHC_ABILITY_CHECK                0x4000	/* 1= Test Passed, 0=failed */
3013*4882a593Smuzhiyun #define IFE_PHC_TEST_EXEC                    0x2000	/* PHY launch test pulses on the wire */
3014*4882a593Smuzhiyun #define IFE_PHC_HIGHZ                        0x0200	/* 1 = Open Circuit */
3015*4882a593Smuzhiyun #define IFE_PHC_LOWZ                         0x0400	/* 1 = Short Circuit */
3016*4882a593Smuzhiyun #define IFE_PHC_LOW_HIGH_Z_MASK              0x0600	/* Mask for indication type of problem on the line */
3017*4882a593Smuzhiyun #define IFE_PHC_DISTANCE_MASK                0x01FF	/* Mask for distance to the cable problem, in 80cm granularity */
3018*4882a593Smuzhiyun #define IFE_PHC_RESET_ALL_MASK               0x0000	/* Disable HWI */
3019*4882a593Smuzhiyun #define IFE_PSCL_PROBE_MODE                  0x0020	/* LED Probe mode */
3020*4882a593Smuzhiyun #define IFE_PSCL_PROBE_LEDS_OFF              0x0006	/* Force LEDs 0 and 2 off */
3021*4882a593Smuzhiyun #define IFE_PSCL_PROBE_LEDS_ON               0x0007	/* Force LEDs 0 and 2 on */
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun #define ICH_FLASH_COMMAND_TIMEOUT            5000	/* 5000 uSecs - adjusted */
3024*4882a593Smuzhiyun #define ICH_FLASH_ERASE_TIMEOUT              3000000	/* Up to 3 seconds - worst case */
3025*4882a593Smuzhiyun #define ICH_FLASH_CYCLE_REPEAT_COUNT         10	/* 10 cycles */
3026*4882a593Smuzhiyun #define ICH_FLASH_SEG_SIZE_256               256
3027*4882a593Smuzhiyun #define ICH_FLASH_SEG_SIZE_4K                4096
3028*4882a593Smuzhiyun #define ICH_FLASH_SEG_SIZE_64K               65536
3029*4882a593Smuzhiyun 
3030*4882a593Smuzhiyun #define ICH_CYCLE_READ                       0x0
3031*4882a593Smuzhiyun #define ICH_CYCLE_RESERVED                   0x1
3032*4882a593Smuzhiyun #define ICH_CYCLE_WRITE                      0x2
3033*4882a593Smuzhiyun #define ICH_CYCLE_ERASE                      0x3
3034*4882a593Smuzhiyun 
3035*4882a593Smuzhiyun #define ICH_FLASH_GFPREG   0x0000
3036*4882a593Smuzhiyun #define ICH_FLASH_HSFSTS   0x0004
3037*4882a593Smuzhiyun #define ICH_FLASH_HSFCTL   0x0006
3038*4882a593Smuzhiyun #define ICH_FLASH_FADDR    0x0008
3039*4882a593Smuzhiyun #define ICH_FLASH_FDATA0   0x0010
3040*4882a593Smuzhiyun #define ICH_FLASH_FRACC    0x0050
3041*4882a593Smuzhiyun #define ICH_FLASH_FREG0    0x0054
3042*4882a593Smuzhiyun #define ICH_FLASH_FREG1    0x0058
3043*4882a593Smuzhiyun #define ICH_FLASH_FREG2    0x005C
3044*4882a593Smuzhiyun #define ICH_FLASH_FREG3    0x0060
3045*4882a593Smuzhiyun #define ICH_FLASH_FPR0     0x0074
3046*4882a593Smuzhiyun #define ICH_FLASH_FPR1     0x0078
3047*4882a593Smuzhiyun #define ICH_FLASH_SSFSTS   0x0090
3048*4882a593Smuzhiyun #define ICH_FLASH_SSFCTL   0x0092
3049*4882a593Smuzhiyun #define ICH_FLASH_PREOP    0x0094
3050*4882a593Smuzhiyun #define ICH_FLASH_OPTYPE   0x0096
3051*4882a593Smuzhiyun #define ICH_FLASH_OPMENU   0x0098
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun #define ICH_FLASH_REG_MAPSIZE      0x00A0
3054*4882a593Smuzhiyun #define ICH_FLASH_SECTOR_SIZE      4096
3055*4882a593Smuzhiyun #define ICH_GFPREG_BASE_MASK       0x1FFF
3056*4882a593Smuzhiyun #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun /* Miscellaneous PHY bit definitions. */
3059*4882a593Smuzhiyun #define PHY_PREAMBLE        0xFFFFFFFF
3060*4882a593Smuzhiyun #define PHY_SOF             0x01
3061*4882a593Smuzhiyun #define PHY_OP_READ         0x02
3062*4882a593Smuzhiyun #define PHY_OP_WRITE        0x01
3063*4882a593Smuzhiyun #define PHY_TURNAROUND      0x02
3064*4882a593Smuzhiyun #define PHY_PREAMBLE_SIZE   32
3065*4882a593Smuzhiyun #define MII_CR_SPEED_1000   0x0040
3066*4882a593Smuzhiyun #define MII_CR_SPEED_100    0x2000
3067*4882a593Smuzhiyun #define MII_CR_SPEED_10     0x0000
3068*4882a593Smuzhiyun #define E1000_PHY_ADDRESS   0x01
3069*4882a593Smuzhiyun #define PHY_AUTO_NEG_TIME   45	/* 4.5 Seconds */
3070*4882a593Smuzhiyun #define PHY_FORCE_TIME      20	/* 2.0 Seconds */
3071*4882a593Smuzhiyun #define PHY_REVISION_MASK   0xFFFFFFF0
3072*4882a593Smuzhiyun #define DEVICE_SPEED_MASK   0x00000300	/* Device Ctrl Reg Speed Mask */
3073*4882a593Smuzhiyun #define REG4_SPEED_MASK     0x01E0
3074*4882a593Smuzhiyun #define REG9_SPEED_MASK     0x0300
3075*4882a593Smuzhiyun #define ADVERTISE_10_HALF   0x0001
3076*4882a593Smuzhiyun #define ADVERTISE_10_FULL   0x0002
3077*4882a593Smuzhiyun #define ADVERTISE_100_HALF  0x0004
3078*4882a593Smuzhiyun #define ADVERTISE_100_FULL  0x0008
3079*4882a593Smuzhiyun #define ADVERTISE_1000_HALF 0x0010
3080*4882a593Smuzhiyun #define ADVERTISE_1000_FULL 0x0020
3081*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F	/* Everything but 1000-Half */
3082*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_10_100_ALL    0x000F	/* All 10/100 speeds */
3083*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_10_ALL        0x0003	/* 10Mbps Full & Half speeds */
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun #endif /* _E1000_HW_H_ */
3086