1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/net/ethernet/ibm/emac/mal.h
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Memory Access Layer (MAL) support
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 2007 Benjamin Herrenschmidt, IBM Corp.
8*4882a593Smuzhiyun * <benh@kernel.crashing.org>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Based on the arch/ppc version of the driver:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Copyright (c) 2004, 2005 Zultys Technologies.
13*4882a593Smuzhiyun * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Based on original work by
16*4882a593Smuzhiyun * Armin Kuster <akuster@mvista.com>
17*4882a593Smuzhiyun * Copyright 2002 MontaVista Softare Inc.
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun #ifndef __IBM_NEWEMAC_MAL_H
20*4882a593Smuzhiyun #define __IBM_NEWEMAC_MAL_H
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun * There are some variations on the MAL, we express them in this driver as
24*4882a593Smuzhiyun * MAL Version 1 and 2 though that doesn't match any IBM terminology.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * We call MAL 1 the version in 405GP, 405GPR, 405EP, 440EP, 440GR and
27*4882a593Smuzhiyun * NP405H.
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * We call MAL 2 the version in 440GP, 440GX, 440SP, 440SPE and Axon
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * The driver expects a "version" property in the emac node containing
32*4882a593Smuzhiyun * a number 1 or 2. New device-trees for EMAC capable platforms are thus
33*4882a593Smuzhiyun * required to include that when porting to arch/powerpc.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* MALx DCR registers */
37*4882a593Smuzhiyun #define MAL_CFG 0x00
38*4882a593Smuzhiyun #define MAL_CFG_SR 0x80000000
39*4882a593Smuzhiyun #define MAL_CFG_PLBB 0x00004000
40*4882a593Smuzhiyun #define MAL_CFG_OPBBL 0x00000080
41*4882a593Smuzhiyun #define MAL_CFG_EOPIE 0x00000004
42*4882a593Smuzhiyun #define MAL_CFG_LEA 0x00000002
43*4882a593Smuzhiyun #define MAL_CFG_SD 0x00000001
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* MAL V1 CFG bits */
46*4882a593Smuzhiyun #define MAL1_CFG_PLBP_MASK 0x00c00000
47*4882a593Smuzhiyun #define MAL1_CFG_PLBP_10 0x00800000
48*4882a593Smuzhiyun #define MAL1_CFG_GA 0x00200000
49*4882a593Smuzhiyun #define MAL1_CFG_OA 0x00100000
50*4882a593Smuzhiyun #define MAL1_CFG_PLBLE 0x00080000
51*4882a593Smuzhiyun #define MAL1_CFG_PLBT_MASK 0x00078000
52*4882a593Smuzhiyun #define MAL1_CFG_DEFAULT (MAL1_CFG_PLBP_10 | MAL1_CFG_PLBT_MASK)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* MAL V2 CFG bits */
55*4882a593Smuzhiyun #define MAL2_CFG_RPP_MASK 0x00c00000
56*4882a593Smuzhiyun #define MAL2_CFG_RPP_10 0x00800000
57*4882a593Smuzhiyun #define MAL2_CFG_RMBS_MASK 0x00300000
58*4882a593Smuzhiyun #define MAL2_CFG_WPP_MASK 0x000c0000
59*4882a593Smuzhiyun #define MAL2_CFG_WPP_10 0x00080000
60*4882a593Smuzhiyun #define MAL2_CFG_WMBS_MASK 0x00030000
61*4882a593Smuzhiyun #define MAL2_CFG_PLBLE 0x00008000
62*4882a593Smuzhiyun #define MAL2_CFG_DEFAULT (MAL2_CFG_RMBS_MASK | MAL2_CFG_WMBS_MASK | \
63*4882a593Smuzhiyun MAL2_CFG_RPP_10 | MAL2_CFG_WPP_10)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define MAL_ESR 0x01
66*4882a593Smuzhiyun #define MAL_ESR_EVB 0x80000000
67*4882a593Smuzhiyun #define MAL_ESR_CIDT 0x40000000
68*4882a593Smuzhiyun #define MAL_ESR_CID_MASK 0x3e000000
69*4882a593Smuzhiyun #define MAL_ESR_CID_SHIFT 25
70*4882a593Smuzhiyun #define MAL_ESR_DE 0x00100000
71*4882a593Smuzhiyun #define MAL_ESR_OTE 0x00040000
72*4882a593Smuzhiyun #define MAL_ESR_OSE 0x00020000
73*4882a593Smuzhiyun #define MAL_ESR_PEIN 0x00010000
74*4882a593Smuzhiyun #define MAL_ESR_DEI 0x00000010
75*4882a593Smuzhiyun #define MAL_ESR_OTEI 0x00000004
76*4882a593Smuzhiyun #define MAL_ESR_OSEI 0x00000002
77*4882a593Smuzhiyun #define MAL_ESR_PBEI 0x00000001
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* MAL V1 ESR bits */
80*4882a593Smuzhiyun #define MAL1_ESR_ONE 0x00080000
81*4882a593Smuzhiyun #define MAL1_ESR_ONEI 0x00000008
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* MAL V2 ESR bits */
84*4882a593Smuzhiyun #define MAL2_ESR_PTE 0x00800000
85*4882a593Smuzhiyun #define MAL2_ESR_PRE 0x00400000
86*4882a593Smuzhiyun #define MAL2_ESR_PWE 0x00200000
87*4882a593Smuzhiyun #define MAL2_ESR_PTEI 0x00000080
88*4882a593Smuzhiyun #define MAL2_ESR_PREI 0x00000040
89*4882a593Smuzhiyun #define MAL2_ESR_PWEI 0x00000020
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define MAL_IER 0x02
93*4882a593Smuzhiyun /* MAL IER bits */
94*4882a593Smuzhiyun #define MAL_IER_DE 0x00000010
95*4882a593Smuzhiyun #define MAL_IER_OTE 0x00000004
96*4882a593Smuzhiyun #define MAL_IER_OE 0x00000002
97*4882a593Smuzhiyun #define MAL_IER_PE 0x00000001
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* PLB read/write/timeout errors */
100*4882a593Smuzhiyun #define MAL_IER_PTE 0x00000080
101*4882a593Smuzhiyun #define MAL_IER_PRE 0x00000040
102*4882a593Smuzhiyun #define MAL_IER_PWE 0x00000020
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define MAL_IER_SOC_EVENTS (MAL_IER_PTE | MAL_IER_PRE | MAL_IER_PWE)
105*4882a593Smuzhiyun #define MAL_IER_EVENTS (MAL_IER_SOC_EVENTS | MAL_IER_DE | \
106*4882a593Smuzhiyun MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define MAL_TXCASR 0x04
109*4882a593Smuzhiyun #define MAL_TXCARR 0x05
110*4882a593Smuzhiyun #define MAL_TXEOBISR 0x06
111*4882a593Smuzhiyun #define MAL_TXDEIR 0x07
112*4882a593Smuzhiyun #define MAL_RXCASR 0x10
113*4882a593Smuzhiyun #define MAL_RXCARR 0x11
114*4882a593Smuzhiyun #define MAL_RXEOBISR 0x12
115*4882a593Smuzhiyun #define MAL_RXDEIR 0x13
116*4882a593Smuzhiyun #define MAL_TXCTPR(n) ((n) + 0x20)
117*4882a593Smuzhiyun #define MAL_RXCTPR(n) ((n) + 0x40)
118*4882a593Smuzhiyun #define MAL_RCBS(n) ((n) + 0x60)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* In reality MAL can handle TX buffers up to 4095 bytes long,
121*4882a593Smuzhiyun * but this isn't a good round number :) --ebs
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun #define MAL_MAX_TX_SIZE 4080
124*4882a593Smuzhiyun #define MAL_MAX_RX_SIZE 4080
125*4882a593Smuzhiyun
mal_rx_size(int len)126*4882a593Smuzhiyun static inline int mal_rx_size(int len)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun len = (len + 0xf) & ~0xf;
129*4882a593Smuzhiyun return len > MAL_MAX_RX_SIZE ? MAL_MAX_RX_SIZE : len;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
mal_tx_chunks(int len)132*4882a593Smuzhiyun static inline int mal_tx_chunks(int len)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun return DIV_ROUND_UP(len, MAL_MAX_TX_SIZE);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define MAL_CHAN_MASK(n) (0x80000000 >> (n))
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* MAL Buffer Descriptor structure */
140*4882a593Smuzhiyun struct mal_descriptor {
141*4882a593Smuzhiyun u16 ctrl; /* MAL / Commac status control bits */
142*4882a593Smuzhiyun u16 data_len; /* Max length is 4K-1 (12 bits) */
143*4882a593Smuzhiyun u32 data_ptr; /* pointer to actual data buffer */
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* the following defines are for the MadMAL status and control registers. */
147*4882a593Smuzhiyun /* MADMAL transmit and receive status/control bits */
148*4882a593Smuzhiyun #define MAL_RX_CTRL_EMPTY 0x8000
149*4882a593Smuzhiyun #define MAL_RX_CTRL_WRAP 0x4000
150*4882a593Smuzhiyun #define MAL_RX_CTRL_CM 0x2000
151*4882a593Smuzhiyun #define MAL_RX_CTRL_LAST 0x1000
152*4882a593Smuzhiyun #define MAL_RX_CTRL_FIRST 0x0800
153*4882a593Smuzhiyun #define MAL_RX_CTRL_INTR 0x0400
154*4882a593Smuzhiyun #define MAL_RX_CTRL_SINGLE (MAL_RX_CTRL_LAST | MAL_RX_CTRL_FIRST)
155*4882a593Smuzhiyun #define MAL_IS_SINGLE_RX(ctrl) (((ctrl) & MAL_RX_CTRL_SINGLE) == MAL_RX_CTRL_SINGLE)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define MAL_TX_CTRL_READY 0x8000
158*4882a593Smuzhiyun #define MAL_TX_CTRL_WRAP 0x4000
159*4882a593Smuzhiyun #define MAL_TX_CTRL_CM 0x2000
160*4882a593Smuzhiyun #define MAL_TX_CTRL_LAST 0x1000
161*4882a593Smuzhiyun #define MAL_TX_CTRL_INTR 0x0400
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct mal_commac_ops {
164*4882a593Smuzhiyun void (*poll_tx) (void *dev);
165*4882a593Smuzhiyun int (*poll_rx) (void *dev, int budget);
166*4882a593Smuzhiyun int (*peek_rx) (void *dev);
167*4882a593Smuzhiyun void (*rxde) (void *dev);
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun struct mal_commac {
171*4882a593Smuzhiyun struct mal_commac_ops *ops;
172*4882a593Smuzhiyun void *dev;
173*4882a593Smuzhiyun struct list_head poll_list;
174*4882a593Smuzhiyun long flags;
175*4882a593Smuzhiyun #define MAL_COMMAC_RX_STOPPED 0
176*4882a593Smuzhiyun #define MAL_COMMAC_POLL_DISABLED 1
177*4882a593Smuzhiyun u32 tx_chan_mask;
178*4882a593Smuzhiyun u32 rx_chan_mask;
179*4882a593Smuzhiyun struct list_head list;
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun struct mal_instance {
183*4882a593Smuzhiyun int version;
184*4882a593Smuzhiyun dcr_host_t dcr_host;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun int num_tx_chans; /* Number of TX channels */
187*4882a593Smuzhiyun int num_rx_chans; /* Number of RX channels */
188*4882a593Smuzhiyun int txeob_irq; /* TX End Of Buffer IRQ */
189*4882a593Smuzhiyun int rxeob_irq; /* RX End Of Buffer IRQ */
190*4882a593Smuzhiyun int txde_irq; /* TX Descriptor Error IRQ */
191*4882a593Smuzhiyun int rxde_irq; /* RX Descriptor Error IRQ */
192*4882a593Smuzhiyun int serr_irq; /* MAL System Error IRQ */
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun struct list_head poll_list;
195*4882a593Smuzhiyun struct napi_struct napi;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun struct list_head list;
198*4882a593Smuzhiyun u32 tx_chan_mask;
199*4882a593Smuzhiyun u32 rx_chan_mask;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun dma_addr_t bd_dma;
202*4882a593Smuzhiyun struct mal_descriptor *bd_virt;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun struct platform_device *ofdev;
205*4882a593Smuzhiyun int index;
206*4882a593Smuzhiyun spinlock_t lock;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun struct net_device dummy_dev;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun unsigned int features;
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
get_mal_dcrn(struct mal_instance * mal,int reg)213*4882a593Smuzhiyun static inline u32 get_mal_dcrn(struct mal_instance *mal, int reg)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun return dcr_read(mal->dcr_host, reg);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
set_mal_dcrn(struct mal_instance * mal,int reg,u32 val)218*4882a593Smuzhiyun static inline void set_mal_dcrn(struct mal_instance *mal, int reg, u32 val)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun dcr_write(mal->dcr_host, reg, val);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Features of various MAL implementations */
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Set if you have interrupt coalescing and you have to clear the SDR
226*4882a593Smuzhiyun * register for TXEOB and RXEOB interrupts to work
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun #define MAL_FTR_CLEAR_ICINTSTAT 0x00000001
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Set if your MAL has SERR, TXDE, and RXDE OR'd into a single UIC
231*4882a593Smuzhiyun * interrupt
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun #define MAL_FTR_COMMON_ERR_INT 0x00000002
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun enum {
236*4882a593Smuzhiyun MAL_FTRS_ALWAYS = 0,
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun MAL_FTRS_POSSIBLE =
239*4882a593Smuzhiyun #ifdef CONFIG_IBM_EMAC_MAL_CLR_ICINTSTAT
240*4882a593Smuzhiyun MAL_FTR_CLEAR_ICINTSTAT |
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun #ifdef CONFIG_IBM_EMAC_MAL_COMMON_ERR
243*4882a593Smuzhiyun MAL_FTR_COMMON_ERR_INT |
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun 0,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
mal_has_feature(struct mal_instance * dev,unsigned long feature)248*4882a593Smuzhiyun static inline int mal_has_feature(struct mal_instance *dev,
249*4882a593Smuzhiyun unsigned long feature)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun return (MAL_FTRS_ALWAYS & feature) ||
252*4882a593Smuzhiyun (MAL_FTRS_POSSIBLE & dev->features & feature);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Register MAL devices */
256*4882a593Smuzhiyun int mal_init(void);
257*4882a593Smuzhiyun void mal_exit(void);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun int mal_register_commac(struct mal_instance *mal,
260*4882a593Smuzhiyun struct mal_commac *commac);
261*4882a593Smuzhiyun void mal_unregister_commac(struct mal_instance *mal,
262*4882a593Smuzhiyun struct mal_commac *commac);
263*4882a593Smuzhiyun int mal_set_rcbs(struct mal_instance *mal, int channel, unsigned long size);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Returns BD ring offset for a particular channel
266*4882a593Smuzhiyun (in 'struct mal_descriptor' elements)
267*4882a593Smuzhiyun */
268*4882a593Smuzhiyun int mal_tx_bd_offset(struct mal_instance *mal, int channel);
269*4882a593Smuzhiyun int mal_rx_bd_offset(struct mal_instance *mal, int channel);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun void mal_enable_tx_channel(struct mal_instance *mal, int channel);
272*4882a593Smuzhiyun void mal_disable_tx_channel(struct mal_instance *mal, int channel);
273*4882a593Smuzhiyun void mal_enable_rx_channel(struct mal_instance *mal, int channel);
274*4882a593Smuzhiyun void mal_disable_rx_channel(struct mal_instance *mal, int channel);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun void mal_poll_disable(struct mal_instance *mal, struct mal_commac *commac);
277*4882a593Smuzhiyun void mal_poll_enable(struct mal_instance *mal, struct mal_commac *commac);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Add/remove EMAC to/from MAL polling list */
280*4882a593Smuzhiyun void mal_poll_add(struct mal_instance *mal, struct mal_commac *commac);
281*4882a593Smuzhiyun void mal_poll_del(struct mal_instance *mal, struct mal_commac *commac);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Ethtool MAL registers */
284*4882a593Smuzhiyun struct mal_regs {
285*4882a593Smuzhiyun u32 tx_count;
286*4882a593Smuzhiyun u32 rx_count;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun u32 cfg;
289*4882a593Smuzhiyun u32 esr;
290*4882a593Smuzhiyun u32 ier;
291*4882a593Smuzhiyun u32 tx_casr;
292*4882a593Smuzhiyun u32 tx_carr;
293*4882a593Smuzhiyun u32 tx_eobisr;
294*4882a593Smuzhiyun u32 tx_deir;
295*4882a593Smuzhiyun u32 rx_casr;
296*4882a593Smuzhiyun u32 rx_carr;
297*4882a593Smuzhiyun u32 rx_eobisr;
298*4882a593Smuzhiyun u32 rx_deir;
299*4882a593Smuzhiyun u32 tx_ctpr[32];
300*4882a593Smuzhiyun u32 rx_ctpr[32];
301*4882a593Smuzhiyun u32 rcbs[32];
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun int mal_get_regs_len(struct mal_instance *mal);
305*4882a593Smuzhiyun void *mal_dump_regs(struct mal_instance *mal, void *buf);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #endif /* __IBM_NEWEMAC_MAL_H */
308