1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * drivers/net/ethernet/ibm/emac/emac.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Register definitions for PowerPC 4xx on-chip ethernet contoller 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright 2007 Benjamin Herrenschmidt, IBM Corp. 8*4882a593Smuzhiyun * <benh@kernel.crashing.org> 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Based on the arch/ppc version of the driver: 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * Copyright (c) 2004, 2005 Zultys Technologies. 13*4882a593Smuzhiyun * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net> 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * Based on original work by 16*4882a593Smuzhiyun * Matt Porter <mporter@kernel.crashing.org> 17*4882a593Smuzhiyun * Armin Kuster <akuster@mvista.com> 18*4882a593Smuzhiyun * Copyright 2002-2004 MontaVista Software Inc. 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun #ifndef __IBM_NEWEMAC_H 21*4882a593Smuzhiyun #define __IBM_NEWEMAC_H 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #include <linux/types.h> 24*4882a593Smuzhiyun #include <linux/phy.h> 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* EMAC registers Write Access rules */ 27*4882a593Smuzhiyun struct emac_regs { 28*4882a593Smuzhiyun /* Common registers across all EMAC implementations. */ 29*4882a593Smuzhiyun u32 mr0; /* Special */ 30*4882a593Smuzhiyun u32 mr1; /* Reset */ 31*4882a593Smuzhiyun u32 tmr0; /* Special */ 32*4882a593Smuzhiyun u32 tmr1; /* Special */ 33*4882a593Smuzhiyun u32 rmr; /* Reset */ 34*4882a593Smuzhiyun u32 isr; /* Always */ 35*4882a593Smuzhiyun u32 iser; /* Reset */ 36*4882a593Smuzhiyun u32 iahr; /* Reset, R, T */ 37*4882a593Smuzhiyun u32 ialr; /* Reset, R, T */ 38*4882a593Smuzhiyun u32 vtpid; /* Reset, R, T */ 39*4882a593Smuzhiyun u32 vtci; /* Reset, R, T */ 40*4882a593Smuzhiyun u32 ptr; /* Reset, T */ 41*4882a593Smuzhiyun union { 42*4882a593Smuzhiyun /* Registers unique to EMAC4 implementations */ 43*4882a593Smuzhiyun struct { 44*4882a593Smuzhiyun u32 iaht1; /* Reset, R */ 45*4882a593Smuzhiyun u32 iaht2; /* Reset, R */ 46*4882a593Smuzhiyun u32 iaht3; /* Reset, R */ 47*4882a593Smuzhiyun u32 iaht4; /* Reset, R */ 48*4882a593Smuzhiyun u32 gaht1; /* Reset, R */ 49*4882a593Smuzhiyun u32 gaht2; /* Reset, R */ 50*4882a593Smuzhiyun u32 gaht3; /* Reset, R */ 51*4882a593Smuzhiyun u32 gaht4; /* Reset, R */ 52*4882a593Smuzhiyun } emac4; 53*4882a593Smuzhiyun /* Registers unique to EMAC4SYNC implementations */ 54*4882a593Smuzhiyun struct { 55*4882a593Smuzhiyun u32 mahr; /* Reset, R, T */ 56*4882a593Smuzhiyun u32 malr; /* Reset, R, T */ 57*4882a593Smuzhiyun u32 mmahr; /* Reset, R, T */ 58*4882a593Smuzhiyun u32 mmalr; /* Reset, R, T */ 59*4882a593Smuzhiyun u32 rsvd0[4]; 60*4882a593Smuzhiyun } emac4sync; 61*4882a593Smuzhiyun } u0; 62*4882a593Smuzhiyun /* Common registers across all EMAC implementations. */ 63*4882a593Smuzhiyun u32 lsah; 64*4882a593Smuzhiyun u32 lsal; 65*4882a593Smuzhiyun u32 ipgvr; /* Reset, T */ 66*4882a593Smuzhiyun u32 stacr; /* Special */ 67*4882a593Smuzhiyun u32 trtr; /* Special */ 68*4882a593Smuzhiyun u32 rwmr; /* Reset */ 69*4882a593Smuzhiyun u32 octx; 70*4882a593Smuzhiyun u32 ocrx; 71*4882a593Smuzhiyun union { 72*4882a593Smuzhiyun /* Registers unique to EMAC4 implementations */ 73*4882a593Smuzhiyun struct { 74*4882a593Smuzhiyun u32 ipcr; 75*4882a593Smuzhiyun } emac4; 76*4882a593Smuzhiyun /* Registers unique to EMAC4SYNC implementations */ 77*4882a593Smuzhiyun struct { 78*4882a593Smuzhiyun u32 rsvd1; 79*4882a593Smuzhiyun u32 revid; 80*4882a593Smuzhiyun u32 rsvd2[2]; 81*4882a593Smuzhiyun u32 iaht1; /* Reset, R */ 82*4882a593Smuzhiyun u32 iaht2; /* Reset, R */ 83*4882a593Smuzhiyun u32 iaht3; /* Reset, R */ 84*4882a593Smuzhiyun u32 iaht4; /* Reset, R */ 85*4882a593Smuzhiyun u32 iaht5; /* Reset, R */ 86*4882a593Smuzhiyun u32 iaht6; /* Reset, R */ 87*4882a593Smuzhiyun u32 iaht7; /* Reset, R */ 88*4882a593Smuzhiyun u32 iaht8; /* Reset, R */ 89*4882a593Smuzhiyun u32 gaht1; /* Reset, R */ 90*4882a593Smuzhiyun u32 gaht2; /* Reset, R */ 91*4882a593Smuzhiyun u32 gaht3; /* Reset, R */ 92*4882a593Smuzhiyun u32 gaht4; /* Reset, R */ 93*4882a593Smuzhiyun u32 gaht5; /* Reset, R */ 94*4882a593Smuzhiyun u32 gaht6; /* Reset, R */ 95*4882a593Smuzhiyun u32 gaht7; /* Reset, R */ 96*4882a593Smuzhiyun u32 gaht8; /* Reset, R */ 97*4882a593Smuzhiyun u32 tpc; /* Reset, T */ 98*4882a593Smuzhiyun } emac4sync; 99*4882a593Smuzhiyun } u1; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* EMACx_MR0 */ 103*4882a593Smuzhiyun #define EMAC_MR0_RXI 0x80000000 104*4882a593Smuzhiyun #define EMAC_MR0_TXI 0x40000000 105*4882a593Smuzhiyun #define EMAC_MR0_SRST 0x20000000 106*4882a593Smuzhiyun #define EMAC_MR0_TXE 0x10000000 107*4882a593Smuzhiyun #define EMAC_MR0_RXE 0x08000000 108*4882a593Smuzhiyun #define EMAC_MR0_WKE 0x04000000 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* EMACx_MR1 */ 111*4882a593Smuzhiyun #define EMAC_MR1_FDE 0x80000000 112*4882a593Smuzhiyun #define EMAC_MR1_ILE 0x40000000 113*4882a593Smuzhiyun #define EMAC_MR1_VLE 0x20000000 114*4882a593Smuzhiyun #define EMAC_MR1_EIFC 0x10000000 115*4882a593Smuzhiyun #define EMAC_MR1_APP 0x08000000 116*4882a593Smuzhiyun #define EMAC_MR1_IST 0x01000000 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define EMAC_MR1_MF_MASK 0x00c00000 119*4882a593Smuzhiyun #define EMAC_MR1_MF_10 0x00000000 120*4882a593Smuzhiyun #define EMAC_MR1_MF_100 0x00400000 121*4882a593Smuzhiyun #define EMAC_MR1_MF_1000 0x00800000 122*4882a593Smuzhiyun #define EMAC_MR1_MF_1000GPCS 0x00c00000 123*4882a593Smuzhiyun #define EMAC_MR1_MF_IPPA(id) (((id) & 0x1f) << 6) 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define EMAC_MR1_RFS_4K 0x00300000 126*4882a593Smuzhiyun #define EMAC_MR1_RFS_16K 0x00000000 127*4882a593Smuzhiyun #define EMAC_MR1_TFS_2K 0x00080000 128*4882a593Smuzhiyun #define EMAC_MR1_TR0_MULT 0x00008000 129*4882a593Smuzhiyun #define EMAC_MR1_JPSM 0x00000000 130*4882a593Smuzhiyun #define EMAC_MR1_MWSW_001 0x00000000 131*4882a593Smuzhiyun #define EMAC_MR1_BASE(opb) (EMAC_MR1_TFS_2K | EMAC_MR1_TR0_MULT) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define EMAC4_MR1_RFS_2K 0x00100000 135*4882a593Smuzhiyun #define EMAC4_MR1_RFS_4K 0x00180000 136*4882a593Smuzhiyun #define EMAC4_MR1_RFS_8K 0x00200000 137*4882a593Smuzhiyun #define EMAC4_MR1_RFS_16K 0x00280000 138*4882a593Smuzhiyun #define EMAC4_MR1_TFS_2K 0x00020000 139*4882a593Smuzhiyun #define EMAC4_MR1_TFS_4K 0x00030000 140*4882a593Smuzhiyun #define EMAC4_MR1_TFS_8K 0x00040000 141*4882a593Smuzhiyun #define EMAC4_MR1_TFS_16K 0x00050000 142*4882a593Smuzhiyun #define EMAC4_MR1_TR 0x00008000 143*4882a593Smuzhiyun #define EMAC4_MR1_MWSW_001 0x00001000 144*4882a593Smuzhiyun #define EMAC4_MR1_JPSM 0x00000800 145*4882a593Smuzhiyun #define EMAC4_MR1_OBCI_MASK 0x00000038 146*4882a593Smuzhiyun #define EMAC4_MR1_OBCI_50 0x00000000 147*4882a593Smuzhiyun #define EMAC4_MR1_OBCI_66 0x00000008 148*4882a593Smuzhiyun #define EMAC4_MR1_OBCI_83 0x00000010 149*4882a593Smuzhiyun #define EMAC4_MR1_OBCI_100 0x00000018 150*4882a593Smuzhiyun #define EMAC4_MR1_OBCI_100P 0x00000020 151*4882a593Smuzhiyun #define EMAC4_MR1_OBCI(freq) ((freq) <= 50 ? EMAC4_MR1_OBCI_50 : \ 152*4882a593Smuzhiyun (freq) <= 66 ? EMAC4_MR1_OBCI_66 : \ 153*4882a593Smuzhiyun (freq) <= 83 ? EMAC4_MR1_OBCI_83 : \ 154*4882a593Smuzhiyun (freq) <= 100 ? EMAC4_MR1_OBCI_100 : \ 155*4882a593Smuzhiyun EMAC4_MR1_OBCI_100P) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* EMACx_TMR0 */ 158*4882a593Smuzhiyun #define EMAC_TMR0_GNP 0x80000000 159*4882a593Smuzhiyun #define EMAC_TMR0_DEFAULT 0x00000000 160*4882a593Smuzhiyun #define EMAC4_TMR0_TFAE_2_32 0x00000001 161*4882a593Smuzhiyun #define EMAC4_TMR0_TFAE_4_64 0x00000002 162*4882a593Smuzhiyun #define EMAC4_TMR0_TFAE_8_128 0x00000003 163*4882a593Smuzhiyun #define EMAC4_TMR0_TFAE_16_256 0x00000004 164*4882a593Smuzhiyun #define EMAC4_TMR0_TFAE_32_512 0x00000005 165*4882a593Smuzhiyun #define EMAC4_TMR0_TFAE_64_1024 0x00000006 166*4882a593Smuzhiyun #define EMAC4_TMR0_TFAE_128_2048 0x00000007 167*4882a593Smuzhiyun #define EMAC4_TMR0_DEFAULT EMAC4_TMR0_TFAE_2_32 168*4882a593Smuzhiyun #define EMAC_TMR0_XMIT (EMAC_TMR0_GNP | EMAC_TMR0_DEFAULT) 169*4882a593Smuzhiyun #define EMAC4_TMR0_XMIT (EMAC_TMR0_GNP | EMAC4_TMR0_DEFAULT) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* EMACx_TMR1 */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define EMAC_TMR1(l,h) (((l) << 27) | (((h) & 0xff) << 16)) 174*4882a593Smuzhiyun #define EMAC4_TMR1(l,h) (((l) << 27) | (((h) & 0x3ff) << 14)) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* EMACx_RMR */ 177*4882a593Smuzhiyun #define EMAC_RMR_SP 0x80000000 178*4882a593Smuzhiyun #define EMAC_RMR_SFCS 0x40000000 179*4882a593Smuzhiyun #define EMAC_RMR_RRP 0x20000000 180*4882a593Smuzhiyun #define EMAC_RMR_RFP 0x10000000 181*4882a593Smuzhiyun #define EMAC_RMR_ROP 0x08000000 182*4882a593Smuzhiyun #define EMAC_RMR_RPIR 0x04000000 183*4882a593Smuzhiyun #define EMAC_RMR_PPP 0x02000000 184*4882a593Smuzhiyun #define EMAC_RMR_PME 0x01000000 185*4882a593Smuzhiyun #define EMAC_RMR_PMME 0x00800000 186*4882a593Smuzhiyun #define EMAC_RMR_IAE 0x00400000 187*4882a593Smuzhiyun #define EMAC_RMR_MIAE 0x00200000 188*4882a593Smuzhiyun #define EMAC_RMR_BAE 0x00100000 189*4882a593Smuzhiyun #define EMAC_RMR_MAE 0x00080000 190*4882a593Smuzhiyun #define EMAC_RMR_BASE 0x00000000 191*4882a593Smuzhiyun #define EMAC4_RMR_RFAF_2_32 0x00000001 192*4882a593Smuzhiyun #define EMAC4_RMR_RFAF_4_64 0x00000002 193*4882a593Smuzhiyun #define EMAC4_RMR_RFAF_8_128 0x00000003 194*4882a593Smuzhiyun #define EMAC4_RMR_RFAF_16_256 0x00000004 195*4882a593Smuzhiyun #define EMAC4_RMR_RFAF_32_512 0x00000005 196*4882a593Smuzhiyun #define EMAC4_RMR_RFAF_64_1024 0x00000006 197*4882a593Smuzhiyun #define EMAC4_RMR_RFAF_128_2048 0x00000007 198*4882a593Smuzhiyun #define EMAC4_RMR_BASE EMAC4_RMR_RFAF_128_2048 199*4882a593Smuzhiyun #define EMAC4_RMR_MJS_MASK 0x0001fff8 200*4882a593Smuzhiyun #define EMAC4_RMR_MJS(s) (((s) << 3) & EMAC4_RMR_MJS_MASK) 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* EMACx_ISR & EMACx_ISER */ 203*4882a593Smuzhiyun #define EMAC4_ISR_TXPE 0x20000000 204*4882a593Smuzhiyun #define EMAC4_ISR_RXPE 0x10000000 205*4882a593Smuzhiyun #define EMAC4_ISR_TXUE 0x08000000 206*4882a593Smuzhiyun #define EMAC4_ISR_RXOE 0x04000000 207*4882a593Smuzhiyun #define EMAC_ISR_OVR 0x02000000 208*4882a593Smuzhiyun #define EMAC_ISR_PP 0x01000000 209*4882a593Smuzhiyun #define EMAC_ISR_BP 0x00800000 210*4882a593Smuzhiyun #define EMAC_ISR_RP 0x00400000 211*4882a593Smuzhiyun #define EMAC_ISR_SE 0x00200000 212*4882a593Smuzhiyun #define EMAC_ISR_ALE 0x00100000 213*4882a593Smuzhiyun #define EMAC_ISR_BFCS 0x00080000 214*4882a593Smuzhiyun #define EMAC_ISR_PTLE 0x00040000 215*4882a593Smuzhiyun #define EMAC_ISR_ORE 0x00020000 216*4882a593Smuzhiyun #define EMAC_ISR_IRE 0x00010000 217*4882a593Smuzhiyun #define EMAC_ISR_SQE 0x00000080 218*4882a593Smuzhiyun #define EMAC_ISR_TE 0x00000040 219*4882a593Smuzhiyun #define EMAC_ISR_MOS 0x00000002 220*4882a593Smuzhiyun #define EMAC_ISR_MOF 0x00000001 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* EMACx_STACR */ 223*4882a593Smuzhiyun #define EMAC_STACR_PHYD_MASK 0xffff 224*4882a593Smuzhiyun #define EMAC_STACR_PHYD_SHIFT 16 225*4882a593Smuzhiyun #define EMAC_STACR_OC 0x00008000 226*4882a593Smuzhiyun #define EMAC_STACR_PHYE 0x00004000 227*4882a593Smuzhiyun #define EMAC_STACR_STAC_MASK 0x00003000 228*4882a593Smuzhiyun #define EMAC_STACR_STAC_READ 0x00001000 229*4882a593Smuzhiyun #define EMAC_STACR_STAC_WRITE 0x00002000 230*4882a593Smuzhiyun #define EMAC_STACR_OPBC_MASK 0x00000C00 231*4882a593Smuzhiyun #define EMAC_STACR_OPBC_50 0x00000000 232*4882a593Smuzhiyun #define EMAC_STACR_OPBC_66 0x00000400 233*4882a593Smuzhiyun #define EMAC_STACR_OPBC_83 0x00000800 234*4882a593Smuzhiyun #define EMAC_STACR_OPBC_100 0x00000C00 235*4882a593Smuzhiyun #define EMAC_STACR_OPBC(freq) ((freq) <= 50 ? EMAC_STACR_OPBC_50 : \ 236*4882a593Smuzhiyun (freq) <= 66 ? EMAC_STACR_OPBC_66 : \ 237*4882a593Smuzhiyun (freq) <= 83 ? EMAC_STACR_OPBC_83 : EMAC_STACR_OPBC_100) 238*4882a593Smuzhiyun #define EMAC_STACR_BASE(opb) EMAC_STACR_OPBC(opb) 239*4882a593Smuzhiyun #define EMAC4_STACR_BASE(opb) 0x00000000 240*4882a593Smuzhiyun #define EMAC_STACR_PCDA_MASK 0x1f 241*4882a593Smuzhiyun #define EMAC_STACR_PCDA_SHIFT 5 242*4882a593Smuzhiyun #define EMAC_STACR_PRA_MASK 0x1f 243*4882a593Smuzhiyun #define EMACX_STACR_STAC_MASK 0x00003800 244*4882a593Smuzhiyun #define EMACX_STACR_STAC_READ 0x00001000 245*4882a593Smuzhiyun #define EMACX_STACR_STAC_WRITE 0x00000800 246*4882a593Smuzhiyun #define EMACX_STACR_STAC_IND_ADDR 0x00002000 247*4882a593Smuzhiyun #define EMACX_STACR_STAC_IND_READ 0x00003800 248*4882a593Smuzhiyun #define EMACX_STACR_STAC_IND_READINC 0x00003000 249*4882a593Smuzhiyun #define EMACX_STACR_STAC_IND_WRITE 0x00002800 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* EMACx_TRTR */ 253*4882a593Smuzhiyun #define EMAC_TRTR_SHIFT_EMAC4 24 254*4882a593Smuzhiyun #define EMAC_TRTR_SHIFT 27 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* EMAC specific TX descriptor control fields (write access) */ 257*4882a593Smuzhiyun #define EMAC_TX_CTRL_GFCS 0x0200 258*4882a593Smuzhiyun #define EMAC_TX_CTRL_GP 0x0100 259*4882a593Smuzhiyun #define EMAC_TX_CTRL_ISA 0x0080 260*4882a593Smuzhiyun #define EMAC_TX_CTRL_RSA 0x0040 261*4882a593Smuzhiyun #define EMAC_TX_CTRL_IVT 0x0020 262*4882a593Smuzhiyun #define EMAC_TX_CTRL_RVT 0x0010 263*4882a593Smuzhiyun #define EMAC_TX_CTRL_TAH_CSUM 0x000e 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* EMAC specific TX descriptor status fields (read access) */ 266*4882a593Smuzhiyun #define EMAC_TX_ST_BFCS 0x0200 267*4882a593Smuzhiyun #define EMAC_TX_ST_LCS 0x0080 268*4882a593Smuzhiyun #define EMAC_TX_ST_ED 0x0040 269*4882a593Smuzhiyun #define EMAC_TX_ST_EC 0x0020 270*4882a593Smuzhiyun #define EMAC_TX_ST_LC 0x0010 271*4882a593Smuzhiyun #define EMAC_TX_ST_MC 0x0008 272*4882a593Smuzhiyun #define EMAC_TX_ST_SC 0x0004 273*4882a593Smuzhiyun #define EMAC_TX_ST_UR 0x0002 274*4882a593Smuzhiyun #define EMAC_TX_ST_SQE 0x0001 275*4882a593Smuzhiyun #define EMAC_IS_BAD_TX (EMAC_TX_ST_LCS | EMAC_TX_ST_ED | \ 276*4882a593Smuzhiyun EMAC_TX_ST_EC | EMAC_TX_ST_LC | \ 277*4882a593Smuzhiyun EMAC_TX_ST_MC | EMAC_TX_ST_UR) 278*4882a593Smuzhiyun #define EMAC_IS_BAD_TX_TAH (EMAC_TX_ST_LCS | EMAC_TX_ST_ED | \ 279*4882a593Smuzhiyun EMAC_TX_ST_EC | EMAC_TX_ST_LC) 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* EMAC specific RX descriptor status fields (read access) */ 282*4882a593Smuzhiyun #define EMAC_RX_ST_OE 0x0200 283*4882a593Smuzhiyun #define EMAC_RX_ST_PP 0x0100 284*4882a593Smuzhiyun #define EMAC_RX_ST_BP 0x0080 285*4882a593Smuzhiyun #define EMAC_RX_ST_RP 0x0040 286*4882a593Smuzhiyun #define EMAC_RX_ST_SE 0x0020 287*4882a593Smuzhiyun #define EMAC_RX_ST_AE 0x0010 288*4882a593Smuzhiyun #define EMAC_RX_ST_BFCS 0x0008 289*4882a593Smuzhiyun #define EMAC_RX_ST_PTL 0x0004 290*4882a593Smuzhiyun #define EMAC_RX_ST_ORE 0x0002 291*4882a593Smuzhiyun #define EMAC_RX_ST_IRE 0x0001 292*4882a593Smuzhiyun #define EMAC_RX_TAH_BAD_CSUM 0x0003 293*4882a593Smuzhiyun #define EMAC_BAD_RX_MASK (EMAC_RX_ST_OE | EMAC_RX_ST_BP | \ 294*4882a593Smuzhiyun EMAC_RX_ST_RP | EMAC_RX_ST_SE | \ 295*4882a593Smuzhiyun EMAC_RX_ST_AE | EMAC_RX_ST_BFCS | \ 296*4882a593Smuzhiyun EMAC_RX_ST_PTL | EMAC_RX_ST_ORE | \ 297*4882a593Smuzhiyun EMAC_RX_ST_IRE ) 298*4882a593Smuzhiyun #endif /* __IBM_NEWEMAC_H */ 299