1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/net/ethernet/ibm/ehea/ehea_phyp.h
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * eHEA ethernet device driver for IBM eServer System p
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * (C) Copyright IBM Corp. 2006
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Authors:
10*4882a593Smuzhiyun * Christoph Raisch <raisch@de.ibm.com>
11*4882a593Smuzhiyun * Jan-Bernd Themann <themann@de.ibm.com>
12*4882a593Smuzhiyun * Thomas Klein <tklein@de.ibm.com>
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #ifndef __EHEA_PHYP_H__
16*4882a593Smuzhiyun #define __EHEA_PHYP_H__
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <asm/hvcall.h>
20*4882a593Smuzhiyun #include "ehea.h"
21*4882a593Smuzhiyun #include "ehea_hw.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Some abbreviations used here:
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * hcp_* - structures, variables and functions releated to Hypervisor Calls
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Number of pages which can be registered at once by H_REGISTER_HEA_RPAGES */
29*4882a593Smuzhiyun #define EHEA_MAX_RPAGE 512
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Notification Event Queue (NEQ) Entry bit masks */
32*4882a593Smuzhiyun #define NEQE_EVENT_CODE EHEA_BMASK_IBM(2, 7)
33*4882a593Smuzhiyun #define NEQE_PORTNUM EHEA_BMASK_IBM(32, 47)
34*4882a593Smuzhiyun #define NEQE_PORT_UP EHEA_BMASK_IBM(16, 16)
35*4882a593Smuzhiyun #define NEQE_EXTSWITCH_PORT_UP EHEA_BMASK_IBM(17, 17)
36*4882a593Smuzhiyun #define NEQE_EXTSWITCH_PRIMARY EHEA_BMASK_IBM(18, 18)
37*4882a593Smuzhiyun #define NEQE_PLID EHEA_BMASK_IBM(16, 47)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Notification Event Codes */
40*4882a593Smuzhiyun #define EHEA_EC_PORTSTATE_CHG 0x30
41*4882a593Smuzhiyun #define EHEA_EC_ADAPTER_MALFUNC 0x32
42*4882a593Smuzhiyun #define EHEA_EC_PORT_MALFUNC 0x33
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Notification Event Log Register (NELR) bit masks */
45*4882a593Smuzhiyun #define NELR_PORT_MALFUNC EHEA_BMASK_IBM(61, 61)
46*4882a593Smuzhiyun #define NELR_ADAPTER_MALFUNC EHEA_BMASK_IBM(62, 62)
47*4882a593Smuzhiyun #define NELR_PORTSTATE_CHG EHEA_BMASK_IBM(63, 63)
48*4882a593Smuzhiyun
hcp_epas_ctor(struct h_epas * epas,u64 paddr_kernel,u64 paddr_user)49*4882a593Smuzhiyun static inline void hcp_epas_ctor(struct h_epas *epas, u64 paddr_kernel,
50*4882a593Smuzhiyun u64 paddr_user)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun /* To support 64k pages we must round to 64k page boundary */
53*4882a593Smuzhiyun epas->kernel.addr = ioremap((paddr_kernel & PAGE_MASK), PAGE_SIZE) +
54*4882a593Smuzhiyun (paddr_kernel & ~PAGE_MASK);
55*4882a593Smuzhiyun epas->user.addr = paddr_user;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
hcp_epas_dtor(struct h_epas * epas)58*4882a593Smuzhiyun static inline void hcp_epas_dtor(struct h_epas *epas)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun if (epas->kernel.addr)
61*4882a593Smuzhiyun iounmap((void __iomem *)((u64)epas->kernel.addr & PAGE_MASK));
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun epas->user.addr = 0;
64*4882a593Smuzhiyun epas->kernel.addr = 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct hcp_modify_qp_cb0 {
68*4882a593Smuzhiyun u64 qp_ctl_reg; /* 00 */
69*4882a593Smuzhiyun u32 max_swqe; /* 02 */
70*4882a593Smuzhiyun u32 max_rwqe; /* 03 */
71*4882a593Smuzhiyun u32 port_nb; /* 04 */
72*4882a593Smuzhiyun u32 reserved0; /* 05 */
73*4882a593Smuzhiyun u64 qp_aer; /* 06 */
74*4882a593Smuzhiyun u64 qp_tenure; /* 08 */
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Hcall Query/Modify Queue Pair Control Block 0 Selection Mask Bits */
78*4882a593Smuzhiyun #define H_QPCB0_ALL EHEA_BMASK_IBM(0, 5)
79*4882a593Smuzhiyun #define H_QPCB0_QP_CTL_REG EHEA_BMASK_IBM(0, 0)
80*4882a593Smuzhiyun #define H_QPCB0_MAX_SWQE EHEA_BMASK_IBM(1, 1)
81*4882a593Smuzhiyun #define H_QPCB0_MAX_RWQE EHEA_BMASK_IBM(2, 2)
82*4882a593Smuzhiyun #define H_QPCB0_PORT_NB EHEA_BMASK_IBM(3, 3)
83*4882a593Smuzhiyun #define H_QPCB0_QP_AER EHEA_BMASK_IBM(4, 4)
84*4882a593Smuzhiyun #define H_QPCB0_QP_TENURE EHEA_BMASK_IBM(5, 5)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Queue Pair Control Register Status Bits */
87*4882a593Smuzhiyun #define H_QP_CR_ENABLED 0x8000000000000000ULL /* QP enabled */
88*4882a593Smuzhiyun /* QP States: */
89*4882a593Smuzhiyun #define H_QP_CR_STATE_RESET 0x0000010000000000ULL /* Reset */
90*4882a593Smuzhiyun #define H_QP_CR_STATE_INITIALIZED 0x0000020000000000ULL /* Initialized */
91*4882a593Smuzhiyun #define H_QP_CR_STATE_RDY2RCV 0x0000030000000000ULL /* Ready to recv */
92*4882a593Smuzhiyun #define H_QP_CR_STATE_RDY2SND 0x0000050000000000ULL /* Ready to send */
93*4882a593Smuzhiyun #define H_QP_CR_STATE_ERROR 0x0000800000000000ULL /* Error */
94*4882a593Smuzhiyun #define H_QP_CR_RES_STATE 0x0000007F00000000ULL /* Resultant state */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct hcp_modify_qp_cb1 {
97*4882a593Smuzhiyun u32 qpn; /* 00 */
98*4882a593Smuzhiyun u32 qp_asyn_ev_eq_nb; /* 01 */
99*4882a593Smuzhiyun u64 sq_cq_handle; /* 02 */
100*4882a593Smuzhiyun u64 rq_cq_handle; /* 04 */
101*4882a593Smuzhiyun /* sgel = scatter gather element */
102*4882a593Smuzhiyun u32 sgel_nb_sq; /* 06 */
103*4882a593Smuzhiyun u32 sgel_nb_rq1; /* 07 */
104*4882a593Smuzhiyun u32 sgel_nb_rq2; /* 08 */
105*4882a593Smuzhiyun u32 sgel_nb_rq3; /* 09 */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Hcall Query/Modify Queue Pair Control Block 1 Selection Mask Bits */
109*4882a593Smuzhiyun #define H_QPCB1_ALL EHEA_BMASK_IBM(0, 7)
110*4882a593Smuzhiyun #define H_QPCB1_QPN EHEA_BMASK_IBM(0, 0)
111*4882a593Smuzhiyun #define H_QPCB1_ASYN_EV_EQ_NB EHEA_BMASK_IBM(1, 1)
112*4882a593Smuzhiyun #define H_QPCB1_SQ_CQ_HANDLE EHEA_BMASK_IBM(2, 2)
113*4882a593Smuzhiyun #define H_QPCB1_RQ_CQ_HANDLE EHEA_BMASK_IBM(3, 3)
114*4882a593Smuzhiyun #define H_QPCB1_SGEL_NB_SQ EHEA_BMASK_IBM(4, 4)
115*4882a593Smuzhiyun #define H_QPCB1_SGEL_NB_RQ1 EHEA_BMASK_IBM(5, 5)
116*4882a593Smuzhiyun #define H_QPCB1_SGEL_NB_RQ2 EHEA_BMASK_IBM(6, 6)
117*4882a593Smuzhiyun #define H_QPCB1_SGEL_NB_RQ3 EHEA_BMASK_IBM(7, 7)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct hcp_query_ehea {
120*4882a593Smuzhiyun u32 cur_num_qps; /* 00 */
121*4882a593Smuzhiyun u32 cur_num_cqs; /* 01 */
122*4882a593Smuzhiyun u32 cur_num_eqs; /* 02 */
123*4882a593Smuzhiyun u32 cur_num_mrs; /* 03 */
124*4882a593Smuzhiyun u32 auth_level; /* 04 */
125*4882a593Smuzhiyun u32 max_num_qps; /* 05 */
126*4882a593Smuzhiyun u32 max_num_cqs; /* 06 */
127*4882a593Smuzhiyun u32 max_num_eqs; /* 07 */
128*4882a593Smuzhiyun u32 max_num_mrs; /* 08 */
129*4882a593Smuzhiyun u32 reserved0; /* 09 */
130*4882a593Smuzhiyun u32 int_clock_freq; /* 10 */
131*4882a593Smuzhiyun u32 max_num_pds; /* 11 */
132*4882a593Smuzhiyun u32 max_num_addr_handles; /* 12 */
133*4882a593Smuzhiyun u32 max_num_cqes; /* 13 */
134*4882a593Smuzhiyun u32 max_num_wqes; /* 14 */
135*4882a593Smuzhiyun u32 max_num_sgel_rq1wqe; /* 15 */
136*4882a593Smuzhiyun u32 max_num_sgel_rq2wqe; /* 16 */
137*4882a593Smuzhiyun u32 max_num_sgel_rq3wqe; /* 17 */
138*4882a593Smuzhiyun u32 mr_page_size; /* 18 */
139*4882a593Smuzhiyun u32 reserved1; /* 19 */
140*4882a593Smuzhiyun u64 max_mr_size; /* 20 */
141*4882a593Smuzhiyun u64 reserved2; /* 22 */
142*4882a593Smuzhiyun u32 num_ports; /* 24 */
143*4882a593Smuzhiyun u32 reserved3; /* 25 */
144*4882a593Smuzhiyun u32 reserved4; /* 26 */
145*4882a593Smuzhiyun u32 reserved5; /* 27 */
146*4882a593Smuzhiyun u64 max_mc_mac; /* 28 */
147*4882a593Smuzhiyun u64 ehea_cap; /* 30 */
148*4882a593Smuzhiyun u32 max_isn_per_eq; /* 32 */
149*4882a593Smuzhiyun u32 max_num_neq; /* 33 */
150*4882a593Smuzhiyun u64 max_num_vlan_ids; /* 34 */
151*4882a593Smuzhiyun u32 max_num_port_group; /* 36 */
152*4882a593Smuzhiyun u32 max_num_phys_port; /* 37 */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Hcall Query/Modify Port Control Block defines */
157*4882a593Smuzhiyun #define H_PORT_CB0 0
158*4882a593Smuzhiyun #define H_PORT_CB1 1
159*4882a593Smuzhiyun #define H_PORT_CB2 2
160*4882a593Smuzhiyun #define H_PORT_CB3 3
161*4882a593Smuzhiyun #define H_PORT_CB4 4
162*4882a593Smuzhiyun #define H_PORT_CB5 5
163*4882a593Smuzhiyun #define H_PORT_CB6 6
164*4882a593Smuzhiyun #define H_PORT_CB7 7
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct hcp_ehea_port_cb0 {
167*4882a593Smuzhiyun u64 port_mac_addr;
168*4882a593Smuzhiyun u64 port_rc;
169*4882a593Smuzhiyun u64 reserved0;
170*4882a593Smuzhiyun u32 port_op_state;
171*4882a593Smuzhiyun u32 port_speed;
172*4882a593Smuzhiyun u32 ext_swport_op_state;
173*4882a593Smuzhiyun u32 neg_tpf_prpf;
174*4882a593Smuzhiyun u32 num_default_qps;
175*4882a593Smuzhiyun u32 reserved1;
176*4882a593Smuzhiyun u64 default_qpn_arr[16];
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Hcall Query/Modify Port Control Block 0 Selection Mask Bits */
180*4882a593Smuzhiyun #define H_PORT_CB0_ALL EHEA_BMASK_IBM(0, 7) /* Set all bits */
181*4882a593Smuzhiyun #define H_PORT_CB0_MAC EHEA_BMASK_IBM(0, 0) /* MAC address */
182*4882a593Smuzhiyun #define H_PORT_CB0_PRC EHEA_BMASK_IBM(1, 1) /* Port Recv Control */
183*4882a593Smuzhiyun #define H_PORT_CB0_DEFQPNARRAY EHEA_BMASK_IBM(7, 7) /* Default QPN Array */
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Hcall Query Port: Returned port speed values */
186*4882a593Smuzhiyun #define H_SPEED_10M_H 1 /* 10 Mbps, Half Duplex */
187*4882a593Smuzhiyun #define H_SPEED_10M_F 2 /* 10 Mbps, Full Duplex */
188*4882a593Smuzhiyun #define H_SPEED_100M_H 3 /* 100 Mbps, Half Duplex */
189*4882a593Smuzhiyun #define H_SPEED_100M_F 4 /* 100 Mbps, Full Duplex */
190*4882a593Smuzhiyun #define H_SPEED_1G_F 6 /* 1 Gbps, Full Duplex */
191*4882a593Smuzhiyun #define H_SPEED_10G_F 8 /* 10 Gbps, Full Duplex */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Port Receive Control Status Bits */
194*4882a593Smuzhiyun #define PXLY_RC_VALID EHEA_BMASK_IBM(49, 49)
195*4882a593Smuzhiyun #define PXLY_RC_VLAN_XTRACT EHEA_BMASK_IBM(50, 50)
196*4882a593Smuzhiyun #define PXLY_RC_TCP_6_TUPLE EHEA_BMASK_IBM(51, 51)
197*4882a593Smuzhiyun #define PXLY_RC_UDP_6_TUPLE EHEA_BMASK_IBM(52, 52)
198*4882a593Smuzhiyun #define PXLY_RC_TCP_3_TUPLE EHEA_BMASK_IBM(53, 53)
199*4882a593Smuzhiyun #define PXLY_RC_TCP_2_TUPLE EHEA_BMASK_IBM(54, 54)
200*4882a593Smuzhiyun #define PXLY_RC_LLC_SNAP EHEA_BMASK_IBM(55, 55)
201*4882a593Smuzhiyun #define PXLY_RC_JUMBO_FRAME EHEA_BMASK_IBM(56, 56)
202*4882a593Smuzhiyun #define PXLY_RC_FRAG_IP_PKT EHEA_BMASK_IBM(57, 57)
203*4882a593Smuzhiyun #define PXLY_RC_TCP_UDP_CHKSUM EHEA_BMASK_IBM(58, 58)
204*4882a593Smuzhiyun #define PXLY_RC_IP_CHKSUM EHEA_BMASK_IBM(59, 59)
205*4882a593Smuzhiyun #define PXLY_RC_MAC_FILTER EHEA_BMASK_IBM(60, 60)
206*4882a593Smuzhiyun #define PXLY_RC_UNTAG_FILTER EHEA_BMASK_IBM(61, 61)
207*4882a593Smuzhiyun #define PXLY_RC_VLAN_TAG_FILTER EHEA_BMASK_IBM(62, 63)
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define PXLY_RC_VLAN_FILTER 2
210*4882a593Smuzhiyun #define PXLY_RC_VLAN_PERM 0
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define H_PORT_CB1_ALL 0x8000000000000000ULL
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun struct hcp_ehea_port_cb1 {
216*4882a593Smuzhiyun u64 vlan_filter[64];
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define H_PORT_CB2_ALL 0xFFE0000000000000ULL
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun struct hcp_ehea_port_cb2 {
222*4882a593Smuzhiyun u64 rxo;
223*4882a593Smuzhiyun u64 rxucp;
224*4882a593Smuzhiyun u64 rxufd;
225*4882a593Smuzhiyun u64 rxuerr;
226*4882a593Smuzhiyun u64 rxftl;
227*4882a593Smuzhiyun u64 rxmcp;
228*4882a593Smuzhiyun u64 rxbcp;
229*4882a593Smuzhiyun u64 txo;
230*4882a593Smuzhiyun u64 txucp;
231*4882a593Smuzhiyun u64 txmcp;
232*4882a593Smuzhiyun u64 txbcp;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun struct hcp_ehea_port_cb3 {
236*4882a593Smuzhiyun u64 vlan_bc_filter[64];
237*4882a593Smuzhiyun u64 vlan_mc_filter[64];
238*4882a593Smuzhiyun u64 vlan_un_filter[64];
239*4882a593Smuzhiyun u64 port_mac_hash_array[64];
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define H_PORT_CB4_ALL 0xF000000000000000ULL
243*4882a593Smuzhiyun #define H_PORT_CB4_JUMBO 0x1000000000000000ULL
244*4882a593Smuzhiyun #define H_PORT_CB4_SPEED 0x8000000000000000ULL
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun struct hcp_ehea_port_cb4 {
247*4882a593Smuzhiyun u32 port_speed;
248*4882a593Smuzhiyun u32 pause_frame;
249*4882a593Smuzhiyun u32 ens_port_op_state;
250*4882a593Smuzhiyun u32 jumbo_frame;
251*4882a593Smuzhiyun u32 ens_port_wrap;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Hcall Query/Modify Port Control Block 5 Selection Mask Bits */
255*4882a593Smuzhiyun #define H_PORT_CB5_RCU 0x0001000000000000ULL
256*4882a593Smuzhiyun #define PXS_RCU EHEA_BMASK_IBM(61, 63)
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun struct hcp_ehea_port_cb5 {
259*4882a593Smuzhiyun u64 prc; /* 00 */
260*4882a593Smuzhiyun u64 uaa; /* 01 */
261*4882a593Smuzhiyun u64 macvc; /* 02 */
262*4882a593Smuzhiyun u64 xpcsc; /* 03 */
263*4882a593Smuzhiyun u64 xpcsp; /* 04 */
264*4882a593Smuzhiyun u64 pcsid; /* 05 */
265*4882a593Smuzhiyun u64 xpcsst; /* 06 */
266*4882a593Smuzhiyun u64 pthlb; /* 07 */
267*4882a593Smuzhiyun u64 pthrb; /* 08 */
268*4882a593Smuzhiyun u64 pqu; /* 09 */
269*4882a593Smuzhiyun u64 pqd; /* 10 */
270*4882a593Smuzhiyun u64 prt; /* 11 */
271*4882a593Smuzhiyun u64 wsth; /* 12 */
272*4882a593Smuzhiyun u64 rcb; /* 13 */
273*4882a593Smuzhiyun u64 rcm; /* 14 */
274*4882a593Smuzhiyun u64 rcu; /* 15 */
275*4882a593Smuzhiyun u64 macc; /* 16 */
276*4882a593Smuzhiyun u64 pc; /* 17 */
277*4882a593Smuzhiyun u64 pst; /* 18 */
278*4882a593Smuzhiyun u64 ducqpn; /* 19 */
279*4882a593Smuzhiyun u64 mcqpn; /* 20 */
280*4882a593Smuzhiyun u64 mma; /* 21 */
281*4882a593Smuzhiyun u64 pmc0h; /* 22 */
282*4882a593Smuzhiyun u64 pmc0l; /* 23 */
283*4882a593Smuzhiyun u64 lbc; /* 24 */
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define H_PORT_CB6_ALL 0xFFFFFE7FFFFF8000ULL
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun struct hcp_ehea_port_cb6 {
289*4882a593Smuzhiyun u64 rxo; /* 00 */
290*4882a593Smuzhiyun u64 rx64; /* 01 */
291*4882a593Smuzhiyun u64 rx65; /* 02 */
292*4882a593Smuzhiyun u64 rx128; /* 03 */
293*4882a593Smuzhiyun u64 rx256; /* 04 */
294*4882a593Smuzhiyun u64 rx512; /* 05 */
295*4882a593Smuzhiyun u64 rx1024; /* 06 */
296*4882a593Smuzhiyun u64 rxbfcs; /* 07 */
297*4882a593Smuzhiyun u64 rxime; /* 08 */
298*4882a593Smuzhiyun u64 rxrle; /* 09 */
299*4882a593Smuzhiyun u64 rxorle; /* 10 */
300*4882a593Smuzhiyun u64 rxftl; /* 11 */
301*4882a593Smuzhiyun u64 rxjab; /* 12 */
302*4882a593Smuzhiyun u64 rxse; /* 13 */
303*4882a593Smuzhiyun u64 rxce; /* 14 */
304*4882a593Smuzhiyun u64 rxrf; /* 15 */
305*4882a593Smuzhiyun u64 rxfrag; /* 16 */
306*4882a593Smuzhiyun u64 rxuoc; /* 17 */
307*4882a593Smuzhiyun u64 rxcpf; /* 18 */
308*4882a593Smuzhiyun u64 rxsb; /* 19 */
309*4882a593Smuzhiyun u64 rxfd; /* 20 */
310*4882a593Smuzhiyun u64 rxoerr; /* 21 */
311*4882a593Smuzhiyun u64 rxaln; /* 22 */
312*4882a593Smuzhiyun u64 ducqpn; /* 23 */
313*4882a593Smuzhiyun u64 reserved0; /* 24 */
314*4882a593Smuzhiyun u64 rxmcp; /* 25 */
315*4882a593Smuzhiyun u64 rxbcp; /* 26 */
316*4882a593Smuzhiyun u64 txmcp; /* 27 */
317*4882a593Smuzhiyun u64 txbcp; /* 28 */
318*4882a593Smuzhiyun u64 txo; /* 29 */
319*4882a593Smuzhiyun u64 tx64; /* 30 */
320*4882a593Smuzhiyun u64 tx65; /* 31 */
321*4882a593Smuzhiyun u64 tx128; /* 32 */
322*4882a593Smuzhiyun u64 tx256; /* 33 */
323*4882a593Smuzhiyun u64 tx512; /* 34 */
324*4882a593Smuzhiyun u64 tx1024; /* 35 */
325*4882a593Smuzhiyun u64 txbfcs; /* 36 */
326*4882a593Smuzhiyun u64 txcpf; /* 37 */
327*4882a593Smuzhiyun u64 txlf; /* 38 */
328*4882a593Smuzhiyun u64 txrf; /* 39 */
329*4882a593Smuzhiyun u64 txime; /* 40 */
330*4882a593Smuzhiyun u64 txsc; /* 41 */
331*4882a593Smuzhiyun u64 txmc; /* 42 */
332*4882a593Smuzhiyun u64 txsqe; /* 43 */
333*4882a593Smuzhiyun u64 txdef; /* 44 */
334*4882a593Smuzhiyun u64 txlcol; /* 45 */
335*4882a593Smuzhiyun u64 txexcol; /* 46 */
336*4882a593Smuzhiyun u64 txcse; /* 47 */
337*4882a593Smuzhiyun u64 txbor; /* 48 */
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #define H_PORT_CB7_DUCQPN 0x8000000000000000ULL
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun struct hcp_ehea_port_cb7 {
343*4882a593Smuzhiyun u64 def_uc_qpn;
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun u64 ehea_h_query_ehea_qp(const u64 adapter_handle,
347*4882a593Smuzhiyun const u8 qp_category,
348*4882a593Smuzhiyun const u64 qp_handle, const u64 sel_mask,
349*4882a593Smuzhiyun void *cb_addr);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun u64 ehea_h_modify_ehea_qp(const u64 adapter_handle,
352*4882a593Smuzhiyun const u8 cat,
353*4882a593Smuzhiyun const u64 qp_handle,
354*4882a593Smuzhiyun const u64 sel_mask,
355*4882a593Smuzhiyun void *cb_addr,
356*4882a593Smuzhiyun u64 *inv_attr_id,
357*4882a593Smuzhiyun u64 *proc_mask, u16 *out_swr, u16 *out_rwr);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun u64 ehea_h_alloc_resource_eq(const u64 adapter_handle,
360*4882a593Smuzhiyun struct ehea_eq_attr *eq_attr, u64 *eq_handle);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun u64 ehea_h_alloc_resource_cq(const u64 adapter_handle,
363*4882a593Smuzhiyun struct ehea_cq_attr *cq_attr,
364*4882a593Smuzhiyun u64 *cq_handle, struct h_epas *epas);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun u64 ehea_h_alloc_resource_qp(const u64 adapter_handle,
367*4882a593Smuzhiyun struct ehea_qp_init_attr *init_attr,
368*4882a593Smuzhiyun const u32 pd,
369*4882a593Smuzhiyun u64 *qp_handle, struct h_epas *h_epas);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #define H_REG_RPAGE_PAGE_SIZE EHEA_BMASK_IBM(48, 55)
372*4882a593Smuzhiyun #define H_REG_RPAGE_QT EHEA_BMASK_IBM(62, 63)
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun u64 ehea_h_register_rpage(const u64 adapter_handle,
375*4882a593Smuzhiyun const u8 pagesize,
376*4882a593Smuzhiyun const u8 queue_type,
377*4882a593Smuzhiyun const u64 resource_handle,
378*4882a593Smuzhiyun const u64 log_pageaddr, u64 count);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #define H_DISABLE_GET_EHEA_WQE_P 1
381*4882a593Smuzhiyun #define H_DISABLE_GET_SQ_WQE_P 2
382*4882a593Smuzhiyun #define H_DISABLE_GET_RQC 3
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun u64 ehea_h_disable_and_get_hea(const u64 adapter_handle, const u64 qp_handle);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun #define FORCE_FREE 1
387*4882a593Smuzhiyun #define NORMAL_FREE 0
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun u64 ehea_h_free_resource(const u64 adapter_handle, const u64 res_handle,
390*4882a593Smuzhiyun u64 force_bit);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun u64 ehea_h_alloc_resource_mr(const u64 adapter_handle, const u64 vaddr,
393*4882a593Smuzhiyun const u64 length, const u32 access_ctrl,
394*4882a593Smuzhiyun const u32 pd, u64 *mr_handle, u32 *lkey);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun u64 ehea_h_register_rpage_mr(const u64 adapter_handle, const u64 mr_handle,
397*4882a593Smuzhiyun const u8 pagesize, const u8 queue_type,
398*4882a593Smuzhiyun const u64 log_pageaddr, const u64 count);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun u64 ehea_h_register_smr(const u64 adapter_handle, const u64 orig_mr_handle,
401*4882a593Smuzhiyun const u64 vaddr_in, const u32 access_ctrl, const u32 pd,
402*4882a593Smuzhiyun struct ehea_mr *mr);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun u64 ehea_h_query_ehea(const u64 adapter_handle, void *cb_addr);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* output param R5 */
407*4882a593Smuzhiyun #define H_MEHEAPORT_CAT EHEA_BMASK_IBM(40, 47)
408*4882a593Smuzhiyun #define H_MEHEAPORT_PN EHEA_BMASK_IBM(48, 63)
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun u64 ehea_h_query_ehea_port(const u64 adapter_handle, const u16 port_num,
411*4882a593Smuzhiyun const u8 cb_cat, const u64 select_mask,
412*4882a593Smuzhiyun void *cb_addr);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun u64 ehea_h_modify_ehea_port(const u64 adapter_handle, const u16 port_num,
415*4882a593Smuzhiyun const u8 cb_cat, const u64 select_mask,
416*4882a593Smuzhiyun void *cb_addr);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun #define H_REGBCMC_PN EHEA_BMASK_IBM(48, 63)
419*4882a593Smuzhiyun #define H_REGBCMC_REGTYPE EHEA_BMASK_IBM(60, 63)
420*4882a593Smuzhiyun #define H_REGBCMC_MACADDR EHEA_BMASK_IBM(16, 63)
421*4882a593Smuzhiyun #define H_REGBCMC_VLANID EHEA_BMASK_IBM(52, 63)
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun u64 ehea_h_reg_dereg_bcmc(const u64 adapter_handle, const u16 port_num,
424*4882a593Smuzhiyun const u8 reg_type, const u64 mc_mac_addr,
425*4882a593Smuzhiyun const u16 vlan_id, const u32 hcall_id);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun u64 ehea_h_reset_events(const u64 adapter_handle, const u64 neq_handle,
428*4882a593Smuzhiyun const u64 event_mask);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun u64 ehea_h_error_data(const u64 adapter_handle, const u64 ressource_handle,
431*4882a593Smuzhiyun void *rblock);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #endif /* __EHEA_PHYP_H__ */
434