1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/net/ethernet/ibm/ehea/ehea_hw.h
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * eHEA ethernet device driver for IBM eServer System p
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * (C) Copyright IBM Corp. 2006
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Authors:
10*4882a593Smuzhiyun * Christoph Raisch <raisch@de.ibm.com>
11*4882a593Smuzhiyun * Jan-Bernd Themann <themann@de.ibm.com>
12*4882a593Smuzhiyun * Thomas Klein <tklein@de.ibm.com>
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #ifndef __EHEA_HW_H__
16*4882a593Smuzhiyun #define __EHEA_HW_H__
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define QPX_SQA_VALUE EHEA_BMASK_IBM(48, 63)
19*4882a593Smuzhiyun #define QPX_RQ1A_VALUE EHEA_BMASK_IBM(48, 63)
20*4882a593Smuzhiyun #define QPX_RQ2A_VALUE EHEA_BMASK_IBM(48, 63)
21*4882a593Smuzhiyun #define QPX_RQ3A_VALUE EHEA_BMASK_IBM(48, 63)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define QPTEMM_OFFSET(x) offsetof(struct ehea_qptemm, x)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct ehea_qptemm {
26*4882a593Smuzhiyun u64 qpx_hcr;
27*4882a593Smuzhiyun u64 qpx_c;
28*4882a593Smuzhiyun u64 qpx_herr;
29*4882a593Smuzhiyun u64 qpx_aer;
30*4882a593Smuzhiyun u64 qpx_sqa;
31*4882a593Smuzhiyun u64 qpx_sqc;
32*4882a593Smuzhiyun u64 qpx_rq1a;
33*4882a593Smuzhiyun u64 qpx_rq1c;
34*4882a593Smuzhiyun u64 qpx_st;
35*4882a593Smuzhiyun u64 qpx_aerr;
36*4882a593Smuzhiyun u64 qpx_tenure;
37*4882a593Smuzhiyun u64 qpx_reserved1[(0x098 - 0x058) / 8];
38*4882a593Smuzhiyun u64 qpx_portp;
39*4882a593Smuzhiyun u64 qpx_reserved2[(0x100 - 0x0A0) / 8];
40*4882a593Smuzhiyun u64 qpx_t;
41*4882a593Smuzhiyun u64 qpx_sqhp;
42*4882a593Smuzhiyun u64 qpx_sqptp;
43*4882a593Smuzhiyun u64 qpx_reserved3[(0x140 - 0x118) / 8];
44*4882a593Smuzhiyun u64 qpx_sqwsize;
45*4882a593Smuzhiyun u64 qpx_reserved4[(0x170 - 0x148) / 8];
46*4882a593Smuzhiyun u64 qpx_sqsize;
47*4882a593Smuzhiyun u64 qpx_reserved5[(0x1B0 - 0x178) / 8];
48*4882a593Smuzhiyun u64 qpx_sigt;
49*4882a593Smuzhiyun u64 qpx_wqecnt;
50*4882a593Smuzhiyun u64 qpx_rq1hp;
51*4882a593Smuzhiyun u64 qpx_rq1ptp;
52*4882a593Smuzhiyun u64 qpx_rq1size;
53*4882a593Smuzhiyun u64 qpx_reserved6[(0x220 - 0x1D8) / 8];
54*4882a593Smuzhiyun u64 qpx_rq1wsize;
55*4882a593Smuzhiyun u64 qpx_reserved7[(0x240 - 0x228) / 8];
56*4882a593Smuzhiyun u64 qpx_pd;
57*4882a593Smuzhiyun u64 qpx_scqn;
58*4882a593Smuzhiyun u64 qpx_rcqn;
59*4882a593Smuzhiyun u64 qpx_aeqn;
60*4882a593Smuzhiyun u64 reserved49;
61*4882a593Smuzhiyun u64 qpx_ram;
62*4882a593Smuzhiyun u64 qpx_reserved8[(0x300 - 0x270) / 8];
63*4882a593Smuzhiyun u64 qpx_rq2a;
64*4882a593Smuzhiyun u64 qpx_rq2c;
65*4882a593Smuzhiyun u64 qpx_rq2hp;
66*4882a593Smuzhiyun u64 qpx_rq2ptp;
67*4882a593Smuzhiyun u64 qpx_rq2size;
68*4882a593Smuzhiyun u64 qpx_rq2wsize;
69*4882a593Smuzhiyun u64 qpx_rq2th;
70*4882a593Smuzhiyun u64 qpx_rq3a;
71*4882a593Smuzhiyun u64 qpx_rq3c;
72*4882a593Smuzhiyun u64 qpx_rq3hp;
73*4882a593Smuzhiyun u64 qpx_rq3ptp;
74*4882a593Smuzhiyun u64 qpx_rq3size;
75*4882a593Smuzhiyun u64 qpx_rq3wsize;
76*4882a593Smuzhiyun u64 qpx_rq3th;
77*4882a593Smuzhiyun u64 qpx_lpn;
78*4882a593Smuzhiyun u64 qpx_reserved9[(0x400 - 0x378) / 8];
79*4882a593Smuzhiyun u64 reserved_ext[(0x500 - 0x400) / 8];
80*4882a593Smuzhiyun u64 reserved2[(0x1000 - 0x500) / 8];
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define MRx_HCR_LPARID_VALID EHEA_BMASK_IBM(0, 0)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define MRMWMM_OFFSET(x) offsetof(struct ehea_mrmwmm, x)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct ehea_mrmwmm {
88*4882a593Smuzhiyun u64 mrx_hcr;
89*4882a593Smuzhiyun u64 mrx_c;
90*4882a593Smuzhiyun u64 mrx_herr;
91*4882a593Smuzhiyun u64 mrx_aer;
92*4882a593Smuzhiyun u64 mrx_pp;
93*4882a593Smuzhiyun u64 reserved1;
94*4882a593Smuzhiyun u64 reserved2;
95*4882a593Smuzhiyun u64 reserved3;
96*4882a593Smuzhiyun u64 reserved4[(0x200 - 0x40) / 8];
97*4882a593Smuzhiyun u64 mrx_ctl[64];
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define QPEDMM_OFFSET(x) offsetof(struct ehea_qpedmm, x)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct ehea_qpedmm {
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun u64 reserved0[(0x400) / 8];
105*4882a593Smuzhiyun u64 qpedx_phh;
106*4882a593Smuzhiyun u64 qpedx_ppsgp;
107*4882a593Smuzhiyun u64 qpedx_ppsgu;
108*4882a593Smuzhiyun u64 qpedx_ppdgp;
109*4882a593Smuzhiyun u64 qpedx_ppdgu;
110*4882a593Smuzhiyun u64 qpedx_aph;
111*4882a593Smuzhiyun u64 qpedx_apsgp;
112*4882a593Smuzhiyun u64 qpedx_apsgu;
113*4882a593Smuzhiyun u64 qpedx_apdgp;
114*4882a593Smuzhiyun u64 qpedx_apdgu;
115*4882a593Smuzhiyun u64 qpedx_apav;
116*4882a593Smuzhiyun u64 qpedx_apsav;
117*4882a593Smuzhiyun u64 qpedx_hcr;
118*4882a593Smuzhiyun u64 reserved1[4];
119*4882a593Smuzhiyun u64 qpedx_rrl0;
120*4882a593Smuzhiyun u64 qpedx_rrrkey0;
121*4882a593Smuzhiyun u64 qpedx_rrva0;
122*4882a593Smuzhiyun u64 reserved2;
123*4882a593Smuzhiyun u64 qpedx_rrl1;
124*4882a593Smuzhiyun u64 qpedx_rrrkey1;
125*4882a593Smuzhiyun u64 qpedx_rrva1;
126*4882a593Smuzhiyun u64 reserved3;
127*4882a593Smuzhiyun u64 qpedx_rrl2;
128*4882a593Smuzhiyun u64 qpedx_rrrkey2;
129*4882a593Smuzhiyun u64 qpedx_rrva2;
130*4882a593Smuzhiyun u64 reserved4;
131*4882a593Smuzhiyun u64 qpedx_rrl3;
132*4882a593Smuzhiyun u64 qpedx_rrrkey3;
133*4882a593Smuzhiyun u64 qpedx_rrva3;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define CQX_FECADDER EHEA_BMASK_IBM(32, 63)
137*4882a593Smuzhiyun #define CQX_FEC_CQE_CNT EHEA_BMASK_IBM(32, 63)
138*4882a593Smuzhiyun #define CQX_N1_GENERATE_COMP_EVENT EHEA_BMASK_IBM(0, 0)
139*4882a593Smuzhiyun #define CQX_EP_EVENT_PENDING EHEA_BMASK_IBM(0, 0)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define CQTEMM_OFFSET(x) offsetof(struct ehea_cqtemm, x)
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct ehea_cqtemm {
144*4882a593Smuzhiyun u64 cqx_hcr;
145*4882a593Smuzhiyun u64 cqx_c;
146*4882a593Smuzhiyun u64 cqx_herr;
147*4882a593Smuzhiyun u64 cqx_aer;
148*4882a593Smuzhiyun u64 cqx_ptp;
149*4882a593Smuzhiyun u64 cqx_tp;
150*4882a593Smuzhiyun u64 cqx_fec;
151*4882a593Smuzhiyun u64 cqx_feca;
152*4882a593Smuzhiyun u64 cqx_ep;
153*4882a593Smuzhiyun u64 cqx_eq;
154*4882a593Smuzhiyun u64 reserved1;
155*4882a593Smuzhiyun u64 cqx_n0;
156*4882a593Smuzhiyun u64 cqx_n1;
157*4882a593Smuzhiyun u64 reserved2[(0x1000 - 0x60) / 8];
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define EQTEMM_OFFSET(x) offsetof(struct ehea_eqtemm, x)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun struct ehea_eqtemm {
163*4882a593Smuzhiyun u64 eqx_hcr;
164*4882a593Smuzhiyun u64 eqx_c;
165*4882a593Smuzhiyun u64 eqx_herr;
166*4882a593Smuzhiyun u64 eqx_aer;
167*4882a593Smuzhiyun u64 eqx_ptp;
168*4882a593Smuzhiyun u64 eqx_tp;
169*4882a593Smuzhiyun u64 eqx_ssba;
170*4882a593Smuzhiyun u64 eqx_psba;
171*4882a593Smuzhiyun u64 eqx_cec;
172*4882a593Smuzhiyun u64 eqx_meql;
173*4882a593Smuzhiyun u64 eqx_xisbi;
174*4882a593Smuzhiyun u64 eqx_xisc;
175*4882a593Smuzhiyun u64 eqx_it;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * These access functions will be changed when the dissuccsion about
180*4882a593Smuzhiyun * the new access methods for POWER has settled.
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun
epa_load(struct h_epa epa,u32 offset)183*4882a593Smuzhiyun static inline u64 epa_load(struct h_epa epa, u32 offset)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun return __raw_readq((void __iomem *)(epa.addr + offset));
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
epa_store(struct h_epa epa,u32 offset,u64 value)188*4882a593Smuzhiyun static inline void epa_store(struct h_epa epa, u32 offset, u64 value)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun __raw_writeq(value, (void __iomem *)(epa.addr + offset));
191*4882a593Smuzhiyun epa_load(epa, offset); /* synchronize explicitly to eHEA */
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
epa_store_acc(struct h_epa epa,u32 offset,u64 value)194*4882a593Smuzhiyun static inline void epa_store_acc(struct h_epa epa, u32 offset, u64 value)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun __raw_writeq(value, (void __iomem *)(epa.addr + offset));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define epa_store_cq(epa, offset, value)\
200*4882a593Smuzhiyun epa_store(epa, CQTEMM_OFFSET(offset), value)
201*4882a593Smuzhiyun #define epa_load_cq(epa, offset)\
202*4882a593Smuzhiyun epa_load(epa, CQTEMM_OFFSET(offset))
203*4882a593Smuzhiyun
ehea_update_sqa(struct ehea_qp * qp,u16 nr_wqes)204*4882a593Smuzhiyun static inline void ehea_update_sqa(struct ehea_qp *qp, u16 nr_wqes)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct h_epa epa = qp->epas.kernel;
207*4882a593Smuzhiyun epa_store_acc(epa, QPTEMM_OFFSET(qpx_sqa),
208*4882a593Smuzhiyun EHEA_BMASK_SET(QPX_SQA_VALUE, nr_wqes));
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
ehea_update_rq3a(struct ehea_qp * qp,u16 nr_wqes)211*4882a593Smuzhiyun static inline void ehea_update_rq3a(struct ehea_qp *qp, u16 nr_wqes)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct h_epa epa = qp->epas.kernel;
214*4882a593Smuzhiyun epa_store_acc(epa, QPTEMM_OFFSET(qpx_rq3a),
215*4882a593Smuzhiyun EHEA_BMASK_SET(QPX_RQ1A_VALUE, nr_wqes));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
ehea_update_rq2a(struct ehea_qp * qp,u16 nr_wqes)218*4882a593Smuzhiyun static inline void ehea_update_rq2a(struct ehea_qp *qp, u16 nr_wqes)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct h_epa epa = qp->epas.kernel;
221*4882a593Smuzhiyun epa_store_acc(epa, QPTEMM_OFFSET(qpx_rq2a),
222*4882a593Smuzhiyun EHEA_BMASK_SET(QPX_RQ2A_VALUE, nr_wqes));
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
ehea_update_rq1a(struct ehea_qp * qp,u16 nr_wqes)225*4882a593Smuzhiyun static inline void ehea_update_rq1a(struct ehea_qp *qp, u16 nr_wqes)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct h_epa epa = qp->epas.kernel;
228*4882a593Smuzhiyun epa_store_acc(epa, QPTEMM_OFFSET(qpx_rq1a),
229*4882a593Smuzhiyun EHEA_BMASK_SET(QPX_RQ3A_VALUE, nr_wqes));
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
ehea_update_feca(struct ehea_cq * cq,u32 nr_cqes)232*4882a593Smuzhiyun static inline void ehea_update_feca(struct ehea_cq *cq, u32 nr_cqes)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct h_epa epa = cq->epas.kernel;
235*4882a593Smuzhiyun epa_store_acc(epa, CQTEMM_OFFSET(cqx_feca),
236*4882a593Smuzhiyun EHEA_BMASK_SET(CQX_FECADDER, nr_cqes));
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
ehea_reset_cq_n1(struct ehea_cq * cq)239*4882a593Smuzhiyun static inline void ehea_reset_cq_n1(struct ehea_cq *cq)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct h_epa epa = cq->epas.kernel;
242*4882a593Smuzhiyun epa_store_cq(epa, cqx_n1,
243*4882a593Smuzhiyun EHEA_BMASK_SET(CQX_N1_GENERATE_COMP_EVENT, 1));
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
ehea_reset_cq_ep(struct ehea_cq * my_cq)246*4882a593Smuzhiyun static inline void ehea_reset_cq_ep(struct ehea_cq *my_cq)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct h_epa epa = my_cq->epas.kernel;
249*4882a593Smuzhiyun epa_store_acc(epa, CQTEMM_OFFSET(cqx_ep),
250*4882a593Smuzhiyun EHEA_BMASK_SET(CQX_EP_EVENT_PENDING, 0));
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #endif /* __EHEA_HW_H__ */
254