1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014-2015 Hisilicon Limited.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/acpi.h>
7*4882a593Smuzhiyun #include <linux/errno.h>
8*4882a593Smuzhiyun #include <linux/etherdevice.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_mdio.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/phy.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define MDIO_DRV_NAME "Hi-HNS_MDIO"
24*4882a593Smuzhiyun #define MDIO_BUS_NAME "Hisilicon MII Bus"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define MDIO_TIMEOUT 1000000
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct hns_mdio_sc_reg {
29*4882a593Smuzhiyun u16 mdio_clk_en;
30*4882a593Smuzhiyun u16 mdio_clk_dis;
31*4882a593Smuzhiyun u16 mdio_reset_req;
32*4882a593Smuzhiyun u16 mdio_reset_dreq;
33*4882a593Smuzhiyun u16 mdio_clk_st;
34*4882a593Smuzhiyun u16 mdio_reset_st;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct hns_mdio_device {
38*4882a593Smuzhiyun u8 __iomem *vbase; /* mdio reg base address */
39*4882a593Smuzhiyun struct regmap *subctrl_vbase;
40*4882a593Smuzhiyun struct hns_mdio_sc_reg sc_reg;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* mdio reg */
44*4882a593Smuzhiyun #define MDIO_COMMAND_REG 0x0
45*4882a593Smuzhiyun #define MDIO_ADDR_REG 0x4
46*4882a593Smuzhiyun #define MDIO_WDATA_REG 0x8
47*4882a593Smuzhiyun #define MDIO_RDATA_REG 0xc
48*4882a593Smuzhiyun #define MDIO_STA_REG 0x10
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* cfg phy bit map */
51*4882a593Smuzhiyun #define MDIO_CMD_DEVAD_M 0x1f
52*4882a593Smuzhiyun #define MDIO_CMD_DEVAD_S 0
53*4882a593Smuzhiyun #define MDIO_CMD_PRTAD_M 0x1f
54*4882a593Smuzhiyun #define MDIO_CMD_PRTAD_S 5
55*4882a593Smuzhiyun #define MDIO_CMD_OP_S 10
56*4882a593Smuzhiyun #define MDIO_CMD_ST_S 12
57*4882a593Smuzhiyun #define MDIO_CMD_START_B 14
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define MDIO_ADDR_DATA_M 0xffff
60*4882a593Smuzhiyun #define MDIO_ADDR_DATA_S 0
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define MDIO_WDATA_DATA_M 0xffff
63*4882a593Smuzhiyun #define MDIO_WDATA_DATA_S 0
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define MDIO_RDATA_DATA_M 0xffff
66*4882a593Smuzhiyun #define MDIO_RDATA_DATA_S 0
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define MDIO_STATE_STA_B 0
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun enum mdio_st_clause {
71*4882a593Smuzhiyun MDIO_ST_CLAUSE_45 = 0,
72*4882a593Smuzhiyun MDIO_ST_CLAUSE_22
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun enum mdio_c22_op_seq {
76*4882a593Smuzhiyun MDIO_C22_WRITE = 1,
77*4882a593Smuzhiyun MDIO_C22_READ = 2
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun enum mdio_c45_op_seq {
81*4882a593Smuzhiyun MDIO_C45_WRITE_ADDR = 0,
82*4882a593Smuzhiyun MDIO_C45_WRITE_DATA,
83*4882a593Smuzhiyun MDIO_C45_READ_INCREMENT,
84*4882a593Smuzhiyun MDIO_C45_READ
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* peri subctrl reg */
88*4882a593Smuzhiyun #define MDIO_SC_CLK_EN 0x338
89*4882a593Smuzhiyun #define MDIO_SC_CLK_DIS 0x33C
90*4882a593Smuzhiyun #define MDIO_SC_RESET_REQ 0xA38
91*4882a593Smuzhiyun #define MDIO_SC_RESET_DREQ 0xA3C
92*4882a593Smuzhiyun #define MDIO_SC_CLK_ST 0x531C
93*4882a593Smuzhiyun #define MDIO_SC_RESET_ST 0x5A1C
94*4882a593Smuzhiyun
mdio_write_reg(u8 __iomem * base,u32 reg,u32 value)95*4882a593Smuzhiyun static void mdio_write_reg(u8 __iomem *base, u32 reg, u32 value)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun writel_relaxed(value, base + reg);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define MDIO_WRITE_REG(a, reg, value) \
101*4882a593Smuzhiyun mdio_write_reg((a)->vbase, (reg), (value))
102*4882a593Smuzhiyun
mdio_read_reg(u8 __iomem * base,u32 reg)103*4882a593Smuzhiyun static u32 mdio_read_reg(u8 __iomem *base, u32 reg)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return readl_relaxed(base + reg);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define mdio_set_field(origin, mask, shift, val) \
109*4882a593Smuzhiyun do { \
110*4882a593Smuzhiyun (origin) &= (~((mask) << (shift))); \
111*4882a593Smuzhiyun (origin) |= (((val) & (mask)) << (shift)); \
112*4882a593Smuzhiyun } while (0)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define mdio_get_field(origin, mask, shift) (((origin) >> (shift)) & (mask))
115*4882a593Smuzhiyun
mdio_set_reg_field(u8 __iomem * base,u32 reg,u32 mask,u32 shift,u32 val)116*4882a593Smuzhiyun static void mdio_set_reg_field(u8 __iomem *base, u32 reg, u32 mask, u32 shift,
117*4882a593Smuzhiyun u32 val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun u32 origin = mdio_read_reg(base, reg);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun mdio_set_field(origin, mask, shift, val);
122*4882a593Smuzhiyun mdio_write_reg(base, reg, origin);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define MDIO_SET_REG_FIELD(dev, reg, mask, shift, val) \
126*4882a593Smuzhiyun mdio_set_reg_field((dev)->vbase, (reg), (mask), (shift), (val))
127*4882a593Smuzhiyun
mdio_get_reg_field(u8 __iomem * base,u32 reg,u32 mask,u32 shift)128*4882a593Smuzhiyun static u32 mdio_get_reg_field(u8 __iomem *base, u32 reg, u32 mask, u32 shift)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun u32 origin;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun origin = mdio_read_reg(base, reg);
133*4882a593Smuzhiyun return mdio_get_field(origin, mask, shift);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define MDIO_GET_REG_FIELD(dev, reg, mask, shift) \
137*4882a593Smuzhiyun mdio_get_reg_field((dev)->vbase, (reg), (mask), (shift))
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define MDIO_GET_REG_BIT(dev, reg, bit) \
140*4882a593Smuzhiyun mdio_get_reg_field((dev)->vbase, (reg), 0x1ull, (bit))
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define MDIO_CHECK_SET_ST 1
143*4882a593Smuzhiyun #define MDIO_CHECK_CLR_ST 0
144*4882a593Smuzhiyun
mdio_sc_cfg_reg_write(struct hns_mdio_device * mdio_dev,u32 cfg_reg,u32 set_val,u32 st_reg,u32 st_msk,u8 check_st)145*4882a593Smuzhiyun static int mdio_sc_cfg_reg_write(struct hns_mdio_device *mdio_dev,
146*4882a593Smuzhiyun u32 cfg_reg, u32 set_val,
147*4882a593Smuzhiyun u32 st_reg, u32 st_msk, u8 check_st)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun u32 time_cnt;
150*4882a593Smuzhiyun u32 reg_value;
151*4882a593Smuzhiyun int ret;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun regmap_write(mdio_dev->subctrl_vbase, cfg_reg, set_val);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (time_cnt = MDIO_TIMEOUT; time_cnt; time_cnt--) {
156*4882a593Smuzhiyun ret = regmap_read(mdio_dev->subctrl_vbase, st_reg, ®_value);
157*4882a593Smuzhiyun if (ret)
158*4882a593Smuzhiyun return ret;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun reg_value &= st_msk;
161*4882a593Smuzhiyun if ((!!check_st) == (!!reg_value))
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if ((!!check_st) != (!!reg_value))
166*4882a593Smuzhiyun return -EBUSY;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
hns_mdio_wait_ready(struct mii_bus * bus)171*4882a593Smuzhiyun static int hns_mdio_wait_ready(struct mii_bus *bus)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct hns_mdio_device *mdio_dev = bus->priv;
174*4882a593Smuzhiyun u32 cmd_reg_value;
175*4882a593Smuzhiyun int i;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* waitting for MDIO_COMMAND_REG 's mdio_start==0 */
178*4882a593Smuzhiyun /* after that can do read or write*/
179*4882a593Smuzhiyun for (i = 0; i < MDIO_TIMEOUT; i++) {
180*4882a593Smuzhiyun cmd_reg_value = MDIO_GET_REG_BIT(mdio_dev,
181*4882a593Smuzhiyun MDIO_COMMAND_REG,
182*4882a593Smuzhiyun MDIO_CMD_START_B);
183*4882a593Smuzhiyun if (!cmd_reg_value)
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun if ((i == MDIO_TIMEOUT) && cmd_reg_value)
187*4882a593Smuzhiyun return -ETIMEDOUT;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
hns_mdio_cmd_write(struct hns_mdio_device * mdio_dev,u8 is_c45,u8 op,u8 phy_id,u16 cmd)192*4882a593Smuzhiyun static void hns_mdio_cmd_write(struct hns_mdio_device *mdio_dev,
193*4882a593Smuzhiyun u8 is_c45, u8 op, u8 phy_id, u16 cmd)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun u32 cmd_reg_value;
196*4882a593Smuzhiyun u8 st = is_c45 ? MDIO_ST_CLAUSE_45 : MDIO_ST_CLAUSE_22;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun cmd_reg_value = st << MDIO_CMD_ST_S;
199*4882a593Smuzhiyun cmd_reg_value |= op << MDIO_CMD_OP_S;
200*4882a593Smuzhiyun cmd_reg_value |=
201*4882a593Smuzhiyun (phy_id & MDIO_CMD_PRTAD_M) << MDIO_CMD_PRTAD_S;
202*4882a593Smuzhiyun cmd_reg_value |= (cmd & MDIO_CMD_DEVAD_M) << MDIO_CMD_DEVAD_S;
203*4882a593Smuzhiyun cmd_reg_value |= 1 << MDIO_CMD_START_B;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun MDIO_WRITE_REG(mdio_dev, MDIO_COMMAND_REG, cmd_reg_value);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /**
209*4882a593Smuzhiyun * hns_mdio_write - access phy register
210*4882a593Smuzhiyun * @bus: mdio bus
211*4882a593Smuzhiyun * @phy_id: phy id
212*4882a593Smuzhiyun * @regnum: register num
213*4882a593Smuzhiyun * @data: register value
214*4882a593Smuzhiyun *
215*4882a593Smuzhiyun * Return 0 on success, negative on failure
216*4882a593Smuzhiyun */
hns_mdio_write(struct mii_bus * bus,int phy_id,int regnum,u16 data)217*4882a593Smuzhiyun static int hns_mdio_write(struct mii_bus *bus,
218*4882a593Smuzhiyun int phy_id, int regnum, u16 data)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun int ret;
221*4882a593Smuzhiyun struct hns_mdio_device *mdio_dev = (struct hns_mdio_device *)bus->priv;
222*4882a593Smuzhiyun u8 devad = ((regnum >> 16) & 0x1f);
223*4882a593Smuzhiyun u8 is_c45 = !!(regnum & MII_ADDR_C45);
224*4882a593Smuzhiyun u16 reg = (u16)(regnum & 0xffff);
225*4882a593Smuzhiyun u8 op;
226*4882a593Smuzhiyun u16 cmd_reg_cfg;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun dev_dbg(&bus->dev, "mdio write %s,base is %p\n",
229*4882a593Smuzhiyun bus->id, mdio_dev->vbase);
230*4882a593Smuzhiyun dev_dbg(&bus->dev, "phy id=%d, is_c45=%d, devad=%d, reg=%#x, write data=%d\n",
231*4882a593Smuzhiyun phy_id, is_c45, devad, reg, data);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* wait for ready */
234*4882a593Smuzhiyun ret = hns_mdio_wait_ready(bus);
235*4882a593Smuzhiyun if (ret) {
236*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO bus is busy\n");
237*4882a593Smuzhiyun return ret;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (!is_c45) {
241*4882a593Smuzhiyun cmd_reg_cfg = reg;
242*4882a593Smuzhiyun op = MDIO_C22_WRITE;
243*4882a593Smuzhiyun } else {
244*4882a593Smuzhiyun /* config the cmd-reg to write addr*/
245*4882a593Smuzhiyun MDIO_SET_REG_FIELD(mdio_dev, MDIO_ADDR_REG, MDIO_ADDR_DATA_M,
246*4882a593Smuzhiyun MDIO_ADDR_DATA_S, reg);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun hns_mdio_cmd_write(mdio_dev, is_c45,
249*4882a593Smuzhiyun MDIO_C45_WRITE_ADDR, phy_id, devad);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* check for read or write opt is finished */
252*4882a593Smuzhiyun ret = hns_mdio_wait_ready(bus);
253*4882a593Smuzhiyun if (ret) {
254*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO bus is busy\n");
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* config the data needed writing */
259*4882a593Smuzhiyun cmd_reg_cfg = devad;
260*4882a593Smuzhiyun op = MDIO_C45_WRITE_DATA;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun MDIO_SET_REG_FIELD(mdio_dev, MDIO_WDATA_REG, MDIO_WDATA_DATA_M,
264*4882a593Smuzhiyun MDIO_WDATA_DATA_S, data);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun hns_mdio_cmd_write(mdio_dev, is_c45, op, phy_id, cmd_reg_cfg);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /**
272*4882a593Smuzhiyun * hns_mdio_read - access phy register
273*4882a593Smuzhiyun * @bus: mdio bus
274*4882a593Smuzhiyun * @phy_id: phy id
275*4882a593Smuzhiyun * @regnum: register num
276*4882a593Smuzhiyun *
277*4882a593Smuzhiyun * Return phy register value
278*4882a593Smuzhiyun */
hns_mdio_read(struct mii_bus * bus,int phy_id,int regnum)279*4882a593Smuzhiyun static int hns_mdio_read(struct mii_bus *bus, int phy_id, int regnum)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun int ret;
282*4882a593Smuzhiyun u16 reg_val = 0;
283*4882a593Smuzhiyun u8 devad = ((regnum >> 16) & 0x1f);
284*4882a593Smuzhiyun u8 is_c45 = !!(regnum & MII_ADDR_C45);
285*4882a593Smuzhiyun u16 reg = (u16)(regnum & 0xffff);
286*4882a593Smuzhiyun struct hns_mdio_device *mdio_dev = (struct hns_mdio_device *)bus->priv;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun dev_dbg(&bus->dev, "mdio read %s,base is %p\n",
289*4882a593Smuzhiyun bus->id, mdio_dev->vbase);
290*4882a593Smuzhiyun dev_dbg(&bus->dev, "phy id=%d, is_c45=%d, devad=%d, reg=%#x!\n",
291*4882a593Smuzhiyun phy_id, is_c45, devad, reg);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Step 1: wait for ready */
294*4882a593Smuzhiyun ret = hns_mdio_wait_ready(bus);
295*4882a593Smuzhiyun if (ret) {
296*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO bus is busy\n");
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (!is_c45) {
301*4882a593Smuzhiyun hns_mdio_cmd_write(mdio_dev, is_c45,
302*4882a593Smuzhiyun MDIO_C22_READ, phy_id, reg);
303*4882a593Smuzhiyun } else {
304*4882a593Smuzhiyun MDIO_SET_REG_FIELD(mdio_dev, MDIO_ADDR_REG, MDIO_ADDR_DATA_M,
305*4882a593Smuzhiyun MDIO_ADDR_DATA_S, reg);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Step 2; config the cmd-reg to write addr*/
308*4882a593Smuzhiyun hns_mdio_cmd_write(mdio_dev, is_c45,
309*4882a593Smuzhiyun MDIO_C45_WRITE_ADDR, phy_id, devad);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Step 3: check for read or write opt is finished */
312*4882a593Smuzhiyun ret = hns_mdio_wait_ready(bus);
313*4882a593Smuzhiyun if (ret) {
314*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO bus is busy\n");
315*4882a593Smuzhiyun return ret;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun hns_mdio_cmd_write(mdio_dev, is_c45,
319*4882a593Smuzhiyun MDIO_C45_READ, phy_id, devad);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* Step 5: waitting for MDIO_COMMAND_REG 's mdio_start==0,*/
323*4882a593Smuzhiyun /* check for read or write opt is finished */
324*4882a593Smuzhiyun ret = hns_mdio_wait_ready(bus);
325*4882a593Smuzhiyun if (ret) {
326*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO bus is busy\n");
327*4882a593Smuzhiyun return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun reg_val = MDIO_GET_REG_BIT(mdio_dev, MDIO_STA_REG, MDIO_STATE_STA_B);
331*4882a593Smuzhiyun if (reg_val) {
332*4882a593Smuzhiyun dev_err(&bus->dev, " ERROR! MDIO Read failed!\n");
333*4882a593Smuzhiyun return -EBUSY;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Step 6; get out data*/
337*4882a593Smuzhiyun reg_val = (u16)MDIO_GET_REG_FIELD(mdio_dev, MDIO_RDATA_REG,
338*4882a593Smuzhiyun MDIO_RDATA_DATA_M, MDIO_RDATA_DATA_S);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return reg_val;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /**
344*4882a593Smuzhiyun * hns_mdio_reset - reset mdio bus
345*4882a593Smuzhiyun * @bus: mdio bus
346*4882a593Smuzhiyun *
347*4882a593Smuzhiyun * Return 0 on success, negative on failure
348*4882a593Smuzhiyun */
hns_mdio_reset(struct mii_bus * bus)349*4882a593Smuzhiyun static int hns_mdio_reset(struct mii_bus *bus)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct hns_mdio_device *mdio_dev = (struct hns_mdio_device *)bus->priv;
352*4882a593Smuzhiyun const struct hns_mdio_sc_reg *sc_reg;
353*4882a593Smuzhiyun int ret;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (dev_of_node(bus->parent)) {
356*4882a593Smuzhiyun if (!mdio_dev->subctrl_vbase) {
357*4882a593Smuzhiyun dev_err(&bus->dev, "mdio sys ctl reg has not maped\n");
358*4882a593Smuzhiyun return -ENODEV;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun sc_reg = &mdio_dev->sc_reg;
362*4882a593Smuzhiyun /* 1. reset req, and read reset st check */
363*4882a593Smuzhiyun ret = mdio_sc_cfg_reg_write(mdio_dev, sc_reg->mdio_reset_req,
364*4882a593Smuzhiyun 0x1, sc_reg->mdio_reset_st, 0x1,
365*4882a593Smuzhiyun MDIO_CHECK_SET_ST);
366*4882a593Smuzhiyun if (ret) {
367*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO reset fail\n");
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* 2. dis clk, and read clk st check */
372*4882a593Smuzhiyun ret = mdio_sc_cfg_reg_write(mdio_dev, sc_reg->mdio_clk_dis,
373*4882a593Smuzhiyun 0x1, sc_reg->mdio_clk_st, 0x1,
374*4882a593Smuzhiyun MDIO_CHECK_CLR_ST);
375*4882a593Smuzhiyun if (ret) {
376*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO dis clk fail\n");
377*4882a593Smuzhiyun return ret;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* 3. reset dreq, and read reset st check */
381*4882a593Smuzhiyun ret = mdio_sc_cfg_reg_write(mdio_dev, sc_reg->mdio_reset_dreq,
382*4882a593Smuzhiyun 0x1, sc_reg->mdio_reset_st, 0x1,
383*4882a593Smuzhiyun MDIO_CHECK_CLR_ST);
384*4882a593Smuzhiyun if (ret) {
385*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO dis clk fail\n");
386*4882a593Smuzhiyun return ret;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* 4. en clk, and read clk st check */
390*4882a593Smuzhiyun ret = mdio_sc_cfg_reg_write(mdio_dev, sc_reg->mdio_clk_en,
391*4882a593Smuzhiyun 0x1, sc_reg->mdio_clk_st, 0x1,
392*4882a593Smuzhiyun MDIO_CHECK_SET_ST);
393*4882a593Smuzhiyun if (ret)
394*4882a593Smuzhiyun dev_err(&bus->dev, "MDIO en clk fail\n");
395*4882a593Smuzhiyun } else if (is_acpi_node(bus->parent->fwnode)) {
396*4882a593Smuzhiyun acpi_status s;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun s = acpi_evaluate_object(ACPI_HANDLE(bus->parent),
399*4882a593Smuzhiyun "_RST", NULL, NULL);
400*4882a593Smuzhiyun if (ACPI_FAILURE(s)) {
401*4882a593Smuzhiyun dev_err(&bus->dev, "Reset failed, return:%#x\n", s);
402*4882a593Smuzhiyun ret = -EBUSY;
403*4882a593Smuzhiyun } else {
404*4882a593Smuzhiyun ret = 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun } else {
407*4882a593Smuzhiyun dev_err(&bus->dev, "Can not get cfg data from DT or ACPI\n");
408*4882a593Smuzhiyun ret = -ENXIO;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun return ret;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /**
414*4882a593Smuzhiyun * hns_mdio_probe - probe mdio device
415*4882a593Smuzhiyun * @pdev: mdio platform device
416*4882a593Smuzhiyun *
417*4882a593Smuzhiyun * Return 0 on success, negative on failure
418*4882a593Smuzhiyun */
hns_mdio_probe(struct platform_device * pdev)419*4882a593Smuzhiyun static int hns_mdio_probe(struct platform_device *pdev)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct hns_mdio_device *mdio_dev;
422*4882a593Smuzhiyun struct mii_bus *new_bus;
423*4882a593Smuzhiyun int ret = -ENODEV;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (!pdev) {
426*4882a593Smuzhiyun dev_err(NULL, "pdev is NULL!\r\n");
427*4882a593Smuzhiyun return -ENODEV;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun mdio_dev = devm_kzalloc(&pdev->dev, sizeof(*mdio_dev), GFP_KERNEL);
431*4882a593Smuzhiyun if (!mdio_dev)
432*4882a593Smuzhiyun return -ENOMEM;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun new_bus = devm_mdiobus_alloc(&pdev->dev);
435*4882a593Smuzhiyun if (!new_bus) {
436*4882a593Smuzhiyun dev_err(&pdev->dev, "mdiobus_alloc fail!\n");
437*4882a593Smuzhiyun return -ENOMEM;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun new_bus->name = MDIO_BUS_NAME;
441*4882a593Smuzhiyun new_bus->read = hns_mdio_read;
442*4882a593Smuzhiyun new_bus->write = hns_mdio_write;
443*4882a593Smuzhiyun new_bus->reset = hns_mdio_reset;
444*4882a593Smuzhiyun new_bus->priv = mdio_dev;
445*4882a593Smuzhiyun new_bus->parent = &pdev->dev;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun mdio_dev->vbase = devm_platform_ioremap_resource(pdev, 0);
448*4882a593Smuzhiyun if (IS_ERR(mdio_dev->vbase)) {
449*4882a593Smuzhiyun ret = PTR_ERR(mdio_dev->vbase);
450*4882a593Smuzhiyun return ret;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun platform_set_drvdata(pdev, new_bus);
454*4882a593Smuzhiyun snprintf(new_bus->id, MII_BUS_ID_SIZE, "%s-%s", "Mii",
455*4882a593Smuzhiyun dev_name(&pdev->dev));
456*4882a593Smuzhiyun if (dev_of_node(&pdev->dev)) {
457*4882a593Smuzhiyun struct of_phandle_args reg_args;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
460*4882a593Smuzhiyun "subctrl-vbase",
461*4882a593Smuzhiyun 4,
462*4882a593Smuzhiyun 0,
463*4882a593Smuzhiyun ®_args);
464*4882a593Smuzhiyun if (!ret) {
465*4882a593Smuzhiyun mdio_dev->subctrl_vbase =
466*4882a593Smuzhiyun syscon_node_to_regmap(reg_args.np);
467*4882a593Smuzhiyun if (IS_ERR(mdio_dev->subctrl_vbase)) {
468*4882a593Smuzhiyun dev_warn(&pdev->dev, "syscon_node_to_regmap error\n");
469*4882a593Smuzhiyun mdio_dev->subctrl_vbase = NULL;
470*4882a593Smuzhiyun } else {
471*4882a593Smuzhiyun if (reg_args.args_count == 4) {
472*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_clk_en =
473*4882a593Smuzhiyun (u16)reg_args.args[0];
474*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_clk_dis =
475*4882a593Smuzhiyun (u16)reg_args.args[0] + 4;
476*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_reset_req =
477*4882a593Smuzhiyun (u16)reg_args.args[1];
478*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_reset_dreq =
479*4882a593Smuzhiyun (u16)reg_args.args[1] + 4;
480*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_clk_st =
481*4882a593Smuzhiyun (u16)reg_args.args[2];
482*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_reset_st =
483*4882a593Smuzhiyun (u16)reg_args.args[3];
484*4882a593Smuzhiyun } else {
485*4882a593Smuzhiyun /* for compatible */
486*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_clk_en =
487*4882a593Smuzhiyun MDIO_SC_CLK_EN;
488*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_clk_dis =
489*4882a593Smuzhiyun MDIO_SC_CLK_DIS;
490*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_reset_req =
491*4882a593Smuzhiyun MDIO_SC_RESET_REQ;
492*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_reset_dreq =
493*4882a593Smuzhiyun MDIO_SC_RESET_DREQ;
494*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_clk_st =
495*4882a593Smuzhiyun MDIO_SC_CLK_ST;
496*4882a593Smuzhiyun mdio_dev->sc_reg.mdio_reset_st =
497*4882a593Smuzhiyun MDIO_SC_RESET_ST;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun } else {
501*4882a593Smuzhiyun dev_warn(&pdev->dev, "find syscon ret = %#x\n", ret);
502*4882a593Smuzhiyun mdio_dev->subctrl_vbase = NULL;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun ret = of_mdiobus_register(new_bus, pdev->dev.of_node);
506*4882a593Smuzhiyun } else if (is_acpi_node(pdev->dev.fwnode)) {
507*4882a593Smuzhiyun /* Clear all the IRQ properties */
508*4882a593Smuzhiyun memset(new_bus->irq, PHY_POLL, 4 * PHY_MAX_ADDR);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Mask out all PHYs from auto probing. */
511*4882a593Smuzhiyun new_bus->phy_mask = ~0;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Register the MDIO bus */
514*4882a593Smuzhiyun ret = mdiobus_register(new_bus);
515*4882a593Smuzhiyun } else {
516*4882a593Smuzhiyun dev_err(&pdev->dev, "Can not get cfg data from DT or ACPI\n");
517*4882a593Smuzhiyun ret = -ENXIO;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (ret) {
521*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot register as MDIO bus!\n");
522*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
523*4882a593Smuzhiyun return ret;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /**
530*4882a593Smuzhiyun * hns_mdio_remove - remove mdio device
531*4882a593Smuzhiyun * @pdev: mdio platform device
532*4882a593Smuzhiyun *
533*4882a593Smuzhiyun * Return 0 on success, negative on failure
534*4882a593Smuzhiyun */
hns_mdio_remove(struct platform_device * pdev)535*4882a593Smuzhiyun static int hns_mdio_remove(struct platform_device *pdev)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct mii_bus *bus;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun bus = platform_get_drvdata(pdev);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun mdiobus_unregister(bus);
542*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static const struct of_device_id hns_mdio_match[] = {
547*4882a593Smuzhiyun {.compatible = "hisilicon,mdio"},
548*4882a593Smuzhiyun {.compatible = "hisilicon,hns-mdio"},
549*4882a593Smuzhiyun {}
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hns_mdio_match);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun static const struct acpi_device_id hns_mdio_acpi_match[] = {
554*4882a593Smuzhiyun { "HISI0141", 0 },
555*4882a593Smuzhiyun { },
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, hns_mdio_acpi_match);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static struct platform_driver hns_mdio_driver = {
560*4882a593Smuzhiyun .probe = hns_mdio_probe,
561*4882a593Smuzhiyun .remove = hns_mdio_remove,
562*4882a593Smuzhiyun .driver = {
563*4882a593Smuzhiyun .name = MDIO_DRV_NAME,
564*4882a593Smuzhiyun .of_match_table = hns_mdio_match,
565*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(hns_mdio_acpi_match),
566*4882a593Smuzhiyun },
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun module_platform_driver(hns_mdio_driver);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun MODULE_LICENSE("GPL");
572*4882a593Smuzhiyun MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
573*4882a593Smuzhiyun MODULE_DESCRIPTION("Hisilicon HNS MDIO driver");
574*4882a593Smuzhiyun MODULE_ALIAS("platform:" MDIO_DRV_NAME);
575