1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun // Copyright (c) 2016-2017 Hisilicon Limited.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef __HNS3_ENET_H
5*4882a593Smuzhiyun #define __HNS3_ENET_H
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/if_vlan.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "hnae3.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun enum hns3_nic_state {
12*4882a593Smuzhiyun HNS3_NIC_STATE_TESTING,
13*4882a593Smuzhiyun HNS3_NIC_STATE_RESETTING,
14*4882a593Smuzhiyun HNS3_NIC_STATE_INITED,
15*4882a593Smuzhiyun HNS3_NIC_STATE_DOWN,
16*4882a593Smuzhiyun HNS3_NIC_STATE_DISABLED,
17*4882a593Smuzhiyun HNS3_NIC_STATE_REMOVING,
18*4882a593Smuzhiyun HNS3_NIC_STATE_SERVICE_INITED,
19*4882a593Smuzhiyun HNS3_NIC_STATE_SERVICE_SCHED,
20*4882a593Smuzhiyun HNS3_NIC_STATE2_RESET_REQUESTED,
21*4882a593Smuzhiyun HNS3_NIC_STATE_MAX
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define HNS3_RING_RX_RING_BASEADDR_L_REG 0x00000
25*4882a593Smuzhiyun #define HNS3_RING_RX_RING_BASEADDR_H_REG 0x00004
26*4882a593Smuzhiyun #define HNS3_RING_RX_RING_BD_NUM_REG 0x00008
27*4882a593Smuzhiyun #define HNS3_RING_RX_RING_BD_LEN_REG 0x0000C
28*4882a593Smuzhiyun #define HNS3_RING_RX_RING_TAIL_REG 0x00018
29*4882a593Smuzhiyun #define HNS3_RING_RX_RING_HEAD_REG 0x0001C
30*4882a593Smuzhiyun #define HNS3_RING_RX_RING_FBDNUM_REG 0x00020
31*4882a593Smuzhiyun #define HNS3_RING_RX_RING_PKTNUM_RECORD_REG 0x0002C
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define HNS3_RING_TX_RING_BASEADDR_L_REG 0x00040
34*4882a593Smuzhiyun #define HNS3_RING_TX_RING_BASEADDR_H_REG 0x00044
35*4882a593Smuzhiyun #define HNS3_RING_TX_RING_BD_NUM_REG 0x00048
36*4882a593Smuzhiyun #define HNS3_RING_TX_RING_TC_REG 0x00050
37*4882a593Smuzhiyun #define HNS3_RING_TX_RING_TAIL_REG 0x00058
38*4882a593Smuzhiyun #define HNS3_RING_TX_RING_HEAD_REG 0x0005C
39*4882a593Smuzhiyun #define HNS3_RING_TX_RING_FBDNUM_REG 0x00060
40*4882a593Smuzhiyun #define HNS3_RING_TX_RING_OFFSET_REG 0x00064
41*4882a593Smuzhiyun #define HNS3_RING_TX_RING_EBDNUM_REG 0x00068
42*4882a593Smuzhiyun #define HNS3_RING_TX_RING_PKTNUM_RECORD_REG 0x0006C
43*4882a593Smuzhiyun #define HNS3_RING_TX_RING_EBD_OFFSET_REG 0x00070
44*4882a593Smuzhiyun #define HNS3_RING_TX_RING_BD_ERR_REG 0x00074
45*4882a593Smuzhiyun #define HNS3_RING_EN_REG 0x00090
46*4882a593Smuzhiyun #define HNS3_RING_RX_EN_REG 0x00098
47*4882a593Smuzhiyun #define HNS3_RING_TX_EN_REG 0x000D4
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define HNS3_RX_HEAD_SIZE 256
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define HNS3_TX_TIMEOUT (5 * HZ)
52*4882a593Smuzhiyun #define HNS3_RING_NAME_LEN 16
53*4882a593Smuzhiyun #define HNS3_BUFFER_SIZE_2048 2048
54*4882a593Smuzhiyun #define HNS3_RING_MAX_PENDING 32760
55*4882a593Smuzhiyun #define HNS3_RING_MIN_PENDING 72
56*4882a593Smuzhiyun #define HNS3_RING_BD_MULTIPLE 8
57*4882a593Smuzhiyun /* max frame size of mac */
58*4882a593Smuzhiyun #define HNS3_MAC_MAX_FRAME 9728
59*4882a593Smuzhiyun #define HNS3_MAX_MTU \
60*4882a593Smuzhiyun (HNS3_MAC_MAX_FRAME - (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN))
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define HNS3_BD_SIZE_512_TYPE 0
63*4882a593Smuzhiyun #define HNS3_BD_SIZE_1024_TYPE 1
64*4882a593Smuzhiyun #define HNS3_BD_SIZE_2048_TYPE 2
65*4882a593Smuzhiyun #define HNS3_BD_SIZE_4096_TYPE 3
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define HNS3_RX_FLAG_VLAN_PRESENT 0x1
68*4882a593Smuzhiyun #define HNS3_RX_FLAG_L3ID_IPV4 0x0
69*4882a593Smuzhiyun #define HNS3_RX_FLAG_L3ID_IPV6 0x1
70*4882a593Smuzhiyun #define HNS3_RX_FLAG_L4ID_UDP 0x0
71*4882a593Smuzhiyun #define HNS3_RX_FLAG_L4ID_TCP 0x1
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define HNS3_RXD_DMAC_S 0
74*4882a593Smuzhiyun #define HNS3_RXD_DMAC_M (0x3 << HNS3_RXD_DMAC_S)
75*4882a593Smuzhiyun #define HNS3_RXD_VLAN_S 2
76*4882a593Smuzhiyun #define HNS3_RXD_VLAN_M (0x3 << HNS3_RXD_VLAN_S)
77*4882a593Smuzhiyun #define HNS3_RXD_L3ID_S 4
78*4882a593Smuzhiyun #define HNS3_RXD_L3ID_M (0xf << HNS3_RXD_L3ID_S)
79*4882a593Smuzhiyun #define HNS3_RXD_L4ID_S 8
80*4882a593Smuzhiyun #define HNS3_RXD_L4ID_M (0xf << HNS3_RXD_L4ID_S)
81*4882a593Smuzhiyun #define HNS3_RXD_FRAG_B 12
82*4882a593Smuzhiyun #define HNS3_RXD_STRP_TAGP_S 13
83*4882a593Smuzhiyun #define HNS3_RXD_STRP_TAGP_M (0x3 << HNS3_RXD_STRP_TAGP_S)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define HNS3_RXD_L2E_B 16
86*4882a593Smuzhiyun #define HNS3_RXD_L3E_B 17
87*4882a593Smuzhiyun #define HNS3_RXD_L4E_B 18
88*4882a593Smuzhiyun #define HNS3_RXD_TRUNCAT_B 19
89*4882a593Smuzhiyun #define HNS3_RXD_HOI_B 20
90*4882a593Smuzhiyun #define HNS3_RXD_DOI_B 21
91*4882a593Smuzhiyun #define HNS3_RXD_OL3E_B 22
92*4882a593Smuzhiyun #define HNS3_RXD_OL4E_B 23
93*4882a593Smuzhiyun #define HNS3_RXD_GRO_COUNT_S 24
94*4882a593Smuzhiyun #define HNS3_RXD_GRO_COUNT_M (0x3f << HNS3_RXD_GRO_COUNT_S)
95*4882a593Smuzhiyun #define HNS3_RXD_GRO_FIXID_B 30
96*4882a593Smuzhiyun #define HNS3_RXD_GRO_ECN_B 31
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define HNS3_RXD_ODMAC_S 0
99*4882a593Smuzhiyun #define HNS3_RXD_ODMAC_M (0x3 << HNS3_RXD_ODMAC_S)
100*4882a593Smuzhiyun #define HNS3_RXD_OVLAN_S 2
101*4882a593Smuzhiyun #define HNS3_RXD_OVLAN_M (0x3 << HNS3_RXD_OVLAN_S)
102*4882a593Smuzhiyun #define HNS3_RXD_OL3ID_S 4
103*4882a593Smuzhiyun #define HNS3_RXD_OL3ID_M (0xf << HNS3_RXD_OL3ID_S)
104*4882a593Smuzhiyun #define HNS3_RXD_OL4ID_S 8
105*4882a593Smuzhiyun #define HNS3_RXD_OL4ID_M (0xf << HNS3_RXD_OL4ID_S)
106*4882a593Smuzhiyun #define HNS3_RXD_FBHI_S 12
107*4882a593Smuzhiyun #define HNS3_RXD_FBHI_M (0x3 << HNS3_RXD_FBHI_S)
108*4882a593Smuzhiyun #define HNS3_RXD_FBLI_S 14
109*4882a593Smuzhiyun #define HNS3_RXD_FBLI_M (0x3 << HNS3_RXD_FBLI_S)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define HNS3_RXD_BDTYPE_S 0
112*4882a593Smuzhiyun #define HNS3_RXD_BDTYPE_M (0xf << HNS3_RXD_BDTYPE_S)
113*4882a593Smuzhiyun #define HNS3_RXD_VLD_B 4
114*4882a593Smuzhiyun #define HNS3_RXD_UDP0_B 5
115*4882a593Smuzhiyun #define HNS3_RXD_EXTEND_B 7
116*4882a593Smuzhiyun #define HNS3_RXD_FE_B 8
117*4882a593Smuzhiyun #define HNS3_RXD_LUM_B 9
118*4882a593Smuzhiyun #define HNS3_RXD_CRCP_B 10
119*4882a593Smuzhiyun #define HNS3_RXD_L3L4P_B 11
120*4882a593Smuzhiyun #define HNS3_RXD_TSIND_S 12
121*4882a593Smuzhiyun #define HNS3_RXD_TSIND_M (0x7 << HNS3_RXD_TSIND_S)
122*4882a593Smuzhiyun #define HNS3_RXD_LKBK_B 15
123*4882a593Smuzhiyun #define HNS3_RXD_GRO_SIZE_S 16
124*4882a593Smuzhiyun #define HNS3_RXD_GRO_SIZE_M (0x3fff << HNS3_RXD_GRO_SIZE_S)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define HNS3_TXD_L3T_S 0
127*4882a593Smuzhiyun #define HNS3_TXD_L3T_M (0x3 << HNS3_TXD_L3T_S)
128*4882a593Smuzhiyun #define HNS3_TXD_L4T_S 2
129*4882a593Smuzhiyun #define HNS3_TXD_L4T_M (0x3 << HNS3_TXD_L4T_S)
130*4882a593Smuzhiyun #define HNS3_TXD_L3CS_B 4
131*4882a593Smuzhiyun #define HNS3_TXD_L4CS_B 5
132*4882a593Smuzhiyun #define HNS3_TXD_VLAN_B 6
133*4882a593Smuzhiyun #define HNS3_TXD_TSO_B 7
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define HNS3_TXD_L2LEN_S 8
136*4882a593Smuzhiyun #define HNS3_TXD_L2LEN_M (0xff << HNS3_TXD_L2LEN_S)
137*4882a593Smuzhiyun #define HNS3_TXD_L3LEN_S 16
138*4882a593Smuzhiyun #define HNS3_TXD_L3LEN_M (0xff << HNS3_TXD_L3LEN_S)
139*4882a593Smuzhiyun #define HNS3_TXD_L4LEN_S 24
140*4882a593Smuzhiyun #define HNS3_TXD_L4LEN_M (0xff << HNS3_TXD_L4LEN_S)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define HNS3_TXD_OL3T_S 0
143*4882a593Smuzhiyun #define HNS3_TXD_OL3T_M (0x3 << HNS3_TXD_OL3T_S)
144*4882a593Smuzhiyun #define HNS3_TXD_OVLAN_B 2
145*4882a593Smuzhiyun #define HNS3_TXD_MACSEC_B 3
146*4882a593Smuzhiyun #define HNS3_TXD_TUNTYPE_S 4
147*4882a593Smuzhiyun #define HNS3_TXD_TUNTYPE_M (0xf << HNS3_TXD_TUNTYPE_S)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define HNS3_TXD_BDTYPE_S 0
150*4882a593Smuzhiyun #define HNS3_TXD_BDTYPE_M (0xf << HNS3_TXD_BDTYPE_S)
151*4882a593Smuzhiyun #define HNS3_TXD_FE_B 4
152*4882a593Smuzhiyun #define HNS3_TXD_SC_S 5
153*4882a593Smuzhiyun #define HNS3_TXD_SC_M (0x3 << HNS3_TXD_SC_S)
154*4882a593Smuzhiyun #define HNS3_TXD_EXTEND_B 7
155*4882a593Smuzhiyun #define HNS3_TXD_VLD_B 8
156*4882a593Smuzhiyun #define HNS3_TXD_RI_B 9
157*4882a593Smuzhiyun #define HNS3_TXD_RA_B 10
158*4882a593Smuzhiyun #define HNS3_TXD_TSYN_B 11
159*4882a593Smuzhiyun #define HNS3_TXD_DECTTL_S 12
160*4882a593Smuzhiyun #define HNS3_TXD_DECTTL_M (0xf << HNS3_TXD_DECTTL_S)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define HNS3_TXD_MSS_S 0
163*4882a593Smuzhiyun #define HNS3_TXD_MSS_M (0x3fff << HNS3_TXD_MSS_S)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define HNS3_VECTOR_TX_IRQ BIT_ULL(0)
166*4882a593Smuzhiyun #define HNS3_VECTOR_RX_IRQ BIT_ULL(1)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define HNS3_VECTOR_NOT_INITED 0
169*4882a593Smuzhiyun #define HNS3_VECTOR_INITED 1
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define HNS3_MAX_BD_SIZE 65535
172*4882a593Smuzhiyun #define HNS3_MAX_TSO_BD_NUM 63U
173*4882a593Smuzhiyun #define HNS3_MAX_TSO_SIZE 1048576U
174*4882a593Smuzhiyun #define HNS3_MAX_NON_TSO_SIZE 9728U
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define HNS3_VECTOR_GL0_OFFSET 0x100
178*4882a593Smuzhiyun #define HNS3_VECTOR_GL1_OFFSET 0x200
179*4882a593Smuzhiyun #define HNS3_VECTOR_GL2_OFFSET 0x300
180*4882a593Smuzhiyun #define HNS3_VECTOR_RL_OFFSET 0x900
181*4882a593Smuzhiyun #define HNS3_VECTOR_RL_EN_B 6
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define HNS3_RING_EN_B 0
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum hns3_pkt_l2t_type {
186*4882a593Smuzhiyun HNS3_L2_TYPE_UNICAST,
187*4882a593Smuzhiyun HNS3_L2_TYPE_MULTICAST,
188*4882a593Smuzhiyun HNS3_L2_TYPE_BROADCAST,
189*4882a593Smuzhiyun HNS3_L2_TYPE_INVALID,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun enum hns3_pkt_l3t_type {
193*4882a593Smuzhiyun HNS3_L3T_NONE,
194*4882a593Smuzhiyun HNS3_L3T_IPV6,
195*4882a593Smuzhiyun HNS3_L3T_IPV4,
196*4882a593Smuzhiyun HNS3_L3T_RESERVED
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun enum hns3_pkt_l4t_type {
200*4882a593Smuzhiyun HNS3_L4T_UNKNOWN,
201*4882a593Smuzhiyun HNS3_L4T_TCP,
202*4882a593Smuzhiyun HNS3_L4T_UDP,
203*4882a593Smuzhiyun HNS3_L4T_SCTP
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun enum hns3_pkt_ol3t_type {
207*4882a593Smuzhiyun HNS3_OL3T_NONE,
208*4882a593Smuzhiyun HNS3_OL3T_IPV6,
209*4882a593Smuzhiyun HNS3_OL3T_IPV4_NO_CSUM,
210*4882a593Smuzhiyun HNS3_OL3T_IPV4_CSUM
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun enum hns3_pkt_tun_type {
214*4882a593Smuzhiyun HNS3_TUN_NONE,
215*4882a593Smuzhiyun HNS3_TUN_MAC_IN_UDP,
216*4882a593Smuzhiyun HNS3_TUN_NVGRE,
217*4882a593Smuzhiyun HNS3_TUN_OTHER
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* hardware spec ring buffer format */
221*4882a593Smuzhiyun struct __packed hns3_desc {
222*4882a593Smuzhiyun __le64 addr;
223*4882a593Smuzhiyun union {
224*4882a593Smuzhiyun struct {
225*4882a593Smuzhiyun __le16 vlan_tag;
226*4882a593Smuzhiyun __le16 send_size;
227*4882a593Smuzhiyun union {
228*4882a593Smuzhiyun __le32 type_cs_vlan_tso_len;
229*4882a593Smuzhiyun struct {
230*4882a593Smuzhiyun __u8 type_cs_vlan_tso;
231*4882a593Smuzhiyun __u8 l2_len;
232*4882a593Smuzhiyun __u8 l3_len;
233*4882a593Smuzhiyun __u8 l4_len;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun __le16 outer_vlan_tag;
237*4882a593Smuzhiyun __le16 tv;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun union {
240*4882a593Smuzhiyun __le32 ol_type_vlan_len_msec;
241*4882a593Smuzhiyun struct {
242*4882a593Smuzhiyun __u8 ol_type_vlan_msec;
243*4882a593Smuzhiyun __u8 ol2_len;
244*4882a593Smuzhiyun __u8 ol3_len;
245*4882a593Smuzhiyun __u8 ol4_len;
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun __le32 paylen;
250*4882a593Smuzhiyun __le16 bdtp_fe_sc_vld_ra_ri;
251*4882a593Smuzhiyun __le16 mss;
252*4882a593Smuzhiyun } tx;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun struct {
255*4882a593Smuzhiyun __le32 l234_info;
256*4882a593Smuzhiyun __le16 pkt_len;
257*4882a593Smuzhiyun __le16 size;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun __le32 rss_hash;
260*4882a593Smuzhiyun __le16 fd_id;
261*4882a593Smuzhiyun __le16 vlan_tag;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun union {
264*4882a593Smuzhiyun __le32 ol_info;
265*4882a593Smuzhiyun struct {
266*4882a593Smuzhiyun __le16 o_dm_vlan_id_fb;
267*4882a593Smuzhiyun __le16 ot_vlan_tag;
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun __le32 bd_base_info;
272*4882a593Smuzhiyun } rx;
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun struct hns3_desc_cb {
277*4882a593Smuzhiyun dma_addr_t dma; /* dma address of this desc */
278*4882a593Smuzhiyun void *buf; /* cpu addr for a desc */
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* priv data for the desc, e.g. skb when use with ip stack */
281*4882a593Smuzhiyun void *priv;
282*4882a593Smuzhiyun u32 page_offset;
283*4882a593Smuzhiyun u32 length; /* length of the buffer */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun u16 reuse_flag;
286*4882a593Smuzhiyun u16 refill;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* desc type, used by the ring user to mark the type of the priv data */
289*4882a593Smuzhiyun u16 type;
290*4882a593Smuzhiyun u16 pagecnt_bias;
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun enum hns3_pkt_l3type {
294*4882a593Smuzhiyun HNS3_L3_TYPE_IPV4,
295*4882a593Smuzhiyun HNS3_L3_TYPE_IPV6,
296*4882a593Smuzhiyun HNS3_L3_TYPE_ARP,
297*4882a593Smuzhiyun HNS3_L3_TYPE_RARP,
298*4882a593Smuzhiyun HNS3_L3_TYPE_IPV4_OPT,
299*4882a593Smuzhiyun HNS3_L3_TYPE_IPV6_EXT,
300*4882a593Smuzhiyun HNS3_L3_TYPE_LLDP,
301*4882a593Smuzhiyun HNS3_L3_TYPE_BPDU,
302*4882a593Smuzhiyun HNS3_L3_TYPE_MAC_PAUSE,
303*4882a593Smuzhiyun HNS3_L3_TYPE_PFC_PAUSE,/* 0x9*/
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* reserved for 0xA~0xB */
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun HNS3_L3_TYPE_CNM = 0xc,
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* reserved for 0xD~0xE */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun HNS3_L3_TYPE_PARSE_FAIL = 0xf /* must be last */
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun enum hns3_pkt_l4type {
315*4882a593Smuzhiyun HNS3_L4_TYPE_UDP,
316*4882a593Smuzhiyun HNS3_L4_TYPE_TCP,
317*4882a593Smuzhiyun HNS3_L4_TYPE_GRE,
318*4882a593Smuzhiyun HNS3_L4_TYPE_SCTP,
319*4882a593Smuzhiyun HNS3_L4_TYPE_IGMP,
320*4882a593Smuzhiyun HNS3_L4_TYPE_ICMP,
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* reserved for 0x6~0xE */
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun HNS3_L4_TYPE_PARSE_FAIL = 0xf /* must be last */
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun enum hns3_pkt_ol3type {
328*4882a593Smuzhiyun HNS3_OL3_TYPE_IPV4 = 0,
329*4882a593Smuzhiyun HNS3_OL3_TYPE_IPV6,
330*4882a593Smuzhiyun /* reserved for 0x2~0x3 */
331*4882a593Smuzhiyun HNS3_OL3_TYPE_IPV4_OPT = 4,
332*4882a593Smuzhiyun HNS3_OL3_TYPE_IPV6_EXT,
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* reserved for 0x6~0xE */
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun HNS3_OL3_TYPE_PARSE_FAIL = 0xf /* must be last */
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun enum hns3_pkt_ol4type {
340*4882a593Smuzhiyun HNS3_OL4_TYPE_NO_TUN,
341*4882a593Smuzhiyun HNS3_OL4_TYPE_MAC_IN_UDP,
342*4882a593Smuzhiyun HNS3_OL4_TYPE_NVGRE,
343*4882a593Smuzhiyun HNS3_OL4_TYPE_UNKNOWN
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun struct ring_stats {
347*4882a593Smuzhiyun u64 sw_err_cnt;
348*4882a593Smuzhiyun u64 seg_pkt_cnt;
349*4882a593Smuzhiyun union {
350*4882a593Smuzhiyun struct {
351*4882a593Smuzhiyun u64 tx_pkts;
352*4882a593Smuzhiyun u64 tx_bytes;
353*4882a593Smuzhiyun u64 tx_more;
354*4882a593Smuzhiyun u64 restart_queue;
355*4882a593Smuzhiyun u64 tx_busy;
356*4882a593Smuzhiyun u64 tx_copy;
357*4882a593Smuzhiyun u64 tx_vlan_err;
358*4882a593Smuzhiyun u64 tx_l4_proto_err;
359*4882a593Smuzhiyun u64 tx_l2l3l4_err;
360*4882a593Smuzhiyun u64 tx_tso_err;
361*4882a593Smuzhiyun u64 over_max_recursion;
362*4882a593Smuzhiyun u64 hw_limitation;
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun struct {
365*4882a593Smuzhiyun u64 rx_pkts;
366*4882a593Smuzhiyun u64 rx_bytes;
367*4882a593Smuzhiyun u64 rx_err_cnt;
368*4882a593Smuzhiyun u64 reuse_pg_cnt;
369*4882a593Smuzhiyun u64 err_pkt_len;
370*4882a593Smuzhiyun u64 err_bd_num;
371*4882a593Smuzhiyun u64 l2_err;
372*4882a593Smuzhiyun u64 l3l4_csum_err;
373*4882a593Smuzhiyun u64 rx_multicast;
374*4882a593Smuzhiyun u64 non_reuse_pg;
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun struct hns3_enet_ring {
380*4882a593Smuzhiyun struct hns3_desc *desc; /* dma map address space */
381*4882a593Smuzhiyun struct hns3_desc_cb *desc_cb;
382*4882a593Smuzhiyun struct hns3_enet_ring *next;
383*4882a593Smuzhiyun struct hns3_enet_tqp_vector *tqp_vector;
384*4882a593Smuzhiyun struct hnae3_queue *tqp;
385*4882a593Smuzhiyun int queue_index;
386*4882a593Smuzhiyun struct device *dev; /* will be used for DMA mapping of descriptors */
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* statistic */
389*4882a593Smuzhiyun struct ring_stats stats;
390*4882a593Smuzhiyun struct u64_stats_sync syncp;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun dma_addr_t desc_dma_addr;
393*4882a593Smuzhiyun u32 buf_size; /* size for hnae_desc->addr, preset by AE */
394*4882a593Smuzhiyun u16 desc_num; /* total number of desc */
395*4882a593Smuzhiyun int next_to_use; /* idx of next spare desc */
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* idx of lastest sent desc, the ring is empty when equal to
398*4882a593Smuzhiyun * next_to_use
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun int next_to_clean;
401*4882a593Smuzhiyun union {
402*4882a593Smuzhiyun int last_to_use; /* last idx used by xmit */
403*4882a593Smuzhiyun u32 pull_len; /* memcpy len for current rx packet */
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun u32 frag_num;
406*4882a593Smuzhiyun void *va; /* first buffer address for current packet */
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun u32 flag; /* ring attribute */
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun int pending_buf;
411*4882a593Smuzhiyun struct sk_buff *skb;
412*4882a593Smuzhiyun struct sk_buff *tail_skb;
413*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun enum hns3_flow_level_range {
416*4882a593Smuzhiyun HNS3_FLOW_LOW = 0,
417*4882a593Smuzhiyun HNS3_FLOW_MID = 1,
418*4882a593Smuzhiyun HNS3_FLOW_HIGH = 2,
419*4882a593Smuzhiyun HNS3_FLOW_ULTRA = 3,
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun #define HNS3_INT_GL_MAX 0x1FE0
423*4882a593Smuzhiyun #define HNS3_INT_GL_50K 0x0014
424*4882a593Smuzhiyun #define HNS3_INT_GL_20K 0x0032
425*4882a593Smuzhiyun #define HNS3_INT_GL_18K 0x0036
426*4882a593Smuzhiyun #define HNS3_INT_GL_8K 0x007C
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun #define HNS3_INT_RL_MAX 0x00EC
429*4882a593Smuzhiyun #define HNS3_INT_RL_ENABLE_MASK 0x40
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun struct hns3_enet_coalesce {
432*4882a593Smuzhiyun u16 int_gl;
433*4882a593Smuzhiyun u8 gl_adapt_enable;
434*4882a593Smuzhiyun enum hns3_flow_level_range flow_level;
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun struct hns3_enet_ring_group {
438*4882a593Smuzhiyun /* array of pointers to rings */
439*4882a593Smuzhiyun struct hns3_enet_ring *ring;
440*4882a593Smuzhiyun u64 total_bytes; /* total bytes processed this group */
441*4882a593Smuzhiyun u64 total_packets; /* total packets processed this group */
442*4882a593Smuzhiyun u16 count;
443*4882a593Smuzhiyun struct hns3_enet_coalesce coal;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun struct hns3_enet_tqp_vector {
447*4882a593Smuzhiyun struct hnae3_handle *handle;
448*4882a593Smuzhiyun u8 __iomem *mask_addr;
449*4882a593Smuzhiyun int vector_irq;
450*4882a593Smuzhiyun int irq_init_flag;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun u16 idx; /* index in the TQP vector array per handle. */
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun struct napi_struct napi;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun struct hns3_enet_ring_group rx_group;
457*4882a593Smuzhiyun struct hns3_enet_ring_group tx_group;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun cpumask_t affinity_mask;
460*4882a593Smuzhiyun u16 num_tqps; /* total number of tqps in TQP vector */
461*4882a593Smuzhiyun struct irq_affinity_notify affinity_notify;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun char name[HNAE3_INT_NAME_LEN];
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun unsigned long last_jiffies;
466*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun struct hns3_nic_priv {
469*4882a593Smuzhiyun struct hnae3_handle *ae_handle;
470*4882a593Smuzhiyun struct net_device *netdev;
471*4882a593Smuzhiyun struct device *dev;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /**
474*4882a593Smuzhiyun * the cb for nic to manage the ring buffer, the first half of the
475*4882a593Smuzhiyun * array is for tx_ring and vice versa for the second half
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun struct hns3_enet_ring *ring;
478*4882a593Smuzhiyun struct hns3_enet_tqp_vector *tqp_vector;
479*4882a593Smuzhiyun u16 vector_num;
480*4882a593Smuzhiyun u8 max_non_tso_bd_num;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun u64 tx_timeout_count;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun unsigned long state;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun struct hns3_enet_coalesce tx_coal;
487*4882a593Smuzhiyun struct hns3_enet_coalesce rx_coal;
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun union l3_hdr_info {
491*4882a593Smuzhiyun struct iphdr *v4;
492*4882a593Smuzhiyun struct ipv6hdr *v6;
493*4882a593Smuzhiyun unsigned char *hdr;
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun union l4_hdr_info {
497*4882a593Smuzhiyun struct tcphdr *tcp;
498*4882a593Smuzhiyun struct udphdr *udp;
499*4882a593Smuzhiyun struct gre_base_hdr *gre;
500*4882a593Smuzhiyun unsigned char *hdr;
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun struct hns3_hw_error_info {
504*4882a593Smuzhiyun enum hnae3_hw_error_type type;
505*4882a593Smuzhiyun const char *msg;
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
ring_space(struct hns3_enet_ring * ring)508*4882a593Smuzhiyun static inline int ring_space(struct hns3_enet_ring *ring)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun /* This smp_load_acquire() pairs with smp_store_release() in
511*4882a593Smuzhiyun * hns3_nic_reclaim_one_desc called by hns3_clean_tx_ring.
512*4882a593Smuzhiyun */
513*4882a593Smuzhiyun int begin = smp_load_acquire(&ring->next_to_clean);
514*4882a593Smuzhiyun int end = READ_ONCE(ring->next_to_use);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return ((end >= begin) ? (ring->desc_num - end + begin) :
517*4882a593Smuzhiyun (begin - end)) - 1;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
hns3_read_reg(void __iomem * base,u32 reg)520*4882a593Smuzhiyun static inline u32 hns3_read_reg(void __iomem *base, u32 reg)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun return readl(base + reg);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
hns3_write_reg(void __iomem * base,u32 reg,u32 value)525*4882a593Smuzhiyun static inline void hns3_write_reg(void __iomem *base, u32 reg, u32 value)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun u8 __iomem *reg_addr = READ_ONCE(base);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun writel(value, reg_addr + reg);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun #define hns3_read_dev(a, reg) \
533*4882a593Smuzhiyun hns3_read_reg((a)->io_base, (reg))
534*4882a593Smuzhiyun
hns3_nic_resetting(struct net_device * netdev)535*4882a593Smuzhiyun static inline bool hns3_nic_resetting(struct net_device *netdev)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct hns3_nic_priv *priv = netdev_priv(netdev);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return test_bit(HNS3_NIC_STATE_RESETTING, &priv->state);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun #define hns3_write_dev(a, reg, value) \
543*4882a593Smuzhiyun hns3_write_reg((a)->io_base, (reg), (value))
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun #define ring_to_dev(ring) ((ring)->dev)
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun #define ring_to_netdev(ring) ((ring)->tqp_vector->napi.dev)
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun #define ring_to_dma_dir(ring) (HNAE3_IS_TX_RING(ring) ? \
550*4882a593Smuzhiyun DMA_TO_DEVICE : DMA_FROM_DEVICE)
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun #define hns3_buf_size(_ring) ((_ring)->buf_size)
553*4882a593Smuzhiyun
hns3_page_order(struct hns3_enet_ring * ring)554*4882a593Smuzhiyun static inline unsigned int hns3_page_order(struct hns3_enet_ring *ring)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun #if (PAGE_SIZE < 8192)
557*4882a593Smuzhiyun if (ring->buf_size > (PAGE_SIZE / 2))
558*4882a593Smuzhiyun return 1;
559*4882a593Smuzhiyun #endif
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun #define hns3_page_size(_ring) (PAGE_SIZE << hns3_page_order(_ring))
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* iterator for handling rings in ring group */
566*4882a593Smuzhiyun #define hns3_for_each_ring(pos, head) \
567*4882a593Smuzhiyun for (pos = (head).ring; pos; pos = pos->next)
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun #define hns3_get_handle(ndev) \
570*4882a593Smuzhiyun (((struct hns3_nic_priv *)netdev_priv(ndev))->ae_handle)
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun #define hns3_gl_usec_to_reg(int_gl) (int_gl >> 1)
573*4882a593Smuzhiyun #define hns3_gl_round_down(int_gl) round_down(int_gl, 2)
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #define hns3_rl_usec_to_reg(int_rl) (int_rl >> 2)
576*4882a593Smuzhiyun #define hns3_rl_round_down(int_rl) round_down(int_rl, 4)
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun void hns3_ethtool_set_ops(struct net_device *netdev);
579*4882a593Smuzhiyun int hns3_set_channels(struct net_device *netdev,
580*4882a593Smuzhiyun struct ethtool_channels *ch);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun void hns3_clean_tx_ring(struct hns3_enet_ring *ring, int budget);
583*4882a593Smuzhiyun int hns3_init_all_ring(struct hns3_nic_priv *priv);
584*4882a593Smuzhiyun int hns3_uninit_all_ring(struct hns3_nic_priv *priv);
585*4882a593Smuzhiyun int hns3_nic_reset_all_ring(struct hnae3_handle *h);
586*4882a593Smuzhiyun void hns3_fini_ring(struct hns3_enet_ring *ring);
587*4882a593Smuzhiyun netdev_tx_t hns3_nic_net_xmit(struct sk_buff *skb, struct net_device *netdev);
588*4882a593Smuzhiyun bool hns3_is_phys_func(struct pci_dev *pdev);
589*4882a593Smuzhiyun int hns3_clean_rx_ring(
590*4882a593Smuzhiyun struct hns3_enet_ring *ring, int budget,
591*4882a593Smuzhiyun void (*rx_fn)(struct hns3_enet_ring *, struct sk_buff *));
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun void hns3_set_vector_coalesce_rx_gl(struct hns3_enet_tqp_vector *tqp_vector,
594*4882a593Smuzhiyun u32 gl_value);
595*4882a593Smuzhiyun void hns3_set_vector_coalesce_tx_gl(struct hns3_enet_tqp_vector *tqp_vector,
596*4882a593Smuzhiyun u32 gl_value);
597*4882a593Smuzhiyun void hns3_set_vector_coalesce_rl(struct hns3_enet_tqp_vector *tqp_vector,
598*4882a593Smuzhiyun u32 rl_value);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun void hns3_enable_vlan_filter(struct net_device *netdev, bool enable);
601*4882a593Smuzhiyun void hns3_request_update_promisc_mode(struct hnae3_handle *handle);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun #ifdef CONFIG_HNS3_DCB
604*4882a593Smuzhiyun void hns3_dcbnl_setup(struct hnae3_handle *handle);
605*4882a593Smuzhiyun #else
hns3_dcbnl_setup(struct hnae3_handle * handle)606*4882a593Smuzhiyun static inline void hns3_dcbnl_setup(struct hnae3_handle *handle) {}
607*4882a593Smuzhiyun #endif
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun void hns3_dbg_init(struct hnae3_handle *handle);
610*4882a593Smuzhiyun void hns3_dbg_uninit(struct hnae3_handle *handle);
611*4882a593Smuzhiyun void hns3_dbg_register_debugfs(const char *debugfs_dir_name);
612*4882a593Smuzhiyun void hns3_dbg_unregister_debugfs(void);
613*4882a593Smuzhiyun void hns3_shinfo_pack(struct skb_shared_info *shinfo, __u32 *size);
614*4882a593Smuzhiyun #endif
615