xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/hisilicon/hns3/hns3_debugfs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Copyright (c) 2018-2019 Hisilicon Limited. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/debugfs.h>
5*4882a593Smuzhiyun #include <linux/device.h>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include "hnae3.h"
8*4882a593Smuzhiyun #include "hns3_enet.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define HNS3_DBG_READ_LEN 256
11*4882a593Smuzhiyun #define HNS3_DBG_WRITE_LEN 1024
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun static struct dentry *hns3_dbgfs_root;
14*4882a593Smuzhiyun 
hns3_dbg_queue_info(struct hnae3_handle * h,const char * cmd_buf)15*4882a593Smuzhiyun static int hns3_dbg_queue_info(struct hnae3_handle *h,
16*4882a593Smuzhiyun 			       const char *cmd_buf)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(h->pdev);
19*4882a593Smuzhiyun 	struct hns3_nic_priv *priv = h->priv;
20*4882a593Smuzhiyun 	struct hns3_enet_ring *ring;
21*4882a593Smuzhiyun 	u32 base_add_l, base_add_h;
22*4882a593Smuzhiyun 	u32 queue_num, queue_max;
23*4882a593Smuzhiyun 	u32 value, i;
24*4882a593Smuzhiyun 	int cnt;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	if (!priv->ring) {
27*4882a593Smuzhiyun 		dev_err(&h->pdev->dev, "priv->ring is NULL\n");
28*4882a593Smuzhiyun 		return -EFAULT;
29*4882a593Smuzhiyun 	}
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	queue_max = h->kinfo.num_tqps;
32*4882a593Smuzhiyun 	cnt = kstrtouint(&cmd_buf[11], 0, &queue_num);
33*4882a593Smuzhiyun 	if (cnt)
34*4882a593Smuzhiyun 		queue_num = 0;
35*4882a593Smuzhiyun 	else
36*4882a593Smuzhiyun 		queue_max = queue_num + 1;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "queue info\n");
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	if (queue_num >= h->kinfo.num_tqps) {
41*4882a593Smuzhiyun 		dev_err(&h->pdev->dev,
42*4882a593Smuzhiyun 			"Queue number(%u) is out of range(0-%u)\n", queue_num,
43*4882a593Smuzhiyun 			h->kinfo.num_tqps - 1);
44*4882a593Smuzhiyun 		return -EINVAL;
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	for (i = queue_num; i < queue_max; i++) {
48*4882a593Smuzhiyun 		/* Each cycle needs to determine whether the instance is reset,
49*4882a593Smuzhiyun 		 * to prevent reference to invalid memory. And need to ensure
50*4882a593Smuzhiyun 		 * that the following code is executed within 100ms.
51*4882a593Smuzhiyun 		 */
52*4882a593Smuzhiyun 		if (!test_bit(HNS3_NIC_STATE_INITED, &priv->state) ||
53*4882a593Smuzhiyun 		    test_bit(HNS3_NIC_STATE_RESETTING, &priv->state))
54*4882a593Smuzhiyun 			return -EPERM;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 		ring = &priv->ring[(u32)(i + h->kinfo.num_tqps)];
57*4882a593Smuzhiyun 		base_add_h = readl_relaxed(ring->tqp->io_base +
58*4882a593Smuzhiyun 					   HNS3_RING_RX_RING_BASEADDR_H_REG);
59*4882a593Smuzhiyun 		base_add_l = readl_relaxed(ring->tqp->io_base +
60*4882a593Smuzhiyun 					   HNS3_RING_RX_RING_BASEADDR_L_REG);
61*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "RX(%u) BASE ADD: 0x%08x%08x\n", i,
62*4882a593Smuzhiyun 			 base_add_h, base_add_l);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
65*4882a593Smuzhiyun 				      HNS3_RING_RX_RING_BD_NUM_REG);
66*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "RX(%u) RING BD NUM: %u\n", i, value);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
69*4882a593Smuzhiyun 				      HNS3_RING_RX_RING_BD_LEN_REG);
70*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "RX(%u) RING BD LEN: %u\n", i, value);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
73*4882a593Smuzhiyun 				      HNS3_RING_RX_RING_TAIL_REG);
74*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "RX(%u) RING TAIL: %u\n", i, value);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
77*4882a593Smuzhiyun 				      HNS3_RING_RX_RING_HEAD_REG);
78*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "RX(%u) RING HEAD: %u\n", i, value);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
81*4882a593Smuzhiyun 				      HNS3_RING_RX_RING_FBDNUM_REG);
82*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "RX(%u) RING FBDNUM: %u\n", i, value);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
85*4882a593Smuzhiyun 				      HNS3_RING_RX_RING_PKTNUM_RECORD_REG);
86*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "RX(%u) RING PKTNUM: %u\n", i, value);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 		ring = &priv->ring[i];
89*4882a593Smuzhiyun 		base_add_h = readl_relaxed(ring->tqp->io_base +
90*4882a593Smuzhiyun 					   HNS3_RING_TX_RING_BASEADDR_H_REG);
91*4882a593Smuzhiyun 		base_add_l = readl_relaxed(ring->tqp->io_base +
92*4882a593Smuzhiyun 					   HNS3_RING_TX_RING_BASEADDR_L_REG);
93*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX(%u) BASE ADD: 0x%08x%08x\n", i,
94*4882a593Smuzhiyun 			 base_add_h, base_add_l);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
97*4882a593Smuzhiyun 				      HNS3_RING_TX_RING_BD_NUM_REG);
98*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX(%u) RING BD NUM: %u\n", i, value);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
101*4882a593Smuzhiyun 				      HNS3_RING_TX_RING_TC_REG);
102*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX(%u) RING TC: %u\n", i, value);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
105*4882a593Smuzhiyun 				      HNS3_RING_TX_RING_TAIL_REG);
106*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX(%u) RING TAIL: %u\n", i, value);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
109*4882a593Smuzhiyun 				      HNS3_RING_TX_RING_HEAD_REG);
110*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX(%u) RING HEAD: %u\n", i, value);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
113*4882a593Smuzhiyun 				      HNS3_RING_TX_RING_FBDNUM_REG);
114*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX(%u) RING FBDNUM: %u\n", i, value);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
117*4882a593Smuzhiyun 				      HNS3_RING_TX_RING_OFFSET_REG);
118*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX(%u) RING OFFSET: %u\n", i, value);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base +
121*4882a593Smuzhiyun 				      HNS3_RING_TX_RING_PKTNUM_RECORD_REG);
122*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX(%u) RING PKTNUM: %u\n", i, value);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		value = readl_relaxed(ring->tqp->io_base + HNS3_RING_EN_REG);
125*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "TX/RX(%u) RING EN: %s\n", i,
126*4882a593Smuzhiyun 			 value ? "enable" : "disable");
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 		if (hnae3_ae_dev_tqp_txrx_indep_supported(ae_dev)) {
129*4882a593Smuzhiyun 			value = readl_relaxed(ring->tqp->io_base +
130*4882a593Smuzhiyun 					      HNS3_RING_TX_EN_REG);
131*4882a593Smuzhiyun 			dev_info(&h->pdev->dev, "TX(%u) RING EN: %s\n", i,
132*4882a593Smuzhiyun 				 value ? "enable" : "disable");
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 			value = readl_relaxed(ring->tqp->io_base +
135*4882a593Smuzhiyun 					      HNS3_RING_RX_EN_REG);
136*4882a593Smuzhiyun 			dev_info(&h->pdev->dev, "RX(%u) RING EN: %s\n", i,
137*4882a593Smuzhiyun 				 value ? "enable" : "disable");
138*4882a593Smuzhiyun 		}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		dev_info(&h->pdev->dev, "\n");
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
hns3_dbg_queue_map(struct hnae3_handle * h)146*4882a593Smuzhiyun static int hns3_dbg_queue_map(struct hnae3_handle *h)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct hns3_nic_priv *priv = h->priv;
149*4882a593Smuzhiyun 	int i;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (!h->ae_algo->ops->get_global_queue_id)
152*4882a593Smuzhiyun 		return -EOPNOTSUPP;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "map info for queue id and vector id\n");
155*4882a593Smuzhiyun 	dev_info(&h->pdev->dev,
156*4882a593Smuzhiyun 		 "local queue id | global queue id | vector id\n");
157*4882a593Smuzhiyun 	for (i = 0; i < h->kinfo.num_tqps; i++) {
158*4882a593Smuzhiyun 		u16 global_qid;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 		global_qid = h->ae_algo->ops->get_global_queue_id(h, i);
161*4882a593Smuzhiyun 		if (!priv->ring || !priv->ring[i].tqp_vector)
162*4882a593Smuzhiyun 			continue;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		dev_info(&h->pdev->dev,
165*4882a593Smuzhiyun 			 "      %4d            %4d            %4d\n",
166*4882a593Smuzhiyun 			 i, global_qid, priv->ring[i].tqp_vector->vector_irq);
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
hns3_dbg_bd_info(struct hnae3_handle * h,const char * cmd_buf)172*4882a593Smuzhiyun static int hns3_dbg_bd_info(struct hnae3_handle *h, const char *cmd_buf)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct hns3_nic_priv *priv = h->priv;
175*4882a593Smuzhiyun 	struct hns3_desc *rx_desc, *tx_desc;
176*4882a593Smuzhiyun 	struct device *dev = &h->pdev->dev;
177*4882a593Smuzhiyun 	struct hns3_enet_ring *ring;
178*4882a593Smuzhiyun 	u32 tx_index, rx_index;
179*4882a593Smuzhiyun 	u32 q_num, value;
180*4882a593Smuzhiyun 	dma_addr_t addr;
181*4882a593Smuzhiyun 	int cnt;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	cnt = sscanf(&cmd_buf[8], "%u %u", &q_num, &tx_index);
184*4882a593Smuzhiyun 	if (cnt == 2) {
185*4882a593Smuzhiyun 		rx_index = tx_index;
186*4882a593Smuzhiyun 	} else if (cnt != 1) {
187*4882a593Smuzhiyun 		dev_err(dev, "bd info: bad command string, cnt=%d\n", cnt);
188*4882a593Smuzhiyun 		return -EINVAL;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (q_num >= h->kinfo.num_tqps) {
192*4882a593Smuzhiyun 		dev_err(dev, "Queue number(%u) is out of range(0-%u)\n", q_num,
193*4882a593Smuzhiyun 			h->kinfo.num_tqps - 1);
194*4882a593Smuzhiyun 		return -EINVAL;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ring = &priv->ring[q_num];
198*4882a593Smuzhiyun 	value = readl_relaxed(ring->tqp->io_base + HNS3_RING_TX_RING_TAIL_REG);
199*4882a593Smuzhiyun 	tx_index = (cnt == 1) ? value : tx_index;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (tx_index >= ring->desc_num) {
202*4882a593Smuzhiyun 		dev_err(dev, "bd index(%u) is out of range(0-%u)\n", tx_index,
203*4882a593Smuzhiyun 			ring->desc_num - 1);
204*4882a593Smuzhiyun 		return -EINVAL;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	tx_desc = &ring->desc[tx_index];
208*4882a593Smuzhiyun 	addr = le64_to_cpu(tx_desc->addr);
209*4882a593Smuzhiyun 	dev_info(dev, "TX Queue Num: %u, BD Index: %u\n", q_num, tx_index);
210*4882a593Smuzhiyun 	dev_info(dev, "(TX)addr: %pad\n", &addr);
211*4882a593Smuzhiyun 	dev_info(dev, "(TX)vlan_tag: %u\n", le16_to_cpu(tx_desc->tx.vlan_tag));
212*4882a593Smuzhiyun 	dev_info(dev, "(TX)send_size: %u\n",
213*4882a593Smuzhiyun 		 le16_to_cpu(tx_desc->tx.send_size));
214*4882a593Smuzhiyun 	dev_info(dev, "(TX)vlan_tso: %u\n", tx_desc->tx.type_cs_vlan_tso);
215*4882a593Smuzhiyun 	dev_info(dev, "(TX)l2_len: %u\n", tx_desc->tx.l2_len);
216*4882a593Smuzhiyun 	dev_info(dev, "(TX)l3_len: %u\n", tx_desc->tx.l3_len);
217*4882a593Smuzhiyun 	dev_info(dev, "(TX)l4_len: %u\n", tx_desc->tx.l4_len);
218*4882a593Smuzhiyun 	dev_info(dev, "(TX)vlan_tag: %u\n",
219*4882a593Smuzhiyun 		 le16_to_cpu(tx_desc->tx.outer_vlan_tag));
220*4882a593Smuzhiyun 	dev_info(dev, "(TX)tv: %u\n", le16_to_cpu(tx_desc->tx.tv));
221*4882a593Smuzhiyun 	dev_info(dev, "(TX)vlan_msec: %u\n", tx_desc->tx.ol_type_vlan_msec);
222*4882a593Smuzhiyun 	dev_info(dev, "(TX)ol2_len: %u\n", tx_desc->tx.ol2_len);
223*4882a593Smuzhiyun 	dev_info(dev, "(TX)ol3_len: %u\n", tx_desc->tx.ol3_len);
224*4882a593Smuzhiyun 	dev_info(dev, "(TX)ol4_len: %u\n", tx_desc->tx.ol4_len);
225*4882a593Smuzhiyun 	dev_info(dev, "(TX)paylen: %u\n", le32_to_cpu(tx_desc->tx.paylen));
226*4882a593Smuzhiyun 	dev_info(dev, "(TX)vld_ra_ri: %u\n",
227*4882a593Smuzhiyun 		 le16_to_cpu(tx_desc->tx.bdtp_fe_sc_vld_ra_ri));
228*4882a593Smuzhiyun 	dev_info(dev, "(TX)mss: %u\n", le16_to_cpu(tx_desc->tx.mss));
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	ring = &priv->ring[q_num + h->kinfo.num_tqps];
231*4882a593Smuzhiyun 	value = readl_relaxed(ring->tqp->io_base + HNS3_RING_RX_RING_TAIL_REG);
232*4882a593Smuzhiyun 	rx_index = (cnt == 1) ? value : tx_index;
233*4882a593Smuzhiyun 	rx_desc = &ring->desc[rx_index];
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	addr = le64_to_cpu(rx_desc->addr);
236*4882a593Smuzhiyun 	dev_info(dev, "RX Queue Num: %u, BD Index: %u\n", q_num, rx_index);
237*4882a593Smuzhiyun 	dev_info(dev, "(RX)addr: %pad\n", &addr);
238*4882a593Smuzhiyun 	dev_info(dev, "(RX)l234_info: %u\n",
239*4882a593Smuzhiyun 		 le32_to_cpu(rx_desc->rx.l234_info));
240*4882a593Smuzhiyun 	dev_info(dev, "(RX)pkt_len: %u\n", le16_to_cpu(rx_desc->rx.pkt_len));
241*4882a593Smuzhiyun 	dev_info(dev, "(RX)size: %u\n", le16_to_cpu(rx_desc->rx.size));
242*4882a593Smuzhiyun 	dev_info(dev, "(RX)rss_hash: %u\n", le32_to_cpu(rx_desc->rx.rss_hash));
243*4882a593Smuzhiyun 	dev_info(dev, "(RX)fd_id: %u\n", le16_to_cpu(rx_desc->rx.fd_id));
244*4882a593Smuzhiyun 	dev_info(dev, "(RX)vlan_tag: %u\n", le16_to_cpu(rx_desc->rx.vlan_tag));
245*4882a593Smuzhiyun 	dev_info(dev, "(RX)o_dm_vlan_id_fb: %u\n",
246*4882a593Smuzhiyun 		 le16_to_cpu(rx_desc->rx.o_dm_vlan_id_fb));
247*4882a593Smuzhiyun 	dev_info(dev, "(RX)ot_vlan_tag: %u\n",
248*4882a593Smuzhiyun 		 le16_to_cpu(rx_desc->rx.ot_vlan_tag));
249*4882a593Smuzhiyun 	dev_info(dev, "(RX)bd_base_info: %u\n",
250*4882a593Smuzhiyun 		 le32_to_cpu(rx_desc->rx.bd_base_info));
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
hns3_dbg_help(struct hnae3_handle * h)255*4882a593Smuzhiyun static void hns3_dbg_help(struct hnae3_handle *h)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun #define HNS3_DBG_BUF_LEN 256
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	char printf_buf[HNS3_DBG_BUF_LEN];
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "available commands\n");
262*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "queue info <number>\n");
263*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "queue map\n");
264*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "bd info <q_num> <bd index>\n");
265*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dev capability\n");
266*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dev spec\n");
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (!hns3_is_phys_func(h->pdev))
269*4882a593Smuzhiyun 		return;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump fd tcam\n");
272*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump tc\n");
273*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump tm map <q_num>\n");
274*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump tm\n");
275*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump qos pause cfg\n");
276*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump qos pri map\n");
277*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump qos buf cfg\n");
278*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump mng tbl\n");
279*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump reset info\n");
280*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump m7 info\n");
281*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump ncl_config <offset> <length>(in hex)\n");
282*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump mac tnl status\n");
283*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump loopback\n");
284*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump qs shaper [qs id]\n");
285*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump uc mac list <func id>\n");
286*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump mc mac list <func id>\n");
287*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "dump intr\n");
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	memset(printf_buf, 0, HNS3_DBG_BUF_LEN);
290*4882a593Smuzhiyun 	strncat(printf_buf, "dump reg [[bios common] [ssu <port_id>]",
291*4882a593Smuzhiyun 		HNS3_DBG_BUF_LEN - 1);
292*4882a593Smuzhiyun 	strncat(printf_buf + strlen(printf_buf),
293*4882a593Smuzhiyun 		" [igu egu <port_id>] [rpu <tc_queue_num>]",
294*4882a593Smuzhiyun 		HNS3_DBG_BUF_LEN - strlen(printf_buf) - 1);
295*4882a593Smuzhiyun 	strncat(printf_buf + strlen(printf_buf),
296*4882a593Smuzhiyun 		" [rtc] [ppp] [rcb] [tqp <queue_num>] [mac]]\n",
297*4882a593Smuzhiyun 		HNS3_DBG_BUF_LEN - strlen(printf_buf) - 1);
298*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "%s", printf_buf);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	memset(printf_buf, 0, HNS3_DBG_BUF_LEN);
301*4882a593Smuzhiyun 	strncat(printf_buf, "dump reg dcb <port_id> <pri_id> <pg_id>",
302*4882a593Smuzhiyun 		HNS3_DBG_BUF_LEN - 1);
303*4882a593Smuzhiyun 	strncat(printf_buf + strlen(printf_buf), " <rq_id> <nq_id> <qset_id>\n",
304*4882a593Smuzhiyun 		HNS3_DBG_BUF_LEN - strlen(printf_buf) - 1);
305*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "%s", printf_buf);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
hns3_dbg_dev_caps(struct hnae3_handle * h)308*4882a593Smuzhiyun static void hns3_dbg_dev_caps(struct hnae3_handle *h)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(h->pdev);
311*4882a593Smuzhiyun 	unsigned long *caps;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	caps = ae_dev->caps;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "support FD: %s\n",
316*4882a593Smuzhiyun 		 test_bit(HNAE3_DEV_SUPPORT_FD_B, caps) ? "yes" : "no");
317*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "support GRO: %s\n",
318*4882a593Smuzhiyun 		 test_bit(HNAE3_DEV_SUPPORT_GRO_B, caps) ? "yes" : "no");
319*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "support FEC: %s\n",
320*4882a593Smuzhiyun 		 test_bit(HNAE3_DEV_SUPPORT_FEC_B, caps) ? "yes" : "no");
321*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "support UDP GSO: %s\n",
322*4882a593Smuzhiyun 		 test_bit(HNAE3_DEV_SUPPORT_UDP_GSO_B, caps) ? "yes" : "no");
323*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "support PTP: %s\n",
324*4882a593Smuzhiyun 		 test_bit(HNAE3_DEV_SUPPORT_PTP_B, caps) ? "yes" : "no");
325*4882a593Smuzhiyun 	dev_info(&h->pdev->dev, "support INT QL: %s\n",
326*4882a593Smuzhiyun 		 test_bit(HNAE3_DEV_SUPPORT_INT_QL_B, caps) ? "yes" : "no");
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
hns3_dbg_dev_specs(struct hnae3_handle * h)329*4882a593Smuzhiyun static void hns3_dbg_dev_specs(struct hnae3_handle *h)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(h->pdev);
332*4882a593Smuzhiyun 	struct hnae3_dev_specs *dev_specs = &ae_dev->dev_specs;
333*4882a593Smuzhiyun 	struct hnae3_knic_private_info *kinfo = &h->kinfo;
334*4882a593Smuzhiyun 	struct hns3_nic_priv *priv  = h->priv;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	dev_info(priv->dev, "MAC entry num: %u\n", dev_specs->mac_entry_num);
337*4882a593Smuzhiyun 	dev_info(priv->dev, "MNG entry num: %u\n", dev_specs->mng_entry_num);
338*4882a593Smuzhiyun 	dev_info(priv->dev, "MAX non tso bd num: %u\n",
339*4882a593Smuzhiyun 		 dev_specs->max_non_tso_bd_num);
340*4882a593Smuzhiyun 	dev_info(priv->dev, "RSS ind tbl size: %u\n",
341*4882a593Smuzhiyun 		 dev_specs->rss_ind_tbl_size);
342*4882a593Smuzhiyun 	dev_info(priv->dev, "RSS key size: %u\n", dev_specs->rss_key_size);
343*4882a593Smuzhiyun 	dev_info(priv->dev, "RSS size: %u\n", kinfo->rss_size);
344*4882a593Smuzhiyun 	dev_info(priv->dev, "Allocated RSS size: %u\n", kinfo->req_rss_size);
345*4882a593Smuzhiyun 	dev_info(priv->dev, "Task queue pairs numbers: %u\n", kinfo->num_tqps);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	dev_info(priv->dev, "RX buffer length: %u\n", kinfo->rx_buf_len);
348*4882a593Smuzhiyun 	dev_info(priv->dev, "Desc num per TX queue: %u\n", kinfo->num_tx_desc);
349*4882a593Smuzhiyun 	dev_info(priv->dev, "Desc num per RX queue: %u\n", kinfo->num_rx_desc);
350*4882a593Smuzhiyun 	dev_info(priv->dev, "Total number of enabled TCs: %u\n", kinfo->num_tc);
351*4882a593Smuzhiyun 	dev_info(priv->dev, "MAX INT QL: %u\n", dev_specs->int_ql_max);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
hns3_dbg_cmd_read(struct file * filp,char __user * buffer,size_t count,loff_t * ppos)354*4882a593Smuzhiyun static ssize_t hns3_dbg_cmd_read(struct file *filp, char __user *buffer,
355*4882a593Smuzhiyun 				 size_t count, loff_t *ppos)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	int uncopy_bytes;
358*4882a593Smuzhiyun 	char *buf;
359*4882a593Smuzhiyun 	int len;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (*ppos != 0)
362*4882a593Smuzhiyun 		return 0;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (count < HNS3_DBG_READ_LEN)
365*4882a593Smuzhiyun 		return -ENOSPC;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	buf = kzalloc(HNS3_DBG_READ_LEN, GFP_KERNEL);
368*4882a593Smuzhiyun 	if (!buf)
369*4882a593Smuzhiyun 		return -ENOMEM;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	len = scnprintf(buf, HNS3_DBG_READ_LEN, "%s\n",
372*4882a593Smuzhiyun 			"Please echo help to cmd to get help information");
373*4882a593Smuzhiyun 	uncopy_bytes = copy_to_user(buffer, buf, len);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	kfree(buf);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (uncopy_bytes)
378*4882a593Smuzhiyun 		return -EFAULT;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return (*ppos = len);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
hns3_dbg_cmd_write(struct file * filp,const char __user * buffer,size_t count,loff_t * ppos)383*4882a593Smuzhiyun static ssize_t hns3_dbg_cmd_write(struct file *filp, const char __user *buffer,
384*4882a593Smuzhiyun 				  size_t count, loff_t *ppos)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct hnae3_handle *handle = filp->private_data;
387*4882a593Smuzhiyun 	struct hns3_nic_priv *priv  = handle->priv;
388*4882a593Smuzhiyun 	char *cmd_buf, *cmd_buf_tmp;
389*4882a593Smuzhiyun 	int uncopied_bytes;
390*4882a593Smuzhiyun 	int ret = 0;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (*ppos != 0)
393*4882a593Smuzhiyun 		return 0;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Judge if the instance is being reset. */
396*4882a593Smuzhiyun 	if (!test_bit(HNS3_NIC_STATE_INITED, &priv->state) ||
397*4882a593Smuzhiyun 	    test_bit(HNS3_NIC_STATE_RESETTING, &priv->state))
398*4882a593Smuzhiyun 		return 0;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (count > HNS3_DBG_WRITE_LEN)
401*4882a593Smuzhiyun 		return -ENOSPC;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	cmd_buf = kzalloc(count + 1, GFP_KERNEL);
404*4882a593Smuzhiyun 	if (!cmd_buf)
405*4882a593Smuzhiyun 		return count;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	uncopied_bytes = copy_from_user(cmd_buf, buffer, count);
408*4882a593Smuzhiyun 	if (uncopied_bytes) {
409*4882a593Smuzhiyun 		kfree(cmd_buf);
410*4882a593Smuzhiyun 		return -EFAULT;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	cmd_buf[count] = '\0';
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	cmd_buf_tmp = strchr(cmd_buf, '\n');
416*4882a593Smuzhiyun 	if (cmd_buf_tmp) {
417*4882a593Smuzhiyun 		*cmd_buf_tmp = '\0';
418*4882a593Smuzhiyun 		count = cmd_buf_tmp - cmd_buf + 1;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (strncmp(cmd_buf, "help", 4) == 0)
422*4882a593Smuzhiyun 		hns3_dbg_help(handle);
423*4882a593Smuzhiyun 	else if (strncmp(cmd_buf, "queue info", 10) == 0)
424*4882a593Smuzhiyun 		ret = hns3_dbg_queue_info(handle, cmd_buf);
425*4882a593Smuzhiyun 	else if (strncmp(cmd_buf, "queue map", 9) == 0)
426*4882a593Smuzhiyun 		ret = hns3_dbg_queue_map(handle);
427*4882a593Smuzhiyun 	else if (strncmp(cmd_buf, "bd info", 7) == 0)
428*4882a593Smuzhiyun 		ret = hns3_dbg_bd_info(handle, cmd_buf);
429*4882a593Smuzhiyun 	else if (strncmp(cmd_buf, "dev capability", 14) == 0)
430*4882a593Smuzhiyun 		hns3_dbg_dev_caps(handle);
431*4882a593Smuzhiyun 	else if (strncmp(cmd_buf, "dev spec", 8) == 0)
432*4882a593Smuzhiyun 		hns3_dbg_dev_specs(handle);
433*4882a593Smuzhiyun 	else if (handle->ae_algo->ops->dbg_run_cmd)
434*4882a593Smuzhiyun 		ret = handle->ae_algo->ops->dbg_run_cmd(handle, cmd_buf);
435*4882a593Smuzhiyun 	else
436*4882a593Smuzhiyun 		ret = -EOPNOTSUPP;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	if (ret)
439*4882a593Smuzhiyun 		hns3_dbg_help(handle);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	kfree(cmd_buf);
442*4882a593Smuzhiyun 	cmd_buf = NULL;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return count;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static const struct file_operations hns3_dbg_cmd_fops = {
448*4882a593Smuzhiyun 	.owner = THIS_MODULE,
449*4882a593Smuzhiyun 	.open  = simple_open,
450*4882a593Smuzhiyun 	.read  = hns3_dbg_cmd_read,
451*4882a593Smuzhiyun 	.write = hns3_dbg_cmd_write,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
hns3_dbg_init(struct hnae3_handle * handle)454*4882a593Smuzhiyun void hns3_dbg_init(struct hnae3_handle *handle)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	const char *name = pci_name(handle->pdev);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	handle->hnae3_dbgfs = debugfs_create_dir(name, hns3_dbgfs_root);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	debugfs_create_file("cmd", 0600, handle->hnae3_dbgfs, handle,
461*4882a593Smuzhiyun 			    &hns3_dbg_cmd_fops);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
hns3_dbg_uninit(struct hnae3_handle * handle)464*4882a593Smuzhiyun void hns3_dbg_uninit(struct hnae3_handle *handle)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	debugfs_remove_recursive(handle->hnae3_dbgfs);
467*4882a593Smuzhiyun 	handle->hnae3_dbgfs = NULL;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
hns3_dbg_register_debugfs(const char * debugfs_dir_name)470*4882a593Smuzhiyun void hns3_dbg_register_debugfs(const char *debugfs_dir_name)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	hns3_dbgfs_root = debugfs_create_dir(debugfs_dir_name, NULL);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
hns3_dbg_unregister_debugfs(void)475*4882a593Smuzhiyun void hns3_dbg_unregister_debugfs(void)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	debugfs_remove_recursive(hns3_dbgfs_root);
478*4882a593Smuzhiyun 	hns3_dbgfs_root = NULL;
479*4882a593Smuzhiyun }
480