xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/hisilicon/hns3/hclge_mbx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /* Copyright (c) 2016-2017 Hisilicon Limited. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __HCLGE_MBX_H
5*4882a593Smuzhiyun #define __HCLGE_MBX_H
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/mutex.h>
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun enum HCLGE_MBX_OPCODE {
11*4882a593Smuzhiyun 	HCLGE_MBX_RESET = 0x01,		/* (VF -> PF) assert reset */
12*4882a593Smuzhiyun 	HCLGE_MBX_ASSERTING_RESET,	/* (PF -> VF) PF is asserting reset*/
13*4882a593Smuzhiyun 	HCLGE_MBX_SET_UNICAST,		/* (VF -> PF) set UC addr */
14*4882a593Smuzhiyun 	HCLGE_MBX_SET_MULTICAST,	/* (VF -> PF) set MC addr */
15*4882a593Smuzhiyun 	HCLGE_MBX_SET_VLAN,		/* (VF -> PF) set VLAN */
16*4882a593Smuzhiyun 	HCLGE_MBX_MAP_RING_TO_VECTOR,	/* (VF -> PF) map ring-to-vector */
17*4882a593Smuzhiyun 	HCLGE_MBX_UNMAP_RING_TO_VECTOR,	/* (VF -> PF) unamp ring-to-vector */
18*4882a593Smuzhiyun 	HCLGE_MBX_SET_PROMISC_MODE,	/* (VF -> PF) set promiscuous mode */
19*4882a593Smuzhiyun 	HCLGE_MBX_SET_MACVLAN,		/* (VF -> PF) set unicast filter */
20*4882a593Smuzhiyun 	HCLGE_MBX_API_NEGOTIATE,	/* (VF -> PF) negotiate API version */
21*4882a593Smuzhiyun 	HCLGE_MBX_GET_QINFO,		/* (VF -> PF) get queue config */
22*4882a593Smuzhiyun 	HCLGE_MBX_GET_QDEPTH,		/* (VF -> PF) get queue depth */
23*4882a593Smuzhiyun 	HCLGE_MBX_GET_TCINFO,		/* (VF -> PF) get TC config */
24*4882a593Smuzhiyun 	HCLGE_MBX_GET_RETA,		/* (VF -> PF) get RETA */
25*4882a593Smuzhiyun 	HCLGE_MBX_GET_RSS_KEY,		/* (VF -> PF) get RSS key */
26*4882a593Smuzhiyun 	HCLGE_MBX_GET_MAC_ADDR,		/* (VF -> PF) get MAC addr */
27*4882a593Smuzhiyun 	HCLGE_MBX_PF_VF_RESP,		/* (PF -> VF) generate response to VF */
28*4882a593Smuzhiyun 	HCLGE_MBX_GET_BDNUM,		/* (VF -> PF) get BD num */
29*4882a593Smuzhiyun 	HCLGE_MBX_GET_BUFSIZE,		/* (VF -> PF) get buffer size */
30*4882a593Smuzhiyun 	HCLGE_MBX_GET_STREAMID,		/* (VF -> PF) get stream id */
31*4882a593Smuzhiyun 	HCLGE_MBX_SET_AESTART,		/* (VF -> PF) start ae */
32*4882a593Smuzhiyun 	HCLGE_MBX_SET_TSOSTATS,		/* (VF -> PF) get tso stats */
33*4882a593Smuzhiyun 	HCLGE_MBX_LINK_STAT_CHANGE,	/* (PF -> VF) link status has changed */
34*4882a593Smuzhiyun 	HCLGE_MBX_GET_BASE_CONFIG,	/* (VF -> PF) get config */
35*4882a593Smuzhiyun 	HCLGE_MBX_BIND_FUNC_QUEUE,	/* (VF -> PF) bind function and queue */
36*4882a593Smuzhiyun 	HCLGE_MBX_GET_LINK_STATUS,	/* (VF -> PF) get link status */
37*4882a593Smuzhiyun 	HCLGE_MBX_QUEUE_RESET,		/* (VF -> PF) reset queue */
38*4882a593Smuzhiyun 	HCLGE_MBX_KEEP_ALIVE,		/* (VF -> PF) send keep alive cmd */
39*4882a593Smuzhiyun 	HCLGE_MBX_SET_ALIVE,		/* (VF -> PF) set alive state */
40*4882a593Smuzhiyun 	HCLGE_MBX_SET_MTU,		/* (VF -> PF) set mtu */
41*4882a593Smuzhiyun 	HCLGE_MBX_GET_QID_IN_PF,	/* (VF -> PF) get queue id in pf */
42*4882a593Smuzhiyun 	HCLGE_MBX_LINK_STAT_MODE,	/* (PF -> VF) link mode has changed */
43*4882a593Smuzhiyun 	HCLGE_MBX_GET_LINK_MODE,	/* (VF -> PF) get the link mode of pf */
44*4882a593Smuzhiyun 	HCLGE_MBX_PUSH_VLAN_INFO,	/* (PF -> VF) push port base vlan */
45*4882a593Smuzhiyun 	HCLGE_MBX_GET_MEDIA_TYPE,       /* (VF -> PF) get media type */
46*4882a593Smuzhiyun 	HCLGE_MBX_PUSH_PROMISC_INFO,	/* (PF -> VF) push vf promisc info */
47*4882a593Smuzhiyun 	HCLGE_MBX_VF_UNINIT,            /* (VF -> PF) vf is unintializing */
48*4882a593Smuzhiyun 	HCLGE_MBX_HANDLE_VF_TBL,	/* (VF -> PF) store/clear hw table */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	HCLGE_MBX_GET_VF_FLR_STATUS = 200, /* (M7 -> PF) get vf flr status */
51*4882a593Smuzhiyun 	HCLGE_MBX_PUSH_LINK_STATUS,	/* (M7 -> PF) get port link status */
52*4882a593Smuzhiyun 	HCLGE_MBX_NCSI_ERROR,		/* (M7 -> PF) receive a NCSI error */
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* below are per-VF mac-vlan subcodes */
56*4882a593Smuzhiyun enum hclge_mbx_mac_vlan_subcode {
57*4882a593Smuzhiyun 	HCLGE_MBX_MAC_VLAN_UC_MODIFY = 0,	/* modify UC mac addr */
58*4882a593Smuzhiyun 	HCLGE_MBX_MAC_VLAN_UC_ADD,		/* add a new UC mac addr */
59*4882a593Smuzhiyun 	HCLGE_MBX_MAC_VLAN_UC_REMOVE,		/* remove a new UC mac addr */
60*4882a593Smuzhiyun 	HCLGE_MBX_MAC_VLAN_MC_MODIFY,		/* modify MC mac addr */
61*4882a593Smuzhiyun 	HCLGE_MBX_MAC_VLAN_MC_ADD,		/* add new MC mac addr */
62*4882a593Smuzhiyun 	HCLGE_MBX_MAC_VLAN_MC_REMOVE,		/* remove MC mac addr */
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* below are per-VF vlan cfg subcodes */
66*4882a593Smuzhiyun enum hclge_mbx_vlan_cfg_subcode {
67*4882a593Smuzhiyun 	HCLGE_MBX_VLAN_FILTER = 0,	/* set vlan filter */
68*4882a593Smuzhiyun 	HCLGE_MBX_VLAN_TX_OFF_CFG,	/* set tx side vlan offload */
69*4882a593Smuzhiyun 	HCLGE_MBX_VLAN_RX_OFF_CFG,	/* set rx side vlan offload */
70*4882a593Smuzhiyun 	HCLGE_MBX_PORT_BASE_VLAN_CFG,	/* set port based vlan configuration */
71*4882a593Smuzhiyun 	HCLGE_MBX_GET_PORT_BASE_VLAN_STATE,	/* get port based vlan state */
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun enum hclge_mbx_tbl_cfg_subcode {
75*4882a593Smuzhiyun 	HCLGE_MBX_VPORT_LIST_CLEAR,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define HCLGE_MBX_MAX_MSG_SIZE	14
79*4882a593Smuzhiyun #define HCLGE_MBX_MAX_RESP_DATA_SIZE	8U
80*4882a593Smuzhiyun #define HCLGE_MBX_MAX_RING_CHAIN_PARAM_NUM	4
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun struct hclge_ring_chain_param {
83*4882a593Smuzhiyun 	u8 ring_type;
84*4882a593Smuzhiyun 	u8 tqp_index;
85*4882a593Smuzhiyun 	u8 int_gl_index;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct hclgevf_mbx_resp_status {
89*4882a593Smuzhiyun 	struct mutex mbx_mutex; /* protects against contending sync cmd resp */
90*4882a593Smuzhiyun 	u32 origin_mbx_msg;
91*4882a593Smuzhiyun 	bool received_resp;
92*4882a593Smuzhiyun 	int resp_status;
93*4882a593Smuzhiyun 	u8 additional_info[HCLGE_MBX_MAX_RESP_DATA_SIZE];
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct hclge_respond_to_vf_msg {
97*4882a593Smuzhiyun 	int status;
98*4882a593Smuzhiyun 	u8 data[HCLGE_MBX_MAX_RESP_DATA_SIZE];
99*4882a593Smuzhiyun 	u16 len;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun struct hclge_vf_to_pf_msg {
103*4882a593Smuzhiyun 	u8 code;
104*4882a593Smuzhiyun 	union {
105*4882a593Smuzhiyun 		struct {
106*4882a593Smuzhiyun 			u8 subcode;
107*4882a593Smuzhiyun 			u8 data[HCLGE_MBX_MAX_MSG_SIZE];
108*4882a593Smuzhiyun 		};
109*4882a593Smuzhiyun 		struct {
110*4882a593Smuzhiyun 			u8 en_bc;
111*4882a593Smuzhiyun 			u8 en_uc;
112*4882a593Smuzhiyun 			u8 en_mc;
113*4882a593Smuzhiyun 		};
114*4882a593Smuzhiyun 		struct {
115*4882a593Smuzhiyun 			u8 vector_id;
116*4882a593Smuzhiyun 			u8 ring_num;
117*4882a593Smuzhiyun 			struct hclge_ring_chain_param
118*4882a593Smuzhiyun 				param[HCLGE_MBX_MAX_RING_CHAIN_PARAM_NUM];
119*4882a593Smuzhiyun 		};
120*4882a593Smuzhiyun 	};
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun struct hclge_pf_to_vf_msg {
124*4882a593Smuzhiyun 	u16 code;
125*4882a593Smuzhiyun 	u16 vf_mbx_msg_code;
126*4882a593Smuzhiyun 	u16 vf_mbx_msg_subcode;
127*4882a593Smuzhiyun 	u16 resp_status;
128*4882a593Smuzhiyun 	u8 resp_data[HCLGE_MBX_MAX_RESP_DATA_SIZE];
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct hclge_mbx_vf_to_pf_cmd {
132*4882a593Smuzhiyun 	u8 rsv;
133*4882a593Smuzhiyun 	u8 mbx_src_vfid; /* Auto filled by IMP */
134*4882a593Smuzhiyun 	u8 mbx_need_resp;
135*4882a593Smuzhiyun 	u8 rsv1[1];
136*4882a593Smuzhiyun 	u8 msg_len;
137*4882a593Smuzhiyun 	u8 rsv2;
138*4882a593Smuzhiyun 	u16 match_id;
139*4882a593Smuzhiyun 	struct hclge_vf_to_pf_msg msg;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define HCLGE_MBX_NEED_RESP_B		0
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct hclge_mbx_pf_to_vf_cmd {
145*4882a593Smuzhiyun 	u8 dest_vfid;
146*4882a593Smuzhiyun 	u8 rsv[3];
147*4882a593Smuzhiyun 	u8 msg_len;
148*4882a593Smuzhiyun 	u8 rsv1;
149*4882a593Smuzhiyun 	u16 match_id;
150*4882a593Smuzhiyun 	struct hclge_pf_to_vf_msg msg;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun struct hclge_vf_rst_cmd {
154*4882a593Smuzhiyun 	u8 dest_vfid;
155*4882a593Smuzhiyun 	u8 vf_rst;
156*4882a593Smuzhiyun 	u8 rsv[22];
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* used by VF to store the received Async responses from PF */
160*4882a593Smuzhiyun struct hclgevf_mbx_arq_ring {
161*4882a593Smuzhiyun #define HCLGE_MBX_MAX_ARQ_MSG_SIZE	8
162*4882a593Smuzhiyun #define HCLGE_MBX_MAX_ARQ_MSG_NUM	1024
163*4882a593Smuzhiyun 	struct hclgevf_dev *hdev;
164*4882a593Smuzhiyun 	u32 head;
165*4882a593Smuzhiyun 	u32 tail;
166*4882a593Smuzhiyun 	atomic_t count;
167*4882a593Smuzhiyun 	u16 msg_q[HCLGE_MBX_MAX_ARQ_MSG_NUM][HCLGE_MBX_MAX_ARQ_MSG_SIZE];
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define hclge_mbx_ring_ptr_move_crq(crq) \
171*4882a593Smuzhiyun 	(crq->next_to_use = (crq->next_to_use + 1) % crq->desc_num)
172*4882a593Smuzhiyun #define hclge_mbx_tail_ptr_move_arq(arq) \
173*4882a593Smuzhiyun 		(arq.tail = (arq.tail + 1) % HCLGE_MBX_MAX_ARQ_MSG_NUM)
174*4882a593Smuzhiyun #define hclge_mbx_head_ptr_move_arq(arq) \
175*4882a593Smuzhiyun 		(arq.head = (arq.head + 1) % HCLGE_MBX_MAX_ARQ_MSG_NUM)
176*4882a593Smuzhiyun #endif
177