xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/hisilicon/hns/hnae.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014-2015 Hisilicon Limited.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __HNAE_H
7*4882a593Smuzhiyun #define __HNAE_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /* Names used in this framework:
10*4882a593Smuzhiyun  *      ae handle (handle):
11*4882a593Smuzhiyun  *        a set of queues provided by AE
12*4882a593Smuzhiyun  *      ring buffer queue (rbq):
13*4882a593Smuzhiyun  *        the channel between upper layer and the AE, can do tx and rx
14*4882a593Smuzhiyun  *      ring:
15*4882a593Smuzhiyun  *        a tx or rx channel within a rbq
16*4882a593Smuzhiyun  *      ring description (desc):
17*4882a593Smuzhiyun  *        an element in the ring with packet information
18*4882a593Smuzhiyun  *      buffer:
19*4882a593Smuzhiyun  *        a memory region referred by desc with the full packet payload
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * "num" means a static number set as a parameter, "count" mean a dynamic
22*4882a593Smuzhiyun  *   number set while running
23*4882a593Smuzhiyun  * "cb" means control block
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <linux/acpi.h>
27*4882a593Smuzhiyun #include <linux/delay.h>
28*4882a593Smuzhiyun #include <linux/device.h>
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun #include <linux/netdevice.h>
31*4882a593Smuzhiyun #include <linux/notifier.h>
32*4882a593Smuzhiyun #include <linux/phy.h>
33*4882a593Smuzhiyun #include <linux/types.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define HNAE_DRIVER_VERSION "2.0"
36*4882a593Smuzhiyun #define HNAE_DRIVER_NAME "hns"
37*4882a593Smuzhiyun #define HNAE_COPYRIGHT "Copyright(c) 2015 Huawei Corporation."
38*4882a593Smuzhiyun #define HNAE_DRIVER_STRING "Hisilicon Network Subsystem Driver"
39*4882a593Smuzhiyun #define HNAE_DEFAULT_DEVICE_DESCR "Hisilicon Network Subsystem"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #ifdef DEBUG
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifndef assert
44*4882a593Smuzhiyun #define assert(expr) \
45*4882a593Smuzhiyun do { \
46*4882a593Smuzhiyun 	if (!(expr)) { \
47*4882a593Smuzhiyun 		pr_err("Assertion failed! %s, %s, %s, line %d\n", \
48*4882a593Smuzhiyun 			   #expr, __FILE__, __func__, __LINE__); \
49*4882a593Smuzhiyun 	} \
50*4882a593Smuzhiyun } while (0)
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #else
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #ifndef assert
56*4882a593Smuzhiyun #define assert(expr)
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #endif
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define AE_VERSION_1 ('6' << 16 | '6' << 8 | '0')
62*4882a593Smuzhiyun #define AE_VERSION_2 ('1' << 24 | '6' << 16 | '1' << 8 | '0')
63*4882a593Smuzhiyun #define AE_IS_VER1(ver) ((ver) == AE_VERSION_1)
64*4882a593Smuzhiyun #define AE_NAME_SIZE 16
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define BD_SIZE_2048_MAX_MTU   6000
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* some said the RX and TX RCB format should not be the same in the future. But
69*4882a593Smuzhiyun  * it is the same now...
70*4882a593Smuzhiyun  */
71*4882a593Smuzhiyun #define RCB_REG_BASEADDR_L         0x00 /* P660 support only 32bit accessing */
72*4882a593Smuzhiyun #define RCB_REG_BASEADDR_H         0x04
73*4882a593Smuzhiyun #define RCB_REG_BD_NUM             0x08
74*4882a593Smuzhiyun #define RCB_REG_BD_LEN             0x0C
75*4882a593Smuzhiyun #define RCB_REG_PKTLINE            0x10
76*4882a593Smuzhiyun #define RCB_REG_TAIL               0x18
77*4882a593Smuzhiyun #define RCB_REG_HEAD               0x1C
78*4882a593Smuzhiyun #define RCB_REG_FBDNUM             0x20
79*4882a593Smuzhiyun #define RCB_REG_OFFSET             0x24 /* pkt num to be handled */
80*4882a593Smuzhiyun #define RCB_REG_PKTNUM_RECORD      0x2C /* total pkt received */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define HNS_RX_HEAD_SIZE 256
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define HNAE_AE_REGISTER 0x1
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define RCB_RING_NAME_LEN (IFNAMSIZ + 4)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define HNAE_LOWEST_LATENCY_COAL_PARAM	30
89*4882a593Smuzhiyun #define HNAE_LOW_LATENCY_COAL_PARAM	80
90*4882a593Smuzhiyun #define HNAE_BULK_LATENCY_COAL_PARAM	150
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun enum hnae_led_state {
93*4882a593Smuzhiyun 	HNAE_LED_INACTIVE,
94*4882a593Smuzhiyun 	HNAE_LED_ACTIVE,
95*4882a593Smuzhiyun 	HNAE_LED_ON,
96*4882a593Smuzhiyun 	HNAE_LED_OFF
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define HNS_RX_FLAG_VLAN_PRESENT 0x1
100*4882a593Smuzhiyun #define HNS_RX_FLAG_L3ID_IPV4 0x0
101*4882a593Smuzhiyun #define HNS_RX_FLAG_L3ID_IPV6 0x1
102*4882a593Smuzhiyun #define HNS_RX_FLAG_L4ID_UDP 0x0
103*4882a593Smuzhiyun #define HNS_RX_FLAG_L4ID_TCP 0x1
104*4882a593Smuzhiyun #define HNS_RX_FLAG_L4ID_SCTP 0x3
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define HNS_TXD_ASID_S 0
107*4882a593Smuzhiyun #define HNS_TXD_ASID_M (0xff << HNS_TXD_ASID_S)
108*4882a593Smuzhiyun #define HNS_TXD_BUFNUM_S 8
109*4882a593Smuzhiyun #define HNS_TXD_BUFNUM_M (0x3 << HNS_TXD_BUFNUM_S)
110*4882a593Smuzhiyun #define HNS_TXD_PORTID_S 10
111*4882a593Smuzhiyun #define HNS_TXD_PORTID_M (0x7 << HNS_TXD_PORTID_S)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define HNS_TXD_RA_B 8
114*4882a593Smuzhiyun #define HNS_TXD_RI_B 9
115*4882a593Smuzhiyun #define HNS_TXD_L4CS_B 10
116*4882a593Smuzhiyun #define HNS_TXD_L3CS_B 11
117*4882a593Smuzhiyun #define HNS_TXD_FE_B 12
118*4882a593Smuzhiyun #define HNS_TXD_VLD_B 13
119*4882a593Smuzhiyun #define HNS_TXD_IPOFFSET_S 14
120*4882a593Smuzhiyun #define HNS_TXD_IPOFFSET_M (0xff << HNS_TXD_IPOFFSET_S)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define HNS_RXD_IPOFFSET_S 0
123*4882a593Smuzhiyun #define HNS_RXD_IPOFFSET_M (0xff << HNS_TXD_IPOFFSET_S)
124*4882a593Smuzhiyun #define HNS_RXD_BUFNUM_S 8
125*4882a593Smuzhiyun #define HNS_RXD_BUFNUM_M (0x3 << HNS_RXD_BUFNUM_S)
126*4882a593Smuzhiyun #define HNS_RXD_PORTID_S 10
127*4882a593Smuzhiyun #define HNS_RXD_PORTID_M (0x7 << HNS_RXD_PORTID_S)
128*4882a593Smuzhiyun #define HNS_RXD_DMAC_S 13
129*4882a593Smuzhiyun #define HNS_RXD_DMAC_M (0x3 << HNS_RXD_DMAC_S)
130*4882a593Smuzhiyun #define HNS_RXD_VLAN_S 15
131*4882a593Smuzhiyun #define HNS_RXD_VLAN_M (0x3 << HNS_RXD_VLAN_S)
132*4882a593Smuzhiyun #define HNS_RXD_L3ID_S 17
133*4882a593Smuzhiyun #define HNS_RXD_L3ID_M (0xf << HNS_RXD_L3ID_S)
134*4882a593Smuzhiyun #define HNS_RXD_L4ID_S 21
135*4882a593Smuzhiyun #define HNS_RXD_L4ID_M (0xf << HNS_RXD_L4ID_S)
136*4882a593Smuzhiyun #define HNS_RXD_FE_B 25
137*4882a593Smuzhiyun #define HNS_RXD_FRAG_B 26
138*4882a593Smuzhiyun #define HNS_RXD_VLD_B 27
139*4882a593Smuzhiyun #define HNS_RXD_L2E_B 28
140*4882a593Smuzhiyun #define HNS_RXD_L3E_B 29
141*4882a593Smuzhiyun #define HNS_RXD_L4E_B 30
142*4882a593Smuzhiyun #define HNS_RXD_DROP_B 31
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define HNS_RXD_VLANID_S 8
145*4882a593Smuzhiyun #define HNS_RXD_VLANID_M (0xfff << HNS_RXD_VLANID_S)
146*4882a593Smuzhiyun #define HNS_RXD_CFI_B 20
147*4882a593Smuzhiyun #define HNS_RXD_PRI_S 21
148*4882a593Smuzhiyun #define HNS_RXD_PRI_M (0x7 << HNS_RXD_PRI_S)
149*4882a593Smuzhiyun #define HNS_RXD_ASID_S 24
150*4882a593Smuzhiyun #define HNS_RXD_ASID_M (0xff << HNS_RXD_ASID_S)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define HNSV2_TXD_BUFNUM_S 0
153*4882a593Smuzhiyun #define HNSV2_TXD_BUFNUM_M (0x7 << HNSV2_TXD_BUFNUM_S)
154*4882a593Smuzhiyun #define HNSV2_TXD_PORTID_S	4
155*4882a593Smuzhiyun #define HNSV2_TXD_PORTID_M	(0X7 << HNSV2_TXD_PORTID_S)
156*4882a593Smuzhiyun #define HNSV2_TXD_RI_B   1
157*4882a593Smuzhiyun #define HNSV2_TXD_L4CS_B   2
158*4882a593Smuzhiyun #define HNSV2_TXD_L3CS_B   3
159*4882a593Smuzhiyun #define HNSV2_TXD_FE_B   4
160*4882a593Smuzhiyun #define HNSV2_TXD_VLD_B  5
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define HNSV2_TXD_TSE_B   0
163*4882a593Smuzhiyun #define HNSV2_TXD_VLAN_EN_B   1
164*4882a593Smuzhiyun #define HNSV2_TXD_SNAP_B   2
165*4882a593Smuzhiyun #define HNSV2_TXD_IPV6_B   3
166*4882a593Smuzhiyun #define HNSV2_TXD_SCTP_B   4
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* hardware spec ring buffer format */
169*4882a593Smuzhiyun struct __packed hnae_desc {
170*4882a593Smuzhiyun 	__le64 addr;
171*4882a593Smuzhiyun 	union {
172*4882a593Smuzhiyun 		struct {
173*4882a593Smuzhiyun 			union {
174*4882a593Smuzhiyun 				__le16 asid_bufnum_pid;
175*4882a593Smuzhiyun 				__le16 asid;
176*4882a593Smuzhiyun 			};
177*4882a593Smuzhiyun 			__le16 send_size;
178*4882a593Smuzhiyun 			union {
179*4882a593Smuzhiyun 				__le32 flag_ipoffset;
180*4882a593Smuzhiyun 				struct {
181*4882a593Smuzhiyun 					__u8 bn_pid;
182*4882a593Smuzhiyun 					__u8 ra_ri_cs_fe_vld;
183*4882a593Smuzhiyun 					__u8 ip_offset;
184*4882a593Smuzhiyun 					__u8 tse_vlan_snap_v6_sctp_nth;
185*4882a593Smuzhiyun 				};
186*4882a593Smuzhiyun 			};
187*4882a593Smuzhiyun 			__le16 mss;
188*4882a593Smuzhiyun 			__u8 l4_len;
189*4882a593Smuzhiyun 			__u8 reserved1;
190*4882a593Smuzhiyun 			__le16 paylen;
191*4882a593Smuzhiyun 			__u8 vmid;
192*4882a593Smuzhiyun 			__u8 qid;
193*4882a593Smuzhiyun 			__le32 reserved2[2];
194*4882a593Smuzhiyun 		} tx;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		struct {
197*4882a593Smuzhiyun 			__le32 ipoff_bnum_pid_flag;
198*4882a593Smuzhiyun 			__le16 pkt_len;
199*4882a593Smuzhiyun 			__le16 size;
200*4882a593Smuzhiyun 			union {
201*4882a593Smuzhiyun 				__le32 vlan_pri_asid;
202*4882a593Smuzhiyun 				struct {
203*4882a593Smuzhiyun 					__le16 asid;
204*4882a593Smuzhiyun 					__le16 vlan_cfi_pri;
205*4882a593Smuzhiyun 				};
206*4882a593Smuzhiyun 			};
207*4882a593Smuzhiyun 			__le32 rss_hash;
208*4882a593Smuzhiyun 			__le32 reserved_1[2];
209*4882a593Smuzhiyun 		} rx;
210*4882a593Smuzhiyun 	};
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun struct hnae_desc_cb {
214*4882a593Smuzhiyun 	dma_addr_t dma; /* dma address of this desc */
215*4882a593Smuzhiyun 	void *buf;      /* cpu addr for a desc */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* priv data for the desc, e.g. skb when use with ip stack*/
218*4882a593Smuzhiyun 	void *priv;
219*4882a593Smuzhiyun 	u32 page_offset;
220*4882a593Smuzhiyun 	u32 length;     /* length of the buffer */
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	u16 reuse_flag;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun        /* desc type, used by the ring user to mark the type of the priv data */
225*4882a593Smuzhiyun 	u16 type;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define setflags(flags, bits) ((flags) |= (bits))
229*4882a593Smuzhiyun #define unsetflags(flags, bits) ((flags) &= ~(bits))
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* hnae_ring->flags fields */
232*4882a593Smuzhiyun #define RINGF_DIR 0x1	    /* TX or RX ring, set if TX */
233*4882a593Smuzhiyun #define is_tx_ring(ring) ((ring)->flags & RINGF_DIR)
234*4882a593Smuzhiyun #define is_rx_ring(ring) (!is_tx_ring(ring))
235*4882a593Smuzhiyun #define ring_to_dma_dir(ring) (is_tx_ring(ring) ? \
236*4882a593Smuzhiyun 	DMA_TO_DEVICE : DMA_FROM_DEVICE)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun struct ring_stats {
239*4882a593Smuzhiyun 	u64 io_err_cnt;
240*4882a593Smuzhiyun 	u64 sw_err_cnt;
241*4882a593Smuzhiyun 	u64 seg_pkt_cnt;
242*4882a593Smuzhiyun 	union {
243*4882a593Smuzhiyun 		struct {
244*4882a593Smuzhiyun 			u64 tx_pkts;
245*4882a593Smuzhiyun 			u64 tx_bytes;
246*4882a593Smuzhiyun 			u64 tx_err_cnt;
247*4882a593Smuzhiyun 			u64 restart_queue;
248*4882a593Smuzhiyun 			u64 tx_busy;
249*4882a593Smuzhiyun 		};
250*4882a593Smuzhiyun 		struct {
251*4882a593Smuzhiyun 			u64 rx_pkts;
252*4882a593Smuzhiyun 			u64 rx_bytes;
253*4882a593Smuzhiyun 			u64 rx_err_cnt;
254*4882a593Smuzhiyun 			u64 reuse_pg_cnt;
255*4882a593Smuzhiyun 			u64 err_pkt_len;
256*4882a593Smuzhiyun 			u64 non_vld_descs;
257*4882a593Smuzhiyun 			u64 err_bd_num;
258*4882a593Smuzhiyun 			u64 l2_err;
259*4882a593Smuzhiyun 			u64 l3l4_csum_err;
260*4882a593Smuzhiyun 		};
261*4882a593Smuzhiyun 	};
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun struct hnae_queue;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct hnae_ring {
267*4882a593Smuzhiyun 	u8 __iomem *io_base; /* base io address for the ring */
268*4882a593Smuzhiyun 	struct hnae_desc *desc; /* dma map address space */
269*4882a593Smuzhiyun 	struct hnae_desc_cb *desc_cb;
270*4882a593Smuzhiyun 	struct hnae_queue *q;
271*4882a593Smuzhiyun 	int irq;
272*4882a593Smuzhiyun 	char ring_name[RCB_RING_NAME_LEN];
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* statistic */
275*4882a593Smuzhiyun 	struct ring_stats stats;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	dma_addr_t desc_dma_addr;
278*4882a593Smuzhiyun 	u32 buf_size;       /* size for hnae_desc->addr, preset by AE */
279*4882a593Smuzhiyun 	u16 desc_num;       /* total number of desc */
280*4882a593Smuzhiyun 	u16 max_desc_num_per_pkt;
281*4882a593Smuzhiyun 	u16 max_raw_data_sz_per_desc;
282*4882a593Smuzhiyun 	u16 max_pkt_size;
283*4882a593Smuzhiyun 	int next_to_use;    /* idx of next spare desc */
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* idx of lastest sent desc, the ring is empty when equal to
286*4882a593Smuzhiyun 	 * next_to_use
287*4882a593Smuzhiyun 	 */
288*4882a593Smuzhiyun 	int next_to_clean;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	int flags;          /* ring attribute */
291*4882a593Smuzhiyun 	int irq_init_flag;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* total rx bytes after last rx rate calucated */
294*4882a593Smuzhiyun 	u64 coal_last_rx_bytes;
295*4882a593Smuzhiyun 	unsigned long coal_last_jiffies;
296*4882a593Smuzhiyun 	u32 coal_param;
297*4882a593Smuzhiyun 	u32 coal_rx_rate;	/* rx rate in MB */
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define ring_ptr_move_fw(ring, p) \
301*4882a593Smuzhiyun 	((ring)->p = ((ring)->p + 1) % (ring)->desc_num)
302*4882a593Smuzhiyun #define ring_ptr_move_bw(ring, p) \
303*4882a593Smuzhiyun 	((ring)->p = ((ring)->p - 1 + (ring)->desc_num) % (ring)->desc_num)
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun enum hns_desc_type {
306*4882a593Smuzhiyun 	DESC_TYPE_SKB,
307*4882a593Smuzhiyun 	DESC_TYPE_PAGE,
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define assert_is_ring_idx(ring, idx) \
311*4882a593Smuzhiyun 	assert((idx) >= 0 && (idx) < (ring)->desc_num)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* the distance between [begin, end) in a ring buffer
314*4882a593Smuzhiyun  * note: there is a unuse slot between the begin and the end
315*4882a593Smuzhiyun  */
ring_dist(struct hnae_ring * ring,int begin,int end)316*4882a593Smuzhiyun static inline int ring_dist(struct hnae_ring *ring, int begin, int end)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	assert_is_ring_idx(ring, begin);
319*4882a593Smuzhiyun 	assert_is_ring_idx(ring, end);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	return (end - begin + ring->desc_num) % ring->desc_num;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
ring_space(struct hnae_ring * ring)324*4882a593Smuzhiyun static inline int ring_space(struct hnae_ring *ring)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	return ring->desc_num -
327*4882a593Smuzhiyun 		ring_dist(ring, ring->next_to_clean, ring->next_to_use) - 1;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
is_ring_empty(struct hnae_ring * ring)330*4882a593Smuzhiyun static inline int is_ring_empty(struct hnae_ring *ring)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	assert_is_ring_idx(ring, ring->next_to_use);
333*4882a593Smuzhiyun 	assert_is_ring_idx(ring, ring->next_to_clean);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return ring->next_to_use == ring->next_to_clean;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define hnae_buf_size(_ring) ((_ring)->buf_size)
339*4882a593Smuzhiyun #define hnae_page_order(_ring) (get_order(hnae_buf_size(_ring)))
340*4882a593Smuzhiyun #define hnae_page_size(_ring) (PAGE_SIZE << hnae_page_order(_ring))
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun struct hnae_handle;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* allocate and dma map space for hnae desc */
345*4882a593Smuzhiyun struct hnae_buf_ops {
346*4882a593Smuzhiyun 	int (*alloc_buffer)(struct hnae_ring *ring, struct hnae_desc_cb *cb);
347*4882a593Smuzhiyun 	void (*free_buffer)(struct hnae_ring *ring, struct hnae_desc_cb *cb);
348*4882a593Smuzhiyun 	int (*map_buffer)(struct hnae_ring *ring, struct hnae_desc_cb *cb);
349*4882a593Smuzhiyun 	void (*unmap_buffer)(struct hnae_ring *ring, struct hnae_desc_cb *cb);
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun struct hnae_queue {
353*4882a593Smuzhiyun 	u8 __iomem *io_base;
354*4882a593Smuzhiyun 	phys_addr_t phy_base;
355*4882a593Smuzhiyun 	struct hnae_ae_dev *dev;	/* the device who use this queue */
356*4882a593Smuzhiyun 	struct hnae_ring rx_ring ____cacheline_internodealigned_in_smp;
357*4882a593Smuzhiyun 	struct hnae_ring tx_ring ____cacheline_internodealigned_in_smp;
358*4882a593Smuzhiyun 	struct hnae_handle *handle;
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*hnae loop mode*/
362*4882a593Smuzhiyun enum hnae_loop {
363*4882a593Smuzhiyun 	MAC_INTERNALLOOP_MAC = 0,
364*4882a593Smuzhiyun 	MAC_INTERNALLOOP_SERDES,
365*4882a593Smuzhiyun 	MAC_INTERNALLOOP_PHY,
366*4882a593Smuzhiyun 	MAC_LOOP_PHY_NONE,
367*4882a593Smuzhiyun 	MAC_LOOP_NONE,
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /*hnae port type*/
371*4882a593Smuzhiyun enum hnae_port_type {
372*4882a593Smuzhiyun 	HNAE_PORT_SERVICE = 0,
373*4882a593Smuzhiyun 	HNAE_PORT_DEBUG
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /* mac media type */
377*4882a593Smuzhiyun enum hnae_media_type {
378*4882a593Smuzhiyun 	HNAE_MEDIA_TYPE_UNKNOWN = 0,
379*4882a593Smuzhiyun 	HNAE_MEDIA_TYPE_FIBER,
380*4882a593Smuzhiyun 	HNAE_MEDIA_TYPE_COPPER,
381*4882a593Smuzhiyun 	HNAE_MEDIA_TYPE_BACKPLANE,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun /* This struct defines the operation on the handle.
385*4882a593Smuzhiyun  *
386*4882a593Smuzhiyun  * get_handle(): (mandatory)
387*4882a593Smuzhiyun  *   Get a handle from AE according to its name and options.
388*4882a593Smuzhiyun  *   the AE driver should manage the space used by handle and its queues while
389*4882a593Smuzhiyun  *   the HNAE framework will allocate desc and desc_cb for all rings in the
390*4882a593Smuzhiyun  *   queues.
391*4882a593Smuzhiyun  * put_handle():
392*4882a593Smuzhiyun  *   Release the handle.
393*4882a593Smuzhiyun  * start():
394*4882a593Smuzhiyun  *   Enable the hardware, include all queues
395*4882a593Smuzhiyun  * stop():
396*4882a593Smuzhiyun  *   Disable the hardware
397*4882a593Smuzhiyun  * set_opts(): (mandatory)
398*4882a593Smuzhiyun  *   Set options to the AE
399*4882a593Smuzhiyun  * get_opts(): (mandatory)
400*4882a593Smuzhiyun  *   Get options from the AE
401*4882a593Smuzhiyun  * get_status():
402*4882a593Smuzhiyun  *   Get the carrier state of the back channel of the handle, 1 for ok, 0 for
403*4882a593Smuzhiyun  *   non-ok
404*4882a593Smuzhiyun  * toggle_ring_irq(): (mandatory)
405*4882a593Smuzhiyun  *   Set the ring irq to be enabled(0) or disable(1)
406*4882a593Smuzhiyun  * toggle_queue_status(): (mandatory)
407*4882a593Smuzhiyun  *   Set the queue to be enabled(1) or disable(0), this will not change the
408*4882a593Smuzhiyun  *   ring irq state
409*4882a593Smuzhiyun  * adjust_link()
410*4882a593Smuzhiyun  *   adjust link status
411*4882a593Smuzhiyun  * set_loopback()
412*4882a593Smuzhiyun  *   set loopback
413*4882a593Smuzhiyun  * get_ring_bdnum_limit()
414*4882a593Smuzhiyun  *   get ring bd number limit
415*4882a593Smuzhiyun  * get_pauseparam()
416*4882a593Smuzhiyun  *   get tx and rx of pause frame use
417*4882a593Smuzhiyun  * set_autoneg()
418*4882a593Smuzhiyun  *   set auto autonegotiation of pause frame use
419*4882a593Smuzhiyun  * get_autoneg()
420*4882a593Smuzhiyun  *   get auto autonegotiation of pause frame use
421*4882a593Smuzhiyun  * set_pauseparam()
422*4882a593Smuzhiyun  *   set tx and rx of pause frame use
423*4882a593Smuzhiyun  * get_coalesce_usecs()
424*4882a593Smuzhiyun  *   get usecs to delay a TX interrupt after a packet is sent
425*4882a593Smuzhiyun  * get_rx_max_coalesced_frames()
426*4882a593Smuzhiyun  *   get Maximum number of packets to be sent before a TX interrupt.
427*4882a593Smuzhiyun  * set_coalesce_usecs()
428*4882a593Smuzhiyun  *   set usecs to delay a TX interrupt after a packet is sent
429*4882a593Smuzhiyun  * set_coalesce_frames()
430*4882a593Smuzhiyun  *   set Maximum number of packets to be sent before a TX interrupt.
431*4882a593Smuzhiyun  * get_ringnum()
432*4882a593Smuzhiyun  *   get RX/TX ring number
433*4882a593Smuzhiyun  * get_max_ringnum()
434*4882a593Smuzhiyun  *   get RX/TX ring maximum number
435*4882a593Smuzhiyun  * get_mac_addr()
436*4882a593Smuzhiyun  *   get mac address
437*4882a593Smuzhiyun  * set_mac_addr()
438*4882a593Smuzhiyun  *   set mac address
439*4882a593Smuzhiyun  * clr_mc_addr()
440*4882a593Smuzhiyun  *   clear mcast tcam table
441*4882a593Smuzhiyun  * set_mc_addr()
442*4882a593Smuzhiyun  *   set multicast mode
443*4882a593Smuzhiyun  * add_uc_addr()
444*4882a593Smuzhiyun  *   add ucast address
445*4882a593Smuzhiyun  * rm_uc_addr()
446*4882a593Smuzhiyun  *   remove ucast address
447*4882a593Smuzhiyun  * set_mtu()
448*4882a593Smuzhiyun  *   set mtu
449*4882a593Smuzhiyun  * update_stats()
450*4882a593Smuzhiyun  *   update Old network device statistics
451*4882a593Smuzhiyun  * get_ethtool_stats()
452*4882a593Smuzhiyun  *   get ethtool network device statistics
453*4882a593Smuzhiyun  * get_strings()
454*4882a593Smuzhiyun  *   get a set of strings that describe the requested objects
455*4882a593Smuzhiyun  * get_sset_count()
456*4882a593Smuzhiyun  *   get number of strings that @get_strings will write
457*4882a593Smuzhiyun  * update_led_status()
458*4882a593Smuzhiyun  *   update the led status
459*4882a593Smuzhiyun  * set_led_id()
460*4882a593Smuzhiyun  *   set led id
461*4882a593Smuzhiyun  * get_regs()
462*4882a593Smuzhiyun  *   get regs dump
463*4882a593Smuzhiyun  * get_regs_len()
464*4882a593Smuzhiyun  *   get the len of the regs dump
465*4882a593Smuzhiyun  */
466*4882a593Smuzhiyun struct hnae_ae_ops {
467*4882a593Smuzhiyun 	struct hnae_handle *(*get_handle)(struct hnae_ae_dev *dev,
468*4882a593Smuzhiyun 					  u32 port_id);
469*4882a593Smuzhiyun 	void (*put_handle)(struct hnae_handle *handle);
470*4882a593Smuzhiyun 	void (*init_queue)(struct hnae_queue *q);
471*4882a593Smuzhiyun 	void (*fini_queue)(struct hnae_queue *q);
472*4882a593Smuzhiyun 	int (*start)(struct hnae_handle *handle);
473*4882a593Smuzhiyun 	void (*stop)(struct hnae_handle *handle);
474*4882a593Smuzhiyun 	void (*reset)(struct hnae_handle *handle);
475*4882a593Smuzhiyun 	int (*set_opts)(struct hnae_handle *handle, int type, void *opts);
476*4882a593Smuzhiyun 	int (*get_opts)(struct hnae_handle *handle, int type, void **opts);
477*4882a593Smuzhiyun 	int (*get_status)(struct hnae_handle *handle);
478*4882a593Smuzhiyun 	int (*get_info)(struct hnae_handle *handle,
479*4882a593Smuzhiyun 			u8 *auto_neg, u16 *speed, u8 *duplex);
480*4882a593Smuzhiyun 	void (*toggle_ring_irq)(struct hnae_ring *ring, u32 val);
481*4882a593Smuzhiyun 	void (*adjust_link)(struct hnae_handle *handle, int speed, int duplex);
482*4882a593Smuzhiyun 	bool (*need_adjust_link)(struct hnae_handle *handle,
483*4882a593Smuzhiyun 				 int speed, int duplex);
484*4882a593Smuzhiyun 	int (*set_loopback)(struct hnae_handle *handle,
485*4882a593Smuzhiyun 			    enum hnae_loop loop_mode, int en);
486*4882a593Smuzhiyun 	void (*get_ring_bdnum_limit)(struct hnae_queue *queue,
487*4882a593Smuzhiyun 				     u32 *uplimit);
488*4882a593Smuzhiyun 	void (*get_pauseparam)(struct hnae_handle *handle,
489*4882a593Smuzhiyun 			       u32 *auto_neg, u32 *rx_en, u32 *tx_en);
490*4882a593Smuzhiyun 	int (*set_autoneg)(struct hnae_handle *handle, u8 enable);
491*4882a593Smuzhiyun 	int (*get_autoneg)(struct hnae_handle *handle);
492*4882a593Smuzhiyun 	int (*set_pauseparam)(struct hnae_handle *handle,
493*4882a593Smuzhiyun 			      u32 auto_neg, u32 rx_en, u32 tx_en);
494*4882a593Smuzhiyun 	void (*get_coalesce_usecs)(struct hnae_handle *handle,
495*4882a593Smuzhiyun 				   u32 *tx_usecs, u32 *rx_usecs);
496*4882a593Smuzhiyun 	void (*get_max_coalesced_frames)(struct hnae_handle *handle,
497*4882a593Smuzhiyun 					 u32 *tx_frames, u32 *rx_frames);
498*4882a593Smuzhiyun 	int (*set_coalesce_usecs)(struct hnae_handle *handle, u32 timeout);
499*4882a593Smuzhiyun 	int (*set_coalesce_frames)(struct hnae_handle *handle,
500*4882a593Smuzhiyun 				   u32 tx_frames, u32 rx_frames);
501*4882a593Smuzhiyun 	void (*get_coalesce_range)(struct hnae_handle *handle,
502*4882a593Smuzhiyun 				   u32 *tx_frames_low, u32 *rx_frames_low,
503*4882a593Smuzhiyun 				   u32 *tx_frames_high, u32 *rx_frames_high,
504*4882a593Smuzhiyun 				   u32 *tx_usecs_low, u32 *rx_usecs_low,
505*4882a593Smuzhiyun 				   u32 *tx_usecs_high, u32 *rx_usecs_high);
506*4882a593Smuzhiyun 	void (*set_promisc_mode)(struct hnae_handle *handle, u32 en);
507*4882a593Smuzhiyun 	int (*get_mac_addr)(struct hnae_handle *handle, void **p);
508*4882a593Smuzhiyun 	int (*set_mac_addr)(struct hnae_handle *handle, void *p);
509*4882a593Smuzhiyun 	int (*add_uc_addr)(struct hnae_handle *handle,
510*4882a593Smuzhiyun 			   const unsigned char *addr);
511*4882a593Smuzhiyun 	int (*rm_uc_addr)(struct hnae_handle *handle,
512*4882a593Smuzhiyun 			  const unsigned char *addr);
513*4882a593Smuzhiyun 	int (*clr_mc_addr)(struct hnae_handle *handle);
514*4882a593Smuzhiyun 	int (*set_mc_addr)(struct hnae_handle *handle, void *addr);
515*4882a593Smuzhiyun 	int (*set_mtu)(struct hnae_handle *handle, int new_mtu);
516*4882a593Smuzhiyun 	void (*set_tso_stats)(struct hnae_handle *handle, int enable);
517*4882a593Smuzhiyun 	void (*update_stats)(struct hnae_handle *handle,
518*4882a593Smuzhiyun 			     struct net_device_stats *net_stats);
519*4882a593Smuzhiyun 	void (*get_stats)(struct hnae_handle *handle, u64 *data);
520*4882a593Smuzhiyun 	void (*get_strings)(struct hnae_handle *handle,
521*4882a593Smuzhiyun 			    u32 stringset, u8 *data);
522*4882a593Smuzhiyun 	int (*get_sset_count)(struct hnae_handle *handle, int stringset);
523*4882a593Smuzhiyun 	void (*update_led_status)(struct hnae_handle *handle);
524*4882a593Smuzhiyun 	int (*set_led_id)(struct hnae_handle *handle,
525*4882a593Smuzhiyun 			  enum hnae_led_state status);
526*4882a593Smuzhiyun 	void (*get_regs)(struct hnae_handle *handle, void *data);
527*4882a593Smuzhiyun 	int (*get_regs_len)(struct hnae_handle *handle);
528*4882a593Smuzhiyun 	u32	(*get_rss_key_size)(struct hnae_handle *handle);
529*4882a593Smuzhiyun 	u32	(*get_rss_indir_size)(struct hnae_handle *handle);
530*4882a593Smuzhiyun 	int	(*get_rss)(struct hnae_handle *handle, u32 *indir, u8 *key,
531*4882a593Smuzhiyun 			   u8 *hfunc);
532*4882a593Smuzhiyun 	int	(*set_rss)(struct hnae_handle *handle, const u32 *indir,
533*4882a593Smuzhiyun 			   const u8 *key, const u8 hfunc);
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun struct hnae_ae_dev {
537*4882a593Smuzhiyun 	struct device cls_dev; /* the class dev */
538*4882a593Smuzhiyun 	struct device *dev; /* the presented dev */
539*4882a593Smuzhiyun 	struct hnae_ae_ops *ops;
540*4882a593Smuzhiyun 	struct list_head node;
541*4882a593Smuzhiyun 	struct module *owner; /* the module who provides this dev */
542*4882a593Smuzhiyun 	int id;
543*4882a593Smuzhiyun 	char name[AE_NAME_SIZE];
544*4882a593Smuzhiyun 	struct list_head handle_list;
545*4882a593Smuzhiyun 	spinlock_t lock; /* lock to protect the handle_list */
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun struct hnae_handle {
549*4882a593Smuzhiyun 	struct device *owner_dev; /* the device which make use of this handle */
550*4882a593Smuzhiyun 	struct hnae_ae_dev *dev;  /* the device who provides this handle */
551*4882a593Smuzhiyun 	struct phy_device *phy_dev;
552*4882a593Smuzhiyun 	phy_interface_t phy_if;
553*4882a593Smuzhiyun 	u32 if_support;
554*4882a593Smuzhiyun 	int q_num;
555*4882a593Smuzhiyun 	int vf_id;
556*4882a593Smuzhiyun 	unsigned long coal_last_jiffies;
557*4882a593Smuzhiyun 	u32 coal_param;		/* self adapt coalesce param */
558*4882a593Smuzhiyun 	/* the ring index of last ring that set coal param */
559*4882a593Smuzhiyun 	u32 coal_ring_idx;
560*4882a593Smuzhiyun 	u32 eport_id;
561*4882a593Smuzhiyun 	u32 dport_id;	/* v2 tx bd should fill the dport_id */
562*4882a593Smuzhiyun 	bool coal_adapt_en;
563*4882a593Smuzhiyun 	enum hnae_port_type port_type;
564*4882a593Smuzhiyun 	enum hnae_media_type media_type;
565*4882a593Smuzhiyun 	struct list_head node;    /* list to hnae_ae_dev->handle_list */
566*4882a593Smuzhiyun 	struct hnae_buf_ops *bops; /* operation for the buffer */
567*4882a593Smuzhiyun 	struct hnae_queue **qs;  /* array base of all queues */
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun #define ring_to_dev(ring) ((ring)->q->dev->dev)
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun struct hnae_handle *hnae_get_handle(struct device *owner_dev,
573*4882a593Smuzhiyun 				    const struct fwnode_handle	*fwnode,
574*4882a593Smuzhiyun 				    u32 port_id,
575*4882a593Smuzhiyun 				    struct hnae_buf_ops *bops);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun void hnae_put_handle(struct hnae_handle *handle);
578*4882a593Smuzhiyun int hnae_ae_register(struct hnae_ae_dev *dev, struct module *owner);
579*4882a593Smuzhiyun void hnae_ae_unregister(struct hnae_ae_dev *dev);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun int hnae_register_notifier(struct notifier_block *nb);
582*4882a593Smuzhiyun void hnae_unregister_notifier(struct notifier_block *nb);
583*4882a593Smuzhiyun int hnae_reinit_handle(struct hnae_handle *handle);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define hnae_queue_xmit(q, buf_num) writel_relaxed(buf_num, \
586*4882a593Smuzhiyun 	(q)->tx_ring.io_base + RCB_REG_TAIL)
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun #ifndef assert
589*4882a593Smuzhiyun #define assert(cond)
590*4882a593Smuzhiyun #endif
591*4882a593Smuzhiyun 
hnae_reserve_buffer_map(struct hnae_ring * ring,struct hnae_desc_cb * cb)592*4882a593Smuzhiyun static inline int hnae_reserve_buffer_map(struct hnae_ring *ring,
593*4882a593Smuzhiyun 					  struct hnae_desc_cb *cb)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	struct hnae_buf_ops *bops = ring->q->handle->bops;
596*4882a593Smuzhiyun 	int ret;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	ret = bops->alloc_buffer(ring, cb);
599*4882a593Smuzhiyun 	if (ret)
600*4882a593Smuzhiyun 		goto out;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	ret = bops->map_buffer(ring, cb);
603*4882a593Smuzhiyun 	if (ret)
604*4882a593Smuzhiyun 		goto out_with_buf;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return 0;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun out_with_buf:
609*4882a593Smuzhiyun 	bops->free_buffer(ring, cb);
610*4882a593Smuzhiyun out:
611*4882a593Smuzhiyun 	return ret;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
hnae_alloc_buffer_attach(struct hnae_ring * ring,int i)614*4882a593Smuzhiyun static inline int hnae_alloc_buffer_attach(struct hnae_ring *ring, int i)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	int ret = hnae_reserve_buffer_map(ring, &ring->desc_cb[i]);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	if (ret)
619*4882a593Smuzhiyun 		return ret;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
hnae_buffer_detach(struct hnae_ring * ring,int i)626*4882a593Smuzhiyun static inline void hnae_buffer_detach(struct hnae_ring *ring, int i)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	ring->q->handle->bops->unmap_buffer(ring, &ring->desc_cb[i]);
629*4882a593Smuzhiyun 	ring->desc[i].addr = 0;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
hnae_free_buffer_detach(struct hnae_ring * ring,int i)632*4882a593Smuzhiyun static inline void hnae_free_buffer_detach(struct hnae_ring *ring, int i)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	struct hnae_buf_ops *bops = ring->q->handle->bops;
635*4882a593Smuzhiyun 	struct hnae_desc_cb *cb = &ring->desc_cb[i];
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (!ring->desc_cb[i].dma)
638*4882a593Smuzhiyun 		return;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	hnae_buffer_detach(ring, i);
641*4882a593Smuzhiyun 	bops->free_buffer(ring, cb);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /* detach a in-used buffer and replace with a reserved one  */
hnae_replace_buffer(struct hnae_ring * ring,int i,struct hnae_desc_cb * res_cb)645*4882a593Smuzhiyun static inline void hnae_replace_buffer(struct hnae_ring *ring, int i,
646*4882a593Smuzhiyun 				       struct hnae_desc_cb *res_cb)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct hnae_buf_ops *bops = ring->q->handle->bops;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	bops->unmap_buffer(ring, &ring->desc_cb[i]);
651*4882a593Smuzhiyun 	ring->desc_cb[i] = *res_cb;
652*4882a593Smuzhiyun 	ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma);
653*4882a593Smuzhiyun 	ring->desc[i].rx.ipoff_bnum_pid_flag = 0;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
hnae_reuse_buffer(struct hnae_ring * ring,int i)656*4882a593Smuzhiyun static inline void hnae_reuse_buffer(struct hnae_ring *ring, int i)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	ring->desc_cb[i].reuse_flag = 0;
659*4882a593Smuzhiyun 	ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma
660*4882a593Smuzhiyun 		+ ring->desc_cb[i].page_offset);
661*4882a593Smuzhiyun 	ring->desc[i].rx.ipoff_bnum_pid_flag = 0;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun /* when reinit buffer size, we should reinit buffer description */
hnae_reinit_all_ring_desc(struct hnae_handle * h)665*4882a593Smuzhiyun static inline void hnae_reinit_all_ring_desc(struct hnae_handle *h)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	int i, j;
668*4882a593Smuzhiyun 	struct hnae_ring *ring;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	for (i = 0; i < h->q_num; i++) {
671*4882a593Smuzhiyun 		ring = &h->qs[i]->rx_ring;
672*4882a593Smuzhiyun 		for (j = 0; j < ring->desc_num; j++)
673*4882a593Smuzhiyun 			ring->desc[j].addr = cpu_to_le64(ring->desc_cb[j].dma);
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	wmb();	/* commit all data before submit */
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun /* when reinit buffer size, we should reinit page offset */
hnae_reinit_all_ring_page_off(struct hnae_handle * h)680*4882a593Smuzhiyun static inline void hnae_reinit_all_ring_page_off(struct hnae_handle *h)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun 	int i, j;
683*4882a593Smuzhiyun 	struct hnae_ring *ring;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	for (i = 0; i < h->q_num; i++) {
686*4882a593Smuzhiyun 		ring = &h->qs[i]->rx_ring;
687*4882a593Smuzhiyun 		for (j = 0; j < ring->desc_num; j++) {
688*4882a593Smuzhiyun 			ring->desc_cb[j].page_offset = 0;
689*4882a593Smuzhiyun 			if (ring->desc[j].addr !=
690*4882a593Smuzhiyun 			    cpu_to_le64(ring->desc_cb[j].dma))
691*4882a593Smuzhiyun 				ring->desc[j].addr =
692*4882a593Smuzhiyun 					cpu_to_le64(ring->desc_cb[j].dma);
693*4882a593Smuzhiyun 		}
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	wmb();	/* commit all data before submit */
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun #define hnae_set_field(origin, mask, shift, val) \
700*4882a593Smuzhiyun 	do { \
701*4882a593Smuzhiyun 		(origin) &= (~(mask)); \
702*4882a593Smuzhiyun 		(origin) |= ((val) << (shift)) & (mask); \
703*4882a593Smuzhiyun 	} while (0)
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define hnae_set_bit(origin, shift, val) \
706*4882a593Smuzhiyun 	hnae_set_field((origin), (0x1 << (shift)), (shift), (val))
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun #define hnae_get_field(origin, mask, shift) (((origin) & (mask)) >> (shift))
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #define hnae_get_bit(origin, shift) \
711*4882a593Smuzhiyun 	hnae_get_field((origin), (0x1 << (shift)), (shift))
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun #endif
714