xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/google/gve/gve_adminq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /* Google virtual Ethernet (gve) driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2015-2019 Google, Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/etherdevice.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include "gve.h"
10*4882a593Smuzhiyun #include "gve_adminq.h"
11*4882a593Smuzhiyun #include "gve_register.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define GVE_MAX_ADMINQ_RELEASE_CHECK	500
14*4882a593Smuzhiyun #define GVE_ADMINQ_SLEEP_LEN		20
15*4882a593Smuzhiyun #define GVE_MAX_ADMINQ_EVENT_COUNTER_CHECK	100
16*4882a593Smuzhiyun 
gve_adminq_alloc(struct device * dev,struct gve_priv * priv)17*4882a593Smuzhiyun int gve_adminq_alloc(struct device *dev, struct gve_priv *priv)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	priv->adminq = dma_alloc_coherent(dev, PAGE_SIZE,
20*4882a593Smuzhiyun 					  &priv->adminq_bus_addr, GFP_KERNEL);
21*4882a593Smuzhiyun 	if (unlikely(!priv->adminq))
22*4882a593Smuzhiyun 		return -ENOMEM;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	priv->adminq_mask = (PAGE_SIZE / sizeof(union gve_adminq_command)) - 1;
25*4882a593Smuzhiyun 	priv->adminq_prod_cnt = 0;
26*4882a593Smuzhiyun 	priv->adminq_cmd_fail = 0;
27*4882a593Smuzhiyun 	priv->adminq_timeouts = 0;
28*4882a593Smuzhiyun 	priv->adminq_describe_device_cnt = 0;
29*4882a593Smuzhiyun 	priv->adminq_cfg_device_resources_cnt = 0;
30*4882a593Smuzhiyun 	priv->adminq_register_page_list_cnt = 0;
31*4882a593Smuzhiyun 	priv->adminq_unregister_page_list_cnt = 0;
32*4882a593Smuzhiyun 	priv->adminq_create_tx_queue_cnt = 0;
33*4882a593Smuzhiyun 	priv->adminq_create_rx_queue_cnt = 0;
34*4882a593Smuzhiyun 	priv->adminq_destroy_tx_queue_cnt = 0;
35*4882a593Smuzhiyun 	priv->adminq_destroy_rx_queue_cnt = 0;
36*4882a593Smuzhiyun 	priv->adminq_dcfg_device_resources_cnt = 0;
37*4882a593Smuzhiyun 	priv->adminq_set_driver_parameter_cnt = 0;
38*4882a593Smuzhiyun 	priv->adminq_report_stats_cnt = 0;
39*4882a593Smuzhiyun 	priv->adminq_report_link_speed_cnt = 0;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* Setup Admin queue with the device */
42*4882a593Smuzhiyun 	iowrite32be(priv->adminq_bus_addr / PAGE_SIZE,
43*4882a593Smuzhiyun 		    &priv->reg_bar0->adminq_pfn);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	gve_set_admin_queue_ok(priv);
46*4882a593Smuzhiyun 	return 0;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
gve_adminq_release(struct gve_priv * priv)49*4882a593Smuzhiyun void gve_adminq_release(struct gve_priv *priv)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	int i = 0;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	/* Tell the device the adminq is leaving */
54*4882a593Smuzhiyun 	iowrite32be(0x0, &priv->reg_bar0->adminq_pfn);
55*4882a593Smuzhiyun 	while (ioread32be(&priv->reg_bar0->adminq_pfn)) {
56*4882a593Smuzhiyun 		/* If this is reached the device is unrecoverable and still
57*4882a593Smuzhiyun 		 * holding memory. Continue looping to avoid memory corruption,
58*4882a593Smuzhiyun 		 * but WARN so it is visible what is going on.
59*4882a593Smuzhiyun 		 */
60*4882a593Smuzhiyun 		if (i == GVE_MAX_ADMINQ_RELEASE_CHECK)
61*4882a593Smuzhiyun 			WARN(1, "Unrecoverable platform error!");
62*4882a593Smuzhiyun 		i++;
63*4882a593Smuzhiyun 		msleep(GVE_ADMINQ_SLEEP_LEN);
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 	gve_clear_device_rings_ok(priv);
66*4882a593Smuzhiyun 	gve_clear_device_resources_ok(priv);
67*4882a593Smuzhiyun 	gve_clear_admin_queue_ok(priv);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
gve_adminq_free(struct device * dev,struct gve_priv * priv)70*4882a593Smuzhiyun void gve_adminq_free(struct device *dev, struct gve_priv *priv)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	if (!gve_get_admin_queue_ok(priv))
73*4882a593Smuzhiyun 		return;
74*4882a593Smuzhiyun 	gve_adminq_release(priv);
75*4882a593Smuzhiyun 	dma_free_coherent(dev, PAGE_SIZE, priv->adminq, priv->adminq_bus_addr);
76*4882a593Smuzhiyun 	gve_clear_admin_queue_ok(priv);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
gve_adminq_kick_cmd(struct gve_priv * priv,u32 prod_cnt)79*4882a593Smuzhiyun static void gve_adminq_kick_cmd(struct gve_priv *priv, u32 prod_cnt)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	iowrite32be(prod_cnt, &priv->reg_bar0->adminq_doorbell);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
gve_adminq_wait_for_cmd(struct gve_priv * priv,u32 prod_cnt)84*4882a593Smuzhiyun static bool gve_adminq_wait_for_cmd(struct gve_priv *priv, u32 prod_cnt)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	int i;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	for (i = 0; i < GVE_MAX_ADMINQ_EVENT_COUNTER_CHECK; i++) {
89*4882a593Smuzhiyun 		if (ioread32be(&priv->reg_bar0->adminq_event_counter)
90*4882a593Smuzhiyun 		    == prod_cnt)
91*4882a593Smuzhiyun 			return true;
92*4882a593Smuzhiyun 		msleep(GVE_ADMINQ_SLEEP_LEN);
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return false;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
gve_adminq_parse_err(struct gve_priv * priv,u32 status)98*4882a593Smuzhiyun static int gve_adminq_parse_err(struct gve_priv *priv, u32 status)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	if (status != GVE_ADMINQ_COMMAND_PASSED &&
101*4882a593Smuzhiyun 	    status != GVE_ADMINQ_COMMAND_UNSET) {
102*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "AQ command failed with status %d\n", status);
103*4882a593Smuzhiyun 		priv->adminq_cmd_fail++;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 	switch (status) {
106*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_PASSED:
107*4882a593Smuzhiyun 		return 0;
108*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_UNSET:
109*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "parse_aq_err: err and status both unset, this should not be possible.\n");
110*4882a593Smuzhiyun 		return -EINVAL;
111*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_ABORTED:
112*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_CANCELLED:
113*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_DATALOSS:
114*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_FAILED_PRECONDITION:
115*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_UNAVAILABLE:
116*4882a593Smuzhiyun 		return -EAGAIN;
117*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_ALREADY_EXISTS:
118*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_INTERNAL_ERROR:
119*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_INVALID_ARGUMENT:
120*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_NOT_FOUND:
121*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_OUT_OF_RANGE:
122*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_UNKNOWN_ERROR:
123*4882a593Smuzhiyun 		return -EINVAL;
124*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_DEADLINE_EXCEEDED:
125*4882a593Smuzhiyun 		return -ETIME;
126*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_PERMISSION_DENIED:
127*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_UNAUTHENTICATED:
128*4882a593Smuzhiyun 		return -EACCES;
129*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_RESOURCE_EXHAUSTED:
130*4882a593Smuzhiyun 		return -ENOMEM;
131*4882a593Smuzhiyun 	case GVE_ADMINQ_COMMAND_ERROR_UNIMPLEMENTED:
132*4882a593Smuzhiyun 		return -ENOTSUPP;
133*4882a593Smuzhiyun 	default:
134*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "parse_aq_err: unknown status code %d\n", status);
135*4882a593Smuzhiyun 		return -EINVAL;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Flushes all AQ commands currently queued and waits for them to complete.
140*4882a593Smuzhiyun  * If there are failures, it will return the first error.
141*4882a593Smuzhiyun  */
gve_adminq_kick_and_wait(struct gve_priv * priv)142*4882a593Smuzhiyun static int gve_adminq_kick_and_wait(struct gve_priv *priv)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	int tail, head;
145*4882a593Smuzhiyun 	int i;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	tail = ioread32be(&priv->reg_bar0->adminq_event_counter);
148*4882a593Smuzhiyun 	head = priv->adminq_prod_cnt;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	gve_adminq_kick_cmd(priv, head);
151*4882a593Smuzhiyun 	if (!gve_adminq_wait_for_cmd(priv, head)) {
152*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "AQ commands timed out, need to reset AQ\n");
153*4882a593Smuzhiyun 		priv->adminq_timeouts++;
154*4882a593Smuzhiyun 		return -ENOTRECOVERABLE;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	for (i = tail; i < head; i++) {
158*4882a593Smuzhiyun 		union gve_adminq_command *cmd;
159*4882a593Smuzhiyun 		u32 status, err;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		cmd = &priv->adminq[i & priv->adminq_mask];
162*4882a593Smuzhiyun 		status = be32_to_cpu(READ_ONCE(cmd->status));
163*4882a593Smuzhiyun 		err = gve_adminq_parse_err(priv, status);
164*4882a593Smuzhiyun 		if (err)
165*4882a593Smuzhiyun 			// Return the first error if we failed.
166*4882a593Smuzhiyun 			return err;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* This function is not threadsafe - the caller is responsible for any
173*4882a593Smuzhiyun  * necessary locks.
174*4882a593Smuzhiyun  */
gve_adminq_issue_cmd(struct gve_priv * priv,union gve_adminq_command * cmd_orig)175*4882a593Smuzhiyun static int gve_adminq_issue_cmd(struct gve_priv *priv,
176*4882a593Smuzhiyun 				union gve_adminq_command *cmd_orig)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	union gve_adminq_command *cmd;
179*4882a593Smuzhiyun 	u32 opcode;
180*4882a593Smuzhiyun 	u32 tail;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	tail = ioread32be(&priv->reg_bar0->adminq_event_counter);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	// Check if next command will overflow the buffer.
185*4882a593Smuzhiyun 	if (((priv->adminq_prod_cnt + 1) & priv->adminq_mask) ==
186*4882a593Smuzhiyun 	    (tail & priv->adminq_mask)) {
187*4882a593Smuzhiyun 		int err;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		// Flush existing commands to make room.
190*4882a593Smuzhiyun 		err = gve_adminq_kick_and_wait(priv);
191*4882a593Smuzhiyun 		if (err)
192*4882a593Smuzhiyun 			return err;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		// Retry.
195*4882a593Smuzhiyun 		tail = ioread32be(&priv->reg_bar0->adminq_event_counter);
196*4882a593Smuzhiyun 		if (((priv->adminq_prod_cnt + 1) & priv->adminq_mask) ==
197*4882a593Smuzhiyun 		    (tail & priv->adminq_mask)) {
198*4882a593Smuzhiyun 			// This should never happen. We just flushed the
199*4882a593Smuzhiyun 			// command queue so there should be enough space.
200*4882a593Smuzhiyun 			return -ENOMEM;
201*4882a593Smuzhiyun 		}
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	cmd = &priv->adminq[priv->adminq_prod_cnt & priv->adminq_mask];
205*4882a593Smuzhiyun 	priv->adminq_prod_cnt++;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	memcpy(cmd, cmd_orig, sizeof(*cmd_orig));
208*4882a593Smuzhiyun 	opcode = be32_to_cpu(READ_ONCE(cmd->opcode));
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	switch (opcode) {
211*4882a593Smuzhiyun 	case GVE_ADMINQ_DESCRIBE_DEVICE:
212*4882a593Smuzhiyun 		priv->adminq_describe_device_cnt++;
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 	case GVE_ADMINQ_CONFIGURE_DEVICE_RESOURCES:
215*4882a593Smuzhiyun 		priv->adminq_cfg_device_resources_cnt++;
216*4882a593Smuzhiyun 		break;
217*4882a593Smuzhiyun 	case GVE_ADMINQ_REGISTER_PAGE_LIST:
218*4882a593Smuzhiyun 		priv->adminq_register_page_list_cnt++;
219*4882a593Smuzhiyun 		break;
220*4882a593Smuzhiyun 	case GVE_ADMINQ_UNREGISTER_PAGE_LIST:
221*4882a593Smuzhiyun 		priv->adminq_unregister_page_list_cnt++;
222*4882a593Smuzhiyun 		break;
223*4882a593Smuzhiyun 	case GVE_ADMINQ_CREATE_TX_QUEUE:
224*4882a593Smuzhiyun 		priv->adminq_create_tx_queue_cnt++;
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	case GVE_ADMINQ_CREATE_RX_QUEUE:
227*4882a593Smuzhiyun 		priv->adminq_create_rx_queue_cnt++;
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun 	case GVE_ADMINQ_DESTROY_TX_QUEUE:
230*4882a593Smuzhiyun 		priv->adminq_destroy_tx_queue_cnt++;
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 	case GVE_ADMINQ_DESTROY_RX_QUEUE:
233*4882a593Smuzhiyun 		priv->adminq_destroy_rx_queue_cnt++;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	case GVE_ADMINQ_DECONFIGURE_DEVICE_RESOURCES:
236*4882a593Smuzhiyun 		priv->adminq_dcfg_device_resources_cnt++;
237*4882a593Smuzhiyun 		break;
238*4882a593Smuzhiyun 	case GVE_ADMINQ_SET_DRIVER_PARAMETER:
239*4882a593Smuzhiyun 		priv->adminq_set_driver_parameter_cnt++;
240*4882a593Smuzhiyun 		break;
241*4882a593Smuzhiyun 	case GVE_ADMINQ_REPORT_STATS:
242*4882a593Smuzhiyun 		priv->adminq_report_stats_cnt++;
243*4882a593Smuzhiyun 		break;
244*4882a593Smuzhiyun 	case GVE_ADMINQ_REPORT_LINK_SPEED:
245*4882a593Smuzhiyun 		priv->adminq_report_link_speed_cnt++;
246*4882a593Smuzhiyun 		break;
247*4882a593Smuzhiyun 	default:
248*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "unknown AQ command opcode %d\n", opcode);
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* This function is not threadsafe - the caller is responsible for any
255*4882a593Smuzhiyun  * necessary locks.
256*4882a593Smuzhiyun  * The caller is also responsible for making sure there are no commands
257*4882a593Smuzhiyun  * waiting to be executed.
258*4882a593Smuzhiyun  */
gve_adminq_execute_cmd(struct gve_priv * priv,union gve_adminq_command * cmd_orig)259*4882a593Smuzhiyun static int gve_adminq_execute_cmd(struct gve_priv *priv, union gve_adminq_command *cmd_orig)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	u32 tail, head;
262*4882a593Smuzhiyun 	int err;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	tail = ioread32be(&priv->reg_bar0->adminq_event_counter);
265*4882a593Smuzhiyun 	head = priv->adminq_prod_cnt;
266*4882a593Smuzhiyun 	if (tail != head)
267*4882a593Smuzhiyun 		// This is not a valid path
268*4882a593Smuzhiyun 		return -EINVAL;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	err = gve_adminq_issue_cmd(priv, cmd_orig);
271*4882a593Smuzhiyun 	if (err)
272*4882a593Smuzhiyun 		return err;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return gve_adminq_kick_and_wait(priv);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* The device specifies that the management vector can either be the first irq
278*4882a593Smuzhiyun  * or the last irq. ntfy_blk_msix_base_idx indicates the first irq assigned to
279*4882a593Smuzhiyun  * the ntfy blks. It if is 0 then the management vector is last, if it is 1 then
280*4882a593Smuzhiyun  * the management vector is first.
281*4882a593Smuzhiyun  *
282*4882a593Smuzhiyun  * gve arranges the msix vectors so that the management vector is last.
283*4882a593Smuzhiyun  */
284*4882a593Smuzhiyun #define GVE_NTFY_BLK_BASE_MSIX_IDX	0
gve_adminq_configure_device_resources(struct gve_priv * priv,dma_addr_t counter_array_bus_addr,u32 num_counters,dma_addr_t db_array_bus_addr,u32 num_ntfy_blks)285*4882a593Smuzhiyun int gve_adminq_configure_device_resources(struct gve_priv *priv,
286*4882a593Smuzhiyun 					  dma_addr_t counter_array_bus_addr,
287*4882a593Smuzhiyun 					  u32 num_counters,
288*4882a593Smuzhiyun 					  dma_addr_t db_array_bus_addr,
289*4882a593Smuzhiyun 					  u32 num_ntfy_blks)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	union gve_adminq_command cmd;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
294*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_CONFIGURE_DEVICE_RESOURCES);
295*4882a593Smuzhiyun 	cmd.configure_device_resources =
296*4882a593Smuzhiyun 		(struct gve_adminq_configure_device_resources) {
297*4882a593Smuzhiyun 		.counter_array = cpu_to_be64(counter_array_bus_addr),
298*4882a593Smuzhiyun 		.num_counters = cpu_to_be32(num_counters),
299*4882a593Smuzhiyun 		.irq_db_addr = cpu_to_be64(db_array_bus_addr),
300*4882a593Smuzhiyun 		.num_irq_dbs = cpu_to_be32(num_ntfy_blks),
301*4882a593Smuzhiyun 		.irq_db_stride = cpu_to_be32(sizeof(priv->ntfy_blocks[0])),
302*4882a593Smuzhiyun 		.ntfy_blk_msix_base_idx =
303*4882a593Smuzhiyun 					cpu_to_be32(GVE_NTFY_BLK_BASE_MSIX_IDX),
304*4882a593Smuzhiyun 	};
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return gve_adminq_execute_cmd(priv, &cmd);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
gve_adminq_deconfigure_device_resources(struct gve_priv * priv)309*4882a593Smuzhiyun int gve_adminq_deconfigure_device_resources(struct gve_priv *priv)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	union gve_adminq_command cmd;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
314*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_DECONFIGURE_DEVICE_RESOURCES);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	return gve_adminq_execute_cmd(priv, &cmd);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
gve_adminq_create_tx_queue(struct gve_priv * priv,u32 queue_index)319*4882a593Smuzhiyun static int gve_adminq_create_tx_queue(struct gve_priv *priv, u32 queue_index)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct gve_tx_ring *tx = &priv->tx[queue_index];
322*4882a593Smuzhiyun 	union gve_adminq_command cmd;
323*4882a593Smuzhiyun 	int err;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
326*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_CREATE_TX_QUEUE);
327*4882a593Smuzhiyun 	cmd.create_tx_queue = (struct gve_adminq_create_tx_queue) {
328*4882a593Smuzhiyun 		.queue_id = cpu_to_be32(queue_index),
329*4882a593Smuzhiyun 		.reserved = 0,
330*4882a593Smuzhiyun 		.queue_resources_addr =
331*4882a593Smuzhiyun 			cpu_to_be64(tx->q_resources_bus),
332*4882a593Smuzhiyun 		.tx_ring_addr = cpu_to_be64(tx->bus),
333*4882a593Smuzhiyun 		.queue_page_list_id = cpu_to_be32(tx->tx_fifo.qpl->id),
334*4882a593Smuzhiyun 		.ntfy_id = cpu_to_be32(tx->ntfy_id),
335*4882a593Smuzhiyun 	};
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	err = gve_adminq_issue_cmd(priv, &cmd);
338*4882a593Smuzhiyun 	if (err)
339*4882a593Smuzhiyun 		return err;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
gve_adminq_create_tx_queues(struct gve_priv * priv,u32 num_queues)344*4882a593Smuzhiyun int gve_adminq_create_tx_queues(struct gve_priv *priv, u32 num_queues)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	int err;
347*4882a593Smuzhiyun 	int i;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	for (i = 0; i < num_queues; i++) {
350*4882a593Smuzhiyun 		err = gve_adminq_create_tx_queue(priv, i);
351*4882a593Smuzhiyun 		if (err)
352*4882a593Smuzhiyun 			return err;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return gve_adminq_kick_and_wait(priv);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
gve_adminq_create_rx_queue(struct gve_priv * priv,u32 queue_index)358*4882a593Smuzhiyun static int gve_adminq_create_rx_queue(struct gve_priv *priv, u32 queue_index)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct gve_rx_ring *rx = &priv->rx[queue_index];
361*4882a593Smuzhiyun 	union gve_adminq_command cmd;
362*4882a593Smuzhiyun 	int err;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
365*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_CREATE_RX_QUEUE);
366*4882a593Smuzhiyun 	cmd.create_rx_queue = (struct gve_adminq_create_rx_queue) {
367*4882a593Smuzhiyun 		.queue_id = cpu_to_be32(queue_index),
368*4882a593Smuzhiyun 		.index = cpu_to_be32(queue_index),
369*4882a593Smuzhiyun 		.reserved = 0,
370*4882a593Smuzhiyun 		.ntfy_id = cpu_to_be32(rx->ntfy_id),
371*4882a593Smuzhiyun 		.queue_resources_addr = cpu_to_be64(rx->q_resources_bus),
372*4882a593Smuzhiyun 		.rx_desc_ring_addr = cpu_to_be64(rx->desc.bus),
373*4882a593Smuzhiyun 		.rx_data_ring_addr = cpu_to_be64(rx->data.data_bus),
374*4882a593Smuzhiyun 		.queue_page_list_id = cpu_to_be32(rx->data.qpl->id),
375*4882a593Smuzhiyun 	};
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	err = gve_adminq_issue_cmd(priv, &cmd);
378*4882a593Smuzhiyun 	if (err)
379*4882a593Smuzhiyun 		return err;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
gve_adminq_create_rx_queues(struct gve_priv * priv,u32 num_queues)384*4882a593Smuzhiyun int gve_adminq_create_rx_queues(struct gve_priv *priv, u32 num_queues)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	int err;
387*4882a593Smuzhiyun 	int i;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	for (i = 0; i < num_queues; i++) {
390*4882a593Smuzhiyun 		err = gve_adminq_create_rx_queue(priv, i);
391*4882a593Smuzhiyun 		if (err)
392*4882a593Smuzhiyun 			return err;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return gve_adminq_kick_and_wait(priv);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
gve_adminq_destroy_tx_queue(struct gve_priv * priv,u32 queue_index)398*4882a593Smuzhiyun static int gve_adminq_destroy_tx_queue(struct gve_priv *priv, u32 queue_index)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	union gve_adminq_command cmd;
401*4882a593Smuzhiyun 	int err;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
404*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_DESTROY_TX_QUEUE);
405*4882a593Smuzhiyun 	cmd.destroy_tx_queue = (struct gve_adminq_destroy_tx_queue) {
406*4882a593Smuzhiyun 		.queue_id = cpu_to_be32(queue_index),
407*4882a593Smuzhiyun 	};
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	err = gve_adminq_issue_cmd(priv, &cmd);
410*4882a593Smuzhiyun 	if (err)
411*4882a593Smuzhiyun 		return err;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
gve_adminq_destroy_tx_queues(struct gve_priv * priv,u32 num_queues)416*4882a593Smuzhiyun int gve_adminq_destroy_tx_queues(struct gve_priv *priv, u32 num_queues)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	int err;
419*4882a593Smuzhiyun 	int i;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	for (i = 0; i < num_queues; i++) {
422*4882a593Smuzhiyun 		err = gve_adminq_destroy_tx_queue(priv, i);
423*4882a593Smuzhiyun 		if (err)
424*4882a593Smuzhiyun 			return err;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return gve_adminq_kick_and_wait(priv);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
gve_adminq_destroy_rx_queue(struct gve_priv * priv,u32 queue_index)430*4882a593Smuzhiyun static int gve_adminq_destroy_rx_queue(struct gve_priv *priv, u32 queue_index)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	union gve_adminq_command cmd;
433*4882a593Smuzhiyun 	int err;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
436*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_DESTROY_RX_QUEUE);
437*4882a593Smuzhiyun 	cmd.destroy_rx_queue = (struct gve_adminq_destroy_rx_queue) {
438*4882a593Smuzhiyun 		.queue_id = cpu_to_be32(queue_index),
439*4882a593Smuzhiyun 	};
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	err = gve_adminq_issue_cmd(priv, &cmd);
442*4882a593Smuzhiyun 	if (err)
443*4882a593Smuzhiyun 		return err;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
gve_adminq_destroy_rx_queues(struct gve_priv * priv,u32 num_queues)448*4882a593Smuzhiyun int gve_adminq_destroy_rx_queues(struct gve_priv *priv, u32 num_queues)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	int err;
451*4882a593Smuzhiyun 	int i;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	for (i = 0; i < num_queues; i++) {
454*4882a593Smuzhiyun 		err = gve_adminq_destroy_rx_queue(priv, i);
455*4882a593Smuzhiyun 		if (err)
456*4882a593Smuzhiyun 			return err;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	return gve_adminq_kick_and_wait(priv);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
gve_adminq_describe_device(struct gve_priv * priv)462*4882a593Smuzhiyun int gve_adminq_describe_device(struct gve_priv *priv)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	struct gve_device_descriptor *descriptor;
465*4882a593Smuzhiyun 	union gve_adminq_command cmd;
466*4882a593Smuzhiyun 	dma_addr_t descriptor_bus;
467*4882a593Smuzhiyun 	int err = 0;
468*4882a593Smuzhiyun 	u8 *mac;
469*4882a593Smuzhiyun 	u16 mtu;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
472*4882a593Smuzhiyun 	descriptor = dma_alloc_coherent(&priv->pdev->dev, PAGE_SIZE,
473*4882a593Smuzhiyun 					&descriptor_bus, GFP_KERNEL);
474*4882a593Smuzhiyun 	if (!descriptor)
475*4882a593Smuzhiyun 		return -ENOMEM;
476*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_DESCRIBE_DEVICE);
477*4882a593Smuzhiyun 	cmd.describe_device.device_descriptor_addr =
478*4882a593Smuzhiyun 						cpu_to_be64(descriptor_bus);
479*4882a593Smuzhiyun 	cmd.describe_device.device_descriptor_version =
480*4882a593Smuzhiyun 			cpu_to_be32(GVE_ADMINQ_DEVICE_DESCRIPTOR_VERSION);
481*4882a593Smuzhiyun 	cmd.describe_device.available_length = cpu_to_be32(PAGE_SIZE);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	err = gve_adminq_execute_cmd(priv, &cmd);
484*4882a593Smuzhiyun 	if (err)
485*4882a593Smuzhiyun 		goto free_device_descriptor;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	priv->tx_desc_cnt = be16_to_cpu(descriptor->tx_queue_entries);
488*4882a593Smuzhiyun 	if (priv->tx_desc_cnt * sizeof(priv->tx->desc[0]) < PAGE_SIZE) {
489*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "Tx desc count %d too low\n", priv->tx_desc_cnt);
490*4882a593Smuzhiyun 		err = -EINVAL;
491*4882a593Smuzhiyun 		goto free_device_descriptor;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 	priv->rx_desc_cnt = be16_to_cpu(descriptor->rx_queue_entries);
494*4882a593Smuzhiyun 	if (priv->rx_desc_cnt * sizeof(priv->rx->desc.desc_ring[0])
495*4882a593Smuzhiyun 	    < PAGE_SIZE ||
496*4882a593Smuzhiyun 	    priv->rx_desc_cnt * sizeof(priv->rx->data.data_ring[0])
497*4882a593Smuzhiyun 	    < PAGE_SIZE) {
498*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "Rx desc count %d too low\n", priv->rx_desc_cnt);
499*4882a593Smuzhiyun 		err = -EINVAL;
500*4882a593Smuzhiyun 		goto free_device_descriptor;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 	priv->max_registered_pages =
503*4882a593Smuzhiyun 				be64_to_cpu(descriptor->max_registered_pages);
504*4882a593Smuzhiyun 	mtu = be16_to_cpu(descriptor->mtu);
505*4882a593Smuzhiyun 	if (mtu < ETH_MIN_MTU) {
506*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "MTU %d below minimum MTU\n", mtu);
507*4882a593Smuzhiyun 		err = -EINVAL;
508*4882a593Smuzhiyun 		goto free_device_descriptor;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 	priv->dev->max_mtu = mtu;
511*4882a593Smuzhiyun 	priv->num_event_counters = be16_to_cpu(descriptor->counters);
512*4882a593Smuzhiyun 	ether_addr_copy(priv->dev->dev_addr, descriptor->mac);
513*4882a593Smuzhiyun 	mac = descriptor->mac;
514*4882a593Smuzhiyun 	dev_info(&priv->pdev->dev, "MAC addr: %pM\n", mac);
515*4882a593Smuzhiyun 	priv->tx_pages_per_qpl = be16_to_cpu(descriptor->tx_pages_per_qpl);
516*4882a593Smuzhiyun 	priv->rx_pages_per_qpl = be16_to_cpu(descriptor->rx_pages_per_qpl);
517*4882a593Smuzhiyun 	if (priv->rx_pages_per_qpl < priv->rx_desc_cnt) {
518*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "rx_pages_per_qpl cannot be smaller than rx_desc_cnt, setting rx_desc_cnt down to %d.\n",
519*4882a593Smuzhiyun 			priv->rx_pages_per_qpl);
520*4882a593Smuzhiyun 		priv->rx_desc_cnt = priv->rx_pages_per_qpl;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 	priv->default_num_queues = be16_to_cpu(descriptor->default_num_queues);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun free_device_descriptor:
525*4882a593Smuzhiyun 	dma_free_coherent(&priv->pdev->dev, sizeof(*descriptor), descriptor,
526*4882a593Smuzhiyun 			  descriptor_bus);
527*4882a593Smuzhiyun 	return err;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
gve_adminq_register_page_list(struct gve_priv * priv,struct gve_queue_page_list * qpl)530*4882a593Smuzhiyun int gve_adminq_register_page_list(struct gve_priv *priv,
531*4882a593Smuzhiyun 				  struct gve_queue_page_list *qpl)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct device *hdev = &priv->pdev->dev;
534*4882a593Smuzhiyun 	u32 num_entries = qpl->num_entries;
535*4882a593Smuzhiyun 	u32 size = num_entries * sizeof(qpl->page_buses[0]);
536*4882a593Smuzhiyun 	union gve_adminq_command cmd;
537*4882a593Smuzhiyun 	dma_addr_t page_list_bus;
538*4882a593Smuzhiyun 	__be64 *page_list;
539*4882a593Smuzhiyun 	int err;
540*4882a593Smuzhiyun 	int i;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
543*4882a593Smuzhiyun 	page_list = dma_alloc_coherent(hdev, size, &page_list_bus, GFP_KERNEL);
544*4882a593Smuzhiyun 	if (!page_list)
545*4882a593Smuzhiyun 		return -ENOMEM;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	for (i = 0; i < num_entries; i++)
548*4882a593Smuzhiyun 		page_list[i] = cpu_to_be64(qpl->page_buses[i]);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_REGISTER_PAGE_LIST);
551*4882a593Smuzhiyun 	cmd.reg_page_list = (struct gve_adminq_register_page_list) {
552*4882a593Smuzhiyun 		.page_list_id = cpu_to_be32(qpl->id),
553*4882a593Smuzhiyun 		.num_pages = cpu_to_be32(num_entries),
554*4882a593Smuzhiyun 		.page_address_list_addr = cpu_to_be64(page_list_bus),
555*4882a593Smuzhiyun 	};
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	err = gve_adminq_execute_cmd(priv, &cmd);
558*4882a593Smuzhiyun 	dma_free_coherent(hdev, size, page_list, page_list_bus);
559*4882a593Smuzhiyun 	return err;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
gve_adminq_unregister_page_list(struct gve_priv * priv,u32 page_list_id)562*4882a593Smuzhiyun int gve_adminq_unregister_page_list(struct gve_priv *priv, u32 page_list_id)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	union gve_adminq_command cmd;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
567*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_UNREGISTER_PAGE_LIST);
568*4882a593Smuzhiyun 	cmd.unreg_page_list = (struct gve_adminq_unregister_page_list) {
569*4882a593Smuzhiyun 		.page_list_id = cpu_to_be32(page_list_id),
570*4882a593Smuzhiyun 	};
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return gve_adminq_execute_cmd(priv, &cmd);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
gve_adminq_set_mtu(struct gve_priv * priv,u64 mtu)575*4882a593Smuzhiyun int gve_adminq_set_mtu(struct gve_priv *priv, u64 mtu)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	union gve_adminq_command cmd;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
580*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_SET_DRIVER_PARAMETER);
581*4882a593Smuzhiyun 	cmd.set_driver_param = (struct gve_adminq_set_driver_parameter) {
582*4882a593Smuzhiyun 		.parameter_type = cpu_to_be32(GVE_SET_PARAM_MTU),
583*4882a593Smuzhiyun 		.parameter_value = cpu_to_be64(mtu),
584*4882a593Smuzhiyun 	};
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return gve_adminq_execute_cmd(priv, &cmd);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
gve_adminq_report_stats(struct gve_priv * priv,u64 stats_report_len,dma_addr_t stats_report_addr,u64 interval)589*4882a593Smuzhiyun int gve_adminq_report_stats(struct gve_priv *priv, u64 stats_report_len,
590*4882a593Smuzhiyun 			    dma_addr_t stats_report_addr, u64 interval)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	union gve_adminq_command cmd;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(cmd));
595*4882a593Smuzhiyun 	cmd.opcode = cpu_to_be32(GVE_ADMINQ_REPORT_STATS);
596*4882a593Smuzhiyun 	cmd.report_stats = (struct gve_adminq_report_stats) {
597*4882a593Smuzhiyun 		.stats_report_len = cpu_to_be64(stats_report_len),
598*4882a593Smuzhiyun 		.stats_report_addr = cpu_to_be64(stats_report_addr),
599*4882a593Smuzhiyun 		.interval = cpu_to_be64(interval),
600*4882a593Smuzhiyun 	};
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	return gve_adminq_execute_cmd(priv, &cmd);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
gve_adminq_report_link_speed(struct gve_priv * priv)605*4882a593Smuzhiyun int gve_adminq_report_link_speed(struct gve_priv *priv)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	union gve_adminq_command gvnic_cmd;
608*4882a593Smuzhiyun 	dma_addr_t link_speed_region_bus;
609*4882a593Smuzhiyun 	__be64 *link_speed_region;
610*4882a593Smuzhiyun 	int err;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	link_speed_region =
613*4882a593Smuzhiyun 		dma_alloc_coherent(&priv->pdev->dev, sizeof(*link_speed_region),
614*4882a593Smuzhiyun 				   &link_speed_region_bus, GFP_KERNEL);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (!link_speed_region)
617*4882a593Smuzhiyun 		return -ENOMEM;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	memset(&gvnic_cmd, 0, sizeof(gvnic_cmd));
620*4882a593Smuzhiyun 	gvnic_cmd.opcode = cpu_to_be32(GVE_ADMINQ_REPORT_LINK_SPEED);
621*4882a593Smuzhiyun 	gvnic_cmd.report_link_speed.link_speed_address =
622*4882a593Smuzhiyun 		cpu_to_be64(link_speed_region_bus);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	err = gve_adminq_execute_cmd(priv, &gvnic_cmd);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	priv->link_speed = be64_to_cpu(*link_speed_region);
627*4882a593Smuzhiyun 	dma_free_coherent(&priv->pdev->dev, sizeof(*link_speed_region), link_speed_region,
628*4882a593Smuzhiyun 			  link_speed_region_bus);
629*4882a593Smuzhiyun 	return err;
630*4882a593Smuzhiyun }
631