1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2006-2009 Freescale Semicondutor, Inc. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Shlomi Gridish <gridish@freescale.com>
6*4882a593Smuzhiyun * Li Yang <leoli@freescale.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Description:
9*4882a593Smuzhiyun * QE UCC Gigabit Ethernet Driver
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/stddef.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/netdevice.h>
22*4882a593Smuzhiyun #include <linux/etherdevice.h>
23*4882a593Smuzhiyun #include <linux/skbuff.h>
24*4882a593Smuzhiyun #include <linux/spinlock.h>
25*4882a593Smuzhiyun #include <linux/mm.h>
26*4882a593Smuzhiyun #include <linux/dma-mapping.h>
27*4882a593Smuzhiyun #include <linux/mii.h>
28*4882a593Smuzhiyun #include <linux/phy.h>
29*4882a593Smuzhiyun #include <linux/phy_fixed.h>
30*4882a593Smuzhiyun #include <linux/workqueue.h>
31*4882a593Smuzhiyun #include <linux/of_address.h>
32*4882a593Smuzhiyun #include <linux/of_irq.h>
33*4882a593Smuzhiyun #include <linux/of_mdio.h>
34*4882a593Smuzhiyun #include <linux/of_net.h>
35*4882a593Smuzhiyun #include <linux/of_platform.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <linux/uaccess.h>
38*4882a593Smuzhiyun #include <asm/irq.h>
39*4882a593Smuzhiyun #include <asm/io.h>
40*4882a593Smuzhiyun #include <soc/fsl/qe/immap_qe.h>
41*4882a593Smuzhiyun #include <soc/fsl/qe/qe.h>
42*4882a593Smuzhiyun #include <soc/fsl/qe/ucc.h>
43*4882a593Smuzhiyun #include <soc/fsl/qe/ucc_fast.h>
44*4882a593Smuzhiyun #include <asm/machdep.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #include "ucc_geth.h"
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #undef DEBUG
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define ugeth_printk(level, format, arg...) \
51*4882a593Smuzhiyun printk(level format "\n", ## arg)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define ugeth_dbg(format, arg...) \
54*4882a593Smuzhiyun ugeth_printk(KERN_DEBUG , format , ## arg)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #ifdef UGETH_VERBOSE_DEBUG
57*4882a593Smuzhiyun #define ugeth_vdbg ugeth_dbg
58*4882a593Smuzhiyun #else
59*4882a593Smuzhiyun #define ugeth_vdbg(fmt, args...) do { } while (0)
60*4882a593Smuzhiyun #endif /* UGETH_VERBOSE_DEBUG */
61*4882a593Smuzhiyun #define UGETH_MSG_DEFAULT (NETIF_MSG_IFUP << 1 ) - 1
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static DEFINE_SPINLOCK(ugeth_lock);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static struct {
67*4882a593Smuzhiyun u32 msg_enable;
68*4882a593Smuzhiyun } debug = { -1 };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun module_param_named(debug, debug.msg_enable, int, 0);
71*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 0xffff=all)");
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct ucc_geth_info ugeth_primary_info = {
74*4882a593Smuzhiyun .uf_info = {
75*4882a593Smuzhiyun .bd_mem_part = MEM_PART_SYSTEM,
76*4882a593Smuzhiyun .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
77*4882a593Smuzhiyun .max_rx_buf_length = 1536,
78*4882a593Smuzhiyun /* adjusted at startup if max-speed 1000 */
79*4882a593Smuzhiyun .urfs = UCC_GETH_URFS_INIT,
80*4882a593Smuzhiyun .urfet = UCC_GETH_URFET_INIT,
81*4882a593Smuzhiyun .urfset = UCC_GETH_URFSET_INIT,
82*4882a593Smuzhiyun .utfs = UCC_GETH_UTFS_INIT,
83*4882a593Smuzhiyun .utfet = UCC_GETH_UTFET_INIT,
84*4882a593Smuzhiyun .utftt = UCC_GETH_UTFTT_INIT,
85*4882a593Smuzhiyun .ufpt = 256,
86*4882a593Smuzhiyun .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
87*4882a593Smuzhiyun .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
88*4882a593Smuzhiyun .tenc = UCC_FAST_TX_ENCODING_NRZ,
89*4882a593Smuzhiyun .renc = UCC_FAST_RX_ENCODING_NRZ,
90*4882a593Smuzhiyun .tcrc = UCC_FAST_16_BIT_CRC,
91*4882a593Smuzhiyun .synl = UCC_FAST_SYNC_LEN_NOT_USED,
92*4882a593Smuzhiyun },
93*4882a593Smuzhiyun .numQueuesTx = 1,
94*4882a593Smuzhiyun .numQueuesRx = 1,
95*4882a593Smuzhiyun .extendedFilteringChainPointer = ((uint32_t) NULL),
96*4882a593Smuzhiyun .typeorlen = 3072 /*1536 */ ,
97*4882a593Smuzhiyun .nonBackToBackIfgPart1 = 0x40,
98*4882a593Smuzhiyun .nonBackToBackIfgPart2 = 0x60,
99*4882a593Smuzhiyun .miminumInterFrameGapEnforcement = 0x50,
100*4882a593Smuzhiyun .backToBackInterFrameGap = 0x60,
101*4882a593Smuzhiyun .mblinterval = 128,
102*4882a593Smuzhiyun .nortsrbytetime = 5,
103*4882a593Smuzhiyun .fracsiz = 1,
104*4882a593Smuzhiyun .strictpriorityq = 0xff,
105*4882a593Smuzhiyun .altBebTruncation = 0xa,
106*4882a593Smuzhiyun .excessDefer = 1,
107*4882a593Smuzhiyun .maxRetransmission = 0xf,
108*4882a593Smuzhiyun .collisionWindow = 0x37,
109*4882a593Smuzhiyun .receiveFlowControl = 1,
110*4882a593Smuzhiyun .transmitFlowControl = 1,
111*4882a593Smuzhiyun .maxGroupAddrInHash = 4,
112*4882a593Smuzhiyun .maxIndAddrInHash = 4,
113*4882a593Smuzhiyun .prel = 7,
114*4882a593Smuzhiyun .maxFrameLength = 1518+16, /* Add extra bytes for VLANs etc. */
115*4882a593Smuzhiyun .minFrameLength = 64,
116*4882a593Smuzhiyun .maxD1Length = 1520+16, /* Add extra bytes for VLANs etc. */
117*4882a593Smuzhiyun .maxD2Length = 1520+16, /* Add extra bytes for VLANs etc. */
118*4882a593Smuzhiyun .vlantype = 0x8100,
119*4882a593Smuzhiyun .ecamptr = ((uint32_t) NULL),
120*4882a593Smuzhiyun .eventRegMask = UCCE_OTHER,
121*4882a593Smuzhiyun .pausePeriod = 0xf000,
122*4882a593Smuzhiyun .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
123*4882a593Smuzhiyun .bdRingLenTx = {
124*4882a593Smuzhiyun TX_BD_RING_LEN,
125*4882a593Smuzhiyun TX_BD_RING_LEN,
126*4882a593Smuzhiyun TX_BD_RING_LEN,
127*4882a593Smuzhiyun TX_BD_RING_LEN,
128*4882a593Smuzhiyun TX_BD_RING_LEN,
129*4882a593Smuzhiyun TX_BD_RING_LEN,
130*4882a593Smuzhiyun TX_BD_RING_LEN,
131*4882a593Smuzhiyun TX_BD_RING_LEN},
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun .bdRingLenRx = {
134*4882a593Smuzhiyun RX_BD_RING_LEN,
135*4882a593Smuzhiyun RX_BD_RING_LEN,
136*4882a593Smuzhiyun RX_BD_RING_LEN,
137*4882a593Smuzhiyun RX_BD_RING_LEN,
138*4882a593Smuzhiyun RX_BD_RING_LEN,
139*4882a593Smuzhiyun RX_BD_RING_LEN,
140*4882a593Smuzhiyun RX_BD_RING_LEN,
141*4882a593Smuzhiyun RX_BD_RING_LEN},
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
144*4882a593Smuzhiyun .largestexternallookupkeysize =
145*4882a593Smuzhiyun QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
146*4882a593Smuzhiyun .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE |
147*4882a593Smuzhiyun UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX |
148*4882a593Smuzhiyun UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX,
149*4882a593Smuzhiyun .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
150*4882a593Smuzhiyun .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
151*4882a593Smuzhiyun .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
152*4882a593Smuzhiyun .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
153*4882a593Smuzhiyun .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
154*4882a593Smuzhiyun .numThreadsTx = UCC_GETH_NUM_OF_THREADS_1,
155*4882a593Smuzhiyun .numThreadsRx = UCC_GETH_NUM_OF_THREADS_1,
156*4882a593Smuzhiyun .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
157*4882a593Smuzhiyun .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static struct ucc_geth_info ugeth_info[8];
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #ifdef DEBUG
mem_disp(u8 * addr,int size)163*4882a593Smuzhiyun static void mem_disp(u8 *addr, int size)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun u8 *i;
166*4882a593Smuzhiyun int size16Aling = (size >> 4) << 4;
167*4882a593Smuzhiyun int size4Aling = (size >> 2) << 2;
168*4882a593Smuzhiyun int notAlign = 0;
169*4882a593Smuzhiyun if (size % 16)
170*4882a593Smuzhiyun notAlign = 1;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
173*4882a593Smuzhiyun printk("0x%08x: %08x %08x %08x %08x\r\n",
174*4882a593Smuzhiyun (u32) i,
175*4882a593Smuzhiyun *((u32 *) (i)),
176*4882a593Smuzhiyun *((u32 *) (i + 4)),
177*4882a593Smuzhiyun *((u32 *) (i + 8)), *((u32 *) (i + 12)));
178*4882a593Smuzhiyun if (notAlign == 1)
179*4882a593Smuzhiyun printk("0x%08x: ", (u32) i);
180*4882a593Smuzhiyun for (; (u32) i < (u32) addr + size4Aling; i += 4)
181*4882a593Smuzhiyun printk("%08x ", *((u32 *) (i)));
182*4882a593Smuzhiyun for (; (u32) i < (u32) addr + size; i++)
183*4882a593Smuzhiyun printk("%02x", *((i)));
184*4882a593Smuzhiyun if (notAlign == 1)
185*4882a593Smuzhiyun printk("\r\n");
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun #endif /* DEBUG */
188*4882a593Smuzhiyun
dequeue(struct list_head * lh)189*4882a593Smuzhiyun static struct list_head *dequeue(struct list_head *lh)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun unsigned long flags;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun spin_lock_irqsave(&ugeth_lock, flags);
194*4882a593Smuzhiyun if (!list_empty(lh)) {
195*4882a593Smuzhiyun struct list_head *node = lh->next;
196*4882a593Smuzhiyun list_del(node);
197*4882a593Smuzhiyun spin_unlock_irqrestore(&ugeth_lock, flags);
198*4882a593Smuzhiyun return node;
199*4882a593Smuzhiyun } else {
200*4882a593Smuzhiyun spin_unlock_irqrestore(&ugeth_lock, flags);
201*4882a593Smuzhiyun return NULL;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
get_new_skb(struct ucc_geth_private * ugeth,u8 __iomem * bd)205*4882a593Smuzhiyun static struct sk_buff *get_new_skb(struct ucc_geth_private *ugeth,
206*4882a593Smuzhiyun u8 __iomem *bd)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct sk_buff *skb;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun skb = netdev_alloc_skb(ugeth->ndev,
211*4882a593Smuzhiyun ugeth->ug_info->uf_info.max_rx_buf_length +
212*4882a593Smuzhiyun UCC_GETH_RX_DATA_BUF_ALIGNMENT);
213*4882a593Smuzhiyun if (!skb)
214*4882a593Smuzhiyun return NULL;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* We need the data buffer to be aligned properly. We will reserve
217*4882a593Smuzhiyun * as many bytes as needed to align the data properly
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun skb_reserve(skb,
220*4882a593Smuzhiyun UCC_GETH_RX_DATA_BUF_ALIGNMENT -
221*4882a593Smuzhiyun (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
222*4882a593Smuzhiyun 1)));
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun out_be32(&((struct qe_bd __iomem *)bd)->buf,
225*4882a593Smuzhiyun dma_map_single(ugeth->dev,
226*4882a593Smuzhiyun skb->data,
227*4882a593Smuzhiyun ugeth->ug_info->uf_info.max_rx_buf_length +
228*4882a593Smuzhiyun UCC_GETH_RX_DATA_BUF_ALIGNMENT,
229*4882a593Smuzhiyun DMA_FROM_DEVICE));
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun out_be32((u32 __iomem *)bd,
232*4882a593Smuzhiyun (R_E | R_I | (in_be32((u32 __iomem*)bd) & R_W)));
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return skb;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
rx_bd_buffer_set(struct ucc_geth_private * ugeth,u8 rxQ)237*4882a593Smuzhiyun static int rx_bd_buffer_set(struct ucc_geth_private *ugeth, u8 rxQ)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun u8 __iomem *bd;
240*4882a593Smuzhiyun u32 bd_status;
241*4882a593Smuzhiyun struct sk_buff *skb;
242*4882a593Smuzhiyun int i;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun bd = ugeth->p_rx_bd_ring[rxQ];
245*4882a593Smuzhiyun i = 0;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun do {
248*4882a593Smuzhiyun bd_status = in_be32((u32 __iomem *)bd);
249*4882a593Smuzhiyun skb = get_new_skb(ugeth, bd);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (!skb) /* If can not allocate data buffer,
252*4882a593Smuzhiyun abort. Cleanup will be elsewhere */
253*4882a593Smuzhiyun return -ENOMEM;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ugeth->rx_skbuff[rxQ][i] = skb;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* advance the BD pointer */
258*4882a593Smuzhiyun bd += sizeof(struct qe_bd);
259*4882a593Smuzhiyun i++;
260*4882a593Smuzhiyun } while (!(bd_status & R_W));
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
fill_init_enet_entries(struct ucc_geth_private * ugeth,u32 * p_start,u8 num_entries,u32 thread_size,u32 thread_alignment,unsigned int risc,int skip_page_for_first_entry)265*4882a593Smuzhiyun static int fill_init_enet_entries(struct ucc_geth_private *ugeth,
266*4882a593Smuzhiyun u32 *p_start,
267*4882a593Smuzhiyun u8 num_entries,
268*4882a593Smuzhiyun u32 thread_size,
269*4882a593Smuzhiyun u32 thread_alignment,
270*4882a593Smuzhiyun unsigned int risc,
271*4882a593Smuzhiyun int skip_page_for_first_entry)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun u32 init_enet_offset;
274*4882a593Smuzhiyun u8 i;
275*4882a593Smuzhiyun int snum;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun for (i = 0; i < num_entries; i++) {
278*4882a593Smuzhiyun if ((snum = qe_get_snum()) < 0) {
279*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
280*4882a593Smuzhiyun pr_err("Can not get SNUM\n");
281*4882a593Smuzhiyun return snum;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun if ((i == 0) && skip_page_for_first_entry)
284*4882a593Smuzhiyun /* First entry of Rx does not have page */
285*4882a593Smuzhiyun init_enet_offset = 0;
286*4882a593Smuzhiyun else {
287*4882a593Smuzhiyun init_enet_offset =
288*4882a593Smuzhiyun qe_muram_alloc(thread_size, thread_alignment);
289*4882a593Smuzhiyun if (IS_ERR_VALUE(init_enet_offset)) {
290*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
291*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory\n");
292*4882a593Smuzhiyun qe_put_snum((u8) snum);
293*4882a593Smuzhiyun return -ENOMEM;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun *(p_start++) =
297*4882a593Smuzhiyun ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
298*4882a593Smuzhiyun | risc;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
return_init_enet_entries(struct ucc_geth_private * ugeth,u32 * p_start,u8 num_entries,unsigned int risc,int skip_page_for_first_entry)304*4882a593Smuzhiyun static int return_init_enet_entries(struct ucc_geth_private *ugeth,
305*4882a593Smuzhiyun u32 *p_start,
306*4882a593Smuzhiyun u8 num_entries,
307*4882a593Smuzhiyun unsigned int risc,
308*4882a593Smuzhiyun int skip_page_for_first_entry)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun u32 init_enet_offset;
311*4882a593Smuzhiyun u8 i;
312*4882a593Smuzhiyun int snum;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun for (i = 0; i < num_entries; i++) {
315*4882a593Smuzhiyun u32 val = *p_start;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Check that this entry was actually valid --
318*4882a593Smuzhiyun needed in case failed in allocations */
319*4882a593Smuzhiyun if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
320*4882a593Smuzhiyun snum =
321*4882a593Smuzhiyun (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
322*4882a593Smuzhiyun ENET_INIT_PARAM_SNUM_SHIFT;
323*4882a593Smuzhiyun qe_put_snum((u8) snum);
324*4882a593Smuzhiyun if (!((i == 0) && skip_page_for_first_entry)) {
325*4882a593Smuzhiyun /* First entry of Rx does not have page */
326*4882a593Smuzhiyun init_enet_offset =
327*4882a593Smuzhiyun (val & ENET_INIT_PARAM_PTR_MASK);
328*4882a593Smuzhiyun qe_muram_free(init_enet_offset);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun *p_start++ = 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #ifdef DEBUG
dump_init_enet_entries(struct ucc_geth_private * ugeth,u32 __iomem * p_start,u8 num_entries,u32 thread_size,unsigned int risc,int skip_page_for_first_entry)338*4882a593Smuzhiyun static int dump_init_enet_entries(struct ucc_geth_private *ugeth,
339*4882a593Smuzhiyun u32 __iomem *p_start,
340*4882a593Smuzhiyun u8 num_entries,
341*4882a593Smuzhiyun u32 thread_size,
342*4882a593Smuzhiyun unsigned int risc,
343*4882a593Smuzhiyun int skip_page_for_first_entry)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun u32 init_enet_offset;
346*4882a593Smuzhiyun u8 i;
347*4882a593Smuzhiyun int snum;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun for (i = 0; i < num_entries; i++) {
350*4882a593Smuzhiyun u32 val = in_be32(p_start);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Check that this entry was actually valid --
353*4882a593Smuzhiyun needed in case failed in allocations */
354*4882a593Smuzhiyun if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
355*4882a593Smuzhiyun snum =
356*4882a593Smuzhiyun (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
357*4882a593Smuzhiyun ENET_INIT_PARAM_SNUM_SHIFT;
358*4882a593Smuzhiyun qe_put_snum((u8) snum);
359*4882a593Smuzhiyun if (!((i == 0) && skip_page_for_first_entry)) {
360*4882a593Smuzhiyun /* First entry of Rx does not have page */
361*4882a593Smuzhiyun init_enet_offset =
362*4882a593Smuzhiyun (in_be32(p_start) &
363*4882a593Smuzhiyun ENET_INIT_PARAM_PTR_MASK);
364*4882a593Smuzhiyun pr_info("Init enet entry %d:\n", i);
365*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
366*4882a593Smuzhiyun (u32)qe_muram_addr(init_enet_offset));
367*4882a593Smuzhiyun mem_disp(qe_muram_addr(init_enet_offset),
368*4882a593Smuzhiyun thread_size);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun p_start++;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun #endif
377*4882a593Smuzhiyun
put_enet_addr_container(struct enet_addr_container * enet_addr_cont)378*4882a593Smuzhiyun static void put_enet_addr_container(struct enet_addr_container *enet_addr_cont)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun kfree(enet_addr_cont);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
set_mac_addr(__be16 __iomem * reg,u8 * mac)383*4882a593Smuzhiyun static void set_mac_addr(__be16 __iomem *reg, u8 *mac)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun out_be16(®[0], ((u16)mac[5] << 8) | mac[4]);
386*4882a593Smuzhiyun out_be16(®[1], ((u16)mac[3] << 8) | mac[2]);
387*4882a593Smuzhiyun out_be16(®[2], ((u16)mac[1] << 8) | mac[0]);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
hw_clear_addr_in_paddr(struct ucc_geth_private * ugeth,u8 paddr_num)390*4882a593Smuzhiyun static int hw_clear_addr_in_paddr(struct ucc_geth_private *ugeth, u8 paddr_num)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (paddr_num >= NUM_OF_PADDRS) {
395*4882a593Smuzhiyun pr_warn("%s: Invalid paddr_num: %u\n", __func__, paddr_num);
396*4882a593Smuzhiyun return -EINVAL;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun p_82xx_addr_filt =
400*4882a593Smuzhiyun (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
401*4882a593Smuzhiyun addressfiltering;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Writing address ff.ff.ff.ff.ff.ff disables address
404*4882a593Smuzhiyun recognition for this register */
405*4882a593Smuzhiyun out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
406*4882a593Smuzhiyun out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
407*4882a593Smuzhiyun out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
hw_add_addr_in_hash(struct ucc_geth_private * ugeth,u8 * p_enet_addr)412*4882a593Smuzhiyun static void hw_add_addr_in_hash(struct ucc_geth_private *ugeth,
413*4882a593Smuzhiyun u8 *p_enet_addr)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
416*4882a593Smuzhiyun u32 cecr_subblock;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun p_82xx_addr_filt =
419*4882a593Smuzhiyun (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
420*4882a593Smuzhiyun addressfiltering;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun cecr_subblock =
423*4882a593Smuzhiyun ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Ethernet frames are defined in Little Endian mode,
426*4882a593Smuzhiyun therefore to insert */
427*4882a593Smuzhiyun /* the address to the hash (Big Endian mode), we reverse the bytes.*/
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun set_mac_addr(&p_82xx_addr_filt->taddr.h, p_enet_addr);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
432*4882a593Smuzhiyun QE_CR_PROTOCOL_ETHERNET, 0);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun #ifdef DEBUG
get_statistics(struct ucc_geth_private * ugeth,struct ucc_geth_tx_firmware_statistics * tx_firmware_statistics,struct ucc_geth_rx_firmware_statistics * rx_firmware_statistics,struct ucc_geth_hardware_statistics * hardware_statistics)436*4882a593Smuzhiyun static void get_statistics(struct ucc_geth_private *ugeth,
437*4882a593Smuzhiyun struct ucc_geth_tx_firmware_statistics *
438*4882a593Smuzhiyun tx_firmware_statistics,
439*4882a593Smuzhiyun struct ucc_geth_rx_firmware_statistics *
440*4882a593Smuzhiyun rx_firmware_statistics,
441*4882a593Smuzhiyun struct ucc_geth_hardware_statistics *hardware_statistics)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct ucc_fast __iomem *uf_regs;
444*4882a593Smuzhiyun struct ucc_geth __iomem *ug_regs;
445*4882a593Smuzhiyun struct ucc_geth_tx_firmware_statistics_pram *p_tx_fw_statistics_pram;
446*4882a593Smuzhiyun struct ucc_geth_rx_firmware_statistics_pram *p_rx_fw_statistics_pram;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ug_regs = ugeth->ug_regs;
449*4882a593Smuzhiyun uf_regs = (struct ucc_fast __iomem *) ug_regs;
450*4882a593Smuzhiyun p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
451*4882a593Smuzhiyun p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Tx firmware only if user handed pointer and driver actually
454*4882a593Smuzhiyun gathers Tx firmware statistics */
455*4882a593Smuzhiyun if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
456*4882a593Smuzhiyun tx_firmware_statistics->sicoltx =
457*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->sicoltx);
458*4882a593Smuzhiyun tx_firmware_statistics->mulcoltx =
459*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->mulcoltx);
460*4882a593Smuzhiyun tx_firmware_statistics->latecoltxfr =
461*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
462*4882a593Smuzhiyun tx_firmware_statistics->frabortduecol =
463*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->frabortduecol);
464*4882a593Smuzhiyun tx_firmware_statistics->frlostinmactxer =
465*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
466*4882a593Smuzhiyun tx_firmware_statistics->carriersenseertx =
467*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
468*4882a593Smuzhiyun tx_firmware_statistics->frtxok =
469*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->frtxok);
470*4882a593Smuzhiyun tx_firmware_statistics->txfrexcessivedefer =
471*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
472*4882a593Smuzhiyun tx_firmware_statistics->txpkts256 =
473*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->txpkts256);
474*4882a593Smuzhiyun tx_firmware_statistics->txpkts512 =
475*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->txpkts512);
476*4882a593Smuzhiyun tx_firmware_statistics->txpkts1024 =
477*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->txpkts1024);
478*4882a593Smuzhiyun tx_firmware_statistics->txpktsjumbo =
479*4882a593Smuzhiyun in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Rx firmware only if user handed pointer and driver actually
483*4882a593Smuzhiyun * gathers Rx firmware statistics */
484*4882a593Smuzhiyun if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
485*4882a593Smuzhiyun int i;
486*4882a593Smuzhiyun rx_firmware_statistics->frrxfcser =
487*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->frrxfcser);
488*4882a593Smuzhiyun rx_firmware_statistics->fraligner =
489*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->fraligner);
490*4882a593Smuzhiyun rx_firmware_statistics->inrangelenrxer =
491*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
492*4882a593Smuzhiyun rx_firmware_statistics->outrangelenrxer =
493*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
494*4882a593Smuzhiyun rx_firmware_statistics->frtoolong =
495*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->frtoolong);
496*4882a593Smuzhiyun rx_firmware_statistics->runt =
497*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->runt);
498*4882a593Smuzhiyun rx_firmware_statistics->verylongevent =
499*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->verylongevent);
500*4882a593Smuzhiyun rx_firmware_statistics->symbolerror =
501*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->symbolerror);
502*4882a593Smuzhiyun rx_firmware_statistics->dropbsy =
503*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->dropbsy);
504*4882a593Smuzhiyun for (i = 0; i < 0x8; i++)
505*4882a593Smuzhiyun rx_firmware_statistics->res0[i] =
506*4882a593Smuzhiyun p_rx_fw_statistics_pram->res0[i];
507*4882a593Smuzhiyun rx_firmware_statistics->mismatchdrop =
508*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
509*4882a593Smuzhiyun rx_firmware_statistics->underpkts =
510*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->underpkts);
511*4882a593Smuzhiyun rx_firmware_statistics->pkts256 =
512*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->pkts256);
513*4882a593Smuzhiyun rx_firmware_statistics->pkts512 =
514*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->pkts512);
515*4882a593Smuzhiyun rx_firmware_statistics->pkts1024 =
516*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->pkts1024);
517*4882a593Smuzhiyun rx_firmware_statistics->pktsjumbo =
518*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
519*4882a593Smuzhiyun rx_firmware_statistics->frlossinmacer =
520*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
521*4882a593Smuzhiyun rx_firmware_statistics->pausefr =
522*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->pausefr);
523*4882a593Smuzhiyun for (i = 0; i < 0x4; i++)
524*4882a593Smuzhiyun rx_firmware_statistics->res1[i] =
525*4882a593Smuzhiyun p_rx_fw_statistics_pram->res1[i];
526*4882a593Smuzhiyun rx_firmware_statistics->removevlan =
527*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->removevlan);
528*4882a593Smuzhiyun rx_firmware_statistics->replacevlan =
529*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->replacevlan);
530*4882a593Smuzhiyun rx_firmware_statistics->insertvlan =
531*4882a593Smuzhiyun in_be32(&p_rx_fw_statistics_pram->insertvlan);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Hardware only if user handed pointer and driver actually
535*4882a593Smuzhiyun gathers hardware statistics */
536*4882a593Smuzhiyun if (hardware_statistics &&
537*4882a593Smuzhiyun (in_be32(&uf_regs->upsmr) & UCC_GETH_UPSMR_HSE)) {
538*4882a593Smuzhiyun hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
539*4882a593Smuzhiyun hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
540*4882a593Smuzhiyun hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
541*4882a593Smuzhiyun hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
542*4882a593Smuzhiyun hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
543*4882a593Smuzhiyun hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
544*4882a593Smuzhiyun hardware_statistics->txok = in_be32(&ug_regs->txok);
545*4882a593Smuzhiyun hardware_statistics->txcf = in_be16(&ug_regs->txcf);
546*4882a593Smuzhiyun hardware_statistics->tmca = in_be32(&ug_regs->tmca);
547*4882a593Smuzhiyun hardware_statistics->tbca = in_be32(&ug_regs->tbca);
548*4882a593Smuzhiyun hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
549*4882a593Smuzhiyun hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
550*4882a593Smuzhiyun hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
551*4882a593Smuzhiyun hardware_statistics->rmca = in_be32(&ug_regs->rmca);
552*4882a593Smuzhiyun hardware_statistics->rbca = in_be32(&ug_regs->rbca);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
dump_bds(struct ucc_geth_private * ugeth)556*4882a593Smuzhiyun static void dump_bds(struct ucc_geth_private *ugeth)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun int i;
559*4882a593Smuzhiyun int length;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
562*4882a593Smuzhiyun if (ugeth->p_tx_bd_ring[i]) {
563*4882a593Smuzhiyun length =
564*4882a593Smuzhiyun (ugeth->ug_info->bdRingLenTx[i] *
565*4882a593Smuzhiyun sizeof(struct qe_bd));
566*4882a593Smuzhiyun pr_info("TX BDs[%d]\n", i);
567*4882a593Smuzhiyun mem_disp(ugeth->p_tx_bd_ring[i], length);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
571*4882a593Smuzhiyun if (ugeth->p_rx_bd_ring[i]) {
572*4882a593Smuzhiyun length =
573*4882a593Smuzhiyun (ugeth->ug_info->bdRingLenRx[i] *
574*4882a593Smuzhiyun sizeof(struct qe_bd));
575*4882a593Smuzhiyun pr_info("RX BDs[%d]\n", i);
576*4882a593Smuzhiyun mem_disp(ugeth->p_rx_bd_ring[i], length);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
dump_regs(struct ucc_geth_private * ugeth)581*4882a593Smuzhiyun static void dump_regs(struct ucc_geth_private *ugeth)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun int i;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun pr_info("UCC%d Geth registers:\n", ugeth->ug_info->uf_info.ucc_num + 1);
586*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n", (u32)ugeth->ug_regs);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun pr_info("maccfg1 : addr - 0x%08x, val - 0x%08x\n",
589*4882a593Smuzhiyun (u32)&ugeth->ug_regs->maccfg1,
590*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->maccfg1));
591*4882a593Smuzhiyun pr_info("maccfg2 : addr - 0x%08x, val - 0x%08x\n",
592*4882a593Smuzhiyun (u32)&ugeth->ug_regs->maccfg2,
593*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->maccfg2));
594*4882a593Smuzhiyun pr_info("ipgifg : addr - 0x%08x, val - 0x%08x\n",
595*4882a593Smuzhiyun (u32)&ugeth->ug_regs->ipgifg,
596*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->ipgifg));
597*4882a593Smuzhiyun pr_info("hafdup : addr - 0x%08x, val - 0x%08x\n",
598*4882a593Smuzhiyun (u32)&ugeth->ug_regs->hafdup,
599*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->hafdup));
600*4882a593Smuzhiyun pr_info("ifctl : addr - 0x%08x, val - 0x%08x\n",
601*4882a593Smuzhiyun (u32)&ugeth->ug_regs->ifctl,
602*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->ifctl));
603*4882a593Smuzhiyun pr_info("ifstat : addr - 0x%08x, val - 0x%08x\n",
604*4882a593Smuzhiyun (u32)&ugeth->ug_regs->ifstat,
605*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->ifstat));
606*4882a593Smuzhiyun pr_info("macstnaddr1: addr - 0x%08x, val - 0x%08x\n",
607*4882a593Smuzhiyun (u32)&ugeth->ug_regs->macstnaddr1,
608*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->macstnaddr1));
609*4882a593Smuzhiyun pr_info("macstnaddr2: addr - 0x%08x, val - 0x%08x\n",
610*4882a593Smuzhiyun (u32)&ugeth->ug_regs->macstnaddr2,
611*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->macstnaddr2));
612*4882a593Smuzhiyun pr_info("uempr : addr - 0x%08x, val - 0x%08x\n",
613*4882a593Smuzhiyun (u32)&ugeth->ug_regs->uempr,
614*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->uempr));
615*4882a593Smuzhiyun pr_info("utbipar : addr - 0x%08x, val - 0x%08x\n",
616*4882a593Smuzhiyun (u32)&ugeth->ug_regs->utbipar,
617*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->utbipar));
618*4882a593Smuzhiyun pr_info("uescr : addr - 0x%08x, val - 0x%04x\n",
619*4882a593Smuzhiyun (u32)&ugeth->ug_regs->uescr,
620*4882a593Smuzhiyun in_be16(&ugeth->ug_regs->uescr));
621*4882a593Smuzhiyun pr_info("tx64 : addr - 0x%08x, val - 0x%08x\n",
622*4882a593Smuzhiyun (u32)&ugeth->ug_regs->tx64,
623*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->tx64));
624*4882a593Smuzhiyun pr_info("tx127 : addr - 0x%08x, val - 0x%08x\n",
625*4882a593Smuzhiyun (u32)&ugeth->ug_regs->tx127,
626*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->tx127));
627*4882a593Smuzhiyun pr_info("tx255 : addr - 0x%08x, val - 0x%08x\n",
628*4882a593Smuzhiyun (u32)&ugeth->ug_regs->tx255,
629*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->tx255));
630*4882a593Smuzhiyun pr_info("rx64 : addr - 0x%08x, val - 0x%08x\n",
631*4882a593Smuzhiyun (u32)&ugeth->ug_regs->rx64,
632*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->rx64));
633*4882a593Smuzhiyun pr_info("rx127 : addr - 0x%08x, val - 0x%08x\n",
634*4882a593Smuzhiyun (u32)&ugeth->ug_regs->rx127,
635*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->rx127));
636*4882a593Smuzhiyun pr_info("rx255 : addr - 0x%08x, val - 0x%08x\n",
637*4882a593Smuzhiyun (u32)&ugeth->ug_regs->rx255,
638*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->rx255));
639*4882a593Smuzhiyun pr_info("txok : addr - 0x%08x, val - 0x%08x\n",
640*4882a593Smuzhiyun (u32)&ugeth->ug_regs->txok,
641*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->txok));
642*4882a593Smuzhiyun pr_info("txcf : addr - 0x%08x, val - 0x%04x\n",
643*4882a593Smuzhiyun (u32)&ugeth->ug_regs->txcf,
644*4882a593Smuzhiyun in_be16(&ugeth->ug_regs->txcf));
645*4882a593Smuzhiyun pr_info("tmca : addr - 0x%08x, val - 0x%08x\n",
646*4882a593Smuzhiyun (u32)&ugeth->ug_regs->tmca,
647*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->tmca));
648*4882a593Smuzhiyun pr_info("tbca : addr - 0x%08x, val - 0x%08x\n",
649*4882a593Smuzhiyun (u32)&ugeth->ug_regs->tbca,
650*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->tbca));
651*4882a593Smuzhiyun pr_info("rxfok : addr - 0x%08x, val - 0x%08x\n",
652*4882a593Smuzhiyun (u32)&ugeth->ug_regs->rxfok,
653*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->rxfok));
654*4882a593Smuzhiyun pr_info("rxbok : addr - 0x%08x, val - 0x%08x\n",
655*4882a593Smuzhiyun (u32)&ugeth->ug_regs->rxbok,
656*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->rxbok));
657*4882a593Smuzhiyun pr_info("rbyt : addr - 0x%08x, val - 0x%08x\n",
658*4882a593Smuzhiyun (u32)&ugeth->ug_regs->rbyt,
659*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->rbyt));
660*4882a593Smuzhiyun pr_info("rmca : addr - 0x%08x, val - 0x%08x\n",
661*4882a593Smuzhiyun (u32)&ugeth->ug_regs->rmca,
662*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->rmca));
663*4882a593Smuzhiyun pr_info("rbca : addr - 0x%08x, val - 0x%08x\n",
664*4882a593Smuzhiyun (u32)&ugeth->ug_regs->rbca,
665*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->rbca));
666*4882a593Smuzhiyun pr_info("scar : addr - 0x%08x, val - 0x%08x\n",
667*4882a593Smuzhiyun (u32)&ugeth->ug_regs->scar,
668*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->scar));
669*4882a593Smuzhiyun pr_info("scam : addr - 0x%08x, val - 0x%08x\n",
670*4882a593Smuzhiyun (u32)&ugeth->ug_regs->scam,
671*4882a593Smuzhiyun in_be32(&ugeth->ug_regs->scam));
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (ugeth->p_thread_data_tx) {
674*4882a593Smuzhiyun int numThreadsTxNumerical;
675*4882a593Smuzhiyun switch (ugeth->ug_info->numThreadsTx) {
676*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_1:
677*4882a593Smuzhiyun numThreadsTxNumerical = 1;
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_2:
680*4882a593Smuzhiyun numThreadsTxNumerical = 2;
681*4882a593Smuzhiyun break;
682*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_4:
683*4882a593Smuzhiyun numThreadsTxNumerical = 4;
684*4882a593Smuzhiyun break;
685*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_6:
686*4882a593Smuzhiyun numThreadsTxNumerical = 6;
687*4882a593Smuzhiyun break;
688*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_8:
689*4882a593Smuzhiyun numThreadsTxNumerical = 8;
690*4882a593Smuzhiyun break;
691*4882a593Smuzhiyun default:
692*4882a593Smuzhiyun numThreadsTxNumerical = 0;
693*4882a593Smuzhiyun break;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun pr_info("Thread data TXs:\n");
697*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
698*4882a593Smuzhiyun (u32)ugeth->p_thread_data_tx);
699*4882a593Smuzhiyun for (i = 0; i < numThreadsTxNumerical; i++) {
700*4882a593Smuzhiyun pr_info("Thread data TX[%d]:\n", i);
701*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
702*4882a593Smuzhiyun (u32)&ugeth->p_thread_data_tx[i]);
703*4882a593Smuzhiyun mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
704*4882a593Smuzhiyun sizeof(struct ucc_geth_thread_data_tx));
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun if (ugeth->p_thread_data_rx) {
708*4882a593Smuzhiyun int numThreadsRxNumerical;
709*4882a593Smuzhiyun switch (ugeth->ug_info->numThreadsRx) {
710*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_1:
711*4882a593Smuzhiyun numThreadsRxNumerical = 1;
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_2:
714*4882a593Smuzhiyun numThreadsRxNumerical = 2;
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_4:
717*4882a593Smuzhiyun numThreadsRxNumerical = 4;
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_6:
720*4882a593Smuzhiyun numThreadsRxNumerical = 6;
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_8:
723*4882a593Smuzhiyun numThreadsRxNumerical = 8;
724*4882a593Smuzhiyun break;
725*4882a593Smuzhiyun default:
726*4882a593Smuzhiyun numThreadsRxNumerical = 0;
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun pr_info("Thread data RX:\n");
731*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
732*4882a593Smuzhiyun (u32)ugeth->p_thread_data_rx);
733*4882a593Smuzhiyun for (i = 0; i < numThreadsRxNumerical; i++) {
734*4882a593Smuzhiyun pr_info("Thread data RX[%d]:\n", i);
735*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
736*4882a593Smuzhiyun (u32)&ugeth->p_thread_data_rx[i]);
737*4882a593Smuzhiyun mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
738*4882a593Smuzhiyun sizeof(struct ucc_geth_thread_data_rx));
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun if (ugeth->p_exf_glbl_param) {
742*4882a593Smuzhiyun pr_info("EXF global param:\n");
743*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
744*4882a593Smuzhiyun (u32)ugeth->p_exf_glbl_param);
745*4882a593Smuzhiyun mem_disp((u8 *) ugeth->p_exf_glbl_param,
746*4882a593Smuzhiyun sizeof(*ugeth->p_exf_glbl_param));
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun if (ugeth->p_tx_glbl_pram) {
749*4882a593Smuzhiyun pr_info("TX global param:\n");
750*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n", (u32)ugeth->p_tx_glbl_pram);
751*4882a593Smuzhiyun pr_info("temoder : addr - 0x%08x, val - 0x%04x\n",
752*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->temoder,
753*4882a593Smuzhiyun in_be16(&ugeth->p_tx_glbl_pram->temoder));
754*4882a593Smuzhiyun pr_info("sqptr : addr - 0x%08x, val - 0x%08x\n",
755*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->sqptr,
756*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->sqptr));
757*4882a593Smuzhiyun pr_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x\n",
758*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->schedulerbasepointer,
759*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer));
760*4882a593Smuzhiyun pr_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x\n",
761*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->txrmonbaseptr,
762*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
763*4882a593Smuzhiyun pr_info("tstate : addr - 0x%08x, val - 0x%08x\n",
764*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->tstate,
765*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->tstate));
766*4882a593Smuzhiyun pr_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x\n",
767*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->iphoffset[0],
768*4882a593Smuzhiyun ugeth->p_tx_glbl_pram->iphoffset[0]);
769*4882a593Smuzhiyun pr_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x\n",
770*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->iphoffset[1],
771*4882a593Smuzhiyun ugeth->p_tx_glbl_pram->iphoffset[1]);
772*4882a593Smuzhiyun pr_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x\n",
773*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->iphoffset[2],
774*4882a593Smuzhiyun ugeth->p_tx_glbl_pram->iphoffset[2]);
775*4882a593Smuzhiyun pr_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x\n",
776*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->iphoffset[3],
777*4882a593Smuzhiyun ugeth->p_tx_glbl_pram->iphoffset[3]);
778*4882a593Smuzhiyun pr_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x\n",
779*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->iphoffset[4],
780*4882a593Smuzhiyun ugeth->p_tx_glbl_pram->iphoffset[4]);
781*4882a593Smuzhiyun pr_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x\n",
782*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->iphoffset[5],
783*4882a593Smuzhiyun ugeth->p_tx_glbl_pram->iphoffset[5]);
784*4882a593Smuzhiyun pr_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x\n",
785*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->iphoffset[6],
786*4882a593Smuzhiyun ugeth->p_tx_glbl_pram->iphoffset[6]);
787*4882a593Smuzhiyun pr_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x\n",
788*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->iphoffset[7],
789*4882a593Smuzhiyun ugeth->p_tx_glbl_pram->iphoffset[7]);
790*4882a593Smuzhiyun pr_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x\n",
791*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->vtagtable[0],
792*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
793*4882a593Smuzhiyun pr_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x\n",
794*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->vtagtable[1],
795*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
796*4882a593Smuzhiyun pr_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x\n",
797*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->vtagtable[2],
798*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
799*4882a593Smuzhiyun pr_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x\n",
800*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->vtagtable[3],
801*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
802*4882a593Smuzhiyun pr_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x\n",
803*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->vtagtable[4],
804*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
805*4882a593Smuzhiyun pr_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x\n",
806*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->vtagtable[5],
807*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
808*4882a593Smuzhiyun pr_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x\n",
809*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->vtagtable[6],
810*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
811*4882a593Smuzhiyun pr_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x\n",
812*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->vtagtable[7],
813*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
814*4882a593Smuzhiyun pr_info("tqptr : addr - 0x%08x, val - 0x%08x\n",
815*4882a593Smuzhiyun (u32)&ugeth->p_tx_glbl_pram->tqptr,
816*4882a593Smuzhiyun in_be32(&ugeth->p_tx_glbl_pram->tqptr));
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun if (ugeth->p_rx_glbl_pram) {
819*4882a593Smuzhiyun pr_info("RX global param:\n");
820*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n", (u32)ugeth->p_rx_glbl_pram);
821*4882a593Smuzhiyun pr_info("remoder : addr - 0x%08x, val - 0x%08x\n",
822*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->remoder,
823*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->remoder));
824*4882a593Smuzhiyun pr_info("rqptr : addr - 0x%08x, val - 0x%08x\n",
825*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->rqptr,
826*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->rqptr));
827*4882a593Smuzhiyun pr_info("typeorlen : addr - 0x%08x, val - 0x%04x\n",
828*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->typeorlen,
829*4882a593Smuzhiyun in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
830*4882a593Smuzhiyun pr_info("rxgstpack : addr - 0x%08x, val - 0x%02x\n",
831*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->rxgstpack,
832*4882a593Smuzhiyun ugeth->p_rx_glbl_pram->rxgstpack);
833*4882a593Smuzhiyun pr_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x\n",
834*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->rxrmonbaseptr,
835*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
836*4882a593Smuzhiyun pr_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x\n",
837*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->intcoalescingptr,
838*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
839*4882a593Smuzhiyun pr_info("rstate : addr - 0x%08x, val - 0x%02x\n",
840*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->rstate,
841*4882a593Smuzhiyun ugeth->p_rx_glbl_pram->rstate);
842*4882a593Smuzhiyun pr_info("mrblr : addr - 0x%08x, val - 0x%04x\n",
843*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->mrblr,
844*4882a593Smuzhiyun in_be16(&ugeth->p_rx_glbl_pram->mrblr));
845*4882a593Smuzhiyun pr_info("rbdqptr : addr - 0x%08x, val - 0x%08x\n",
846*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->rbdqptr,
847*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
848*4882a593Smuzhiyun pr_info("mflr : addr - 0x%08x, val - 0x%04x\n",
849*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->mflr,
850*4882a593Smuzhiyun in_be16(&ugeth->p_rx_glbl_pram->mflr));
851*4882a593Smuzhiyun pr_info("minflr : addr - 0x%08x, val - 0x%04x\n",
852*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->minflr,
853*4882a593Smuzhiyun in_be16(&ugeth->p_rx_glbl_pram->minflr));
854*4882a593Smuzhiyun pr_info("maxd1 : addr - 0x%08x, val - 0x%04x\n",
855*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->maxd1,
856*4882a593Smuzhiyun in_be16(&ugeth->p_rx_glbl_pram->maxd1));
857*4882a593Smuzhiyun pr_info("maxd2 : addr - 0x%08x, val - 0x%04x\n",
858*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->maxd2,
859*4882a593Smuzhiyun in_be16(&ugeth->p_rx_glbl_pram->maxd2));
860*4882a593Smuzhiyun pr_info("ecamptr : addr - 0x%08x, val - 0x%08x\n",
861*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->ecamptr,
862*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
863*4882a593Smuzhiyun pr_info("l2qt : addr - 0x%08x, val - 0x%08x\n",
864*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l2qt,
865*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l2qt));
866*4882a593Smuzhiyun pr_info("l3qt[0] : addr - 0x%08x, val - 0x%08x\n",
867*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l3qt[0],
868*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
869*4882a593Smuzhiyun pr_info("l3qt[1] : addr - 0x%08x, val - 0x%08x\n",
870*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l3qt[1],
871*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
872*4882a593Smuzhiyun pr_info("l3qt[2] : addr - 0x%08x, val - 0x%08x\n",
873*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l3qt[2],
874*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
875*4882a593Smuzhiyun pr_info("l3qt[3] : addr - 0x%08x, val - 0x%08x\n",
876*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l3qt[3],
877*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
878*4882a593Smuzhiyun pr_info("l3qt[4] : addr - 0x%08x, val - 0x%08x\n",
879*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l3qt[4],
880*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
881*4882a593Smuzhiyun pr_info("l3qt[5] : addr - 0x%08x, val - 0x%08x\n",
882*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l3qt[5],
883*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
884*4882a593Smuzhiyun pr_info("l3qt[6] : addr - 0x%08x, val - 0x%08x\n",
885*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l3qt[6],
886*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
887*4882a593Smuzhiyun pr_info("l3qt[7] : addr - 0x%08x, val - 0x%08x\n",
888*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->l3qt[7],
889*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
890*4882a593Smuzhiyun pr_info("vlantype : addr - 0x%08x, val - 0x%04x\n",
891*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->vlantype,
892*4882a593Smuzhiyun in_be16(&ugeth->p_rx_glbl_pram->vlantype));
893*4882a593Smuzhiyun pr_info("vlantci : addr - 0x%08x, val - 0x%04x\n",
894*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->vlantci,
895*4882a593Smuzhiyun in_be16(&ugeth->p_rx_glbl_pram->vlantci));
896*4882a593Smuzhiyun for (i = 0; i < 64; i++)
897*4882a593Smuzhiyun pr_info("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x\n",
898*4882a593Smuzhiyun i,
899*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->addressfiltering[i],
900*4882a593Smuzhiyun ugeth->p_rx_glbl_pram->addressfiltering[i]);
901*4882a593Smuzhiyun pr_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x\n",
902*4882a593Smuzhiyun (u32)&ugeth->p_rx_glbl_pram->exfGlobalParam,
903*4882a593Smuzhiyun in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun if (ugeth->p_send_q_mem_reg) {
906*4882a593Smuzhiyun pr_info("Send Q memory registers:\n");
907*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n", (u32)ugeth->p_send_q_mem_reg);
908*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
909*4882a593Smuzhiyun pr_info("SQQD[%d]:\n", i);
910*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
911*4882a593Smuzhiyun (u32)&ugeth->p_send_q_mem_reg->sqqd[i]);
912*4882a593Smuzhiyun mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
913*4882a593Smuzhiyun sizeof(struct ucc_geth_send_queue_qd));
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun if (ugeth->p_scheduler) {
917*4882a593Smuzhiyun pr_info("Scheduler:\n");
918*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n", (u32)ugeth->p_scheduler);
919*4882a593Smuzhiyun mem_disp((u8 *) ugeth->p_scheduler,
920*4882a593Smuzhiyun sizeof(*ugeth->p_scheduler));
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun if (ugeth->p_tx_fw_statistics_pram) {
923*4882a593Smuzhiyun pr_info("TX FW statistics pram:\n");
924*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
925*4882a593Smuzhiyun (u32)ugeth->p_tx_fw_statistics_pram);
926*4882a593Smuzhiyun mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
927*4882a593Smuzhiyun sizeof(*ugeth->p_tx_fw_statistics_pram));
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun if (ugeth->p_rx_fw_statistics_pram) {
930*4882a593Smuzhiyun pr_info("RX FW statistics pram:\n");
931*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
932*4882a593Smuzhiyun (u32)ugeth->p_rx_fw_statistics_pram);
933*4882a593Smuzhiyun mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
934*4882a593Smuzhiyun sizeof(*ugeth->p_rx_fw_statistics_pram));
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun if (ugeth->p_rx_irq_coalescing_tbl) {
937*4882a593Smuzhiyun pr_info("RX IRQ coalescing tables:\n");
938*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
939*4882a593Smuzhiyun (u32)ugeth->p_rx_irq_coalescing_tbl);
940*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
941*4882a593Smuzhiyun pr_info("RX IRQ coalescing table entry[%d]:\n", i);
942*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
943*4882a593Smuzhiyun (u32)&ugeth->p_rx_irq_coalescing_tbl->
944*4882a593Smuzhiyun coalescingentry[i]);
945*4882a593Smuzhiyun pr_info("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x\n",
946*4882a593Smuzhiyun (u32)&ugeth->p_rx_irq_coalescing_tbl->
947*4882a593Smuzhiyun coalescingentry[i].interruptcoalescingmaxvalue,
948*4882a593Smuzhiyun in_be32(&ugeth->p_rx_irq_coalescing_tbl->
949*4882a593Smuzhiyun coalescingentry[i].
950*4882a593Smuzhiyun interruptcoalescingmaxvalue));
951*4882a593Smuzhiyun pr_info("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x\n",
952*4882a593Smuzhiyun (u32)&ugeth->p_rx_irq_coalescing_tbl->
953*4882a593Smuzhiyun coalescingentry[i].interruptcoalescingcounter,
954*4882a593Smuzhiyun in_be32(&ugeth->p_rx_irq_coalescing_tbl->
955*4882a593Smuzhiyun coalescingentry[i].
956*4882a593Smuzhiyun interruptcoalescingcounter));
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun if (ugeth->p_rx_bd_qs_tbl) {
960*4882a593Smuzhiyun pr_info("RX BD QS tables:\n");
961*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n", (u32)ugeth->p_rx_bd_qs_tbl);
962*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
963*4882a593Smuzhiyun pr_info("RX BD QS table[%d]:\n", i);
964*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
965*4882a593Smuzhiyun (u32)&ugeth->p_rx_bd_qs_tbl[i]);
966*4882a593Smuzhiyun pr_info("bdbaseptr : addr - 0x%08x, val - 0x%08x\n",
967*4882a593Smuzhiyun (u32)&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
968*4882a593Smuzhiyun in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
969*4882a593Smuzhiyun pr_info("bdptr : addr - 0x%08x, val - 0x%08x\n",
970*4882a593Smuzhiyun (u32)&ugeth->p_rx_bd_qs_tbl[i].bdptr,
971*4882a593Smuzhiyun in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
972*4882a593Smuzhiyun pr_info("externalbdbaseptr: addr - 0x%08x, val - 0x%08x\n",
973*4882a593Smuzhiyun (u32)&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
974*4882a593Smuzhiyun in_be32(&ugeth->p_rx_bd_qs_tbl[i].
975*4882a593Smuzhiyun externalbdbaseptr));
976*4882a593Smuzhiyun pr_info("externalbdptr : addr - 0x%08x, val - 0x%08x\n",
977*4882a593Smuzhiyun (u32)&ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
978*4882a593Smuzhiyun in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
979*4882a593Smuzhiyun pr_info("ucode RX Prefetched BDs:\n");
980*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
981*4882a593Smuzhiyun (u32)qe_muram_addr(in_be32
982*4882a593Smuzhiyun (&ugeth->p_rx_bd_qs_tbl[i].
983*4882a593Smuzhiyun bdbaseptr)));
984*4882a593Smuzhiyun mem_disp((u8 *)
985*4882a593Smuzhiyun qe_muram_addr(in_be32
986*4882a593Smuzhiyun (&ugeth->p_rx_bd_qs_tbl[i].
987*4882a593Smuzhiyun bdbaseptr)),
988*4882a593Smuzhiyun sizeof(struct ucc_geth_rx_prefetched_bds));
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun if (ugeth->p_init_enet_param_shadow) {
992*4882a593Smuzhiyun int size;
993*4882a593Smuzhiyun pr_info("Init enet param shadow:\n");
994*4882a593Smuzhiyun pr_info("Base address: 0x%08x\n",
995*4882a593Smuzhiyun (u32) ugeth->p_init_enet_param_shadow);
996*4882a593Smuzhiyun mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
997*4882a593Smuzhiyun sizeof(*ugeth->p_init_enet_param_shadow));
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun size = sizeof(struct ucc_geth_thread_rx_pram);
1000*4882a593Smuzhiyun if (ugeth->ug_info->rxExtendedFiltering) {
1001*4882a593Smuzhiyun size +=
1002*4882a593Smuzhiyun THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
1003*4882a593Smuzhiyun if (ugeth->ug_info->largestexternallookupkeysize ==
1004*4882a593Smuzhiyun QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
1005*4882a593Smuzhiyun size +=
1006*4882a593Smuzhiyun THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
1007*4882a593Smuzhiyun if (ugeth->ug_info->largestexternallookupkeysize ==
1008*4882a593Smuzhiyun QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
1009*4882a593Smuzhiyun size +=
1010*4882a593Smuzhiyun THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun dump_init_enet_entries(ugeth,
1014*4882a593Smuzhiyun &(ugeth->p_init_enet_param_shadow->
1015*4882a593Smuzhiyun txthread[0]),
1016*4882a593Smuzhiyun ENET_INIT_PARAM_MAX_ENTRIES_TX,
1017*4882a593Smuzhiyun sizeof(struct ucc_geth_thread_tx_pram),
1018*4882a593Smuzhiyun ugeth->ug_info->riscTx, 0);
1019*4882a593Smuzhiyun dump_init_enet_entries(ugeth,
1020*4882a593Smuzhiyun &(ugeth->p_init_enet_param_shadow->
1021*4882a593Smuzhiyun rxthread[0]),
1022*4882a593Smuzhiyun ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
1023*4882a593Smuzhiyun ugeth->ug_info->riscRx, 1);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun #endif /* DEBUG */
1027*4882a593Smuzhiyun
init_default_reg_vals(u32 __iomem * upsmr_register,u32 __iomem * maccfg1_register,u32 __iomem * maccfg2_register)1028*4882a593Smuzhiyun static void init_default_reg_vals(u32 __iomem *upsmr_register,
1029*4882a593Smuzhiyun u32 __iomem *maccfg1_register,
1030*4882a593Smuzhiyun u32 __iomem *maccfg2_register)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
1033*4882a593Smuzhiyun out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
1034*4882a593Smuzhiyun out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
init_half_duplex_params(int alt_beb,int back_pressure_no_backoff,int no_backoff,int excess_defer,u8 alt_beb_truncation,u8 max_retransmissions,u8 collision_window,u32 __iomem * hafdup_register)1037*4882a593Smuzhiyun static int init_half_duplex_params(int alt_beb,
1038*4882a593Smuzhiyun int back_pressure_no_backoff,
1039*4882a593Smuzhiyun int no_backoff,
1040*4882a593Smuzhiyun int excess_defer,
1041*4882a593Smuzhiyun u8 alt_beb_truncation,
1042*4882a593Smuzhiyun u8 max_retransmissions,
1043*4882a593Smuzhiyun u8 collision_window,
1044*4882a593Smuzhiyun u32 __iomem *hafdup_register)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun u32 value = 0;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
1049*4882a593Smuzhiyun (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
1050*4882a593Smuzhiyun (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
1051*4882a593Smuzhiyun return -EINVAL;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (alt_beb)
1056*4882a593Smuzhiyun value |= HALFDUP_ALT_BEB;
1057*4882a593Smuzhiyun if (back_pressure_no_backoff)
1058*4882a593Smuzhiyun value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
1059*4882a593Smuzhiyun if (no_backoff)
1060*4882a593Smuzhiyun value |= HALFDUP_NO_BACKOFF;
1061*4882a593Smuzhiyun if (excess_defer)
1062*4882a593Smuzhiyun value |= HALFDUP_EXCESSIVE_DEFER;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun value |= collision_window;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun out_be32(hafdup_register, value);
1069*4882a593Smuzhiyun return 0;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
init_inter_frame_gap_params(u8 non_btb_cs_ipg,u8 non_btb_ipg,u8 min_ifg,u8 btb_ipg,u32 __iomem * ipgifg_register)1072*4882a593Smuzhiyun static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
1073*4882a593Smuzhiyun u8 non_btb_ipg,
1074*4882a593Smuzhiyun u8 min_ifg,
1075*4882a593Smuzhiyun u8 btb_ipg,
1076*4882a593Smuzhiyun u32 __iomem *ipgifg_register)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun u32 value = 0;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
1081*4882a593Smuzhiyun IPG part 2 */
1082*4882a593Smuzhiyun if (non_btb_cs_ipg > non_btb_ipg)
1083*4882a593Smuzhiyun return -EINVAL;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
1086*4882a593Smuzhiyun (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
1087*4882a593Smuzhiyun /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
1088*4882a593Smuzhiyun (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
1089*4882a593Smuzhiyun return -EINVAL;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun value |=
1092*4882a593Smuzhiyun ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
1093*4882a593Smuzhiyun IPGIFG_NBTB_CS_IPG_MASK);
1094*4882a593Smuzhiyun value |=
1095*4882a593Smuzhiyun ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
1096*4882a593Smuzhiyun IPGIFG_NBTB_IPG_MASK);
1097*4882a593Smuzhiyun value |=
1098*4882a593Smuzhiyun ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
1099*4882a593Smuzhiyun IPGIFG_MIN_IFG_MASK);
1100*4882a593Smuzhiyun value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun out_be32(ipgifg_register, value);
1103*4882a593Smuzhiyun return 0;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
init_flow_control_params(u32 automatic_flow_control_mode,int rx_flow_control_enable,int tx_flow_control_enable,u16 pause_period,u16 extension_field,u32 __iomem * upsmr_register,u32 __iomem * uempr_register,u32 __iomem * maccfg1_register)1106*4882a593Smuzhiyun int init_flow_control_params(u32 automatic_flow_control_mode,
1107*4882a593Smuzhiyun int rx_flow_control_enable,
1108*4882a593Smuzhiyun int tx_flow_control_enable,
1109*4882a593Smuzhiyun u16 pause_period,
1110*4882a593Smuzhiyun u16 extension_field,
1111*4882a593Smuzhiyun u32 __iomem *upsmr_register,
1112*4882a593Smuzhiyun u32 __iomem *uempr_register,
1113*4882a593Smuzhiyun u32 __iomem *maccfg1_register)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun u32 value = 0;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* Set UEMPR register */
1118*4882a593Smuzhiyun value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
1119*4882a593Smuzhiyun value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
1120*4882a593Smuzhiyun out_be32(uempr_register, value);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* Set UPSMR register */
1123*4882a593Smuzhiyun setbits32(upsmr_register, automatic_flow_control_mode);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun value = in_be32(maccfg1_register);
1126*4882a593Smuzhiyun if (rx_flow_control_enable)
1127*4882a593Smuzhiyun value |= MACCFG1_FLOW_RX;
1128*4882a593Smuzhiyun if (tx_flow_control_enable)
1129*4882a593Smuzhiyun value |= MACCFG1_FLOW_TX;
1130*4882a593Smuzhiyun out_be32(maccfg1_register, value);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun return 0;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
init_hw_statistics_gathering_mode(int enable_hardware_statistics,int auto_zero_hardware_statistics,u32 __iomem * upsmr_register,u16 __iomem * uescr_register)1135*4882a593Smuzhiyun static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
1136*4882a593Smuzhiyun int auto_zero_hardware_statistics,
1137*4882a593Smuzhiyun u32 __iomem *upsmr_register,
1138*4882a593Smuzhiyun u16 __iomem *uescr_register)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun u16 uescr_value = 0;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* Enable hardware statistics gathering if requested */
1143*4882a593Smuzhiyun if (enable_hardware_statistics)
1144*4882a593Smuzhiyun setbits32(upsmr_register, UCC_GETH_UPSMR_HSE);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* Clear hardware statistics counters */
1147*4882a593Smuzhiyun uescr_value = in_be16(uescr_register);
1148*4882a593Smuzhiyun uescr_value |= UESCR_CLRCNT;
1149*4882a593Smuzhiyun /* Automatically zero hardware statistics counters on read,
1150*4882a593Smuzhiyun if requested */
1151*4882a593Smuzhiyun if (auto_zero_hardware_statistics)
1152*4882a593Smuzhiyun uescr_value |= UESCR_AUTOZ;
1153*4882a593Smuzhiyun out_be16(uescr_register, uescr_value);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun return 0;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
init_firmware_statistics_gathering_mode(int enable_tx_firmware_statistics,int enable_rx_firmware_statistics,u32 __iomem * tx_rmon_base_ptr,u32 tx_firmware_statistics_structure_address,u32 __iomem * rx_rmon_base_ptr,u32 rx_firmware_statistics_structure_address,u16 __iomem * temoder_register,u32 __iomem * remoder_register)1158*4882a593Smuzhiyun static int init_firmware_statistics_gathering_mode(int
1159*4882a593Smuzhiyun enable_tx_firmware_statistics,
1160*4882a593Smuzhiyun int enable_rx_firmware_statistics,
1161*4882a593Smuzhiyun u32 __iomem *tx_rmon_base_ptr,
1162*4882a593Smuzhiyun u32 tx_firmware_statistics_structure_address,
1163*4882a593Smuzhiyun u32 __iomem *rx_rmon_base_ptr,
1164*4882a593Smuzhiyun u32 rx_firmware_statistics_structure_address,
1165*4882a593Smuzhiyun u16 __iomem *temoder_register,
1166*4882a593Smuzhiyun u32 __iomem *remoder_register)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun /* Note: this function does not check if */
1169*4882a593Smuzhiyun /* the parameters it receives are NULL */
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun if (enable_tx_firmware_statistics) {
1172*4882a593Smuzhiyun out_be32(tx_rmon_base_ptr,
1173*4882a593Smuzhiyun tx_firmware_statistics_structure_address);
1174*4882a593Smuzhiyun setbits16(temoder_register, TEMODER_TX_RMON_STATISTICS_ENABLE);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun if (enable_rx_firmware_statistics) {
1178*4882a593Smuzhiyun out_be32(rx_rmon_base_ptr,
1179*4882a593Smuzhiyun rx_firmware_statistics_structure_address);
1180*4882a593Smuzhiyun setbits32(remoder_register, REMODER_RX_RMON_STATISTICS_ENABLE);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun return 0;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
init_mac_station_addr_regs(u8 address_byte_0,u8 address_byte_1,u8 address_byte_2,u8 address_byte_3,u8 address_byte_4,u8 address_byte_5,u32 __iomem * macstnaddr1_register,u32 __iomem * macstnaddr2_register)1186*4882a593Smuzhiyun static int init_mac_station_addr_regs(u8 address_byte_0,
1187*4882a593Smuzhiyun u8 address_byte_1,
1188*4882a593Smuzhiyun u8 address_byte_2,
1189*4882a593Smuzhiyun u8 address_byte_3,
1190*4882a593Smuzhiyun u8 address_byte_4,
1191*4882a593Smuzhiyun u8 address_byte_5,
1192*4882a593Smuzhiyun u32 __iomem *macstnaddr1_register,
1193*4882a593Smuzhiyun u32 __iomem *macstnaddr2_register)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun u32 value = 0;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun /* Example: for a station address of 0x12345678ABCD, */
1198*4882a593Smuzhiyun /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* MACSTNADDR1 Register: */
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun /* 0 7 8 15 */
1203*4882a593Smuzhiyun /* station address byte 5 station address byte 4 */
1204*4882a593Smuzhiyun /* 16 23 24 31 */
1205*4882a593Smuzhiyun /* station address byte 3 station address byte 2 */
1206*4882a593Smuzhiyun value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
1207*4882a593Smuzhiyun value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
1208*4882a593Smuzhiyun value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
1209*4882a593Smuzhiyun value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun out_be32(macstnaddr1_register, value);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* MACSTNADDR2 Register: */
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* 0 7 8 15 */
1216*4882a593Smuzhiyun /* station address byte 1 station address byte 0 */
1217*4882a593Smuzhiyun /* 16 23 24 31 */
1218*4882a593Smuzhiyun /* reserved reserved */
1219*4882a593Smuzhiyun value = 0;
1220*4882a593Smuzhiyun value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
1221*4882a593Smuzhiyun value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun out_be32(macstnaddr2_register, value);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun return 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
init_check_frame_length_mode(int length_check,u32 __iomem * maccfg2_register)1228*4882a593Smuzhiyun static int init_check_frame_length_mode(int length_check,
1229*4882a593Smuzhiyun u32 __iomem *maccfg2_register)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun u32 value = 0;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun value = in_be32(maccfg2_register);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if (length_check)
1236*4882a593Smuzhiyun value |= MACCFG2_LC;
1237*4882a593Smuzhiyun else
1238*4882a593Smuzhiyun value &= ~MACCFG2_LC;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun out_be32(maccfg2_register, value);
1241*4882a593Smuzhiyun return 0;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
init_preamble_length(u8 preamble_length,u32 __iomem * maccfg2_register)1244*4882a593Smuzhiyun static int init_preamble_length(u8 preamble_length,
1245*4882a593Smuzhiyun u32 __iomem *maccfg2_register)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun if ((preamble_length < 3) || (preamble_length > 7))
1248*4882a593Smuzhiyun return -EINVAL;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun clrsetbits_be32(maccfg2_register, MACCFG2_PREL_MASK,
1251*4882a593Smuzhiyun preamble_length << MACCFG2_PREL_SHIFT);
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun return 0;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
init_rx_parameters(int reject_broadcast,int receive_short_frames,int promiscuous,u32 __iomem * upsmr_register)1256*4882a593Smuzhiyun static int init_rx_parameters(int reject_broadcast,
1257*4882a593Smuzhiyun int receive_short_frames,
1258*4882a593Smuzhiyun int promiscuous, u32 __iomem *upsmr_register)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun u32 value = 0;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun value = in_be32(upsmr_register);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun if (reject_broadcast)
1265*4882a593Smuzhiyun value |= UCC_GETH_UPSMR_BRO;
1266*4882a593Smuzhiyun else
1267*4882a593Smuzhiyun value &= ~UCC_GETH_UPSMR_BRO;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun if (receive_short_frames)
1270*4882a593Smuzhiyun value |= UCC_GETH_UPSMR_RSH;
1271*4882a593Smuzhiyun else
1272*4882a593Smuzhiyun value &= ~UCC_GETH_UPSMR_RSH;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun if (promiscuous)
1275*4882a593Smuzhiyun value |= UCC_GETH_UPSMR_PRO;
1276*4882a593Smuzhiyun else
1277*4882a593Smuzhiyun value &= ~UCC_GETH_UPSMR_PRO;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun out_be32(upsmr_register, value);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun return 0;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
init_max_rx_buff_len(u16 max_rx_buf_len,u16 __iomem * mrblr_register)1284*4882a593Smuzhiyun static int init_max_rx_buff_len(u16 max_rx_buf_len,
1285*4882a593Smuzhiyun u16 __iomem *mrblr_register)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun /* max_rx_buf_len value must be a multiple of 128 */
1288*4882a593Smuzhiyun if ((max_rx_buf_len == 0) ||
1289*4882a593Smuzhiyun (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
1290*4882a593Smuzhiyun return -EINVAL;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun out_be16(mrblr_register, max_rx_buf_len);
1293*4882a593Smuzhiyun return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
init_min_frame_len(u16 min_frame_length,u16 __iomem * minflr_register,u16 __iomem * mrblr_register)1296*4882a593Smuzhiyun static int init_min_frame_len(u16 min_frame_length,
1297*4882a593Smuzhiyun u16 __iomem *minflr_register,
1298*4882a593Smuzhiyun u16 __iomem *mrblr_register)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun u16 mrblr_value = 0;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun mrblr_value = in_be16(mrblr_register);
1303*4882a593Smuzhiyun if (min_frame_length >= (mrblr_value - 4))
1304*4882a593Smuzhiyun return -EINVAL;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun out_be16(minflr_register, min_frame_length);
1307*4882a593Smuzhiyun return 0;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
adjust_enet_interface(struct ucc_geth_private * ugeth)1310*4882a593Smuzhiyun static int adjust_enet_interface(struct ucc_geth_private *ugeth)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
1313*4882a593Smuzhiyun struct ucc_geth __iomem *ug_regs;
1314*4882a593Smuzhiyun struct ucc_fast __iomem *uf_regs;
1315*4882a593Smuzhiyun int ret_val;
1316*4882a593Smuzhiyun u32 upsmr, maccfg2;
1317*4882a593Smuzhiyun u16 value;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun ug_info = ugeth->ug_info;
1322*4882a593Smuzhiyun ug_regs = ugeth->ug_regs;
1323*4882a593Smuzhiyun uf_regs = ugeth->uccf->uf_regs;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* Set MACCFG2 */
1326*4882a593Smuzhiyun maccfg2 = in_be32(&ug_regs->maccfg2);
1327*4882a593Smuzhiyun maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
1328*4882a593Smuzhiyun if ((ugeth->max_speed == SPEED_10) ||
1329*4882a593Smuzhiyun (ugeth->max_speed == SPEED_100))
1330*4882a593Smuzhiyun maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
1331*4882a593Smuzhiyun else if (ugeth->max_speed == SPEED_1000)
1332*4882a593Smuzhiyun maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
1333*4882a593Smuzhiyun maccfg2 |= ug_info->padAndCrc;
1334*4882a593Smuzhiyun out_be32(&ug_regs->maccfg2, maccfg2);
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /* Set UPSMR */
1337*4882a593Smuzhiyun upsmr = in_be32(&uf_regs->upsmr);
1338*4882a593Smuzhiyun upsmr &= ~(UCC_GETH_UPSMR_RPM | UCC_GETH_UPSMR_R10M |
1339*4882a593Smuzhiyun UCC_GETH_UPSMR_TBIM | UCC_GETH_UPSMR_RMM);
1340*4882a593Smuzhiyun if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1341*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1342*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
1343*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1344*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
1345*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1346*4882a593Smuzhiyun if (ugeth->phy_interface != PHY_INTERFACE_MODE_RMII)
1347*4882a593Smuzhiyun upsmr |= UCC_GETH_UPSMR_RPM;
1348*4882a593Smuzhiyun switch (ugeth->max_speed) {
1349*4882a593Smuzhiyun case SPEED_10:
1350*4882a593Smuzhiyun upsmr |= UCC_GETH_UPSMR_R10M;
1351*4882a593Smuzhiyun fallthrough;
1352*4882a593Smuzhiyun case SPEED_100:
1353*4882a593Smuzhiyun if (ugeth->phy_interface != PHY_INTERFACE_MODE_RTBI)
1354*4882a593Smuzhiyun upsmr |= UCC_GETH_UPSMR_RMM;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1358*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1359*4882a593Smuzhiyun upsmr |= UCC_GETH_UPSMR_TBIM;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun if (ugeth->phy_interface == PHY_INTERFACE_MODE_SGMII)
1362*4882a593Smuzhiyun upsmr |= UCC_GETH_UPSMR_SGMM;
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun out_be32(&uf_regs->upsmr, upsmr);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /* Disable autonegotiation in tbi mode, because by default it
1367*4882a593Smuzhiyun comes up in autonegotiation mode. */
1368*4882a593Smuzhiyun /* Note that this depends on proper setting in utbipar register. */
1369*4882a593Smuzhiyun if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1370*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1371*4882a593Smuzhiyun struct ucc_geth_info *ug_info = ugeth->ug_info;
1372*4882a593Smuzhiyun struct phy_device *tbiphy;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun if (!ug_info->tbi_node)
1375*4882a593Smuzhiyun pr_warn("TBI mode requires that the device tree specify a tbi-handle\n");
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun tbiphy = of_phy_find_device(ug_info->tbi_node);
1378*4882a593Smuzhiyun if (!tbiphy)
1379*4882a593Smuzhiyun pr_warn("Could not get TBI device\n");
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun value = phy_read(tbiphy, ENET_TBI_MII_CR);
1382*4882a593Smuzhiyun value &= ~0x1000; /* Turn off autonegotiation */
1383*4882a593Smuzhiyun phy_write(tbiphy, ENET_TBI_MII_CR, value);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun put_device(&tbiphy->mdio.dev);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
1391*4882a593Smuzhiyun if (ret_val != 0) {
1392*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
1393*4882a593Smuzhiyun pr_err("Preamble length must be between 3 and 7 inclusive\n");
1394*4882a593Smuzhiyun return ret_val;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun return 0;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
ugeth_graceful_stop_tx(struct ucc_geth_private * ugeth)1400*4882a593Smuzhiyun static int ugeth_graceful_stop_tx(struct ucc_geth_private *ugeth)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun struct ucc_fast_private *uccf;
1403*4882a593Smuzhiyun u32 cecr_subblock;
1404*4882a593Smuzhiyun u32 temp;
1405*4882a593Smuzhiyun int i = 10;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun uccf = ugeth->uccf;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* Mask GRACEFUL STOP TX interrupt bit and clear it */
1410*4882a593Smuzhiyun clrbits32(uccf->p_uccm, UCC_GETH_UCCE_GRA);
1411*4882a593Smuzhiyun out_be32(uccf->p_ucce, UCC_GETH_UCCE_GRA); /* clear by writing 1 */
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun /* Issue host command */
1414*4882a593Smuzhiyun cecr_subblock =
1415*4882a593Smuzhiyun ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1416*4882a593Smuzhiyun qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
1417*4882a593Smuzhiyun QE_CR_PROTOCOL_ETHERNET, 0);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* Wait for command to complete */
1420*4882a593Smuzhiyun do {
1421*4882a593Smuzhiyun msleep(10);
1422*4882a593Smuzhiyun temp = in_be32(uccf->p_ucce);
1423*4882a593Smuzhiyun } while (!(temp & UCC_GETH_UCCE_GRA) && --i);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun uccf->stopped_tx = 1;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun return 0;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
ugeth_graceful_stop_rx(struct ucc_geth_private * ugeth)1430*4882a593Smuzhiyun static int ugeth_graceful_stop_rx(struct ucc_geth_private *ugeth)
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun struct ucc_fast_private *uccf;
1433*4882a593Smuzhiyun u32 cecr_subblock;
1434*4882a593Smuzhiyun u8 temp;
1435*4882a593Smuzhiyun int i = 10;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun uccf = ugeth->uccf;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* Clear acknowledge bit */
1440*4882a593Smuzhiyun temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
1441*4882a593Smuzhiyun temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
1442*4882a593Smuzhiyun out_8(&ugeth->p_rx_glbl_pram->rxgstpack, temp);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun /* Keep issuing command and checking acknowledge bit until
1445*4882a593Smuzhiyun it is asserted, according to spec */
1446*4882a593Smuzhiyun do {
1447*4882a593Smuzhiyun /* Issue host command */
1448*4882a593Smuzhiyun cecr_subblock =
1449*4882a593Smuzhiyun ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
1450*4882a593Smuzhiyun ucc_num);
1451*4882a593Smuzhiyun qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
1452*4882a593Smuzhiyun QE_CR_PROTOCOL_ETHERNET, 0);
1453*4882a593Smuzhiyun msleep(10);
1454*4882a593Smuzhiyun temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
1455*4882a593Smuzhiyun } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX) && --i);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun uccf->stopped_rx = 1;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun return 0;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
ugeth_restart_tx(struct ucc_geth_private * ugeth)1462*4882a593Smuzhiyun static int ugeth_restart_tx(struct ucc_geth_private *ugeth)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun struct ucc_fast_private *uccf;
1465*4882a593Smuzhiyun u32 cecr_subblock;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun uccf = ugeth->uccf;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun cecr_subblock =
1470*4882a593Smuzhiyun ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1471*4882a593Smuzhiyun qe_issue_cmd(QE_RESTART_TX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET, 0);
1472*4882a593Smuzhiyun uccf->stopped_tx = 0;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun return 0;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
ugeth_restart_rx(struct ucc_geth_private * ugeth)1477*4882a593Smuzhiyun static int ugeth_restart_rx(struct ucc_geth_private *ugeth)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun struct ucc_fast_private *uccf;
1480*4882a593Smuzhiyun u32 cecr_subblock;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun uccf = ugeth->uccf;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun cecr_subblock =
1485*4882a593Smuzhiyun ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1486*4882a593Smuzhiyun qe_issue_cmd(QE_RESTART_RX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
1487*4882a593Smuzhiyun 0);
1488*4882a593Smuzhiyun uccf->stopped_rx = 0;
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun return 0;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
ugeth_enable(struct ucc_geth_private * ugeth,enum comm_dir mode)1493*4882a593Smuzhiyun static int ugeth_enable(struct ucc_geth_private *ugeth, enum comm_dir mode)
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun struct ucc_fast_private *uccf;
1496*4882a593Smuzhiyun int enabled_tx, enabled_rx;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun uccf = ugeth->uccf;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /* check if the UCC number is in range. */
1501*4882a593Smuzhiyun if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
1502*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
1503*4882a593Smuzhiyun pr_err("ucc_num out of range\n");
1504*4882a593Smuzhiyun return -EINVAL;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun enabled_tx = uccf->enabled_tx;
1508*4882a593Smuzhiyun enabled_rx = uccf->enabled_rx;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* Get Tx and Rx going again, in case this channel was actively
1511*4882a593Smuzhiyun disabled. */
1512*4882a593Smuzhiyun if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
1513*4882a593Smuzhiyun ugeth_restart_tx(ugeth);
1514*4882a593Smuzhiyun if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
1515*4882a593Smuzhiyun ugeth_restart_rx(ugeth);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun return 0;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
ugeth_disable(struct ucc_geth_private * ugeth,enum comm_dir mode)1523*4882a593Smuzhiyun static int ugeth_disable(struct ucc_geth_private *ugeth, enum comm_dir mode)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun struct ucc_fast_private *uccf;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun uccf = ugeth->uccf;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* check if the UCC number is in range. */
1530*4882a593Smuzhiyun if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
1531*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
1532*4882a593Smuzhiyun pr_err("ucc_num out of range\n");
1533*4882a593Smuzhiyun return -EINVAL;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /* Stop any transmissions */
1537*4882a593Smuzhiyun if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
1538*4882a593Smuzhiyun ugeth_graceful_stop_tx(ugeth);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun /* Stop any receptions */
1541*4882a593Smuzhiyun if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
1542*4882a593Smuzhiyun ugeth_graceful_stop_rx(ugeth);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun return 0;
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
ugeth_quiesce(struct ucc_geth_private * ugeth)1549*4882a593Smuzhiyun static void ugeth_quiesce(struct ucc_geth_private *ugeth)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun /* Prevent any further xmits */
1552*4882a593Smuzhiyun netif_tx_stop_all_queues(ugeth->ndev);
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /* Disable the interrupt to avoid NAPI rescheduling. */
1555*4882a593Smuzhiyun disable_irq(ugeth->ug_info->uf_info.irq);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun /* Stop NAPI, and possibly wait for its completion. */
1558*4882a593Smuzhiyun napi_disable(&ugeth->napi);
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun
ugeth_activate(struct ucc_geth_private * ugeth)1561*4882a593Smuzhiyun static void ugeth_activate(struct ucc_geth_private *ugeth)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun napi_enable(&ugeth->napi);
1564*4882a593Smuzhiyun enable_irq(ugeth->ug_info->uf_info.irq);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun /* allow to xmit again */
1567*4882a593Smuzhiyun netif_tx_wake_all_queues(ugeth->ndev);
1568*4882a593Smuzhiyun __netdev_watchdog_up(ugeth->ndev);
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun /* Called every time the controller might need to be made
1572*4882a593Smuzhiyun * aware of new link state. The PHY code conveys this
1573*4882a593Smuzhiyun * information through variables in the ugeth structure, and this
1574*4882a593Smuzhiyun * function converts those variables into the appropriate
1575*4882a593Smuzhiyun * register values, and can bring down the device if needed.
1576*4882a593Smuzhiyun */
1577*4882a593Smuzhiyun
adjust_link(struct net_device * dev)1578*4882a593Smuzhiyun static void adjust_link(struct net_device *dev)
1579*4882a593Smuzhiyun {
1580*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
1581*4882a593Smuzhiyun struct ucc_geth __iomem *ug_regs;
1582*4882a593Smuzhiyun struct ucc_fast __iomem *uf_regs;
1583*4882a593Smuzhiyun struct phy_device *phydev = ugeth->phydev;
1584*4882a593Smuzhiyun int new_state = 0;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun ug_regs = ugeth->ug_regs;
1587*4882a593Smuzhiyun uf_regs = ugeth->uccf->uf_regs;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun if (phydev->link) {
1590*4882a593Smuzhiyun u32 tempval = in_be32(&ug_regs->maccfg2);
1591*4882a593Smuzhiyun u32 upsmr = in_be32(&uf_regs->upsmr);
1592*4882a593Smuzhiyun /* Now we make sure that we can be in full duplex mode.
1593*4882a593Smuzhiyun * If not, we operate in half-duplex mode. */
1594*4882a593Smuzhiyun if (phydev->duplex != ugeth->oldduplex) {
1595*4882a593Smuzhiyun new_state = 1;
1596*4882a593Smuzhiyun if (!(phydev->duplex))
1597*4882a593Smuzhiyun tempval &= ~(MACCFG2_FDX);
1598*4882a593Smuzhiyun else
1599*4882a593Smuzhiyun tempval |= MACCFG2_FDX;
1600*4882a593Smuzhiyun ugeth->oldduplex = phydev->duplex;
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun if (phydev->speed != ugeth->oldspeed) {
1604*4882a593Smuzhiyun new_state = 1;
1605*4882a593Smuzhiyun switch (phydev->speed) {
1606*4882a593Smuzhiyun case SPEED_1000:
1607*4882a593Smuzhiyun tempval = ((tempval &
1608*4882a593Smuzhiyun ~(MACCFG2_INTERFACE_MODE_MASK)) |
1609*4882a593Smuzhiyun MACCFG2_INTERFACE_MODE_BYTE);
1610*4882a593Smuzhiyun break;
1611*4882a593Smuzhiyun case SPEED_100:
1612*4882a593Smuzhiyun case SPEED_10:
1613*4882a593Smuzhiyun tempval = ((tempval &
1614*4882a593Smuzhiyun ~(MACCFG2_INTERFACE_MODE_MASK)) |
1615*4882a593Smuzhiyun MACCFG2_INTERFACE_MODE_NIBBLE);
1616*4882a593Smuzhiyun /* if reduced mode, re-set UPSMR.R10M */
1617*4882a593Smuzhiyun if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1618*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1619*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
1620*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1621*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
1622*4882a593Smuzhiyun (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1623*4882a593Smuzhiyun if (phydev->speed == SPEED_10)
1624*4882a593Smuzhiyun upsmr |= UCC_GETH_UPSMR_R10M;
1625*4882a593Smuzhiyun else
1626*4882a593Smuzhiyun upsmr &= ~UCC_GETH_UPSMR_R10M;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun break;
1629*4882a593Smuzhiyun default:
1630*4882a593Smuzhiyun if (netif_msg_link(ugeth))
1631*4882a593Smuzhiyun pr_warn(
1632*4882a593Smuzhiyun "%s: Ack! Speed (%d) is not 10/100/1000!",
1633*4882a593Smuzhiyun dev->name, phydev->speed);
1634*4882a593Smuzhiyun break;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun ugeth->oldspeed = phydev->speed;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun if (!ugeth->oldlink) {
1640*4882a593Smuzhiyun new_state = 1;
1641*4882a593Smuzhiyun ugeth->oldlink = 1;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun if (new_state) {
1645*4882a593Smuzhiyun /*
1646*4882a593Smuzhiyun * To change the MAC configuration we need to disable
1647*4882a593Smuzhiyun * the controller. To do so, we have to either grab
1648*4882a593Smuzhiyun * ugeth->lock, which is a bad idea since 'graceful
1649*4882a593Smuzhiyun * stop' commands might take quite a while, or we can
1650*4882a593Smuzhiyun * quiesce driver's activity.
1651*4882a593Smuzhiyun */
1652*4882a593Smuzhiyun ugeth_quiesce(ugeth);
1653*4882a593Smuzhiyun ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun out_be32(&ug_regs->maccfg2, tempval);
1656*4882a593Smuzhiyun out_be32(&uf_regs->upsmr, upsmr);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
1659*4882a593Smuzhiyun ugeth_activate(ugeth);
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun } else if (ugeth->oldlink) {
1662*4882a593Smuzhiyun new_state = 1;
1663*4882a593Smuzhiyun ugeth->oldlink = 0;
1664*4882a593Smuzhiyun ugeth->oldspeed = 0;
1665*4882a593Smuzhiyun ugeth->oldduplex = -1;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun if (new_state && netif_msg_link(ugeth))
1669*4882a593Smuzhiyun phy_print_status(phydev);
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /* Initialize TBI PHY interface for communicating with the
1673*4882a593Smuzhiyun * SERDES lynx PHY on the chip. We communicate with this PHY
1674*4882a593Smuzhiyun * through the MDIO bus on each controller, treating it as a
1675*4882a593Smuzhiyun * "normal" PHY at the address found in the UTBIPA register. We assume
1676*4882a593Smuzhiyun * that the UTBIPA register is valid. Either the MDIO bus code will set
1677*4882a593Smuzhiyun * it to a value that doesn't conflict with other PHYs on the bus, or the
1678*4882a593Smuzhiyun * value doesn't matter, as there are no other PHYs on the bus.
1679*4882a593Smuzhiyun */
uec_configure_serdes(struct net_device * dev)1680*4882a593Smuzhiyun static void uec_configure_serdes(struct net_device *dev)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
1683*4882a593Smuzhiyun struct ucc_geth_info *ug_info = ugeth->ug_info;
1684*4882a593Smuzhiyun struct phy_device *tbiphy;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun if (!ug_info->tbi_node) {
1687*4882a593Smuzhiyun dev_warn(&dev->dev, "SGMII mode requires that the device "
1688*4882a593Smuzhiyun "tree specify a tbi-handle\n");
1689*4882a593Smuzhiyun return;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun tbiphy = of_phy_find_device(ug_info->tbi_node);
1693*4882a593Smuzhiyun if (!tbiphy) {
1694*4882a593Smuzhiyun dev_err(&dev->dev, "error: Could not get TBI device\n");
1695*4882a593Smuzhiyun return;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun /*
1699*4882a593Smuzhiyun * If the link is already up, we must already be ok, and don't need to
1700*4882a593Smuzhiyun * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1701*4882a593Smuzhiyun * everything for us? Resetting it takes the link down and requires
1702*4882a593Smuzhiyun * several seconds for it to come back.
1703*4882a593Smuzhiyun */
1704*4882a593Smuzhiyun if (phy_read(tbiphy, ENET_TBI_MII_SR) & TBISR_LSTATUS) {
1705*4882a593Smuzhiyun put_device(&tbiphy->mdio.dev);
1706*4882a593Smuzhiyun return;
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /* Single clk mode, mii mode off(for serdes communication) */
1710*4882a593Smuzhiyun phy_write(tbiphy, ENET_TBI_MII_ANA, TBIANA_SETTINGS);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun phy_write(tbiphy, ENET_TBI_MII_TBICON, TBICON_CLK_SELECT);
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun phy_write(tbiphy, ENET_TBI_MII_CR, TBICR_SETTINGS);
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun put_device(&tbiphy->mdio.dev);
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun /* Configure the PHY for dev.
1720*4882a593Smuzhiyun * returns 0 if success. -1 if failure
1721*4882a593Smuzhiyun */
init_phy(struct net_device * dev)1722*4882a593Smuzhiyun static int init_phy(struct net_device *dev)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun struct ucc_geth_private *priv = netdev_priv(dev);
1725*4882a593Smuzhiyun struct ucc_geth_info *ug_info = priv->ug_info;
1726*4882a593Smuzhiyun struct phy_device *phydev;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun priv->oldlink = 0;
1729*4882a593Smuzhiyun priv->oldspeed = 0;
1730*4882a593Smuzhiyun priv->oldduplex = -1;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun phydev = of_phy_connect(dev, ug_info->phy_node, &adjust_link, 0,
1733*4882a593Smuzhiyun priv->phy_interface);
1734*4882a593Smuzhiyun if (!phydev) {
1735*4882a593Smuzhiyun dev_err(&dev->dev, "Could not attach to PHY\n");
1736*4882a593Smuzhiyun return -ENODEV;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun if (priv->phy_interface == PHY_INTERFACE_MODE_SGMII)
1740*4882a593Smuzhiyun uec_configure_serdes(dev);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun phy_set_max_speed(phydev, priv->max_speed);
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun priv->phydev = phydev;
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun return 0;
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun
ugeth_dump_regs(struct ucc_geth_private * ugeth)1749*4882a593Smuzhiyun static void ugeth_dump_regs(struct ucc_geth_private *ugeth)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun #ifdef DEBUG
1752*4882a593Smuzhiyun ucc_fast_dump_regs(ugeth->uccf);
1753*4882a593Smuzhiyun dump_regs(ugeth);
1754*4882a593Smuzhiyun dump_bds(ugeth);
1755*4882a593Smuzhiyun #endif
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun
ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private * ugeth,enum enet_addr_type enet_addr_type)1758*4882a593Smuzhiyun static int ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private *
1759*4882a593Smuzhiyun ugeth,
1760*4882a593Smuzhiyun enum enet_addr_type
1761*4882a593Smuzhiyun enet_addr_type)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
1764*4882a593Smuzhiyun struct ucc_fast_private *uccf;
1765*4882a593Smuzhiyun enum comm_dir comm_dir;
1766*4882a593Smuzhiyun struct list_head *p_lh;
1767*4882a593Smuzhiyun u16 i, num;
1768*4882a593Smuzhiyun u32 __iomem *addr_h;
1769*4882a593Smuzhiyun u32 __iomem *addr_l;
1770*4882a593Smuzhiyun u8 *p_counter;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun uccf = ugeth->uccf;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun p_82xx_addr_filt =
1775*4882a593Smuzhiyun (struct ucc_geth_82xx_address_filtering_pram __iomem *)
1776*4882a593Smuzhiyun ugeth->p_rx_glbl_pram->addressfiltering;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
1779*4882a593Smuzhiyun addr_h = &(p_82xx_addr_filt->gaddr_h);
1780*4882a593Smuzhiyun addr_l = &(p_82xx_addr_filt->gaddr_l);
1781*4882a593Smuzhiyun p_lh = &ugeth->group_hash_q;
1782*4882a593Smuzhiyun p_counter = &(ugeth->numGroupAddrInHash);
1783*4882a593Smuzhiyun } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
1784*4882a593Smuzhiyun addr_h = &(p_82xx_addr_filt->iaddr_h);
1785*4882a593Smuzhiyun addr_l = &(p_82xx_addr_filt->iaddr_l);
1786*4882a593Smuzhiyun p_lh = &ugeth->ind_hash_q;
1787*4882a593Smuzhiyun p_counter = &(ugeth->numIndAddrInHash);
1788*4882a593Smuzhiyun } else
1789*4882a593Smuzhiyun return -EINVAL;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun comm_dir = 0;
1792*4882a593Smuzhiyun if (uccf->enabled_tx)
1793*4882a593Smuzhiyun comm_dir |= COMM_DIR_TX;
1794*4882a593Smuzhiyun if (uccf->enabled_rx)
1795*4882a593Smuzhiyun comm_dir |= COMM_DIR_RX;
1796*4882a593Smuzhiyun if (comm_dir)
1797*4882a593Smuzhiyun ugeth_disable(ugeth, comm_dir);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun /* Clear the hash table. */
1800*4882a593Smuzhiyun out_be32(addr_h, 0x00000000);
1801*4882a593Smuzhiyun out_be32(addr_l, 0x00000000);
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun if (!p_lh)
1804*4882a593Smuzhiyun return 0;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun num = *p_counter;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun /* Delete all remaining CQ elements */
1809*4882a593Smuzhiyun for (i = 0; i < num; i++)
1810*4882a593Smuzhiyun put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun *p_counter = 0;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun if (comm_dir)
1815*4882a593Smuzhiyun ugeth_enable(ugeth, comm_dir);
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun return 0;
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun
ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private * ugeth,u8 paddr_num)1820*4882a593Smuzhiyun static int ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private *ugeth,
1821*4882a593Smuzhiyun u8 paddr_num)
1822*4882a593Smuzhiyun {
1823*4882a593Smuzhiyun ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
1824*4882a593Smuzhiyun return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
ucc_geth_free_rx(struct ucc_geth_private * ugeth)1827*4882a593Smuzhiyun static void ucc_geth_free_rx(struct ucc_geth_private *ugeth)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
1830*4882a593Smuzhiyun struct ucc_fast_info *uf_info;
1831*4882a593Smuzhiyun u16 i, j;
1832*4882a593Smuzhiyun u8 __iomem *bd;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun ug_info = ugeth->ug_info;
1836*4882a593Smuzhiyun uf_info = &ug_info->uf_info;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1839*4882a593Smuzhiyun if (ugeth->p_rx_bd_ring[i]) {
1840*4882a593Smuzhiyun /* Return existing data buffers in ring */
1841*4882a593Smuzhiyun bd = ugeth->p_rx_bd_ring[i];
1842*4882a593Smuzhiyun for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
1843*4882a593Smuzhiyun if (ugeth->rx_skbuff[i][j]) {
1844*4882a593Smuzhiyun dma_unmap_single(ugeth->dev,
1845*4882a593Smuzhiyun in_be32(&((struct qe_bd __iomem *)bd)->buf),
1846*4882a593Smuzhiyun ugeth->ug_info->
1847*4882a593Smuzhiyun uf_info.max_rx_buf_length +
1848*4882a593Smuzhiyun UCC_GETH_RX_DATA_BUF_ALIGNMENT,
1849*4882a593Smuzhiyun DMA_FROM_DEVICE);
1850*4882a593Smuzhiyun dev_kfree_skb_any(
1851*4882a593Smuzhiyun ugeth->rx_skbuff[i][j]);
1852*4882a593Smuzhiyun ugeth->rx_skbuff[i][j] = NULL;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun bd += sizeof(struct qe_bd);
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun kfree(ugeth->rx_skbuff[i]);
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun if (ugeth->ug_info->uf_info.bd_mem_part ==
1860*4882a593Smuzhiyun MEM_PART_SYSTEM)
1861*4882a593Smuzhiyun kfree((void *)ugeth->rx_bd_ring_offset[i]);
1862*4882a593Smuzhiyun else if (ugeth->ug_info->uf_info.bd_mem_part ==
1863*4882a593Smuzhiyun MEM_PART_MURAM)
1864*4882a593Smuzhiyun qe_muram_free(ugeth->rx_bd_ring_offset[i]);
1865*4882a593Smuzhiyun ugeth->p_rx_bd_ring[i] = NULL;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun
ucc_geth_free_tx(struct ucc_geth_private * ugeth)1871*4882a593Smuzhiyun static void ucc_geth_free_tx(struct ucc_geth_private *ugeth)
1872*4882a593Smuzhiyun {
1873*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
1874*4882a593Smuzhiyun struct ucc_fast_info *uf_info;
1875*4882a593Smuzhiyun u16 i, j;
1876*4882a593Smuzhiyun u8 __iomem *bd;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun netdev_reset_queue(ugeth->ndev);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun ug_info = ugeth->ug_info;
1881*4882a593Smuzhiyun uf_info = &ug_info->uf_info;
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
1884*4882a593Smuzhiyun bd = ugeth->p_tx_bd_ring[i];
1885*4882a593Smuzhiyun if (!bd)
1886*4882a593Smuzhiyun continue;
1887*4882a593Smuzhiyun for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
1888*4882a593Smuzhiyun if (ugeth->tx_skbuff[i][j]) {
1889*4882a593Smuzhiyun dma_unmap_single(ugeth->dev,
1890*4882a593Smuzhiyun in_be32(&((struct qe_bd __iomem *)bd)->buf),
1891*4882a593Smuzhiyun (in_be32((u32 __iomem *)bd) &
1892*4882a593Smuzhiyun BD_LENGTH_MASK),
1893*4882a593Smuzhiyun DMA_TO_DEVICE);
1894*4882a593Smuzhiyun dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
1895*4882a593Smuzhiyun ugeth->tx_skbuff[i][j] = NULL;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun kfree(ugeth->tx_skbuff[i]);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun if (ugeth->p_tx_bd_ring[i]) {
1902*4882a593Smuzhiyun if (ugeth->ug_info->uf_info.bd_mem_part ==
1903*4882a593Smuzhiyun MEM_PART_SYSTEM)
1904*4882a593Smuzhiyun kfree((void *)ugeth->tx_bd_ring_offset[i]);
1905*4882a593Smuzhiyun else if (ugeth->ug_info->uf_info.bd_mem_part ==
1906*4882a593Smuzhiyun MEM_PART_MURAM)
1907*4882a593Smuzhiyun qe_muram_free(ugeth->tx_bd_ring_offset[i]);
1908*4882a593Smuzhiyun ugeth->p_tx_bd_ring[i] = NULL;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
ucc_geth_memclean(struct ucc_geth_private * ugeth)1914*4882a593Smuzhiyun static void ucc_geth_memclean(struct ucc_geth_private *ugeth)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun if (!ugeth)
1917*4882a593Smuzhiyun return;
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun if (ugeth->uccf) {
1920*4882a593Smuzhiyun ucc_fast_free(ugeth->uccf);
1921*4882a593Smuzhiyun ugeth->uccf = NULL;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun if (ugeth->p_thread_data_tx) {
1925*4882a593Smuzhiyun qe_muram_free(ugeth->thread_dat_tx_offset);
1926*4882a593Smuzhiyun ugeth->p_thread_data_tx = NULL;
1927*4882a593Smuzhiyun }
1928*4882a593Smuzhiyun if (ugeth->p_thread_data_rx) {
1929*4882a593Smuzhiyun qe_muram_free(ugeth->thread_dat_rx_offset);
1930*4882a593Smuzhiyun ugeth->p_thread_data_rx = NULL;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun if (ugeth->p_exf_glbl_param) {
1933*4882a593Smuzhiyun qe_muram_free(ugeth->exf_glbl_param_offset);
1934*4882a593Smuzhiyun ugeth->p_exf_glbl_param = NULL;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun if (ugeth->p_rx_glbl_pram) {
1937*4882a593Smuzhiyun qe_muram_free(ugeth->rx_glbl_pram_offset);
1938*4882a593Smuzhiyun ugeth->p_rx_glbl_pram = NULL;
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun if (ugeth->p_tx_glbl_pram) {
1941*4882a593Smuzhiyun qe_muram_free(ugeth->tx_glbl_pram_offset);
1942*4882a593Smuzhiyun ugeth->p_tx_glbl_pram = NULL;
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun if (ugeth->p_send_q_mem_reg) {
1945*4882a593Smuzhiyun qe_muram_free(ugeth->send_q_mem_reg_offset);
1946*4882a593Smuzhiyun ugeth->p_send_q_mem_reg = NULL;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun if (ugeth->p_scheduler) {
1949*4882a593Smuzhiyun qe_muram_free(ugeth->scheduler_offset);
1950*4882a593Smuzhiyun ugeth->p_scheduler = NULL;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun if (ugeth->p_tx_fw_statistics_pram) {
1953*4882a593Smuzhiyun qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
1954*4882a593Smuzhiyun ugeth->p_tx_fw_statistics_pram = NULL;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun if (ugeth->p_rx_fw_statistics_pram) {
1957*4882a593Smuzhiyun qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
1958*4882a593Smuzhiyun ugeth->p_rx_fw_statistics_pram = NULL;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun if (ugeth->p_rx_irq_coalescing_tbl) {
1961*4882a593Smuzhiyun qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
1962*4882a593Smuzhiyun ugeth->p_rx_irq_coalescing_tbl = NULL;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun if (ugeth->p_rx_bd_qs_tbl) {
1965*4882a593Smuzhiyun qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
1966*4882a593Smuzhiyun ugeth->p_rx_bd_qs_tbl = NULL;
1967*4882a593Smuzhiyun }
1968*4882a593Smuzhiyun if (ugeth->p_init_enet_param_shadow) {
1969*4882a593Smuzhiyun return_init_enet_entries(ugeth,
1970*4882a593Smuzhiyun &(ugeth->p_init_enet_param_shadow->
1971*4882a593Smuzhiyun rxthread[0]),
1972*4882a593Smuzhiyun ENET_INIT_PARAM_MAX_ENTRIES_RX,
1973*4882a593Smuzhiyun ugeth->ug_info->riscRx, 1);
1974*4882a593Smuzhiyun return_init_enet_entries(ugeth,
1975*4882a593Smuzhiyun &(ugeth->p_init_enet_param_shadow->
1976*4882a593Smuzhiyun txthread[0]),
1977*4882a593Smuzhiyun ENET_INIT_PARAM_MAX_ENTRIES_TX,
1978*4882a593Smuzhiyun ugeth->ug_info->riscTx, 0);
1979*4882a593Smuzhiyun kfree(ugeth->p_init_enet_param_shadow);
1980*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow = NULL;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun ucc_geth_free_tx(ugeth);
1983*4882a593Smuzhiyun ucc_geth_free_rx(ugeth);
1984*4882a593Smuzhiyun while (!list_empty(&ugeth->group_hash_q))
1985*4882a593Smuzhiyun put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1986*4882a593Smuzhiyun (dequeue(&ugeth->group_hash_q)));
1987*4882a593Smuzhiyun while (!list_empty(&ugeth->ind_hash_q))
1988*4882a593Smuzhiyun put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1989*4882a593Smuzhiyun (dequeue(&ugeth->ind_hash_q)));
1990*4882a593Smuzhiyun if (ugeth->ug_regs) {
1991*4882a593Smuzhiyun iounmap(ugeth->ug_regs);
1992*4882a593Smuzhiyun ugeth->ug_regs = NULL;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun
ucc_geth_set_multi(struct net_device * dev)1996*4882a593Smuzhiyun static void ucc_geth_set_multi(struct net_device *dev)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun struct ucc_geth_private *ugeth;
1999*4882a593Smuzhiyun struct netdev_hw_addr *ha;
2000*4882a593Smuzhiyun struct ucc_fast __iomem *uf_regs;
2001*4882a593Smuzhiyun struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun ugeth = netdev_priv(dev);
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun uf_regs = ugeth->uccf->uf_regs;
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
2008*4882a593Smuzhiyun setbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
2009*4882a593Smuzhiyun } else {
2010*4882a593Smuzhiyun clrbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun p_82xx_addr_filt =
2013*4882a593Smuzhiyun (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
2014*4882a593Smuzhiyun p_rx_glbl_pram->addressfiltering;
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun if (dev->flags & IFF_ALLMULTI) {
2017*4882a593Smuzhiyun /* Catch all multicast addresses, so set the
2018*4882a593Smuzhiyun * filter to all 1's.
2019*4882a593Smuzhiyun */
2020*4882a593Smuzhiyun out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
2021*4882a593Smuzhiyun out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
2022*4882a593Smuzhiyun } else {
2023*4882a593Smuzhiyun /* Clear filter and add the addresses in the list.
2024*4882a593Smuzhiyun */
2025*4882a593Smuzhiyun out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
2026*4882a593Smuzhiyun out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
2029*4882a593Smuzhiyun /* Ask CPM to run CRC and set bit in
2030*4882a593Smuzhiyun * filter mask.
2031*4882a593Smuzhiyun */
2032*4882a593Smuzhiyun hw_add_addr_in_hash(ugeth, ha->addr);
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun }
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun
ucc_geth_stop(struct ucc_geth_private * ugeth)2038*4882a593Smuzhiyun static void ucc_geth_stop(struct ucc_geth_private *ugeth)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun struct ucc_geth __iomem *ug_regs = ugeth->ug_regs;
2041*4882a593Smuzhiyun struct phy_device *phydev = ugeth->phydev;
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun /*
2046*4882a593Smuzhiyun * Tell the kernel the link is down.
2047*4882a593Smuzhiyun * Must be done before disabling the controller
2048*4882a593Smuzhiyun * or deadlock may happen.
2049*4882a593Smuzhiyun */
2050*4882a593Smuzhiyun phy_stop(phydev);
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun /* Disable the controller */
2053*4882a593Smuzhiyun ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun /* Mask all interrupts */
2056*4882a593Smuzhiyun out_be32(ugeth->uccf->p_uccm, 0x00000000);
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun /* Clear all interrupts */
2059*4882a593Smuzhiyun out_be32(ugeth->uccf->p_ucce, 0xffffffff);
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun /* Disable Rx and Tx */
2062*4882a593Smuzhiyun clrbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun ucc_geth_memclean(ugeth);
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun
ucc_struct_init(struct ucc_geth_private * ugeth)2067*4882a593Smuzhiyun static int ucc_struct_init(struct ucc_geth_private *ugeth)
2068*4882a593Smuzhiyun {
2069*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
2070*4882a593Smuzhiyun struct ucc_fast_info *uf_info;
2071*4882a593Smuzhiyun int i;
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun ug_info = ugeth->ug_info;
2074*4882a593Smuzhiyun uf_info = &ug_info->uf_info;
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
2077*4882a593Smuzhiyun (uf_info->bd_mem_part == MEM_PART_MURAM))) {
2078*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2079*4882a593Smuzhiyun pr_err("Bad memory partition value\n");
2080*4882a593Smuzhiyun return -EINVAL;
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun /* Rx BD lengths */
2084*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesRx; i++) {
2085*4882a593Smuzhiyun if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
2086*4882a593Smuzhiyun (ug_info->bdRingLenRx[i] %
2087*4882a593Smuzhiyun UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
2088*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2089*4882a593Smuzhiyun pr_err("Rx BD ring length must be multiple of 4, no smaller than 8\n");
2090*4882a593Smuzhiyun return -EINVAL;
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun /* Tx BD lengths */
2095*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesTx; i++) {
2096*4882a593Smuzhiyun if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
2097*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2098*4882a593Smuzhiyun pr_err("Tx BD ring length must be no smaller than 2\n");
2099*4882a593Smuzhiyun return -EINVAL;
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun /* mrblr */
2104*4882a593Smuzhiyun if ((uf_info->max_rx_buf_length == 0) ||
2105*4882a593Smuzhiyun (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
2106*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2107*4882a593Smuzhiyun pr_err("max_rx_buf_length must be non-zero multiple of 128\n");
2108*4882a593Smuzhiyun return -EINVAL;
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun /* num Tx queues */
2112*4882a593Smuzhiyun if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
2113*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2114*4882a593Smuzhiyun pr_err("number of tx queues too large\n");
2115*4882a593Smuzhiyun return -EINVAL;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun /* num Rx queues */
2119*4882a593Smuzhiyun if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
2120*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2121*4882a593Smuzhiyun pr_err("number of rx queues too large\n");
2122*4882a593Smuzhiyun return -EINVAL;
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /* l2qt */
2126*4882a593Smuzhiyun for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
2127*4882a593Smuzhiyun if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
2128*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2129*4882a593Smuzhiyun pr_err("VLAN priority table entry must not be larger than number of Rx queues\n");
2130*4882a593Smuzhiyun return -EINVAL;
2131*4882a593Smuzhiyun }
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun /* l3qt */
2135*4882a593Smuzhiyun for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
2136*4882a593Smuzhiyun if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
2137*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2138*4882a593Smuzhiyun pr_err("IP priority table entry must not be larger than number of Rx queues\n");
2139*4882a593Smuzhiyun return -EINVAL;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun if (ug_info->cam && !ug_info->ecamptr) {
2144*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2145*4882a593Smuzhiyun pr_err("If cam mode is chosen, must supply cam ptr\n");
2146*4882a593Smuzhiyun return -EINVAL;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun if ((ug_info->numStationAddresses !=
2150*4882a593Smuzhiyun UCC_GETH_NUM_OF_STATION_ADDRESSES_1) &&
2151*4882a593Smuzhiyun ug_info->rxExtendedFiltering) {
2152*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2153*4882a593Smuzhiyun pr_err("Number of station addresses greater than 1 not allowed in extended parsing mode\n");
2154*4882a593Smuzhiyun return -EINVAL;
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /* Generate uccm_mask for receive */
2158*4882a593Smuzhiyun uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
2159*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesRx; i++)
2160*4882a593Smuzhiyun uf_info->uccm_mask |= (UCC_GETH_UCCE_RXF0 << i);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesTx; i++)
2163*4882a593Smuzhiyun uf_info->uccm_mask |= (UCC_GETH_UCCE_TXB0 << i);
2164*4882a593Smuzhiyun /* Initialize the general fast UCC block. */
2165*4882a593Smuzhiyun if (ucc_fast_init(uf_info, &ugeth->uccf)) {
2166*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2167*4882a593Smuzhiyun pr_err("Failed to init uccf\n");
2168*4882a593Smuzhiyun return -ENOMEM;
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun /* read the number of risc engines, update the riscTx and riscRx
2172*4882a593Smuzhiyun * if there are 4 riscs in QE
2173*4882a593Smuzhiyun */
2174*4882a593Smuzhiyun if (qe_get_num_of_risc() == 4) {
2175*4882a593Smuzhiyun ug_info->riscTx = QE_RISC_ALLOCATION_FOUR_RISCS;
2176*4882a593Smuzhiyun ug_info->riscRx = QE_RISC_ALLOCATION_FOUR_RISCS;
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun ugeth->ug_regs = ioremap(uf_info->regs, sizeof(*ugeth->ug_regs));
2180*4882a593Smuzhiyun if (!ugeth->ug_regs) {
2181*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
2182*4882a593Smuzhiyun pr_err("Failed to ioremap regs\n");
2183*4882a593Smuzhiyun return -ENOMEM;
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun return 0;
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun
ucc_geth_alloc_tx(struct ucc_geth_private * ugeth)2189*4882a593Smuzhiyun static int ucc_geth_alloc_tx(struct ucc_geth_private *ugeth)
2190*4882a593Smuzhiyun {
2191*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
2192*4882a593Smuzhiyun struct ucc_fast_info *uf_info;
2193*4882a593Smuzhiyun int length;
2194*4882a593Smuzhiyun u16 i, j;
2195*4882a593Smuzhiyun u8 __iomem *bd;
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun ug_info = ugeth->ug_info;
2198*4882a593Smuzhiyun uf_info = &ug_info->uf_info;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun /* Allocate Tx bds */
2201*4882a593Smuzhiyun for (j = 0; j < ug_info->numQueuesTx; j++) {
2202*4882a593Smuzhiyun /* Allocate in multiple of
2203*4882a593Smuzhiyun UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
2204*4882a593Smuzhiyun according to spec */
2205*4882a593Smuzhiyun length = ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd))
2206*4882a593Smuzhiyun / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2207*4882a593Smuzhiyun * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2208*4882a593Smuzhiyun if ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)) %
2209*4882a593Smuzhiyun UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2210*4882a593Smuzhiyun length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2211*4882a593Smuzhiyun if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2212*4882a593Smuzhiyun u32 align = 4;
2213*4882a593Smuzhiyun if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
2214*4882a593Smuzhiyun align = UCC_GETH_TX_BD_RING_ALIGNMENT;
2215*4882a593Smuzhiyun ugeth->tx_bd_ring_offset[j] =
2216*4882a593Smuzhiyun (u32) kmalloc((u32) (length + align), GFP_KERNEL);
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun if (ugeth->tx_bd_ring_offset[j] != 0)
2219*4882a593Smuzhiyun ugeth->p_tx_bd_ring[j] =
2220*4882a593Smuzhiyun (u8 __iomem *)((ugeth->tx_bd_ring_offset[j] +
2221*4882a593Smuzhiyun align) & ~(align - 1));
2222*4882a593Smuzhiyun } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2223*4882a593Smuzhiyun ugeth->tx_bd_ring_offset[j] =
2224*4882a593Smuzhiyun qe_muram_alloc(length,
2225*4882a593Smuzhiyun UCC_GETH_TX_BD_RING_ALIGNMENT);
2226*4882a593Smuzhiyun if (!IS_ERR_VALUE(ugeth->tx_bd_ring_offset[j]))
2227*4882a593Smuzhiyun ugeth->p_tx_bd_ring[j] =
2228*4882a593Smuzhiyun (u8 __iomem *) qe_muram_addr(ugeth->
2229*4882a593Smuzhiyun tx_bd_ring_offset[j]);
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun if (!ugeth->p_tx_bd_ring[j]) {
2232*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2233*4882a593Smuzhiyun pr_err("Can not allocate memory for Tx bd rings\n");
2234*4882a593Smuzhiyun return -ENOMEM;
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun /* Zero unused end of bd ring, according to spec */
2237*4882a593Smuzhiyun memset_io((void __iomem *)(ugeth->p_tx_bd_ring[j] +
2238*4882a593Smuzhiyun ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)), 0,
2239*4882a593Smuzhiyun length - ug_info->bdRingLenTx[j] * sizeof(struct qe_bd));
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun /* Init Tx bds */
2243*4882a593Smuzhiyun for (j = 0; j < ug_info->numQueuesTx; j++) {
2244*4882a593Smuzhiyun /* Setup the skbuff rings */
2245*4882a593Smuzhiyun ugeth->tx_skbuff[j] =
2246*4882a593Smuzhiyun kmalloc_array(ugeth->ug_info->bdRingLenTx[j],
2247*4882a593Smuzhiyun sizeof(struct sk_buff *), GFP_KERNEL);
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun if (ugeth->tx_skbuff[j] == NULL) {
2250*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2251*4882a593Smuzhiyun pr_err("Could not allocate tx_skbuff\n");
2252*4882a593Smuzhiyun return -ENOMEM;
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
2256*4882a593Smuzhiyun ugeth->tx_skbuff[j][i] = NULL;
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
2259*4882a593Smuzhiyun bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
2260*4882a593Smuzhiyun for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
2261*4882a593Smuzhiyun /* clear bd buffer */
2262*4882a593Smuzhiyun out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
2263*4882a593Smuzhiyun /* set bd status and length */
2264*4882a593Smuzhiyun out_be32((u32 __iomem *)bd, 0);
2265*4882a593Smuzhiyun bd += sizeof(struct qe_bd);
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun bd -= sizeof(struct qe_bd);
2268*4882a593Smuzhiyun /* set bd status and length */
2269*4882a593Smuzhiyun out_be32((u32 __iomem *)bd, T_W); /* for last BD set Wrap bit */
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun return 0;
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun
ucc_geth_alloc_rx(struct ucc_geth_private * ugeth)2275*4882a593Smuzhiyun static int ucc_geth_alloc_rx(struct ucc_geth_private *ugeth)
2276*4882a593Smuzhiyun {
2277*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
2278*4882a593Smuzhiyun struct ucc_fast_info *uf_info;
2279*4882a593Smuzhiyun int length;
2280*4882a593Smuzhiyun u16 i, j;
2281*4882a593Smuzhiyun u8 __iomem *bd;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun ug_info = ugeth->ug_info;
2284*4882a593Smuzhiyun uf_info = &ug_info->uf_info;
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun /* Allocate Rx bds */
2287*4882a593Smuzhiyun for (j = 0; j < ug_info->numQueuesRx; j++) {
2288*4882a593Smuzhiyun length = ug_info->bdRingLenRx[j] * sizeof(struct qe_bd);
2289*4882a593Smuzhiyun if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2290*4882a593Smuzhiyun u32 align = 4;
2291*4882a593Smuzhiyun if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
2292*4882a593Smuzhiyun align = UCC_GETH_RX_BD_RING_ALIGNMENT;
2293*4882a593Smuzhiyun ugeth->rx_bd_ring_offset[j] =
2294*4882a593Smuzhiyun (u32) kmalloc((u32) (length + align), GFP_KERNEL);
2295*4882a593Smuzhiyun if (ugeth->rx_bd_ring_offset[j] != 0)
2296*4882a593Smuzhiyun ugeth->p_rx_bd_ring[j] =
2297*4882a593Smuzhiyun (u8 __iomem *)((ugeth->rx_bd_ring_offset[j] +
2298*4882a593Smuzhiyun align) & ~(align - 1));
2299*4882a593Smuzhiyun } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2300*4882a593Smuzhiyun ugeth->rx_bd_ring_offset[j] =
2301*4882a593Smuzhiyun qe_muram_alloc(length,
2302*4882a593Smuzhiyun UCC_GETH_RX_BD_RING_ALIGNMENT);
2303*4882a593Smuzhiyun if (!IS_ERR_VALUE(ugeth->rx_bd_ring_offset[j]))
2304*4882a593Smuzhiyun ugeth->p_rx_bd_ring[j] =
2305*4882a593Smuzhiyun (u8 __iomem *) qe_muram_addr(ugeth->
2306*4882a593Smuzhiyun rx_bd_ring_offset[j]);
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun if (!ugeth->p_rx_bd_ring[j]) {
2309*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2310*4882a593Smuzhiyun pr_err("Can not allocate memory for Rx bd rings\n");
2311*4882a593Smuzhiyun return -ENOMEM;
2312*4882a593Smuzhiyun }
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun /* Init Rx bds */
2316*4882a593Smuzhiyun for (j = 0; j < ug_info->numQueuesRx; j++) {
2317*4882a593Smuzhiyun /* Setup the skbuff rings */
2318*4882a593Smuzhiyun ugeth->rx_skbuff[j] =
2319*4882a593Smuzhiyun kmalloc_array(ugeth->ug_info->bdRingLenRx[j],
2320*4882a593Smuzhiyun sizeof(struct sk_buff *), GFP_KERNEL);
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun if (ugeth->rx_skbuff[j] == NULL) {
2323*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2324*4882a593Smuzhiyun pr_err("Could not allocate rx_skbuff\n");
2325*4882a593Smuzhiyun return -ENOMEM;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
2329*4882a593Smuzhiyun ugeth->rx_skbuff[j][i] = NULL;
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun ugeth->skb_currx[j] = 0;
2332*4882a593Smuzhiyun bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
2333*4882a593Smuzhiyun for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
2334*4882a593Smuzhiyun /* set bd status and length */
2335*4882a593Smuzhiyun out_be32((u32 __iomem *)bd, R_I);
2336*4882a593Smuzhiyun /* clear bd buffer */
2337*4882a593Smuzhiyun out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
2338*4882a593Smuzhiyun bd += sizeof(struct qe_bd);
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun bd -= sizeof(struct qe_bd);
2341*4882a593Smuzhiyun /* set bd status and length */
2342*4882a593Smuzhiyun out_be32((u32 __iomem *)bd, R_W); /* for last BD set Wrap bit */
2343*4882a593Smuzhiyun }
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun return 0;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
ucc_geth_startup(struct ucc_geth_private * ugeth)2348*4882a593Smuzhiyun static int ucc_geth_startup(struct ucc_geth_private *ugeth)
2349*4882a593Smuzhiyun {
2350*4882a593Smuzhiyun struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
2351*4882a593Smuzhiyun struct ucc_geth_init_pram __iomem *p_init_enet_pram;
2352*4882a593Smuzhiyun struct ucc_fast_private *uccf;
2353*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
2354*4882a593Smuzhiyun struct ucc_fast_info *uf_info;
2355*4882a593Smuzhiyun struct ucc_fast __iomem *uf_regs;
2356*4882a593Smuzhiyun struct ucc_geth __iomem *ug_regs;
2357*4882a593Smuzhiyun int ret_val = -EINVAL;
2358*4882a593Smuzhiyun u32 remoder = UCC_GETH_REMODER_INIT;
2359*4882a593Smuzhiyun u32 init_enet_pram_offset, cecr_subblock, command;
2360*4882a593Smuzhiyun u32 ifstat, i, j, size, l2qt, l3qt;
2361*4882a593Smuzhiyun u16 temoder = UCC_GETH_TEMODER_INIT;
2362*4882a593Smuzhiyun u16 test;
2363*4882a593Smuzhiyun u8 function_code = 0;
2364*4882a593Smuzhiyun u8 __iomem *endOfRing;
2365*4882a593Smuzhiyun u8 numThreadsRxNumerical, numThreadsTxNumerical;
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
2368*4882a593Smuzhiyun uccf = ugeth->uccf;
2369*4882a593Smuzhiyun ug_info = ugeth->ug_info;
2370*4882a593Smuzhiyun uf_info = &ug_info->uf_info;
2371*4882a593Smuzhiyun uf_regs = uccf->uf_regs;
2372*4882a593Smuzhiyun ug_regs = ugeth->ug_regs;
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun switch (ug_info->numThreadsRx) {
2375*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_1:
2376*4882a593Smuzhiyun numThreadsRxNumerical = 1;
2377*4882a593Smuzhiyun break;
2378*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_2:
2379*4882a593Smuzhiyun numThreadsRxNumerical = 2;
2380*4882a593Smuzhiyun break;
2381*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_4:
2382*4882a593Smuzhiyun numThreadsRxNumerical = 4;
2383*4882a593Smuzhiyun break;
2384*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_6:
2385*4882a593Smuzhiyun numThreadsRxNumerical = 6;
2386*4882a593Smuzhiyun break;
2387*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_8:
2388*4882a593Smuzhiyun numThreadsRxNumerical = 8;
2389*4882a593Smuzhiyun break;
2390*4882a593Smuzhiyun default:
2391*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2392*4882a593Smuzhiyun pr_err("Bad number of Rx threads value\n");
2393*4882a593Smuzhiyun return -EINVAL;
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun switch (ug_info->numThreadsTx) {
2397*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_1:
2398*4882a593Smuzhiyun numThreadsTxNumerical = 1;
2399*4882a593Smuzhiyun break;
2400*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_2:
2401*4882a593Smuzhiyun numThreadsTxNumerical = 2;
2402*4882a593Smuzhiyun break;
2403*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_4:
2404*4882a593Smuzhiyun numThreadsTxNumerical = 4;
2405*4882a593Smuzhiyun break;
2406*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_6:
2407*4882a593Smuzhiyun numThreadsTxNumerical = 6;
2408*4882a593Smuzhiyun break;
2409*4882a593Smuzhiyun case UCC_GETH_NUM_OF_THREADS_8:
2410*4882a593Smuzhiyun numThreadsTxNumerical = 8;
2411*4882a593Smuzhiyun break;
2412*4882a593Smuzhiyun default:
2413*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2414*4882a593Smuzhiyun pr_err("Bad number of Tx threads value\n");
2415*4882a593Smuzhiyun return -EINVAL;
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun /* Calculate rx_extended_features */
2419*4882a593Smuzhiyun ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
2420*4882a593Smuzhiyun ug_info->ipAddressAlignment ||
2421*4882a593Smuzhiyun (ug_info->numStationAddresses !=
2422*4882a593Smuzhiyun UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
2425*4882a593Smuzhiyun (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP) ||
2426*4882a593Smuzhiyun (ug_info->vlanOperationNonTagged !=
2427*4882a593Smuzhiyun UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun init_default_reg_vals(&uf_regs->upsmr,
2430*4882a593Smuzhiyun &ug_regs->maccfg1, &ug_regs->maccfg2);
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun /* Set UPSMR */
2433*4882a593Smuzhiyun /* For more details see the hardware spec. */
2434*4882a593Smuzhiyun init_rx_parameters(ug_info->bro,
2435*4882a593Smuzhiyun ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun /* We're going to ignore other registers for now, */
2438*4882a593Smuzhiyun /* except as needed to get up and running */
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun /* Set MACCFG1 */
2441*4882a593Smuzhiyun /* For more details see the hardware spec. */
2442*4882a593Smuzhiyun init_flow_control_params(ug_info->aufc,
2443*4882a593Smuzhiyun ug_info->receiveFlowControl,
2444*4882a593Smuzhiyun ug_info->transmitFlowControl,
2445*4882a593Smuzhiyun ug_info->pausePeriod,
2446*4882a593Smuzhiyun ug_info->extensionField,
2447*4882a593Smuzhiyun &uf_regs->upsmr,
2448*4882a593Smuzhiyun &ug_regs->uempr, &ug_regs->maccfg1);
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun setbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun /* Set IPGIFG */
2453*4882a593Smuzhiyun /* For more details see the hardware spec. */
2454*4882a593Smuzhiyun ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
2455*4882a593Smuzhiyun ug_info->nonBackToBackIfgPart2,
2456*4882a593Smuzhiyun ug_info->
2457*4882a593Smuzhiyun miminumInterFrameGapEnforcement,
2458*4882a593Smuzhiyun ug_info->backToBackInterFrameGap,
2459*4882a593Smuzhiyun &ug_regs->ipgifg);
2460*4882a593Smuzhiyun if (ret_val != 0) {
2461*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2462*4882a593Smuzhiyun pr_err("IPGIFG initialization parameter too large\n");
2463*4882a593Smuzhiyun return ret_val;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun /* Set HAFDUP */
2467*4882a593Smuzhiyun /* For more details see the hardware spec. */
2468*4882a593Smuzhiyun ret_val = init_half_duplex_params(ug_info->altBeb,
2469*4882a593Smuzhiyun ug_info->backPressureNoBackoff,
2470*4882a593Smuzhiyun ug_info->noBackoff,
2471*4882a593Smuzhiyun ug_info->excessDefer,
2472*4882a593Smuzhiyun ug_info->altBebTruncation,
2473*4882a593Smuzhiyun ug_info->maxRetransmission,
2474*4882a593Smuzhiyun ug_info->collisionWindow,
2475*4882a593Smuzhiyun &ug_regs->hafdup);
2476*4882a593Smuzhiyun if (ret_val != 0) {
2477*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2478*4882a593Smuzhiyun pr_err("Half Duplex initialization parameter too large\n");
2479*4882a593Smuzhiyun return ret_val;
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun /* Set IFSTAT */
2483*4882a593Smuzhiyun /* For more details see the hardware spec. */
2484*4882a593Smuzhiyun /* Read only - resets upon read */
2485*4882a593Smuzhiyun ifstat = in_be32(&ug_regs->ifstat);
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun /* Clear UEMPR */
2488*4882a593Smuzhiyun /* For more details see the hardware spec. */
2489*4882a593Smuzhiyun out_be32(&ug_regs->uempr, 0);
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun /* Set UESCR */
2492*4882a593Smuzhiyun /* For more details see the hardware spec. */
2493*4882a593Smuzhiyun init_hw_statistics_gathering_mode((ug_info->statisticsMode &
2494*4882a593Smuzhiyun UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
2495*4882a593Smuzhiyun 0, &uf_regs->upsmr, &ug_regs->uescr);
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun ret_val = ucc_geth_alloc_tx(ugeth);
2498*4882a593Smuzhiyun if (ret_val != 0)
2499*4882a593Smuzhiyun return ret_val;
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun ret_val = ucc_geth_alloc_rx(ugeth);
2502*4882a593Smuzhiyun if (ret_val != 0)
2503*4882a593Smuzhiyun return ret_val;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun /*
2506*4882a593Smuzhiyun * Global PRAM
2507*4882a593Smuzhiyun */
2508*4882a593Smuzhiyun /* Tx global PRAM */
2509*4882a593Smuzhiyun /* Allocate global tx parameter RAM page */
2510*4882a593Smuzhiyun ugeth->tx_glbl_pram_offset =
2511*4882a593Smuzhiyun qe_muram_alloc(sizeof(struct ucc_geth_tx_global_pram),
2512*4882a593Smuzhiyun UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
2513*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->tx_glbl_pram_offset)) {
2514*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2515*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_tx_glbl_pram\n");
2516*4882a593Smuzhiyun return -ENOMEM;
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun ugeth->p_tx_glbl_pram =
2519*4882a593Smuzhiyun (struct ucc_geth_tx_global_pram __iomem *) qe_muram_addr(ugeth->
2520*4882a593Smuzhiyun tx_glbl_pram_offset);
2521*4882a593Smuzhiyun /* Zero out p_tx_glbl_pram */
2522*4882a593Smuzhiyun memset_io((void __iomem *)ugeth->p_tx_glbl_pram, 0, sizeof(struct ucc_geth_tx_global_pram));
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun /* Fill global PRAM */
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun /* TQPTR */
2527*4882a593Smuzhiyun /* Size varies with number of Tx threads */
2528*4882a593Smuzhiyun ugeth->thread_dat_tx_offset =
2529*4882a593Smuzhiyun qe_muram_alloc(numThreadsTxNumerical *
2530*4882a593Smuzhiyun sizeof(struct ucc_geth_thread_data_tx) +
2531*4882a593Smuzhiyun 32 * (numThreadsTxNumerical == 1),
2532*4882a593Smuzhiyun UCC_GETH_THREAD_DATA_ALIGNMENT);
2533*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->thread_dat_tx_offset)) {
2534*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2535*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_thread_data_tx\n");
2536*4882a593Smuzhiyun return -ENOMEM;
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun ugeth->p_thread_data_tx =
2540*4882a593Smuzhiyun (struct ucc_geth_thread_data_tx __iomem *) qe_muram_addr(ugeth->
2541*4882a593Smuzhiyun thread_dat_tx_offset);
2542*4882a593Smuzhiyun out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun /* vtagtable */
2545*4882a593Smuzhiyun for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
2546*4882a593Smuzhiyun out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
2547*4882a593Smuzhiyun ug_info->vtagtable[i]);
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun /* iphoffset */
2550*4882a593Smuzhiyun for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
2551*4882a593Smuzhiyun out_8(&ugeth->p_tx_glbl_pram->iphoffset[i],
2552*4882a593Smuzhiyun ug_info->iphoffset[i]);
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun /* SQPTR */
2555*4882a593Smuzhiyun /* Size varies with number of Tx queues */
2556*4882a593Smuzhiyun ugeth->send_q_mem_reg_offset =
2557*4882a593Smuzhiyun qe_muram_alloc(ug_info->numQueuesTx *
2558*4882a593Smuzhiyun sizeof(struct ucc_geth_send_queue_qd),
2559*4882a593Smuzhiyun UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
2560*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->send_q_mem_reg_offset)) {
2561*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2562*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_send_q_mem_reg\n");
2563*4882a593Smuzhiyun return -ENOMEM;
2564*4882a593Smuzhiyun }
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun ugeth->p_send_q_mem_reg =
2567*4882a593Smuzhiyun (struct ucc_geth_send_queue_mem_region __iomem *) qe_muram_addr(ugeth->
2568*4882a593Smuzhiyun send_q_mem_reg_offset);
2569*4882a593Smuzhiyun out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun /* Setup the table */
2572*4882a593Smuzhiyun /* Assume BD rings are already established */
2573*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesTx; i++) {
2574*4882a593Smuzhiyun endOfRing =
2575*4882a593Smuzhiyun ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
2576*4882a593Smuzhiyun 1) * sizeof(struct qe_bd);
2577*4882a593Smuzhiyun if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2578*4882a593Smuzhiyun out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2579*4882a593Smuzhiyun (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
2580*4882a593Smuzhiyun out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2581*4882a593Smuzhiyun last_bd_completed_address,
2582*4882a593Smuzhiyun (u32) virt_to_phys(endOfRing));
2583*4882a593Smuzhiyun } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2584*4882a593Smuzhiyun MEM_PART_MURAM) {
2585*4882a593Smuzhiyun out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2586*4882a593Smuzhiyun (u32)qe_muram_dma(ugeth->p_tx_bd_ring[i]));
2587*4882a593Smuzhiyun out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2588*4882a593Smuzhiyun last_bd_completed_address,
2589*4882a593Smuzhiyun (u32)qe_muram_dma(endOfRing));
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun }
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun /* schedulerbasepointer */
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun if (ug_info->numQueuesTx > 1) {
2596*4882a593Smuzhiyun /* scheduler exists only if more than 1 tx queue */
2597*4882a593Smuzhiyun ugeth->scheduler_offset =
2598*4882a593Smuzhiyun qe_muram_alloc(sizeof(struct ucc_geth_scheduler),
2599*4882a593Smuzhiyun UCC_GETH_SCHEDULER_ALIGNMENT);
2600*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->scheduler_offset)) {
2601*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2602*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_scheduler\n");
2603*4882a593Smuzhiyun return -ENOMEM;
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun ugeth->p_scheduler =
2607*4882a593Smuzhiyun (struct ucc_geth_scheduler __iomem *) qe_muram_addr(ugeth->
2608*4882a593Smuzhiyun scheduler_offset);
2609*4882a593Smuzhiyun out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
2610*4882a593Smuzhiyun ugeth->scheduler_offset);
2611*4882a593Smuzhiyun /* Zero out p_scheduler */
2612*4882a593Smuzhiyun memset_io((void __iomem *)ugeth->p_scheduler, 0, sizeof(struct ucc_geth_scheduler));
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun /* Set values in scheduler */
2615*4882a593Smuzhiyun out_be32(&ugeth->p_scheduler->mblinterval,
2616*4882a593Smuzhiyun ug_info->mblinterval);
2617*4882a593Smuzhiyun out_be16(&ugeth->p_scheduler->nortsrbytetime,
2618*4882a593Smuzhiyun ug_info->nortsrbytetime);
2619*4882a593Smuzhiyun out_8(&ugeth->p_scheduler->fracsiz, ug_info->fracsiz);
2620*4882a593Smuzhiyun out_8(&ugeth->p_scheduler->strictpriorityq,
2621*4882a593Smuzhiyun ug_info->strictpriorityq);
2622*4882a593Smuzhiyun out_8(&ugeth->p_scheduler->txasap, ug_info->txasap);
2623*4882a593Smuzhiyun out_8(&ugeth->p_scheduler->extrabw, ug_info->extrabw);
2624*4882a593Smuzhiyun for (i = 0; i < NUM_TX_QUEUES; i++)
2625*4882a593Smuzhiyun out_8(&ugeth->p_scheduler->weightfactor[i],
2626*4882a593Smuzhiyun ug_info->weightfactor[i]);
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun /* Set pointers to cpucount registers in scheduler */
2629*4882a593Smuzhiyun ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
2630*4882a593Smuzhiyun ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
2631*4882a593Smuzhiyun ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
2632*4882a593Smuzhiyun ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
2633*4882a593Smuzhiyun ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
2634*4882a593Smuzhiyun ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
2635*4882a593Smuzhiyun ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
2636*4882a593Smuzhiyun ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun /* schedulerbasepointer */
2640*4882a593Smuzhiyun /* TxRMON_PTR (statistics) */
2641*4882a593Smuzhiyun if (ug_info->
2642*4882a593Smuzhiyun statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
2643*4882a593Smuzhiyun ugeth->tx_fw_statistics_pram_offset =
2644*4882a593Smuzhiyun qe_muram_alloc(sizeof
2645*4882a593Smuzhiyun (struct ucc_geth_tx_firmware_statistics_pram),
2646*4882a593Smuzhiyun UCC_GETH_TX_STATISTICS_ALIGNMENT);
2647*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->tx_fw_statistics_pram_offset)) {
2648*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2649*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_tx_fw_statistics_pram\n");
2650*4882a593Smuzhiyun return -ENOMEM;
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun ugeth->p_tx_fw_statistics_pram =
2653*4882a593Smuzhiyun (struct ucc_geth_tx_firmware_statistics_pram __iomem *)
2654*4882a593Smuzhiyun qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
2655*4882a593Smuzhiyun /* Zero out p_tx_fw_statistics_pram */
2656*4882a593Smuzhiyun memset_io((void __iomem *)ugeth->p_tx_fw_statistics_pram,
2657*4882a593Smuzhiyun 0, sizeof(struct ucc_geth_tx_firmware_statistics_pram));
2658*4882a593Smuzhiyun }
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun /* temoder */
2661*4882a593Smuzhiyun /* Already has speed set */
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun if (ug_info->numQueuesTx > 1)
2664*4882a593Smuzhiyun temoder |= TEMODER_SCHEDULER_ENABLE;
2665*4882a593Smuzhiyun if (ug_info->ipCheckSumGenerate)
2666*4882a593Smuzhiyun temoder |= TEMODER_IP_CHECKSUM_GENERATE;
2667*4882a593Smuzhiyun temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
2668*4882a593Smuzhiyun out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun /* Function code register value to be used later */
2673*4882a593Smuzhiyun function_code = UCC_BMR_BO_BE | UCC_BMR_GBL;
2674*4882a593Smuzhiyun /* Required for QE */
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun /* function code register */
2677*4882a593Smuzhiyun out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun /* Rx global PRAM */
2680*4882a593Smuzhiyun /* Allocate global rx parameter RAM page */
2681*4882a593Smuzhiyun ugeth->rx_glbl_pram_offset =
2682*4882a593Smuzhiyun qe_muram_alloc(sizeof(struct ucc_geth_rx_global_pram),
2683*4882a593Smuzhiyun UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
2684*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->rx_glbl_pram_offset)) {
2685*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2686*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_rx_glbl_pram\n");
2687*4882a593Smuzhiyun return -ENOMEM;
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun ugeth->p_rx_glbl_pram =
2690*4882a593Smuzhiyun (struct ucc_geth_rx_global_pram __iomem *) qe_muram_addr(ugeth->
2691*4882a593Smuzhiyun rx_glbl_pram_offset);
2692*4882a593Smuzhiyun /* Zero out p_rx_glbl_pram */
2693*4882a593Smuzhiyun memset_io((void __iomem *)ugeth->p_rx_glbl_pram, 0, sizeof(struct ucc_geth_rx_global_pram));
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun /* Fill global PRAM */
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun /* RQPTR */
2698*4882a593Smuzhiyun /* Size varies with number of Rx threads */
2699*4882a593Smuzhiyun ugeth->thread_dat_rx_offset =
2700*4882a593Smuzhiyun qe_muram_alloc(numThreadsRxNumerical *
2701*4882a593Smuzhiyun sizeof(struct ucc_geth_thread_data_rx),
2702*4882a593Smuzhiyun UCC_GETH_THREAD_DATA_ALIGNMENT);
2703*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->thread_dat_rx_offset)) {
2704*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2705*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_thread_data_rx\n");
2706*4882a593Smuzhiyun return -ENOMEM;
2707*4882a593Smuzhiyun }
2708*4882a593Smuzhiyun
2709*4882a593Smuzhiyun ugeth->p_thread_data_rx =
2710*4882a593Smuzhiyun (struct ucc_geth_thread_data_rx __iomem *) qe_muram_addr(ugeth->
2711*4882a593Smuzhiyun thread_dat_rx_offset);
2712*4882a593Smuzhiyun out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun /* typeorlen */
2715*4882a593Smuzhiyun out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun /* rxrmonbaseptr (statistics) */
2718*4882a593Smuzhiyun if (ug_info->
2719*4882a593Smuzhiyun statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
2720*4882a593Smuzhiyun ugeth->rx_fw_statistics_pram_offset =
2721*4882a593Smuzhiyun qe_muram_alloc(sizeof
2722*4882a593Smuzhiyun (struct ucc_geth_rx_firmware_statistics_pram),
2723*4882a593Smuzhiyun UCC_GETH_RX_STATISTICS_ALIGNMENT);
2724*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->rx_fw_statistics_pram_offset)) {
2725*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2726*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_rx_fw_statistics_pram\n");
2727*4882a593Smuzhiyun return -ENOMEM;
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun ugeth->p_rx_fw_statistics_pram =
2730*4882a593Smuzhiyun (struct ucc_geth_rx_firmware_statistics_pram __iomem *)
2731*4882a593Smuzhiyun qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
2732*4882a593Smuzhiyun /* Zero out p_rx_fw_statistics_pram */
2733*4882a593Smuzhiyun memset_io((void __iomem *)ugeth->p_rx_fw_statistics_pram, 0,
2734*4882a593Smuzhiyun sizeof(struct ucc_geth_rx_firmware_statistics_pram));
2735*4882a593Smuzhiyun }
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun /* intCoalescingPtr */
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun /* Size varies with number of Rx queues */
2740*4882a593Smuzhiyun ugeth->rx_irq_coalescing_tbl_offset =
2741*4882a593Smuzhiyun qe_muram_alloc(ug_info->numQueuesRx *
2742*4882a593Smuzhiyun sizeof(struct ucc_geth_rx_interrupt_coalescing_entry)
2743*4882a593Smuzhiyun + 4, UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
2744*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->rx_irq_coalescing_tbl_offset)) {
2745*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2746*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_rx_irq_coalescing_tbl\n");
2747*4882a593Smuzhiyun return -ENOMEM;
2748*4882a593Smuzhiyun }
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun ugeth->p_rx_irq_coalescing_tbl =
2751*4882a593Smuzhiyun (struct ucc_geth_rx_interrupt_coalescing_table __iomem *)
2752*4882a593Smuzhiyun qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
2753*4882a593Smuzhiyun out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
2754*4882a593Smuzhiyun ugeth->rx_irq_coalescing_tbl_offset);
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun /* Fill interrupt coalescing table */
2757*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesRx; i++) {
2758*4882a593Smuzhiyun out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2759*4882a593Smuzhiyun interruptcoalescingmaxvalue,
2760*4882a593Smuzhiyun ug_info->interruptcoalescingmaxvalue[i]);
2761*4882a593Smuzhiyun out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2762*4882a593Smuzhiyun interruptcoalescingcounter,
2763*4882a593Smuzhiyun ug_info->interruptcoalescingmaxvalue[i]);
2764*4882a593Smuzhiyun }
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun /* MRBLR */
2767*4882a593Smuzhiyun init_max_rx_buff_len(uf_info->max_rx_buf_length,
2768*4882a593Smuzhiyun &ugeth->p_rx_glbl_pram->mrblr);
2769*4882a593Smuzhiyun /* MFLR */
2770*4882a593Smuzhiyun out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
2771*4882a593Smuzhiyun /* MINFLR */
2772*4882a593Smuzhiyun init_min_frame_len(ug_info->minFrameLength,
2773*4882a593Smuzhiyun &ugeth->p_rx_glbl_pram->minflr,
2774*4882a593Smuzhiyun &ugeth->p_rx_glbl_pram->mrblr);
2775*4882a593Smuzhiyun /* MAXD1 */
2776*4882a593Smuzhiyun out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
2777*4882a593Smuzhiyun /* MAXD2 */
2778*4882a593Smuzhiyun out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun /* l2qt */
2781*4882a593Smuzhiyun l2qt = 0;
2782*4882a593Smuzhiyun for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
2783*4882a593Smuzhiyun l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
2784*4882a593Smuzhiyun out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun /* l3qt */
2787*4882a593Smuzhiyun for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
2788*4882a593Smuzhiyun l3qt = 0;
2789*4882a593Smuzhiyun for (i = 0; i < 8; i++)
2790*4882a593Smuzhiyun l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
2791*4882a593Smuzhiyun out_be32(&ugeth->p_rx_glbl_pram->l3qt[j/8], l3qt);
2792*4882a593Smuzhiyun }
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun /* vlantype */
2795*4882a593Smuzhiyun out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun /* vlantci */
2798*4882a593Smuzhiyun out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun /* ecamptr */
2801*4882a593Smuzhiyun out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun /* RBDQPTR */
2804*4882a593Smuzhiyun /* Size varies with number of Rx queues */
2805*4882a593Smuzhiyun ugeth->rx_bd_qs_tbl_offset =
2806*4882a593Smuzhiyun qe_muram_alloc(ug_info->numQueuesRx *
2807*4882a593Smuzhiyun (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2808*4882a593Smuzhiyun sizeof(struct ucc_geth_rx_prefetched_bds)),
2809*4882a593Smuzhiyun UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
2810*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->rx_bd_qs_tbl_offset)) {
2811*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2812*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_rx_bd_qs_tbl\n");
2813*4882a593Smuzhiyun return -ENOMEM;
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun ugeth->p_rx_bd_qs_tbl =
2817*4882a593Smuzhiyun (struct ucc_geth_rx_bd_queues_entry __iomem *) qe_muram_addr(ugeth->
2818*4882a593Smuzhiyun rx_bd_qs_tbl_offset);
2819*4882a593Smuzhiyun out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
2820*4882a593Smuzhiyun /* Zero out p_rx_bd_qs_tbl */
2821*4882a593Smuzhiyun memset_io((void __iomem *)ugeth->p_rx_bd_qs_tbl,
2822*4882a593Smuzhiyun 0,
2823*4882a593Smuzhiyun ug_info->numQueuesRx * (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2824*4882a593Smuzhiyun sizeof(struct ucc_geth_rx_prefetched_bds)));
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun /* Setup the table */
2827*4882a593Smuzhiyun /* Assume BD rings are already established */
2828*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesRx; i++) {
2829*4882a593Smuzhiyun if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2830*4882a593Smuzhiyun out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2831*4882a593Smuzhiyun (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
2832*4882a593Smuzhiyun } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2833*4882a593Smuzhiyun MEM_PART_MURAM) {
2834*4882a593Smuzhiyun out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2835*4882a593Smuzhiyun (u32)qe_muram_dma(ugeth->p_rx_bd_ring[i]));
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun /* rest of fields handled by QE */
2838*4882a593Smuzhiyun }
2839*4882a593Smuzhiyun
2840*4882a593Smuzhiyun /* remoder */
2841*4882a593Smuzhiyun /* Already has speed set */
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun if (ugeth->rx_extended_features)
2844*4882a593Smuzhiyun remoder |= REMODER_RX_EXTENDED_FEATURES;
2845*4882a593Smuzhiyun if (ug_info->rxExtendedFiltering)
2846*4882a593Smuzhiyun remoder |= REMODER_RX_EXTENDED_FILTERING;
2847*4882a593Smuzhiyun if (ug_info->dynamicMaxFrameLength)
2848*4882a593Smuzhiyun remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
2849*4882a593Smuzhiyun if (ug_info->dynamicMinFrameLength)
2850*4882a593Smuzhiyun remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
2851*4882a593Smuzhiyun remoder |=
2852*4882a593Smuzhiyun ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
2853*4882a593Smuzhiyun remoder |=
2854*4882a593Smuzhiyun ug_info->
2855*4882a593Smuzhiyun vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
2856*4882a593Smuzhiyun remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
2857*4882a593Smuzhiyun remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
2858*4882a593Smuzhiyun if (ug_info->ipCheckSumCheck)
2859*4882a593Smuzhiyun remoder |= REMODER_IP_CHECKSUM_CHECK;
2860*4882a593Smuzhiyun if (ug_info->ipAddressAlignment)
2861*4882a593Smuzhiyun remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
2862*4882a593Smuzhiyun out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun /* Note that this function must be called */
2865*4882a593Smuzhiyun /* ONLY AFTER p_tx_fw_statistics_pram */
2866*4882a593Smuzhiyun /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
2867*4882a593Smuzhiyun init_firmware_statistics_gathering_mode((ug_info->
2868*4882a593Smuzhiyun statisticsMode &
2869*4882a593Smuzhiyun UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
2870*4882a593Smuzhiyun (ug_info->statisticsMode &
2871*4882a593Smuzhiyun UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
2872*4882a593Smuzhiyun &ugeth->p_tx_glbl_pram->txrmonbaseptr,
2873*4882a593Smuzhiyun ugeth->tx_fw_statistics_pram_offset,
2874*4882a593Smuzhiyun &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
2875*4882a593Smuzhiyun ugeth->rx_fw_statistics_pram_offset,
2876*4882a593Smuzhiyun &ugeth->p_tx_glbl_pram->temoder,
2877*4882a593Smuzhiyun &ugeth->p_rx_glbl_pram->remoder);
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun /* function code register */
2880*4882a593Smuzhiyun out_8(&ugeth->p_rx_glbl_pram->rstate, function_code);
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun /* initialize extended filtering */
2883*4882a593Smuzhiyun if (ug_info->rxExtendedFiltering) {
2884*4882a593Smuzhiyun if (!ug_info->extendedFilteringChainPointer) {
2885*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2886*4882a593Smuzhiyun pr_err("Null Extended Filtering Chain Pointer\n");
2887*4882a593Smuzhiyun return -EINVAL;
2888*4882a593Smuzhiyun }
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun /* Allocate memory for extended filtering Mode Global
2891*4882a593Smuzhiyun Parameters */
2892*4882a593Smuzhiyun ugeth->exf_glbl_param_offset =
2893*4882a593Smuzhiyun qe_muram_alloc(sizeof(struct ucc_geth_exf_global_pram),
2894*4882a593Smuzhiyun UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
2895*4882a593Smuzhiyun if (IS_ERR_VALUE(ugeth->exf_glbl_param_offset)) {
2896*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2897*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_exf_glbl_param\n");
2898*4882a593Smuzhiyun return -ENOMEM;
2899*4882a593Smuzhiyun }
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun ugeth->p_exf_glbl_param =
2902*4882a593Smuzhiyun (struct ucc_geth_exf_global_pram __iomem *) qe_muram_addr(ugeth->
2903*4882a593Smuzhiyun exf_glbl_param_offset);
2904*4882a593Smuzhiyun out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
2905*4882a593Smuzhiyun ugeth->exf_glbl_param_offset);
2906*4882a593Smuzhiyun out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
2907*4882a593Smuzhiyun (u32) ug_info->extendedFilteringChainPointer);
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun } else { /* initialize 82xx style address filtering */
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun /* Init individual address recognition registers to disabled */
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun for (j = 0; j < NUM_OF_PADDRS; j++)
2914*4882a593Smuzhiyun ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
2915*4882a593Smuzhiyun
2916*4882a593Smuzhiyun p_82xx_addr_filt =
2917*4882a593Smuzhiyun (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
2918*4882a593Smuzhiyun p_rx_glbl_pram->addressfiltering;
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2921*4882a593Smuzhiyun ENET_ADDR_TYPE_GROUP);
2922*4882a593Smuzhiyun ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2923*4882a593Smuzhiyun ENET_ADDR_TYPE_INDIVIDUAL);
2924*4882a593Smuzhiyun }
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun /*
2927*4882a593Smuzhiyun * Initialize UCC at QE level
2928*4882a593Smuzhiyun */
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun command = QE_INIT_TX_RX;
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun /* Allocate shadow InitEnet command parameter structure.
2933*4882a593Smuzhiyun * This is needed because after the InitEnet command is executed,
2934*4882a593Smuzhiyun * the structure in DPRAM is released, because DPRAM is a premium
2935*4882a593Smuzhiyun * resource.
2936*4882a593Smuzhiyun * This shadow structure keeps a copy of what was done so that the
2937*4882a593Smuzhiyun * allocated resources can be released when the channel is freed.
2938*4882a593Smuzhiyun */
2939*4882a593Smuzhiyun if (!(ugeth->p_init_enet_param_shadow =
2940*4882a593Smuzhiyun kmalloc(sizeof(struct ucc_geth_init_pram), GFP_KERNEL))) {
2941*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2942*4882a593Smuzhiyun pr_err("Can not allocate memory for p_UccInitEnetParamShadows\n");
2943*4882a593Smuzhiyun return -ENOMEM;
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun /* Zero out *p_init_enet_param_shadow */
2946*4882a593Smuzhiyun memset((char *)ugeth->p_init_enet_param_shadow,
2947*4882a593Smuzhiyun 0, sizeof(struct ucc_geth_init_pram));
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun /* Fill shadow InitEnet command parameter structure */
2950*4882a593Smuzhiyun
2951*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit1 =
2952*4882a593Smuzhiyun ENET_INIT_PARAM_MAGIC_RES_INIT1;
2953*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit2 =
2954*4882a593Smuzhiyun ENET_INIT_PARAM_MAGIC_RES_INIT2;
2955*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit3 =
2956*4882a593Smuzhiyun ENET_INIT_PARAM_MAGIC_RES_INIT3;
2957*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit4 =
2958*4882a593Smuzhiyun ENET_INIT_PARAM_MAGIC_RES_INIT4;
2959*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit5 =
2960*4882a593Smuzhiyun ENET_INIT_PARAM_MAGIC_RES_INIT5;
2961*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2962*4882a593Smuzhiyun ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
2963*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2964*4882a593Smuzhiyun ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2967*4882a593Smuzhiyun ugeth->rx_glbl_pram_offset | ug_info->riscRx;
2968*4882a593Smuzhiyun if ((ug_info->largestexternallookupkeysize !=
2969*4882a593Smuzhiyun QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE) &&
2970*4882a593Smuzhiyun (ug_info->largestexternallookupkeysize !=
2971*4882a593Smuzhiyun QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES) &&
2972*4882a593Smuzhiyun (ug_info->largestexternallookupkeysize !=
2973*4882a593Smuzhiyun QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
2974*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
2975*4882a593Smuzhiyun pr_err("Invalid largest External Lookup Key Size\n");
2976*4882a593Smuzhiyun return -EINVAL;
2977*4882a593Smuzhiyun }
2978*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
2979*4882a593Smuzhiyun ug_info->largestexternallookupkeysize;
2980*4882a593Smuzhiyun size = sizeof(struct ucc_geth_thread_rx_pram);
2981*4882a593Smuzhiyun if (ug_info->rxExtendedFiltering) {
2982*4882a593Smuzhiyun size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
2983*4882a593Smuzhiyun if (ug_info->largestexternallookupkeysize ==
2984*4882a593Smuzhiyun QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
2985*4882a593Smuzhiyun size +=
2986*4882a593Smuzhiyun THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
2987*4882a593Smuzhiyun if (ug_info->largestexternallookupkeysize ==
2988*4882a593Smuzhiyun QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
2989*4882a593Smuzhiyun size +=
2990*4882a593Smuzhiyun THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
2991*4882a593Smuzhiyun }
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
2994*4882a593Smuzhiyun p_init_enet_param_shadow->rxthread[0]),
2995*4882a593Smuzhiyun (u8) (numThreadsRxNumerical + 1)
2996*4882a593Smuzhiyun /* Rx needs one extra for terminator */
2997*4882a593Smuzhiyun , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
2998*4882a593Smuzhiyun ug_info->riscRx, 1)) != 0) {
2999*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
3000*4882a593Smuzhiyun pr_err("Can not fill p_init_enet_param_shadow\n");
3001*4882a593Smuzhiyun return ret_val;
3002*4882a593Smuzhiyun }
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->txglobal =
3005*4882a593Smuzhiyun ugeth->tx_glbl_pram_offset | ug_info->riscTx;
3006*4882a593Smuzhiyun if ((ret_val =
3007*4882a593Smuzhiyun fill_init_enet_entries(ugeth,
3008*4882a593Smuzhiyun &(ugeth->p_init_enet_param_shadow->
3009*4882a593Smuzhiyun txthread[0]), numThreadsTxNumerical,
3010*4882a593Smuzhiyun sizeof(struct ucc_geth_thread_tx_pram),
3011*4882a593Smuzhiyun UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
3012*4882a593Smuzhiyun ug_info->riscTx, 0)) != 0) {
3013*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
3014*4882a593Smuzhiyun pr_err("Can not fill p_init_enet_param_shadow\n");
3015*4882a593Smuzhiyun return ret_val;
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun /* Load Rx bds with buffers */
3019*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesRx; i++) {
3020*4882a593Smuzhiyun if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
3021*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
3022*4882a593Smuzhiyun pr_err("Can not fill Rx bds with buffers\n");
3023*4882a593Smuzhiyun return ret_val;
3024*4882a593Smuzhiyun }
3025*4882a593Smuzhiyun }
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun /* Allocate InitEnet command parameter structure */
3028*4882a593Smuzhiyun init_enet_pram_offset = qe_muram_alloc(sizeof(struct ucc_geth_init_pram), 4);
3029*4882a593Smuzhiyun if (IS_ERR_VALUE(init_enet_pram_offset)) {
3030*4882a593Smuzhiyun if (netif_msg_ifup(ugeth))
3031*4882a593Smuzhiyun pr_err("Can not allocate DPRAM memory for p_init_enet_pram\n");
3032*4882a593Smuzhiyun return -ENOMEM;
3033*4882a593Smuzhiyun }
3034*4882a593Smuzhiyun p_init_enet_pram =
3035*4882a593Smuzhiyun (struct ucc_geth_init_pram __iomem *) qe_muram_addr(init_enet_pram_offset);
3036*4882a593Smuzhiyun
3037*4882a593Smuzhiyun /* Copy shadow InitEnet command parameter structure into PRAM */
3038*4882a593Smuzhiyun out_8(&p_init_enet_pram->resinit1,
3039*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit1);
3040*4882a593Smuzhiyun out_8(&p_init_enet_pram->resinit2,
3041*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit2);
3042*4882a593Smuzhiyun out_8(&p_init_enet_pram->resinit3,
3043*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit3);
3044*4882a593Smuzhiyun out_8(&p_init_enet_pram->resinit4,
3045*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit4);
3046*4882a593Smuzhiyun out_be16(&p_init_enet_pram->resinit5,
3047*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->resinit5);
3048*4882a593Smuzhiyun out_8(&p_init_enet_pram->largestexternallookupkeysize,
3049*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->largestexternallookupkeysize);
3050*4882a593Smuzhiyun out_be32(&p_init_enet_pram->rgftgfrxglobal,
3051*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
3052*4882a593Smuzhiyun for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
3053*4882a593Smuzhiyun out_be32(&p_init_enet_pram->rxthread[i],
3054*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->rxthread[i]);
3055*4882a593Smuzhiyun out_be32(&p_init_enet_pram->txglobal,
3056*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->txglobal);
3057*4882a593Smuzhiyun for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
3058*4882a593Smuzhiyun out_be32(&p_init_enet_pram->txthread[i],
3059*4882a593Smuzhiyun ugeth->p_init_enet_param_shadow->txthread[i]);
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun /* Issue QE command */
3062*4882a593Smuzhiyun cecr_subblock =
3063*4882a593Smuzhiyun ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
3064*4882a593Smuzhiyun qe_issue_cmd(command, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
3065*4882a593Smuzhiyun init_enet_pram_offset);
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun /* Free InitEnet command parameter */
3068*4882a593Smuzhiyun qe_muram_free(init_enet_pram_offset);
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun return 0;
3071*4882a593Smuzhiyun }
3072*4882a593Smuzhiyun
3073*4882a593Smuzhiyun /* This is called by the kernel when a frame is ready for transmission. */
3074*4882a593Smuzhiyun /* It is pointed to by the dev->hard_start_xmit function pointer */
3075*4882a593Smuzhiyun static netdev_tx_t
ucc_geth_start_xmit(struct sk_buff * skb,struct net_device * dev)3076*4882a593Smuzhiyun ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
3077*4882a593Smuzhiyun {
3078*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3079*4882a593Smuzhiyun #ifdef CONFIG_UGETH_TX_ON_DEMAND
3080*4882a593Smuzhiyun struct ucc_fast_private *uccf;
3081*4882a593Smuzhiyun #endif
3082*4882a593Smuzhiyun u8 __iomem *bd; /* BD pointer */
3083*4882a593Smuzhiyun u32 bd_status;
3084*4882a593Smuzhiyun u8 txQ = 0;
3085*4882a593Smuzhiyun unsigned long flags;
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun netdev_sent_queue(dev, skb->len);
3090*4882a593Smuzhiyun spin_lock_irqsave(&ugeth->lock, flags);
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun dev->stats.tx_bytes += skb->len;
3093*4882a593Smuzhiyun
3094*4882a593Smuzhiyun /* Start from the next BD that should be filled */
3095*4882a593Smuzhiyun bd = ugeth->txBd[txQ];
3096*4882a593Smuzhiyun bd_status = in_be32((u32 __iomem *)bd);
3097*4882a593Smuzhiyun /* Save the skb pointer so we can free it later */
3098*4882a593Smuzhiyun ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun /* Update the current skb pointer (wrapping if this was the last) */
3101*4882a593Smuzhiyun ugeth->skb_curtx[txQ] =
3102*4882a593Smuzhiyun (ugeth->skb_curtx[txQ] +
3103*4882a593Smuzhiyun 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun /* set up the buffer descriptor */
3106*4882a593Smuzhiyun out_be32(&((struct qe_bd __iomem *)bd)->buf,
3107*4882a593Smuzhiyun dma_map_single(ugeth->dev, skb->data,
3108*4882a593Smuzhiyun skb->len, DMA_TO_DEVICE));
3109*4882a593Smuzhiyun
3110*4882a593Smuzhiyun /* printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data); */
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun /* set bd status and length */
3115*4882a593Smuzhiyun out_be32((u32 __iomem *)bd, bd_status);
3116*4882a593Smuzhiyun
3117*4882a593Smuzhiyun /* Move to next BD in the ring */
3118*4882a593Smuzhiyun if (!(bd_status & T_W))
3119*4882a593Smuzhiyun bd += sizeof(struct qe_bd);
3120*4882a593Smuzhiyun else
3121*4882a593Smuzhiyun bd = ugeth->p_tx_bd_ring[txQ];
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun /* If the next BD still needs to be cleaned up, then the bds
3124*4882a593Smuzhiyun are full. We need to tell the kernel to stop sending us stuff. */
3125*4882a593Smuzhiyun if (bd == ugeth->confBd[txQ]) {
3126*4882a593Smuzhiyun if (!netif_queue_stopped(dev))
3127*4882a593Smuzhiyun netif_stop_queue(dev);
3128*4882a593Smuzhiyun }
3129*4882a593Smuzhiyun
3130*4882a593Smuzhiyun ugeth->txBd[txQ] = bd;
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun skb_tx_timestamp(skb);
3133*4882a593Smuzhiyun
3134*4882a593Smuzhiyun if (ugeth->p_scheduler) {
3135*4882a593Smuzhiyun ugeth->cpucount[txQ]++;
3136*4882a593Smuzhiyun /* Indicate to QE that there are more Tx bds ready for
3137*4882a593Smuzhiyun transmission */
3138*4882a593Smuzhiyun /* This is done by writing a running counter of the bd
3139*4882a593Smuzhiyun count to the scheduler PRAM. */
3140*4882a593Smuzhiyun out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun
3143*4882a593Smuzhiyun #ifdef CONFIG_UGETH_TX_ON_DEMAND
3144*4882a593Smuzhiyun uccf = ugeth->uccf;
3145*4882a593Smuzhiyun out_be16(uccf->p_utodr, UCC_FAST_TOD);
3146*4882a593Smuzhiyun #endif
3147*4882a593Smuzhiyun spin_unlock_irqrestore(&ugeth->lock, flags);
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun return NETDEV_TX_OK;
3150*4882a593Smuzhiyun }
3151*4882a593Smuzhiyun
ucc_geth_rx(struct ucc_geth_private * ugeth,u8 rxQ,int rx_work_limit)3152*4882a593Smuzhiyun static int ucc_geth_rx(struct ucc_geth_private *ugeth, u8 rxQ, int rx_work_limit)
3153*4882a593Smuzhiyun {
3154*4882a593Smuzhiyun struct sk_buff *skb;
3155*4882a593Smuzhiyun u8 __iomem *bd;
3156*4882a593Smuzhiyun u16 length, howmany = 0;
3157*4882a593Smuzhiyun u32 bd_status;
3158*4882a593Smuzhiyun u8 *bdBuffer;
3159*4882a593Smuzhiyun struct net_device *dev;
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun dev = ugeth->ndev;
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun /* collect received buffers */
3166*4882a593Smuzhiyun bd = ugeth->rxBd[rxQ];
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun bd_status = in_be32((u32 __iomem *)bd);
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun /* while there are received buffers and BD is full (~R_E) */
3171*4882a593Smuzhiyun while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
3172*4882a593Smuzhiyun bdBuffer = (u8 *) in_be32(&((struct qe_bd __iomem *)bd)->buf);
3173*4882a593Smuzhiyun length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
3174*4882a593Smuzhiyun skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
3175*4882a593Smuzhiyun
3176*4882a593Smuzhiyun /* determine whether buffer is first, last, first and last
3177*4882a593Smuzhiyun (single buffer frame) or middle (not first and not last) */
3178*4882a593Smuzhiyun if (!skb ||
3179*4882a593Smuzhiyun (!(bd_status & (R_F | R_L))) ||
3180*4882a593Smuzhiyun (bd_status & R_ERRORS_FATAL)) {
3181*4882a593Smuzhiyun if (netif_msg_rx_err(ugeth))
3182*4882a593Smuzhiyun pr_err("%d: ERROR!!! skb - 0x%08x\n",
3183*4882a593Smuzhiyun __LINE__, (u32)skb);
3184*4882a593Smuzhiyun dev_kfree_skb(skb);
3185*4882a593Smuzhiyun
3186*4882a593Smuzhiyun ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
3187*4882a593Smuzhiyun dev->stats.rx_dropped++;
3188*4882a593Smuzhiyun } else {
3189*4882a593Smuzhiyun dev->stats.rx_packets++;
3190*4882a593Smuzhiyun howmany++;
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun /* Prep the skb for the packet */
3193*4882a593Smuzhiyun skb_put(skb, length);
3194*4882a593Smuzhiyun
3195*4882a593Smuzhiyun /* Tell the skb what kind of packet this is */
3196*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, ugeth->ndev);
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun dev->stats.rx_bytes += length;
3199*4882a593Smuzhiyun /* Send the packet up the stack */
3200*4882a593Smuzhiyun netif_receive_skb(skb);
3201*4882a593Smuzhiyun }
3202*4882a593Smuzhiyun
3203*4882a593Smuzhiyun skb = get_new_skb(ugeth, bd);
3204*4882a593Smuzhiyun if (!skb) {
3205*4882a593Smuzhiyun if (netif_msg_rx_err(ugeth))
3206*4882a593Smuzhiyun pr_warn("No Rx Data Buffer\n");
3207*4882a593Smuzhiyun dev->stats.rx_dropped++;
3208*4882a593Smuzhiyun break;
3209*4882a593Smuzhiyun }
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun /* update to point at the next skb */
3214*4882a593Smuzhiyun ugeth->skb_currx[rxQ] =
3215*4882a593Smuzhiyun (ugeth->skb_currx[rxQ] +
3216*4882a593Smuzhiyun 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun if (bd_status & R_W)
3219*4882a593Smuzhiyun bd = ugeth->p_rx_bd_ring[rxQ];
3220*4882a593Smuzhiyun else
3221*4882a593Smuzhiyun bd += sizeof(struct qe_bd);
3222*4882a593Smuzhiyun
3223*4882a593Smuzhiyun bd_status = in_be32((u32 __iomem *)bd);
3224*4882a593Smuzhiyun }
3225*4882a593Smuzhiyun
3226*4882a593Smuzhiyun ugeth->rxBd[rxQ] = bd;
3227*4882a593Smuzhiyun return howmany;
3228*4882a593Smuzhiyun }
3229*4882a593Smuzhiyun
ucc_geth_tx(struct net_device * dev,u8 txQ)3230*4882a593Smuzhiyun static int ucc_geth_tx(struct net_device *dev, u8 txQ)
3231*4882a593Smuzhiyun {
3232*4882a593Smuzhiyun /* Start from the next BD that should be filled */
3233*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3234*4882a593Smuzhiyun unsigned int bytes_sent = 0;
3235*4882a593Smuzhiyun int howmany = 0;
3236*4882a593Smuzhiyun u8 __iomem *bd; /* BD pointer */
3237*4882a593Smuzhiyun u32 bd_status;
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun bd = ugeth->confBd[txQ];
3240*4882a593Smuzhiyun bd_status = in_be32((u32 __iomem *)bd);
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun /* Normal processing. */
3243*4882a593Smuzhiyun while ((bd_status & T_R) == 0) {
3244*4882a593Smuzhiyun struct sk_buff *skb;
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun /* BD contains already transmitted buffer. */
3247*4882a593Smuzhiyun /* Handle the transmitted buffer and release */
3248*4882a593Smuzhiyun /* the BD to be used with the current frame */
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun skb = ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]];
3251*4882a593Smuzhiyun if (!skb)
3252*4882a593Smuzhiyun break;
3253*4882a593Smuzhiyun howmany++;
3254*4882a593Smuzhiyun bytes_sent += skb->len;
3255*4882a593Smuzhiyun dev->stats.tx_packets++;
3256*4882a593Smuzhiyun
3257*4882a593Smuzhiyun dev_consume_skb_any(skb);
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
3260*4882a593Smuzhiyun ugeth->skb_dirtytx[txQ] =
3261*4882a593Smuzhiyun (ugeth->skb_dirtytx[txQ] +
3262*4882a593Smuzhiyun 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun /* We freed a buffer, so now we can restart transmission */
3265*4882a593Smuzhiyun if (netif_queue_stopped(dev))
3266*4882a593Smuzhiyun netif_wake_queue(dev);
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun /* Advance the confirmation BD pointer */
3269*4882a593Smuzhiyun if (!(bd_status & T_W))
3270*4882a593Smuzhiyun bd += sizeof(struct qe_bd);
3271*4882a593Smuzhiyun else
3272*4882a593Smuzhiyun bd = ugeth->p_tx_bd_ring[txQ];
3273*4882a593Smuzhiyun bd_status = in_be32((u32 __iomem *)bd);
3274*4882a593Smuzhiyun }
3275*4882a593Smuzhiyun ugeth->confBd[txQ] = bd;
3276*4882a593Smuzhiyun netdev_completed_queue(dev, howmany, bytes_sent);
3277*4882a593Smuzhiyun return 0;
3278*4882a593Smuzhiyun }
3279*4882a593Smuzhiyun
ucc_geth_poll(struct napi_struct * napi,int budget)3280*4882a593Smuzhiyun static int ucc_geth_poll(struct napi_struct *napi, int budget)
3281*4882a593Smuzhiyun {
3282*4882a593Smuzhiyun struct ucc_geth_private *ugeth = container_of(napi, struct ucc_geth_private, napi);
3283*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
3284*4882a593Smuzhiyun int howmany, i;
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun ug_info = ugeth->ug_info;
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun /* Tx event processing */
3289*4882a593Smuzhiyun spin_lock(&ugeth->lock);
3290*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesTx; i++)
3291*4882a593Smuzhiyun ucc_geth_tx(ugeth->ndev, i);
3292*4882a593Smuzhiyun spin_unlock(&ugeth->lock);
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun howmany = 0;
3295*4882a593Smuzhiyun for (i = 0; i < ug_info->numQueuesRx; i++)
3296*4882a593Smuzhiyun howmany += ucc_geth_rx(ugeth, i, budget - howmany);
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun if (howmany < budget) {
3299*4882a593Smuzhiyun napi_complete_done(napi, howmany);
3300*4882a593Smuzhiyun setbits32(ugeth->uccf->p_uccm, UCCE_RX_EVENTS | UCCE_TX_EVENTS);
3301*4882a593Smuzhiyun }
3302*4882a593Smuzhiyun
3303*4882a593Smuzhiyun return howmany;
3304*4882a593Smuzhiyun }
3305*4882a593Smuzhiyun
ucc_geth_irq_handler(int irq,void * info)3306*4882a593Smuzhiyun static irqreturn_t ucc_geth_irq_handler(int irq, void *info)
3307*4882a593Smuzhiyun {
3308*4882a593Smuzhiyun struct net_device *dev = info;
3309*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3310*4882a593Smuzhiyun struct ucc_fast_private *uccf;
3311*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
3312*4882a593Smuzhiyun register u32 ucce;
3313*4882a593Smuzhiyun register u32 uccm;
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
3316*4882a593Smuzhiyun
3317*4882a593Smuzhiyun uccf = ugeth->uccf;
3318*4882a593Smuzhiyun ug_info = ugeth->ug_info;
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun /* read and clear events */
3321*4882a593Smuzhiyun ucce = (u32) in_be32(uccf->p_ucce);
3322*4882a593Smuzhiyun uccm = (u32) in_be32(uccf->p_uccm);
3323*4882a593Smuzhiyun ucce &= uccm;
3324*4882a593Smuzhiyun out_be32(uccf->p_ucce, ucce);
3325*4882a593Smuzhiyun
3326*4882a593Smuzhiyun /* check for receive events that require processing */
3327*4882a593Smuzhiyun if (ucce & (UCCE_RX_EVENTS | UCCE_TX_EVENTS)) {
3328*4882a593Smuzhiyun if (napi_schedule_prep(&ugeth->napi)) {
3329*4882a593Smuzhiyun uccm &= ~(UCCE_RX_EVENTS | UCCE_TX_EVENTS);
3330*4882a593Smuzhiyun out_be32(uccf->p_uccm, uccm);
3331*4882a593Smuzhiyun __napi_schedule(&ugeth->napi);
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun }
3334*4882a593Smuzhiyun
3335*4882a593Smuzhiyun /* Errors and other events */
3336*4882a593Smuzhiyun if (ucce & UCCE_OTHER) {
3337*4882a593Smuzhiyun if (ucce & UCC_GETH_UCCE_BSY)
3338*4882a593Smuzhiyun dev->stats.rx_errors++;
3339*4882a593Smuzhiyun if (ucce & UCC_GETH_UCCE_TXE)
3340*4882a593Smuzhiyun dev->stats.tx_errors++;
3341*4882a593Smuzhiyun }
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun return IRQ_HANDLED;
3344*4882a593Smuzhiyun }
3345*4882a593Smuzhiyun
3346*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3347*4882a593Smuzhiyun /*
3348*4882a593Smuzhiyun * Polling 'interrupt' - used by things like netconsole to send skbs
3349*4882a593Smuzhiyun * without having to re-enable interrupts. It's not called while
3350*4882a593Smuzhiyun * the interrupt routine is executing.
3351*4882a593Smuzhiyun */
ucc_netpoll(struct net_device * dev)3352*4882a593Smuzhiyun static void ucc_netpoll(struct net_device *dev)
3353*4882a593Smuzhiyun {
3354*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3355*4882a593Smuzhiyun int irq = ugeth->ug_info->uf_info.irq;
3356*4882a593Smuzhiyun
3357*4882a593Smuzhiyun disable_irq(irq);
3358*4882a593Smuzhiyun ucc_geth_irq_handler(irq, dev);
3359*4882a593Smuzhiyun enable_irq(irq);
3360*4882a593Smuzhiyun }
3361*4882a593Smuzhiyun #endif /* CONFIG_NET_POLL_CONTROLLER */
3362*4882a593Smuzhiyun
ucc_geth_set_mac_addr(struct net_device * dev,void * p)3363*4882a593Smuzhiyun static int ucc_geth_set_mac_addr(struct net_device *dev, void *p)
3364*4882a593Smuzhiyun {
3365*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3366*4882a593Smuzhiyun struct sockaddr *addr = p;
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
3369*4882a593Smuzhiyun return -EADDRNOTAVAIL;
3370*4882a593Smuzhiyun
3371*4882a593Smuzhiyun memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun /*
3374*4882a593Smuzhiyun * If device is not running, we will set mac addr register
3375*4882a593Smuzhiyun * when opening the device.
3376*4882a593Smuzhiyun */
3377*4882a593Smuzhiyun if (!netif_running(dev))
3378*4882a593Smuzhiyun return 0;
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun spin_lock_irq(&ugeth->lock);
3381*4882a593Smuzhiyun init_mac_station_addr_regs(dev->dev_addr[0],
3382*4882a593Smuzhiyun dev->dev_addr[1],
3383*4882a593Smuzhiyun dev->dev_addr[2],
3384*4882a593Smuzhiyun dev->dev_addr[3],
3385*4882a593Smuzhiyun dev->dev_addr[4],
3386*4882a593Smuzhiyun dev->dev_addr[5],
3387*4882a593Smuzhiyun &ugeth->ug_regs->macstnaddr1,
3388*4882a593Smuzhiyun &ugeth->ug_regs->macstnaddr2);
3389*4882a593Smuzhiyun spin_unlock_irq(&ugeth->lock);
3390*4882a593Smuzhiyun
3391*4882a593Smuzhiyun return 0;
3392*4882a593Smuzhiyun }
3393*4882a593Smuzhiyun
ucc_geth_init_mac(struct ucc_geth_private * ugeth)3394*4882a593Smuzhiyun static int ucc_geth_init_mac(struct ucc_geth_private *ugeth)
3395*4882a593Smuzhiyun {
3396*4882a593Smuzhiyun struct net_device *dev = ugeth->ndev;
3397*4882a593Smuzhiyun int err;
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun err = ucc_struct_init(ugeth);
3400*4882a593Smuzhiyun if (err) {
3401*4882a593Smuzhiyun netif_err(ugeth, ifup, dev, "Cannot configure internal struct, aborting\n");
3402*4882a593Smuzhiyun goto err;
3403*4882a593Smuzhiyun }
3404*4882a593Smuzhiyun
3405*4882a593Smuzhiyun err = ucc_geth_startup(ugeth);
3406*4882a593Smuzhiyun if (err) {
3407*4882a593Smuzhiyun netif_err(ugeth, ifup, dev, "Cannot configure net device, aborting\n");
3408*4882a593Smuzhiyun goto err;
3409*4882a593Smuzhiyun }
3410*4882a593Smuzhiyun
3411*4882a593Smuzhiyun err = adjust_enet_interface(ugeth);
3412*4882a593Smuzhiyun if (err) {
3413*4882a593Smuzhiyun netif_err(ugeth, ifup, dev, "Cannot configure net device, aborting\n");
3414*4882a593Smuzhiyun goto err;
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun /* Set MACSTNADDR1, MACSTNADDR2 */
3418*4882a593Smuzhiyun /* For more details see the hardware spec. */
3419*4882a593Smuzhiyun init_mac_station_addr_regs(dev->dev_addr[0],
3420*4882a593Smuzhiyun dev->dev_addr[1],
3421*4882a593Smuzhiyun dev->dev_addr[2],
3422*4882a593Smuzhiyun dev->dev_addr[3],
3423*4882a593Smuzhiyun dev->dev_addr[4],
3424*4882a593Smuzhiyun dev->dev_addr[5],
3425*4882a593Smuzhiyun &ugeth->ug_regs->macstnaddr1,
3426*4882a593Smuzhiyun &ugeth->ug_regs->macstnaddr2);
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
3429*4882a593Smuzhiyun if (err) {
3430*4882a593Smuzhiyun netif_err(ugeth, ifup, dev, "Cannot enable net device, aborting\n");
3431*4882a593Smuzhiyun goto err;
3432*4882a593Smuzhiyun }
3433*4882a593Smuzhiyun
3434*4882a593Smuzhiyun return 0;
3435*4882a593Smuzhiyun err:
3436*4882a593Smuzhiyun ucc_geth_stop(ugeth);
3437*4882a593Smuzhiyun return err;
3438*4882a593Smuzhiyun }
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun /* Called when something needs to use the ethernet device */
3441*4882a593Smuzhiyun /* Returns 0 for success. */
ucc_geth_open(struct net_device * dev)3442*4882a593Smuzhiyun static int ucc_geth_open(struct net_device *dev)
3443*4882a593Smuzhiyun {
3444*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3445*4882a593Smuzhiyun int err;
3446*4882a593Smuzhiyun
3447*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
3448*4882a593Smuzhiyun
3449*4882a593Smuzhiyun /* Test station address */
3450*4882a593Smuzhiyun if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
3451*4882a593Smuzhiyun netif_err(ugeth, ifup, dev,
3452*4882a593Smuzhiyun "Multicast address used for station address - is this what you wanted?\n");
3453*4882a593Smuzhiyun return -EINVAL;
3454*4882a593Smuzhiyun }
3455*4882a593Smuzhiyun
3456*4882a593Smuzhiyun err = init_phy(dev);
3457*4882a593Smuzhiyun if (err) {
3458*4882a593Smuzhiyun netif_err(ugeth, ifup, dev, "Cannot initialize PHY, aborting\n");
3459*4882a593Smuzhiyun return err;
3460*4882a593Smuzhiyun }
3461*4882a593Smuzhiyun
3462*4882a593Smuzhiyun err = ucc_geth_init_mac(ugeth);
3463*4882a593Smuzhiyun if (err) {
3464*4882a593Smuzhiyun netif_err(ugeth, ifup, dev, "Cannot initialize MAC, aborting\n");
3465*4882a593Smuzhiyun goto err;
3466*4882a593Smuzhiyun }
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun err = request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler,
3469*4882a593Smuzhiyun 0, "UCC Geth", dev);
3470*4882a593Smuzhiyun if (err) {
3471*4882a593Smuzhiyun netif_err(ugeth, ifup, dev, "Cannot get IRQ for net device, aborting\n");
3472*4882a593Smuzhiyun goto err;
3473*4882a593Smuzhiyun }
3474*4882a593Smuzhiyun
3475*4882a593Smuzhiyun phy_start(ugeth->phydev);
3476*4882a593Smuzhiyun napi_enable(&ugeth->napi);
3477*4882a593Smuzhiyun netdev_reset_queue(dev);
3478*4882a593Smuzhiyun netif_start_queue(dev);
3479*4882a593Smuzhiyun
3480*4882a593Smuzhiyun device_set_wakeup_capable(&dev->dev,
3481*4882a593Smuzhiyun qe_alive_during_sleep() || ugeth->phydev->irq);
3482*4882a593Smuzhiyun device_set_wakeup_enable(&dev->dev, ugeth->wol_en);
3483*4882a593Smuzhiyun
3484*4882a593Smuzhiyun return err;
3485*4882a593Smuzhiyun
3486*4882a593Smuzhiyun err:
3487*4882a593Smuzhiyun ucc_geth_stop(ugeth);
3488*4882a593Smuzhiyun return err;
3489*4882a593Smuzhiyun }
3490*4882a593Smuzhiyun
3491*4882a593Smuzhiyun /* Stops the kernel queue, and halts the controller */
ucc_geth_close(struct net_device * dev)3492*4882a593Smuzhiyun static int ucc_geth_close(struct net_device *dev)
3493*4882a593Smuzhiyun {
3494*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3495*4882a593Smuzhiyun
3496*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
3497*4882a593Smuzhiyun
3498*4882a593Smuzhiyun napi_disable(&ugeth->napi);
3499*4882a593Smuzhiyun
3500*4882a593Smuzhiyun cancel_work_sync(&ugeth->timeout_work);
3501*4882a593Smuzhiyun ucc_geth_stop(ugeth);
3502*4882a593Smuzhiyun phy_disconnect(ugeth->phydev);
3503*4882a593Smuzhiyun ugeth->phydev = NULL;
3504*4882a593Smuzhiyun
3505*4882a593Smuzhiyun free_irq(ugeth->ug_info->uf_info.irq, ugeth->ndev);
3506*4882a593Smuzhiyun
3507*4882a593Smuzhiyun netif_stop_queue(dev);
3508*4882a593Smuzhiyun netdev_reset_queue(dev);
3509*4882a593Smuzhiyun
3510*4882a593Smuzhiyun return 0;
3511*4882a593Smuzhiyun }
3512*4882a593Smuzhiyun
3513*4882a593Smuzhiyun /* Reopen device. This will reset the MAC and PHY. */
ucc_geth_timeout_work(struct work_struct * work)3514*4882a593Smuzhiyun static void ucc_geth_timeout_work(struct work_struct *work)
3515*4882a593Smuzhiyun {
3516*4882a593Smuzhiyun struct ucc_geth_private *ugeth;
3517*4882a593Smuzhiyun struct net_device *dev;
3518*4882a593Smuzhiyun
3519*4882a593Smuzhiyun ugeth = container_of(work, struct ucc_geth_private, timeout_work);
3520*4882a593Smuzhiyun dev = ugeth->ndev;
3521*4882a593Smuzhiyun
3522*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
3523*4882a593Smuzhiyun
3524*4882a593Smuzhiyun dev->stats.tx_errors++;
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun ugeth_dump_regs(ugeth);
3527*4882a593Smuzhiyun
3528*4882a593Smuzhiyun if (dev->flags & IFF_UP) {
3529*4882a593Smuzhiyun /*
3530*4882a593Smuzhiyun * Must reset MAC *and* PHY. This is done by reopening
3531*4882a593Smuzhiyun * the device.
3532*4882a593Smuzhiyun */
3533*4882a593Smuzhiyun netif_tx_stop_all_queues(dev);
3534*4882a593Smuzhiyun ucc_geth_stop(ugeth);
3535*4882a593Smuzhiyun ucc_geth_init_mac(ugeth);
3536*4882a593Smuzhiyun /* Must start PHY here */
3537*4882a593Smuzhiyun phy_start(ugeth->phydev);
3538*4882a593Smuzhiyun netif_tx_start_all_queues(dev);
3539*4882a593Smuzhiyun }
3540*4882a593Smuzhiyun
3541*4882a593Smuzhiyun netif_tx_schedule_all(dev);
3542*4882a593Smuzhiyun }
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun /*
3545*4882a593Smuzhiyun * ucc_geth_timeout gets called when a packet has not been
3546*4882a593Smuzhiyun * transmitted after a set amount of time.
3547*4882a593Smuzhiyun */
ucc_geth_timeout(struct net_device * dev,unsigned int txqueue)3548*4882a593Smuzhiyun static void ucc_geth_timeout(struct net_device *dev, unsigned int txqueue)
3549*4882a593Smuzhiyun {
3550*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3551*4882a593Smuzhiyun
3552*4882a593Smuzhiyun schedule_work(&ugeth->timeout_work);
3553*4882a593Smuzhiyun }
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun
3556*4882a593Smuzhiyun #ifdef CONFIG_PM
3557*4882a593Smuzhiyun
ucc_geth_suspend(struct platform_device * ofdev,pm_message_t state)3558*4882a593Smuzhiyun static int ucc_geth_suspend(struct platform_device *ofdev, pm_message_t state)
3559*4882a593Smuzhiyun {
3560*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(ofdev);
3561*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(ndev);
3562*4882a593Smuzhiyun
3563*4882a593Smuzhiyun if (!netif_running(ndev))
3564*4882a593Smuzhiyun return 0;
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun netif_device_detach(ndev);
3567*4882a593Smuzhiyun napi_disable(&ugeth->napi);
3568*4882a593Smuzhiyun
3569*4882a593Smuzhiyun /*
3570*4882a593Smuzhiyun * Disable the controller, otherwise we'll wakeup on any network
3571*4882a593Smuzhiyun * activity.
3572*4882a593Smuzhiyun */
3573*4882a593Smuzhiyun ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
3574*4882a593Smuzhiyun
3575*4882a593Smuzhiyun if (ugeth->wol_en & WAKE_MAGIC) {
3576*4882a593Smuzhiyun setbits32(ugeth->uccf->p_uccm, UCC_GETH_UCCE_MPD);
3577*4882a593Smuzhiyun setbits32(&ugeth->ug_regs->maccfg2, MACCFG2_MPE);
3578*4882a593Smuzhiyun ucc_fast_enable(ugeth->uccf, COMM_DIR_RX_AND_TX);
3579*4882a593Smuzhiyun } else if (!(ugeth->wol_en & WAKE_PHY)) {
3580*4882a593Smuzhiyun phy_stop(ugeth->phydev);
3581*4882a593Smuzhiyun }
3582*4882a593Smuzhiyun
3583*4882a593Smuzhiyun return 0;
3584*4882a593Smuzhiyun }
3585*4882a593Smuzhiyun
ucc_geth_resume(struct platform_device * ofdev)3586*4882a593Smuzhiyun static int ucc_geth_resume(struct platform_device *ofdev)
3587*4882a593Smuzhiyun {
3588*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(ofdev);
3589*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(ndev);
3590*4882a593Smuzhiyun int err;
3591*4882a593Smuzhiyun
3592*4882a593Smuzhiyun if (!netif_running(ndev))
3593*4882a593Smuzhiyun return 0;
3594*4882a593Smuzhiyun
3595*4882a593Smuzhiyun if (qe_alive_during_sleep()) {
3596*4882a593Smuzhiyun if (ugeth->wol_en & WAKE_MAGIC) {
3597*4882a593Smuzhiyun ucc_fast_disable(ugeth->uccf, COMM_DIR_RX_AND_TX);
3598*4882a593Smuzhiyun clrbits32(&ugeth->ug_regs->maccfg2, MACCFG2_MPE);
3599*4882a593Smuzhiyun clrbits32(ugeth->uccf->p_uccm, UCC_GETH_UCCE_MPD);
3600*4882a593Smuzhiyun }
3601*4882a593Smuzhiyun ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
3602*4882a593Smuzhiyun } else {
3603*4882a593Smuzhiyun /*
3604*4882a593Smuzhiyun * Full reinitialization is required if QE shuts down
3605*4882a593Smuzhiyun * during sleep.
3606*4882a593Smuzhiyun */
3607*4882a593Smuzhiyun ucc_geth_memclean(ugeth);
3608*4882a593Smuzhiyun
3609*4882a593Smuzhiyun err = ucc_geth_init_mac(ugeth);
3610*4882a593Smuzhiyun if (err) {
3611*4882a593Smuzhiyun netdev_err(ndev, "Cannot initialize MAC, aborting\n");
3612*4882a593Smuzhiyun return err;
3613*4882a593Smuzhiyun }
3614*4882a593Smuzhiyun }
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun ugeth->oldlink = 0;
3617*4882a593Smuzhiyun ugeth->oldspeed = 0;
3618*4882a593Smuzhiyun ugeth->oldduplex = -1;
3619*4882a593Smuzhiyun
3620*4882a593Smuzhiyun phy_stop(ugeth->phydev);
3621*4882a593Smuzhiyun phy_start(ugeth->phydev);
3622*4882a593Smuzhiyun
3623*4882a593Smuzhiyun napi_enable(&ugeth->napi);
3624*4882a593Smuzhiyun netif_device_attach(ndev);
3625*4882a593Smuzhiyun
3626*4882a593Smuzhiyun return 0;
3627*4882a593Smuzhiyun }
3628*4882a593Smuzhiyun
3629*4882a593Smuzhiyun #else
3630*4882a593Smuzhiyun #define ucc_geth_suspend NULL
3631*4882a593Smuzhiyun #define ucc_geth_resume NULL
3632*4882a593Smuzhiyun #endif
3633*4882a593Smuzhiyun
to_phy_interface(const char * phy_connection_type)3634*4882a593Smuzhiyun static phy_interface_t to_phy_interface(const char *phy_connection_type)
3635*4882a593Smuzhiyun {
3636*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "mii") == 0)
3637*4882a593Smuzhiyun return PHY_INTERFACE_MODE_MII;
3638*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "gmii") == 0)
3639*4882a593Smuzhiyun return PHY_INTERFACE_MODE_GMII;
3640*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "tbi") == 0)
3641*4882a593Smuzhiyun return PHY_INTERFACE_MODE_TBI;
3642*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "rmii") == 0)
3643*4882a593Smuzhiyun return PHY_INTERFACE_MODE_RMII;
3644*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "rgmii") == 0)
3645*4882a593Smuzhiyun return PHY_INTERFACE_MODE_RGMII;
3646*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "rgmii-id") == 0)
3647*4882a593Smuzhiyun return PHY_INTERFACE_MODE_RGMII_ID;
3648*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "rgmii-txid") == 0)
3649*4882a593Smuzhiyun return PHY_INTERFACE_MODE_RGMII_TXID;
3650*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "rgmii-rxid") == 0)
3651*4882a593Smuzhiyun return PHY_INTERFACE_MODE_RGMII_RXID;
3652*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "rtbi") == 0)
3653*4882a593Smuzhiyun return PHY_INTERFACE_MODE_RTBI;
3654*4882a593Smuzhiyun if (strcasecmp(phy_connection_type, "sgmii") == 0)
3655*4882a593Smuzhiyun return PHY_INTERFACE_MODE_SGMII;
3656*4882a593Smuzhiyun
3657*4882a593Smuzhiyun return PHY_INTERFACE_MODE_MII;
3658*4882a593Smuzhiyun }
3659*4882a593Smuzhiyun
ucc_geth_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)3660*4882a593Smuzhiyun static int ucc_geth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3661*4882a593Smuzhiyun {
3662*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun if (!netif_running(dev))
3665*4882a593Smuzhiyun return -EINVAL;
3666*4882a593Smuzhiyun
3667*4882a593Smuzhiyun if (!ugeth->phydev)
3668*4882a593Smuzhiyun return -ENODEV;
3669*4882a593Smuzhiyun
3670*4882a593Smuzhiyun return phy_mii_ioctl(ugeth->phydev, rq, cmd);
3671*4882a593Smuzhiyun }
3672*4882a593Smuzhiyun
3673*4882a593Smuzhiyun static const struct net_device_ops ucc_geth_netdev_ops = {
3674*4882a593Smuzhiyun .ndo_open = ucc_geth_open,
3675*4882a593Smuzhiyun .ndo_stop = ucc_geth_close,
3676*4882a593Smuzhiyun .ndo_start_xmit = ucc_geth_start_xmit,
3677*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
3678*4882a593Smuzhiyun .ndo_change_carrier = fixed_phy_change_carrier,
3679*4882a593Smuzhiyun .ndo_set_mac_address = ucc_geth_set_mac_addr,
3680*4882a593Smuzhiyun .ndo_set_rx_mode = ucc_geth_set_multi,
3681*4882a593Smuzhiyun .ndo_tx_timeout = ucc_geth_timeout,
3682*4882a593Smuzhiyun .ndo_do_ioctl = ucc_geth_ioctl,
3683*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3684*4882a593Smuzhiyun .ndo_poll_controller = ucc_netpoll,
3685*4882a593Smuzhiyun #endif
3686*4882a593Smuzhiyun };
3687*4882a593Smuzhiyun
ucc_geth_probe(struct platform_device * ofdev)3688*4882a593Smuzhiyun static int ucc_geth_probe(struct platform_device* ofdev)
3689*4882a593Smuzhiyun {
3690*4882a593Smuzhiyun struct device *device = &ofdev->dev;
3691*4882a593Smuzhiyun struct device_node *np = ofdev->dev.of_node;
3692*4882a593Smuzhiyun struct net_device *dev = NULL;
3693*4882a593Smuzhiyun struct ucc_geth_private *ugeth = NULL;
3694*4882a593Smuzhiyun struct ucc_geth_info *ug_info;
3695*4882a593Smuzhiyun struct resource res;
3696*4882a593Smuzhiyun int err, ucc_num, max_speed = 0;
3697*4882a593Smuzhiyun const unsigned int *prop;
3698*4882a593Smuzhiyun const char *sprop;
3699*4882a593Smuzhiyun const void *mac_addr;
3700*4882a593Smuzhiyun phy_interface_t phy_interface;
3701*4882a593Smuzhiyun static const int enet_to_speed[] = {
3702*4882a593Smuzhiyun SPEED_10, SPEED_10, SPEED_10,
3703*4882a593Smuzhiyun SPEED_100, SPEED_100, SPEED_100,
3704*4882a593Smuzhiyun SPEED_1000, SPEED_1000, SPEED_1000, SPEED_1000,
3705*4882a593Smuzhiyun };
3706*4882a593Smuzhiyun static const phy_interface_t enet_to_phy_interface[] = {
3707*4882a593Smuzhiyun PHY_INTERFACE_MODE_MII, PHY_INTERFACE_MODE_RMII,
3708*4882a593Smuzhiyun PHY_INTERFACE_MODE_RGMII, PHY_INTERFACE_MODE_MII,
3709*4882a593Smuzhiyun PHY_INTERFACE_MODE_RMII, PHY_INTERFACE_MODE_RGMII,
3710*4882a593Smuzhiyun PHY_INTERFACE_MODE_GMII, PHY_INTERFACE_MODE_RGMII,
3711*4882a593Smuzhiyun PHY_INTERFACE_MODE_TBI, PHY_INTERFACE_MODE_RTBI,
3712*4882a593Smuzhiyun PHY_INTERFACE_MODE_SGMII,
3713*4882a593Smuzhiyun };
3714*4882a593Smuzhiyun
3715*4882a593Smuzhiyun ugeth_vdbg("%s: IN", __func__);
3716*4882a593Smuzhiyun
3717*4882a593Smuzhiyun prop = of_get_property(np, "cell-index", NULL);
3718*4882a593Smuzhiyun if (!prop) {
3719*4882a593Smuzhiyun prop = of_get_property(np, "device-id", NULL);
3720*4882a593Smuzhiyun if (!prop)
3721*4882a593Smuzhiyun return -ENODEV;
3722*4882a593Smuzhiyun }
3723*4882a593Smuzhiyun
3724*4882a593Smuzhiyun ucc_num = *prop - 1;
3725*4882a593Smuzhiyun if ((ucc_num < 0) || (ucc_num > 7))
3726*4882a593Smuzhiyun return -ENODEV;
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun ug_info = &ugeth_info[ucc_num];
3729*4882a593Smuzhiyun if (ug_info == NULL) {
3730*4882a593Smuzhiyun if (netif_msg_probe(&debug))
3731*4882a593Smuzhiyun pr_err("[%d] Missing additional data!\n", ucc_num);
3732*4882a593Smuzhiyun return -ENODEV;
3733*4882a593Smuzhiyun }
3734*4882a593Smuzhiyun
3735*4882a593Smuzhiyun ug_info->uf_info.ucc_num = ucc_num;
3736*4882a593Smuzhiyun
3737*4882a593Smuzhiyun sprop = of_get_property(np, "rx-clock-name", NULL);
3738*4882a593Smuzhiyun if (sprop) {
3739*4882a593Smuzhiyun ug_info->uf_info.rx_clock = qe_clock_source(sprop);
3740*4882a593Smuzhiyun if ((ug_info->uf_info.rx_clock < QE_CLK_NONE) ||
3741*4882a593Smuzhiyun (ug_info->uf_info.rx_clock > QE_CLK24)) {
3742*4882a593Smuzhiyun pr_err("invalid rx-clock-name property\n");
3743*4882a593Smuzhiyun return -EINVAL;
3744*4882a593Smuzhiyun }
3745*4882a593Smuzhiyun } else {
3746*4882a593Smuzhiyun prop = of_get_property(np, "rx-clock", NULL);
3747*4882a593Smuzhiyun if (!prop) {
3748*4882a593Smuzhiyun /* If both rx-clock-name and rx-clock are missing,
3749*4882a593Smuzhiyun we want to tell people to use rx-clock-name. */
3750*4882a593Smuzhiyun pr_err("missing rx-clock-name property\n");
3751*4882a593Smuzhiyun return -EINVAL;
3752*4882a593Smuzhiyun }
3753*4882a593Smuzhiyun if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3754*4882a593Smuzhiyun pr_err("invalid rx-clock property\n");
3755*4882a593Smuzhiyun return -EINVAL;
3756*4882a593Smuzhiyun }
3757*4882a593Smuzhiyun ug_info->uf_info.rx_clock = *prop;
3758*4882a593Smuzhiyun }
3759*4882a593Smuzhiyun
3760*4882a593Smuzhiyun sprop = of_get_property(np, "tx-clock-name", NULL);
3761*4882a593Smuzhiyun if (sprop) {
3762*4882a593Smuzhiyun ug_info->uf_info.tx_clock = qe_clock_source(sprop);
3763*4882a593Smuzhiyun if ((ug_info->uf_info.tx_clock < QE_CLK_NONE) ||
3764*4882a593Smuzhiyun (ug_info->uf_info.tx_clock > QE_CLK24)) {
3765*4882a593Smuzhiyun pr_err("invalid tx-clock-name property\n");
3766*4882a593Smuzhiyun return -EINVAL;
3767*4882a593Smuzhiyun }
3768*4882a593Smuzhiyun } else {
3769*4882a593Smuzhiyun prop = of_get_property(np, "tx-clock", NULL);
3770*4882a593Smuzhiyun if (!prop) {
3771*4882a593Smuzhiyun pr_err("missing tx-clock-name property\n");
3772*4882a593Smuzhiyun return -EINVAL;
3773*4882a593Smuzhiyun }
3774*4882a593Smuzhiyun if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3775*4882a593Smuzhiyun pr_err("invalid tx-clock property\n");
3776*4882a593Smuzhiyun return -EINVAL;
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun ug_info->uf_info.tx_clock = *prop;
3779*4882a593Smuzhiyun }
3780*4882a593Smuzhiyun
3781*4882a593Smuzhiyun err = of_address_to_resource(np, 0, &res);
3782*4882a593Smuzhiyun if (err)
3783*4882a593Smuzhiyun return -EINVAL;
3784*4882a593Smuzhiyun
3785*4882a593Smuzhiyun ug_info->uf_info.regs = res.start;
3786*4882a593Smuzhiyun ug_info->uf_info.irq = irq_of_parse_and_map(np, 0);
3787*4882a593Smuzhiyun
3788*4882a593Smuzhiyun ug_info->phy_node = of_parse_phandle(np, "phy-handle", 0);
3789*4882a593Smuzhiyun if (!ug_info->phy_node && of_phy_is_fixed_link(np)) {
3790*4882a593Smuzhiyun /*
3791*4882a593Smuzhiyun * In the case of a fixed PHY, the DT node associated
3792*4882a593Smuzhiyun * to the PHY is the Ethernet MAC DT node.
3793*4882a593Smuzhiyun */
3794*4882a593Smuzhiyun err = of_phy_register_fixed_link(np);
3795*4882a593Smuzhiyun if (err)
3796*4882a593Smuzhiyun return err;
3797*4882a593Smuzhiyun ug_info->phy_node = of_node_get(np);
3798*4882a593Smuzhiyun }
3799*4882a593Smuzhiyun
3800*4882a593Smuzhiyun /* Find the TBI PHY node. If it's not there, we don't support SGMII */
3801*4882a593Smuzhiyun ug_info->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
3802*4882a593Smuzhiyun
3803*4882a593Smuzhiyun /* get the phy interface type, or default to MII */
3804*4882a593Smuzhiyun prop = of_get_property(np, "phy-connection-type", NULL);
3805*4882a593Smuzhiyun if (!prop) {
3806*4882a593Smuzhiyun /* handle interface property present in old trees */
3807*4882a593Smuzhiyun prop = of_get_property(ug_info->phy_node, "interface", NULL);
3808*4882a593Smuzhiyun if (prop != NULL) {
3809*4882a593Smuzhiyun phy_interface = enet_to_phy_interface[*prop];
3810*4882a593Smuzhiyun max_speed = enet_to_speed[*prop];
3811*4882a593Smuzhiyun } else
3812*4882a593Smuzhiyun phy_interface = PHY_INTERFACE_MODE_MII;
3813*4882a593Smuzhiyun } else {
3814*4882a593Smuzhiyun phy_interface = to_phy_interface((const char *)prop);
3815*4882a593Smuzhiyun }
3816*4882a593Smuzhiyun
3817*4882a593Smuzhiyun /* get speed, or derive from PHY interface */
3818*4882a593Smuzhiyun if (max_speed == 0)
3819*4882a593Smuzhiyun switch (phy_interface) {
3820*4882a593Smuzhiyun case PHY_INTERFACE_MODE_GMII:
3821*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
3822*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
3823*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
3824*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
3825*4882a593Smuzhiyun case PHY_INTERFACE_MODE_TBI:
3826*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RTBI:
3827*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
3828*4882a593Smuzhiyun max_speed = SPEED_1000;
3829*4882a593Smuzhiyun break;
3830*4882a593Smuzhiyun default:
3831*4882a593Smuzhiyun max_speed = SPEED_100;
3832*4882a593Smuzhiyun break;
3833*4882a593Smuzhiyun }
3834*4882a593Smuzhiyun
3835*4882a593Smuzhiyun if (max_speed == SPEED_1000) {
3836*4882a593Smuzhiyun unsigned int snums = qe_get_num_of_snums();
3837*4882a593Smuzhiyun
3838*4882a593Smuzhiyun /* configure muram FIFOs for gigabit operation */
3839*4882a593Smuzhiyun ug_info->uf_info.urfs = UCC_GETH_URFS_GIGA_INIT;
3840*4882a593Smuzhiyun ug_info->uf_info.urfet = UCC_GETH_URFET_GIGA_INIT;
3841*4882a593Smuzhiyun ug_info->uf_info.urfset = UCC_GETH_URFSET_GIGA_INIT;
3842*4882a593Smuzhiyun ug_info->uf_info.utfs = UCC_GETH_UTFS_GIGA_INIT;
3843*4882a593Smuzhiyun ug_info->uf_info.utfet = UCC_GETH_UTFET_GIGA_INIT;
3844*4882a593Smuzhiyun ug_info->uf_info.utftt = UCC_GETH_UTFTT_GIGA_INIT;
3845*4882a593Smuzhiyun ug_info->numThreadsTx = UCC_GETH_NUM_OF_THREADS_4;
3846*4882a593Smuzhiyun
3847*4882a593Smuzhiyun /* If QE's snum number is 46/76 which means we need to support
3848*4882a593Smuzhiyun * 4 UECs at 1000Base-T simultaneously, we need to allocate
3849*4882a593Smuzhiyun * more Threads to Rx.
3850*4882a593Smuzhiyun */
3851*4882a593Smuzhiyun if ((snums == 76) || (snums == 46))
3852*4882a593Smuzhiyun ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_6;
3853*4882a593Smuzhiyun else
3854*4882a593Smuzhiyun ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_4;
3855*4882a593Smuzhiyun }
3856*4882a593Smuzhiyun
3857*4882a593Smuzhiyun if (netif_msg_probe(&debug))
3858*4882a593Smuzhiyun pr_info("UCC%1d at 0x%8llx (irq = %d)\n",
3859*4882a593Smuzhiyun ug_info->uf_info.ucc_num + 1,
3860*4882a593Smuzhiyun (u64)ug_info->uf_info.regs,
3861*4882a593Smuzhiyun ug_info->uf_info.irq);
3862*4882a593Smuzhiyun
3863*4882a593Smuzhiyun /* Create an ethernet device instance */
3864*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(*ugeth));
3865*4882a593Smuzhiyun
3866*4882a593Smuzhiyun if (dev == NULL) {
3867*4882a593Smuzhiyun err = -ENOMEM;
3868*4882a593Smuzhiyun goto err_deregister_fixed_link;
3869*4882a593Smuzhiyun }
3870*4882a593Smuzhiyun
3871*4882a593Smuzhiyun ugeth = netdev_priv(dev);
3872*4882a593Smuzhiyun spin_lock_init(&ugeth->lock);
3873*4882a593Smuzhiyun
3874*4882a593Smuzhiyun /* Create CQs for hash tables */
3875*4882a593Smuzhiyun INIT_LIST_HEAD(&ugeth->group_hash_q);
3876*4882a593Smuzhiyun INIT_LIST_HEAD(&ugeth->ind_hash_q);
3877*4882a593Smuzhiyun
3878*4882a593Smuzhiyun dev_set_drvdata(device, dev);
3879*4882a593Smuzhiyun
3880*4882a593Smuzhiyun /* Set the dev->base_addr to the gfar reg region */
3881*4882a593Smuzhiyun dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
3882*4882a593Smuzhiyun
3883*4882a593Smuzhiyun SET_NETDEV_DEV(dev, device);
3884*4882a593Smuzhiyun
3885*4882a593Smuzhiyun /* Fill in the dev structure */
3886*4882a593Smuzhiyun uec_set_ethtool_ops(dev);
3887*4882a593Smuzhiyun dev->netdev_ops = &ucc_geth_netdev_ops;
3888*4882a593Smuzhiyun dev->watchdog_timeo = TX_TIMEOUT;
3889*4882a593Smuzhiyun INIT_WORK(&ugeth->timeout_work, ucc_geth_timeout_work);
3890*4882a593Smuzhiyun netif_napi_add(dev, &ugeth->napi, ucc_geth_poll, 64);
3891*4882a593Smuzhiyun dev->mtu = 1500;
3892*4882a593Smuzhiyun dev->max_mtu = 1518;
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun ugeth->msg_enable = netif_msg_init(debug.msg_enable, UGETH_MSG_DEFAULT);
3895*4882a593Smuzhiyun ugeth->phy_interface = phy_interface;
3896*4882a593Smuzhiyun ugeth->max_speed = max_speed;
3897*4882a593Smuzhiyun
3898*4882a593Smuzhiyun /* Carrier starts down, phylib will bring it up */
3899*4882a593Smuzhiyun netif_carrier_off(dev);
3900*4882a593Smuzhiyun
3901*4882a593Smuzhiyun err = register_netdev(dev);
3902*4882a593Smuzhiyun if (err) {
3903*4882a593Smuzhiyun if (netif_msg_probe(ugeth))
3904*4882a593Smuzhiyun pr_err("%s: Cannot register net device, aborting\n",
3905*4882a593Smuzhiyun dev->name);
3906*4882a593Smuzhiyun goto err_free_netdev;
3907*4882a593Smuzhiyun }
3908*4882a593Smuzhiyun
3909*4882a593Smuzhiyun mac_addr = of_get_mac_address(np);
3910*4882a593Smuzhiyun if (!IS_ERR(mac_addr))
3911*4882a593Smuzhiyun ether_addr_copy(dev->dev_addr, mac_addr);
3912*4882a593Smuzhiyun
3913*4882a593Smuzhiyun ugeth->ug_info = ug_info;
3914*4882a593Smuzhiyun ugeth->dev = device;
3915*4882a593Smuzhiyun ugeth->ndev = dev;
3916*4882a593Smuzhiyun ugeth->node = np;
3917*4882a593Smuzhiyun
3918*4882a593Smuzhiyun return 0;
3919*4882a593Smuzhiyun
3920*4882a593Smuzhiyun err_free_netdev:
3921*4882a593Smuzhiyun free_netdev(dev);
3922*4882a593Smuzhiyun err_deregister_fixed_link:
3923*4882a593Smuzhiyun if (of_phy_is_fixed_link(np))
3924*4882a593Smuzhiyun of_phy_deregister_fixed_link(np);
3925*4882a593Smuzhiyun of_node_put(ug_info->tbi_node);
3926*4882a593Smuzhiyun of_node_put(ug_info->phy_node);
3927*4882a593Smuzhiyun
3928*4882a593Smuzhiyun return err;
3929*4882a593Smuzhiyun }
3930*4882a593Smuzhiyun
ucc_geth_remove(struct platform_device * ofdev)3931*4882a593Smuzhiyun static int ucc_geth_remove(struct platform_device* ofdev)
3932*4882a593Smuzhiyun {
3933*4882a593Smuzhiyun struct net_device *dev = platform_get_drvdata(ofdev);
3934*4882a593Smuzhiyun struct ucc_geth_private *ugeth = netdev_priv(dev);
3935*4882a593Smuzhiyun struct device_node *np = ofdev->dev.of_node;
3936*4882a593Smuzhiyun
3937*4882a593Smuzhiyun unregister_netdev(dev);
3938*4882a593Smuzhiyun ucc_geth_memclean(ugeth);
3939*4882a593Smuzhiyun if (of_phy_is_fixed_link(np))
3940*4882a593Smuzhiyun of_phy_deregister_fixed_link(np);
3941*4882a593Smuzhiyun of_node_put(ugeth->ug_info->tbi_node);
3942*4882a593Smuzhiyun of_node_put(ugeth->ug_info->phy_node);
3943*4882a593Smuzhiyun free_netdev(dev);
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun return 0;
3946*4882a593Smuzhiyun }
3947*4882a593Smuzhiyun
3948*4882a593Smuzhiyun static const struct of_device_id ucc_geth_match[] = {
3949*4882a593Smuzhiyun {
3950*4882a593Smuzhiyun .type = "network",
3951*4882a593Smuzhiyun .compatible = "ucc_geth",
3952*4882a593Smuzhiyun },
3953*4882a593Smuzhiyun {},
3954*4882a593Smuzhiyun };
3955*4882a593Smuzhiyun
3956*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ucc_geth_match);
3957*4882a593Smuzhiyun
3958*4882a593Smuzhiyun static struct platform_driver ucc_geth_driver = {
3959*4882a593Smuzhiyun .driver = {
3960*4882a593Smuzhiyun .name = DRV_NAME,
3961*4882a593Smuzhiyun .of_match_table = ucc_geth_match,
3962*4882a593Smuzhiyun },
3963*4882a593Smuzhiyun .probe = ucc_geth_probe,
3964*4882a593Smuzhiyun .remove = ucc_geth_remove,
3965*4882a593Smuzhiyun .suspend = ucc_geth_suspend,
3966*4882a593Smuzhiyun .resume = ucc_geth_resume,
3967*4882a593Smuzhiyun };
3968*4882a593Smuzhiyun
ucc_geth_init(void)3969*4882a593Smuzhiyun static int __init ucc_geth_init(void)
3970*4882a593Smuzhiyun {
3971*4882a593Smuzhiyun int i, ret;
3972*4882a593Smuzhiyun
3973*4882a593Smuzhiyun if (netif_msg_drv(&debug))
3974*4882a593Smuzhiyun pr_info(DRV_DESC "\n");
3975*4882a593Smuzhiyun for (i = 0; i < 8; i++)
3976*4882a593Smuzhiyun memcpy(&(ugeth_info[i]), &ugeth_primary_info,
3977*4882a593Smuzhiyun sizeof(ugeth_primary_info));
3978*4882a593Smuzhiyun
3979*4882a593Smuzhiyun ret = platform_driver_register(&ucc_geth_driver);
3980*4882a593Smuzhiyun
3981*4882a593Smuzhiyun return ret;
3982*4882a593Smuzhiyun }
3983*4882a593Smuzhiyun
ucc_geth_exit(void)3984*4882a593Smuzhiyun static void __exit ucc_geth_exit(void)
3985*4882a593Smuzhiyun {
3986*4882a593Smuzhiyun platform_driver_unregister(&ucc_geth_driver);
3987*4882a593Smuzhiyun }
3988*4882a593Smuzhiyun
3989*4882a593Smuzhiyun module_init(ucc_geth_init);
3990*4882a593Smuzhiyun module_exit(ucc_geth_exit);
3991*4882a593Smuzhiyun
3992*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor, Inc");
3993*4882a593Smuzhiyun MODULE_DESCRIPTION(DRV_DESC);
3994*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3995