1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/net/ethernet/freescale/gianfar.h
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Gianfar Ethernet Driver
6*4882a593Smuzhiyun * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
7*4882a593Smuzhiyun * Based on 8260_io/fcc_enet.c
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Author: Andy Fleming
10*4882a593Smuzhiyun * Maintainer: Kumar Gala
11*4882a593Smuzhiyun * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Still left to do:
16*4882a593Smuzhiyun * -Add support for module parameters
17*4882a593Smuzhiyun * -Add patch for ethtool phys id
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun #ifndef __GIANFAR_H
20*4882a593Smuzhiyun #define __GIANFAR_H
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/sched.h>
24*4882a593Smuzhiyun #include <linux/string.h>
25*4882a593Smuzhiyun #include <linux/errno.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/delay.h>
29*4882a593Smuzhiyun #include <linux/netdevice.h>
30*4882a593Smuzhiyun #include <linux/etherdevice.h>
31*4882a593Smuzhiyun #include <linux/skbuff.h>
32*4882a593Smuzhiyun #include <linux/spinlock.h>
33*4882a593Smuzhiyun #include <linux/mm.h>
34*4882a593Smuzhiyun #include <linux/mii.h>
35*4882a593Smuzhiyun #include <linux/phy.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <asm/io.h>
38*4882a593Smuzhiyun #include <asm/irq.h>
39*4882a593Smuzhiyun #include <linux/uaccess.h>
40*4882a593Smuzhiyun #include <linux/module.h>
41*4882a593Smuzhiyun #include <linux/crc32.h>
42*4882a593Smuzhiyun #include <linux/workqueue.h>
43*4882a593Smuzhiyun #include <linux/ethtool.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct ethtool_flow_spec_container {
46*4882a593Smuzhiyun struct ethtool_rx_flow_spec fs;
47*4882a593Smuzhiyun struct list_head list;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct ethtool_rx_list {
51*4882a593Smuzhiyun struct list_head list;
52*4882a593Smuzhiyun unsigned int count;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* The maximum number of packets to be handled in one call of gfar_poll */
56*4882a593Smuzhiyun #define GFAR_DEV_WEIGHT 64
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Length for FCB */
59*4882a593Smuzhiyun #define GMAC_FCB_LEN 8
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Length for TxPAL */
62*4882a593Smuzhiyun #define GMAC_TXPAL_LEN 16
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Default padding amount */
65*4882a593Smuzhiyun #define DEFAULT_PADDING 2
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Number of bytes to align the rx bufs to */
68*4882a593Smuzhiyun #define RXBUF_ALIGNMENT 64
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define DRV_NAME "gfar-enet"
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* MAXIMUM NUMBER OF QUEUES SUPPORTED */
73*4882a593Smuzhiyun #define MAX_TX_QS 0x8
74*4882a593Smuzhiyun #define MAX_RX_QS 0x8
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* MAXIMUM NUMBER OF GROUPS SUPPORTED */
77*4882a593Smuzhiyun #define MAXGROUPS 0x2
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* These need to be powers of 2 for this driver */
80*4882a593Smuzhiyun #define DEFAULT_TX_RING_SIZE 256
81*4882a593Smuzhiyun #define DEFAULT_RX_RING_SIZE 256
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define GFAR_RX_BUFF_ALLOC 16
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define GFAR_RX_MAX_RING_SIZE 256
86*4882a593Smuzhiyun #define GFAR_TX_MAX_RING_SIZE 256
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define FBTHR_SHIFT 24
89*4882a593Smuzhiyun #define DEFAULT_RX_LFC_THR 16
90*4882a593Smuzhiyun #define DEFAULT_LFC_PTVVAL 4
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define GFAR_RXB_TRUESIZE 2048
93*4882a593Smuzhiyun #define GFAR_SKBFRAG_OVR (RXBUF_ALIGNMENT \
94*4882a593Smuzhiyun + SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
95*4882a593Smuzhiyun #define GFAR_RXB_SIZE rounddown(GFAR_RXB_TRUESIZE - GFAR_SKBFRAG_OVR, 64)
96*4882a593Smuzhiyun #define GFAR_SKBFRAG_SIZE (GFAR_RXB_SIZE + GFAR_SKBFRAG_OVR)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define TX_RING_MOD_MASK(size) (size-1)
99*4882a593Smuzhiyun #define RX_RING_MOD_MASK(size) (size-1)
100*4882a593Smuzhiyun #define GFAR_JUMBO_FRAME_SIZE 9600
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define DEFAULT_FIFO_TX_THR 0x100
103*4882a593Smuzhiyun #define DEFAULT_FIFO_TX_STARVE 0x40
104*4882a593Smuzhiyun #define DEFAULT_FIFO_TX_STARVE_OFF 0x80
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* The number of Exact Match registers */
107*4882a593Smuzhiyun #define GFAR_EM_NUM 15
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Latency of interface clock in nanoseconds */
110*4882a593Smuzhiyun /* Interface clock latency , in this case, means the
111*4882a593Smuzhiyun * time described by a value of 1 in the interrupt
112*4882a593Smuzhiyun * coalescing registers' time fields. Since those fields
113*4882a593Smuzhiyun * refer to the time it takes for 64 clocks to pass, the
114*4882a593Smuzhiyun * latencies are as such:
115*4882a593Smuzhiyun * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
116*4882a593Smuzhiyun * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
117*4882a593Smuzhiyun * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun #define GFAR_GBIT_TIME 512
120*4882a593Smuzhiyun #define GFAR_100_TIME 2560
121*4882a593Smuzhiyun #define GFAR_10_TIME 25600
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define DEFAULT_TX_COALESCE 1
124*4882a593Smuzhiyun #define DEFAULT_TXCOUNT 16
125*4882a593Smuzhiyun #define DEFAULT_TXTIME 21
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define DEFAULT_RXTIME 21
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define DEFAULT_RX_COALESCE 0
130*4882a593Smuzhiyun #define DEFAULT_RXCOUNT 0
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* TBI register addresses */
133*4882a593Smuzhiyun #define MII_TBICON 0x11
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* TBICON register bit fields */
136*4882a593Smuzhiyun #define TBICON_CLK_SELECT 0x0020
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* MAC register bits */
139*4882a593Smuzhiyun #define MACCFG1_SOFT_RESET 0x80000000
140*4882a593Smuzhiyun #define MACCFG1_RESET_RX_MC 0x00080000
141*4882a593Smuzhiyun #define MACCFG1_RESET_TX_MC 0x00040000
142*4882a593Smuzhiyun #define MACCFG1_RESET_RX_FUN 0x00020000
143*4882a593Smuzhiyun #define MACCFG1_RESET_TX_FUN 0x00010000
144*4882a593Smuzhiyun #define MACCFG1_LOOPBACK 0x00000100
145*4882a593Smuzhiyun #define MACCFG1_RX_FLOW 0x00000020
146*4882a593Smuzhiyun #define MACCFG1_TX_FLOW 0x00000010
147*4882a593Smuzhiyun #define MACCFG1_SYNCD_RX_EN 0x00000008
148*4882a593Smuzhiyun #define MACCFG1_RX_EN 0x00000004
149*4882a593Smuzhiyun #define MACCFG1_SYNCD_TX_EN 0x00000002
150*4882a593Smuzhiyun #define MACCFG1_TX_EN 0x00000001
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define MACCFG2_INIT_SETTINGS 0x00007205
153*4882a593Smuzhiyun #define MACCFG2_FULL_DUPLEX 0x00000001
154*4882a593Smuzhiyun #define MACCFG2_IF 0x00000300
155*4882a593Smuzhiyun #define MACCFG2_MII 0x00000100
156*4882a593Smuzhiyun #define MACCFG2_GMII 0x00000200
157*4882a593Smuzhiyun #define MACCFG2_HUGEFRAME 0x00000020
158*4882a593Smuzhiyun #define MACCFG2_LENGTHCHECK 0x00000010
159*4882a593Smuzhiyun #define MACCFG2_MPEN 0x00000008
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define ECNTRL_FIFM 0x00008000
162*4882a593Smuzhiyun #define ECNTRL_INIT_SETTINGS 0x00001000
163*4882a593Smuzhiyun #define ECNTRL_TBI_MODE 0x00000020
164*4882a593Smuzhiyun #define ECNTRL_REDUCED_MODE 0x00000010
165*4882a593Smuzhiyun #define ECNTRL_R100 0x00000008
166*4882a593Smuzhiyun #define ECNTRL_REDUCED_MII_MODE 0x00000004
167*4882a593Smuzhiyun #define ECNTRL_SGMII_MODE 0x00000002
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define MINFLR_INIT_SETTINGS 0x00000040
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Tqueue control */
172*4882a593Smuzhiyun #define TQUEUE_EN0 0x00008000
173*4882a593Smuzhiyun #define TQUEUE_EN1 0x00004000
174*4882a593Smuzhiyun #define TQUEUE_EN2 0x00002000
175*4882a593Smuzhiyun #define TQUEUE_EN3 0x00001000
176*4882a593Smuzhiyun #define TQUEUE_EN4 0x00000800
177*4882a593Smuzhiyun #define TQUEUE_EN5 0x00000400
178*4882a593Smuzhiyun #define TQUEUE_EN6 0x00000200
179*4882a593Smuzhiyun #define TQUEUE_EN7 0x00000100
180*4882a593Smuzhiyun #define TQUEUE_EN_ALL 0x0000FF00
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun #define TR03WT_WT0_MASK 0xFF000000
183*4882a593Smuzhiyun #define TR03WT_WT1_MASK 0x00FF0000
184*4882a593Smuzhiyun #define TR03WT_WT2_MASK 0x0000FF00
185*4882a593Smuzhiyun #define TR03WT_WT3_MASK 0x000000FF
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #define TR47WT_WT4_MASK 0xFF000000
188*4882a593Smuzhiyun #define TR47WT_WT5_MASK 0x00FF0000
189*4882a593Smuzhiyun #define TR47WT_WT6_MASK 0x0000FF00
190*4882a593Smuzhiyun #define TR47WT_WT7_MASK 0x000000FF
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Rqueue control */
193*4882a593Smuzhiyun #define RQUEUE_EX0 0x00800000
194*4882a593Smuzhiyun #define RQUEUE_EX1 0x00400000
195*4882a593Smuzhiyun #define RQUEUE_EX2 0x00200000
196*4882a593Smuzhiyun #define RQUEUE_EX3 0x00100000
197*4882a593Smuzhiyun #define RQUEUE_EX4 0x00080000
198*4882a593Smuzhiyun #define RQUEUE_EX5 0x00040000
199*4882a593Smuzhiyun #define RQUEUE_EX6 0x00020000
200*4882a593Smuzhiyun #define RQUEUE_EX7 0x00010000
201*4882a593Smuzhiyun #define RQUEUE_EX_ALL 0x00FF0000
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define RQUEUE_EN0 0x00000080
204*4882a593Smuzhiyun #define RQUEUE_EN1 0x00000040
205*4882a593Smuzhiyun #define RQUEUE_EN2 0x00000020
206*4882a593Smuzhiyun #define RQUEUE_EN3 0x00000010
207*4882a593Smuzhiyun #define RQUEUE_EN4 0x00000008
208*4882a593Smuzhiyun #define RQUEUE_EN5 0x00000004
209*4882a593Smuzhiyun #define RQUEUE_EN6 0x00000002
210*4882a593Smuzhiyun #define RQUEUE_EN7 0x00000001
211*4882a593Smuzhiyun #define RQUEUE_EN_ALL 0x000000FF
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Init to do tx snooping for buffers and descriptors */
214*4882a593Smuzhiyun #define DMACTRL_INIT_SETTINGS 0x000000c3
215*4882a593Smuzhiyun #define DMACTRL_GRS 0x00000010
216*4882a593Smuzhiyun #define DMACTRL_GTS 0x00000008
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT_ALL 0xFF000000
219*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT 0x80000000
220*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT0 0x80000000
221*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT1 0x40000000
222*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT2 0x20000000
223*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT3 0x10000000
224*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT4 0x08000000
225*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT5 0x04000000
226*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT6 0x02000000
227*4882a593Smuzhiyun #define TSTAT_CLEAR_THALT7 0x01000000
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Interrupt coalescing macros */
230*4882a593Smuzhiyun #define IC_ICEN 0x80000000
231*4882a593Smuzhiyun #define IC_ICFT_MASK 0x1fe00000
232*4882a593Smuzhiyun #define IC_ICFT_SHIFT 21
233*4882a593Smuzhiyun #define mk_ic_icft(x) \
234*4882a593Smuzhiyun (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
235*4882a593Smuzhiyun #define IC_ICTT_MASK 0x0000ffff
236*4882a593Smuzhiyun #define mk_ic_ictt(x) (x&IC_ICTT_MASK)
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define mk_ic_value(count, time) (IC_ICEN | \
239*4882a593Smuzhiyun mk_ic_icft(count) | \
240*4882a593Smuzhiyun mk_ic_ictt(time))
241*4882a593Smuzhiyun #define get_icft_value(ic) (((unsigned long)ic & IC_ICFT_MASK) >> \
242*4882a593Smuzhiyun IC_ICFT_SHIFT)
243*4882a593Smuzhiyun #define get_ictt_value(ic) ((unsigned long)ic & IC_ICTT_MASK)
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define DEFAULT_TXIC mk_ic_value(DEFAULT_TXCOUNT, DEFAULT_TXTIME)
246*4882a593Smuzhiyun #define DEFAULT_RXIC mk_ic_value(DEFAULT_RXCOUNT, DEFAULT_RXTIME)
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #define RCTRL_TS_ENABLE 0x01000000
249*4882a593Smuzhiyun #define RCTRL_PAL_MASK 0x001f0000
250*4882a593Smuzhiyun #define RCTRL_LFC 0x00004000
251*4882a593Smuzhiyun #define RCTRL_VLEX 0x00002000
252*4882a593Smuzhiyun #define RCTRL_FILREN 0x00001000
253*4882a593Smuzhiyun #define RCTRL_GHTX 0x00000400
254*4882a593Smuzhiyun #define RCTRL_IPCSEN 0x00000200
255*4882a593Smuzhiyun #define RCTRL_TUCSEN 0x00000100
256*4882a593Smuzhiyun #define RCTRL_PRSDEP_MASK 0x000000c0
257*4882a593Smuzhiyun #define RCTRL_PRSDEP_INIT 0x000000c0
258*4882a593Smuzhiyun #define RCTRL_PRSFM 0x00000020
259*4882a593Smuzhiyun #define RCTRL_PROM 0x00000008
260*4882a593Smuzhiyun #define RCTRL_EMEN 0x00000002
261*4882a593Smuzhiyun #define RCTRL_REQ_PARSER (RCTRL_VLEX | RCTRL_IPCSEN | \
262*4882a593Smuzhiyun RCTRL_TUCSEN | RCTRL_FILREN)
263*4882a593Smuzhiyun #define RCTRL_CHECKSUMMING (RCTRL_IPCSEN | RCTRL_TUCSEN | \
264*4882a593Smuzhiyun RCTRL_PRSDEP_INIT)
265*4882a593Smuzhiyun #define RCTRL_EXTHASH (RCTRL_GHTX)
266*4882a593Smuzhiyun #define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
267*4882a593Smuzhiyun #define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define RSTAT_CLEAR_RHALT 0x00800000
271*4882a593Smuzhiyun #define RSTAT_CLEAR_RXF0 0x00000080
272*4882a593Smuzhiyun #define RSTAT_RXF_MASK 0x000000ff
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun #define TCTRL_IPCSEN 0x00004000
275*4882a593Smuzhiyun #define TCTRL_TUCSEN 0x00002000
276*4882a593Smuzhiyun #define TCTRL_VLINS 0x00001000
277*4882a593Smuzhiyun #define TCTRL_THDF 0x00000800
278*4882a593Smuzhiyun #define TCTRL_RFCPAUSE 0x00000010
279*4882a593Smuzhiyun #define TCTRL_TFCPAUSE 0x00000008
280*4882a593Smuzhiyun #define TCTRL_TXSCHED_MASK 0x00000006
281*4882a593Smuzhiyun #define TCTRL_TXSCHED_INIT 0x00000000
282*4882a593Smuzhiyun /* priority scheduling */
283*4882a593Smuzhiyun #define TCTRL_TXSCHED_PRIO 0x00000002
284*4882a593Smuzhiyun /* weighted round-robin scheduling (WRRS) */
285*4882a593Smuzhiyun #define TCTRL_TXSCHED_WRRS 0x00000004
286*4882a593Smuzhiyun /* default WRRS weight and policy setting,
287*4882a593Smuzhiyun * tailored to the tr03wt and tr47wt registers:
288*4882a593Smuzhiyun * equal weight for all Tx Qs, measured in 64byte units
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun #define DEFAULT_WRRS_WEIGHT 0x18181818
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun #define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun #define IEVENT_INIT_CLEAR 0xffffffff
295*4882a593Smuzhiyun #define IEVENT_BABR 0x80000000
296*4882a593Smuzhiyun #define IEVENT_RXC 0x40000000
297*4882a593Smuzhiyun #define IEVENT_BSY 0x20000000
298*4882a593Smuzhiyun #define IEVENT_EBERR 0x10000000
299*4882a593Smuzhiyun #define IEVENT_MSRO 0x04000000
300*4882a593Smuzhiyun #define IEVENT_GTSC 0x02000000
301*4882a593Smuzhiyun #define IEVENT_BABT 0x01000000
302*4882a593Smuzhiyun #define IEVENT_TXC 0x00800000
303*4882a593Smuzhiyun #define IEVENT_TXE 0x00400000
304*4882a593Smuzhiyun #define IEVENT_TXB 0x00200000
305*4882a593Smuzhiyun #define IEVENT_TXF 0x00100000
306*4882a593Smuzhiyun #define IEVENT_LC 0x00040000
307*4882a593Smuzhiyun #define IEVENT_CRL 0x00020000
308*4882a593Smuzhiyun #define IEVENT_XFUN 0x00010000
309*4882a593Smuzhiyun #define IEVENT_RXB0 0x00008000
310*4882a593Smuzhiyun #define IEVENT_MAG 0x00000800
311*4882a593Smuzhiyun #define IEVENT_GRSC 0x00000100
312*4882a593Smuzhiyun #define IEVENT_RXF0 0x00000080
313*4882a593Smuzhiyun #define IEVENT_FGPI 0x00000010
314*4882a593Smuzhiyun #define IEVENT_FIR 0x00000008
315*4882a593Smuzhiyun #define IEVENT_FIQ 0x00000004
316*4882a593Smuzhiyun #define IEVENT_DPE 0x00000002
317*4882a593Smuzhiyun #define IEVENT_PERR 0x00000001
318*4882a593Smuzhiyun #define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0 | IEVENT_BSY)
319*4882a593Smuzhiyun #define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
320*4882a593Smuzhiyun #define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
321*4882a593Smuzhiyun #define IEVENT_ERR_MASK \
322*4882a593Smuzhiyun (IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
323*4882a593Smuzhiyun IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
324*4882a593Smuzhiyun | IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR \
325*4882a593Smuzhiyun | IEVENT_MAG | IEVENT_BABR)
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #define IMASK_INIT_CLEAR 0x00000000
328*4882a593Smuzhiyun #define IMASK_BABR 0x80000000
329*4882a593Smuzhiyun #define IMASK_RXC 0x40000000
330*4882a593Smuzhiyun #define IMASK_BSY 0x20000000
331*4882a593Smuzhiyun #define IMASK_EBERR 0x10000000
332*4882a593Smuzhiyun #define IMASK_MSRO 0x04000000
333*4882a593Smuzhiyun #define IMASK_GTSC 0x02000000
334*4882a593Smuzhiyun #define IMASK_BABT 0x01000000
335*4882a593Smuzhiyun #define IMASK_TXC 0x00800000
336*4882a593Smuzhiyun #define IMASK_TXEEN 0x00400000
337*4882a593Smuzhiyun #define IMASK_TXBEN 0x00200000
338*4882a593Smuzhiyun #define IMASK_TXFEN 0x00100000
339*4882a593Smuzhiyun #define IMASK_LC 0x00040000
340*4882a593Smuzhiyun #define IMASK_CRL 0x00020000
341*4882a593Smuzhiyun #define IMASK_XFUN 0x00010000
342*4882a593Smuzhiyun #define IMASK_RXB0 0x00008000
343*4882a593Smuzhiyun #define IMASK_MAG 0x00000800
344*4882a593Smuzhiyun #define IMASK_GRSC 0x00000100
345*4882a593Smuzhiyun #define IMASK_RXFEN0 0x00000080
346*4882a593Smuzhiyun #define IMASK_FGPI 0x00000010
347*4882a593Smuzhiyun #define IMASK_FIR 0x00000008
348*4882a593Smuzhiyun #define IMASK_FIQ 0x00000004
349*4882a593Smuzhiyun #define IMASK_DPE 0x00000002
350*4882a593Smuzhiyun #define IMASK_PERR 0x00000001
351*4882a593Smuzhiyun #define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
352*4882a593Smuzhiyun IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
353*4882a593Smuzhiyun IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
354*4882a593Smuzhiyun | IMASK_PERR)
355*4882a593Smuzhiyun #define IMASK_RX_DEFAULT (IMASK_RXFEN0 | IMASK_BSY)
356*4882a593Smuzhiyun #define IMASK_TX_DEFAULT (IMASK_TXFEN | IMASK_TXBEN)
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun #define IMASK_RX_DISABLED ((~(IMASK_RX_DEFAULT)) & IMASK_DEFAULT)
359*4882a593Smuzhiyun #define IMASK_TX_DISABLED ((~(IMASK_TX_DEFAULT)) & IMASK_DEFAULT)
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Attribute fields */
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* This enables rx snooping for buffers and descriptors */
364*4882a593Smuzhiyun #define ATTR_BDSTASH 0x00000800
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #define ATTR_BUFSTASH 0x00004000
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun #define ATTR_SNOOPING 0x000000c0
369*4882a593Smuzhiyun #define ATTR_INIT_SETTINGS ATTR_SNOOPING
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #define ATTRELI_INIT_SETTINGS 0x0
372*4882a593Smuzhiyun #define ATTRELI_EL_MASK 0x3fff0000
373*4882a593Smuzhiyun #define ATTRELI_EL(x) (x << 16)
374*4882a593Smuzhiyun #define ATTRELI_EI_MASK 0x00003fff
375*4882a593Smuzhiyun #define ATTRELI_EI(x) (x)
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #define BD_LFLAG(flags) ((flags) << 16)
378*4882a593Smuzhiyun #define BD_LENGTH_MASK 0x0000ffff
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #define FPR_FILER_MASK 0xFFFFFFFF
381*4882a593Smuzhiyun #define MAX_FILER_IDX 0xFF
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* This default RIR value directly corresponds
384*4882a593Smuzhiyun * to the 3-bit hash value generated */
385*4882a593Smuzhiyun #define DEFAULT_8RXQ_RIR0 0x05397700
386*4882a593Smuzhiyun /* Map even hash values to Q0, and odd ones to Q1 */
387*4882a593Smuzhiyun #define DEFAULT_2RXQ_RIR0 0x04104100
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* RQFCR register bits */
390*4882a593Smuzhiyun #define RQFCR_GPI 0x80000000
391*4882a593Smuzhiyun #define RQFCR_HASHTBL_Q 0x00000000
392*4882a593Smuzhiyun #define RQFCR_HASHTBL_0 0x00020000
393*4882a593Smuzhiyun #define RQFCR_HASHTBL_1 0x00040000
394*4882a593Smuzhiyun #define RQFCR_HASHTBL_2 0x00060000
395*4882a593Smuzhiyun #define RQFCR_HASHTBL_3 0x00080000
396*4882a593Smuzhiyun #define RQFCR_HASH 0x00010000
397*4882a593Smuzhiyun #define RQFCR_QUEUE 0x0000FC00
398*4882a593Smuzhiyun #define RQFCR_CLE 0x00000200
399*4882a593Smuzhiyun #define RQFCR_RJE 0x00000100
400*4882a593Smuzhiyun #define RQFCR_AND 0x00000080
401*4882a593Smuzhiyun #define RQFCR_CMP_EXACT 0x00000000
402*4882a593Smuzhiyun #define RQFCR_CMP_MATCH 0x00000020
403*4882a593Smuzhiyun #define RQFCR_CMP_NOEXACT 0x00000040
404*4882a593Smuzhiyun #define RQFCR_CMP_NOMATCH 0x00000060
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* RQFCR PID values */
407*4882a593Smuzhiyun #define RQFCR_PID_MASK 0x00000000
408*4882a593Smuzhiyun #define RQFCR_PID_PARSE 0x00000001
409*4882a593Smuzhiyun #define RQFCR_PID_ARB 0x00000002
410*4882a593Smuzhiyun #define RQFCR_PID_DAH 0x00000003
411*4882a593Smuzhiyun #define RQFCR_PID_DAL 0x00000004
412*4882a593Smuzhiyun #define RQFCR_PID_SAH 0x00000005
413*4882a593Smuzhiyun #define RQFCR_PID_SAL 0x00000006
414*4882a593Smuzhiyun #define RQFCR_PID_ETY 0x00000007
415*4882a593Smuzhiyun #define RQFCR_PID_VID 0x00000008
416*4882a593Smuzhiyun #define RQFCR_PID_PRI 0x00000009
417*4882a593Smuzhiyun #define RQFCR_PID_TOS 0x0000000A
418*4882a593Smuzhiyun #define RQFCR_PID_L4P 0x0000000B
419*4882a593Smuzhiyun #define RQFCR_PID_DIA 0x0000000C
420*4882a593Smuzhiyun #define RQFCR_PID_SIA 0x0000000D
421*4882a593Smuzhiyun #define RQFCR_PID_DPT 0x0000000E
422*4882a593Smuzhiyun #define RQFCR_PID_SPT 0x0000000F
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* RQFPR when PID is 0x0001 */
425*4882a593Smuzhiyun #define RQFPR_HDR_GE_512 0x00200000
426*4882a593Smuzhiyun #define RQFPR_LERR 0x00100000
427*4882a593Smuzhiyun #define RQFPR_RAR 0x00080000
428*4882a593Smuzhiyun #define RQFPR_RARQ 0x00040000
429*4882a593Smuzhiyun #define RQFPR_AR 0x00020000
430*4882a593Smuzhiyun #define RQFPR_ARQ 0x00010000
431*4882a593Smuzhiyun #define RQFPR_EBC 0x00008000
432*4882a593Smuzhiyun #define RQFPR_VLN 0x00004000
433*4882a593Smuzhiyun #define RQFPR_CFI 0x00002000
434*4882a593Smuzhiyun #define RQFPR_JUM 0x00001000
435*4882a593Smuzhiyun #define RQFPR_IPF 0x00000800
436*4882a593Smuzhiyun #define RQFPR_FIF 0x00000400
437*4882a593Smuzhiyun #define RQFPR_IPV4 0x00000200
438*4882a593Smuzhiyun #define RQFPR_IPV6 0x00000100
439*4882a593Smuzhiyun #define RQFPR_ICC 0x00000080
440*4882a593Smuzhiyun #define RQFPR_ICV 0x00000040
441*4882a593Smuzhiyun #define RQFPR_TCP 0x00000020
442*4882a593Smuzhiyun #define RQFPR_UDP 0x00000010
443*4882a593Smuzhiyun #define RQFPR_TUC 0x00000008
444*4882a593Smuzhiyun #define RQFPR_TUV 0x00000004
445*4882a593Smuzhiyun #define RQFPR_PER 0x00000002
446*4882a593Smuzhiyun #define RQFPR_EER 0x00000001
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* TxBD status field bits */
449*4882a593Smuzhiyun #define TXBD_READY 0x8000
450*4882a593Smuzhiyun #define TXBD_PADCRC 0x4000
451*4882a593Smuzhiyun #define TXBD_WRAP 0x2000
452*4882a593Smuzhiyun #define TXBD_INTERRUPT 0x1000
453*4882a593Smuzhiyun #define TXBD_LAST 0x0800
454*4882a593Smuzhiyun #define TXBD_CRC 0x0400
455*4882a593Smuzhiyun #define TXBD_DEF 0x0200
456*4882a593Smuzhiyun #define TXBD_HUGEFRAME 0x0080
457*4882a593Smuzhiyun #define TXBD_LATECOLLISION 0x0080
458*4882a593Smuzhiyun #define TXBD_RETRYLIMIT 0x0040
459*4882a593Smuzhiyun #define TXBD_RETRYCOUNTMASK 0x003c
460*4882a593Smuzhiyun #define TXBD_UNDERRUN 0x0002
461*4882a593Smuzhiyun #define TXBD_TOE 0x0002
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Tx FCB param bits */
464*4882a593Smuzhiyun #define TXFCB_VLN 0x80
465*4882a593Smuzhiyun #define TXFCB_IP 0x40
466*4882a593Smuzhiyun #define TXFCB_IP6 0x20
467*4882a593Smuzhiyun #define TXFCB_TUP 0x10
468*4882a593Smuzhiyun #define TXFCB_UDP 0x08
469*4882a593Smuzhiyun #define TXFCB_CIP 0x04
470*4882a593Smuzhiyun #define TXFCB_CTU 0x02
471*4882a593Smuzhiyun #define TXFCB_NPH 0x01
472*4882a593Smuzhiyun #define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* RxBD status field bits */
475*4882a593Smuzhiyun #define RXBD_EMPTY 0x8000
476*4882a593Smuzhiyun #define RXBD_RO1 0x4000
477*4882a593Smuzhiyun #define RXBD_WRAP 0x2000
478*4882a593Smuzhiyun #define RXBD_INTERRUPT 0x1000
479*4882a593Smuzhiyun #define RXBD_LAST 0x0800
480*4882a593Smuzhiyun #define RXBD_FIRST 0x0400
481*4882a593Smuzhiyun #define RXBD_MISS 0x0100
482*4882a593Smuzhiyun #define RXBD_BROADCAST 0x0080
483*4882a593Smuzhiyun #define RXBD_MULTICAST 0x0040
484*4882a593Smuzhiyun #define RXBD_LARGE 0x0020
485*4882a593Smuzhiyun #define RXBD_NONOCTET 0x0010
486*4882a593Smuzhiyun #define RXBD_SHORT 0x0008
487*4882a593Smuzhiyun #define RXBD_CRCERR 0x0004
488*4882a593Smuzhiyun #define RXBD_OVERRUN 0x0002
489*4882a593Smuzhiyun #define RXBD_TRUNCATED 0x0001
490*4882a593Smuzhiyun #define RXBD_STATS 0x01ff
491*4882a593Smuzhiyun #define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
492*4882a593Smuzhiyun | RXBD_CRCERR | RXBD_OVERRUN \
493*4882a593Smuzhiyun | RXBD_TRUNCATED)
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Rx FCB status field bits */
496*4882a593Smuzhiyun #define RXFCB_VLN 0x8000
497*4882a593Smuzhiyun #define RXFCB_IP 0x4000
498*4882a593Smuzhiyun #define RXFCB_IP6 0x2000
499*4882a593Smuzhiyun #define RXFCB_TUP 0x1000
500*4882a593Smuzhiyun #define RXFCB_CIP 0x0800
501*4882a593Smuzhiyun #define RXFCB_CTU 0x0400
502*4882a593Smuzhiyun #define RXFCB_EIP 0x0200
503*4882a593Smuzhiyun #define RXFCB_ETU 0x0100
504*4882a593Smuzhiyun #define RXFCB_CSUM_MASK 0x0f00
505*4882a593Smuzhiyun #define RXFCB_PERR_MASK 0x000c
506*4882a593Smuzhiyun #define RXFCB_PERR_BADL3 0x0008
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun #define GFAR_INT_NAME_MAX (IFNAMSIZ + 6) /* '_g#_xx' */
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun #define GFAR_WOL_MAGIC 0x00000001
511*4882a593Smuzhiyun #define GFAR_WOL_FILER_UCAST 0x00000002
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun struct txbd8
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun union {
516*4882a593Smuzhiyun struct {
517*4882a593Smuzhiyun __be16 status; /* Status Fields */
518*4882a593Smuzhiyun __be16 length; /* Buffer length */
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun __be32 lstatus;
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun __be32 bufPtr; /* Buffer Pointer */
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun struct txfcb {
526*4882a593Smuzhiyun u8 flags;
527*4882a593Smuzhiyun u8 ptp; /* Flag to enable tx timestamping */
528*4882a593Smuzhiyun u8 l4os; /* Level 4 Header Offset */
529*4882a593Smuzhiyun u8 l3os; /* Level 3 Header Offset */
530*4882a593Smuzhiyun __be16 phcs; /* Pseudo-header Checksum */
531*4882a593Smuzhiyun __be16 vlctl; /* VLAN control word */
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun struct rxbd8
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun union {
537*4882a593Smuzhiyun struct {
538*4882a593Smuzhiyun __be16 status; /* Status Fields */
539*4882a593Smuzhiyun __be16 length; /* Buffer Length */
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun __be32 lstatus;
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun __be32 bufPtr; /* Buffer Pointer */
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun struct rxfcb {
547*4882a593Smuzhiyun __be16 flags;
548*4882a593Smuzhiyun u8 rq; /* Receive Queue index */
549*4882a593Smuzhiyun u8 pro; /* Layer 4 Protocol */
550*4882a593Smuzhiyun u16 reserved;
551*4882a593Smuzhiyun __be16 vlctl; /* VLAN control word */
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun struct gianfar_skb_cb {
555*4882a593Smuzhiyun unsigned int bytes_sent; /* bytes-on-wire (i.e. no FCB) */
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun #define GFAR_CB(skb) ((struct gianfar_skb_cb *)((skb)->cb))
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun struct rmon_mib
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun u32 tr64; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
563*4882a593Smuzhiyun u32 tr127; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
564*4882a593Smuzhiyun u32 tr255; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
565*4882a593Smuzhiyun u32 tr511; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
566*4882a593Smuzhiyun u32 tr1k; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
567*4882a593Smuzhiyun u32 trmax; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
568*4882a593Smuzhiyun u32 trmgv; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
569*4882a593Smuzhiyun u32 rbyt; /* 0x.69c - Receive Byte Counter */
570*4882a593Smuzhiyun u32 rpkt; /* 0x.6a0 - Receive Packet Counter */
571*4882a593Smuzhiyun u32 rfcs; /* 0x.6a4 - Receive FCS Error Counter */
572*4882a593Smuzhiyun u32 rmca; /* 0x.6a8 - Receive Multicast Packet Counter */
573*4882a593Smuzhiyun u32 rbca; /* 0x.6ac - Receive Broadcast Packet Counter */
574*4882a593Smuzhiyun u32 rxcf; /* 0x.6b0 - Receive Control Frame Packet Counter */
575*4882a593Smuzhiyun u32 rxpf; /* 0x.6b4 - Receive Pause Frame Packet Counter */
576*4882a593Smuzhiyun u32 rxuo; /* 0x.6b8 - Receive Unknown OP Code Counter */
577*4882a593Smuzhiyun u32 raln; /* 0x.6bc - Receive Alignment Error Counter */
578*4882a593Smuzhiyun u32 rflr; /* 0x.6c0 - Receive Frame Length Error Counter */
579*4882a593Smuzhiyun u32 rcde; /* 0x.6c4 - Receive Code Error Counter */
580*4882a593Smuzhiyun u32 rcse; /* 0x.6c8 - Receive Carrier Sense Error Counter */
581*4882a593Smuzhiyun u32 rund; /* 0x.6cc - Receive Undersize Packet Counter */
582*4882a593Smuzhiyun u32 rovr; /* 0x.6d0 - Receive Oversize Packet Counter */
583*4882a593Smuzhiyun u32 rfrg; /* 0x.6d4 - Receive Fragments Counter */
584*4882a593Smuzhiyun u32 rjbr; /* 0x.6d8 - Receive Jabber Counter */
585*4882a593Smuzhiyun u32 rdrp; /* 0x.6dc - Receive Drop Counter */
586*4882a593Smuzhiyun u32 tbyt; /* 0x.6e0 - Transmit Byte Counter Counter */
587*4882a593Smuzhiyun u32 tpkt; /* 0x.6e4 - Transmit Packet Counter */
588*4882a593Smuzhiyun u32 tmca; /* 0x.6e8 - Transmit Multicast Packet Counter */
589*4882a593Smuzhiyun u32 tbca; /* 0x.6ec - Transmit Broadcast Packet Counter */
590*4882a593Smuzhiyun u32 txpf; /* 0x.6f0 - Transmit Pause Control Frame Counter */
591*4882a593Smuzhiyun u32 tdfr; /* 0x.6f4 - Transmit Deferral Packet Counter */
592*4882a593Smuzhiyun u32 tedf; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
593*4882a593Smuzhiyun u32 tscl; /* 0x.6fc - Transmit Single Collision Packet Counter */
594*4882a593Smuzhiyun u32 tmcl; /* 0x.700 - Transmit Multiple Collision Packet Counter */
595*4882a593Smuzhiyun u32 tlcl; /* 0x.704 - Transmit Late Collision Packet Counter */
596*4882a593Smuzhiyun u32 txcl; /* 0x.708 - Transmit Excessive Collision Packet Counter */
597*4882a593Smuzhiyun u32 tncl; /* 0x.70c - Transmit Total Collision Counter */
598*4882a593Smuzhiyun u8 res1[4];
599*4882a593Smuzhiyun u32 tdrp; /* 0x.714 - Transmit Drop Frame Counter */
600*4882a593Smuzhiyun u32 tjbr; /* 0x.718 - Transmit Jabber Frame Counter */
601*4882a593Smuzhiyun u32 tfcs; /* 0x.71c - Transmit FCS Error Counter */
602*4882a593Smuzhiyun u32 txcf; /* 0x.720 - Transmit Control Frame Counter */
603*4882a593Smuzhiyun u32 tovr; /* 0x.724 - Transmit Oversize Frame Counter */
604*4882a593Smuzhiyun u32 tund; /* 0x.728 - Transmit Undersize Frame Counter */
605*4882a593Smuzhiyun u32 tfrg; /* 0x.72c - Transmit Fragments Frame Counter */
606*4882a593Smuzhiyun u32 car1; /* 0x.730 - Carry Register One */
607*4882a593Smuzhiyun u32 car2; /* 0x.734 - Carry Register Two */
608*4882a593Smuzhiyun u32 cam1; /* 0x.738 - Carry Mask Register One */
609*4882a593Smuzhiyun u32 cam2; /* 0x.73c - Carry Mask Register Two */
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun struct gfar_extra_stats {
613*4882a593Smuzhiyun atomic64_t rx_alloc_err;
614*4882a593Smuzhiyun atomic64_t rx_large;
615*4882a593Smuzhiyun atomic64_t rx_short;
616*4882a593Smuzhiyun atomic64_t rx_nonoctet;
617*4882a593Smuzhiyun atomic64_t rx_crcerr;
618*4882a593Smuzhiyun atomic64_t rx_overrun;
619*4882a593Smuzhiyun atomic64_t rx_bsy;
620*4882a593Smuzhiyun atomic64_t rx_babr;
621*4882a593Smuzhiyun atomic64_t rx_trunc;
622*4882a593Smuzhiyun atomic64_t eberr;
623*4882a593Smuzhiyun atomic64_t tx_babt;
624*4882a593Smuzhiyun atomic64_t tx_underrun;
625*4882a593Smuzhiyun atomic64_t tx_timeout;
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun #define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
629*4882a593Smuzhiyun #define GFAR_EXTRA_STATS_LEN \
630*4882a593Smuzhiyun (sizeof(struct gfar_extra_stats)/sizeof(atomic64_t))
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Number of stats exported via ethtool */
633*4882a593Smuzhiyun #define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun struct gfar {
636*4882a593Smuzhiyun u32 tsec_id; /* 0x.000 - Controller ID register */
637*4882a593Smuzhiyun u32 tsec_id2; /* 0x.004 - Controller ID2 register */
638*4882a593Smuzhiyun u8 res1[8];
639*4882a593Smuzhiyun u32 ievent; /* 0x.010 - Interrupt Event Register */
640*4882a593Smuzhiyun u32 imask; /* 0x.014 - Interrupt Mask Register */
641*4882a593Smuzhiyun u32 edis; /* 0x.018 - Error Disabled Register */
642*4882a593Smuzhiyun u32 emapg; /* 0x.01c - Group Error mapping register */
643*4882a593Smuzhiyun u32 ecntrl; /* 0x.020 - Ethernet Control Register */
644*4882a593Smuzhiyun u32 minflr; /* 0x.024 - Minimum Frame Length Register */
645*4882a593Smuzhiyun u32 ptv; /* 0x.028 - Pause Time Value Register */
646*4882a593Smuzhiyun u32 dmactrl; /* 0x.02c - DMA Control Register */
647*4882a593Smuzhiyun u32 tbipa; /* 0x.030 - TBI PHY Address Register */
648*4882a593Smuzhiyun u8 res2[28];
649*4882a593Smuzhiyun u32 fifo_rx_pause; /* 0x.050 - FIFO receive pause start threshold
650*4882a593Smuzhiyun register */
651*4882a593Smuzhiyun u32 fifo_rx_pause_shutoff; /* x.054 - FIFO receive starve shutoff
652*4882a593Smuzhiyun register */
653*4882a593Smuzhiyun u32 fifo_rx_alarm; /* 0x.058 - FIFO receive alarm start threshold
654*4882a593Smuzhiyun register */
655*4882a593Smuzhiyun u32 fifo_rx_alarm_shutoff; /*0x.05c - FIFO receive alarm starve
656*4882a593Smuzhiyun shutoff register */
657*4882a593Smuzhiyun u8 res3[44];
658*4882a593Smuzhiyun u32 fifo_tx_thr; /* 0x.08c - FIFO transmit threshold register */
659*4882a593Smuzhiyun u8 res4[8];
660*4882a593Smuzhiyun u32 fifo_tx_starve; /* 0x.098 - FIFO transmit starve register */
661*4882a593Smuzhiyun u32 fifo_tx_starve_shutoff; /* 0x.09c - FIFO transmit starve shutoff register */
662*4882a593Smuzhiyun u8 res5[96];
663*4882a593Smuzhiyun u32 tctrl; /* 0x.100 - Transmit Control Register */
664*4882a593Smuzhiyun u32 tstat; /* 0x.104 - Transmit Status Register */
665*4882a593Smuzhiyun u32 dfvlan; /* 0x.108 - Default VLAN Control word */
666*4882a593Smuzhiyun u32 tbdlen; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
667*4882a593Smuzhiyun u32 txic; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
668*4882a593Smuzhiyun u32 tqueue; /* 0x.114 - Transmit queue control register */
669*4882a593Smuzhiyun u8 res7[40];
670*4882a593Smuzhiyun u32 tr03wt; /* 0x.140 - TxBD Rings 0-3 round-robin weightings */
671*4882a593Smuzhiyun u32 tr47wt; /* 0x.144 - TxBD Rings 4-7 round-robin weightings */
672*4882a593Smuzhiyun u8 res8[52];
673*4882a593Smuzhiyun u32 tbdbph; /* 0x.17c - Tx data buffer pointer high */
674*4882a593Smuzhiyun u8 res9a[4];
675*4882a593Smuzhiyun u32 tbptr0; /* 0x.184 - TxBD Pointer for ring 0 */
676*4882a593Smuzhiyun u8 res9b[4];
677*4882a593Smuzhiyun u32 tbptr1; /* 0x.18c - TxBD Pointer for ring 1 */
678*4882a593Smuzhiyun u8 res9c[4];
679*4882a593Smuzhiyun u32 tbptr2; /* 0x.194 - TxBD Pointer for ring 2 */
680*4882a593Smuzhiyun u8 res9d[4];
681*4882a593Smuzhiyun u32 tbptr3; /* 0x.19c - TxBD Pointer for ring 3 */
682*4882a593Smuzhiyun u8 res9e[4];
683*4882a593Smuzhiyun u32 tbptr4; /* 0x.1a4 - TxBD Pointer for ring 4 */
684*4882a593Smuzhiyun u8 res9f[4];
685*4882a593Smuzhiyun u32 tbptr5; /* 0x.1ac - TxBD Pointer for ring 5 */
686*4882a593Smuzhiyun u8 res9g[4];
687*4882a593Smuzhiyun u32 tbptr6; /* 0x.1b4 - TxBD Pointer for ring 6 */
688*4882a593Smuzhiyun u8 res9h[4];
689*4882a593Smuzhiyun u32 tbptr7; /* 0x.1bc - TxBD Pointer for ring 7 */
690*4882a593Smuzhiyun u8 res9[64];
691*4882a593Smuzhiyun u32 tbaseh; /* 0x.200 - TxBD base address high */
692*4882a593Smuzhiyun u32 tbase0; /* 0x.204 - TxBD Base Address of ring 0 */
693*4882a593Smuzhiyun u8 res10a[4];
694*4882a593Smuzhiyun u32 tbase1; /* 0x.20c - TxBD Base Address of ring 1 */
695*4882a593Smuzhiyun u8 res10b[4];
696*4882a593Smuzhiyun u32 tbase2; /* 0x.214 - TxBD Base Address of ring 2 */
697*4882a593Smuzhiyun u8 res10c[4];
698*4882a593Smuzhiyun u32 tbase3; /* 0x.21c - TxBD Base Address of ring 3 */
699*4882a593Smuzhiyun u8 res10d[4];
700*4882a593Smuzhiyun u32 tbase4; /* 0x.224 - TxBD Base Address of ring 4 */
701*4882a593Smuzhiyun u8 res10e[4];
702*4882a593Smuzhiyun u32 tbase5; /* 0x.22c - TxBD Base Address of ring 5 */
703*4882a593Smuzhiyun u8 res10f[4];
704*4882a593Smuzhiyun u32 tbase6; /* 0x.234 - TxBD Base Address of ring 6 */
705*4882a593Smuzhiyun u8 res10g[4];
706*4882a593Smuzhiyun u32 tbase7; /* 0x.23c - TxBD Base Address of ring 7 */
707*4882a593Smuzhiyun u8 res10[192];
708*4882a593Smuzhiyun u32 rctrl; /* 0x.300 - Receive Control Register */
709*4882a593Smuzhiyun u32 rstat; /* 0x.304 - Receive Status Register */
710*4882a593Smuzhiyun u8 res12[8];
711*4882a593Smuzhiyun u32 rxic; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
712*4882a593Smuzhiyun u32 rqueue; /* 0x.314 - Receive queue control register */
713*4882a593Smuzhiyun u32 rir0; /* 0x.318 - Ring mapping register 0 */
714*4882a593Smuzhiyun u32 rir1; /* 0x.31c - Ring mapping register 1 */
715*4882a593Smuzhiyun u32 rir2; /* 0x.320 - Ring mapping register 2 */
716*4882a593Smuzhiyun u32 rir3; /* 0x.324 - Ring mapping register 3 */
717*4882a593Smuzhiyun u8 res13[8];
718*4882a593Smuzhiyun u32 rbifx; /* 0x.330 - Receive bit field extract control register */
719*4882a593Smuzhiyun u32 rqfar; /* 0x.334 - Receive queue filing table address register */
720*4882a593Smuzhiyun u32 rqfcr; /* 0x.338 - Receive queue filing table control register */
721*4882a593Smuzhiyun u32 rqfpr; /* 0x.33c - Receive queue filing table property register */
722*4882a593Smuzhiyun u32 mrblr; /* 0x.340 - Maximum Receive Buffer Length Register */
723*4882a593Smuzhiyun u8 res14[56];
724*4882a593Smuzhiyun u32 rbdbph; /* 0x.37c - Rx data buffer pointer high */
725*4882a593Smuzhiyun u8 res15a[4];
726*4882a593Smuzhiyun u32 rbptr0; /* 0x.384 - RxBD pointer for ring 0 */
727*4882a593Smuzhiyun u8 res15b[4];
728*4882a593Smuzhiyun u32 rbptr1; /* 0x.38c - RxBD pointer for ring 1 */
729*4882a593Smuzhiyun u8 res15c[4];
730*4882a593Smuzhiyun u32 rbptr2; /* 0x.394 - RxBD pointer for ring 2 */
731*4882a593Smuzhiyun u8 res15d[4];
732*4882a593Smuzhiyun u32 rbptr3; /* 0x.39c - RxBD pointer for ring 3 */
733*4882a593Smuzhiyun u8 res15e[4];
734*4882a593Smuzhiyun u32 rbptr4; /* 0x.3a4 - RxBD pointer for ring 4 */
735*4882a593Smuzhiyun u8 res15f[4];
736*4882a593Smuzhiyun u32 rbptr5; /* 0x.3ac - RxBD pointer for ring 5 */
737*4882a593Smuzhiyun u8 res15g[4];
738*4882a593Smuzhiyun u32 rbptr6; /* 0x.3b4 - RxBD pointer for ring 6 */
739*4882a593Smuzhiyun u8 res15h[4];
740*4882a593Smuzhiyun u32 rbptr7; /* 0x.3bc - RxBD pointer for ring 7 */
741*4882a593Smuzhiyun u8 res16[64];
742*4882a593Smuzhiyun u32 rbaseh; /* 0x.400 - RxBD base address high */
743*4882a593Smuzhiyun u32 rbase0; /* 0x.404 - RxBD base address of ring 0 */
744*4882a593Smuzhiyun u8 res17a[4];
745*4882a593Smuzhiyun u32 rbase1; /* 0x.40c - RxBD base address of ring 1 */
746*4882a593Smuzhiyun u8 res17b[4];
747*4882a593Smuzhiyun u32 rbase2; /* 0x.414 - RxBD base address of ring 2 */
748*4882a593Smuzhiyun u8 res17c[4];
749*4882a593Smuzhiyun u32 rbase3; /* 0x.41c - RxBD base address of ring 3 */
750*4882a593Smuzhiyun u8 res17d[4];
751*4882a593Smuzhiyun u32 rbase4; /* 0x.424 - RxBD base address of ring 4 */
752*4882a593Smuzhiyun u8 res17e[4];
753*4882a593Smuzhiyun u32 rbase5; /* 0x.42c - RxBD base address of ring 5 */
754*4882a593Smuzhiyun u8 res17f[4];
755*4882a593Smuzhiyun u32 rbase6; /* 0x.434 - RxBD base address of ring 6 */
756*4882a593Smuzhiyun u8 res17g[4];
757*4882a593Smuzhiyun u32 rbase7; /* 0x.43c - RxBD base address of ring 7 */
758*4882a593Smuzhiyun u8 res17[192];
759*4882a593Smuzhiyun u32 maccfg1; /* 0x.500 - MAC Configuration 1 Register */
760*4882a593Smuzhiyun u32 maccfg2; /* 0x.504 - MAC Configuration 2 Register */
761*4882a593Smuzhiyun u32 ipgifg; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
762*4882a593Smuzhiyun u32 hafdup; /* 0x.50c - Half Duplex Register */
763*4882a593Smuzhiyun u32 maxfrm; /* 0x.510 - Maximum Frame Length Register */
764*4882a593Smuzhiyun u8 res18[12];
765*4882a593Smuzhiyun u8 gfar_mii_regs[24]; /* See gianfar_phy.h */
766*4882a593Smuzhiyun u32 ifctrl; /* 0x.538 - Interface control register */
767*4882a593Smuzhiyun u32 ifstat; /* 0x.53c - Interface Status Register */
768*4882a593Smuzhiyun u32 macstnaddr1; /* 0x.540 - Station Address Part 1 Register */
769*4882a593Smuzhiyun u32 macstnaddr2; /* 0x.544 - Station Address Part 2 Register */
770*4882a593Smuzhiyun u32 mac01addr1; /* 0x.548 - MAC exact match address 1, part 1 */
771*4882a593Smuzhiyun u32 mac01addr2; /* 0x.54c - MAC exact match address 1, part 2 */
772*4882a593Smuzhiyun u32 mac02addr1; /* 0x.550 - MAC exact match address 2, part 1 */
773*4882a593Smuzhiyun u32 mac02addr2; /* 0x.554 - MAC exact match address 2, part 2 */
774*4882a593Smuzhiyun u32 mac03addr1; /* 0x.558 - MAC exact match address 3, part 1 */
775*4882a593Smuzhiyun u32 mac03addr2; /* 0x.55c - MAC exact match address 3, part 2 */
776*4882a593Smuzhiyun u32 mac04addr1; /* 0x.560 - MAC exact match address 4, part 1 */
777*4882a593Smuzhiyun u32 mac04addr2; /* 0x.564 - MAC exact match address 4, part 2 */
778*4882a593Smuzhiyun u32 mac05addr1; /* 0x.568 - MAC exact match address 5, part 1 */
779*4882a593Smuzhiyun u32 mac05addr2; /* 0x.56c - MAC exact match address 5, part 2 */
780*4882a593Smuzhiyun u32 mac06addr1; /* 0x.570 - MAC exact match address 6, part 1 */
781*4882a593Smuzhiyun u32 mac06addr2; /* 0x.574 - MAC exact match address 6, part 2 */
782*4882a593Smuzhiyun u32 mac07addr1; /* 0x.578 - MAC exact match address 7, part 1 */
783*4882a593Smuzhiyun u32 mac07addr2; /* 0x.57c - MAC exact match address 7, part 2 */
784*4882a593Smuzhiyun u32 mac08addr1; /* 0x.580 - MAC exact match address 8, part 1 */
785*4882a593Smuzhiyun u32 mac08addr2; /* 0x.584 - MAC exact match address 8, part 2 */
786*4882a593Smuzhiyun u32 mac09addr1; /* 0x.588 - MAC exact match address 9, part 1 */
787*4882a593Smuzhiyun u32 mac09addr2; /* 0x.58c - MAC exact match address 9, part 2 */
788*4882a593Smuzhiyun u32 mac10addr1; /* 0x.590 - MAC exact match address 10, part 1*/
789*4882a593Smuzhiyun u32 mac10addr2; /* 0x.594 - MAC exact match address 10, part 2*/
790*4882a593Smuzhiyun u32 mac11addr1; /* 0x.598 - MAC exact match address 11, part 1*/
791*4882a593Smuzhiyun u32 mac11addr2; /* 0x.59c - MAC exact match address 11, part 2*/
792*4882a593Smuzhiyun u32 mac12addr1; /* 0x.5a0 - MAC exact match address 12, part 1*/
793*4882a593Smuzhiyun u32 mac12addr2; /* 0x.5a4 - MAC exact match address 12, part 2*/
794*4882a593Smuzhiyun u32 mac13addr1; /* 0x.5a8 - MAC exact match address 13, part 1*/
795*4882a593Smuzhiyun u32 mac13addr2; /* 0x.5ac - MAC exact match address 13, part 2*/
796*4882a593Smuzhiyun u32 mac14addr1; /* 0x.5b0 - MAC exact match address 14, part 1*/
797*4882a593Smuzhiyun u32 mac14addr2; /* 0x.5b4 - MAC exact match address 14, part 2*/
798*4882a593Smuzhiyun u32 mac15addr1; /* 0x.5b8 - MAC exact match address 15, part 1*/
799*4882a593Smuzhiyun u32 mac15addr2; /* 0x.5bc - MAC exact match address 15, part 2*/
800*4882a593Smuzhiyun u8 res20[192];
801*4882a593Smuzhiyun struct rmon_mib rmon; /* 0x.680-0x.73c */
802*4882a593Smuzhiyun u32 rrej; /* 0x.740 - Receive filer rejected packet counter */
803*4882a593Smuzhiyun u8 res21[188];
804*4882a593Smuzhiyun u32 igaddr0; /* 0x.800 - Indivdual/Group address register 0*/
805*4882a593Smuzhiyun u32 igaddr1; /* 0x.804 - Indivdual/Group address register 1*/
806*4882a593Smuzhiyun u32 igaddr2; /* 0x.808 - Indivdual/Group address register 2*/
807*4882a593Smuzhiyun u32 igaddr3; /* 0x.80c - Indivdual/Group address register 3*/
808*4882a593Smuzhiyun u32 igaddr4; /* 0x.810 - Indivdual/Group address register 4*/
809*4882a593Smuzhiyun u32 igaddr5; /* 0x.814 - Indivdual/Group address register 5*/
810*4882a593Smuzhiyun u32 igaddr6; /* 0x.818 - Indivdual/Group address register 6*/
811*4882a593Smuzhiyun u32 igaddr7; /* 0x.81c - Indivdual/Group address register 7*/
812*4882a593Smuzhiyun u8 res22[96];
813*4882a593Smuzhiyun u32 gaddr0; /* 0x.880 - Group address register 0 */
814*4882a593Smuzhiyun u32 gaddr1; /* 0x.884 - Group address register 1 */
815*4882a593Smuzhiyun u32 gaddr2; /* 0x.888 - Group address register 2 */
816*4882a593Smuzhiyun u32 gaddr3; /* 0x.88c - Group address register 3 */
817*4882a593Smuzhiyun u32 gaddr4; /* 0x.890 - Group address register 4 */
818*4882a593Smuzhiyun u32 gaddr5; /* 0x.894 - Group address register 5 */
819*4882a593Smuzhiyun u32 gaddr6; /* 0x.898 - Group address register 6 */
820*4882a593Smuzhiyun u32 gaddr7; /* 0x.89c - Group address register 7 */
821*4882a593Smuzhiyun u8 res23a[352];
822*4882a593Smuzhiyun u32 fifocfg; /* 0x.a00 - FIFO interface config register */
823*4882a593Smuzhiyun u8 res23b[252];
824*4882a593Smuzhiyun u8 res23c[248];
825*4882a593Smuzhiyun u32 attr; /* 0x.bf8 - Attributes Register */
826*4882a593Smuzhiyun u32 attreli; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
827*4882a593Smuzhiyun u32 rqprm0; /* 0x.c00 - Receive queue parameters register 0 */
828*4882a593Smuzhiyun u32 rqprm1; /* 0x.c04 - Receive queue parameters register 1 */
829*4882a593Smuzhiyun u32 rqprm2; /* 0x.c08 - Receive queue parameters register 2 */
830*4882a593Smuzhiyun u32 rqprm3; /* 0x.c0c - Receive queue parameters register 3 */
831*4882a593Smuzhiyun u32 rqprm4; /* 0x.c10 - Receive queue parameters register 4 */
832*4882a593Smuzhiyun u32 rqprm5; /* 0x.c14 - Receive queue parameters register 5 */
833*4882a593Smuzhiyun u32 rqprm6; /* 0x.c18 - Receive queue parameters register 6 */
834*4882a593Smuzhiyun u32 rqprm7; /* 0x.c1c - Receive queue parameters register 7 */
835*4882a593Smuzhiyun u8 res24[36];
836*4882a593Smuzhiyun u32 rfbptr0; /* 0x.c44 - Last free RxBD pointer for ring 0 */
837*4882a593Smuzhiyun u8 res24a[4];
838*4882a593Smuzhiyun u32 rfbptr1; /* 0x.c4c - Last free RxBD pointer for ring 1 */
839*4882a593Smuzhiyun u8 res24b[4];
840*4882a593Smuzhiyun u32 rfbptr2; /* 0x.c54 - Last free RxBD pointer for ring 2 */
841*4882a593Smuzhiyun u8 res24c[4];
842*4882a593Smuzhiyun u32 rfbptr3; /* 0x.c5c - Last free RxBD pointer for ring 3 */
843*4882a593Smuzhiyun u8 res24d[4];
844*4882a593Smuzhiyun u32 rfbptr4; /* 0x.c64 - Last free RxBD pointer for ring 4 */
845*4882a593Smuzhiyun u8 res24e[4];
846*4882a593Smuzhiyun u32 rfbptr5; /* 0x.c6c - Last free RxBD pointer for ring 5 */
847*4882a593Smuzhiyun u8 res24f[4];
848*4882a593Smuzhiyun u32 rfbptr6; /* 0x.c74 - Last free RxBD pointer for ring 6 */
849*4882a593Smuzhiyun u8 res24g[4];
850*4882a593Smuzhiyun u32 rfbptr7; /* 0x.c7c - Last free RxBD pointer for ring 7 */
851*4882a593Smuzhiyun u8 res24h[4];
852*4882a593Smuzhiyun u8 res24x[556];
853*4882a593Smuzhiyun u32 isrg0; /* 0x.eb0 - Interrupt steering group 0 register */
854*4882a593Smuzhiyun u32 isrg1; /* 0x.eb4 - Interrupt steering group 1 register */
855*4882a593Smuzhiyun u32 isrg2; /* 0x.eb8 - Interrupt steering group 2 register */
856*4882a593Smuzhiyun u32 isrg3; /* 0x.ebc - Interrupt steering group 3 register */
857*4882a593Smuzhiyun u8 res25[16];
858*4882a593Smuzhiyun u32 rxic0; /* 0x.ed0 - Ring 0 Rx interrupt coalescing */
859*4882a593Smuzhiyun u32 rxic1; /* 0x.ed4 - Ring 1 Rx interrupt coalescing */
860*4882a593Smuzhiyun u32 rxic2; /* 0x.ed8 - Ring 2 Rx interrupt coalescing */
861*4882a593Smuzhiyun u32 rxic3; /* 0x.edc - Ring 3 Rx interrupt coalescing */
862*4882a593Smuzhiyun u32 rxic4; /* 0x.ee0 - Ring 4 Rx interrupt coalescing */
863*4882a593Smuzhiyun u32 rxic5; /* 0x.ee4 - Ring 5 Rx interrupt coalescing */
864*4882a593Smuzhiyun u32 rxic6; /* 0x.ee8 - Ring 6 Rx interrupt coalescing */
865*4882a593Smuzhiyun u32 rxic7; /* 0x.eec - Ring 7 Rx interrupt coalescing */
866*4882a593Smuzhiyun u8 res26[32];
867*4882a593Smuzhiyun u32 txic0; /* 0x.f10 - Ring 0 Tx interrupt coalescing */
868*4882a593Smuzhiyun u32 txic1; /* 0x.f14 - Ring 1 Tx interrupt coalescing */
869*4882a593Smuzhiyun u32 txic2; /* 0x.f18 - Ring 2 Tx interrupt coalescing */
870*4882a593Smuzhiyun u32 txic3; /* 0x.f1c - Ring 3 Tx interrupt coalescing */
871*4882a593Smuzhiyun u32 txic4; /* 0x.f20 - Ring 4 Tx interrupt coalescing */
872*4882a593Smuzhiyun u32 txic5; /* 0x.f24 - Ring 5 Tx interrupt coalescing */
873*4882a593Smuzhiyun u32 txic6; /* 0x.f28 - Ring 6 Tx interrupt coalescing */
874*4882a593Smuzhiyun u32 txic7; /* 0x.f2c - Ring 7 Tx interrupt coalescing */
875*4882a593Smuzhiyun u8 res27[208];
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* Flags related to gianfar device features */
879*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
880*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
881*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
882*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
883*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
884*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
885*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
886*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_MAGIC_PACKET 0x00000100
887*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_BD_STASHING 0x00000200
888*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_BUF_STASHING 0x00000400
889*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_TIMER 0x00000800
890*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER 0x00001000
891*4882a593Smuzhiyun #define FSL_GIANFAR_DEV_HAS_RX_FILER 0x00002000
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun #if (MAXGROUPS == 2)
894*4882a593Smuzhiyun #define DEFAULT_MAPPING 0xAA
895*4882a593Smuzhiyun #else
896*4882a593Smuzhiyun #define DEFAULT_MAPPING 0xFF
897*4882a593Smuzhiyun #endif
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun #define ISRG_RR0 0x80000000
900*4882a593Smuzhiyun #define ISRG_TR0 0x00800000
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /* The same driver can operate in two modes */
903*4882a593Smuzhiyun /* SQ_SG_MODE: Single Queue Single Group Mode
904*4882a593Smuzhiyun * (Backward compatible mode)
905*4882a593Smuzhiyun * MQ_MG_MODE: Multi Queue Multi Group mode
906*4882a593Smuzhiyun */
907*4882a593Smuzhiyun enum {
908*4882a593Smuzhiyun SQ_SG_MODE = 0,
909*4882a593Smuzhiyun MQ_MG_MODE
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* GFAR_SQ_POLLING: Single Queue NAPI polling mode
913*4882a593Smuzhiyun * The driver supports a single pair of RX/Tx queues
914*4882a593Smuzhiyun * per interrupt group (Rx/Tx int line). MQ_MG mode
915*4882a593Smuzhiyun * devices have 2 interrupt groups, so the device will
916*4882a593Smuzhiyun * have a total of 2 Tx and 2 Rx queues in this case.
917*4882a593Smuzhiyun * GFAR_MQ_POLLING: Multi Queue NAPI polling mode
918*4882a593Smuzhiyun * The driver supports all the 8 Rx and Tx HW queues
919*4882a593Smuzhiyun * each queue mapped by the Device Tree to one of
920*4882a593Smuzhiyun * the 2 interrupt groups. This mode implies significant
921*4882a593Smuzhiyun * processing overhead (CPU and controller level).
922*4882a593Smuzhiyun */
923*4882a593Smuzhiyun enum gfar_poll_mode {
924*4882a593Smuzhiyun GFAR_SQ_POLLING = 0,
925*4882a593Smuzhiyun GFAR_MQ_POLLING
926*4882a593Smuzhiyun };
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /*
929*4882a593Smuzhiyun * Per TX queue stats
930*4882a593Smuzhiyun */
931*4882a593Smuzhiyun struct tx_q_stats {
932*4882a593Smuzhiyun unsigned long tx_packets;
933*4882a593Smuzhiyun unsigned long tx_bytes;
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /**
937*4882a593Smuzhiyun * struct gfar_priv_tx_q - per tx queue structure
938*4882a593Smuzhiyun * @txlock: per queue tx spin lock
939*4882a593Smuzhiyun * @tx_skbuff:skb pointers
940*4882a593Smuzhiyun * @skb_curtx: to be used skb pointer
941*4882a593Smuzhiyun * @skb_dirtytx:the last used skb pointer
942*4882a593Smuzhiyun * @stats: bytes/packets stats
943*4882a593Smuzhiyun * @qindex: index of this queue
944*4882a593Smuzhiyun * @dev: back pointer to the dev structure
945*4882a593Smuzhiyun * @grp: back pointer to the group to which this queue belongs
946*4882a593Smuzhiyun * @tx_bd_base: First tx buffer descriptor
947*4882a593Smuzhiyun * @cur_tx: Next free ring entry
948*4882a593Smuzhiyun * @dirty_tx: First buffer in line to be transmitted
949*4882a593Smuzhiyun * @tx_ring_size: Tx ring size
950*4882a593Smuzhiyun * @num_txbdfree: number of free TxBds
951*4882a593Smuzhiyun * @txcoalescing: enable/disable tx coalescing
952*4882a593Smuzhiyun * @txic: transmit interrupt coalescing value
953*4882a593Smuzhiyun * @txcount: coalescing value if based on tx frame count
954*4882a593Smuzhiyun * @txtime: coalescing value if based on time
955*4882a593Smuzhiyun */
956*4882a593Smuzhiyun struct gfar_priv_tx_q {
957*4882a593Smuzhiyun /* cacheline 1 */
958*4882a593Smuzhiyun spinlock_t txlock __attribute__ ((aligned (SMP_CACHE_BYTES)));
959*4882a593Smuzhiyun struct txbd8 *tx_bd_base;
960*4882a593Smuzhiyun struct txbd8 *cur_tx;
961*4882a593Smuzhiyun unsigned int num_txbdfree;
962*4882a593Smuzhiyun unsigned short skb_curtx;
963*4882a593Smuzhiyun unsigned short tx_ring_size;
964*4882a593Smuzhiyun struct tx_q_stats stats;
965*4882a593Smuzhiyun struct gfar_priv_grp *grp;
966*4882a593Smuzhiyun /* cacheline 2 */
967*4882a593Smuzhiyun struct net_device *dev;
968*4882a593Smuzhiyun struct sk_buff **tx_skbuff;
969*4882a593Smuzhiyun struct txbd8 *dirty_tx;
970*4882a593Smuzhiyun unsigned short skb_dirtytx;
971*4882a593Smuzhiyun unsigned short qindex;
972*4882a593Smuzhiyun /* Configuration info for the coalescing features */
973*4882a593Smuzhiyun unsigned int txcoalescing;
974*4882a593Smuzhiyun unsigned long txic;
975*4882a593Smuzhiyun dma_addr_t tx_bd_dma_base;
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /*
979*4882a593Smuzhiyun * Per RX queue stats
980*4882a593Smuzhiyun */
981*4882a593Smuzhiyun struct rx_q_stats {
982*4882a593Smuzhiyun unsigned long rx_packets;
983*4882a593Smuzhiyun unsigned long rx_bytes;
984*4882a593Smuzhiyun unsigned long rx_dropped;
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun struct gfar_rx_buff {
988*4882a593Smuzhiyun dma_addr_t dma;
989*4882a593Smuzhiyun struct page *page;
990*4882a593Smuzhiyun unsigned int page_offset;
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /**
994*4882a593Smuzhiyun * struct gfar_priv_rx_q - per rx queue structure
995*4882a593Smuzhiyun * @rx_buff: Array of buffer info metadata structs
996*4882a593Smuzhiyun * @rx_bd_base: First rx buffer descriptor
997*4882a593Smuzhiyun * @next_to_use: index of the next buffer to be alloc'd
998*4882a593Smuzhiyun * @next_to_clean: index of the next buffer to be cleaned
999*4882a593Smuzhiyun * @qindex: index of this queue
1000*4882a593Smuzhiyun * @ndev: back pointer to net_device
1001*4882a593Smuzhiyun * @rx_ring_size: Rx ring size
1002*4882a593Smuzhiyun * @rxcoalescing: enable/disable rx-coalescing
1003*4882a593Smuzhiyun * @rxic: receive interrupt coalescing vlaue
1004*4882a593Smuzhiyun */
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun struct gfar_priv_rx_q {
1007*4882a593Smuzhiyun struct gfar_rx_buff *rx_buff __aligned(SMP_CACHE_BYTES);
1008*4882a593Smuzhiyun struct rxbd8 *rx_bd_base;
1009*4882a593Smuzhiyun struct net_device *ndev;
1010*4882a593Smuzhiyun struct device *dev;
1011*4882a593Smuzhiyun u16 rx_ring_size;
1012*4882a593Smuzhiyun u16 qindex;
1013*4882a593Smuzhiyun struct gfar_priv_grp *grp;
1014*4882a593Smuzhiyun u16 next_to_clean;
1015*4882a593Smuzhiyun u16 next_to_use;
1016*4882a593Smuzhiyun u16 next_to_alloc;
1017*4882a593Smuzhiyun struct sk_buff *skb;
1018*4882a593Smuzhiyun struct rx_q_stats stats;
1019*4882a593Smuzhiyun u32 __iomem *rfbptr;
1020*4882a593Smuzhiyun unsigned char rxcoalescing;
1021*4882a593Smuzhiyun unsigned long rxic;
1022*4882a593Smuzhiyun dma_addr_t rx_bd_dma_base;
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun enum gfar_irqinfo_id {
1026*4882a593Smuzhiyun GFAR_TX = 0,
1027*4882a593Smuzhiyun GFAR_RX = 1,
1028*4882a593Smuzhiyun GFAR_ER = 2,
1029*4882a593Smuzhiyun GFAR_NUM_IRQS = 3
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun struct gfar_irqinfo {
1033*4882a593Smuzhiyun unsigned int irq;
1034*4882a593Smuzhiyun char name[GFAR_INT_NAME_MAX];
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /**
1038*4882a593Smuzhiyun * struct gfar_priv_grp - per group structure
1039*4882a593Smuzhiyun * @napi: the napi poll function
1040*4882a593Smuzhiyun * @priv: back pointer to the priv structure
1041*4882a593Smuzhiyun * @regs: the ioremapped register space for this group
1042*4882a593Smuzhiyun * @irqinfo: TX/RX/ER irq data for this group
1043*4882a593Smuzhiyun */
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun struct gfar_priv_grp {
1046*4882a593Smuzhiyun spinlock_t grplock __aligned(SMP_CACHE_BYTES);
1047*4882a593Smuzhiyun struct napi_struct napi_rx;
1048*4882a593Smuzhiyun struct napi_struct napi_tx;
1049*4882a593Smuzhiyun struct gfar __iomem *regs;
1050*4882a593Smuzhiyun struct gfar_priv_tx_q *tx_queue;
1051*4882a593Smuzhiyun struct gfar_priv_rx_q *rx_queue;
1052*4882a593Smuzhiyun unsigned int tstat;
1053*4882a593Smuzhiyun unsigned int rstat;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun struct gfar_private *priv;
1056*4882a593Smuzhiyun unsigned long num_tx_queues;
1057*4882a593Smuzhiyun unsigned long tx_bit_map;
1058*4882a593Smuzhiyun unsigned long num_rx_queues;
1059*4882a593Smuzhiyun unsigned long rx_bit_map;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun struct gfar_irqinfo *irqinfo[GFAR_NUM_IRQS];
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun #define gfar_irq(grp, ID) \
1065*4882a593Smuzhiyun ((grp)->irqinfo[GFAR_##ID])
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun enum gfar_errata {
1068*4882a593Smuzhiyun GFAR_ERRATA_74 = 0x01,
1069*4882a593Smuzhiyun GFAR_ERRATA_76 = 0x02,
1070*4882a593Smuzhiyun GFAR_ERRATA_A002 = 0x04,
1071*4882a593Smuzhiyun GFAR_ERRATA_12 = 0x08, /* a.k.a errata eTSEC49 */
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun enum gfar_dev_state {
1075*4882a593Smuzhiyun GFAR_DOWN = 1,
1076*4882a593Smuzhiyun GFAR_RESETTING
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* Struct stolen almost completely (and shamelessly) from the FCC enet source
1080*4882a593Smuzhiyun * (Ok, that's not so true anymore, but there is a family resemblance)
1081*4882a593Smuzhiyun * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
1082*4882a593Smuzhiyun * and tx_bd_base always point to the currently available buffer.
1083*4882a593Smuzhiyun * The dirty_tx tracks the current buffer that is being sent by the
1084*4882a593Smuzhiyun * controller. The cur_tx and dirty_tx are equal under both completely
1085*4882a593Smuzhiyun * empty and completely full conditions. The empty/ready indicator in
1086*4882a593Smuzhiyun * the buffer descriptor determines the actual condition.
1087*4882a593Smuzhiyun */
1088*4882a593Smuzhiyun struct gfar_private {
1089*4882a593Smuzhiyun struct device *dev;
1090*4882a593Smuzhiyun struct net_device *ndev;
1091*4882a593Smuzhiyun enum gfar_errata errata;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun u16 uses_rxfcb;
1094*4882a593Smuzhiyun u16 padding;
1095*4882a593Smuzhiyun u32 device_flags;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* HW time stamping enabled flag */
1098*4882a593Smuzhiyun int hwts_rx_en;
1099*4882a593Smuzhiyun int hwts_tx_en;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun struct gfar_priv_tx_q *tx_queue[MAX_TX_QS];
1102*4882a593Smuzhiyun struct gfar_priv_rx_q *rx_queue[MAX_RX_QS];
1103*4882a593Smuzhiyun struct gfar_priv_grp gfargrp[MAXGROUPS];
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun unsigned long state;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun unsigned short mode;
1108*4882a593Smuzhiyun unsigned short poll_mode;
1109*4882a593Smuzhiyun unsigned int num_tx_queues;
1110*4882a593Smuzhiyun unsigned int num_rx_queues;
1111*4882a593Smuzhiyun unsigned int num_grps;
1112*4882a593Smuzhiyun int tx_actual_en;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /* Network Statistics */
1115*4882a593Smuzhiyun struct gfar_extra_stats extra_stats;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* PHY stuff */
1118*4882a593Smuzhiyun phy_interface_t interface;
1119*4882a593Smuzhiyun struct device_node *phy_node;
1120*4882a593Smuzhiyun struct device_node *tbi_node;
1121*4882a593Smuzhiyun struct mii_bus *mii_bus;
1122*4882a593Smuzhiyun int oldspeed;
1123*4882a593Smuzhiyun int oldduplex;
1124*4882a593Smuzhiyun int oldlink;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun uint32_t msg_enable;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun struct work_struct reset_task;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun struct platform_device *ofdev;
1131*4882a593Smuzhiyun unsigned char
1132*4882a593Smuzhiyun extended_hash:1,
1133*4882a593Smuzhiyun bd_stash_en:1,
1134*4882a593Smuzhiyun rx_filer_enable:1,
1135*4882a593Smuzhiyun /* Enable priorty based Tx scheduling in Hw */
1136*4882a593Smuzhiyun prio_sched_en:1,
1137*4882a593Smuzhiyun /* Flow control flags */
1138*4882a593Smuzhiyun pause_aneg_en:1,
1139*4882a593Smuzhiyun tx_pause_en:1,
1140*4882a593Smuzhiyun rx_pause_en:1;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* The total tx and rx ring size for the enabled queues */
1143*4882a593Smuzhiyun unsigned int total_tx_ring_size;
1144*4882a593Smuzhiyun unsigned int total_rx_ring_size;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun u32 rqueue;
1147*4882a593Smuzhiyun u32 tqueue;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* RX per device parameters */
1150*4882a593Smuzhiyun unsigned int rx_stash_size;
1151*4882a593Smuzhiyun unsigned int rx_stash_index;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun u32 cur_filer_idx;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* RX queue filer rule set*/
1156*4882a593Smuzhiyun struct ethtool_rx_list rx_list;
1157*4882a593Smuzhiyun struct mutex rx_queue_access;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* Hash registers and their width */
1160*4882a593Smuzhiyun u32 __iomem *hash_regs[16];
1161*4882a593Smuzhiyun int hash_width;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* wake-on-lan settings */
1164*4882a593Smuzhiyun u16 wol_opts;
1165*4882a593Smuzhiyun u16 wol_supported;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /*Filer table*/
1168*4882a593Smuzhiyun unsigned int ftp_rqfpr[MAX_FILER_IDX + 1];
1169*4882a593Smuzhiyun unsigned int ftp_rqfcr[MAX_FILER_IDX + 1];
1170*4882a593Smuzhiyun };
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun
gfar_has_errata(struct gfar_private * priv,enum gfar_errata err)1173*4882a593Smuzhiyun static inline int gfar_has_errata(struct gfar_private *priv,
1174*4882a593Smuzhiyun enum gfar_errata err)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun return priv->errata & err;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
gfar_read(unsigned __iomem * addr)1179*4882a593Smuzhiyun static inline u32 gfar_read(unsigned __iomem *addr)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun u32 val;
1182*4882a593Smuzhiyun val = ioread32be(addr);
1183*4882a593Smuzhiyun return val;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
gfar_write(unsigned __iomem * addr,u32 val)1186*4882a593Smuzhiyun static inline void gfar_write(unsigned __iomem *addr, u32 val)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun iowrite32be(val, addr);
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
gfar_write_filer(struct gfar_private * priv,unsigned int far,unsigned int fcr,unsigned int fpr)1191*4882a593Smuzhiyun static inline void gfar_write_filer(struct gfar_private *priv,
1192*4882a593Smuzhiyun unsigned int far, unsigned int fcr, unsigned int fpr)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun struct gfar __iomem *regs = priv->gfargrp[0].regs;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun gfar_write(®s->rqfar, far);
1197*4882a593Smuzhiyun gfar_write(®s->rqfcr, fcr);
1198*4882a593Smuzhiyun gfar_write(®s->rqfpr, fpr);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
gfar_read_filer(struct gfar_private * priv,unsigned int far,unsigned int * fcr,unsigned int * fpr)1201*4882a593Smuzhiyun static inline void gfar_read_filer(struct gfar_private *priv,
1202*4882a593Smuzhiyun unsigned int far, unsigned int *fcr, unsigned int *fpr)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun struct gfar __iomem *regs = priv->gfargrp[0].regs;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun gfar_write(®s->rqfar, far);
1207*4882a593Smuzhiyun *fcr = gfar_read(®s->rqfcr);
1208*4882a593Smuzhiyun *fpr = gfar_read(®s->rqfpr);
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
gfar_write_isrg(struct gfar_private * priv)1211*4882a593Smuzhiyun static inline void gfar_write_isrg(struct gfar_private *priv)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun struct gfar __iomem *regs = priv->gfargrp[0].regs;
1214*4882a593Smuzhiyun u32 __iomem *baddr = ®s->isrg0;
1215*4882a593Smuzhiyun u32 isrg = 0;
1216*4882a593Smuzhiyun int grp_idx, i;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
1219*4882a593Smuzhiyun struct gfar_priv_grp *grp = &priv->gfargrp[grp_idx];
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
1222*4882a593Smuzhiyun isrg |= (ISRG_RR0 >> i);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
1226*4882a593Smuzhiyun isrg |= (ISRG_TR0 >> i);
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun gfar_write(baddr, isrg);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun baddr++;
1232*4882a593Smuzhiyun isrg = 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
gfar_is_dma_stopped(struct gfar_private * priv)1236*4882a593Smuzhiyun static inline int gfar_is_dma_stopped(struct gfar_private *priv)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun struct gfar __iomem *regs = priv->gfargrp[0].regs;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun return ((gfar_read(®s->ievent) & (IEVENT_GRSC | IEVENT_GTSC)) ==
1241*4882a593Smuzhiyun (IEVENT_GRSC | IEVENT_GTSC));
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
gfar_is_rx_dma_stopped(struct gfar_private * priv)1244*4882a593Smuzhiyun static inline int gfar_is_rx_dma_stopped(struct gfar_private *priv)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun struct gfar __iomem *regs = priv->gfargrp[0].regs;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun return gfar_read(®s->ievent) & IEVENT_GRSC;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
gfar_wmb(void)1251*4882a593Smuzhiyun static inline void gfar_wmb(void)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun #if defined(CONFIG_PPC)
1254*4882a593Smuzhiyun /* The powerpc-specific eieio() is used, as wmb() has too strong
1255*4882a593Smuzhiyun * semantics (it requires synchronization between cacheable and
1256*4882a593Smuzhiyun * uncacheable mappings, which eieio() doesn't provide and which we
1257*4882a593Smuzhiyun * don't need), thus requiring a more expensive sync instruction. At
1258*4882a593Smuzhiyun * some point, the set of architecture-independent barrier functions
1259*4882a593Smuzhiyun * should be expanded to include weaker barriers.
1260*4882a593Smuzhiyun */
1261*4882a593Smuzhiyun eieio();
1262*4882a593Smuzhiyun #else
1263*4882a593Smuzhiyun wmb(); /* order write acesses for BD (or FCB) fields */
1264*4882a593Smuzhiyun #endif
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
gfar_clear_txbd_status(struct txbd8 * bdp)1267*4882a593Smuzhiyun static inline void gfar_clear_txbd_status(struct txbd8 *bdp)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun u32 lstatus = be32_to_cpu(bdp->lstatus);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun lstatus &= BD_LFLAG(TXBD_WRAP);
1272*4882a593Smuzhiyun bdp->lstatus = cpu_to_be32(lstatus);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
gfar_rxbd_unused(struct gfar_priv_rx_q * rxq)1275*4882a593Smuzhiyun static inline int gfar_rxbd_unused(struct gfar_priv_rx_q *rxq)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun if (rxq->next_to_clean > rxq->next_to_use)
1278*4882a593Smuzhiyun return rxq->next_to_clean - rxq->next_to_use - 1;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun return rxq->rx_ring_size + rxq->next_to_clean - rxq->next_to_use - 1;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
gfar_rxbd_dma_lastfree(struct gfar_priv_rx_q * rxq)1283*4882a593Smuzhiyun static inline u32 gfar_rxbd_dma_lastfree(struct gfar_priv_rx_q *rxq)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun struct rxbd8 *bdp;
1286*4882a593Smuzhiyun u32 bdp_dma;
1287*4882a593Smuzhiyun int i;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun i = rxq->next_to_use ? rxq->next_to_use - 1 : rxq->rx_ring_size - 1;
1290*4882a593Smuzhiyun bdp = &rxq->rx_bd_base[i];
1291*4882a593Smuzhiyun bdp_dma = lower_32_bits(rxq->rx_bd_dma_base);
1292*4882a593Smuzhiyun bdp_dma += (uintptr_t)bdp - (uintptr_t)rxq->rx_bd_base;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun return bdp_dma;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun int startup_gfar(struct net_device *dev);
1298*4882a593Smuzhiyun void stop_gfar(struct net_device *dev);
1299*4882a593Smuzhiyun void gfar_mac_reset(struct gfar_private *priv);
1300*4882a593Smuzhiyun int gfar_set_features(struct net_device *dev, netdev_features_t features);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun extern const struct ethtool_ops gfar_ethtool_ops;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun #define MAX_FILER_CACHE_IDX (2*(MAX_FILER_IDX))
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun #define RQFCR_PID_PRI_MASK 0xFFFFFFF8
1307*4882a593Smuzhiyun #define RQFCR_PID_L4P_MASK 0xFFFFFF00
1308*4882a593Smuzhiyun #define RQFCR_PID_VID_MASK 0xFFFFF000
1309*4882a593Smuzhiyun #define RQFCR_PID_PORT_MASK 0xFFFF0000
1310*4882a593Smuzhiyun #define RQFCR_PID_MAC_MASK 0xFF000000
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun /* Represents a receive filer table entry */
1313*4882a593Smuzhiyun struct gfar_filer_entry {
1314*4882a593Smuzhiyun u32 ctrl;
1315*4882a593Smuzhiyun u32 prop;
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /* The 20 additional entries are a shadow for one extra element */
1320*4882a593Smuzhiyun struct filer_table {
1321*4882a593Smuzhiyun u32 index;
1322*4882a593Smuzhiyun struct gfar_filer_entry fe[MAX_FILER_CACHE_IDX + 20];
1323*4882a593Smuzhiyun };
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun #endif /* __GIANFAR_H */
1326