1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Combined Ethernet driver for Motorola MPC8xx and MPC82xx.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2003 Intracom S.A.
5*4882a593Smuzhiyun * by Pantelis Antoniou <panto@intracom.gr>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * 2005 (c) MontaVista Software, Inc.
8*4882a593Smuzhiyun * Vitaly Bordug <vbordug@ru.mvista.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
11*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any
12*4882a593Smuzhiyun * kind, whether express or implied.
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/ptrace.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <linux/ioport.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun #include <linux/netdevice.h>
26*4882a593Smuzhiyun #include <linux/etherdevice.h>
27*4882a593Smuzhiyun #include <linux/skbuff.h>
28*4882a593Smuzhiyun #include <linux/spinlock.h>
29*4882a593Smuzhiyun #include <linux/mii.h>
30*4882a593Smuzhiyun #include <linux/ethtool.h>
31*4882a593Smuzhiyun #include <linux/bitops.h>
32*4882a593Smuzhiyun #include <linux/platform_device.h>
33*4882a593Smuzhiyun #include <linux/of_address.h>
34*4882a593Smuzhiyun #include <linux/of_platform.h>
35*4882a593Smuzhiyun #include <linux/pgtable.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <asm/irq.h>
38*4882a593Smuzhiyun #include <linux/uaccess.h>
39*4882a593Smuzhiyun #include <asm/mpc5xxx.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "fs_enet.h"
42*4882a593Smuzhiyun #include "fec.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Make MII read/write commands for the FEC.
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun #define mk_mii_read(REG) (0x60020000 | ((REG & 0x1f) << 18))
47*4882a593Smuzhiyun #define mk_mii_write(REG, VAL) (0x50020000 | ((REG & 0x1f) << 18) | (VAL & 0xffff))
48*4882a593Smuzhiyun #define mk_mii_end 0
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define FEC_MII_LOOPS 10000
51*4882a593Smuzhiyun
fs_enet_fec_mii_read(struct mii_bus * bus,int phy_id,int location)52*4882a593Smuzhiyun static int fs_enet_fec_mii_read(struct mii_bus *bus , int phy_id, int location)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct fec_info* fec = bus->priv;
55*4882a593Smuzhiyun struct fec __iomem *fecp = fec->fecp;
56*4882a593Smuzhiyun int i, ret = -1;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun BUG_ON((in_be32(&fecp->fec_r_cntrl) & FEC_RCNTRL_MII_MODE) == 0);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Add PHY address to register command. */
61*4882a593Smuzhiyun out_be32(&fecp->fec_mii_data, (phy_id << 23) | mk_mii_read(location));
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun for (i = 0; i < FEC_MII_LOOPS; i++)
64*4882a593Smuzhiyun if ((in_be32(&fecp->fec_ievent) & FEC_ENET_MII) != 0)
65*4882a593Smuzhiyun break;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (i < FEC_MII_LOOPS) {
68*4882a593Smuzhiyun out_be32(&fecp->fec_ievent, FEC_ENET_MII);
69*4882a593Smuzhiyun ret = in_be32(&fecp->fec_mii_data) & 0xffff;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return ret;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
fs_enet_fec_mii_write(struct mii_bus * bus,int phy_id,int location,u16 val)75*4882a593Smuzhiyun static int fs_enet_fec_mii_write(struct mii_bus *bus, int phy_id, int location, u16 val)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct fec_info* fec = bus->priv;
78*4882a593Smuzhiyun struct fec __iomem *fecp = fec->fecp;
79*4882a593Smuzhiyun int i;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* this must never happen */
82*4882a593Smuzhiyun BUG_ON((in_be32(&fecp->fec_r_cntrl) & FEC_RCNTRL_MII_MODE) == 0);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Add PHY address to register command. */
85*4882a593Smuzhiyun out_be32(&fecp->fec_mii_data, (phy_id << 23) | mk_mii_write(location, val));
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun for (i = 0; i < FEC_MII_LOOPS; i++)
88*4882a593Smuzhiyun if ((in_be32(&fecp->fec_ievent) & FEC_ENET_MII) != 0)
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (i < FEC_MII_LOOPS)
92*4882a593Smuzhiyun out_be32(&fecp->fec_ievent, FEC_ENET_MII);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const struct of_device_id fs_enet_mdio_fec_match[];
fs_enet_mdio_probe(struct platform_device * ofdev)99*4882a593Smuzhiyun static int fs_enet_mdio_probe(struct platform_device *ofdev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun const struct of_device_id *match;
102*4882a593Smuzhiyun struct resource res;
103*4882a593Smuzhiyun struct mii_bus *new_bus;
104*4882a593Smuzhiyun struct fec_info *fec;
105*4882a593Smuzhiyun int (*get_bus_freq)(struct device_node *);
106*4882a593Smuzhiyun int ret = -ENOMEM, clock, speed;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun match = of_match_device(fs_enet_mdio_fec_match, &ofdev->dev);
109*4882a593Smuzhiyun if (!match)
110*4882a593Smuzhiyun return -EINVAL;
111*4882a593Smuzhiyun get_bus_freq = match->data;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun new_bus = mdiobus_alloc();
114*4882a593Smuzhiyun if (!new_bus)
115*4882a593Smuzhiyun goto out;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun fec = kzalloc(sizeof(struct fec_info), GFP_KERNEL);
118*4882a593Smuzhiyun if (!fec)
119*4882a593Smuzhiyun goto out_mii;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun new_bus->priv = fec;
122*4882a593Smuzhiyun new_bus->name = "FEC MII Bus";
123*4882a593Smuzhiyun new_bus->read = &fs_enet_fec_mii_read;
124*4882a593Smuzhiyun new_bus->write = &fs_enet_fec_mii_write;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ret = of_address_to_resource(ofdev->dev.of_node, 0, &res);
127*4882a593Smuzhiyun if (ret)
128*4882a593Smuzhiyun goto out_res;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun snprintf(new_bus->id, MII_BUS_ID_SIZE, "%x", res.start);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun fec->fecp = ioremap(res.start, resource_size(&res));
133*4882a593Smuzhiyun if (!fec->fecp) {
134*4882a593Smuzhiyun ret = -ENOMEM;
135*4882a593Smuzhiyun goto out_fec;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (get_bus_freq) {
139*4882a593Smuzhiyun clock = get_bus_freq(ofdev->dev.of_node);
140*4882a593Smuzhiyun if (!clock) {
141*4882a593Smuzhiyun /* Use maximum divider if clock is unknown */
142*4882a593Smuzhiyun dev_warn(&ofdev->dev, "could not determine IPS clock\n");
143*4882a593Smuzhiyun clock = 0x3F * 5000000;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun } else
146*4882a593Smuzhiyun clock = ppc_proc_freq;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * Scale for a MII clock <= 2.5 MHz
150*4882a593Smuzhiyun * Note that only 6 bits (25:30) are available for MII speed.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun speed = (clock + 4999999) / 5000000;
153*4882a593Smuzhiyun if (speed > 0x3F) {
154*4882a593Smuzhiyun speed = 0x3F;
155*4882a593Smuzhiyun dev_err(&ofdev->dev,
156*4882a593Smuzhiyun "MII clock (%d Hz) exceeds max (2.5 MHz)\n",
157*4882a593Smuzhiyun clock / speed);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun fec->mii_speed = speed << 1;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun setbits32(&fec->fecp->fec_r_cntrl, FEC_RCNTRL_MII_MODE);
163*4882a593Smuzhiyun setbits32(&fec->fecp->fec_ecntrl, FEC_ECNTRL_PINMUX |
164*4882a593Smuzhiyun FEC_ECNTRL_ETHER_EN);
165*4882a593Smuzhiyun out_be32(&fec->fecp->fec_ievent, FEC_ENET_MII);
166*4882a593Smuzhiyun clrsetbits_be32(&fec->fecp->fec_mii_speed, 0x7E, fec->mii_speed);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun new_bus->phy_mask = ~0;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun new_bus->parent = &ofdev->dev;
171*4882a593Smuzhiyun platform_set_drvdata(ofdev, new_bus);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ret = of_mdiobus_register(new_bus, ofdev->dev.of_node);
174*4882a593Smuzhiyun if (ret)
175*4882a593Smuzhiyun goto out_unmap_regs;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun out_unmap_regs:
180*4882a593Smuzhiyun iounmap(fec->fecp);
181*4882a593Smuzhiyun out_res:
182*4882a593Smuzhiyun out_fec:
183*4882a593Smuzhiyun kfree(fec);
184*4882a593Smuzhiyun out_mii:
185*4882a593Smuzhiyun mdiobus_free(new_bus);
186*4882a593Smuzhiyun out:
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
fs_enet_mdio_remove(struct platform_device * ofdev)190*4882a593Smuzhiyun static int fs_enet_mdio_remove(struct platform_device *ofdev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct mii_bus *bus = platform_get_drvdata(ofdev);
193*4882a593Smuzhiyun struct fec_info *fec = bus->priv;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun mdiobus_unregister(bus);
196*4882a593Smuzhiyun iounmap(fec->fecp);
197*4882a593Smuzhiyun kfree(fec);
198*4882a593Smuzhiyun mdiobus_free(bus);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct of_device_id fs_enet_mdio_fec_match[] = {
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun .compatible = "fsl,pq1-fec-mdio",
206*4882a593Smuzhiyun },
207*4882a593Smuzhiyun #if defined(CONFIG_PPC_MPC512x)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun .compatible = "fsl,mpc5121-fec-mdio",
210*4882a593Smuzhiyun .data = mpc5xxx_get_bus_frequency,
211*4882a593Smuzhiyun },
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun {},
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fs_enet_mdio_fec_match);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static struct platform_driver fs_enet_fec_mdio_driver = {
218*4882a593Smuzhiyun .driver = {
219*4882a593Smuzhiyun .name = "fsl-fec-mdio",
220*4882a593Smuzhiyun .of_match_table = fs_enet_mdio_fec_match,
221*4882a593Smuzhiyun },
222*4882a593Smuzhiyun .probe = fs_enet_mdio_probe,
223*4882a593Smuzhiyun .remove = fs_enet_mdio_remove,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun module_platform_driver(fs_enet_fec_mdio_driver);
227*4882a593Smuzhiyun MODULE_LICENSE("GPL");
228