xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/freescale/fman/fman_tgec.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008-2015 Freescale Semiconductor Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
5*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions are met:
6*4882a593Smuzhiyun  *     * Redistributions of source code must retain the above copyright
7*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer.
8*4882a593Smuzhiyun  *     * Redistributions in binary form must reproduce the above copyright
9*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer in the
10*4882a593Smuzhiyun  *       documentation and/or other materials provided with the distribution.
11*4882a593Smuzhiyun  *     * Neither the name of Freescale Semiconductor nor the
12*4882a593Smuzhiyun  *       names of its contributors may be used to endorse or promote products
13*4882a593Smuzhiyun  *       derived from this software without specific prior written permission.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * ALTERNATIVELY, this software may be distributed under the terms of the
17*4882a593Smuzhiyun  * GNU General Public License ("GPL") as published by the Free Software
18*4882a593Smuzhiyun  * Foundation, either version 2 of that License or (at your option) any
19*4882a593Smuzhiyun  * later version.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
22*4882a593Smuzhiyun  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
23*4882a593Smuzhiyun  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
24*4882a593Smuzhiyun  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
25*4882a593Smuzhiyun  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
26*4882a593Smuzhiyun  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
27*4882a593Smuzhiyun  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
28*4882a593Smuzhiyun  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
30*4882a593Smuzhiyun  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "fman_tgec.h"
36*4882a593Smuzhiyun #include "fman.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <linux/slab.h>
39*4882a593Smuzhiyun #include <linux/bitrev.h>
40*4882a593Smuzhiyun #include <linux/io.h>
41*4882a593Smuzhiyun #include <linux/crc32.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Transmit Inter-Packet Gap Length Register (TX_IPG_LENGTH) */
44*4882a593Smuzhiyun #define TGEC_TX_IPG_LENGTH_MASK	0x000003ff
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Command and Configuration Register (COMMAND_CONFIG) */
47*4882a593Smuzhiyun #define CMD_CFG_EN_TIMESTAMP		0x00100000
48*4882a593Smuzhiyun #define CMD_CFG_NO_LEN_CHK		0x00020000
49*4882a593Smuzhiyun #define CMD_CFG_PAUSE_IGNORE		0x00000100
50*4882a593Smuzhiyun #define CMF_CFG_CRC_FWD			0x00000040
51*4882a593Smuzhiyun #define CMD_CFG_PROMIS_EN		0x00000010
52*4882a593Smuzhiyun #define CMD_CFG_RX_EN			0x00000002
53*4882a593Smuzhiyun #define CMD_CFG_TX_EN			0x00000001
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Interrupt Mask Register (IMASK) */
56*4882a593Smuzhiyun #define TGEC_IMASK_MDIO_SCAN_EVENT	0x00010000
57*4882a593Smuzhiyun #define TGEC_IMASK_MDIO_CMD_CMPL	0x00008000
58*4882a593Smuzhiyun #define TGEC_IMASK_REM_FAULT		0x00004000
59*4882a593Smuzhiyun #define TGEC_IMASK_LOC_FAULT		0x00002000
60*4882a593Smuzhiyun #define TGEC_IMASK_TX_ECC_ER		0x00001000
61*4882a593Smuzhiyun #define TGEC_IMASK_TX_FIFO_UNFL	0x00000800
62*4882a593Smuzhiyun #define TGEC_IMASK_TX_FIFO_OVFL	0x00000400
63*4882a593Smuzhiyun #define TGEC_IMASK_TX_ER		0x00000200
64*4882a593Smuzhiyun #define TGEC_IMASK_RX_FIFO_OVFL	0x00000100
65*4882a593Smuzhiyun #define TGEC_IMASK_RX_ECC_ER		0x00000080
66*4882a593Smuzhiyun #define TGEC_IMASK_RX_JAB_FRM		0x00000040
67*4882a593Smuzhiyun #define TGEC_IMASK_RX_OVRSZ_FRM	0x00000020
68*4882a593Smuzhiyun #define TGEC_IMASK_RX_RUNT_FRM		0x00000010
69*4882a593Smuzhiyun #define TGEC_IMASK_RX_FRAG_FRM		0x00000008
70*4882a593Smuzhiyun #define TGEC_IMASK_RX_LEN_ER		0x00000004
71*4882a593Smuzhiyun #define TGEC_IMASK_RX_CRC_ER		0x00000002
72*4882a593Smuzhiyun #define TGEC_IMASK_RX_ALIGN_ER		0x00000001
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Hashtable Control Register (HASHTABLE_CTRL) */
75*4882a593Smuzhiyun #define TGEC_HASH_MCAST_SHIFT		23
76*4882a593Smuzhiyun #define TGEC_HASH_MCAST_EN		0x00000200
77*4882a593Smuzhiyun #define TGEC_HASH_ADR_MSK		0x000001ff
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define DEFAULT_TX_IPG_LENGTH			12
80*4882a593Smuzhiyun #define DEFAULT_MAX_FRAME_LENGTH		0x600
81*4882a593Smuzhiyun #define DEFAULT_PAUSE_QUANT			0xf000
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* number of pattern match registers (entries) */
84*4882a593Smuzhiyun #define TGEC_NUM_OF_PADDRS          1
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* Group address bit indication */
87*4882a593Smuzhiyun #define GROUP_ADDRESS               0x0000010000000000LL
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Hash table size (= 32 bits*8 regs) */
90*4882a593Smuzhiyun #define TGEC_HASH_TABLE_SIZE             512
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* tGEC memory map */
93*4882a593Smuzhiyun struct tgec_regs {
94*4882a593Smuzhiyun 	u32 tgec_id;		/* 0x000 Controller ID */
95*4882a593Smuzhiyun 	u32 reserved001[1];	/* 0x004 */
96*4882a593Smuzhiyun 	u32 command_config;	/* 0x008 Control and configuration */
97*4882a593Smuzhiyun 	u32 mac_addr_0;		/* 0x00c Lower 32 bits of the MAC adr */
98*4882a593Smuzhiyun 	u32 mac_addr_1;		/* 0x010 Upper 16 bits of the MAC adr */
99*4882a593Smuzhiyun 	u32 maxfrm;		/* 0x014 Maximum frame length */
100*4882a593Smuzhiyun 	u32 pause_quant;	/* 0x018 Pause quanta */
101*4882a593Smuzhiyun 	u32 rx_fifo_sections;	/* 0x01c  */
102*4882a593Smuzhiyun 	u32 tx_fifo_sections;	/* 0x020  */
103*4882a593Smuzhiyun 	u32 rx_fifo_almost_f_e;	/* 0x024  */
104*4882a593Smuzhiyun 	u32 tx_fifo_almost_f_e;	/* 0x028  */
105*4882a593Smuzhiyun 	u32 hashtable_ctrl;	/* 0x02c Hash table control */
106*4882a593Smuzhiyun 	u32 mdio_cfg_status;	/* 0x030  */
107*4882a593Smuzhiyun 	u32 mdio_command;	/* 0x034  */
108*4882a593Smuzhiyun 	u32 mdio_data;		/* 0x038  */
109*4882a593Smuzhiyun 	u32 mdio_regaddr;	/* 0x03c  */
110*4882a593Smuzhiyun 	u32 status;		/* 0x040  */
111*4882a593Smuzhiyun 	u32 tx_ipg_len;		/* 0x044 Transmitter inter-packet-gap */
112*4882a593Smuzhiyun 	u32 mac_addr_2;		/* 0x048 Lower 32 bits of 2nd MAC adr */
113*4882a593Smuzhiyun 	u32 mac_addr_3;		/* 0x04c Upper 16 bits of 2nd MAC adr */
114*4882a593Smuzhiyun 	u32 rx_fifo_ptr_rd;	/* 0x050  */
115*4882a593Smuzhiyun 	u32 rx_fifo_ptr_wr;	/* 0x054  */
116*4882a593Smuzhiyun 	u32 tx_fifo_ptr_rd;	/* 0x058  */
117*4882a593Smuzhiyun 	u32 tx_fifo_ptr_wr;	/* 0x05c  */
118*4882a593Smuzhiyun 	u32 imask;		/* 0x060 Interrupt mask */
119*4882a593Smuzhiyun 	u32 ievent;		/* 0x064 Interrupt event */
120*4882a593Smuzhiyun 	u32 udp_port;		/* 0x068 Defines a UDP Port number */
121*4882a593Smuzhiyun 	u32 type_1588v2;	/* 0x06c Type field for 1588v2 */
122*4882a593Smuzhiyun 	u32 reserved070[4];	/* 0x070 */
123*4882a593Smuzhiyun 	/* 10Ge Statistics Counter */
124*4882a593Smuzhiyun 	u32 tfrm_u;		/* 80 aFramesTransmittedOK */
125*4882a593Smuzhiyun 	u32 tfrm_l;		/* 84 aFramesTransmittedOK */
126*4882a593Smuzhiyun 	u32 rfrm_u;		/* 88 aFramesReceivedOK */
127*4882a593Smuzhiyun 	u32 rfrm_l;		/* 8c aFramesReceivedOK */
128*4882a593Smuzhiyun 	u32 rfcs_u;		/* 90 aFrameCheckSequenceErrors */
129*4882a593Smuzhiyun 	u32 rfcs_l;		/* 94 aFrameCheckSequenceErrors */
130*4882a593Smuzhiyun 	u32 raln_u;		/* 98 aAlignmentErrors */
131*4882a593Smuzhiyun 	u32 raln_l;		/* 9c aAlignmentErrors */
132*4882a593Smuzhiyun 	u32 txpf_u;		/* A0 aPAUSEMACCtrlFramesTransmitted */
133*4882a593Smuzhiyun 	u32 txpf_l;		/* A4 aPAUSEMACCtrlFramesTransmitted */
134*4882a593Smuzhiyun 	u32 rxpf_u;		/* A8 aPAUSEMACCtrlFramesReceived */
135*4882a593Smuzhiyun 	u32 rxpf_l;		/* Ac aPAUSEMACCtrlFramesReceived */
136*4882a593Smuzhiyun 	u32 rlong_u;		/* B0 aFrameTooLongErrors */
137*4882a593Smuzhiyun 	u32 rlong_l;		/* B4 aFrameTooLongErrors */
138*4882a593Smuzhiyun 	u32 rflr_u;		/* B8 aInRangeLengthErrors */
139*4882a593Smuzhiyun 	u32 rflr_l;		/* Bc aInRangeLengthErrors */
140*4882a593Smuzhiyun 	u32 tvlan_u;		/* C0 VLANTransmittedOK */
141*4882a593Smuzhiyun 	u32 tvlan_l;		/* C4 VLANTransmittedOK */
142*4882a593Smuzhiyun 	u32 rvlan_u;		/* C8 VLANReceivedOK */
143*4882a593Smuzhiyun 	u32 rvlan_l;		/* Cc VLANReceivedOK */
144*4882a593Smuzhiyun 	u32 toct_u;		/* D0 if_out_octets */
145*4882a593Smuzhiyun 	u32 toct_l;		/* D4 if_out_octets */
146*4882a593Smuzhiyun 	u32 roct_u;		/* D8 if_in_octets */
147*4882a593Smuzhiyun 	u32 roct_l;		/* Dc if_in_octets */
148*4882a593Smuzhiyun 	u32 ruca_u;		/* E0 if_in_ucast_pkts */
149*4882a593Smuzhiyun 	u32 ruca_l;		/* E4 if_in_ucast_pkts */
150*4882a593Smuzhiyun 	u32 rmca_u;		/* E8 ifInMulticastPkts */
151*4882a593Smuzhiyun 	u32 rmca_l;		/* Ec ifInMulticastPkts */
152*4882a593Smuzhiyun 	u32 rbca_u;		/* F0 ifInBroadcastPkts */
153*4882a593Smuzhiyun 	u32 rbca_l;		/* F4 ifInBroadcastPkts */
154*4882a593Smuzhiyun 	u32 terr_u;		/* F8 if_out_errors */
155*4882a593Smuzhiyun 	u32 terr_l;		/* Fc if_out_errors */
156*4882a593Smuzhiyun 	u32 reserved100[2];	/* 100-108 */
157*4882a593Smuzhiyun 	u32 tuca_u;		/* 108 if_out_ucast_pkts */
158*4882a593Smuzhiyun 	u32 tuca_l;		/* 10c if_out_ucast_pkts */
159*4882a593Smuzhiyun 	u32 tmca_u;		/* 110 ifOutMulticastPkts */
160*4882a593Smuzhiyun 	u32 tmca_l;		/* 114 ifOutMulticastPkts */
161*4882a593Smuzhiyun 	u32 tbca_u;		/* 118 ifOutBroadcastPkts */
162*4882a593Smuzhiyun 	u32 tbca_l;		/* 11c ifOutBroadcastPkts */
163*4882a593Smuzhiyun 	u32 rdrp_u;		/* 120 etherStatsDropEvents */
164*4882a593Smuzhiyun 	u32 rdrp_l;		/* 124 etherStatsDropEvents */
165*4882a593Smuzhiyun 	u32 reoct_u;		/* 128 etherStatsOctets */
166*4882a593Smuzhiyun 	u32 reoct_l;		/* 12c etherStatsOctets */
167*4882a593Smuzhiyun 	u32 rpkt_u;		/* 130 etherStatsPkts */
168*4882a593Smuzhiyun 	u32 rpkt_l;		/* 134 etherStatsPkts */
169*4882a593Smuzhiyun 	u32 trund_u;		/* 138 etherStatsUndersizePkts */
170*4882a593Smuzhiyun 	u32 trund_l;		/* 13c etherStatsUndersizePkts */
171*4882a593Smuzhiyun 	u32 r64_u;		/* 140 etherStatsPkts64Octets */
172*4882a593Smuzhiyun 	u32 r64_l;		/* 144 etherStatsPkts64Octets */
173*4882a593Smuzhiyun 	u32 r127_u;		/* 148 etherStatsPkts65to127Octets */
174*4882a593Smuzhiyun 	u32 r127_l;		/* 14c etherStatsPkts65to127Octets */
175*4882a593Smuzhiyun 	u32 r255_u;		/* 150 etherStatsPkts128to255Octets */
176*4882a593Smuzhiyun 	u32 r255_l;		/* 154 etherStatsPkts128to255Octets */
177*4882a593Smuzhiyun 	u32 r511_u;		/* 158 etherStatsPkts256to511Octets */
178*4882a593Smuzhiyun 	u32 r511_l;		/* 15c etherStatsPkts256to511Octets */
179*4882a593Smuzhiyun 	u32 r1023_u;		/* 160 etherStatsPkts512to1023Octets */
180*4882a593Smuzhiyun 	u32 r1023_l;		/* 164 etherStatsPkts512to1023Octets */
181*4882a593Smuzhiyun 	u32 r1518_u;		/* 168 etherStatsPkts1024to1518Octets */
182*4882a593Smuzhiyun 	u32 r1518_l;		/* 16c etherStatsPkts1024to1518Octets */
183*4882a593Smuzhiyun 	u32 r1519x_u;		/* 170 etherStatsPkts1519toX */
184*4882a593Smuzhiyun 	u32 r1519x_l;		/* 174 etherStatsPkts1519toX */
185*4882a593Smuzhiyun 	u32 trovr_u;		/* 178 etherStatsOversizePkts */
186*4882a593Smuzhiyun 	u32 trovr_l;		/* 17c etherStatsOversizePkts */
187*4882a593Smuzhiyun 	u32 trjbr_u;		/* 180 etherStatsJabbers */
188*4882a593Smuzhiyun 	u32 trjbr_l;		/* 184 etherStatsJabbers */
189*4882a593Smuzhiyun 	u32 trfrg_u;		/* 188 etherStatsFragments */
190*4882a593Smuzhiyun 	u32 trfrg_l;		/* 18C etherStatsFragments */
191*4882a593Smuzhiyun 	u32 rerr_u;		/* 190 if_in_errors */
192*4882a593Smuzhiyun 	u32 rerr_l;		/* 194 if_in_errors */
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun struct tgec_cfg {
196*4882a593Smuzhiyun 	bool pause_ignore;
197*4882a593Smuzhiyun 	bool promiscuous_mode_enable;
198*4882a593Smuzhiyun 	u16 max_frame_length;
199*4882a593Smuzhiyun 	u16 pause_quant;
200*4882a593Smuzhiyun 	u32 tx_ipg_length;
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun struct fman_mac {
204*4882a593Smuzhiyun 	/* Pointer to the memory mapped registers. */
205*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs;
206*4882a593Smuzhiyun 	/* MAC address of device; */
207*4882a593Smuzhiyun 	u64 addr;
208*4882a593Smuzhiyun 	u16 max_speed;
209*4882a593Smuzhiyun 	void *dev_id; /* device cookie used by the exception cbs */
210*4882a593Smuzhiyun 	fman_mac_exception_cb *exception_cb;
211*4882a593Smuzhiyun 	fman_mac_exception_cb *event_cb;
212*4882a593Smuzhiyun 	/* pointer to driver's global address hash table  */
213*4882a593Smuzhiyun 	struct eth_hash_t *multicast_addr_hash;
214*4882a593Smuzhiyun 	/* pointer to driver's individual address hash table  */
215*4882a593Smuzhiyun 	struct eth_hash_t *unicast_addr_hash;
216*4882a593Smuzhiyun 	u8 mac_id;
217*4882a593Smuzhiyun 	u32 exceptions;
218*4882a593Smuzhiyun 	struct tgec_cfg *cfg;
219*4882a593Smuzhiyun 	void *fm;
220*4882a593Smuzhiyun 	struct fman_rev_info fm_rev_info;
221*4882a593Smuzhiyun 	bool allmulti_enabled;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
set_mac_address(struct tgec_regs __iomem * regs,u8 * adr)224*4882a593Smuzhiyun static void set_mac_address(struct tgec_regs __iomem *regs, u8 *adr)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	u32 tmp0, tmp1;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	tmp0 = (u32)(adr[0] | adr[1] << 8 | adr[2] << 16 | adr[3] << 24);
229*4882a593Smuzhiyun 	tmp1 = (u32)(adr[4] | adr[5] << 8);
230*4882a593Smuzhiyun 	iowrite32be(tmp0, &regs->mac_addr_0);
231*4882a593Smuzhiyun 	iowrite32be(tmp1, &regs->mac_addr_1);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
set_dflts(struct tgec_cfg * cfg)234*4882a593Smuzhiyun static void set_dflts(struct tgec_cfg *cfg)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	cfg->promiscuous_mode_enable = false;
237*4882a593Smuzhiyun 	cfg->pause_ignore = false;
238*4882a593Smuzhiyun 	cfg->tx_ipg_length = DEFAULT_TX_IPG_LENGTH;
239*4882a593Smuzhiyun 	cfg->max_frame_length = DEFAULT_MAX_FRAME_LENGTH;
240*4882a593Smuzhiyun 	cfg->pause_quant = DEFAULT_PAUSE_QUANT;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
init(struct tgec_regs __iomem * regs,struct tgec_cfg * cfg,u32 exception_mask)243*4882a593Smuzhiyun static int init(struct tgec_regs __iomem *regs, struct tgec_cfg *cfg,
244*4882a593Smuzhiyun 		u32 exception_mask)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	u32 tmp;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Config */
249*4882a593Smuzhiyun 	tmp = CMF_CFG_CRC_FWD;
250*4882a593Smuzhiyun 	if (cfg->promiscuous_mode_enable)
251*4882a593Smuzhiyun 		tmp |= CMD_CFG_PROMIS_EN;
252*4882a593Smuzhiyun 	if (cfg->pause_ignore)
253*4882a593Smuzhiyun 		tmp |= CMD_CFG_PAUSE_IGNORE;
254*4882a593Smuzhiyun 	/* Payload length check disable */
255*4882a593Smuzhiyun 	tmp |= CMD_CFG_NO_LEN_CHK;
256*4882a593Smuzhiyun 	iowrite32be(tmp, &regs->command_config);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Max Frame Length */
259*4882a593Smuzhiyun 	iowrite32be((u32)cfg->max_frame_length, &regs->maxfrm);
260*4882a593Smuzhiyun 	/* Pause Time */
261*4882a593Smuzhiyun 	iowrite32be(cfg->pause_quant, &regs->pause_quant);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* clear all pending events and set-up interrupts */
264*4882a593Smuzhiyun 	iowrite32be(0xffffffff, &regs->ievent);
265*4882a593Smuzhiyun 	iowrite32be(ioread32be(&regs->imask) | exception_mask, &regs->imask);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
check_init_parameters(struct fman_mac * tgec)270*4882a593Smuzhiyun static int check_init_parameters(struct fman_mac *tgec)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	if (tgec->max_speed < SPEED_10000) {
273*4882a593Smuzhiyun 		pr_err("10G MAC driver only support 10G speed\n");
274*4882a593Smuzhiyun 		return -EINVAL;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 	if (!tgec->exception_cb) {
277*4882a593Smuzhiyun 		pr_err("uninitialized exception_cb\n");
278*4882a593Smuzhiyun 		return -EINVAL;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 	if (!tgec->event_cb) {
281*4882a593Smuzhiyun 		pr_err("uninitialized event_cb\n");
282*4882a593Smuzhiyun 		return -EINVAL;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
get_exception_flag(enum fman_mac_exceptions exception)288*4882a593Smuzhiyun static int get_exception_flag(enum fman_mac_exceptions exception)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u32 bit_mask;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	switch (exception) {
293*4882a593Smuzhiyun 	case FM_MAC_EX_10G_MDIO_SCAN_EVENT:
294*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_MDIO_SCAN_EVENT;
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	case FM_MAC_EX_10G_MDIO_CMD_CMPL:
297*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_MDIO_CMD_CMPL;
298*4882a593Smuzhiyun 		break;
299*4882a593Smuzhiyun 	case FM_MAC_EX_10G_REM_FAULT:
300*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_REM_FAULT;
301*4882a593Smuzhiyun 		break;
302*4882a593Smuzhiyun 	case FM_MAC_EX_10G_LOC_FAULT:
303*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_LOC_FAULT;
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 	case FM_MAC_EX_10G_TX_ECC_ER:
306*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_TX_ECC_ER;
307*4882a593Smuzhiyun 		break;
308*4882a593Smuzhiyun 	case FM_MAC_EX_10G_TX_FIFO_UNFL:
309*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_TX_FIFO_UNFL;
310*4882a593Smuzhiyun 		break;
311*4882a593Smuzhiyun 	case FM_MAC_EX_10G_TX_FIFO_OVFL:
312*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_TX_FIFO_OVFL;
313*4882a593Smuzhiyun 		break;
314*4882a593Smuzhiyun 	case FM_MAC_EX_10G_TX_ER:
315*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_TX_ER;
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_FIFO_OVFL:
318*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_FIFO_OVFL;
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_ECC_ER:
321*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_ECC_ER;
322*4882a593Smuzhiyun 		break;
323*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_JAB_FRM:
324*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_JAB_FRM;
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_OVRSZ_FRM:
327*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_OVRSZ_FRM;
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_RUNT_FRM:
330*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_RUNT_FRM;
331*4882a593Smuzhiyun 		break;
332*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_FRAG_FRM:
333*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_FRAG_FRM;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_LEN_ER:
336*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_LEN_ER;
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_CRC_ER:
339*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_CRC_ER;
340*4882a593Smuzhiyun 		break;
341*4882a593Smuzhiyun 	case FM_MAC_EX_10G_RX_ALIGN_ER:
342*4882a593Smuzhiyun 		bit_mask = TGEC_IMASK_RX_ALIGN_ER;
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 	default:
345*4882a593Smuzhiyun 		bit_mask = 0;
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	return bit_mask;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
tgec_err_exception(void * handle)352*4882a593Smuzhiyun static void tgec_err_exception(void *handle)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct fman_mac *tgec = (struct fman_mac *)handle;
355*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
356*4882a593Smuzhiyun 	u32 event;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* do not handle MDIO events */
359*4882a593Smuzhiyun 	event = ioread32be(&regs->ievent) &
360*4882a593Smuzhiyun 			   ~(TGEC_IMASK_MDIO_SCAN_EVENT |
361*4882a593Smuzhiyun 			   TGEC_IMASK_MDIO_CMD_CMPL);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	event &= ioread32be(&regs->imask);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	iowrite32be(event, &regs->ievent);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	if (event & TGEC_IMASK_REM_FAULT)
368*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_REM_FAULT);
369*4882a593Smuzhiyun 	if (event & TGEC_IMASK_LOC_FAULT)
370*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_LOC_FAULT);
371*4882a593Smuzhiyun 	if (event & TGEC_IMASK_TX_ECC_ER)
372*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_TX_ECC_ER);
373*4882a593Smuzhiyun 	if (event & TGEC_IMASK_TX_FIFO_UNFL)
374*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_TX_FIFO_UNFL);
375*4882a593Smuzhiyun 	if (event & TGEC_IMASK_TX_FIFO_OVFL)
376*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_TX_FIFO_OVFL);
377*4882a593Smuzhiyun 	if (event & TGEC_IMASK_TX_ER)
378*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_TX_ER);
379*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_FIFO_OVFL)
380*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_FIFO_OVFL);
381*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_ECC_ER)
382*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_ECC_ER);
383*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_JAB_FRM)
384*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_JAB_FRM);
385*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_OVRSZ_FRM)
386*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_OVRSZ_FRM);
387*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_RUNT_FRM)
388*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_RUNT_FRM);
389*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_FRAG_FRM)
390*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_FRAG_FRM);
391*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_LEN_ER)
392*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_LEN_ER);
393*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_CRC_ER)
394*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_CRC_ER);
395*4882a593Smuzhiyun 	if (event & TGEC_IMASK_RX_ALIGN_ER)
396*4882a593Smuzhiyun 		tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_ALIGN_ER);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
free_init_resources(struct fman_mac * tgec)399*4882a593Smuzhiyun static void free_init_resources(struct fman_mac *tgec)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	fman_unregister_intr(tgec->fm, FMAN_MOD_MAC, tgec->mac_id,
402*4882a593Smuzhiyun 			     FMAN_INTR_TYPE_ERR);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/* release the driver's group hash table */
405*4882a593Smuzhiyun 	free_hash_table(tgec->multicast_addr_hash);
406*4882a593Smuzhiyun 	tgec->multicast_addr_hash = NULL;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* release the driver's individual hash table */
409*4882a593Smuzhiyun 	free_hash_table(tgec->unicast_addr_hash);
410*4882a593Smuzhiyun 	tgec->unicast_addr_hash = NULL;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun 
is_init_done(struct tgec_cfg * cfg)413*4882a593Smuzhiyun static bool is_init_done(struct tgec_cfg *cfg)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	/* Checks if tGEC driver parameters were initialized */
416*4882a593Smuzhiyun 	if (!cfg)
417*4882a593Smuzhiyun 		return true;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return false;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
tgec_enable(struct fman_mac * tgec,enum comm_mode mode)422*4882a593Smuzhiyun int tgec_enable(struct fman_mac *tgec, enum comm_mode mode)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
425*4882a593Smuzhiyun 	u32 tmp;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
428*4882a593Smuzhiyun 		return -EINVAL;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	tmp = ioread32be(&regs->command_config);
431*4882a593Smuzhiyun 	if (mode & COMM_MODE_RX)
432*4882a593Smuzhiyun 		tmp |= CMD_CFG_RX_EN;
433*4882a593Smuzhiyun 	if (mode & COMM_MODE_TX)
434*4882a593Smuzhiyun 		tmp |= CMD_CFG_TX_EN;
435*4882a593Smuzhiyun 	iowrite32be(tmp, &regs->command_config);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
tgec_disable(struct fman_mac * tgec,enum comm_mode mode)440*4882a593Smuzhiyun int tgec_disable(struct fman_mac *tgec, enum comm_mode mode)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
443*4882a593Smuzhiyun 	u32 tmp;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
446*4882a593Smuzhiyun 		return -EINVAL;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	tmp = ioread32be(&regs->command_config);
449*4882a593Smuzhiyun 	if (mode & COMM_MODE_RX)
450*4882a593Smuzhiyun 		tmp &= ~CMD_CFG_RX_EN;
451*4882a593Smuzhiyun 	if (mode & COMM_MODE_TX)
452*4882a593Smuzhiyun 		tmp &= ~CMD_CFG_TX_EN;
453*4882a593Smuzhiyun 	iowrite32be(tmp, &regs->command_config);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
tgec_set_promiscuous(struct fman_mac * tgec,bool new_val)458*4882a593Smuzhiyun int tgec_set_promiscuous(struct fman_mac *tgec, bool new_val)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
461*4882a593Smuzhiyun 	u32 tmp;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
464*4882a593Smuzhiyun 		return -EINVAL;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	tmp = ioread32be(&regs->command_config);
467*4882a593Smuzhiyun 	if (new_val)
468*4882a593Smuzhiyun 		tmp |= CMD_CFG_PROMIS_EN;
469*4882a593Smuzhiyun 	else
470*4882a593Smuzhiyun 		tmp &= ~CMD_CFG_PROMIS_EN;
471*4882a593Smuzhiyun 	iowrite32be(tmp, &regs->command_config);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
tgec_cfg_max_frame_len(struct fman_mac * tgec,u16 new_val)476*4882a593Smuzhiyun int tgec_cfg_max_frame_len(struct fman_mac *tgec, u16 new_val)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	if (is_init_done(tgec->cfg))
479*4882a593Smuzhiyun 		return -EINVAL;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	tgec->cfg->max_frame_length = new_val;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
tgec_set_tx_pause_frames(struct fman_mac * tgec,u8 __maybe_unused priority,u16 pause_time,u16 __maybe_unused thresh_time)486*4882a593Smuzhiyun int tgec_set_tx_pause_frames(struct fman_mac *tgec, u8 __maybe_unused priority,
487*4882a593Smuzhiyun 			     u16 pause_time, u16 __maybe_unused thresh_time)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
492*4882a593Smuzhiyun 		return -EINVAL;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	iowrite32be((u32)pause_time, &regs->pause_quant);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
tgec_accept_rx_pause_frames(struct fman_mac * tgec,bool en)499*4882a593Smuzhiyun int tgec_accept_rx_pause_frames(struct fman_mac *tgec, bool en)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
502*4882a593Smuzhiyun 	u32 tmp;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
505*4882a593Smuzhiyun 		return -EINVAL;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	tmp = ioread32be(&regs->command_config);
508*4882a593Smuzhiyun 	if (!en)
509*4882a593Smuzhiyun 		tmp |= CMD_CFG_PAUSE_IGNORE;
510*4882a593Smuzhiyun 	else
511*4882a593Smuzhiyun 		tmp &= ~CMD_CFG_PAUSE_IGNORE;
512*4882a593Smuzhiyun 	iowrite32be(tmp, &regs->command_config);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
tgec_modify_mac_address(struct fman_mac * tgec,enet_addr_t * p_enet_addr)517*4882a593Smuzhiyun int tgec_modify_mac_address(struct fman_mac *tgec, enet_addr_t *p_enet_addr)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
520*4882a593Smuzhiyun 		return -EINVAL;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	tgec->addr = ENET_ADDR_TO_UINT64(*p_enet_addr);
523*4882a593Smuzhiyun 	set_mac_address(tgec->regs, (u8 *)(*p_enet_addr));
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
tgec_add_hash_mac_address(struct fman_mac * tgec,enet_addr_t * eth_addr)528*4882a593Smuzhiyun int tgec_add_hash_mac_address(struct fman_mac *tgec, enet_addr_t *eth_addr)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
531*4882a593Smuzhiyun 	struct eth_hash_entry *hash_entry;
532*4882a593Smuzhiyun 	u32 crc = 0xFFFFFFFF, hash;
533*4882a593Smuzhiyun 	u64 addr;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
536*4882a593Smuzhiyun 		return -EINVAL;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	addr = ENET_ADDR_TO_UINT64(*eth_addr);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (!(addr & GROUP_ADDRESS)) {
541*4882a593Smuzhiyun 		/* Unicast addresses not supported in hash */
542*4882a593Smuzhiyun 		pr_err("Unicast Address\n");
543*4882a593Smuzhiyun 		return -EINVAL;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 	/* CRC calculation */
546*4882a593Smuzhiyun 	crc = crc32_le(crc, (u8 *)eth_addr, ETH_ALEN);
547*4882a593Smuzhiyun 	crc = bitrev32(crc);
548*4882a593Smuzhiyun 	/* Take 9 MSB bits */
549*4882a593Smuzhiyun 	hash = (crc >> TGEC_HASH_MCAST_SHIFT) & TGEC_HASH_ADR_MSK;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* Create element to be added to the driver hash table */
552*4882a593Smuzhiyun 	hash_entry = kmalloc(sizeof(*hash_entry), GFP_ATOMIC);
553*4882a593Smuzhiyun 	if (!hash_entry)
554*4882a593Smuzhiyun 		return -ENOMEM;
555*4882a593Smuzhiyun 	hash_entry->addr = addr;
556*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hash_entry->node);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	list_add_tail(&hash_entry->node,
559*4882a593Smuzhiyun 		      &tgec->multicast_addr_hash->lsts[hash]);
560*4882a593Smuzhiyun 	iowrite32be((hash | TGEC_HASH_MCAST_EN), &regs->hashtable_ctrl);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	return 0;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
tgec_set_allmulti(struct fman_mac * tgec,bool enable)565*4882a593Smuzhiyun int tgec_set_allmulti(struct fman_mac *tgec, bool enable)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	u32 entry;
568*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
571*4882a593Smuzhiyun 		return -EINVAL;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	if (enable) {
574*4882a593Smuzhiyun 		for (entry = 0; entry < TGEC_HASH_TABLE_SIZE; entry++)
575*4882a593Smuzhiyun 			iowrite32be(entry | TGEC_HASH_MCAST_EN,
576*4882a593Smuzhiyun 				    &regs->hashtable_ctrl);
577*4882a593Smuzhiyun 	} else {
578*4882a593Smuzhiyun 		for (entry = 0; entry < TGEC_HASH_TABLE_SIZE; entry++)
579*4882a593Smuzhiyun 			iowrite32be(entry & ~TGEC_HASH_MCAST_EN,
580*4882a593Smuzhiyun 				    &regs->hashtable_ctrl);
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	tgec->allmulti_enabled = enable;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
tgec_set_tstamp(struct fman_mac * tgec,bool enable)588*4882a593Smuzhiyun int tgec_set_tstamp(struct fman_mac *tgec, bool enable)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
591*4882a593Smuzhiyun 	u32 tmp;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
594*4882a593Smuzhiyun 		return -EINVAL;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	tmp = ioread32be(&regs->command_config);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (enable)
599*4882a593Smuzhiyun 		tmp |= CMD_CFG_EN_TIMESTAMP;
600*4882a593Smuzhiyun 	else
601*4882a593Smuzhiyun 		tmp &= ~CMD_CFG_EN_TIMESTAMP;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	iowrite32be(tmp, &regs->command_config);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
tgec_del_hash_mac_address(struct fman_mac * tgec,enet_addr_t * eth_addr)608*4882a593Smuzhiyun int tgec_del_hash_mac_address(struct fman_mac *tgec, enet_addr_t *eth_addr)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
611*4882a593Smuzhiyun 	struct eth_hash_entry *hash_entry = NULL;
612*4882a593Smuzhiyun 	struct list_head *pos;
613*4882a593Smuzhiyun 	u32 crc = 0xFFFFFFFF, hash;
614*4882a593Smuzhiyun 	u64 addr;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
617*4882a593Smuzhiyun 		return -EINVAL;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	addr = ((*(u64 *)eth_addr) >> 16);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* CRC calculation */
622*4882a593Smuzhiyun 	crc = crc32_le(crc, (u8 *)eth_addr, ETH_ALEN);
623*4882a593Smuzhiyun 	crc = bitrev32(crc);
624*4882a593Smuzhiyun 	/* Take 9 MSB bits */
625*4882a593Smuzhiyun 	hash = (crc >> TGEC_HASH_MCAST_SHIFT) & TGEC_HASH_ADR_MSK;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	list_for_each(pos, &tgec->multicast_addr_hash->lsts[hash]) {
628*4882a593Smuzhiyun 		hash_entry = ETH_HASH_ENTRY_OBJ(pos);
629*4882a593Smuzhiyun 		if (hash_entry && hash_entry->addr == addr) {
630*4882a593Smuzhiyun 			list_del_init(&hash_entry->node);
631*4882a593Smuzhiyun 			kfree(hash_entry);
632*4882a593Smuzhiyun 			break;
633*4882a593Smuzhiyun 		}
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	if (!tgec->allmulti_enabled) {
637*4882a593Smuzhiyun 		if (list_empty(&tgec->multicast_addr_hash->lsts[hash]))
638*4882a593Smuzhiyun 			iowrite32be((hash & ~TGEC_HASH_MCAST_EN),
639*4882a593Smuzhiyun 				    &regs->hashtable_ctrl);
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
tgec_get_version(struct fman_mac * tgec,u32 * mac_version)645*4882a593Smuzhiyun int tgec_get_version(struct fman_mac *tgec, u32 *mac_version)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
650*4882a593Smuzhiyun 		return -EINVAL;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	*mac_version = ioread32be(&regs->tgec_id);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
tgec_set_exception(struct fman_mac * tgec,enum fman_mac_exceptions exception,bool enable)657*4882a593Smuzhiyun int tgec_set_exception(struct fman_mac *tgec,
658*4882a593Smuzhiyun 		       enum fman_mac_exceptions exception, bool enable)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	struct tgec_regs __iomem *regs = tgec->regs;
661*4882a593Smuzhiyun 	u32 bit_mask = 0;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	if (!is_init_done(tgec->cfg))
664*4882a593Smuzhiyun 		return -EINVAL;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	bit_mask = get_exception_flag(exception);
667*4882a593Smuzhiyun 	if (bit_mask) {
668*4882a593Smuzhiyun 		if (enable)
669*4882a593Smuzhiyun 			tgec->exceptions |= bit_mask;
670*4882a593Smuzhiyun 		else
671*4882a593Smuzhiyun 			tgec->exceptions &= ~bit_mask;
672*4882a593Smuzhiyun 	} else {
673*4882a593Smuzhiyun 		pr_err("Undefined exception\n");
674*4882a593Smuzhiyun 		return -EINVAL;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 	if (enable)
677*4882a593Smuzhiyun 		iowrite32be(ioread32be(&regs->imask) | bit_mask, &regs->imask);
678*4882a593Smuzhiyun 	else
679*4882a593Smuzhiyun 		iowrite32be(ioread32be(&regs->imask) & ~bit_mask, &regs->imask);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	return 0;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun 
tgec_init(struct fman_mac * tgec)684*4882a593Smuzhiyun int tgec_init(struct fman_mac *tgec)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	struct tgec_cfg *cfg;
687*4882a593Smuzhiyun 	enet_addr_t eth_addr;
688*4882a593Smuzhiyun 	int err;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	if (is_init_done(tgec->cfg))
691*4882a593Smuzhiyun 		return -EINVAL;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (DEFAULT_RESET_ON_INIT &&
694*4882a593Smuzhiyun 	    (fman_reset_mac(tgec->fm, tgec->mac_id) != 0)) {
695*4882a593Smuzhiyun 		pr_err("Can't reset MAC!\n");
696*4882a593Smuzhiyun 		return -EINVAL;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	err = check_init_parameters(tgec);
700*4882a593Smuzhiyun 	if (err)
701*4882a593Smuzhiyun 		return err;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	cfg = tgec->cfg;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (tgec->addr) {
706*4882a593Smuzhiyun 		MAKE_ENET_ADDR_FROM_UINT64(tgec->addr, eth_addr);
707*4882a593Smuzhiyun 		set_mac_address(tgec->regs, (u8 *)eth_addr);
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* interrupts */
711*4882a593Smuzhiyun 	/* FM_10G_REM_N_LCL_FLT_EX_10GMAC_ERRATA_SW005 Errata workaround */
712*4882a593Smuzhiyun 	if (tgec->fm_rev_info.major <= 2)
713*4882a593Smuzhiyun 		tgec->exceptions &= ~(TGEC_IMASK_REM_FAULT |
714*4882a593Smuzhiyun 				      TGEC_IMASK_LOC_FAULT);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	err = init(tgec->regs, cfg, tgec->exceptions);
717*4882a593Smuzhiyun 	if (err) {
718*4882a593Smuzhiyun 		free_init_resources(tgec);
719*4882a593Smuzhiyun 		pr_err("TGEC version doesn't support this i/f mode\n");
720*4882a593Smuzhiyun 		return err;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* Max Frame Length */
724*4882a593Smuzhiyun 	err = fman_set_mac_max_frame(tgec->fm, tgec->mac_id,
725*4882a593Smuzhiyun 				     cfg->max_frame_length);
726*4882a593Smuzhiyun 	if (err) {
727*4882a593Smuzhiyun 		pr_err("Setting max frame length FAILED\n");
728*4882a593Smuzhiyun 		free_init_resources(tgec);
729*4882a593Smuzhiyun 		return -EINVAL;
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* FM_TX_FIFO_CORRUPTION_ERRATA_10GMAC_A007 Errata workaround */
733*4882a593Smuzhiyun 	if (tgec->fm_rev_info.major == 2) {
734*4882a593Smuzhiyun 		struct tgec_regs __iomem *regs = tgec->regs;
735*4882a593Smuzhiyun 		u32 tmp;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		/* restore the default tx ipg Length */
738*4882a593Smuzhiyun 		tmp = (ioread32be(&regs->tx_ipg_len) &
739*4882a593Smuzhiyun 		       ~TGEC_TX_IPG_LENGTH_MASK) | 12;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		iowrite32be(tmp, &regs->tx_ipg_len);
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	tgec->multicast_addr_hash = alloc_hash_table(TGEC_HASH_TABLE_SIZE);
745*4882a593Smuzhiyun 	if (!tgec->multicast_addr_hash) {
746*4882a593Smuzhiyun 		free_init_resources(tgec);
747*4882a593Smuzhiyun 		pr_err("allocation hash table is FAILED\n");
748*4882a593Smuzhiyun 		return -ENOMEM;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	tgec->unicast_addr_hash = alloc_hash_table(TGEC_HASH_TABLE_SIZE);
752*4882a593Smuzhiyun 	if (!tgec->unicast_addr_hash) {
753*4882a593Smuzhiyun 		free_init_resources(tgec);
754*4882a593Smuzhiyun 		pr_err("allocation hash table is FAILED\n");
755*4882a593Smuzhiyun 		return -ENOMEM;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	fman_register_intr(tgec->fm, FMAN_MOD_MAC, tgec->mac_id,
759*4882a593Smuzhiyun 			   FMAN_INTR_TYPE_ERR, tgec_err_exception, tgec);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	kfree(cfg);
762*4882a593Smuzhiyun 	tgec->cfg = NULL;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
tgec_free(struct fman_mac * tgec)767*4882a593Smuzhiyun int tgec_free(struct fman_mac *tgec)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	free_init_resources(tgec);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	kfree(tgec->cfg);
772*4882a593Smuzhiyun 	kfree(tgec);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
tgec_config(struct fman_mac_params * params)777*4882a593Smuzhiyun struct fman_mac *tgec_config(struct fman_mac_params *params)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	struct fman_mac *tgec;
780*4882a593Smuzhiyun 	struct tgec_cfg *cfg;
781*4882a593Smuzhiyun 	void __iomem *base_addr;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	base_addr = params->base_addr;
784*4882a593Smuzhiyun 	/* allocate memory for the UCC GETH data structure. */
785*4882a593Smuzhiyun 	tgec = kzalloc(sizeof(*tgec), GFP_KERNEL);
786*4882a593Smuzhiyun 	if (!tgec)
787*4882a593Smuzhiyun 		return NULL;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	/* allocate memory for the 10G MAC driver parameters data structure. */
790*4882a593Smuzhiyun 	cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
791*4882a593Smuzhiyun 	if (!cfg) {
792*4882a593Smuzhiyun 		tgec_free(tgec);
793*4882a593Smuzhiyun 		return NULL;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* Plant parameter structure pointer */
797*4882a593Smuzhiyun 	tgec->cfg = cfg;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	set_dflts(cfg);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	tgec->regs = base_addr;
802*4882a593Smuzhiyun 	tgec->addr = ENET_ADDR_TO_UINT64(params->addr);
803*4882a593Smuzhiyun 	tgec->max_speed = params->max_speed;
804*4882a593Smuzhiyun 	tgec->mac_id = params->mac_id;
805*4882a593Smuzhiyun 	tgec->exceptions = (TGEC_IMASK_MDIO_SCAN_EVENT	|
806*4882a593Smuzhiyun 			    TGEC_IMASK_REM_FAULT	|
807*4882a593Smuzhiyun 			    TGEC_IMASK_LOC_FAULT	|
808*4882a593Smuzhiyun 			    TGEC_IMASK_TX_ECC_ER	|
809*4882a593Smuzhiyun 			    TGEC_IMASK_TX_FIFO_UNFL	|
810*4882a593Smuzhiyun 			    TGEC_IMASK_TX_FIFO_OVFL	|
811*4882a593Smuzhiyun 			    TGEC_IMASK_TX_ER		|
812*4882a593Smuzhiyun 			    TGEC_IMASK_RX_FIFO_OVFL	|
813*4882a593Smuzhiyun 			    TGEC_IMASK_RX_ECC_ER	|
814*4882a593Smuzhiyun 			    TGEC_IMASK_RX_JAB_FRM	|
815*4882a593Smuzhiyun 			    TGEC_IMASK_RX_OVRSZ_FRM	|
816*4882a593Smuzhiyun 			    TGEC_IMASK_RX_RUNT_FRM	|
817*4882a593Smuzhiyun 			    TGEC_IMASK_RX_FRAG_FRM	|
818*4882a593Smuzhiyun 			    TGEC_IMASK_RX_CRC_ER	|
819*4882a593Smuzhiyun 			    TGEC_IMASK_RX_ALIGN_ER);
820*4882a593Smuzhiyun 	tgec->exception_cb = params->exception_cb;
821*4882a593Smuzhiyun 	tgec->event_cb = params->event_cb;
822*4882a593Smuzhiyun 	tgec->dev_id = params->dev_id;
823*4882a593Smuzhiyun 	tgec->fm = params->fm;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* Save FMan revision */
826*4882a593Smuzhiyun 	fman_get_revision(tgec->fm, &tgec->fm_rev_info);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	return tgec;
829*4882a593Smuzhiyun }
830