1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008-2015 Freescale Semiconductor Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
5*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
6*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright
7*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
8*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright
9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the
10*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution.
11*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the
12*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products
13*4882a593Smuzhiyun * derived from this software without specific prior written permission.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
17*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
18*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
19*4882a593Smuzhiyun * later version.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
22*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
23*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
24*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
25*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
26*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
27*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
28*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
30*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "fman_memac.h"
36*4882a593Smuzhiyun #include "fman.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/slab.h>
39*4882a593Smuzhiyun #include <linux/io.h>
40*4882a593Smuzhiyun #include <linux/phy.h>
41*4882a593Smuzhiyun #include <linux/phy_fixed.h>
42*4882a593Smuzhiyun #include <linux/of_mdio.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* PCS registers */
45*4882a593Smuzhiyun #define MDIO_SGMII_CR 0x00
46*4882a593Smuzhiyun #define MDIO_SGMII_DEV_ABIL_SGMII 0x04
47*4882a593Smuzhiyun #define MDIO_SGMII_LINK_TMR_L 0x12
48*4882a593Smuzhiyun #define MDIO_SGMII_LINK_TMR_H 0x13
49*4882a593Smuzhiyun #define MDIO_SGMII_IF_MODE 0x14
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* SGMII Control defines */
52*4882a593Smuzhiyun #define SGMII_CR_AN_EN 0x1000
53*4882a593Smuzhiyun #define SGMII_CR_RESTART_AN 0x0200
54*4882a593Smuzhiyun #define SGMII_CR_FD 0x0100
55*4882a593Smuzhiyun #define SGMII_CR_SPEED_SEL1_1G 0x0040
56*4882a593Smuzhiyun #define SGMII_CR_DEF_VAL (SGMII_CR_AN_EN | SGMII_CR_FD | \
57*4882a593Smuzhiyun SGMII_CR_SPEED_SEL1_1G)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* SGMII Device Ability for SGMII defines */
60*4882a593Smuzhiyun #define MDIO_SGMII_DEV_ABIL_SGMII_MODE 0x4001
61*4882a593Smuzhiyun #define MDIO_SGMII_DEV_ABIL_BASEX_MODE 0x01A0
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Link timer define */
64*4882a593Smuzhiyun #define LINK_TMR_L 0xa120
65*4882a593Smuzhiyun #define LINK_TMR_H 0x0007
66*4882a593Smuzhiyun #define LINK_TMR_L_BASEX 0xaf08
67*4882a593Smuzhiyun #define LINK_TMR_H_BASEX 0x002f
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* SGMII IF Mode defines */
70*4882a593Smuzhiyun #define IF_MODE_USE_SGMII_AN 0x0002
71*4882a593Smuzhiyun #define IF_MODE_SGMII_EN 0x0001
72*4882a593Smuzhiyun #define IF_MODE_SGMII_SPEED_100M 0x0004
73*4882a593Smuzhiyun #define IF_MODE_SGMII_SPEED_1G 0x0008
74*4882a593Smuzhiyun #define IF_MODE_SGMII_DUPLEX_HALF 0x0010
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Num of additional exact match MAC adr regs */
77*4882a593Smuzhiyun #define MEMAC_NUM_OF_PADDRS 7
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Control and Configuration Register (COMMAND_CONFIG) */
80*4882a593Smuzhiyun #define CMD_CFG_REG_LOWP_RXETY 0x01000000 /* 07 Rx low power indication */
81*4882a593Smuzhiyun #define CMD_CFG_TX_LOWP_ENA 0x00800000 /* 08 Tx Low Power Idle Enable */
82*4882a593Smuzhiyun #define CMD_CFG_PFC_MODE 0x00080000 /* 12 Enable PFC */
83*4882a593Smuzhiyun #define CMD_CFG_NO_LEN_CHK 0x00020000 /* 14 Payload length check disable */
84*4882a593Smuzhiyun #define CMD_CFG_SW_RESET 0x00001000 /* 19 S/W Reset, self clearing bit */
85*4882a593Smuzhiyun #define CMD_CFG_TX_PAD_EN 0x00000800 /* 20 Enable Tx padding of frames */
86*4882a593Smuzhiyun #define CMD_CFG_PAUSE_IGNORE 0x00000100 /* 23 Ignore Pause frame quanta */
87*4882a593Smuzhiyun #define CMD_CFG_CRC_FWD 0x00000040 /* 25 Terminate/frwd CRC of frames */
88*4882a593Smuzhiyun #define CMD_CFG_PAD_EN 0x00000020 /* 26 Frame padding removal */
89*4882a593Smuzhiyun #define CMD_CFG_PROMIS_EN 0x00000010 /* 27 Promiscuous operation enable */
90*4882a593Smuzhiyun #define CMD_CFG_RX_EN 0x00000002 /* 30 MAC receive path enable */
91*4882a593Smuzhiyun #define CMD_CFG_TX_EN 0x00000001 /* 31 MAC transmit path enable */
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Transmit FIFO Sections Register (TX_FIFO_SECTIONS) */
94*4882a593Smuzhiyun #define TX_FIFO_SECTIONS_TX_EMPTY_MASK 0xFFFF0000
95*4882a593Smuzhiyun #define TX_FIFO_SECTIONS_TX_AVAIL_MASK 0x0000FFFF
96*4882a593Smuzhiyun #define TX_FIFO_SECTIONS_TX_EMPTY_DEFAULT_10G 0x00400000
97*4882a593Smuzhiyun #define TX_FIFO_SECTIONS_TX_EMPTY_DEFAULT_1G 0x00100000
98*4882a593Smuzhiyun #define TX_FIFO_SECTIONS_TX_AVAIL_10G 0x00000019
99*4882a593Smuzhiyun #define TX_FIFO_SECTIONS_TX_AVAIL_1G 0x00000020
100*4882a593Smuzhiyun #define TX_FIFO_SECTIONS_TX_AVAIL_SLOW_10G 0x00000060
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define GET_TX_EMPTY_DEFAULT_VALUE(_val) \
103*4882a593Smuzhiyun do { \
104*4882a593Smuzhiyun _val &= ~TX_FIFO_SECTIONS_TX_EMPTY_MASK; \
105*4882a593Smuzhiyun ((_val == TX_FIFO_SECTIONS_TX_AVAIL_10G) ? \
106*4882a593Smuzhiyun (_val |= TX_FIFO_SECTIONS_TX_EMPTY_DEFAULT_10G) :\
107*4882a593Smuzhiyun (_val |= TX_FIFO_SECTIONS_TX_EMPTY_DEFAULT_1G));\
108*4882a593Smuzhiyun } while (0)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Interface Mode Register (IF_MODE) */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define IF_MODE_MASK 0x00000003 /* 30-31 Mask on i/f mode bits */
113*4882a593Smuzhiyun #define IF_MODE_10G 0x00000000 /* 30-31 10G interface */
114*4882a593Smuzhiyun #define IF_MODE_GMII 0x00000002 /* 30-31 GMII (1G) interface */
115*4882a593Smuzhiyun #define IF_MODE_RGMII 0x00000004
116*4882a593Smuzhiyun #define IF_MODE_RGMII_AUTO 0x00008000
117*4882a593Smuzhiyun #define IF_MODE_RGMII_1000 0x00004000 /* 10 - 1000Mbps RGMII */
118*4882a593Smuzhiyun #define IF_MODE_RGMII_100 0x00000000 /* 00 - 100Mbps RGMII */
119*4882a593Smuzhiyun #define IF_MODE_RGMII_10 0x00002000 /* 01 - 10Mbps RGMII */
120*4882a593Smuzhiyun #define IF_MODE_RGMII_SP_MASK 0x00006000 /* Setsp mask bits */
121*4882a593Smuzhiyun #define IF_MODE_RGMII_FD 0x00001000 /* Full duplex RGMII */
122*4882a593Smuzhiyun #define IF_MODE_HD 0x00000040 /* Half duplex operation */
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Hash table Control Register (HASHTABLE_CTRL) */
125*4882a593Smuzhiyun #define HASH_CTRL_MCAST_EN 0x00000100
126*4882a593Smuzhiyun /* 26-31 Hash table address code */
127*4882a593Smuzhiyun #define HASH_CTRL_ADDR_MASK 0x0000003F
128*4882a593Smuzhiyun /* MAC mcast indication */
129*4882a593Smuzhiyun #define GROUP_ADDRESS 0x0000010000000000LL
130*4882a593Smuzhiyun #define HASH_TABLE_SIZE 64 /* Hash tbl size */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Interrupt Mask Register (IMASK) */
133*4882a593Smuzhiyun #define MEMAC_IMASK_MGI 0x40000000 /* 1 Magic pkt detect indication */
134*4882a593Smuzhiyun #define MEMAC_IMASK_TSECC_ER 0x20000000 /* 2 Timestamp FIFO ECC error evnt */
135*4882a593Smuzhiyun #define MEMAC_IMASK_TECC_ER 0x02000000 /* 6 Transmit frame ECC error evnt */
136*4882a593Smuzhiyun #define MEMAC_IMASK_RECC_ER 0x01000000 /* 7 Receive frame ECC error evnt */
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define MEMAC_ALL_ERRS_IMASK \
139*4882a593Smuzhiyun ((u32)(MEMAC_IMASK_TSECC_ER | \
140*4882a593Smuzhiyun MEMAC_IMASK_TECC_ER | \
141*4882a593Smuzhiyun MEMAC_IMASK_RECC_ER | \
142*4882a593Smuzhiyun MEMAC_IMASK_MGI))
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define MEMAC_IEVNT_PCS 0x80000000 /* PCS (XG). Link sync (G) */
145*4882a593Smuzhiyun #define MEMAC_IEVNT_AN 0x40000000 /* Auto-negotiation */
146*4882a593Smuzhiyun #define MEMAC_IEVNT_LT 0x20000000 /* Link Training/New page */
147*4882a593Smuzhiyun #define MEMAC_IEVNT_MGI 0x00004000 /* Magic pkt detection */
148*4882a593Smuzhiyun #define MEMAC_IEVNT_TS_ECC_ER 0x00002000 /* Timestamp FIFO ECC error*/
149*4882a593Smuzhiyun #define MEMAC_IEVNT_RX_FIFO_OVFL 0x00001000 /* Rx FIFO overflow */
150*4882a593Smuzhiyun #define MEMAC_IEVNT_TX_FIFO_UNFL 0x00000800 /* Tx FIFO underflow */
151*4882a593Smuzhiyun #define MEMAC_IEVNT_TX_FIFO_OVFL 0x00000400 /* Tx FIFO overflow */
152*4882a593Smuzhiyun #define MEMAC_IEVNT_TX_ECC_ER 0x00000200 /* Tx frame ECC error */
153*4882a593Smuzhiyun #define MEMAC_IEVNT_RX_ECC_ER 0x00000100 /* Rx frame ECC error */
154*4882a593Smuzhiyun #define MEMAC_IEVNT_LI_FAULT 0x00000080 /* Link Interruption flt */
155*4882a593Smuzhiyun #define MEMAC_IEVNT_RX_EMPTY 0x00000040 /* Rx FIFO empty */
156*4882a593Smuzhiyun #define MEMAC_IEVNT_TX_EMPTY 0x00000020 /* Tx FIFO empty */
157*4882a593Smuzhiyun #define MEMAC_IEVNT_RX_LOWP 0x00000010 /* Low Power Idle */
158*4882a593Smuzhiyun #define MEMAC_IEVNT_PHY_LOS 0x00000004 /* Phy loss of signal */
159*4882a593Smuzhiyun #define MEMAC_IEVNT_REM_FAULT 0x00000002 /* Remote fault (XGMII) */
160*4882a593Smuzhiyun #define MEMAC_IEVNT_LOC_FAULT 0x00000001 /* Local fault (XGMII) */
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define DEFAULT_PAUSE_QUANTA 0xf000
163*4882a593Smuzhiyun #define DEFAULT_FRAME_LENGTH 0x600
164*4882a593Smuzhiyun #define DEFAULT_TX_IPG_LENGTH 12
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #define CLXY_PAUSE_QUANTA_CLX_PQNT 0x0000FFFF
167*4882a593Smuzhiyun #define CLXY_PAUSE_QUANTA_CLY_PQNT 0xFFFF0000
168*4882a593Smuzhiyun #define CLXY_PAUSE_THRESH_CLX_QTH 0x0000FFFF
169*4882a593Smuzhiyun #define CLXY_PAUSE_THRESH_CLY_QTH 0xFFFF0000
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct mac_addr {
172*4882a593Smuzhiyun /* Lower 32 bits of 48-bit MAC address */
173*4882a593Smuzhiyun u32 mac_addr_l;
174*4882a593Smuzhiyun /* Upper 16 bits of 48-bit MAC address */
175*4882a593Smuzhiyun u32 mac_addr_u;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* memory map */
179*4882a593Smuzhiyun struct memac_regs {
180*4882a593Smuzhiyun u32 res0000[2]; /* General Control and Status */
181*4882a593Smuzhiyun u32 command_config; /* 0x008 Ctrl and cfg */
182*4882a593Smuzhiyun struct mac_addr mac_addr0; /* 0x00C-0x010 MAC_ADDR_0...1 */
183*4882a593Smuzhiyun u32 maxfrm; /* 0x014 Max frame length */
184*4882a593Smuzhiyun u32 res0018[1];
185*4882a593Smuzhiyun u32 rx_fifo_sections; /* Receive FIFO configuration reg */
186*4882a593Smuzhiyun u32 tx_fifo_sections; /* Transmit FIFO configuration reg */
187*4882a593Smuzhiyun u32 res0024[2];
188*4882a593Smuzhiyun u32 hashtable_ctrl; /* 0x02C Hash table control */
189*4882a593Smuzhiyun u32 res0030[4];
190*4882a593Smuzhiyun u32 ievent; /* 0x040 Interrupt event */
191*4882a593Smuzhiyun u32 tx_ipg_length; /* 0x044 Transmitter inter-packet-gap */
192*4882a593Smuzhiyun u32 res0048;
193*4882a593Smuzhiyun u32 imask; /* 0x04C Interrupt mask */
194*4882a593Smuzhiyun u32 res0050;
195*4882a593Smuzhiyun u32 pause_quanta[4]; /* 0x054 Pause quanta */
196*4882a593Smuzhiyun u32 pause_thresh[4]; /* 0x064 Pause quanta threshold */
197*4882a593Smuzhiyun u32 rx_pause_status; /* 0x074 Receive pause status */
198*4882a593Smuzhiyun u32 res0078[2];
199*4882a593Smuzhiyun struct mac_addr mac_addr[MEMAC_NUM_OF_PADDRS];/* 0x80-0x0B4 mac padr */
200*4882a593Smuzhiyun u32 lpwake_timer; /* 0x0B8 Low Power Wakeup Timer */
201*4882a593Smuzhiyun u32 sleep_timer; /* 0x0BC Transmit EEE Low Power Timer */
202*4882a593Smuzhiyun u32 res00c0[8];
203*4882a593Smuzhiyun u32 statn_config; /* 0x0E0 Statistics configuration */
204*4882a593Smuzhiyun u32 res00e4[7];
205*4882a593Smuzhiyun /* Rx Statistics Counter */
206*4882a593Smuzhiyun u32 reoct_l;
207*4882a593Smuzhiyun u32 reoct_u;
208*4882a593Smuzhiyun u32 roct_l;
209*4882a593Smuzhiyun u32 roct_u;
210*4882a593Smuzhiyun u32 raln_l;
211*4882a593Smuzhiyun u32 raln_u;
212*4882a593Smuzhiyun u32 rxpf_l;
213*4882a593Smuzhiyun u32 rxpf_u;
214*4882a593Smuzhiyun u32 rfrm_l;
215*4882a593Smuzhiyun u32 rfrm_u;
216*4882a593Smuzhiyun u32 rfcs_l;
217*4882a593Smuzhiyun u32 rfcs_u;
218*4882a593Smuzhiyun u32 rvlan_l;
219*4882a593Smuzhiyun u32 rvlan_u;
220*4882a593Smuzhiyun u32 rerr_l;
221*4882a593Smuzhiyun u32 rerr_u;
222*4882a593Smuzhiyun u32 ruca_l;
223*4882a593Smuzhiyun u32 ruca_u;
224*4882a593Smuzhiyun u32 rmca_l;
225*4882a593Smuzhiyun u32 rmca_u;
226*4882a593Smuzhiyun u32 rbca_l;
227*4882a593Smuzhiyun u32 rbca_u;
228*4882a593Smuzhiyun u32 rdrp_l;
229*4882a593Smuzhiyun u32 rdrp_u;
230*4882a593Smuzhiyun u32 rpkt_l;
231*4882a593Smuzhiyun u32 rpkt_u;
232*4882a593Smuzhiyun u32 rund_l;
233*4882a593Smuzhiyun u32 rund_u;
234*4882a593Smuzhiyun u32 r64_l;
235*4882a593Smuzhiyun u32 r64_u;
236*4882a593Smuzhiyun u32 r127_l;
237*4882a593Smuzhiyun u32 r127_u;
238*4882a593Smuzhiyun u32 r255_l;
239*4882a593Smuzhiyun u32 r255_u;
240*4882a593Smuzhiyun u32 r511_l;
241*4882a593Smuzhiyun u32 r511_u;
242*4882a593Smuzhiyun u32 r1023_l;
243*4882a593Smuzhiyun u32 r1023_u;
244*4882a593Smuzhiyun u32 r1518_l;
245*4882a593Smuzhiyun u32 r1518_u;
246*4882a593Smuzhiyun u32 r1519x_l;
247*4882a593Smuzhiyun u32 r1519x_u;
248*4882a593Smuzhiyun u32 rovr_l;
249*4882a593Smuzhiyun u32 rovr_u;
250*4882a593Smuzhiyun u32 rjbr_l;
251*4882a593Smuzhiyun u32 rjbr_u;
252*4882a593Smuzhiyun u32 rfrg_l;
253*4882a593Smuzhiyun u32 rfrg_u;
254*4882a593Smuzhiyun u32 rcnp_l;
255*4882a593Smuzhiyun u32 rcnp_u;
256*4882a593Smuzhiyun u32 rdrntp_l;
257*4882a593Smuzhiyun u32 rdrntp_u;
258*4882a593Smuzhiyun u32 res01d0[12];
259*4882a593Smuzhiyun /* Tx Statistics Counter */
260*4882a593Smuzhiyun u32 teoct_l;
261*4882a593Smuzhiyun u32 teoct_u;
262*4882a593Smuzhiyun u32 toct_l;
263*4882a593Smuzhiyun u32 toct_u;
264*4882a593Smuzhiyun u32 res0210[2];
265*4882a593Smuzhiyun u32 txpf_l;
266*4882a593Smuzhiyun u32 txpf_u;
267*4882a593Smuzhiyun u32 tfrm_l;
268*4882a593Smuzhiyun u32 tfrm_u;
269*4882a593Smuzhiyun u32 tfcs_l;
270*4882a593Smuzhiyun u32 tfcs_u;
271*4882a593Smuzhiyun u32 tvlan_l;
272*4882a593Smuzhiyun u32 tvlan_u;
273*4882a593Smuzhiyun u32 terr_l;
274*4882a593Smuzhiyun u32 terr_u;
275*4882a593Smuzhiyun u32 tuca_l;
276*4882a593Smuzhiyun u32 tuca_u;
277*4882a593Smuzhiyun u32 tmca_l;
278*4882a593Smuzhiyun u32 tmca_u;
279*4882a593Smuzhiyun u32 tbca_l;
280*4882a593Smuzhiyun u32 tbca_u;
281*4882a593Smuzhiyun u32 res0258[2];
282*4882a593Smuzhiyun u32 tpkt_l;
283*4882a593Smuzhiyun u32 tpkt_u;
284*4882a593Smuzhiyun u32 tund_l;
285*4882a593Smuzhiyun u32 tund_u;
286*4882a593Smuzhiyun u32 t64_l;
287*4882a593Smuzhiyun u32 t64_u;
288*4882a593Smuzhiyun u32 t127_l;
289*4882a593Smuzhiyun u32 t127_u;
290*4882a593Smuzhiyun u32 t255_l;
291*4882a593Smuzhiyun u32 t255_u;
292*4882a593Smuzhiyun u32 t511_l;
293*4882a593Smuzhiyun u32 t511_u;
294*4882a593Smuzhiyun u32 t1023_l;
295*4882a593Smuzhiyun u32 t1023_u;
296*4882a593Smuzhiyun u32 t1518_l;
297*4882a593Smuzhiyun u32 t1518_u;
298*4882a593Smuzhiyun u32 t1519x_l;
299*4882a593Smuzhiyun u32 t1519x_u;
300*4882a593Smuzhiyun u32 res02a8[6];
301*4882a593Smuzhiyun u32 tcnp_l;
302*4882a593Smuzhiyun u32 tcnp_u;
303*4882a593Smuzhiyun u32 res02c8[14];
304*4882a593Smuzhiyun /* Line Interface Control */
305*4882a593Smuzhiyun u32 if_mode; /* 0x300 Interface Mode Control */
306*4882a593Smuzhiyun u32 if_status; /* 0x304 Interface Status */
307*4882a593Smuzhiyun u32 res0308[14];
308*4882a593Smuzhiyun /* HiGig/2 */
309*4882a593Smuzhiyun u32 hg_config; /* 0x340 Control and cfg */
310*4882a593Smuzhiyun u32 res0344[3];
311*4882a593Smuzhiyun u32 hg_pause_quanta; /* 0x350 Pause quanta */
312*4882a593Smuzhiyun u32 res0354[3];
313*4882a593Smuzhiyun u32 hg_pause_thresh; /* 0x360 Pause quanta threshold */
314*4882a593Smuzhiyun u32 res0364[3];
315*4882a593Smuzhiyun u32 hgrx_pause_status; /* 0x370 Receive pause status */
316*4882a593Smuzhiyun u32 hg_fifos_status; /* 0x374 fifos status */
317*4882a593Smuzhiyun u32 rhm; /* 0x378 rx messages counter */
318*4882a593Smuzhiyun u32 thm; /* 0x37C tx messages counter */
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun struct memac_cfg {
322*4882a593Smuzhiyun bool reset_on_init;
323*4882a593Smuzhiyun bool pause_ignore;
324*4882a593Smuzhiyun bool promiscuous_mode_enable;
325*4882a593Smuzhiyun struct fixed_phy_status *fixed_link;
326*4882a593Smuzhiyun u16 max_frame_length;
327*4882a593Smuzhiyun u16 pause_quanta;
328*4882a593Smuzhiyun u32 tx_ipg_length;
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun struct fman_mac {
332*4882a593Smuzhiyun /* Pointer to MAC memory mapped registers */
333*4882a593Smuzhiyun struct memac_regs __iomem *regs;
334*4882a593Smuzhiyun /* MAC address of device */
335*4882a593Smuzhiyun u64 addr;
336*4882a593Smuzhiyun /* Ethernet physical interface */
337*4882a593Smuzhiyun phy_interface_t phy_if;
338*4882a593Smuzhiyun u16 max_speed;
339*4882a593Smuzhiyun void *dev_id; /* device cookie used by the exception cbs */
340*4882a593Smuzhiyun fman_mac_exception_cb *exception_cb;
341*4882a593Smuzhiyun fman_mac_exception_cb *event_cb;
342*4882a593Smuzhiyun /* Pointer to driver's global address hash table */
343*4882a593Smuzhiyun struct eth_hash_t *multicast_addr_hash;
344*4882a593Smuzhiyun /* Pointer to driver's individual address hash table */
345*4882a593Smuzhiyun struct eth_hash_t *unicast_addr_hash;
346*4882a593Smuzhiyun u8 mac_id;
347*4882a593Smuzhiyun u32 exceptions;
348*4882a593Smuzhiyun struct memac_cfg *memac_drv_param;
349*4882a593Smuzhiyun void *fm;
350*4882a593Smuzhiyun struct fman_rev_info fm_rev_info;
351*4882a593Smuzhiyun bool basex_if;
352*4882a593Smuzhiyun struct phy_device *pcsphy;
353*4882a593Smuzhiyun bool allmulti_enabled;
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
add_addr_in_paddr(struct memac_regs __iomem * regs,u8 * adr,u8 paddr_num)356*4882a593Smuzhiyun static void add_addr_in_paddr(struct memac_regs __iomem *regs, u8 *adr,
357*4882a593Smuzhiyun u8 paddr_num)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun u32 tmp0, tmp1;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun tmp0 = (u32)(adr[0] | adr[1] << 8 | adr[2] << 16 | adr[3] << 24);
362*4882a593Smuzhiyun tmp1 = (u32)(adr[4] | adr[5] << 8);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (paddr_num == 0) {
365*4882a593Smuzhiyun iowrite32be(tmp0, ®s->mac_addr0.mac_addr_l);
366*4882a593Smuzhiyun iowrite32be(tmp1, ®s->mac_addr0.mac_addr_u);
367*4882a593Smuzhiyun } else {
368*4882a593Smuzhiyun iowrite32be(tmp0, ®s->mac_addr[paddr_num - 1].mac_addr_l);
369*4882a593Smuzhiyun iowrite32be(tmp1, ®s->mac_addr[paddr_num - 1].mac_addr_u);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
reset(struct memac_regs __iomem * regs)373*4882a593Smuzhiyun static int reset(struct memac_regs __iomem *regs)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun u32 tmp;
376*4882a593Smuzhiyun int count;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun tmp = ioread32be(®s->command_config);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun tmp |= CMD_CFG_SW_RESET;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun iowrite32be(tmp, ®s->command_config);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun count = 100;
385*4882a593Smuzhiyun do {
386*4882a593Smuzhiyun udelay(1);
387*4882a593Smuzhiyun } while ((ioread32be(®s->command_config) & CMD_CFG_SW_RESET) &&
388*4882a593Smuzhiyun --count);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (count == 0)
391*4882a593Smuzhiyun return -EBUSY;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
set_exception(struct memac_regs __iomem * regs,u32 val,bool enable)396*4882a593Smuzhiyun static void set_exception(struct memac_regs __iomem *regs, u32 val,
397*4882a593Smuzhiyun bool enable)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun u32 tmp;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun tmp = ioread32be(®s->imask);
402*4882a593Smuzhiyun if (enable)
403*4882a593Smuzhiyun tmp |= val;
404*4882a593Smuzhiyun else
405*4882a593Smuzhiyun tmp &= ~val;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun iowrite32be(tmp, ®s->imask);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
init(struct memac_regs __iomem * regs,struct memac_cfg * cfg,phy_interface_t phy_if,u16 speed,bool slow_10g_if,u32 exceptions)410*4882a593Smuzhiyun static int init(struct memac_regs __iomem *regs, struct memac_cfg *cfg,
411*4882a593Smuzhiyun phy_interface_t phy_if, u16 speed, bool slow_10g_if,
412*4882a593Smuzhiyun u32 exceptions)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun u32 tmp;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* Config */
417*4882a593Smuzhiyun tmp = 0;
418*4882a593Smuzhiyun if (cfg->promiscuous_mode_enable)
419*4882a593Smuzhiyun tmp |= CMD_CFG_PROMIS_EN;
420*4882a593Smuzhiyun if (cfg->pause_ignore)
421*4882a593Smuzhiyun tmp |= CMD_CFG_PAUSE_IGNORE;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* Payload length check disable */
424*4882a593Smuzhiyun tmp |= CMD_CFG_NO_LEN_CHK;
425*4882a593Smuzhiyun /* Enable padding of frames in transmit direction */
426*4882a593Smuzhiyun tmp |= CMD_CFG_TX_PAD_EN;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun tmp |= CMD_CFG_CRC_FWD;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun iowrite32be(tmp, ®s->command_config);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Max Frame Length */
433*4882a593Smuzhiyun iowrite32be((u32)cfg->max_frame_length, ®s->maxfrm);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Pause Time */
436*4882a593Smuzhiyun iowrite32be((u32)cfg->pause_quanta, ®s->pause_quanta[0]);
437*4882a593Smuzhiyun iowrite32be((u32)0, ®s->pause_thresh[0]);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* IF_MODE */
440*4882a593Smuzhiyun tmp = 0;
441*4882a593Smuzhiyun switch (phy_if) {
442*4882a593Smuzhiyun case PHY_INTERFACE_MODE_XGMII:
443*4882a593Smuzhiyun tmp |= IF_MODE_10G;
444*4882a593Smuzhiyun break;
445*4882a593Smuzhiyun default:
446*4882a593Smuzhiyun tmp |= IF_MODE_GMII;
447*4882a593Smuzhiyun if (phy_if == PHY_INTERFACE_MODE_RGMII ||
448*4882a593Smuzhiyun phy_if == PHY_INTERFACE_MODE_RGMII_ID ||
449*4882a593Smuzhiyun phy_if == PHY_INTERFACE_MODE_RGMII_RXID ||
450*4882a593Smuzhiyun phy_if == PHY_INTERFACE_MODE_RGMII_TXID)
451*4882a593Smuzhiyun tmp |= IF_MODE_RGMII | IF_MODE_RGMII_AUTO;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun iowrite32be(tmp, ®s->if_mode);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* TX_FIFO_SECTIONS */
456*4882a593Smuzhiyun tmp = 0;
457*4882a593Smuzhiyun if (phy_if == PHY_INTERFACE_MODE_XGMII) {
458*4882a593Smuzhiyun if (slow_10g_if) {
459*4882a593Smuzhiyun tmp |= (TX_FIFO_SECTIONS_TX_AVAIL_SLOW_10G |
460*4882a593Smuzhiyun TX_FIFO_SECTIONS_TX_EMPTY_DEFAULT_10G);
461*4882a593Smuzhiyun } else {
462*4882a593Smuzhiyun tmp |= (TX_FIFO_SECTIONS_TX_AVAIL_10G |
463*4882a593Smuzhiyun TX_FIFO_SECTIONS_TX_EMPTY_DEFAULT_10G);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun } else {
466*4882a593Smuzhiyun tmp |= (TX_FIFO_SECTIONS_TX_AVAIL_1G |
467*4882a593Smuzhiyun TX_FIFO_SECTIONS_TX_EMPTY_DEFAULT_1G);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun iowrite32be(tmp, ®s->tx_fifo_sections);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* clear all pending events and set-up interrupts */
472*4882a593Smuzhiyun iowrite32be(0xffffffff, ®s->ievent);
473*4882a593Smuzhiyun set_exception(regs, exceptions, true);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
set_dflts(struct memac_cfg * cfg)478*4882a593Smuzhiyun static void set_dflts(struct memac_cfg *cfg)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun cfg->reset_on_init = false;
481*4882a593Smuzhiyun cfg->promiscuous_mode_enable = false;
482*4882a593Smuzhiyun cfg->pause_ignore = false;
483*4882a593Smuzhiyun cfg->tx_ipg_length = DEFAULT_TX_IPG_LENGTH;
484*4882a593Smuzhiyun cfg->max_frame_length = DEFAULT_FRAME_LENGTH;
485*4882a593Smuzhiyun cfg->pause_quanta = DEFAULT_PAUSE_QUANTA;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
get_mac_addr_hash_code(u64 eth_addr)488*4882a593Smuzhiyun static u32 get_mac_addr_hash_code(u64 eth_addr)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun u64 mask1, mask2;
491*4882a593Smuzhiyun u32 xor_val = 0;
492*4882a593Smuzhiyun u8 i, j;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
495*4882a593Smuzhiyun mask1 = eth_addr & (u64)0x01;
496*4882a593Smuzhiyun eth_addr >>= 1;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun for (j = 0; j < 7; j++) {
499*4882a593Smuzhiyun mask2 = eth_addr & (u64)0x01;
500*4882a593Smuzhiyun mask1 ^= mask2;
501*4882a593Smuzhiyun eth_addr >>= 1;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun xor_val |= (mask1 << (5 - i));
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return xor_val;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
setup_sgmii_internal_phy(struct fman_mac * memac,struct fixed_phy_status * fixed_link)510*4882a593Smuzhiyun static void setup_sgmii_internal_phy(struct fman_mac *memac,
511*4882a593Smuzhiyun struct fixed_phy_status *fixed_link)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun u16 tmp_reg16;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (WARN_ON(!memac->pcsphy))
516*4882a593Smuzhiyun return;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* SGMII mode */
519*4882a593Smuzhiyun tmp_reg16 = IF_MODE_SGMII_EN;
520*4882a593Smuzhiyun if (!fixed_link)
521*4882a593Smuzhiyun /* AN enable */
522*4882a593Smuzhiyun tmp_reg16 |= IF_MODE_USE_SGMII_AN;
523*4882a593Smuzhiyun else {
524*4882a593Smuzhiyun switch (fixed_link->speed) {
525*4882a593Smuzhiyun case 10:
526*4882a593Smuzhiyun /* For 10M: IF_MODE[SPEED_10M] = 0 */
527*4882a593Smuzhiyun break;
528*4882a593Smuzhiyun case 100:
529*4882a593Smuzhiyun tmp_reg16 |= IF_MODE_SGMII_SPEED_100M;
530*4882a593Smuzhiyun break;
531*4882a593Smuzhiyun case 1000:
532*4882a593Smuzhiyun default:
533*4882a593Smuzhiyun tmp_reg16 |= IF_MODE_SGMII_SPEED_1G;
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun if (!fixed_link->duplex)
537*4882a593Smuzhiyun tmp_reg16 |= IF_MODE_SGMII_DUPLEX_HALF;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun phy_write(memac->pcsphy, MDIO_SGMII_IF_MODE, tmp_reg16);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Device ability according to SGMII specification */
542*4882a593Smuzhiyun tmp_reg16 = MDIO_SGMII_DEV_ABIL_SGMII_MODE;
543*4882a593Smuzhiyun phy_write(memac->pcsphy, MDIO_SGMII_DEV_ABIL_SGMII, tmp_reg16);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Adjust link timer for SGMII -
546*4882a593Smuzhiyun * According to Cisco SGMII specification the timer should be 1.6 ms.
547*4882a593Smuzhiyun * The link_timer register is configured in units of the clock.
548*4882a593Smuzhiyun * - When running as 1G SGMII, Serdes clock is 125 MHz, so
549*4882a593Smuzhiyun * unit = 1 / (125*10^6 Hz) = 8 ns.
550*4882a593Smuzhiyun * 1.6 ms in units of 8 ns = 1.6ms / 8ns = 2*10^5 = 0x30d40
551*4882a593Smuzhiyun * - When running as 2.5G SGMII, Serdes clock is 312.5 MHz, so
552*4882a593Smuzhiyun * unit = 1 / (312.5*10^6 Hz) = 3.2 ns.
553*4882a593Smuzhiyun * 1.6 ms in units of 3.2 ns = 1.6ms / 3.2ns = 5*10^5 = 0x7a120.
554*4882a593Smuzhiyun * Since link_timer value of 1G SGMII will be too short for 2.5 SGMII,
555*4882a593Smuzhiyun * we always set up here a value of 2.5 SGMII.
556*4882a593Smuzhiyun */
557*4882a593Smuzhiyun phy_write(memac->pcsphy, MDIO_SGMII_LINK_TMR_H, LINK_TMR_H);
558*4882a593Smuzhiyun phy_write(memac->pcsphy, MDIO_SGMII_LINK_TMR_L, LINK_TMR_L);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (!fixed_link)
561*4882a593Smuzhiyun /* Restart AN */
562*4882a593Smuzhiyun tmp_reg16 = SGMII_CR_DEF_VAL | SGMII_CR_RESTART_AN;
563*4882a593Smuzhiyun else
564*4882a593Smuzhiyun /* AN disabled */
565*4882a593Smuzhiyun tmp_reg16 = SGMII_CR_DEF_VAL & ~SGMII_CR_AN_EN;
566*4882a593Smuzhiyun phy_write(memac->pcsphy, 0x0, tmp_reg16);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
setup_sgmii_internal_phy_base_x(struct fman_mac * memac)569*4882a593Smuzhiyun static void setup_sgmii_internal_phy_base_x(struct fman_mac *memac)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun u16 tmp_reg16;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* AN Device capability */
574*4882a593Smuzhiyun tmp_reg16 = MDIO_SGMII_DEV_ABIL_BASEX_MODE;
575*4882a593Smuzhiyun phy_write(memac->pcsphy, MDIO_SGMII_DEV_ABIL_SGMII, tmp_reg16);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Adjust link timer for SGMII -
578*4882a593Smuzhiyun * For Serdes 1000BaseX auto-negotiation the timer should be 10 ms.
579*4882a593Smuzhiyun * The link_timer register is configured in units of the clock.
580*4882a593Smuzhiyun * - When running as 1G SGMII, Serdes clock is 125 MHz, so
581*4882a593Smuzhiyun * unit = 1 / (125*10^6 Hz) = 8 ns.
582*4882a593Smuzhiyun * 10 ms in units of 8 ns = 10ms / 8ns = 1250000 = 0x1312d0
583*4882a593Smuzhiyun * - When running as 2.5G SGMII, Serdes clock is 312.5 MHz, so
584*4882a593Smuzhiyun * unit = 1 / (312.5*10^6 Hz) = 3.2 ns.
585*4882a593Smuzhiyun * 10 ms in units of 3.2 ns = 10ms / 3.2ns = 3125000 = 0x2faf08.
586*4882a593Smuzhiyun * Since link_timer value of 1G SGMII will be too short for 2.5 SGMII,
587*4882a593Smuzhiyun * we always set up here a value of 2.5 SGMII.
588*4882a593Smuzhiyun */
589*4882a593Smuzhiyun phy_write(memac->pcsphy, MDIO_SGMII_LINK_TMR_H, LINK_TMR_H_BASEX);
590*4882a593Smuzhiyun phy_write(memac->pcsphy, MDIO_SGMII_LINK_TMR_L, LINK_TMR_L_BASEX);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Restart AN */
593*4882a593Smuzhiyun tmp_reg16 = SGMII_CR_DEF_VAL | SGMII_CR_RESTART_AN;
594*4882a593Smuzhiyun phy_write(memac->pcsphy, 0x0, tmp_reg16);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
check_init_parameters(struct fman_mac * memac)597*4882a593Smuzhiyun static int check_init_parameters(struct fman_mac *memac)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun if (!memac->exception_cb) {
600*4882a593Smuzhiyun pr_err("Uninitialized exception handler\n");
601*4882a593Smuzhiyun return -EINVAL;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun if (!memac->event_cb) {
604*4882a593Smuzhiyun pr_warn("Uninitialize event handler\n");
605*4882a593Smuzhiyun return -EINVAL;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun return 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
get_exception_flag(enum fman_mac_exceptions exception)611*4882a593Smuzhiyun static int get_exception_flag(enum fman_mac_exceptions exception)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun u32 bit_mask;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun switch (exception) {
616*4882a593Smuzhiyun case FM_MAC_EX_10G_TX_ECC_ER:
617*4882a593Smuzhiyun bit_mask = MEMAC_IMASK_TECC_ER;
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun case FM_MAC_EX_10G_RX_ECC_ER:
620*4882a593Smuzhiyun bit_mask = MEMAC_IMASK_RECC_ER;
621*4882a593Smuzhiyun break;
622*4882a593Smuzhiyun case FM_MAC_EX_TS_FIFO_ECC_ERR:
623*4882a593Smuzhiyun bit_mask = MEMAC_IMASK_TSECC_ER;
624*4882a593Smuzhiyun break;
625*4882a593Smuzhiyun case FM_MAC_EX_MAGIC_PACKET_INDICATION:
626*4882a593Smuzhiyun bit_mask = MEMAC_IMASK_MGI;
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun default:
629*4882a593Smuzhiyun bit_mask = 0;
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return bit_mask;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
memac_err_exception(void * handle)636*4882a593Smuzhiyun static void memac_err_exception(void *handle)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct fman_mac *memac = (struct fman_mac *)handle;
639*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
640*4882a593Smuzhiyun u32 event, imask;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun event = ioread32be(®s->ievent);
643*4882a593Smuzhiyun imask = ioread32be(®s->imask);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Imask include both error and notification/event bits.
646*4882a593Smuzhiyun * Leaving only error bits enabled by imask.
647*4882a593Smuzhiyun * The imask error bits are shifted by 16 bits offset from
648*4882a593Smuzhiyun * their corresponding location in the ievent - hence the >> 16
649*4882a593Smuzhiyun */
650*4882a593Smuzhiyun event &= ((imask & MEMAC_ALL_ERRS_IMASK) >> 16);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun iowrite32be(event, ®s->ievent);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (event & MEMAC_IEVNT_TS_ECC_ER)
655*4882a593Smuzhiyun memac->exception_cb(memac->dev_id, FM_MAC_EX_TS_FIFO_ECC_ERR);
656*4882a593Smuzhiyun if (event & MEMAC_IEVNT_TX_ECC_ER)
657*4882a593Smuzhiyun memac->exception_cb(memac->dev_id, FM_MAC_EX_10G_TX_ECC_ER);
658*4882a593Smuzhiyun if (event & MEMAC_IEVNT_RX_ECC_ER)
659*4882a593Smuzhiyun memac->exception_cb(memac->dev_id, FM_MAC_EX_10G_RX_ECC_ER);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
memac_exception(void * handle)662*4882a593Smuzhiyun static void memac_exception(void *handle)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun struct fman_mac *memac = (struct fman_mac *)handle;
665*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
666*4882a593Smuzhiyun u32 event, imask;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun event = ioread32be(®s->ievent);
669*4882a593Smuzhiyun imask = ioread32be(®s->imask);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* Imask include both error and notification/event bits.
672*4882a593Smuzhiyun * Leaving only error bits enabled by imask.
673*4882a593Smuzhiyun * The imask error bits are shifted by 16 bits offset from
674*4882a593Smuzhiyun * their corresponding location in the ievent - hence the >> 16
675*4882a593Smuzhiyun */
676*4882a593Smuzhiyun event &= ((imask & MEMAC_ALL_ERRS_IMASK) >> 16);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun iowrite32be(event, ®s->ievent);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (event & MEMAC_IEVNT_MGI)
681*4882a593Smuzhiyun memac->exception_cb(memac->dev_id,
682*4882a593Smuzhiyun FM_MAC_EX_MAGIC_PACKET_INDICATION);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
free_init_resources(struct fman_mac * memac)685*4882a593Smuzhiyun static void free_init_resources(struct fman_mac *memac)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun fman_unregister_intr(memac->fm, FMAN_MOD_MAC, memac->mac_id,
688*4882a593Smuzhiyun FMAN_INTR_TYPE_ERR);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun fman_unregister_intr(memac->fm, FMAN_MOD_MAC, memac->mac_id,
691*4882a593Smuzhiyun FMAN_INTR_TYPE_NORMAL);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /* release the driver's group hash table */
694*4882a593Smuzhiyun free_hash_table(memac->multicast_addr_hash);
695*4882a593Smuzhiyun memac->multicast_addr_hash = NULL;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* release the driver's individual hash table */
698*4882a593Smuzhiyun free_hash_table(memac->unicast_addr_hash);
699*4882a593Smuzhiyun memac->unicast_addr_hash = NULL;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
is_init_done(struct memac_cfg * memac_drv_params)702*4882a593Smuzhiyun static bool is_init_done(struct memac_cfg *memac_drv_params)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun /* Checks if mEMAC driver parameters were initialized */
705*4882a593Smuzhiyun if (!memac_drv_params)
706*4882a593Smuzhiyun return true;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return false;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
memac_enable(struct fman_mac * memac,enum comm_mode mode)711*4882a593Smuzhiyun int memac_enable(struct fman_mac *memac, enum comm_mode mode)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
714*4882a593Smuzhiyun u32 tmp;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
717*4882a593Smuzhiyun return -EINVAL;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun tmp = ioread32be(®s->command_config);
720*4882a593Smuzhiyun if (mode & COMM_MODE_RX)
721*4882a593Smuzhiyun tmp |= CMD_CFG_RX_EN;
722*4882a593Smuzhiyun if (mode & COMM_MODE_TX)
723*4882a593Smuzhiyun tmp |= CMD_CFG_TX_EN;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun iowrite32be(tmp, ®s->command_config);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
memac_disable(struct fman_mac * memac,enum comm_mode mode)730*4882a593Smuzhiyun int memac_disable(struct fman_mac *memac, enum comm_mode mode)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
733*4882a593Smuzhiyun u32 tmp;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
736*4882a593Smuzhiyun return -EINVAL;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun tmp = ioread32be(®s->command_config);
739*4882a593Smuzhiyun if (mode & COMM_MODE_RX)
740*4882a593Smuzhiyun tmp &= ~CMD_CFG_RX_EN;
741*4882a593Smuzhiyun if (mode & COMM_MODE_TX)
742*4882a593Smuzhiyun tmp &= ~CMD_CFG_TX_EN;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun iowrite32be(tmp, ®s->command_config);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun return 0;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
memac_set_promiscuous(struct fman_mac * memac,bool new_val)749*4882a593Smuzhiyun int memac_set_promiscuous(struct fman_mac *memac, bool new_val)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
752*4882a593Smuzhiyun u32 tmp;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
755*4882a593Smuzhiyun return -EINVAL;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun tmp = ioread32be(®s->command_config);
758*4882a593Smuzhiyun if (new_val)
759*4882a593Smuzhiyun tmp |= CMD_CFG_PROMIS_EN;
760*4882a593Smuzhiyun else
761*4882a593Smuzhiyun tmp &= ~CMD_CFG_PROMIS_EN;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun iowrite32be(tmp, ®s->command_config);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
memac_adjust_link(struct fman_mac * memac,u16 speed)768*4882a593Smuzhiyun int memac_adjust_link(struct fman_mac *memac, u16 speed)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
771*4882a593Smuzhiyun u32 tmp;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
774*4882a593Smuzhiyun return -EINVAL;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun tmp = ioread32be(®s->if_mode);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Set full duplex */
779*4882a593Smuzhiyun tmp &= ~IF_MODE_HD;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun if (phy_interface_mode_is_rgmii(memac->phy_if)) {
782*4882a593Smuzhiyun /* Configure RGMII in manual mode */
783*4882a593Smuzhiyun tmp &= ~IF_MODE_RGMII_AUTO;
784*4882a593Smuzhiyun tmp &= ~IF_MODE_RGMII_SP_MASK;
785*4882a593Smuzhiyun /* Full duplex */
786*4882a593Smuzhiyun tmp |= IF_MODE_RGMII_FD;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun switch (speed) {
789*4882a593Smuzhiyun case SPEED_1000:
790*4882a593Smuzhiyun tmp |= IF_MODE_RGMII_1000;
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun case SPEED_100:
793*4882a593Smuzhiyun tmp |= IF_MODE_RGMII_100;
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun case SPEED_10:
796*4882a593Smuzhiyun tmp |= IF_MODE_RGMII_10;
797*4882a593Smuzhiyun break;
798*4882a593Smuzhiyun default:
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun iowrite32be(tmp, ®s->if_mode);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
memac_cfg_max_frame_len(struct fman_mac * memac,u16 new_val)808*4882a593Smuzhiyun int memac_cfg_max_frame_len(struct fman_mac *memac, u16 new_val)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun if (is_init_done(memac->memac_drv_param))
811*4882a593Smuzhiyun return -EINVAL;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun memac->memac_drv_param->max_frame_length = new_val;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun return 0;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
memac_cfg_reset_on_init(struct fman_mac * memac,bool enable)818*4882a593Smuzhiyun int memac_cfg_reset_on_init(struct fman_mac *memac, bool enable)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun if (is_init_done(memac->memac_drv_param))
821*4882a593Smuzhiyun return -EINVAL;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun memac->memac_drv_param->reset_on_init = enable;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
memac_cfg_fixed_link(struct fman_mac * memac,struct fixed_phy_status * fixed_link)828*4882a593Smuzhiyun int memac_cfg_fixed_link(struct fman_mac *memac,
829*4882a593Smuzhiyun struct fixed_phy_status *fixed_link)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun if (is_init_done(memac->memac_drv_param))
832*4882a593Smuzhiyun return -EINVAL;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun memac->memac_drv_param->fixed_link = fixed_link;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
memac_set_tx_pause_frames(struct fman_mac * memac,u8 priority,u16 pause_time,u16 thresh_time)839*4882a593Smuzhiyun int memac_set_tx_pause_frames(struct fman_mac *memac, u8 priority,
840*4882a593Smuzhiyun u16 pause_time, u16 thresh_time)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
843*4882a593Smuzhiyun u32 tmp;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
846*4882a593Smuzhiyun return -EINVAL;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun tmp = ioread32be(®s->tx_fifo_sections);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun GET_TX_EMPTY_DEFAULT_VALUE(tmp);
851*4882a593Smuzhiyun iowrite32be(tmp, ®s->tx_fifo_sections);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun tmp = ioread32be(®s->command_config);
854*4882a593Smuzhiyun tmp &= ~CMD_CFG_PFC_MODE;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun iowrite32be(tmp, ®s->command_config);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun tmp = ioread32be(®s->pause_quanta[priority / 2]);
859*4882a593Smuzhiyun if (priority % 2)
860*4882a593Smuzhiyun tmp &= CLXY_PAUSE_QUANTA_CLX_PQNT;
861*4882a593Smuzhiyun else
862*4882a593Smuzhiyun tmp &= CLXY_PAUSE_QUANTA_CLY_PQNT;
863*4882a593Smuzhiyun tmp |= ((u32)pause_time << (16 * (priority % 2)));
864*4882a593Smuzhiyun iowrite32be(tmp, ®s->pause_quanta[priority / 2]);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun tmp = ioread32be(®s->pause_thresh[priority / 2]);
867*4882a593Smuzhiyun if (priority % 2)
868*4882a593Smuzhiyun tmp &= CLXY_PAUSE_THRESH_CLX_QTH;
869*4882a593Smuzhiyun else
870*4882a593Smuzhiyun tmp &= CLXY_PAUSE_THRESH_CLY_QTH;
871*4882a593Smuzhiyun tmp |= ((u32)thresh_time << (16 * (priority % 2)));
872*4882a593Smuzhiyun iowrite32be(tmp, ®s->pause_thresh[priority / 2]);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun return 0;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
memac_accept_rx_pause_frames(struct fman_mac * memac,bool en)877*4882a593Smuzhiyun int memac_accept_rx_pause_frames(struct fman_mac *memac, bool en)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
880*4882a593Smuzhiyun u32 tmp;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
883*4882a593Smuzhiyun return -EINVAL;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun tmp = ioread32be(®s->command_config);
886*4882a593Smuzhiyun if (en)
887*4882a593Smuzhiyun tmp &= ~CMD_CFG_PAUSE_IGNORE;
888*4882a593Smuzhiyun else
889*4882a593Smuzhiyun tmp |= CMD_CFG_PAUSE_IGNORE;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun iowrite32be(tmp, ®s->command_config);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun return 0;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
memac_modify_mac_address(struct fman_mac * memac,enet_addr_t * enet_addr)896*4882a593Smuzhiyun int memac_modify_mac_address(struct fman_mac *memac, enet_addr_t *enet_addr)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
899*4882a593Smuzhiyun return -EINVAL;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun add_addr_in_paddr(memac->regs, (u8 *)(*enet_addr), 0);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun return 0;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
memac_add_hash_mac_address(struct fman_mac * memac,enet_addr_t * eth_addr)906*4882a593Smuzhiyun int memac_add_hash_mac_address(struct fman_mac *memac, enet_addr_t *eth_addr)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
909*4882a593Smuzhiyun struct eth_hash_entry *hash_entry;
910*4882a593Smuzhiyun u32 hash;
911*4882a593Smuzhiyun u64 addr;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
914*4882a593Smuzhiyun return -EINVAL;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun addr = ENET_ADDR_TO_UINT64(*eth_addr);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (!(addr & GROUP_ADDRESS)) {
919*4882a593Smuzhiyun /* Unicast addresses not supported in hash */
920*4882a593Smuzhiyun pr_err("Unicast Address\n");
921*4882a593Smuzhiyun return -EINVAL;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun hash = get_mac_addr_hash_code(addr) & HASH_CTRL_ADDR_MASK;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* Create element to be added to the driver hash table */
926*4882a593Smuzhiyun hash_entry = kmalloc(sizeof(*hash_entry), GFP_ATOMIC);
927*4882a593Smuzhiyun if (!hash_entry)
928*4882a593Smuzhiyun return -ENOMEM;
929*4882a593Smuzhiyun hash_entry->addr = addr;
930*4882a593Smuzhiyun INIT_LIST_HEAD(&hash_entry->node);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun list_add_tail(&hash_entry->node,
933*4882a593Smuzhiyun &memac->multicast_addr_hash->lsts[hash]);
934*4882a593Smuzhiyun iowrite32be(hash | HASH_CTRL_MCAST_EN, ®s->hashtable_ctrl);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
memac_set_allmulti(struct fman_mac * memac,bool enable)939*4882a593Smuzhiyun int memac_set_allmulti(struct fman_mac *memac, bool enable)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun u32 entry;
942*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
945*4882a593Smuzhiyun return -EINVAL;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (enable) {
948*4882a593Smuzhiyun for (entry = 0; entry < HASH_TABLE_SIZE; entry++)
949*4882a593Smuzhiyun iowrite32be(entry | HASH_CTRL_MCAST_EN,
950*4882a593Smuzhiyun ®s->hashtable_ctrl);
951*4882a593Smuzhiyun } else {
952*4882a593Smuzhiyun for (entry = 0; entry < HASH_TABLE_SIZE; entry++)
953*4882a593Smuzhiyun iowrite32be(entry & ~HASH_CTRL_MCAST_EN,
954*4882a593Smuzhiyun ®s->hashtable_ctrl);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun memac->allmulti_enabled = enable;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
memac_set_tstamp(struct fman_mac * memac,bool enable)962*4882a593Smuzhiyun int memac_set_tstamp(struct fman_mac *memac, bool enable)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun return 0; /* Always enabled. */
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
memac_del_hash_mac_address(struct fman_mac * memac,enet_addr_t * eth_addr)967*4882a593Smuzhiyun int memac_del_hash_mac_address(struct fman_mac *memac, enet_addr_t *eth_addr)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct memac_regs __iomem *regs = memac->regs;
970*4882a593Smuzhiyun struct eth_hash_entry *hash_entry = NULL;
971*4882a593Smuzhiyun struct list_head *pos;
972*4882a593Smuzhiyun u32 hash;
973*4882a593Smuzhiyun u64 addr;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
976*4882a593Smuzhiyun return -EINVAL;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun addr = ENET_ADDR_TO_UINT64(*eth_addr);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun hash = get_mac_addr_hash_code(addr) & HASH_CTRL_ADDR_MASK;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun list_for_each(pos, &memac->multicast_addr_hash->lsts[hash]) {
983*4882a593Smuzhiyun hash_entry = ETH_HASH_ENTRY_OBJ(pos);
984*4882a593Smuzhiyun if (hash_entry && hash_entry->addr == addr) {
985*4882a593Smuzhiyun list_del_init(&hash_entry->node);
986*4882a593Smuzhiyun kfree(hash_entry);
987*4882a593Smuzhiyun break;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (!memac->allmulti_enabled) {
992*4882a593Smuzhiyun if (list_empty(&memac->multicast_addr_hash->lsts[hash]))
993*4882a593Smuzhiyun iowrite32be(hash & ~HASH_CTRL_MCAST_EN,
994*4882a593Smuzhiyun ®s->hashtable_ctrl);
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
memac_set_exception(struct fman_mac * memac,enum fman_mac_exceptions exception,bool enable)1000*4882a593Smuzhiyun int memac_set_exception(struct fman_mac *memac,
1001*4882a593Smuzhiyun enum fman_mac_exceptions exception, bool enable)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun u32 bit_mask = 0;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun if (!is_init_done(memac->memac_drv_param))
1006*4882a593Smuzhiyun return -EINVAL;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun bit_mask = get_exception_flag(exception);
1009*4882a593Smuzhiyun if (bit_mask) {
1010*4882a593Smuzhiyun if (enable)
1011*4882a593Smuzhiyun memac->exceptions |= bit_mask;
1012*4882a593Smuzhiyun else
1013*4882a593Smuzhiyun memac->exceptions &= ~bit_mask;
1014*4882a593Smuzhiyun } else {
1015*4882a593Smuzhiyun pr_err("Undefined exception\n");
1016*4882a593Smuzhiyun return -EINVAL;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun set_exception(memac->regs, bit_mask, enable);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun return 0;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
memac_init(struct fman_mac * memac)1023*4882a593Smuzhiyun int memac_init(struct fman_mac *memac)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun struct memac_cfg *memac_drv_param;
1026*4882a593Smuzhiyun u8 i;
1027*4882a593Smuzhiyun enet_addr_t eth_addr;
1028*4882a593Smuzhiyun bool slow_10g_if = false;
1029*4882a593Smuzhiyun struct fixed_phy_status *fixed_link;
1030*4882a593Smuzhiyun int err;
1031*4882a593Smuzhiyun u32 reg32 = 0;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if (is_init_done(memac->memac_drv_param))
1034*4882a593Smuzhiyun return -EINVAL;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun err = check_init_parameters(memac);
1037*4882a593Smuzhiyun if (err)
1038*4882a593Smuzhiyun return err;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun memac_drv_param = memac->memac_drv_param;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (memac->fm_rev_info.major == 6 && memac->fm_rev_info.minor == 4)
1043*4882a593Smuzhiyun slow_10g_if = true;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* First, reset the MAC if desired. */
1046*4882a593Smuzhiyun if (memac_drv_param->reset_on_init) {
1047*4882a593Smuzhiyun err = reset(memac->regs);
1048*4882a593Smuzhiyun if (err) {
1049*4882a593Smuzhiyun pr_err("mEMAC reset failed\n");
1050*4882a593Smuzhiyun return err;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* MAC Address */
1055*4882a593Smuzhiyun if (memac->addr != 0) {
1056*4882a593Smuzhiyun MAKE_ENET_ADDR_FROM_UINT64(memac->addr, eth_addr);
1057*4882a593Smuzhiyun add_addr_in_paddr(memac->regs, (u8 *)eth_addr, 0);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun fixed_link = memac_drv_param->fixed_link;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun init(memac->regs, memac->memac_drv_param, memac->phy_if,
1063*4882a593Smuzhiyun memac->max_speed, slow_10g_if, memac->exceptions);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* FM_RX_FIFO_CORRUPT_ERRATA_10GMAC_A006320 errata workaround
1066*4882a593Smuzhiyun * Exists only in FMan 6.0 and 6.3.
1067*4882a593Smuzhiyun */
1068*4882a593Smuzhiyun if ((memac->fm_rev_info.major == 6) &&
1069*4882a593Smuzhiyun ((memac->fm_rev_info.minor == 0) ||
1070*4882a593Smuzhiyun (memac->fm_rev_info.minor == 3))) {
1071*4882a593Smuzhiyun /* MAC strips CRC from received frames - this workaround
1072*4882a593Smuzhiyun * should decrease the likelihood of bug appearance
1073*4882a593Smuzhiyun */
1074*4882a593Smuzhiyun reg32 = ioread32be(&memac->regs->command_config);
1075*4882a593Smuzhiyun reg32 &= ~CMD_CFG_CRC_FWD;
1076*4882a593Smuzhiyun iowrite32be(reg32, &memac->regs->command_config);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (memac->phy_if == PHY_INTERFACE_MODE_SGMII) {
1080*4882a593Smuzhiyun /* Configure internal SGMII PHY */
1081*4882a593Smuzhiyun if (memac->basex_if)
1082*4882a593Smuzhiyun setup_sgmii_internal_phy_base_x(memac);
1083*4882a593Smuzhiyun else
1084*4882a593Smuzhiyun setup_sgmii_internal_phy(memac, fixed_link);
1085*4882a593Smuzhiyun } else if (memac->phy_if == PHY_INTERFACE_MODE_QSGMII) {
1086*4882a593Smuzhiyun /* Configure 4 internal SGMII PHYs */
1087*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1088*4882a593Smuzhiyun u8 qsmgii_phy_addr, phy_addr;
1089*4882a593Smuzhiyun /* QSGMII PHY address occupies 3 upper bits of 5-bit
1090*4882a593Smuzhiyun * phy_address; the lower 2 bits are used to extend
1091*4882a593Smuzhiyun * register address space and access each one of 4
1092*4882a593Smuzhiyun * ports inside QSGMII.
1093*4882a593Smuzhiyun */
1094*4882a593Smuzhiyun phy_addr = memac->pcsphy->mdio.addr;
1095*4882a593Smuzhiyun qsmgii_phy_addr = (u8)((phy_addr << 2) | i);
1096*4882a593Smuzhiyun memac->pcsphy->mdio.addr = qsmgii_phy_addr;
1097*4882a593Smuzhiyun if (memac->basex_if)
1098*4882a593Smuzhiyun setup_sgmii_internal_phy_base_x(memac);
1099*4882a593Smuzhiyun else
1100*4882a593Smuzhiyun setup_sgmii_internal_phy(memac, fixed_link);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun memac->pcsphy->mdio.addr = phy_addr;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* Max Frame Length */
1107*4882a593Smuzhiyun err = fman_set_mac_max_frame(memac->fm, memac->mac_id,
1108*4882a593Smuzhiyun memac_drv_param->max_frame_length);
1109*4882a593Smuzhiyun if (err) {
1110*4882a593Smuzhiyun pr_err("settings Mac max frame length is FAILED\n");
1111*4882a593Smuzhiyun return err;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun memac->multicast_addr_hash = alloc_hash_table(HASH_TABLE_SIZE);
1115*4882a593Smuzhiyun if (!memac->multicast_addr_hash) {
1116*4882a593Smuzhiyun free_init_resources(memac);
1117*4882a593Smuzhiyun pr_err("allocation hash table is FAILED\n");
1118*4882a593Smuzhiyun return -ENOMEM;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun memac->unicast_addr_hash = alloc_hash_table(HASH_TABLE_SIZE);
1122*4882a593Smuzhiyun if (!memac->unicast_addr_hash) {
1123*4882a593Smuzhiyun free_init_resources(memac);
1124*4882a593Smuzhiyun pr_err("allocation hash table is FAILED\n");
1125*4882a593Smuzhiyun return -ENOMEM;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun fman_register_intr(memac->fm, FMAN_MOD_MAC, memac->mac_id,
1129*4882a593Smuzhiyun FMAN_INTR_TYPE_ERR, memac_err_exception, memac);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun fman_register_intr(memac->fm, FMAN_MOD_MAC, memac->mac_id,
1132*4882a593Smuzhiyun FMAN_INTR_TYPE_NORMAL, memac_exception, memac);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun kfree(memac_drv_param);
1135*4882a593Smuzhiyun memac->memac_drv_param = NULL;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun return 0;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
memac_free(struct fman_mac * memac)1140*4882a593Smuzhiyun int memac_free(struct fman_mac *memac)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun free_init_resources(memac);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if (memac->pcsphy)
1145*4882a593Smuzhiyun put_device(&memac->pcsphy->mdio.dev);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun kfree(memac->memac_drv_param);
1148*4882a593Smuzhiyun kfree(memac);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun return 0;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
memac_config(struct fman_mac_params * params)1153*4882a593Smuzhiyun struct fman_mac *memac_config(struct fman_mac_params *params)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun struct fman_mac *memac;
1156*4882a593Smuzhiyun struct memac_cfg *memac_drv_param;
1157*4882a593Smuzhiyun void __iomem *base_addr;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun base_addr = params->base_addr;
1160*4882a593Smuzhiyun /* allocate memory for the m_emac data structure */
1161*4882a593Smuzhiyun memac = kzalloc(sizeof(*memac), GFP_KERNEL);
1162*4882a593Smuzhiyun if (!memac)
1163*4882a593Smuzhiyun return NULL;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* allocate memory for the m_emac driver parameters data structure */
1166*4882a593Smuzhiyun memac_drv_param = kzalloc(sizeof(*memac_drv_param), GFP_KERNEL);
1167*4882a593Smuzhiyun if (!memac_drv_param) {
1168*4882a593Smuzhiyun memac_free(memac);
1169*4882a593Smuzhiyun return NULL;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* Plant parameter structure pointer */
1173*4882a593Smuzhiyun memac->memac_drv_param = memac_drv_param;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun set_dflts(memac_drv_param);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun memac->addr = ENET_ADDR_TO_UINT64(params->addr);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun memac->regs = base_addr;
1180*4882a593Smuzhiyun memac->max_speed = params->max_speed;
1181*4882a593Smuzhiyun memac->phy_if = params->phy_if;
1182*4882a593Smuzhiyun memac->mac_id = params->mac_id;
1183*4882a593Smuzhiyun memac->exceptions = (MEMAC_IMASK_TSECC_ER | MEMAC_IMASK_TECC_ER |
1184*4882a593Smuzhiyun MEMAC_IMASK_RECC_ER | MEMAC_IMASK_MGI);
1185*4882a593Smuzhiyun memac->exception_cb = params->exception_cb;
1186*4882a593Smuzhiyun memac->event_cb = params->event_cb;
1187*4882a593Smuzhiyun memac->dev_id = params->dev_id;
1188*4882a593Smuzhiyun memac->fm = params->fm;
1189*4882a593Smuzhiyun memac->basex_if = params->basex_if;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* Save FMan revision */
1192*4882a593Smuzhiyun fman_get_revision(memac->fm, &memac->fm_rev_info);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (memac->phy_if == PHY_INTERFACE_MODE_SGMII ||
1195*4882a593Smuzhiyun memac->phy_if == PHY_INTERFACE_MODE_QSGMII) {
1196*4882a593Smuzhiyun if (!params->internal_phy_node) {
1197*4882a593Smuzhiyun pr_err("PCS PHY node is not available\n");
1198*4882a593Smuzhiyun memac_free(memac);
1199*4882a593Smuzhiyun return NULL;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun memac->pcsphy = of_phy_find_device(params->internal_phy_node);
1203*4882a593Smuzhiyun if (!memac->pcsphy) {
1204*4882a593Smuzhiyun pr_err("of_phy_find_device (PCS PHY) failed\n");
1205*4882a593Smuzhiyun memac_free(memac);
1206*4882a593Smuzhiyun return NULL;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun return memac;
1211*4882a593Smuzhiyun }
1212