1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008-2015 Freescale Semiconductor Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
5*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
6*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright
7*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
8*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright
9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the
10*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution.
11*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the
12*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products
13*4882a593Smuzhiyun * derived from this software without specific prior written permission.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
17*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
18*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
19*4882a593Smuzhiyun * later version.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
22*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
23*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
24*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
25*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
26*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
27*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
28*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
30*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "fman_dtsec.h"
36*4882a593Smuzhiyun #include "fman.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/slab.h>
39*4882a593Smuzhiyun #include <linux/bitrev.h>
40*4882a593Smuzhiyun #include <linux/io.h>
41*4882a593Smuzhiyun #include <linux/delay.h>
42*4882a593Smuzhiyun #include <linux/phy.h>
43*4882a593Smuzhiyun #include <linux/crc32.h>
44*4882a593Smuzhiyun #include <linux/of_mdio.h>
45*4882a593Smuzhiyun #include <linux/mii.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* TBI register addresses */
48*4882a593Smuzhiyun #define MII_TBICON 0x11
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* TBICON register bit fields */
51*4882a593Smuzhiyun #define TBICON_SOFT_RESET 0x8000 /* Soft reset */
52*4882a593Smuzhiyun #define TBICON_DISABLE_RX_DIS 0x2000 /* Disable receive disparity */
53*4882a593Smuzhiyun #define TBICON_DISABLE_TX_DIS 0x1000 /* Disable transmit disparity */
54*4882a593Smuzhiyun #define TBICON_AN_SENSE 0x0100 /* Auto-negotiation sense enable */
55*4882a593Smuzhiyun #define TBICON_CLK_SELECT 0x0020 /* Clock select */
56*4882a593Smuzhiyun #define TBICON_MI_MODE 0x0010 /* GMII mode (TBI if not set) */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define TBIANA_SGMII 0x4001
59*4882a593Smuzhiyun #define TBIANA_1000X 0x01a0
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Interrupt Mask Register (IMASK) */
62*4882a593Smuzhiyun #define DTSEC_IMASK_BREN 0x80000000
63*4882a593Smuzhiyun #define DTSEC_IMASK_RXCEN 0x40000000
64*4882a593Smuzhiyun #define DTSEC_IMASK_MSROEN 0x04000000
65*4882a593Smuzhiyun #define DTSEC_IMASK_GTSCEN 0x02000000
66*4882a593Smuzhiyun #define DTSEC_IMASK_BTEN 0x01000000
67*4882a593Smuzhiyun #define DTSEC_IMASK_TXCEN 0x00800000
68*4882a593Smuzhiyun #define DTSEC_IMASK_TXEEN 0x00400000
69*4882a593Smuzhiyun #define DTSEC_IMASK_LCEN 0x00040000
70*4882a593Smuzhiyun #define DTSEC_IMASK_CRLEN 0x00020000
71*4882a593Smuzhiyun #define DTSEC_IMASK_XFUNEN 0x00010000
72*4882a593Smuzhiyun #define DTSEC_IMASK_ABRTEN 0x00008000
73*4882a593Smuzhiyun #define DTSEC_IMASK_IFERREN 0x00004000
74*4882a593Smuzhiyun #define DTSEC_IMASK_MAGEN 0x00000800
75*4882a593Smuzhiyun #define DTSEC_IMASK_MMRDEN 0x00000400
76*4882a593Smuzhiyun #define DTSEC_IMASK_MMWREN 0x00000200
77*4882a593Smuzhiyun #define DTSEC_IMASK_GRSCEN 0x00000100
78*4882a593Smuzhiyun #define DTSEC_IMASK_TDPEEN 0x00000002
79*4882a593Smuzhiyun #define DTSEC_IMASK_RDPEEN 0x00000001
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define DTSEC_EVENTS_MASK \
82*4882a593Smuzhiyun ((u32)(DTSEC_IMASK_BREN | \
83*4882a593Smuzhiyun DTSEC_IMASK_RXCEN | \
84*4882a593Smuzhiyun DTSEC_IMASK_BTEN | \
85*4882a593Smuzhiyun DTSEC_IMASK_TXCEN | \
86*4882a593Smuzhiyun DTSEC_IMASK_TXEEN | \
87*4882a593Smuzhiyun DTSEC_IMASK_ABRTEN | \
88*4882a593Smuzhiyun DTSEC_IMASK_LCEN | \
89*4882a593Smuzhiyun DTSEC_IMASK_CRLEN | \
90*4882a593Smuzhiyun DTSEC_IMASK_XFUNEN | \
91*4882a593Smuzhiyun DTSEC_IMASK_IFERREN | \
92*4882a593Smuzhiyun DTSEC_IMASK_MAGEN | \
93*4882a593Smuzhiyun DTSEC_IMASK_TDPEEN | \
94*4882a593Smuzhiyun DTSEC_IMASK_RDPEEN))
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* dtsec timestamp event bits */
97*4882a593Smuzhiyun #define TMR_PEMASK_TSREEN 0x00010000
98*4882a593Smuzhiyun #define TMR_PEVENT_TSRE 0x00010000
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Group address bit indication */
101*4882a593Smuzhiyun #define MAC_GROUP_ADDRESS 0x0000010000000000ULL
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Defaults */
104*4882a593Smuzhiyun #define DEFAULT_HALFDUP_RETRANSMIT 0xf
105*4882a593Smuzhiyun #define DEFAULT_HALFDUP_COLL_WINDOW 0x37
106*4882a593Smuzhiyun #define DEFAULT_TX_PAUSE_TIME 0xf000
107*4882a593Smuzhiyun #define DEFAULT_RX_PREPEND 0
108*4882a593Smuzhiyun #define DEFAULT_PREAMBLE_LEN 7
109*4882a593Smuzhiyun #define DEFAULT_TX_PAUSE_TIME_EXTD 0
110*4882a593Smuzhiyun #define DEFAULT_NON_BACK_TO_BACK_IPG1 0x40
111*4882a593Smuzhiyun #define DEFAULT_NON_BACK_TO_BACK_IPG2 0x60
112*4882a593Smuzhiyun #define DEFAULT_MIN_IFG_ENFORCEMENT 0x50
113*4882a593Smuzhiyun #define DEFAULT_BACK_TO_BACK_IPG 0x60
114*4882a593Smuzhiyun #define DEFAULT_MAXIMUM_FRAME 0x600
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* register related defines (bits, field offsets..) */
117*4882a593Smuzhiyun #define DTSEC_ID2_INT_REDUCED_OFF 0x00010000
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define DTSEC_ECNTRL_GMIIM 0x00000040
120*4882a593Smuzhiyun #define DTSEC_ECNTRL_TBIM 0x00000020
121*4882a593Smuzhiyun #define DTSEC_ECNTRL_SGMIIM 0x00000002
122*4882a593Smuzhiyun #define DTSEC_ECNTRL_RPM 0x00000010
123*4882a593Smuzhiyun #define DTSEC_ECNTRL_R100M 0x00000008
124*4882a593Smuzhiyun #define DTSEC_ECNTRL_QSGMIIM 0x00000001
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define TCTRL_TTSE 0x00000040
127*4882a593Smuzhiyun #define TCTRL_GTS 0x00000020
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define RCTRL_PAL_MASK 0x001f0000
130*4882a593Smuzhiyun #define RCTRL_PAL_SHIFT 16
131*4882a593Smuzhiyun #define RCTRL_GHTX 0x00000400
132*4882a593Smuzhiyun #define RCTRL_RTSE 0x00000040
133*4882a593Smuzhiyun #define RCTRL_GRS 0x00000020
134*4882a593Smuzhiyun #define RCTRL_MPROM 0x00000008
135*4882a593Smuzhiyun #define RCTRL_RSF 0x00000004
136*4882a593Smuzhiyun #define RCTRL_UPROM 0x00000001
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define MACCFG1_SOFT_RESET 0x80000000
139*4882a593Smuzhiyun #define MACCFG1_RX_FLOW 0x00000020
140*4882a593Smuzhiyun #define MACCFG1_TX_FLOW 0x00000010
141*4882a593Smuzhiyun #define MACCFG1_TX_EN 0x00000001
142*4882a593Smuzhiyun #define MACCFG1_RX_EN 0x00000004
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define MACCFG2_NIBBLE_MODE 0x00000100
145*4882a593Smuzhiyun #define MACCFG2_BYTE_MODE 0x00000200
146*4882a593Smuzhiyun #define MACCFG2_PAD_CRC_EN 0x00000004
147*4882a593Smuzhiyun #define MACCFG2_FULL_DUPLEX 0x00000001
148*4882a593Smuzhiyun #define MACCFG2_PREAMBLE_LENGTH_MASK 0x0000f000
149*4882a593Smuzhiyun #define MACCFG2_PREAMBLE_LENGTH_SHIFT 12
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define IPGIFG_NON_BACK_TO_BACK_IPG_1_SHIFT 24
152*4882a593Smuzhiyun #define IPGIFG_NON_BACK_TO_BACK_IPG_2_SHIFT 16
153*4882a593Smuzhiyun #define IPGIFG_MIN_IFG_ENFORCEMENT_SHIFT 8
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define IPGIFG_NON_BACK_TO_BACK_IPG_1 0x7F000000
156*4882a593Smuzhiyun #define IPGIFG_NON_BACK_TO_BACK_IPG_2 0x007F0000
157*4882a593Smuzhiyun #define IPGIFG_MIN_IFG_ENFORCEMENT 0x0000FF00
158*4882a593Smuzhiyun #define IPGIFG_BACK_TO_BACK_IPG 0x0000007F
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define HAFDUP_EXCESS_DEFER 0x00010000
161*4882a593Smuzhiyun #define HAFDUP_COLLISION_WINDOW 0x000003ff
162*4882a593Smuzhiyun #define HAFDUP_RETRANSMISSION_MAX_SHIFT 12
163*4882a593Smuzhiyun #define HAFDUP_RETRANSMISSION_MAX 0x0000f000
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define NUM_OF_HASH_REGS 8 /* Number of hash table registers */
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define PTV_PTE_MASK 0xffff0000
168*4882a593Smuzhiyun #define PTV_PT_MASK 0x0000ffff
169*4882a593Smuzhiyun #define PTV_PTE_SHIFT 16
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define MAX_PACKET_ALIGNMENT 31
172*4882a593Smuzhiyun #define MAX_INTER_PACKET_GAP 0x7f
173*4882a593Smuzhiyun #define MAX_RETRANSMISSION 0x0f
174*4882a593Smuzhiyun #define MAX_COLLISION_WINDOW 0x03ff
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Hash table size (32 bits*8 regs) */
177*4882a593Smuzhiyun #define DTSEC_HASH_TABLE_SIZE 256
178*4882a593Smuzhiyun /* Extended Hash table size (32 bits*16 regs) */
179*4882a593Smuzhiyun #define EXTENDED_HASH_TABLE_SIZE 512
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* dTSEC Memory Map registers */
182*4882a593Smuzhiyun struct dtsec_regs {
183*4882a593Smuzhiyun /* dTSEC General Control and Status Registers */
184*4882a593Smuzhiyun u32 tsec_id; /* 0x000 ETSEC_ID register */
185*4882a593Smuzhiyun u32 tsec_id2; /* 0x004 ETSEC_ID2 register */
186*4882a593Smuzhiyun u32 ievent; /* 0x008 Interrupt event register */
187*4882a593Smuzhiyun u32 imask; /* 0x00C Interrupt mask register */
188*4882a593Smuzhiyun u32 reserved0010[1];
189*4882a593Smuzhiyun u32 ecntrl; /* 0x014 E control register */
190*4882a593Smuzhiyun u32 ptv; /* 0x018 Pause time value register */
191*4882a593Smuzhiyun u32 tbipa; /* 0x01C TBI PHY address register */
192*4882a593Smuzhiyun u32 tmr_ctrl; /* 0x020 Time-stamp Control register */
193*4882a593Smuzhiyun u32 tmr_pevent; /* 0x024 Time-stamp event register */
194*4882a593Smuzhiyun u32 tmr_pemask; /* 0x028 Timer event mask register */
195*4882a593Smuzhiyun u32 reserved002c[5];
196*4882a593Smuzhiyun u32 tctrl; /* 0x040 Transmit control register */
197*4882a593Smuzhiyun u32 reserved0044[3];
198*4882a593Smuzhiyun u32 rctrl; /* 0x050 Receive control register */
199*4882a593Smuzhiyun u32 reserved0054[11];
200*4882a593Smuzhiyun u32 igaddr[8]; /* 0x080-0x09C Individual/group address */
201*4882a593Smuzhiyun u32 gaddr[8]; /* 0x0A0-0x0BC Group address registers 0-7 */
202*4882a593Smuzhiyun u32 reserved00c0[16];
203*4882a593Smuzhiyun u32 maccfg1; /* 0x100 MAC configuration #1 */
204*4882a593Smuzhiyun u32 maccfg2; /* 0x104 MAC configuration #2 */
205*4882a593Smuzhiyun u32 ipgifg; /* 0x108 IPG/IFG */
206*4882a593Smuzhiyun u32 hafdup; /* 0x10C Half-duplex */
207*4882a593Smuzhiyun u32 maxfrm; /* 0x110 Maximum frame */
208*4882a593Smuzhiyun u32 reserved0114[10];
209*4882a593Smuzhiyun u32 ifstat; /* 0x13C Interface status */
210*4882a593Smuzhiyun u32 macstnaddr1; /* 0x140 Station Address,part 1 */
211*4882a593Smuzhiyun u32 macstnaddr2; /* 0x144 Station Address,part 2 */
212*4882a593Smuzhiyun struct {
213*4882a593Smuzhiyun u32 exact_match1; /* octets 1-4 */
214*4882a593Smuzhiyun u32 exact_match2; /* octets 5-6 */
215*4882a593Smuzhiyun } macaddr[15]; /* 0x148-0x1BC mac exact match addresses 1-15 */
216*4882a593Smuzhiyun u32 reserved01c0[16];
217*4882a593Smuzhiyun u32 tr64; /* 0x200 Tx and Rx 64 byte frame counter */
218*4882a593Smuzhiyun u32 tr127; /* 0x204 Tx and Rx 65 to 127 byte frame counter */
219*4882a593Smuzhiyun u32 tr255; /* 0x208 Tx and Rx 128 to 255 byte frame counter */
220*4882a593Smuzhiyun u32 tr511; /* 0x20C Tx and Rx 256 to 511 byte frame counter */
221*4882a593Smuzhiyun u32 tr1k; /* 0x210 Tx and Rx 512 to 1023 byte frame counter */
222*4882a593Smuzhiyun u32 trmax; /* 0x214 Tx and Rx 1024 to 1518 byte frame counter */
223*4882a593Smuzhiyun u32 trmgv;
224*4882a593Smuzhiyun /* 0x218 Tx and Rx 1519 to 1522 byte good VLAN frame count */
225*4882a593Smuzhiyun u32 rbyt; /* 0x21C receive byte counter */
226*4882a593Smuzhiyun u32 rpkt; /* 0x220 receive packet counter */
227*4882a593Smuzhiyun u32 rfcs; /* 0x224 receive FCS error counter */
228*4882a593Smuzhiyun u32 rmca; /* 0x228 RMCA Rx multicast packet counter */
229*4882a593Smuzhiyun u32 rbca; /* 0x22C Rx broadcast packet counter */
230*4882a593Smuzhiyun u32 rxcf; /* 0x230 Rx control frame packet counter */
231*4882a593Smuzhiyun u32 rxpf; /* 0x234 Rx pause frame packet counter */
232*4882a593Smuzhiyun u32 rxuo; /* 0x238 Rx unknown OP code counter */
233*4882a593Smuzhiyun u32 raln; /* 0x23C Rx alignment error counter */
234*4882a593Smuzhiyun u32 rflr; /* 0x240 Rx frame length error counter */
235*4882a593Smuzhiyun u32 rcde; /* 0x244 Rx code error counter */
236*4882a593Smuzhiyun u32 rcse; /* 0x248 Rx carrier sense error counter */
237*4882a593Smuzhiyun u32 rund; /* 0x24C Rx undersize packet counter */
238*4882a593Smuzhiyun u32 rovr; /* 0x250 Rx oversize packet counter */
239*4882a593Smuzhiyun u32 rfrg; /* 0x254 Rx fragments counter */
240*4882a593Smuzhiyun u32 rjbr; /* 0x258 Rx jabber counter */
241*4882a593Smuzhiyun u32 rdrp; /* 0x25C Rx drop */
242*4882a593Smuzhiyun u32 tbyt; /* 0x260 Tx byte counter */
243*4882a593Smuzhiyun u32 tpkt; /* 0x264 Tx packet counter */
244*4882a593Smuzhiyun u32 tmca; /* 0x268 Tx multicast packet counter */
245*4882a593Smuzhiyun u32 tbca; /* 0x26C Tx broadcast packet counter */
246*4882a593Smuzhiyun u32 txpf; /* 0x270 Tx pause control frame counter */
247*4882a593Smuzhiyun u32 tdfr; /* 0x274 Tx deferral packet counter */
248*4882a593Smuzhiyun u32 tedf; /* 0x278 Tx excessive deferral packet counter */
249*4882a593Smuzhiyun u32 tscl; /* 0x27C Tx single collision packet counter */
250*4882a593Smuzhiyun u32 tmcl; /* 0x280 Tx multiple collision packet counter */
251*4882a593Smuzhiyun u32 tlcl; /* 0x284 Tx late collision packet counter */
252*4882a593Smuzhiyun u32 txcl; /* 0x288 Tx excessive collision packet counter */
253*4882a593Smuzhiyun u32 tncl; /* 0x28C Tx total collision counter */
254*4882a593Smuzhiyun u32 reserved0290[1];
255*4882a593Smuzhiyun u32 tdrp; /* 0x294 Tx drop frame counter */
256*4882a593Smuzhiyun u32 tjbr; /* 0x298 Tx jabber frame counter */
257*4882a593Smuzhiyun u32 tfcs; /* 0x29C Tx FCS error counter */
258*4882a593Smuzhiyun u32 txcf; /* 0x2A0 Tx control frame counter */
259*4882a593Smuzhiyun u32 tovr; /* 0x2A4 Tx oversize frame counter */
260*4882a593Smuzhiyun u32 tund; /* 0x2A8 Tx undersize frame counter */
261*4882a593Smuzhiyun u32 tfrg; /* 0x2AC Tx fragments frame counter */
262*4882a593Smuzhiyun u32 car1; /* 0x2B0 carry register one register* */
263*4882a593Smuzhiyun u32 car2; /* 0x2B4 carry register two register* */
264*4882a593Smuzhiyun u32 cam1; /* 0x2B8 carry register one mask register */
265*4882a593Smuzhiyun u32 cam2; /* 0x2BC carry register two mask register */
266*4882a593Smuzhiyun u32 reserved02c0[848];
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* struct dtsec_cfg - dTSEC configuration
270*4882a593Smuzhiyun * Transmit half-duplex flow control, under software control for 10/100-Mbps
271*4882a593Smuzhiyun * half-duplex media. If set, back pressure is applied to media by raising
272*4882a593Smuzhiyun * carrier.
273*4882a593Smuzhiyun * halfdup_retransmit:
274*4882a593Smuzhiyun * Number of retransmission attempts following a collision.
275*4882a593Smuzhiyun * If this is exceeded dTSEC aborts transmission due to excessive collisions.
276*4882a593Smuzhiyun * The standard specifies the attempt limit to be 15.
277*4882a593Smuzhiyun * halfdup_coll_window:
278*4882a593Smuzhiyun * The number of bytes of the frame during which collisions may occur.
279*4882a593Smuzhiyun * The default value of 55 corresponds to the frame byte at the end of the
280*4882a593Smuzhiyun * standard 512-bit slot time window. If collisions are detected after this
281*4882a593Smuzhiyun * byte, the late collision event is asserted and transmission of current
282*4882a593Smuzhiyun * frame is aborted.
283*4882a593Smuzhiyun * tx_pad_crc:
284*4882a593Smuzhiyun * Pad and append CRC. If set, the MAC pads all ransmitted short frames and
285*4882a593Smuzhiyun * appends a CRC to every frame regardless of padding requirement.
286*4882a593Smuzhiyun * tx_pause_time:
287*4882a593Smuzhiyun * Transmit pause time value. This pause value is used as part of the pause
288*4882a593Smuzhiyun * frame to be sent when a transmit pause frame is initiated.
289*4882a593Smuzhiyun * If set to 0 this disables transmission of pause frames.
290*4882a593Smuzhiyun * preamble_len:
291*4882a593Smuzhiyun * Length, in bytes, of the preamble field preceding each Ethernet
292*4882a593Smuzhiyun * start-of-frame delimiter byte. The default value of 0x7 should be used in
293*4882a593Smuzhiyun * order to guarantee reliable operation with IEEE 802.3 compliant hardware.
294*4882a593Smuzhiyun * rx_prepend:
295*4882a593Smuzhiyun * Packet alignment padding length. The specified number of bytes (1-31)
296*4882a593Smuzhiyun * of zero padding are inserted before the start of each received frame.
297*4882a593Smuzhiyun * For Ethernet, where optional preamble extraction is enabled, the padding
298*4882a593Smuzhiyun * appears before the preamble, otherwise the padding precedes the
299*4882a593Smuzhiyun * layer 2 header.
300*4882a593Smuzhiyun *
301*4882a593Smuzhiyun * This structure contains basic dTSEC configuration and must be passed to
302*4882a593Smuzhiyun * init() function. A default set of configuration values can be
303*4882a593Smuzhiyun * obtained by calling set_dflts().
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun struct dtsec_cfg {
306*4882a593Smuzhiyun u16 halfdup_retransmit;
307*4882a593Smuzhiyun u16 halfdup_coll_window;
308*4882a593Smuzhiyun bool tx_pad_crc;
309*4882a593Smuzhiyun u16 tx_pause_time;
310*4882a593Smuzhiyun bool ptp_tsu_en;
311*4882a593Smuzhiyun bool ptp_exception_en;
312*4882a593Smuzhiyun u32 preamble_len;
313*4882a593Smuzhiyun u32 rx_prepend;
314*4882a593Smuzhiyun u16 tx_pause_time_extd;
315*4882a593Smuzhiyun u16 maximum_frame;
316*4882a593Smuzhiyun u32 non_back_to_back_ipg1;
317*4882a593Smuzhiyun u32 non_back_to_back_ipg2;
318*4882a593Smuzhiyun u32 min_ifg_enforcement;
319*4882a593Smuzhiyun u32 back_to_back_ipg;
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun struct fman_mac {
323*4882a593Smuzhiyun /* pointer to dTSEC memory mapped registers */
324*4882a593Smuzhiyun struct dtsec_regs __iomem *regs;
325*4882a593Smuzhiyun /* MAC address of device */
326*4882a593Smuzhiyun u64 addr;
327*4882a593Smuzhiyun /* Ethernet physical interface */
328*4882a593Smuzhiyun phy_interface_t phy_if;
329*4882a593Smuzhiyun u16 max_speed;
330*4882a593Smuzhiyun void *dev_id; /* device cookie used by the exception cbs */
331*4882a593Smuzhiyun fman_mac_exception_cb *exception_cb;
332*4882a593Smuzhiyun fman_mac_exception_cb *event_cb;
333*4882a593Smuzhiyun /* Number of individual addresses in registers for this station */
334*4882a593Smuzhiyun u8 num_of_ind_addr_in_regs;
335*4882a593Smuzhiyun /* pointer to driver's global address hash table */
336*4882a593Smuzhiyun struct eth_hash_t *multicast_addr_hash;
337*4882a593Smuzhiyun /* pointer to driver's individual address hash table */
338*4882a593Smuzhiyun struct eth_hash_t *unicast_addr_hash;
339*4882a593Smuzhiyun u8 mac_id;
340*4882a593Smuzhiyun u32 exceptions;
341*4882a593Smuzhiyun bool ptp_tsu_enabled;
342*4882a593Smuzhiyun bool en_tsu_err_exception;
343*4882a593Smuzhiyun struct dtsec_cfg *dtsec_drv_param;
344*4882a593Smuzhiyun void *fm;
345*4882a593Smuzhiyun struct fman_rev_info fm_rev_info;
346*4882a593Smuzhiyun bool basex_if;
347*4882a593Smuzhiyun struct phy_device *tbiphy;
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
set_dflts(struct dtsec_cfg * cfg)350*4882a593Smuzhiyun static void set_dflts(struct dtsec_cfg *cfg)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun cfg->halfdup_retransmit = DEFAULT_HALFDUP_RETRANSMIT;
353*4882a593Smuzhiyun cfg->halfdup_coll_window = DEFAULT_HALFDUP_COLL_WINDOW;
354*4882a593Smuzhiyun cfg->tx_pad_crc = true;
355*4882a593Smuzhiyun cfg->tx_pause_time = DEFAULT_TX_PAUSE_TIME;
356*4882a593Smuzhiyun /* PHY address 0 is reserved (DPAA RM) */
357*4882a593Smuzhiyun cfg->rx_prepend = DEFAULT_RX_PREPEND;
358*4882a593Smuzhiyun cfg->ptp_tsu_en = true;
359*4882a593Smuzhiyun cfg->ptp_exception_en = true;
360*4882a593Smuzhiyun cfg->preamble_len = DEFAULT_PREAMBLE_LEN;
361*4882a593Smuzhiyun cfg->tx_pause_time_extd = DEFAULT_TX_PAUSE_TIME_EXTD;
362*4882a593Smuzhiyun cfg->non_back_to_back_ipg1 = DEFAULT_NON_BACK_TO_BACK_IPG1;
363*4882a593Smuzhiyun cfg->non_back_to_back_ipg2 = DEFAULT_NON_BACK_TO_BACK_IPG2;
364*4882a593Smuzhiyun cfg->min_ifg_enforcement = DEFAULT_MIN_IFG_ENFORCEMENT;
365*4882a593Smuzhiyun cfg->back_to_back_ipg = DEFAULT_BACK_TO_BACK_IPG;
366*4882a593Smuzhiyun cfg->maximum_frame = DEFAULT_MAXIMUM_FRAME;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
set_mac_address(struct dtsec_regs __iomem * regs,u8 * adr)369*4882a593Smuzhiyun static void set_mac_address(struct dtsec_regs __iomem *regs, u8 *adr)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun u32 tmp;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun tmp = (u32)((adr[5] << 24) |
374*4882a593Smuzhiyun (adr[4] << 16) | (adr[3] << 8) | adr[2]);
375*4882a593Smuzhiyun iowrite32be(tmp, ®s->macstnaddr1);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun tmp = (u32)((adr[1] << 24) | (adr[0] << 16));
378*4882a593Smuzhiyun iowrite32be(tmp, ®s->macstnaddr2);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
init(struct dtsec_regs __iomem * regs,struct dtsec_cfg * cfg,phy_interface_t iface,u16 iface_speed,u64 addr,u32 exception_mask,u8 tbi_addr)381*4882a593Smuzhiyun static int init(struct dtsec_regs __iomem *regs, struct dtsec_cfg *cfg,
382*4882a593Smuzhiyun phy_interface_t iface, u16 iface_speed, u64 addr,
383*4882a593Smuzhiyun u32 exception_mask, u8 tbi_addr)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun bool is_rgmii, is_sgmii, is_qsgmii;
386*4882a593Smuzhiyun enet_addr_t eth_addr;
387*4882a593Smuzhiyun u32 tmp;
388*4882a593Smuzhiyun int i;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Soft reset */
391*4882a593Smuzhiyun iowrite32be(MACCFG1_SOFT_RESET, ®s->maccfg1);
392*4882a593Smuzhiyun iowrite32be(0, ®s->maccfg1);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* dtsec_id2 */
395*4882a593Smuzhiyun tmp = ioread32be(®s->tsec_id2);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* check RGMII support */
398*4882a593Smuzhiyun if (iface == PHY_INTERFACE_MODE_RGMII ||
399*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RGMII_ID ||
400*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RGMII_RXID ||
401*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RGMII_TXID ||
402*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RMII)
403*4882a593Smuzhiyun if (tmp & DTSEC_ID2_INT_REDUCED_OFF)
404*4882a593Smuzhiyun return -EINVAL;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (iface == PHY_INTERFACE_MODE_SGMII ||
407*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_MII)
408*4882a593Smuzhiyun if (tmp & DTSEC_ID2_INT_REDUCED_OFF)
409*4882a593Smuzhiyun return -EINVAL;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun is_rgmii = iface == PHY_INTERFACE_MODE_RGMII ||
412*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RGMII_ID ||
413*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RGMII_RXID ||
414*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RGMII_TXID;
415*4882a593Smuzhiyun is_sgmii = iface == PHY_INTERFACE_MODE_SGMII;
416*4882a593Smuzhiyun is_qsgmii = iface == PHY_INTERFACE_MODE_QSGMII;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun tmp = 0;
419*4882a593Smuzhiyun if (is_rgmii || iface == PHY_INTERFACE_MODE_GMII)
420*4882a593Smuzhiyun tmp |= DTSEC_ECNTRL_GMIIM;
421*4882a593Smuzhiyun if (is_sgmii)
422*4882a593Smuzhiyun tmp |= (DTSEC_ECNTRL_SGMIIM | DTSEC_ECNTRL_TBIM);
423*4882a593Smuzhiyun if (is_qsgmii)
424*4882a593Smuzhiyun tmp |= (DTSEC_ECNTRL_SGMIIM | DTSEC_ECNTRL_TBIM |
425*4882a593Smuzhiyun DTSEC_ECNTRL_QSGMIIM);
426*4882a593Smuzhiyun if (is_rgmii)
427*4882a593Smuzhiyun tmp |= DTSEC_ECNTRL_RPM;
428*4882a593Smuzhiyun if (iface_speed == SPEED_100)
429*4882a593Smuzhiyun tmp |= DTSEC_ECNTRL_R100M;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun iowrite32be(tmp, ®s->ecntrl);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun tmp = 0;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (cfg->tx_pause_time)
436*4882a593Smuzhiyun tmp |= cfg->tx_pause_time;
437*4882a593Smuzhiyun if (cfg->tx_pause_time_extd)
438*4882a593Smuzhiyun tmp |= cfg->tx_pause_time_extd << PTV_PTE_SHIFT;
439*4882a593Smuzhiyun iowrite32be(tmp, ®s->ptv);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun tmp = 0;
442*4882a593Smuzhiyun tmp |= (cfg->rx_prepend << RCTRL_PAL_SHIFT) & RCTRL_PAL_MASK;
443*4882a593Smuzhiyun /* Accept short frames */
444*4882a593Smuzhiyun tmp |= RCTRL_RSF;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun iowrite32be(tmp, ®s->rctrl);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Assign a Phy Address to the TBI (TBIPA).
449*4882a593Smuzhiyun * Done also in cases where TBI is not selected to avoid conflict with
450*4882a593Smuzhiyun * the external PHY's Physical address
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun iowrite32be(tbi_addr, ®s->tbipa);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun iowrite32be(0, ®s->tmr_ctrl);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (cfg->ptp_tsu_en) {
457*4882a593Smuzhiyun tmp = 0;
458*4882a593Smuzhiyun tmp |= TMR_PEVENT_TSRE;
459*4882a593Smuzhiyun iowrite32be(tmp, ®s->tmr_pevent);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (cfg->ptp_exception_en) {
462*4882a593Smuzhiyun tmp = 0;
463*4882a593Smuzhiyun tmp |= TMR_PEMASK_TSREEN;
464*4882a593Smuzhiyun iowrite32be(tmp, ®s->tmr_pemask);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun tmp = 0;
469*4882a593Smuzhiyun tmp |= MACCFG1_RX_FLOW;
470*4882a593Smuzhiyun tmp |= MACCFG1_TX_FLOW;
471*4882a593Smuzhiyun iowrite32be(tmp, ®s->maccfg1);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun tmp = 0;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (iface_speed < SPEED_1000)
476*4882a593Smuzhiyun tmp |= MACCFG2_NIBBLE_MODE;
477*4882a593Smuzhiyun else if (iface_speed == SPEED_1000)
478*4882a593Smuzhiyun tmp |= MACCFG2_BYTE_MODE;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun tmp |= (cfg->preamble_len << MACCFG2_PREAMBLE_LENGTH_SHIFT) &
481*4882a593Smuzhiyun MACCFG2_PREAMBLE_LENGTH_MASK;
482*4882a593Smuzhiyun if (cfg->tx_pad_crc)
483*4882a593Smuzhiyun tmp |= MACCFG2_PAD_CRC_EN;
484*4882a593Smuzhiyun /* Full Duplex */
485*4882a593Smuzhiyun tmp |= MACCFG2_FULL_DUPLEX;
486*4882a593Smuzhiyun iowrite32be(tmp, ®s->maccfg2);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun tmp = (((cfg->non_back_to_back_ipg1 <<
489*4882a593Smuzhiyun IPGIFG_NON_BACK_TO_BACK_IPG_1_SHIFT)
490*4882a593Smuzhiyun & IPGIFG_NON_BACK_TO_BACK_IPG_1)
491*4882a593Smuzhiyun | ((cfg->non_back_to_back_ipg2 <<
492*4882a593Smuzhiyun IPGIFG_NON_BACK_TO_BACK_IPG_2_SHIFT)
493*4882a593Smuzhiyun & IPGIFG_NON_BACK_TO_BACK_IPG_2)
494*4882a593Smuzhiyun | ((cfg->min_ifg_enforcement << IPGIFG_MIN_IFG_ENFORCEMENT_SHIFT)
495*4882a593Smuzhiyun & IPGIFG_MIN_IFG_ENFORCEMENT)
496*4882a593Smuzhiyun | (cfg->back_to_back_ipg & IPGIFG_BACK_TO_BACK_IPG));
497*4882a593Smuzhiyun iowrite32be(tmp, ®s->ipgifg);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun tmp = 0;
500*4882a593Smuzhiyun tmp |= HAFDUP_EXCESS_DEFER;
501*4882a593Smuzhiyun tmp |= ((cfg->halfdup_retransmit << HAFDUP_RETRANSMISSION_MAX_SHIFT)
502*4882a593Smuzhiyun & HAFDUP_RETRANSMISSION_MAX);
503*4882a593Smuzhiyun tmp |= (cfg->halfdup_coll_window & HAFDUP_COLLISION_WINDOW);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun iowrite32be(tmp, ®s->hafdup);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Initialize Maximum frame length */
508*4882a593Smuzhiyun iowrite32be(cfg->maximum_frame, ®s->maxfrm);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun iowrite32be(0xffffffff, ®s->cam1);
511*4882a593Smuzhiyun iowrite32be(0xffffffff, ®s->cam2);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun iowrite32be(exception_mask, ®s->imask);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun iowrite32be(0xffffffff, ®s->ievent);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (addr) {
518*4882a593Smuzhiyun MAKE_ENET_ADDR_FROM_UINT64(addr, eth_addr);
519*4882a593Smuzhiyun set_mac_address(regs, (u8 *)eth_addr);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* HASH */
523*4882a593Smuzhiyun for (i = 0; i < NUM_OF_HASH_REGS; i++) {
524*4882a593Smuzhiyun /* Initialize IADDRx */
525*4882a593Smuzhiyun iowrite32be(0, ®s->igaddr[i]);
526*4882a593Smuzhiyun /* Initialize GADDRx */
527*4882a593Smuzhiyun iowrite32be(0, ®s->gaddr[i]);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun return 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
set_bucket(struct dtsec_regs __iomem * regs,int bucket,bool enable)533*4882a593Smuzhiyun static void set_bucket(struct dtsec_regs __iomem *regs, int bucket,
534*4882a593Smuzhiyun bool enable)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun int reg_idx = (bucket >> 5) & 0xf;
537*4882a593Smuzhiyun int bit_idx = bucket & 0x1f;
538*4882a593Smuzhiyun u32 bit_mask = 0x80000000 >> bit_idx;
539*4882a593Smuzhiyun u32 __iomem *reg;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (reg_idx > 7)
542*4882a593Smuzhiyun reg = ®s->gaddr[reg_idx - 8];
543*4882a593Smuzhiyun else
544*4882a593Smuzhiyun reg = ®s->igaddr[reg_idx];
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (enable)
547*4882a593Smuzhiyun iowrite32be(ioread32be(reg) | bit_mask, reg);
548*4882a593Smuzhiyun else
549*4882a593Smuzhiyun iowrite32be(ioread32be(reg) & (~bit_mask), reg);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
check_init_parameters(struct fman_mac * dtsec)552*4882a593Smuzhiyun static int check_init_parameters(struct fman_mac *dtsec)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun if (dtsec->max_speed >= SPEED_10000) {
555*4882a593Smuzhiyun pr_err("1G MAC driver supports 1G or lower speeds\n");
556*4882a593Smuzhiyun return -EINVAL;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun if ((dtsec->dtsec_drv_param)->rx_prepend >
559*4882a593Smuzhiyun MAX_PACKET_ALIGNMENT) {
560*4882a593Smuzhiyun pr_err("packetAlignmentPadding can't be > than %d\n",
561*4882a593Smuzhiyun MAX_PACKET_ALIGNMENT);
562*4882a593Smuzhiyun return -EINVAL;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun if (((dtsec->dtsec_drv_param)->non_back_to_back_ipg1 >
565*4882a593Smuzhiyun MAX_INTER_PACKET_GAP) ||
566*4882a593Smuzhiyun ((dtsec->dtsec_drv_param)->non_back_to_back_ipg2 >
567*4882a593Smuzhiyun MAX_INTER_PACKET_GAP) ||
568*4882a593Smuzhiyun ((dtsec->dtsec_drv_param)->back_to_back_ipg >
569*4882a593Smuzhiyun MAX_INTER_PACKET_GAP)) {
570*4882a593Smuzhiyun pr_err("Inter packet gap can't be greater than %d\n",
571*4882a593Smuzhiyun MAX_INTER_PACKET_GAP);
572*4882a593Smuzhiyun return -EINVAL;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun if ((dtsec->dtsec_drv_param)->halfdup_retransmit >
575*4882a593Smuzhiyun MAX_RETRANSMISSION) {
576*4882a593Smuzhiyun pr_err("maxRetransmission can't be greater than %d\n",
577*4882a593Smuzhiyun MAX_RETRANSMISSION);
578*4882a593Smuzhiyun return -EINVAL;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun if ((dtsec->dtsec_drv_param)->halfdup_coll_window >
581*4882a593Smuzhiyun MAX_COLLISION_WINDOW) {
582*4882a593Smuzhiyun pr_err("collisionWindow can't be greater than %d\n",
583*4882a593Smuzhiyun MAX_COLLISION_WINDOW);
584*4882a593Smuzhiyun return -EINVAL;
585*4882a593Smuzhiyun /* If Auto negotiation process is disabled, need to set up the PHY
586*4882a593Smuzhiyun * using the MII Management Interface
587*4882a593Smuzhiyun */
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun if (!dtsec->exception_cb) {
590*4882a593Smuzhiyun pr_err("uninitialized exception_cb\n");
591*4882a593Smuzhiyun return -EINVAL;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun if (!dtsec->event_cb) {
594*4882a593Smuzhiyun pr_err("uninitialized event_cb\n");
595*4882a593Smuzhiyun return -EINVAL;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return 0;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
get_exception_flag(enum fman_mac_exceptions exception)601*4882a593Smuzhiyun static int get_exception_flag(enum fman_mac_exceptions exception)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun u32 bit_mask;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun switch (exception) {
606*4882a593Smuzhiyun case FM_MAC_EX_1G_BAB_RX:
607*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_BREN;
608*4882a593Smuzhiyun break;
609*4882a593Smuzhiyun case FM_MAC_EX_1G_RX_CTL:
610*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_RXCEN;
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun case FM_MAC_EX_1G_GRATEFUL_TX_STP_COMPLET:
613*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_GTSCEN;
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun case FM_MAC_EX_1G_BAB_TX:
616*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_BTEN;
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun case FM_MAC_EX_1G_TX_CTL:
619*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_TXCEN;
620*4882a593Smuzhiyun break;
621*4882a593Smuzhiyun case FM_MAC_EX_1G_TX_ERR:
622*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_TXEEN;
623*4882a593Smuzhiyun break;
624*4882a593Smuzhiyun case FM_MAC_EX_1G_LATE_COL:
625*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_LCEN;
626*4882a593Smuzhiyun break;
627*4882a593Smuzhiyun case FM_MAC_EX_1G_COL_RET_LMT:
628*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_CRLEN;
629*4882a593Smuzhiyun break;
630*4882a593Smuzhiyun case FM_MAC_EX_1G_TX_FIFO_UNDRN:
631*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_XFUNEN;
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case FM_MAC_EX_1G_MAG_PCKT:
634*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_MAGEN;
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun case FM_MAC_EX_1G_MII_MNG_RD_COMPLET:
637*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_MMRDEN;
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun case FM_MAC_EX_1G_MII_MNG_WR_COMPLET:
640*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_MMWREN;
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun case FM_MAC_EX_1G_GRATEFUL_RX_STP_COMPLET:
643*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_GRSCEN;
644*4882a593Smuzhiyun break;
645*4882a593Smuzhiyun case FM_MAC_EX_1G_DATA_ERR:
646*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_TDPEEN;
647*4882a593Smuzhiyun break;
648*4882a593Smuzhiyun case FM_MAC_EX_1G_RX_MIB_CNT_OVFL:
649*4882a593Smuzhiyun bit_mask = DTSEC_IMASK_MSROEN;
650*4882a593Smuzhiyun break;
651*4882a593Smuzhiyun default:
652*4882a593Smuzhiyun bit_mask = 0;
653*4882a593Smuzhiyun break;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return bit_mask;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
is_init_done(struct dtsec_cfg * dtsec_drv_params)659*4882a593Smuzhiyun static bool is_init_done(struct dtsec_cfg *dtsec_drv_params)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun /* Checks if dTSEC driver parameters were initialized */
662*4882a593Smuzhiyun if (!dtsec_drv_params)
663*4882a593Smuzhiyun return true;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun return false;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
dtsec_get_max_frame_length(struct fman_mac * dtsec)668*4882a593Smuzhiyun static u16 dtsec_get_max_frame_length(struct fman_mac *dtsec)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (is_init_done(dtsec->dtsec_drv_param))
673*4882a593Smuzhiyun return 0;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return (u16)ioread32be(®s->maxfrm);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
dtsec_isr(void * handle)678*4882a593Smuzhiyun static void dtsec_isr(void *handle)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct fman_mac *dtsec = (struct fman_mac *)handle;
681*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
682*4882a593Smuzhiyun u32 event;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* do not handle MDIO events */
685*4882a593Smuzhiyun event = ioread32be(®s->ievent) &
686*4882a593Smuzhiyun (u32)(~(DTSEC_IMASK_MMRDEN | DTSEC_IMASK_MMWREN));
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun event &= ioread32be(®s->imask);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun iowrite32be(event, ®s->ievent);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (event & DTSEC_IMASK_BREN)
693*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_BAB_RX);
694*4882a593Smuzhiyun if (event & DTSEC_IMASK_RXCEN)
695*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_RX_CTL);
696*4882a593Smuzhiyun if (event & DTSEC_IMASK_GTSCEN)
697*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id,
698*4882a593Smuzhiyun FM_MAC_EX_1G_GRATEFUL_TX_STP_COMPLET);
699*4882a593Smuzhiyun if (event & DTSEC_IMASK_BTEN)
700*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_BAB_TX);
701*4882a593Smuzhiyun if (event & DTSEC_IMASK_TXCEN)
702*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_TX_CTL);
703*4882a593Smuzhiyun if (event & DTSEC_IMASK_TXEEN)
704*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_TX_ERR);
705*4882a593Smuzhiyun if (event & DTSEC_IMASK_LCEN)
706*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_LATE_COL);
707*4882a593Smuzhiyun if (event & DTSEC_IMASK_CRLEN)
708*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_COL_RET_LMT);
709*4882a593Smuzhiyun if (event & DTSEC_IMASK_XFUNEN) {
710*4882a593Smuzhiyun /* FM_TX_LOCKUP_ERRATA_DTSEC6 Errata workaround */
711*4882a593Smuzhiyun if (dtsec->fm_rev_info.major == 2) {
712*4882a593Smuzhiyun u32 tpkt1, tmp_reg1, tpkt2, tmp_reg2, i;
713*4882a593Smuzhiyun /* a. Write 0x00E0_0C00 to DTSEC_ID
714*4882a593Smuzhiyun * This is a read only register
715*4882a593Smuzhiyun * b. Read and save the value of TPKT
716*4882a593Smuzhiyun */
717*4882a593Smuzhiyun tpkt1 = ioread32be(®s->tpkt);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* c. Read the register at dTSEC address offset 0x32C */
720*4882a593Smuzhiyun tmp_reg1 = ioread32be(®s->reserved02c0[27]);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* d. Compare bits [9:15] to bits [25:31] of the
723*4882a593Smuzhiyun * register at address offset 0x32C.
724*4882a593Smuzhiyun */
725*4882a593Smuzhiyun if ((tmp_reg1 & 0x007F0000) !=
726*4882a593Smuzhiyun (tmp_reg1 & 0x0000007F)) {
727*4882a593Smuzhiyun /* If they are not equal, save the value of
728*4882a593Smuzhiyun * this register and wait for at least
729*4882a593Smuzhiyun * MAXFRM*16 ns
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun usleep_range((u32)(min
732*4882a593Smuzhiyun (dtsec_get_max_frame_length(dtsec) *
733*4882a593Smuzhiyun 16 / 1000, 1)), (u32)
734*4882a593Smuzhiyun (min(dtsec_get_max_frame_length
735*4882a593Smuzhiyun (dtsec) * 16 / 1000, 1) + 1));
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* e. Read and save TPKT again and read the register
739*4882a593Smuzhiyun * at dTSEC address offset 0x32C again
740*4882a593Smuzhiyun */
741*4882a593Smuzhiyun tpkt2 = ioread32be(®s->tpkt);
742*4882a593Smuzhiyun tmp_reg2 = ioread32be(®s->reserved02c0[27]);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* f. Compare the value of TPKT saved in step b to
745*4882a593Smuzhiyun * value read in step e. Also compare bits [9:15] of
746*4882a593Smuzhiyun * the register at offset 0x32C saved in step d to the
747*4882a593Smuzhiyun * value of bits [9:15] saved in step e. If the two
748*4882a593Smuzhiyun * registers values are unchanged, then the transmit
749*4882a593Smuzhiyun * portion of the dTSEC controller is locked up and
750*4882a593Smuzhiyun * the user should proceed to the recover sequence.
751*4882a593Smuzhiyun */
752*4882a593Smuzhiyun if ((tpkt1 == tpkt2) && ((tmp_reg1 & 0x007F0000) ==
753*4882a593Smuzhiyun (tmp_reg2 & 0x007F0000))) {
754*4882a593Smuzhiyun /* recover sequence */
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* a.Write a 1 to RCTRL[GRS] */
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun iowrite32be(ioread32be(®s->rctrl) |
759*4882a593Smuzhiyun RCTRL_GRS, ®s->rctrl);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* b.Wait until IEVENT[GRSC]=1, or at least
762*4882a593Smuzhiyun * 100 us has elapsed.
763*4882a593Smuzhiyun */
764*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
765*4882a593Smuzhiyun if (ioread32be(®s->ievent) &
766*4882a593Smuzhiyun DTSEC_IMASK_GRSCEN)
767*4882a593Smuzhiyun break;
768*4882a593Smuzhiyun udelay(1);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun if (ioread32be(®s->ievent) &
771*4882a593Smuzhiyun DTSEC_IMASK_GRSCEN)
772*4882a593Smuzhiyun iowrite32be(DTSEC_IMASK_GRSCEN,
773*4882a593Smuzhiyun ®s->ievent);
774*4882a593Smuzhiyun else
775*4882a593Smuzhiyun pr_debug("Rx lockup due to Tx lockup\n");
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* c.Write a 1 to bit n of FM_RSTC
778*4882a593Smuzhiyun * (offset 0x0CC of FPM)
779*4882a593Smuzhiyun */
780*4882a593Smuzhiyun fman_reset_mac(dtsec->fm, dtsec->mac_id);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* d.Wait 4 Tx clocks (32 ns) */
783*4882a593Smuzhiyun udelay(1);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* e.Write a 0 to bit n of FM_RSTC. */
786*4882a593Smuzhiyun /* cleared by FMAN
787*4882a593Smuzhiyun */
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_TX_FIFO_UNDRN);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun if (event & DTSEC_IMASK_MAGEN)
794*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_MAG_PCKT);
795*4882a593Smuzhiyun if (event & DTSEC_IMASK_GRSCEN)
796*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id,
797*4882a593Smuzhiyun FM_MAC_EX_1G_GRATEFUL_RX_STP_COMPLET);
798*4882a593Smuzhiyun if (event & DTSEC_IMASK_TDPEEN)
799*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_EX_1G_DATA_ERR);
800*4882a593Smuzhiyun if (event & DTSEC_IMASK_RDPEEN)
801*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id, FM_MAC_1G_RX_DATA_ERR);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* masked interrupts */
804*4882a593Smuzhiyun WARN_ON(event & DTSEC_IMASK_ABRTEN);
805*4882a593Smuzhiyun WARN_ON(event & DTSEC_IMASK_IFERREN);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
dtsec_1588_isr(void * handle)808*4882a593Smuzhiyun static void dtsec_1588_isr(void *handle)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun struct fman_mac *dtsec = (struct fman_mac *)handle;
811*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
812*4882a593Smuzhiyun u32 event;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (dtsec->ptp_tsu_enabled) {
815*4882a593Smuzhiyun event = ioread32be(®s->tmr_pevent);
816*4882a593Smuzhiyun event &= ioread32be(®s->tmr_pemask);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (event) {
819*4882a593Smuzhiyun iowrite32be(event, ®s->tmr_pevent);
820*4882a593Smuzhiyun WARN_ON(event & TMR_PEVENT_TSRE);
821*4882a593Smuzhiyun dtsec->exception_cb(dtsec->dev_id,
822*4882a593Smuzhiyun FM_MAC_EX_1G_1588_TS_RX_ERR);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
free_init_resources(struct fman_mac * dtsec)827*4882a593Smuzhiyun static void free_init_resources(struct fman_mac *dtsec)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun fman_unregister_intr(dtsec->fm, FMAN_MOD_MAC, dtsec->mac_id,
830*4882a593Smuzhiyun FMAN_INTR_TYPE_ERR);
831*4882a593Smuzhiyun fman_unregister_intr(dtsec->fm, FMAN_MOD_MAC, dtsec->mac_id,
832*4882a593Smuzhiyun FMAN_INTR_TYPE_NORMAL);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* release the driver's group hash table */
835*4882a593Smuzhiyun free_hash_table(dtsec->multicast_addr_hash);
836*4882a593Smuzhiyun dtsec->multicast_addr_hash = NULL;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* release the driver's individual hash table */
839*4882a593Smuzhiyun free_hash_table(dtsec->unicast_addr_hash);
840*4882a593Smuzhiyun dtsec->unicast_addr_hash = NULL;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
dtsec_cfg_max_frame_len(struct fman_mac * dtsec,u16 new_val)843*4882a593Smuzhiyun int dtsec_cfg_max_frame_len(struct fman_mac *dtsec, u16 new_val)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun if (is_init_done(dtsec->dtsec_drv_param))
846*4882a593Smuzhiyun return -EINVAL;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun dtsec->dtsec_drv_param->maximum_frame = new_val;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun return 0;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
dtsec_cfg_pad_and_crc(struct fman_mac * dtsec,bool new_val)853*4882a593Smuzhiyun int dtsec_cfg_pad_and_crc(struct fman_mac *dtsec, bool new_val)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun if (is_init_done(dtsec->dtsec_drv_param))
856*4882a593Smuzhiyun return -EINVAL;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun dtsec->dtsec_drv_param->tx_pad_crc = new_val;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun return 0;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
graceful_start(struct fman_mac * dtsec,enum comm_mode mode)863*4882a593Smuzhiyun static void graceful_start(struct fman_mac *dtsec, enum comm_mode mode)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (mode & COMM_MODE_TX)
868*4882a593Smuzhiyun iowrite32be(ioread32be(®s->tctrl) &
869*4882a593Smuzhiyun ~TCTRL_GTS, ®s->tctrl);
870*4882a593Smuzhiyun if (mode & COMM_MODE_RX)
871*4882a593Smuzhiyun iowrite32be(ioread32be(®s->rctrl) &
872*4882a593Smuzhiyun ~RCTRL_GRS, ®s->rctrl);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
graceful_stop(struct fman_mac * dtsec,enum comm_mode mode)875*4882a593Smuzhiyun static void graceful_stop(struct fman_mac *dtsec, enum comm_mode mode)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
878*4882a593Smuzhiyun u32 tmp;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* Graceful stop - Assert the graceful Rx stop bit */
881*4882a593Smuzhiyun if (mode & COMM_MODE_RX) {
882*4882a593Smuzhiyun tmp = ioread32be(®s->rctrl) | RCTRL_GRS;
883*4882a593Smuzhiyun iowrite32be(tmp, ®s->rctrl);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (dtsec->fm_rev_info.major == 2) {
886*4882a593Smuzhiyun /* Workaround for dTSEC Errata A002 */
887*4882a593Smuzhiyun usleep_range(100, 200);
888*4882a593Smuzhiyun } else {
889*4882a593Smuzhiyun /* Workaround for dTSEC Errata A004839 */
890*4882a593Smuzhiyun usleep_range(10, 50);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* Graceful stop - Assert the graceful Tx stop bit */
895*4882a593Smuzhiyun if (mode & COMM_MODE_TX) {
896*4882a593Smuzhiyun if (dtsec->fm_rev_info.major == 2) {
897*4882a593Smuzhiyun /* dTSEC Errata A004: Do not use TCTRL[GTS]=1 */
898*4882a593Smuzhiyun pr_debug("GTS not supported due to DTSEC_A004 Errata.\n");
899*4882a593Smuzhiyun } else {
900*4882a593Smuzhiyun tmp = ioread32be(®s->tctrl) | TCTRL_GTS;
901*4882a593Smuzhiyun iowrite32be(tmp, ®s->tctrl);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /* Workaround for dTSEC Errata A0012, A0014 */
904*4882a593Smuzhiyun usleep_range(10, 50);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
dtsec_enable(struct fman_mac * dtsec,enum comm_mode mode)909*4882a593Smuzhiyun int dtsec_enable(struct fman_mac *dtsec, enum comm_mode mode)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
912*4882a593Smuzhiyun u32 tmp;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
915*4882a593Smuzhiyun return -EINVAL;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* Enable */
918*4882a593Smuzhiyun tmp = ioread32be(®s->maccfg1);
919*4882a593Smuzhiyun if (mode & COMM_MODE_RX)
920*4882a593Smuzhiyun tmp |= MACCFG1_RX_EN;
921*4882a593Smuzhiyun if (mode & COMM_MODE_TX)
922*4882a593Smuzhiyun tmp |= MACCFG1_TX_EN;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun iowrite32be(tmp, ®s->maccfg1);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* Graceful start - clear the graceful Rx/Tx stop bit */
927*4882a593Smuzhiyun graceful_start(dtsec, mode);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
dtsec_disable(struct fman_mac * dtsec,enum comm_mode mode)932*4882a593Smuzhiyun int dtsec_disable(struct fman_mac *dtsec, enum comm_mode mode)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
935*4882a593Smuzhiyun u32 tmp;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
938*4882a593Smuzhiyun return -EINVAL;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /* Graceful stop - Assert the graceful Rx/Tx stop bit */
941*4882a593Smuzhiyun graceful_stop(dtsec, mode);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun tmp = ioread32be(®s->maccfg1);
944*4882a593Smuzhiyun if (mode & COMM_MODE_RX)
945*4882a593Smuzhiyun tmp &= ~MACCFG1_RX_EN;
946*4882a593Smuzhiyun if (mode & COMM_MODE_TX)
947*4882a593Smuzhiyun tmp &= ~MACCFG1_TX_EN;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun iowrite32be(tmp, ®s->maccfg1);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun return 0;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
dtsec_set_tx_pause_frames(struct fman_mac * dtsec,u8 __maybe_unused priority,u16 pause_time,u16 __maybe_unused thresh_time)954*4882a593Smuzhiyun int dtsec_set_tx_pause_frames(struct fman_mac *dtsec,
955*4882a593Smuzhiyun u8 __maybe_unused priority,
956*4882a593Smuzhiyun u16 pause_time, u16 __maybe_unused thresh_time)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
959*4882a593Smuzhiyun enum comm_mode mode = COMM_MODE_NONE;
960*4882a593Smuzhiyun u32 ptv = 0;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
963*4882a593Smuzhiyun return -EINVAL;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if ((ioread32be(®s->rctrl) & RCTRL_GRS) == 0)
966*4882a593Smuzhiyun mode |= COMM_MODE_RX;
967*4882a593Smuzhiyun if ((ioread32be(®s->tctrl) & TCTRL_GTS) == 0)
968*4882a593Smuzhiyun mode |= COMM_MODE_TX;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun graceful_stop(dtsec, mode);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (pause_time) {
973*4882a593Smuzhiyun /* FM_BAD_TX_TS_IN_B_2_B_ERRATA_DTSEC_A003 Errata workaround */
974*4882a593Smuzhiyun if (dtsec->fm_rev_info.major == 2 && pause_time <= 320) {
975*4882a593Smuzhiyun pr_warn("pause-time: %d illegal.Should be > 320\n",
976*4882a593Smuzhiyun pause_time);
977*4882a593Smuzhiyun return -EINVAL;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun ptv = ioread32be(®s->ptv);
981*4882a593Smuzhiyun ptv &= PTV_PTE_MASK;
982*4882a593Smuzhiyun ptv |= pause_time & PTV_PT_MASK;
983*4882a593Smuzhiyun iowrite32be(ptv, ®s->ptv);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* trigger the transmission of a flow-control pause frame */
986*4882a593Smuzhiyun iowrite32be(ioread32be(®s->maccfg1) | MACCFG1_TX_FLOW,
987*4882a593Smuzhiyun ®s->maccfg1);
988*4882a593Smuzhiyun } else
989*4882a593Smuzhiyun iowrite32be(ioread32be(®s->maccfg1) & ~MACCFG1_TX_FLOW,
990*4882a593Smuzhiyun ®s->maccfg1);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun graceful_start(dtsec, mode);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
dtsec_accept_rx_pause_frames(struct fman_mac * dtsec,bool en)997*4882a593Smuzhiyun int dtsec_accept_rx_pause_frames(struct fman_mac *dtsec, bool en)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1000*4882a593Smuzhiyun enum comm_mode mode = COMM_MODE_NONE;
1001*4882a593Smuzhiyun u32 tmp;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1004*4882a593Smuzhiyun return -EINVAL;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if ((ioread32be(®s->rctrl) & RCTRL_GRS) == 0)
1007*4882a593Smuzhiyun mode |= COMM_MODE_RX;
1008*4882a593Smuzhiyun if ((ioread32be(®s->tctrl) & TCTRL_GTS) == 0)
1009*4882a593Smuzhiyun mode |= COMM_MODE_TX;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun graceful_stop(dtsec, mode);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun tmp = ioread32be(®s->maccfg1);
1014*4882a593Smuzhiyun if (en)
1015*4882a593Smuzhiyun tmp |= MACCFG1_RX_FLOW;
1016*4882a593Smuzhiyun else
1017*4882a593Smuzhiyun tmp &= ~MACCFG1_RX_FLOW;
1018*4882a593Smuzhiyun iowrite32be(tmp, ®s->maccfg1);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun graceful_start(dtsec, mode);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun return 0;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
dtsec_modify_mac_address(struct fman_mac * dtsec,enet_addr_t * enet_addr)1025*4882a593Smuzhiyun int dtsec_modify_mac_address(struct fman_mac *dtsec, enet_addr_t *enet_addr)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1028*4882a593Smuzhiyun enum comm_mode mode = COMM_MODE_NONE;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1031*4882a593Smuzhiyun return -EINVAL;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if ((ioread32be(®s->rctrl) & RCTRL_GRS) == 0)
1034*4882a593Smuzhiyun mode |= COMM_MODE_RX;
1035*4882a593Smuzhiyun if ((ioread32be(®s->tctrl) & TCTRL_GTS) == 0)
1036*4882a593Smuzhiyun mode |= COMM_MODE_TX;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun graceful_stop(dtsec, mode);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* Initialize MAC Station Address registers (1 & 2)
1041*4882a593Smuzhiyun * Station address have to be swapped (big endian to little endian
1042*4882a593Smuzhiyun */
1043*4882a593Smuzhiyun dtsec->addr = ENET_ADDR_TO_UINT64(*enet_addr);
1044*4882a593Smuzhiyun set_mac_address(dtsec->regs, (u8 *)(*enet_addr));
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun graceful_start(dtsec, mode);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun return 0;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
dtsec_add_hash_mac_address(struct fman_mac * dtsec,enet_addr_t * eth_addr)1051*4882a593Smuzhiyun int dtsec_add_hash_mac_address(struct fman_mac *dtsec, enet_addr_t *eth_addr)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1054*4882a593Smuzhiyun struct eth_hash_entry *hash_entry;
1055*4882a593Smuzhiyun u64 addr;
1056*4882a593Smuzhiyun s32 bucket;
1057*4882a593Smuzhiyun u32 crc = 0xFFFFFFFF;
1058*4882a593Smuzhiyun bool mcast, ghtx;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1061*4882a593Smuzhiyun return -EINVAL;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun addr = ENET_ADDR_TO_UINT64(*eth_addr);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun ghtx = (bool)((ioread32be(®s->rctrl) & RCTRL_GHTX) ? true : false);
1066*4882a593Smuzhiyun mcast = (bool)((addr & MAC_GROUP_ADDRESS) ? true : false);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /* Cannot handle unicast mac addr when GHTX is on */
1069*4882a593Smuzhiyun if (ghtx && !mcast) {
1070*4882a593Smuzhiyun pr_err("Could not compute hash bucket\n");
1071*4882a593Smuzhiyun return -EINVAL;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun crc = crc32_le(crc, (u8 *)eth_addr, ETH_ALEN);
1074*4882a593Smuzhiyun crc = bitrev32(crc);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* considering the 9 highest order bits in crc H[8:0]:
1077*4882a593Smuzhiyun *if ghtx = 0 H[8:6] (highest order 3 bits) identify the hash register
1078*4882a593Smuzhiyun *and H[5:1] (next 5 bits) identify the hash bit
1079*4882a593Smuzhiyun *if ghts = 1 H[8:5] (highest order 4 bits) identify the hash register
1080*4882a593Smuzhiyun *and H[4:0] (next 5 bits) identify the hash bit.
1081*4882a593Smuzhiyun *
1082*4882a593Smuzhiyun *In bucket index output the low 5 bits identify the hash register
1083*4882a593Smuzhiyun *bit, while the higher 4 bits identify the hash register
1084*4882a593Smuzhiyun */
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun if (ghtx) {
1087*4882a593Smuzhiyun bucket = (s32)((crc >> 23) & 0x1ff);
1088*4882a593Smuzhiyun } else {
1089*4882a593Smuzhiyun bucket = (s32)((crc >> 24) & 0xff);
1090*4882a593Smuzhiyun /* if !ghtx and mcast the bit must be set in gaddr instead of
1091*4882a593Smuzhiyun *igaddr.
1092*4882a593Smuzhiyun */
1093*4882a593Smuzhiyun if (mcast)
1094*4882a593Smuzhiyun bucket += 0x100;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun set_bucket(dtsec->regs, bucket, true);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* Create element to be added to the driver hash table */
1100*4882a593Smuzhiyun hash_entry = kmalloc(sizeof(*hash_entry), GFP_ATOMIC);
1101*4882a593Smuzhiyun if (!hash_entry)
1102*4882a593Smuzhiyun return -ENOMEM;
1103*4882a593Smuzhiyun hash_entry->addr = addr;
1104*4882a593Smuzhiyun INIT_LIST_HEAD(&hash_entry->node);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun if (addr & MAC_GROUP_ADDRESS)
1107*4882a593Smuzhiyun /* Group Address */
1108*4882a593Smuzhiyun list_add_tail(&hash_entry->node,
1109*4882a593Smuzhiyun &dtsec->multicast_addr_hash->lsts[bucket]);
1110*4882a593Smuzhiyun else
1111*4882a593Smuzhiyun list_add_tail(&hash_entry->node,
1112*4882a593Smuzhiyun &dtsec->unicast_addr_hash->lsts[bucket]);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun return 0;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
dtsec_set_allmulti(struct fman_mac * dtsec,bool enable)1117*4882a593Smuzhiyun int dtsec_set_allmulti(struct fman_mac *dtsec, bool enable)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun u32 tmp;
1120*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1123*4882a593Smuzhiyun return -EINVAL;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun tmp = ioread32be(®s->rctrl);
1126*4882a593Smuzhiyun if (enable)
1127*4882a593Smuzhiyun tmp |= RCTRL_MPROM;
1128*4882a593Smuzhiyun else
1129*4882a593Smuzhiyun tmp &= ~RCTRL_MPROM;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun iowrite32be(tmp, ®s->rctrl);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun return 0;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
dtsec_set_tstamp(struct fman_mac * dtsec,bool enable)1136*4882a593Smuzhiyun int dtsec_set_tstamp(struct fman_mac *dtsec, bool enable)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1139*4882a593Smuzhiyun u32 rctrl, tctrl;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1142*4882a593Smuzhiyun return -EINVAL;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun rctrl = ioread32be(®s->rctrl);
1145*4882a593Smuzhiyun tctrl = ioread32be(®s->tctrl);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun if (enable) {
1148*4882a593Smuzhiyun rctrl |= RCTRL_RTSE;
1149*4882a593Smuzhiyun tctrl |= TCTRL_TTSE;
1150*4882a593Smuzhiyun } else {
1151*4882a593Smuzhiyun rctrl &= ~RCTRL_RTSE;
1152*4882a593Smuzhiyun tctrl &= ~TCTRL_TTSE;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun iowrite32be(rctrl, ®s->rctrl);
1156*4882a593Smuzhiyun iowrite32be(tctrl, ®s->tctrl);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun return 0;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
dtsec_del_hash_mac_address(struct fman_mac * dtsec,enet_addr_t * eth_addr)1161*4882a593Smuzhiyun int dtsec_del_hash_mac_address(struct fman_mac *dtsec, enet_addr_t *eth_addr)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1164*4882a593Smuzhiyun struct list_head *pos;
1165*4882a593Smuzhiyun struct eth_hash_entry *hash_entry = NULL;
1166*4882a593Smuzhiyun u64 addr;
1167*4882a593Smuzhiyun s32 bucket;
1168*4882a593Smuzhiyun u32 crc = 0xFFFFFFFF;
1169*4882a593Smuzhiyun bool mcast, ghtx;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1172*4882a593Smuzhiyun return -EINVAL;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun addr = ENET_ADDR_TO_UINT64(*eth_addr);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun ghtx = (bool)((ioread32be(®s->rctrl) & RCTRL_GHTX) ? true : false);
1177*4882a593Smuzhiyun mcast = (bool)((addr & MAC_GROUP_ADDRESS) ? true : false);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* Cannot handle unicast mac addr when GHTX is on */
1180*4882a593Smuzhiyun if (ghtx && !mcast) {
1181*4882a593Smuzhiyun pr_err("Could not compute hash bucket\n");
1182*4882a593Smuzhiyun return -EINVAL;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun crc = crc32_le(crc, (u8 *)eth_addr, ETH_ALEN);
1185*4882a593Smuzhiyun crc = bitrev32(crc);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun if (ghtx) {
1188*4882a593Smuzhiyun bucket = (s32)((crc >> 23) & 0x1ff);
1189*4882a593Smuzhiyun } else {
1190*4882a593Smuzhiyun bucket = (s32)((crc >> 24) & 0xff);
1191*4882a593Smuzhiyun /* if !ghtx and mcast the bit must be set
1192*4882a593Smuzhiyun * in gaddr instead of igaddr.
1193*4882a593Smuzhiyun */
1194*4882a593Smuzhiyun if (mcast)
1195*4882a593Smuzhiyun bucket += 0x100;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (addr & MAC_GROUP_ADDRESS) {
1199*4882a593Smuzhiyun /* Group Address */
1200*4882a593Smuzhiyun list_for_each(pos,
1201*4882a593Smuzhiyun &dtsec->multicast_addr_hash->lsts[bucket]) {
1202*4882a593Smuzhiyun hash_entry = ETH_HASH_ENTRY_OBJ(pos);
1203*4882a593Smuzhiyun if (hash_entry && hash_entry->addr == addr) {
1204*4882a593Smuzhiyun list_del_init(&hash_entry->node);
1205*4882a593Smuzhiyun kfree(hash_entry);
1206*4882a593Smuzhiyun break;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun if (list_empty(&dtsec->multicast_addr_hash->lsts[bucket]))
1210*4882a593Smuzhiyun set_bucket(dtsec->regs, bucket, false);
1211*4882a593Smuzhiyun } else {
1212*4882a593Smuzhiyun /* Individual Address */
1213*4882a593Smuzhiyun list_for_each(pos,
1214*4882a593Smuzhiyun &dtsec->unicast_addr_hash->lsts[bucket]) {
1215*4882a593Smuzhiyun hash_entry = ETH_HASH_ENTRY_OBJ(pos);
1216*4882a593Smuzhiyun if (hash_entry && hash_entry->addr == addr) {
1217*4882a593Smuzhiyun list_del_init(&hash_entry->node);
1218*4882a593Smuzhiyun kfree(hash_entry);
1219*4882a593Smuzhiyun break;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun if (list_empty(&dtsec->unicast_addr_hash->lsts[bucket]))
1223*4882a593Smuzhiyun set_bucket(dtsec->regs, bucket, false);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* address does not exist */
1227*4882a593Smuzhiyun WARN_ON(!hash_entry);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun return 0;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
dtsec_set_promiscuous(struct fman_mac * dtsec,bool new_val)1232*4882a593Smuzhiyun int dtsec_set_promiscuous(struct fman_mac *dtsec, bool new_val)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1235*4882a593Smuzhiyun u32 tmp;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1238*4882a593Smuzhiyun return -EINVAL;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /* Set unicast promiscuous */
1241*4882a593Smuzhiyun tmp = ioread32be(®s->rctrl);
1242*4882a593Smuzhiyun if (new_val)
1243*4882a593Smuzhiyun tmp |= RCTRL_UPROM;
1244*4882a593Smuzhiyun else
1245*4882a593Smuzhiyun tmp &= ~RCTRL_UPROM;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun iowrite32be(tmp, ®s->rctrl);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun /* Set multicast promiscuous */
1250*4882a593Smuzhiyun tmp = ioread32be(®s->rctrl);
1251*4882a593Smuzhiyun if (new_val)
1252*4882a593Smuzhiyun tmp |= RCTRL_MPROM;
1253*4882a593Smuzhiyun else
1254*4882a593Smuzhiyun tmp &= ~RCTRL_MPROM;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun iowrite32be(tmp, ®s->rctrl);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun return 0;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
dtsec_adjust_link(struct fman_mac * dtsec,u16 speed)1261*4882a593Smuzhiyun int dtsec_adjust_link(struct fman_mac *dtsec, u16 speed)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1264*4882a593Smuzhiyun enum comm_mode mode = COMM_MODE_NONE;
1265*4882a593Smuzhiyun u32 tmp;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1268*4882a593Smuzhiyun return -EINVAL;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun if ((ioread32be(®s->rctrl) & RCTRL_GRS) == 0)
1271*4882a593Smuzhiyun mode |= COMM_MODE_RX;
1272*4882a593Smuzhiyun if ((ioread32be(®s->tctrl) & TCTRL_GTS) == 0)
1273*4882a593Smuzhiyun mode |= COMM_MODE_TX;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun graceful_stop(dtsec, mode);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun tmp = ioread32be(®s->maccfg2);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* Full Duplex */
1280*4882a593Smuzhiyun tmp |= MACCFG2_FULL_DUPLEX;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun tmp &= ~(MACCFG2_NIBBLE_MODE | MACCFG2_BYTE_MODE);
1283*4882a593Smuzhiyun if (speed < SPEED_1000)
1284*4882a593Smuzhiyun tmp |= MACCFG2_NIBBLE_MODE;
1285*4882a593Smuzhiyun else if (speed == SPEED_1000)
1286*4882a593Smuzhiyun tmp |= MACCFG2_BYTE_MODE;
1287*4882a593Smuzhiyun iowrite32be(tmp, ®s->maccfg2);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun tmp = ioread32be(®s->ecntrl);
1290*4882a593Smuzhiyun if (speed == SPEED_100)
1291*4882a593Smuzhiyun tmp |= DTSEC_ECNTRL_R100M;
1292*4882a593Smuzhiyun else
1293*4882a593Smuzhiyun tmp &= ~DTSEC_ECNTRL_R100M;
1294*4882a593Smuzhiyun iowrite32be(tmp, ®s->ecntrl);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun graceful_start(dtsec, mode);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return 0;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
dtsec_restart_autoneg(struct fman_mac * dtsec)1301*4882a593Smuzhiyun int dtsec_restart_autoneg(struct fman_mac *dtsec)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun u16 tmp_reg16;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1306*4882a593Smuzhiyun return -EINVAL;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun tmp_reg16 = phy_read(dtsec->tbiphy, MII_BMCR);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun tmp_reg16 &= ~(BMCR_SPEED100 | BMCR_SPEED1000);
1311*4882a593Smuzhiyun tmp_reg16 |= (BMCR_ANENABLE | BMCR_ANRESTART |
1312*4882a593Smuzhiyun BMCR_FULLDPLX | BMCR_SPEED1000);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun phy_write(dtsec->tbiphy, MII_BMCR, tmp_reg16);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun return 0;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
dtsec_get_version(struct fman_mac * dtsec,u32 * mac_version)1319*4882a593Smuzhiyun int dtsec_get_version(struct fman_mac *dtsec, u32 *mac_version)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1324*4882a593Smuzhiyun return -EINVAL;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun *mac_version = ioread32be(®s->tsec_id);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
dtsec_set_exception(struct fman_mac * dtsec,enum fman_mac_exceptions exception,bool enable)1331*4882a593Smuzhiyun int dtsec_set_exception(struct fman_mac *dtsec,
1332*4882a593Smuzhiyun enum fman_mac_exceptions exception, bool enable)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1335*4882a593Smuzhiyun u32 bit_mask = 0;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (!is_init_done(dtsec->dtsec_drv_param))
1338*4882a593Smuzhiyun return -EINVAL;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if (exception != FM_MAC_EX_1G_1588_TS_RX_ERR) {
1341*4882a593Smuzhiyun bit_mask = get_exception_flag(exception);
1342*4882a593Smuzhiyun if (bit_mask) {
1343*4882a593Smuzhiyun if (enable)
1344*4882a593Smuzhiyun dtsec->exceptions |= bit_mask;
1345*4882a593Smuzhiyun else
1346*4882a593Smuzhiyun dtsec->exceptions &= ~bit_mask;
1347*4882a593Smuzhiyun } else {
1348*4882a593Smuzhiyun pr_err("Undefined exception\n");
1349*4882a593Smuzhiyun return -EINVAL;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun if (enable)
1352*4882a593Smuzhiyun iowrite32be(ioread32be(®s->imask) | bit_mask,
1353*4882a593Smuzhiyun ®s->imask);
1354*4882a593Smuzhiyun else
1355*4882a593Smuzhiyun iowrite32be(ioread32be(®s->imask) & ~bit_mask,
1356*4882a593Smuzhiyun ®s->imask);
1357*4882a593Smuzhiyun } else {
1358*4882a593Smuzhiyun if (!dtsec->ptp_tsu_enabled) {
1359*4882a593Smuzhiyun pr_err("Exception valid for 1588 only\n");
1360*4882a593Smuzhiyun return -EINVAL;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun switch (exception) {
1363*4882a593Smuzhiyun case FM_MAC_EX_1G_1588_TS_RX_ERR:
1364*4882a593Smuzhiyun if (enable) {
1365*4882a593Smuzhiyun dtsec->en_tsu_err_exception = true;
1366*4882a593Smuzhiyun iowrite32be(ioread32be(®s->tmr_pemask) |
1367*4882a593Smuzhiyun TMR_PEMASK_TSREEN,
1368*4882a593Smuzhiyun ®s->tmr_pemask);
1369*4882a593Smuzhiyun } else {
1370*4882a593Smuzhiyun dtsec->en_tsu_err_exception = false;
1371*4882a593Smuzhiyun iowrite32be(ioread32be(®s->tmr_pemask) &
1372*4882a593Smuzhiyun ~TMR_PEMASK_TSREEN,
1373*4882a593Smuzhiyun ®s->tmr_pemask);
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun break;
1376*4882a593Smuzhiyun default:
1377*4882a593Smuzhiyun pr_err("Undefined exception\n");
1378*4882a593Smuzhiyun return -EINVAL;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun return 0;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
dtsec_init(struct fman_mac * dtsec)1385*4882a593Smuzhiyun int dtsec_init(struct fman_mac *dtsec)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun struct dtsec_regs __iomem *regs = dtsec->regs;
1388*4882a593Smuzhiyun struct dtsec_cfg *dtsec_drv_param;
1389*4882a593Smuzhiyun u16 max_frm_ln;
1390*4882a593Smuzhiyun int err;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun if (is_init_done(dtsec->dtsec_drv_param))
1393*4882a593Smuzhiyun return -EINVAL;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun if (DEFAULT_RESET_ON_INIT &&
1396*4882a593Smuzhiyun (fman_reset_mac(dtsec->fm, dtsec->mac_id) != 0)) {
1397*4882a593Smuzhiyun pr_err("Can't reset MAC!\n");
1398*4882a593Smuzhiyun return -EINVAL;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun err = check_init_parameters(dtsec);
1402*4882a593Smuzhiyun if (err)
1403*4882a593Smuzhiyun return err;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun dtsec_drv_param = dtsec->dtsec_drv_param;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun err = init(dtsec->regs, dtsec_drv_param, dtsec->phy_if,
1408*4882a593Smuzhiyun dtsec->max_speed, dtsec->addr, dtsec->exceptions,
1409*4882a593Smuzhiyun dtsec->tbiphy->mdio.addr);
1410*4882a593Smuzhiyun if (err) {
1411*4882a593Smuzhiyun free_init_resources(dtsec);
1412*4882a593Smuzhiyun pr_err("DTSEC version doesn't support this i/f mode\n");
1413*4882a593Smuzhiyun return err;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (dtsec->phy_if == PHY_INTERFACE_MODE_SGMII) {
1417*4882a593Smuzhiyun u16 tmp_reg16;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* Configure the TBI PHY Control Register */
1420*4882a593Smuzhiyun tmp_reg16 = TBICON_CLK_SELECT | TBICON_SOFT_RESET;
1421*4882a593Smuzhiyun phy_write(dtsec->tbiphy, MII_TBICON, tmp_reg16);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun tmp_reg16 = TBICON_CLK_SELECT;
1424*4882a593Smuzhiyun phy_write(dtsec->tbiphy, MII_TBICON, tmp_reg16);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun tmp_reg16 = (BMCR_RESET | BMCR_ANENABLE |
1427*4882a593Smuzhiyun BMCR_FULLDPLX | BMCR_SPEED1000);
1428*4882a593Smuzhiyun phy_write(dtsec->tbiphy, MII_BMCR, tmp_reg16);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun if (dtsec->basex_if)
1431*4882a593Smuzhiyun tmp_reg16 = TBIANA_1000X;
1432*4882a593Smuzhiyun else
1433*4882a593Smuzhiyun tmp_reg16 = TBIANA_SGMII;
1434*4882a593Smuzhiyun phy_write(dtsec->tbiphy, MII_ADVERTISE, tmp_reg16);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun tmp_reg16 = (BMCR_ANENABLE | BMCR_ANRESTART |
1437*4882a593Smuzhiyun BMCR_FULLDPLX | BMCR_SPEED1000);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun phy_write(dtsec->tbiphy, MII_BMCR, tmp_reg16);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* Max Frame Length */
1443*4882a593Smuzhiyun max_frm_ln = (u16)ioread32be(®s->maxfrm);
1444*4882a593Smuzhiyun err = fman_set_mac_max_frame(dtsec->fm, dtsec->mac_id, max_frm_ln);
1445*4882a593Smuzhiyun if (err) {
1446*4882a593Smuzhiyun pr_err("Setting max frame length failed\n");
1447*4882a593Smuzhiyun free_init_resources(dtsec);
1448*4882a593Smuzhiyun return -EINVAL;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun dtsec->multicast_addr_hash =
1452*4882a593Smuzhiyun alloc_hash_table(EXTENDED_HASH_TABLE_SIZE);
1453*4882a593Smuzhiyun if (!dtsec->multicast_addr_hash) {
1454*4882a593Smuzhiyun free_init_resources(dtsec);
1455*4882a593Smuzhiyun pr_err("MC hash table is failed\n");
1456*4882a593Smuzhiyun return -ENOMEM;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun dtsec->unicast_addr_hash = alloc_hash_table(DTSEC_HASH_TABLE_SIZE);
1460*4882a593Smuzhiyun if (!dtsec->unicast_addr_hash) {
1461*4882a593Smuzhiyun free_init_resources(dtsec);
1462*4882a593Smuzhiyun pr_err("UC hash table is failed\n");
1463*4882a593Smuzhiyun return -ENOMEM;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun /* register err intr handler for dtsec to FPM (err) */
1467*4882a593Smuzhiyun fman_register_intr(dtsec->fm, FMAN_MOD_MAC, dtsec->mac_id,
1468*4882a593Smuzhiyun FMAN_INTR_TYPE_ERR, dtsec_isr, dtsec);
1469*4882a593Smuzhiyun /* register 1588 intr handler for TMR to FPM (normal) */
1470*4882a593Smuzhiyun fman_register_intr(dtsec->fm, FMAN_MOD_MAC, dtsec->mac_id,
1471*4882a593Smuzhiyun FMAN_INTR_TYPE_NORMAL, dtsec_1588_isr, dtsec);
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun kfree(dtsec_drv_param);
1474*4882a593Smuzhiyun dtsec->dtsec_drv_param = NULL;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun return 0;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
dtsec_free(struct fman_mac * dtsec)1479*4882a593Smuzhiyun int dtsec_free(struct fman_mac *dtsec)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun free_init_resources(dtsec);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun kfree(dtsec->dtsec_drv_param);
1484*4882a593Smuzhiyun dtsec->dtsec_drv_param = NULL;
1485*4882a593Smuzhiyun kfree(dtsec);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun return 0;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
dtsec_config(struct fman_mac_params * params)1490*4882a593Smuzhiyun struct fman_mac *dtsec_config(struct fman_mac_params *params)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun struct fman_mac *dtsec;
1493*4882a593Smuzhiyun struct dtsec_cfg *dtsec_drv_param;
1494*4882a593Smuzhiyun void __iomem *base_addr;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun base_addr = params->base_addr;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun /* allocate memory for the UCC GETH data structure. */
1499*4882a593Smuzhiyun dtsec = kzalloc(sizeof(*dtsec), GFP_KERNEL);
1500*4882a593Smuzhiyun if (!dtsec)
1501*4882a593Smuzhiyun return NULL;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /* allocate memory for the d_tsec driver parameters data structure. */
1504*4882a593Smuzhiyun dtsec_drv_param = kzalloc(sizeof(*dtsec_drv_param), GFP_KERNEL);
1505*4882a593Smuzhiyun if (!dtsec_drv_param)
1506*4882a593Smuzhiyun goto err_dtsec;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* Plant parameter structure pointer */
1509*4882a593Smuzhiyun dtsec->dtsec_drv_param = dtsec_drv_param;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun set_dflts(dtsec_drv_param);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun dtsec->regs = base_addr;
1514*4882a593Smuzhiyun dtsec->addr = ENET_ADDR_TO_UINT64(params->addr);
1515*4882a593Smuzhiyun dtsec->max_speed = params->max_speed;
1516*4882a593Smuzhiyun dtsec->phy_if = params->phy_if;
1517*4882a593Smuzhiyun dtsec->mac_id = params->mac_id;
1518*4882a593Smuzhiyun dtsec->exceptions = (DTSEC_IMASK_BREN |
1519*4882a593Smuzhiyun DTSEC_IMASK_RXCEN |
1520*4882a593Smuzhiyun DTSEC_IMASK_BTEN |
1521*4882a593Smuzhiyun DTSEC_IMASK_TXCEN |
1522*4882a593Smuzhiyun DTSEC_IMASK_TXEEN |
1523*4882a593Smuzhiyun DTSEC_IMASK_ABRTEN |
1524*4882a593Smuzhiyun DTSEC_IMASK_LCEN |
1525*4882a593Smuzhiyun DTSEC_IMASK_CRLEN |
1526*4882a593Smuzhiyun DTSEC_IMASK_XFUNEN |
1527*4882a593Smuzhiyun DTSEC_IMASK_IFERREN |
1528*4882a593Smuzhiyun DTSEC_IMASK_MAGEN |
1529*4882a593Smuzhiyun DTSEC_IMASK_TDPEEN |
1530*4882a593Smuzhiyun DTSEC_IMASK_RDPEEN);
1531*4882a593Smuzhiyun dtsec->exception_cb = params->exception_cb;
1532*4882a593Smuzhiyun dtsec->event_cb = params->event_cb;
1533*4882a593Smuzhiyun dtsec->dev_id = params->dev_id;
1534*4882a593Smuzhiyun dtsec->ptp_tsu_enabled = dtsec->dtsec_drv_param->ptp_tsu_en;
1535*4882a593Smuzhiyun dtsec->en_tsu_err_exception = dtsec->dtsec_drv_param->ptp_exception_en;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun dtsec->fm = params->fm;
1538*4882a593Smuzhiyun dtsec->basex_if = params->basex_if;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun if (!params->internal_phy_node) {
1541*4882a593Smuzhiyun pr_err("TBI PHY node is not available\n");
1542*4882a593Smuzhiyun goto err_dtsec_drv_param;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun dtsec->tbiphy = of_phy_find_device(params->internal_phy_node);
1546*4882a593Smuzhiyun if (!dtsec->tbiphy) {
1547*4882a593Smuzhiyun pr_err("of_phy_find_device (TBI PHY) failed\n");
1548*4882a593Smuzhiyun goto err_dtsec_drv_param;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun put_device(&dtsec->tbiphy->mdio.dev);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /* Save FMan revision */
1554*4882a593Smuzhiyun fman_get_revision(dtsec->fm, &dtsec->fm_rev_info);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun return dtsec;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun err_dtsec_drv_param:
1559*4882a593Smuzhiyun kfree(dtsec_drv_param);
1560*4882a593Smuzhiyun err_dtsec:
1561*4882a593Smuzhiyun kfree(dtsec);
1562*4882a593Smuzhiyun return NULL;
1563*4882a593Smuzhiyun }
1564