1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Fast Ethernet Controller (FEC) driver for Motorola MPC8xx.
4*4882a593Smuzhiyun * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Right now, I am very wasteful with the buffers. I allocate memory
7*4882a593Smuzhiyun * pages and then divide them into 2K frame buffers. This way I know I
8*4882a593Smuzhiyun * have buffers large enough to hold one frame within one buffer descriptor.
9*4882a593Smuzhiyun * Once I get this working, I will use 64 or 128 byte CPM buffers, which
10*4882a593Smuzhiyun * will be much more memory efficient and will easily handle lots of
11*4882a593Smuzhiyun * small packets.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Much better multiple PHY support by Magnus Damm.
14*4882a593Smuzhiyun * Copyright (c) 2000 Ericsson Radio Systems AB.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Support for FEC controller of ColdFire processors.
17*4882a593Smuzhiyun * Copyright (c) 2001-2005 Greg Ungerer (gerg@snapgear.com)
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Bug fixes and cleanup by Philippe De Muyter (phdm@macqel.be)
20*4882a593Smuzhiyun * Copyright (c) 2004-2006 Macq Electronique SA.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/module.h>
26*4882a593Smuzhiyun #include <linux/kernel.h>
27*4882a593Smuzhiyun #include <linux/string.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/ptrace.h>
30*4882a593Smuzhiyun #include <linux/errno.h>
31*4882a593Smuzhiyun #include <linux/ioport.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun #include <linux/interrupt.h>
34*4882a593Smuzhiyun #include <linux/delay.h>
35*4882a593Smuzhiyun #include <linux/netdevice.h>
36*4882a593Smuzhiyun #include <linux/etherdevice.h>
37*4882a593Smuzhiyun #include <linux/skbuff.h>
38*4882a593Smuzhiyun #include <linux/in.h>
39*4882a593Smuzhiyun #include <linux/ip.h>
40*4882a593Smuzhiyun #include <net/ip.h>
41*4882a593Smuzhiyun #include <net/tso.h>
42*4882a593Smuzhiyun #include <linux/tcp.h>
43*4882a593Smuzhiyun #include <linux/udp.h>
44*4882a593Smuzhiyun #include <linux/icmp.h>
45*4882a593Smuzhiyun #include <linux/spinlock.h>
46*4882a593Smuzhiyun #include <linux/workqueue.h>
47*4882a593Smuzhiyun #include <linux/bitops.h>
48*4882a593Smuzhiyun #include <linux/io.h>
49*4882a593Smuzhiyun #include <linux/irq.h>
50*4882a593Smuzhiyun #include <linux/clk.h>
51*4882a593Smuzhiyun #include <linux/crc32.h>
52*4882a593Smuzhiyun #include <linux/platform_device.h>
53*4882a593Smuzhiyun #include <linux/mdio.h>
54*4882a593Smuzhiyun #include <linux/phy.h>
55*4882a593Smuzhiyun #include <linux/fec.h>
56*4882a593Smuzhiyun #include <linux/of.h>
57*4882a593Smuzhiyun #include <linux/of_device.h>
58*4882a593Smuzhiyun #include <linux/of_gpio.h>
59*4882a593Smuzhiyun #include <linux/of_mdio.h>
60*4882a593Smuzhiyun #include <linux/of_net.h>
61*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
62*4882a593Smuzhiyun #include <linux/if_vlan.h>
63*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
64*4882a593Smuzhiyun #include <linux/prefetch.h>
65*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
66*4882a593Smuzhiyun #include <linux/regmap.h>
67*4882a593Smuzhiyun #include <soc/imx/cpuidle.h>
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #include <asm/cacheflush.h>
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #include "fec.h"
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static void set_multicast_list(struct net_device *ndev);
74*4882a593Smuzhiyun static void fec_enet_itr_coal_init(struct net_device *ndev);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define DRIVER_NAME "fec"
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static const u16 fec_enet_vlan_pri_to_queue[8] = {0, 0, 1, 1, 1, 2, 2, 2};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Pause frame feild and FIFO threshold */
81*4882a593Smuzhiyun #define FEC_ENET_FCE (1 << 5)
82*4882a593Smuzhiyun #define FEC_ENET_RSEM_V 0x84
83*4882a593Smuzhiyun #define FEC_ENET_RSFL_V 16
84*4882a593Smuzhiyun #define FEC_ENET_RAEM_V 0x8
85*4882a593Smuzhiyun #define FEC_ENET_RAFL_V 0x8
86*4882a593Smuzhiyun #define FEC_ENET_OPD_V 0xFFF0
87*4882a593Smuzhiyun #define FEC_MDIO_PM_TIMEOUT 100 /* ms */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun struct fec_devinfo {
90*4882a593Smuzhiyun u32 quirks;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct fec_devinfo fec_imx25_info = {
94*4882a593Smuzhiyun .quirks = FEC_QUIRK_USE_GASKET | FEC_QUIRK_MIB_CLEAR |
95*4882a593Smuzhiyun FEC_QUIRK_HAS_FRREG,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const struct fec_devinfo fec_imx27_info = {
99*4882a593Smuzhiyun .quirks = FEC_QUIRK_MIB_CLEAR | FEC_QUIRK_HAS_FRREG,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const struct fec_devinfo fec_imx28_info = {
103*4882a593Smuzhiyun .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_SWAP_FRAME |
104*4882a593Smuzhiyun FEC_QUIRK_SINGLE_MDIO | FEC_QUIRK_HAS_RACC |
105*4882a593Smuzhiyun FEC_QUIRK_HAS_FRREG | FEC_QUIRK_CLEAR_SETUP_MII,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static const struct fec_devinfo fec_imx6q_info = {
109*4882a593Smuzhiyun .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_GBIT |
110*4882a593Smuzhiyun FEC_QUIRK_HAS_BUFDESC_EX | FEC_QUIRK_HAS_CSUM |
111*4882a593Smuzhiyun FEC_QUIRK_HAS_VLAN | FEC_QUIRK_ERR006358 |
112*4882a593Smuzhiyun FEC_QUIRK_HAS_RACC | FEC_QUIRK_CLEAR_SETUP_MII,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static const struct fec_devinfo fec_mvf600_info = {
116*4882a593Smuzhiyun .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_RACC,
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct fec_devinfo fec_imx6x_info = {
120*4882a593Smuzhiyun .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_GBIT |
121*4882a593Smuzhiyun FEC_QUIRK_HAS_BUFDESC_EX | FEC_QUIRK_HAS_CSUM |
122*4882a593Smuzhiyun FEC_QUIRK_HAS_VLAN | FEC_QUIRK_HAS_AVB |
123*4882a593Smuzhiyun FEC_QUIRK_ERR007885 | FEC_QUIRK_BUG_CAPTURE |
124*4882a593Smuzhiyun FEC_QUIRK_HAS_RACC | FEC_QUIRK_HAS_COALESCE |
125*4882a593Smuzhiyun FEC_QUIRK_CLEAR_SETUP_MII,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const struct fec_devinfo fec_imx6ul_info = {
129*4882a593Smuzhiyun .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_GBIT |
130*4882a593Smuzhiyun FEC_QUIRK_HAS_BUFDESC_EX | FEC_QUIRK_HAS_CSUM |
131*4882a593Smuzhiyun FEC_QUIRK_HAS_VLAN | FEC_QUIRK_ERR007885 |
132*4882a593Smuzhiyun FEC_QUIRK_BUG_CAPTURE | FEC_QUIRK_HAS_RACC |
133*4882a593Smuzhiyun FEC_QUIRK_HAS_COALESCE | FEC_QUIRK_CLEAR_SETUP_MII,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static struct platform_device_id fec_devtype[] = {
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun /* keep it for coldfire */
139*4882a593Smuzhiyun .name = DRIVER_NAME,
140*4882a593Smuzhiyun .driver_data = 0,
141*4882a593Smuzhiyun }, {
142*4882a593Smuzhiyun .name = "imx25-fec",
143*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&fec_imx25_info,
144*4882a593Smuzhiyun }, {
145*4882a593Smuzhiyun .name = "imx27-fec",
146*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&fec_imx27_info,
147*4882a593Smuzhiyun }, {
148*4882a593Smuzhiyun .name = "imx28-fec",
149*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&fec_imx28_info,
150*4882a593Smuzhiyun }, {
151*4882a593Smuzhiyun .name = "imx6q-fec",
152*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&fec_imx6q_info,
153*4882a593Smuzhiyun }, {
154*4882a593Smuzhiyun .name = "mvf600-fec",
155*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&fec_mvf600_info,
156*4882a593Smuzhiyun }, {
157*4882a593Smuzhiyun .name = "imx6sx-fec",
158*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&fec_imx6x_info,
159*4882a593Smuzhiyun }, {
160*4882a593Smuzhiyun .name = "imx6ul-fec",
161*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&fec_imx6ul_info,
162*4882a593Smuzhiyun }, {
163*4882a593Smuzhiyun /* sentinel */
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, fec_devtype);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun enum imx_fec_type {
169*4882a593Smuzhiyun IMX25_FEC = 1, /* runs on i.mx25/50/53 */
170*4882a593Smuzhiyun IMX27_FEC, /* runs on i.mx27/35/51 */
171*4882a593Smuzhiyun IMX28_FEC,
172*4882a593Smuzhiyun IMX6Q_FEC,
173*4882a593Smuzhiyun MVF600_FEC,
174*4882a593Smuzhiyun IMX6SX_FEC,
175*4882a593Smuzhiyun IMX6UL_FEC,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const struct of_device_id fec_dt_ids[] = {
179*4882a593Smuzhiyun { .compatible = "fsl,imx25-fec", .data = &fec_devtype[IMX25_FEC], },
180*4882a593Smuzhiyun { .compatible = "fsl,imx27-fec", .data = &fec_devtype[IMX27_FEC], },
181*4882a593Smuzhiyun { .compatible = "fsl,imx28-fec", .data = &fec_devtype[IMX28_FEC], },
182*4882a593Smuzhiyun { .compatible = "fsl,imx6q-fec", .data = &fec_devtype[IMX6Q_FEC], },
183*4882a593Smuzhiyun { .compatible = "fsl,mvf600-fec", .data = &fec_devtype[MVF600_FEC], },
184*4882a593Smuzhiyun { .compatible = "fsl,imx6sx-fec", .data = &fec_devtype[IMX6SX_FEC], },
185*4882a593Smuzhiyun { .compatible = "fsl,imx6ul-fec", .data = &fec_devtype[IMX6UL_FEC], },
186*4882a593Smuzhiyun { /* sentinel */ }
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fec_dt_ids);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static unsigned char macaddr[ETH_ALEN];
191*4882a593Smuzhiyun module_param_array(macaddr, byte, NULL, 0);
192*4882a593Smuzhiyun MODULE_PARM_DESC(macaddr, "FEC Ethernet MAC address");
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #if defined(CONFIG_M5272)
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * Some hardware gets it MAC address out of local flash memory.
197*4882a593Smuzhiyun * if this is non-zero then assume it is the address to get MAC from.
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun #if defined(CONFIG_NETtel)
200*4882a593Smuzhiyun #define FEC_FLASHMAC 0xf0006006
201*4882a593Smuzhiyun #elif defined(CONFIG_GILBARCONAP) || defined(CONFIG_SCALES)
202*4882a593Smuzhiyun #define FEC_FLASHMAC 0xf0006000
203*4882a593Smuzhiyun #elif defined(CONFIG_CANCam)
204*4882a593Smuzhiyun #define FEC_FLASHMAC 0xf0020000
205*4882a593Smuzhiyun #elif defined (CONFIG_M5272C3)
206*4882a593Smuzhiyun #define FEC_FLASHMAC (0xffe04000 + 4)
207*4882a593Smuzhiyun #elif defined(CONFIG_MOD5272)
208*4882a593Smuzhiyun #define FEC_FLASHMAC 0xffc0406b
209*4882a593Smuzhiyun #else
210*4882a593Smuzhiyun #define FEC_FLASHMAC 0
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun #endif /* CONFIG_M5272 */
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* The FEC stores dest/src/type/vlan, data, and checksum for receive packets.
215*4882a593Smuzhiyun *
216*4882a593Smuzhiyun * 2048 byte skbufs are allocated. However, alignment requirements
217*4882a593Smuzhiyun * varies between FEC variants. Worst case is 64, so round down by 64.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun #define PKT_MAXBUF_SIZE (round_down(2048 - 64, 64))
220*4882a593Smuzhiyun #define PKT_MINBUF_SIZE 64
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* FEC receive acceleration */
223*4882a593Smuzhiyun #define FEC_RACC_IPDIS (1 << 1)
224*4882a593Smuzhiyun #define FEC_RACC_PRODIS (1 << 2)
225*4882a593Smuzhiyun #define FEC_RACC_SHIFT16 BIT(7)
226*4882a593Smuzhiyun #define FEC_RACC_OPTIONS (FEC_RACC_IPDIS | FEC_RACC_PRODIS)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* MIB Control Register */
229*4882a593Smuzhiyun #define FEC_MIB_CTRLSTAT_DISABLE BIT(31)
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * The 5270/5271/5280/5282/532x RX control register also contains maximum frame
233*4882a593Smuzhiyun * size bits. Other FEC hardware does not, so we need to take that into
234*4882a593Smuzhiyun * account when setting it.
235*4882a593Smuzhiyun */
236*4882a593Smuzhiyun #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
237*4882a593Smuzhiyun defined(CONFIG_M520x) || defined(CONFIG_M532x) || defined(CONFIG_ARM) || \
238*4882a593Smuzhiyun defined(CONFIG_ARM64)
239*4882a593Smuzhiyun #define OPT_FRAME_SIZE (PKT_MAXBUF_SIZE << 16)
240*4882a593Smuzhiyun #else
241*4882a593Smuzhiyun #define OPT_FRAME_SIZE 0
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* FEC MII MMFR bits definition */
245*4882a593Smuzhiyun #define FEC_MMFR_ST (1 << 30)
246*4882a593Smuzhiyun #define FEC_MMFR_ST_C45 (0)
247*4882a593Smuzhiyun #define FEC_MMFR_OP_READ (2 << 28)
248*4882a593Smuzhiyun #define FEC_MMFR_OP_READ_C45 (3 << 28)
249*4882a593Smuzhiyun #define FEC_MMFR_OP_WRITE (1 << 28)
250*4882a593Smuzhiyun #define FEC_MMFR_OP_ADDR_WRITE (0)
251*4882a593Smuzhiyun #define FEC_MMFR_PA(v) ((v & 0x1f) << 23)
252*4882a593Smuzhiyun #define FEC_MMFR_RA(v) ((v & 0x1f) << 18)
253*4882a593Smuzhiyun #define FEC_MMFR_TA (2 << 16)
254*4882a593Smuzhiyun #define FEC_MMFR_DATA(v) (v & 0xffff)
255*4882a593Smuzhiyun /* FEC ECR bits definition */
256*4882a593Smuzhiyun #define FEC_ECR_MAGICEN (1 << 2)
257*4882a593Smuzhiyun #define FEC_ECR_SLEEP (1 << 3)
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #define FEC_MII_TIMEOUT 30000 /* us */
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Transmitter timeout */
262*4882a593Smuzhiyun #define TX_TIMEOUT (2 * HZ)
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define FEC_PAUSE_FLAG_AUTONEG 0x1
265*4882a593Smuzhiyun #define FEC_PAUSE_FLAG_ENABLE 0x2
266*4882a593Smuzhiyun #define FEC_WOL_HAS_MAGIC_PACKET (0x1 << 0)
267*4882a593Smuzhiyun #define FEC_WOL_FLAG_ENABLE (0x1 << 1)
268*4882a593Smuzhiyun #define FEC_WOL_FLAG_SLEEP_ON (0x1 << 2)
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define COPYBREAK_DEFAULT 256
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Max number of allowed TCP segments for software TSO */
273*4882a593Smuzhiyun #define FEC_MAX_TSO_SEGS 100
274*4882a593Smuzhiyun #define FEC_MAX_SKB_DESCS (FEC_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #define IS_TSO_HEADER(txq, addr) \
277*4882a593Smuzhiyun ((addr >= txq->tso_hdrs_dma) && \
278*4882a593Smuzhiyun (addr < txq->tso_hdrs_dma + txq->bd.ring_size * TSO_HEADER_SIZE))
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static int mii_cnt;
281*4882a593Smuzhiyun
fec_enet_get_nextdesc(struct bufdesc * bdp,struct bufdesc_prop * bd)282*4882a593Smuzhiyun static struct bufdesc *fec_enet_get_nextdesc(struct bufdesc *bdp,
283*4882a593Smuzhiyun struct bufdesc_prop *bd)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun return (bdp >= bd->last) ? bd->base
286*4882a593Smuzhiyun : (struct bufdesc *)(((void *)bdp) + bd->dsize);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
fec_enet_get_prevdesc(struct bufdesc * bdp,struct bufdesc_prop * bd)289*4882a593Smuzhiyun static struct bufdesc *fec_enet_get_prevdesc(struct bufdesc *bdp,
290*4882a593Smuzhiyun struct bufdesc_prop *bd)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun return (bdp <= bd->base) ? bd->last
293*4882a593Smuzhiyun : (struct bufdesc *)(((void *)bdp) - bd->dsize);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
fec_enet_get_bd_index(struct bufdesc * bdp,struct bufdesc_prop * bd)296*4882a593Smuzhiyun static int fec_enet_get_bd_index(struct bufdesc *bdp,
297*4882a593Smuzhiyun struct bufdesc_prop *bd)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun return ((const char *)bdp - (const char *)bd->base) >> bd->dsize_log2;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
fec_enet_get_free_txdesc_num(struct fec_enet_priv_tx_q * txq)302*4882a593Smuzhiyun static int fec_enet_get_free_txdesc_num(struct fec_enet_priv_tx_q *txq)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun int entries;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun entries = (((const char *)txq->dirty_tx -
307*4882a593Smuzhiyun (const char *)txq->bd.cur) >> txq->bd.dsize_log2) - 1;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return entries >= 0 ? entries : entries + txq->bd.ring_size;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
swap_buffer(void * bufaddr,int len)312*4882a593Smuzhiyun static void swap_buffer(void *bufaddr, int len)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun int i;
315*4882a593Smuzhiyun unsigned int *buf = bufaddr;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun for (i = 0; i < len; i += 4, buf++)
318*4882a593Smuzhiyun swab32s(buf);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
swap_buffer2(void * dst_buf,void * src_buf,int len)321*4882a593Smuzhiyun static void swap_buffer2(void *dst_buf, void *src_buf, int len)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun int i;
324*4882a593Smuzhiyun unsigned int *src = src_buf;
325*4882a593Smuzhiyun unsigned int *dst = dst_buf;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun for (i = 0; i < len; i += 4, src++, dst++)
328*4882a593Smuzhiyun *dst = swab32p(src);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
fec_dump(struct net_device * ndev)331*4882a593Smuzhiyun static void fec_dump(struct net_device *ndev)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
334*4882a593Smuzhiyun struct bufdesc *bdp;
335*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
336*4882a593Smuzhiyun int index = 0;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun netdev_info(ndev, "TX ring dump\n");
339*4882a593Smuzhiyun pr_info("Nr SC addr len SKB\n");
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun txq = fep->tx_queue[0];
342*4882a593Smuzhiyun bdp = txq->bd.base;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun do {
345*4882a593Smuzhiyun pr_info("%3u %c%c 0x%04x 0x%08x %4u %p\n",
346*4882a593Smuzhiyun index,
347*4882a593Smuzhiyun bdp == txq->bd.cur ? 'S' : ' ',
348*4882a593Smuzhiyun bdp == txq->dirty_tx ? 'H' : ' ',
349*4882a593Smuzhiyun fec16_to_cpu(bdp->cbd_sc),
350*4882a593Smuzhiyun fec32_to_cpu(bdp->cbd_bufaddr),
351*4882a593Smuzhiyun fec16_to_cpu(bdp->cbd_datlen),
352*4882a593Smuzhiyun txq->tx_skbuff[index]);
353*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
354*4882a593Smuzhiyun index++;
355*4882a593Smuzhiyun } while (bdp != txq->bd.base);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
is_ipv4_pkt(struct sk_buff * skb)358*4882a593Smuzhiyun static inline bool is_ipv4_pkt(struct sk_buff *skb)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static int
fec_enet_clear_csum(struct sk_buff * skb,struct net_device * ndev)364*4882a593Smuzhiyun fec_enet_clear_csum(struct sk_buff *skb, struct net_device *ndev)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun /* Only run for packets requiring a checksum. */
367*4882a593Smuzhiyun if (skb->ip_summed != CHECKSUM_PARTIAL)
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (unlikely(skb_cow_head(skb, 0)))
371*4882a593Smuzhiyun return -1;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (is_ipv4_pkt(skb))
374*4882a593Smuzhiyun ip_hdr(skb)->check = 0;
375*4882a593Smuzhiyun *(__sum16 *)(skb->head + skb->csum_start + skb->csum_offset) = 0;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun static struct bufdesc *
fec_enet_txq_submit_frag_skb(struct fec_enet_priv_tx_q * txq,struct sk_buff * skb,struct net_device * ndev)381*4882a593Smuzhiyun fec_enet_txq_submit_frag_skb(struct fec_enet_priv_tx_q *txq,
382*4882a593Smuzhiyun struct sk_buff *skb,
383*4882a593Smuzhiyun struct net_device *ndev)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
386*4882a593Smuzhiyun struct bufdesc *bdp = txq->bd.cur;
387*4882a593Smuzhiyun struct bufdesc_ex *ebdp;
388*4882a593Smuzhiyun int nr_frags = skb_shinfo(skb)->nr_frags;
389*4882a593Smuzhiyun int frag, frag_len;
390*4882a593Smuzhiyun unsigned short status;
391*4882a593Smuzhiyun unsigned int estatus = 0;
392*4882a593Smuzhiyun skb_frag_t *this_frag;
393*4882a593Smuzhiyun unsigned int index;
394*4882a593Smuzhiyun void *bufaddr;
395*4882a593Smuzhiyun dma_addr_t addr;
396*4882a593Smuzhiyun int i;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun for (frag = 0; frag < nr_frags; frag++) {
399*4882a593Smuzhiyun this_frag = &skb_shinfo(skb)->frags[frag];
400*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
401*4882a593Smuzhiyun ebdp = (struct bufdesc_ex *)bdp;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun status = fec16_to_cpu(bdp->cbd_sc);
404*4882a593Smuzhiyun status &= ~BD_ENET_TX_STATS;
405*4882a593Smuzhiyun status |= (BD_ENET_TX_TC | BD_ENET_TX_READY);
406*4882a593Smuzhiyun frag_len = skb_frag_size(&skb_shinfo(skb)->frags[frag]);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Handle the last BD specially */
409*4882a593Smuzhiyun if (frag == nr_frags - 1) {
410*4882a593Smuzhiyun status |= (BD_ENET_TX_INTR | BD_ENET_TX_LAST);
411*4882a593Smuzhiyun if (fep->bufdesc_ex) {
412*4882a593Smuzhiyun estatus |= BD_ENET_TX_INT;
413*4882a593Smuzhiyun if (unlikely(skb_shinfo(skb)->tx_flags &
414*4882a593Smuzhiyun SKBTX_HW_TSTAMP && fep->hwts_tx_en))
415*4882a593Smuzhiyun estatus |= BD_ENET_TX_TS;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (fep->bufdesc_ex) {
420*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_AVB)
421*4882a593Smuzhiyun estatus |= FEC_TX_BD_FTYPE(txq->bd.qid);
422*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL)
423*4882a593Smuzhiyun estatus |= BD_ENET_TX_PINS | BD_ENET_TX_IINS;
424*4882a593Smuzhiyun ebdp->cbd_bdu = 0;
425*4882a593Smuzhiyun ebdp->cbd_esc = cpu_to_fec32(estatus);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun bufaddr = skb_frag_address(this_frag);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun index = fec_enet_get_bd_index(bdp, &txq->bd);
431*4882a593Smuzhiyun if (((unsigned long) bufaddr) & fep->tx_align ||
432*4882a593Smuzhiyun fep->quirks & FEC_QUIRK_SWAP_FRAME) {
433*4882a593Smuzhiyun memcpy(txq->tx_bounce[index], bufaddr, frag_len);
434*4882a593Smuzhiyun bufaddr = txq->tx_bounce[index];
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_SWAP_FRAME)
437*4882a593Smuzhiyun swap_buffer(bufaddr, frag_len);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun addr = dma_map_single(&fep->pdev->dev, bufaddr, frag_len,
441*4882a593Smuzhiyun DMA_TO_DEVICE);
442*4882a593Smuzhiyun if (dma_mapping_error(&fep->pdev->dev, addr)) {
443*4882a593Smuzhiyun if (net_ratelimit())
444*4882a593Smuzhiyun netdev_err(ndev, "Tx DMA memory map failed\n");
445*4882a593Smuzhiyun goto dma_mapping_error;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun bdp->cbd_bufaddr = cpu_to_fec32(addr);
449*4882a593Smuzhiyun bdp->cbd_datlen = cpu_to_fec16(frag_len);
450*4882a593Smuzhiyun /* Make sure the updates to rest of the descriptor are
451*4882a593Smuzhiyun * performed before transferring ownership.
452*4882a593Smuzhiyun */
453*4882a593Smuzhiyun wmb();
454*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(status);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return bdp;
458*4882a593Smuzhiyun dma_mapping_error:
459*4882a593Smuzhiyun bdp = txq->bd.cur;
460*4882a593Smuzhiyun for (i = 0; i < frag; i++) {
461*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
462*4882a593Smuzhiyun dma_unmap_single(&fep->pdev->dev, fec32_to_cpu(bdp->cbd_bufaddr),
463*4882a593Smuzhiyun fec16_to_cpu(bdp->cbd_datlen), DMA_TO_DEVICE);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
fec_enet_txq_submit_skb(struct fec_enet_priv_tx_q * txq,struct sk_buff * skb,struct net_device * ndev)468*4882a593Smuzhiyun static int fec_enet_txq_submit_skb(struct fec_enet_priv_tx_q *txq,
469*4882a593Smuzhiyun struct sk_buff *skb, struct net_device *ndev)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
472*4882a593Smuzhiyun int nr_frags = skb_shinfo(skb)->nr_frags;
473*4882a593Smuzhiyun struct bufdesc *bdp, *last_bdp;
474*4882a593Smuzhiyun void *bufaddr;
475*4882a593Smuzhiyun dma_addr_t addr;
476*4882a593Smuzhiyun unsigned short status;
477*4882a593Smuzhiyun unsigned short buflen;
478*4882a593Smuzhiyun unsigned int estatus = 0;
479*4882a593Smuzhiyun unsigned int index;
480*4882a593Smuzhiyun int entries_free;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun entries_free = fec_enet_get_free_txdesc_num(txq);
483*4882a593Smuzhiyun if (entries_free < MAX_SKB_FRAGS + 1) {
484*4882a593Smuzhiyun dev_kfree_skb_any(skb);
485*4882a593Smuzhiyun if (net_ratelimit())
486*4882a593Smuzhiyun netdev_err(ndev, "NOT enough BD for SG!\n");
487*4882a593Smuzhiyun return NETDEV_TX_OK;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Protocol checksum off-load for TCP and UDP. */
491*4882a593Smuzhiyun if (fec_enet_clear_csum(skb, ndev)) {
492*4882a593Smuzhiyun dev_kfree_skb_any(skb);
493*4882a593Smuzhiyun return NETDEV_TX_OK;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* Fill in a Tx ring entry */
497*4882a593Smuzhiyun bdp = txq->bd.cur;
498*4882a593Smuzhiyun last_bdp = bdp;
499*4882a593Smuzhiyun status = fec16_to_cpu(bdp->cbd_sc);
500*4882a593Smuzhiyun status &= ~BD_ENET_TX_STATS;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* Set buffer length and buffer pointer */
503*4882a593Smuzhiyun bufaddr = skb->data;
504*4882a593Smuzhiyun buflen = skb_headlen(skb);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun index = fec_enet_get_bd_index(bdp, &txq->bd);
507*4882a593Smuzhiyun if (((unsigned long) bufaddr) & fep->tx_align ||
508*4882a593Smuzhiyun fep->quirks & FEC_QUIRK_SWAP_FRAME) {
509*4882a593Smuzhiyun memcpy(txq->tx_bounce[index], skb->data, buflen);
510*4882a593Smuzhiyun bufaddr = txq->tx_bounce[index];
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_SWAP_FRAME)
513*4882a593Smuzhiyun swap_buffer(bufaddr, buflen);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Push the data cache so the CPM does not get stale memory data. */
517*4882a593Smuzhiyun addr = dma_map_single(&fep->pdev->dev, bufaddr, buflen, DMA_TO_DEVICE);
518*4882a593Smuzhiyun if (dma_mapping_error(&fep->pdev->dev, addr)) {
519*4882a593Smuzhiyun dev_kfree_skb_any(skb);
520*4882a593Smuzhiyun if (net_ratelimit())
521*4882a593Smuzhiyun netdev_err(ndev, "Tx DMA memory map failed\n");
522*4882a593Smuzhiyun return NETDEV_TX_OK;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if (nr_frags) {
526*4882a593Smuzhiyun last_bdp = fec_enet_txq_submit_frag_skb(txq, skb, ndev);
527*4882a593Smuzhiyun if (IS_ERR(last_bdp)) {
528*4882a593Smuzhiyun dma_unmap_single(&fep->pdev->dev, addr,
529*4882a593Smuzhiyun buflen, DMA_TO_DEVICE);
530*4882a593Smuzhiyun dev_kfree_skb_any(skb);
531*4882a593Smuzhiyun return NETDEV_TX_OK;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun } else {
534*4882a593Smuzhiyun status |= (BD_ENET_TX_INTR | BD_ENET_TX_LAST);
535*4882a593Smuzhiyun if (fep->bufdesc_ex) {
536*4882a593Smuzhiyun estatus = BD_ENET_TX_INT;
537*4882a593Smuzhiyun if (unlikely(skb_shinfo(skb)->tx_flags &
538*4882a593Smuzhiyun SKBTX_HW_TSTAMP && fep->hwts_tx_en))
539*4882a593Smuzhiyun estatus |= BD_ENET_TX_TS;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun bdp->cbd_bufaddr = cpu_to_fec32(addr);
543*4882a593Smuzhiyun bdp->cbd_datlen = cpu_to_fec16(buflen);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (fep->bufdesc_ex) {
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
550*4882a593Smuzhiyun fep->hwts_tx_en))
551*4882a593Smuzhiyun skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_AVB)
554*4882a593Smuzhiyun estatus |= FEC_TX_BD_FTYPE(txq->bd.qid);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL)
557*4882a593Smuzhiyun estatus |= BD_ENET_TX_PINS | BD_ENET_TX_IINS;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun ebdp->cbd_bdu = 0;
560*4882a593Smuzhiyun ebdp->cbd_esc = cpu_to_fec32(estatus);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun index = fec_enet_get_bd_index(last_bdp, &txq->bd);
564*4882a593Smuzhiyun /* Save skb pointer */
565*4882a593Smuzhiyun txq->tx_skbuff[index] = skb;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* Make sure the updates to rest of the descriptor are performed before
568*4882a593Smuzhiyun * transferring ownership.
569*4882a593Smuzhiyun */
570*4882a593Smuzhiyun wmb();
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* Send it on its way. Tell FEC it's ready, interrupt when done,
573*4882a593Smuzhiyun * it's the last BD of the frame, and to put the CRC on the end.
574*4882a593Smuzhiyun */
575*4882a593Smuzhiyun status |= (BD_ENET_TX_READY | BD_ENET_TX_TC);
576*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(status);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* If this was the last BD in the ring, start at the beginning again. */
579*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(last_bdp, &txq->bd);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun skb_tx_timestamp(skb);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* Make sure the update to bdp and tx_skbuff are performed before
584*4882a593Smuzhiyun * txq->bd.cur.
585*4882a593Smuzhiyun */
586*4882a593Smuzhiyun wmb();
587*4882a593Smuzhiyun txq->bd.cur = bdp;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* Trigger transmission start */
590*4882a593Smuzhiyun writel(0, txq->bd.reg_desc_active);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun static int
fec_enet_txq_put_data_tso(struct fec_enet_priv_tx_q * txq,struct sk_buff * skb,struct net_device * ndev,struct bufdesc * bdp,int index,char * data,int size,bool last_tcp,bool is_last)596*4882a593Smuzhiyun fec_enet_txq_put_data_tso(struct fec_enet_priv_tx_q *txq, struct sk_buff *skb,
597*4882a593Smuzhiyun struct net_device *ndev,
598*4882a593Smuzhiyun struct bufdesc *bdp, int index, char *data,
599*4882a593Smuzhiyun int size, bool last_tcp, bool is_last)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
602*4882a593Smuzhiyun struct bufdesc_ex *ebdp = container_of(bdp, struct bufdesc_ex, desc);
603*4882a593Smuzhiyun unsigned short status;
604*4882a593Smuzhiyun unsigned int estatus = 0;
605*4882a593Smuzhiyun dma_addr_t addr;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun status = fec16_to_cpu(bdp->cbd_sc);
608*4882a593Smuzhiyun status &= ~BD_ENET_TX_STATS;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun status |= (BD_ENET_TX_TC | BD_ENET_TX_READY);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (((unsigned long) data) & fep->tx_align ||
613*4882a593Smuzhiyun fep->quirks & FEC_QUIRK_SWAP_FRAME) {
614*4882a593Smuzhiyun memcpy(txq->tx_bounce[index], data, size);
615*4882a593Smuzhiyun data = txq->tx_bounce[index];
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_SWAP_FRAME)
618*4882a593Smuzhiyun swap_buffer(data, size);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun addr = dma_map_single(&fep->pdev->dev, data, size, DMA_TO_DEVICE);
622*4882a593Smuzhiyun if (dma_mapping_error(&fep->pdev->dev, addr)) {
623*4882a593Smuzhiyun dev_kfree_skb_any(skb);
624*4882a593Smuzhiyun if (net_ratelimit())
625*4882a593Smuzhiyun netdev_err(ndev, "Tx DMA memory map failed\n");
626*4882a593Smuzhiyun return NETDEV_TX_OK;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun bdp->cbd_datlen = cpu_to_fec16(size);
630*4882a593Smuzhiyun bdp->cbd_bufaddr = cpu_to_fec32(addr);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (fep->bufdesc_ex) {
633*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_AVB)
634*4882a593Smuzhiyun estatus |= FEC_TX_BD_FTYPE(txq->bd.qid);
635*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL)
636*4882a593Smuzhiyun estatus |= BD_ENET_TX_PINS | BD_ENET_TX_IINS;
637*4882a593Smuzhiyun ebdp->cbd_bdu = 0;
638*4882a593Smuzhiyun ebdp->cbd_esc = cpu_to_fec32(estatus);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Handle the last BD specially */
642*4882a593Smuzhiyun if (last_tcp)
643*4882a593Smuzhiyun status |= (BD_ENET_TX_LAST | BD_ENET_TX_TC);
644*4882a593Smuzhiyun if (is_last) {
645*4882a593Smuzhiyun status |= BD_ENET_TX_INTR;
646*4882a593Smuzhiyun if (fep->bufdesc_ex)
647*4882a593Smuzhiyun ebdp->cbd_esc |= cpu_to_fec32(BD_ENET_TX_INT);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(status);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun return 0;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun static int
fec_enet_txq_put_hdr_tso(struct fec_enet_priv_tx_q * txq,struct sk_buff * skb,struct net_device * ndev,struct bufdesc * bdp,int index)656*4882a593Smuzhiyun fec_enet_txq_put_hdr_tso(struct fec_enet_priv_tx_q *txq,
657*4882a593Smuzhiyun struct sk_buff *skb, struct net_device *ndev,
658*4882a593Smuzhiyun struct bufdesc *bdp, int index)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
661*4882a593Smuzhiyun int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
662*4882a593Smuzhiyun struct bufdesc_ex *ebdp = container_of(bdp, struct bufdesc_ex, desc);
663*4882a593Smuzhiyun void *bufaddr;
664*4882a593Smuzhiyun unsigned long dmabuf;
665*4882a593Smuzhiyun unsigned short status;
666*4882a593Smuzhiyun unsigned int estatus = 0;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun status = fec16_to_cpu(bdp->cbd_sc);
669*4882a593Smuzhiyun status &= ~BD_ENET_TX_STATS;
670*4882a593Smuzhiyun status |= (BD_ENET_TX_TC | BD_ENET_TX_READY);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun bufaddr = txq->tso_hdrs + index * TSO_HEADER_SIZE;
673*4882a593Smuzhiyun dmabuf = txq->tso_hdrs_dma + index * TSO_HEADER_SIZE;
674*4882a593Smuzhiyun if (((unsigned long)bufaddr) & fep->tx_align ||
675*4882a593Smuzhiyun fep->quirks & FEC_QUIRK_SWAP_FRAME) {
676*4882a593Smuzhiyun memcpy(txq->tx_bounce[index], skb->data, hdr_len);
677*4882a593Smuzhiyun bufaddr = txq->tx_bounce[index];
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_SWAP_FRAME)
680*4882a593Smuzhiyun swap_buffer(bufaddr, hdr_len);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun dmabuf = dma_map_single(&fep->pdev->dev, bufaddr,
683*4882a593Smuzhiyun hdr_len, DMA_TO_DEVICE);
684*4882a593Smuzhiyun if (dma_mapping_error(&fep->pdev->dev, dmabuf)) {
685*4882a593Smuzhiyun dev_kfree_skb_any(skb);
686*4882a593Smuzhiyun if (net_ratelimit())
687*4882a593Smuzhiyun netdev_err(ndev, "Tx DMA memory map failed\n");
688*4882a593Smuzhiyun return NETDEV_TX_OK;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun bdp->cbd_bufaddr = cpu_to_fec32(dmabuf);
693*4882a593Smuzhiyun bdp->cbd_datlen = cpu_to_fec16(hdr_len);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (fep->bufdesc_ex) {
696*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_AVB)
697*4882a593Smuzhiyun estatus |= FEC_TX_BD_FTYPE(txq->bd.qid);
698*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL)
699*4882a593Smuzhiyun estatus |= BD_ENET_TX_PINS | BD_ENET_TX_IINS;
700*4882a593Smuzhiyun ebdp->cbd_bdu = 0;
701*4882a593Smuzhiyun ebdp->cbd_esc = cpu_to_fec32(estatus);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(status);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return 0;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
fec_enet_txq_submit_tso(struct fec_enet_priv_tx_q * txq,struct sk_buff * skb,struct net_device * ndev)709*4882a593Smuzhiyun static int fec_enet_txq_submit_tso(struct fec_enet_priv_tx_q *txq,
710*4882a593Smuzhiyun struct sk_buff *skb,
711*4882a593Smuzhiyun struct net_device *ndev)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
714*4882a593Smuzhiyun int hdr_len, total_len, data_left;
715*4882a593Smuzhiyun struct bufdesc *bdp = txq->bd.cur;
716*4882a593Smuzhiyun struct tso_t tso;
717*4882a593Smuzhiyun unsigned int index = 0;
718*4882a593Smuzhiyun int ret;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (tso_count_descs(skb) >= fec_enet_get_free_txdesc_num(txq)) {
721*4882a593Smuzhiyun dev_kfree_skb_any(skb);
722*4882a593Smuzhiyun if (net_ratelimit())
723*4882a593Smuzhiyun netdev_err(ndev, "NOT enough BD for TSO!\n");
724*4882a593Smuzhiyun return NETDEV_TX_OK;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Protocol checksum off-load for TCP and UDP. */
728*4882a593Smuzhiyun if (fec_enet_clear_csum(skb, ndev)) {
729*4882a593Smuzhiyun dev_kfree_skb_any(skb);
730*4882a593Smuzhiyun return NETDEV_TX_OK;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* Initialize the TSO handler, and prepare the first payload */
734*4882a593Smuzhiyun hdr_len = tso_start(skb, &tso);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun total_len = skb->len - hdr_len;
737*4882a593Smuzhiyun while (total_len > 0) {
738*4882a593Smuzhiyun char *hdr;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun index = fec_enet_get_bd_index(bdp, &txq->bd);
741*4882a593Smuzhiyun data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
742*4882a593Smuzhiyun total_len -= data_left;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* prepare packet headers: MAC + IP + TCP */
745*4882a593Smuzhiyun hdr = txq->tso_hdrs + index * TSO_HEADER_SIZE;
746*4882a593Smuzhiyun tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
747*4882a593Smuzhiyun ret = fec_enet_txq_put_hdr_tso(txq, skb, ndev, bdp, index);
748*4882a593Smuzhiyun if (ret)
749*4882a593Smuzhiyun goto err_release;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun while (data_left > 0) {
752*4882a593Smuzhiyun int size;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun size = min_t(int, tso.size, data_left);
755*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
756*4882a593Smuzhiyun index = fec_enet_get_bd_index(bdp, &txq->bd);
757*4882a593Smuzhiyun ret = fec_enet_txq_put_data_tso(txq, skb, ndev,
758*4882a593Smuzhiyun bdp, index,
759*4882a593Smuzhiyun tso.data, size,
760*4882a593Smuzhiyun size == data_left,
761*4882a593Smuzhiyun total_len == 0);
762*4882a593Smuzhiyun if (ret)
763*4882a593Smuzhiyun goto err_release;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun data_left -= size;
766*4882a593Smuzhiyun tso_build_data(skb, &tso, size);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* Save skb pointer */
773*4882a593Smuzhiyun txq->tx_skbuff[index] = skb;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun skb_tx_timestamp(skb);
776*4882a593Smuzhiyun txq->bd.cur = bdp;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Trigger transmission start */
779*4882a593Smuzhiyun if (!(fep->quirks & FEC_QUIRK_ERR007885) ||
780*4882a593Smuzhiyun !readl(txq->bd.reg_desc_active) ||
781*4882a593Smuzhiyun !readl(txq->bd.reg_desc_active) ||
782*4882a593Smuzhiyun !readl(txq->bd.reg_desc_active) ||
783*4882a593Smuzhiyun !readl(txq->bd.reg_desc_active))
784*4882a593Smuzhiyun writel(0, txq->bd.reg_desc_active);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun return 0;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun err_release:
789*4882a593Smuzhiyun /* TODO: Release all used data descriptors for TSO */
790*4882a593Smuzhiyun return ret;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun static netdev_tx_t
fec_enet_start_xmit(struct sk_buff * skb,struct net_device * ndev)794*4882a593Smuzhiyun fec_enet_start_xmit(struct sk_buff *skb, struct net_device *ndev)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
797*4882a593Smuzhiyun int entries_free;
798*4882a593Smuzhiyun unsigned short queue;
799*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
800*4882a593Smuzhiyun struct netdev_queue *nq;
801*4882a593Smuzhiyun int ret;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun queue = skb_get_queue_mapping(skb);
804*4882a593Smuzhiyun txq = fep->tx_queue[queue];
805*4882a593Smuzhiyun nq = netdev_get_tx_queue(ndev, queue);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (skb_is_gso(skb))
808*4882a593Smuzhiyun ret = fec_enet_txq_submit_tso(txq, skb, ndev);
809*4882a593Smuzhiyun else
810*4882a593Smuzhiyun ret = fec_enet_txq_submit_skb(txq, skb, ndev);
811*4882a593Smuzhiyun if (ret)
812*4882a593Smuzhiyun return ret;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun entries_free = fec_enet_get_free_txdesc_num(txq);
815*4882a593Smuzhiyun if (entries_free <= txq->tx_stop_threshold)
816*4882a593Smuzhiyun netif_tx_stop_queue(nq);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun return NETDEV_TX_OK;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* Init RX & TX buffer descriptors
822*4882a593Smuzhiyun */
fec_enet_bd_init(struct net_device * dev)823*4882a593Smuzhiyun static void fec_enet_bd_init(struct net_device *dev)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(dev);
826*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
827*4882a593Smuzhiyun struct fec_enet_priv_rx_q *rxq;
828*4882a593Smuzhiyun struct bufdesc *bdp;
829*4882a593Smuzhiyun unsigned int i;
830*4882a593Smuzhiyun unsigned int q;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun for (q = 0; q < fep->num_rx_queues; q++) {
833*4882a593Smuzhiyun /* Initialize the receive buffer descriptors. */
834*4882a593Smuzhiyun rxq = fep->rx_queue[q];
835*4882a593Smuzhiyun bdp = rxq->bd.base;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun for (i = 0; i < rxq->bd.ring_size; i++) {
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* Initialize the BD for every fragment in the page. */
840*4882a593Smuzhiyun if (bdp->cbd_bufaddr)
841*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(BD_ENET_RX_EMPTY);
842*4882a593Smuzhiyun else
843*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(0);
844*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &rxq->bd);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Set the last buffer to wrap */
848*4882a593Smuzhiyun bdp = fec_enet_get_prevdesc(bdp, &rxq->bd);
849*4882a593Smuzhiyun bdp->cbd_sc |= cpu_to_fec16(BD_SC_WRAP);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun rxq->bd.cur = rxq->bd.base;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun for (q = 0; q < fep->num_tx_queues; q++) {
855*4882a593Smuzhiyun /* ...and the same for transmit */
856*4882a593Smuzhiyun txq = fep->tx_queue[q];
857*4882a593Smuzhiyun bdp = txq->bd.base;
858*4882a593Smuzhiyun txq->bd.cur = bdp;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun for (i = 0; i < txq->bd.ring_size; i++) {
861*4882a593Smuzhiyun /* Initialize the BD for every fragment in the page. */
862*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(0);
863*4882a593Smuzhiyun if (bdp->cbd_bufaddr &&
864*4882a593Smuzhiyun !IS_TSO_HEADER(txq, fec32_to_cpu(bdp->cbd_bufaddr)))
865*4882a593Smuzhiyun dma_unmap_single(&fep->pdev->dev,
866*4882a593Smuzhiyun fec32_to_cpu(bdp->cbd_bufaddr),
867*4882a593Smuzhiyun fec16_to_cpu(bdp->cbd_datlen),
868*4882a593Smuzhiyun DMA_TO_DEVICE);
869*4882a593Smuzhiyun if (txq->tx_skbuff[i]) {
870*4882a593Smuzhiyun dev_kfree_skb_any(txq->tx_skbuff[i]);
871*4882a593Smuzhiyun txq->tx_skbuff[i] = NULL;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun bdp->cbd_bufaddr = cpu_to_fec32(0);
874*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Set the last buffer to wrap */
878*4882a593Smuzhiyun bdp = fec_enet_get_prevdesc(bdp, &txq->bd);
879*4882a593Smuzhiyun bdp->cbd_sc |= cpu_to_fec16(BD_SC_WRAP);
880*4882a593Smuzhiyun txq->dirty_tx = bdp;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
fec_enet_active_rxring(struct net_device * ndev)884*4882a593Smuzhiyun static void fec_enet_active_rxring(struct net_device *ndev)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
887*4882a593Smuzhiyun int i;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun for (i = 0; i < fep->num_rx_queues; i++)
890*4882a593Smuzhiyun writel(0, fep->rx_queue[i]->bd.reg_desc_active);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
fec_enet_enable_ring(struct net_device * ndev)893*4882a593Smuzhiyun static void fec_enet_enable_ring(struct net_device *ndev)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
896*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
897*4882a593Smuzhiyun struct fec_enet_priv_rx_q *rxq;
898*4882a593Smuzhiyun int i;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun for (i = 0; i < fep->num_rx_queues; i++) {
901*4882a593Smuzhiyun rxq = fep->rx_queue[i];
902*4882a593Smuzhiyun writel(rxq->bd.dma, fep->hwp + FEC_R_DES_START(i));
903*4882a593Smuzhiyun writel(PKT_MAXBUF_SIZE, fep->hwp + FEC_R_BUFF_SIZE(i));
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* enable DMA1/2 */
906*4882a593Smuzhiyun if (i)
907*4882a593Smuzhiyun writel(RCMR_MATCHEN | RCMR_CMP(i),
908*4882a593Smuzhiyun fep->hwp + FEC_RCMR(i));
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun for (i = 0; i < fep->num_tx_queues; i++) {
912*4882a593Smuzhiyun txq = fep->tx_queue[i];
913*4882a593Smuzhiyun writel(txq->bd.dma, fep->hwp + FEC_X_DES_START(i));
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* enable DMA1/2 */
916*4882a593Smuzhiyun if (i)
917*4882a593Smuzhiyun writel(DMA_CLASS_EN | IDLE_SLOPE(i),
918*4882a593Smuzhiyun fep->hwp + FEC_DMA_CFG(i));
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
fec_enet_reset_skb(struct net_device * ndev)922*4882a593Smuzhiyun static void fec_enet_reset_skb(struct net_device *ndev)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
925*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
926*4882a593Smuzhiyun int i, j;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun for (i = 0; i < fep->num_tx_queues; i++) {
929*4882a593Smuzhiyun txq = fep->tx_queue[i];
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun for (j = 0; j < txq->bd.ring_size; j++) {
932*4882a593Smuzhiyun if (txq->tx_skbuff[j]) {
933*4882a593Smuzhiyun dev_kfree_skb_any(txq->tx_skbuff[j]);
934*4882a593Smuzhiyun txq->tx_skbuff[j] = NULL;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /*
941*4882a593Smuzhiyun * This function is called to start or restart the FEC during a link
942*4882a593Smuzhiyun * change, transmit timeout, or to reconfigure the FEC. The network
943*4882a593Smuzhiyun * packet processing for this device must be stopped before this call.
944*4882a593Smuzhiyun */
945*4882a593Smuzhiyun static void
fec_restart(struct net_device * ndev)946*4882a593Smuzhiyun fec_restart(struct net_device *ndev)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
949*4882a593Smuzhiyun u32 val;
950*4882a593Smuzhiyun u32 temp_mac[2];
951*4882a593Smuzhiyun u32 rcntl = OPT_FRAME_SIZE | 0x04;
952*4882a593Smuzhiyun u32 ecntl = 0x2; /* ETHEREN */
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* Whack a reset. We should wait for this.
955*4882a593Smuzhiyun * For i.MX6SX SOC, enet use AXI bus, we use disable MAC
956*4882a593Smuzhiyun * instead of reset MAC itself.
957*4882a593Smuzhiyun */
958*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_AVB) {
959*4882a593Smuzhiyun writel(0, fep->hwp + FEC_ECNTRL);
960*4882a593Smuzhiyun } else {
961*4882a593Smuzhiyun writel(1, fep->hwp + FEC_ECNTRL);
962*4882a593Smuzhiyun udelay(10);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /*
966*4882a593Smuzhiyun * enet-mac reset will reset mac address registers too,
967*4882a593Smuzhiyun * so need to reconfigure it.
968*4882a593Smuzhiyun */
969*4882a593Smuzhiyun memcpy(&temp_mac, ndev->dev_addr, ETH_ALEN);
970*4882a593Smuzhiyun writel((__force u32)cpu_to_be32(temp_mac[0]),
971*4882a593Smuzhiyun fep->hwp + FEC_ADDR_LOW);
972*4882a593Smuzhiyun writel((__force u32)cpu_to_be32(temp_mac[1]),
973*4882a593Smuzhiyun fep->hwp + FEC_ADDR_HIGH);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* Clear any outstanding interrupt, except MDIO. */
976*4882a593Smuzhiyun writel((0xffffffff & ~FEC_ENET_MII), fep->hwp + FEC_IEVENT);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun fec_enet_bd_init(ndev);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun fec_enet_enable_ring(ndev);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* Reset tx SKB buffers. */
983*4882a593Smuzhiyun fec_enet_reset_skb(ndev);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* Enable MII mode */
986*4882a593Smuzhiyun if (fep->full_duplex == DUPLEX_FULL) {
987*4882a593Smuzhiyun /* FD enable */
988*4882a593Smuzhiyun writel(0x04, fep->hwp + FEC_X_CNTRL);
989*4882a593Smuzhiyun } else {
990*4882a593Smuzhiyun /* No Rcv on Xmit */
991*4882a593Smuzhiyun rcntl |= 0x02;
992*4882a593Smuzhiyun writel(0x0, fep->hwp + FEC_X_CNTRL);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* Set MII speed */
996*4882a593Smuzhiyun writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun #if !defined(CONFIG_M5272)
999*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_RACC) {
1000*4882a593Smuzhiyun val = readl(fep->hwp + FEC_RACC);
1001*4882a593Smuzhiyun /* align IP header */
1002*4882a593Smuzhiyun val |= FEC_RACC_SHIFT16;
1003*4882a593Smuzhiyun if (fep->csum_flags & FLAG_RX_CSUM_ENABLED)
1004*4882a593Smuzhiyun /* set RX checksum */
1005*4882a593Smuzhiyun val |= FEC_RACC_OPTIONS;
1006*4882a593Smuzhiyun else
1007*4882a593Smuzhiyun val &= ~FEC_RACC_OPTIONS;
1008*4882a593Smuzhiyun writel(val, fep->hwp + FEC_RACC);
1009*4882a593Smuzhiyun writel(PKT_MAXBUF_SIZE, fep->hwp + FEC_FTRL);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun #endif
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /*
1014*4882a593Smuzhiyun * The phy interface and speed need to get configured
1015*4882a593Smuzhiyun * differently on enet-mac.
1016*4882a593Smuzhiyun */
1017*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_ENET_MAC) {
1018*4882a593Smuzhiyun /* Enable flow control and length check */
1019*4882a593Smuzhiyun rcntl |= 0x40000000 | 0x00000020;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* RGMII, RMII or MII */
1022*4882a593Smuzhiyun if (fep->phy_interface == PHY_INTERFACE_MODE_RGMII ||
1023*4882a593Smuzhiyun fep->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
1024*4882a593Smuzhiyun fep->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID ||
1025*4882a593Smuzhiyun fep->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID)
1026*4882a593Smuzhiyun rcntl |= (1 << 6);
1027*4882a593Smuzhiyun else if (fep->phy_interface == PHY_INTERFACE_MODE_RMII)
1028*4882a593Smuzhiyun rcntl |= (1 << 8);
1029*4882a593Smuzhiyun else
1030*4882a593Smuzhiyun rcntl &= ~(1 << 8);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* 1G, 100M or 10M */
1033*4882a593Smuzhiyun if (ndev->phydev) {
1034*4882a593Smuzhiyun if (ndev->phydev->speed == SPEED_1000)
1035*4882a593Smuzhiyun ecntl |= (1 << 5);
1036*4882a593Smuzhiyun else if (ndev->phydev->speed == SPEED_100)
1037*4882a593Smuzhiyun rcntl &= ~(1 << 9);
1038*4882a593Smuzhiyun else
1039*4882a593Smuzhiyun rcntl |= (1 << 9);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun } else {
1042*4882a593Smuzhiyun #ifdef FEC_MIIGSK_ENR
1043*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_USE_GASKET) {
1044*4882a593Smuzhiyun u32 cfgr;
1045*4882a593Smuzhiyun /* disable the gasket and wait */
1046*4882a593Smuzhiyun writel(0, fep->hwp + FEC_MIIGSK_ENR);
1047*4882a593Smuzhiyun while (readl(fep->hwp + FEC_MIIGSK_ENR) & 4)
1048*4882a593Smuzhiyun udelay(1);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /*
1051*4882a593Smuzhiyun * configure the gasket:
1052*4882a593Smuzhiyun * RMII, 50 MHz, no loopback, no echo
1053*4882a593Smuzhiyun * MII, 25 MHz, no loopback, no echo
1054*4882a593Smuzhiyun */
1055*4882a593Smuzhiyun cfgr = (fep->phy_interface == PHY_INTERFACE_MODE_RMII)
1056*4882a593Smuzhiyun ? BM_MIIGSK_CFGR_RMII : BM_MIIGSK_CFGR_MII;
1057*4882a593Smuzhiyun if (ndev->phydev && ndev->phydev->speed == SPEED_10)
1058*4882a593Smuzhiyun cfgr |= BM_MIIGSK_CFGR_FRCONT_10M;
1059*4882a593Smuzhiyun writel(cfgr, fep->hwp + FEC_MIIGSK_CFGR);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* re-enable the gasket */
1062*4882a593Smuzhiyun writel(2, fep->hwp + FEC_MIIGSK_ENR);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun #endif
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun #if !defined(CONFIG_M5272)
1068*4882a593Smuzhiyun /* enable pause frame*/
1069*4882a593Smuzhiyun if ((fep->pause_flag & FEC_PAUSE_FLAG_ENABLE) ||
1070*4882a593Smuzhiyun ((fep->pause_flag & FEC_PAUSE_FLAG_AUTONEG) &&
1071*4882a593Smuzhiyun ndev->phydev && ndev->phydev->pause)) {
1072*4882a593Smuzhiyun rcntl |= FEC_ENET_FCE;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* set FIFO threshold parameter to reduce overrun */
1075*4882a593Smuzhiyun writel(FEC_ENET_RSEM_V, fep->hwp + FEC_R_FIFO_RSEM);
1076*4882a593Smuzhiyun writel(FEC_ENET_RSFL_V, fep->hwp + FEC_R_FIFO_RSFL);
1077*4882a593Smuzhiyun writel(FEC_ENET_RAEM_V, fep->hwp + FEC_R_FIFO_RAEM);
1078*4882a593Smuzhiyun writel(FEC_ENET_RAFL_V, fep->hwp + FEC_R_FIFO_RAFL);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /* OPD */
1081*4882a593Smuzhiyun writel(FEC_ENET_OPD_V, fep->hwp + FEC_OPD);
1082*4882a593Smuzhiyun } else {
1083*4882a593Smuzhiyun rcntl &= ~FEC_ENET_FCE;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun #endif /* !defined(CONFIG_M5272) */
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun writel(rcntl, fep->hwp + FEC_R_CNTRL);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /* Setup multicast filter. */
1090*4882a593Smuzhiyun set_multicast_list(ndev);
1091*4882a593Smuzhiyun #ifndef CONFIG_M5272
1092*4882a593Smuzhiyun writel(0, fep->hwp + FEC_HASH_TABLE_HIGH);
1093*4882a593Smuzhiyun writel(0, fep->hwp + FEC_HASH_TABLE_LOW);
1094*4882a593Smuzhiyun #endif
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_ENET_MAC) {
1097*4882a593Smuzhiyun /* enable ENET endian swap */
1098*4882a593Smuzhiyun ecntl |= (1 << 8);
1099*4882a593Smuzhiyun /* enable ENET store and forward mode */
1100*4882a593Smuzhiyun writel(1 << 8, fep->hwp + FEC_X_WMRK);
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun if (fep->bufdesc_ex)
1104*4882a593Smuzhiyun ecntl |= (1 << 4);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun #ifndef CONFIG_M5272
1107*4882a593Smuzhiyun /* Enable the MIB statistic event counters */
1108*4882a593Smuzhiyun writel(0 << 31, fep->hwp + FEC_MIB_CTRLSTAT);
1109*4882a593Smuzhiyun #endif
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun /* And last, enable the transmit and receive processing */
1112*4882a593Smuzhiyun writel(ecntl, fep->hwp + FEC_ECNTRL);
1113*4882a593Smuzhiyun fec_enet_active_rxring(ndev);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (fep->bufdesc_ex)
1116*4882a593Smuzhiyun fec_ptp_start_cyclecounter(ndev);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Enable interrupts we wish to service */
1119*4882a593Smuzhiyun if (fep->link)
1120*4882a593Smuzhiyun writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
1121*4882a593Smuzhiyun else
1122*4882a593Smuzhiyun writel(0, fep->hwp + FEC_IMASK);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /* Init the interrupt coalescing */
1125*4882a593Smuzhiyun fec_enet_itr_coal_init(ndev);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
fec_enet_stop_mode(struct fec_enet_private * fep,bool enabled)1129*4882a593Smuzhiyun static void fec_enet_stop_mode(struct fec_enet_private *fep, bool enabled)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun struct fec_platform_data *pdata = fep->pdev->dev.platform_data;
1132*4882a593Smuzhiyun struct fec_stop_mode_gpr *stop_gpr = &fep->stop_gpr;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if (stop_gpr->gpr) {
1135*4882a593Smuzhiyun if (enabled)
1136*4882a593Smuzhiyun regmap_update_bits(stop_gpr->gpr, stop_gpr->reg,
1137*4882a593Smuzhiyun BIT(stop_gpr->bit),
1138*4882a593Smuzhiyun BIT(stop_gpr->bit));
1139*4882a593Smuzhiyun else
1140*4882a593Smuzhiyun regmap_update_bits(stop_gpr->gpr, stop_gpr->reg,
1141*4882a593Smuzhiyun BIT(stop_gpr->bit), 0);
1142*4882a593Smuzhiyun } else if (pdata && pdata->sleep_mode_enable) {
1143*4882a593Smuzhiyun pdata->sleep_mode_enable(enabled);
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun static void
fec_stop(struct net_device * ndev)1148*4882a593Smuzhiyun fec_stop(struct net_device *ndev)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1151*4882a593Smuzhiyun u32 rmii_mode = readl(fep->hwp + FEC_R_CNTRL) & (1 << 8);
1152*4882a593Smuzhiyun u32 val;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /* We cannot expect a graceful transmit stop without link !!! */
1155*4882a593Smuzhiyun if (fep->link) {
1156*4882a593Smuzhiyun writel(1, fep->hwp + FEC_X_CNTRL); /* Graceful transmit stop */
1157*4882a593Smuzhiyun udelay(10);
1158*4882a593Smuzhiyun if (!(readl(fep->hwp + FEC_IEVENT) & FEC_ENET_GRA))
1159*4882a593Smuzhiyun netdev_err(ndev, "Graceful transmit stop did not complete!\n");
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /* Whack a reset. We should wait for this.
1163*4882a593Smuzhiyun * For i.MX6SX SOC, enet use AXI bus, we use disable MAC
1164*4882a593Smuzhiyun * instead of reset MAC itself.
1165*4882a593Smuzhiyun */
1166*4882a593Smuzhiyun if (!(fep->wol_flag & FEC_WOL_FLAG_SLEEP_ON)) {
1167*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_AVB) {
1168*4882a593Smuzhiyun writel(0, fep->hwp + FEC_ECNTRL);
1169*4882a593Smuzhiyun } else {
1170*4882a593Smuzhiyun writel(1, fep->hwp + FEC_ECNTRL);
1171*4882a593Smuzhiyun udelay(10);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
1174*4882a593Smuzhiyun } else {
1175*4882a593Smuzhiyun writel(FEC_DEFAULT_IMASK | FEC_ENET_WAKEUP, fep->hwp + FEC_IMASK);
1176*4882a593Smuzhiyun val = readl(fep->hwp + FEC_ECNTRL);
1177*4882a593Smuzhiyun val |= (FEC_ECR_MAGICEN | FEC_ECR_SLEEP);
1178*4882a593Smuzhiyun writel(val, fep->hwp + FEC_ECNTRL);
1179*4882a593Smuzhiyun fec_enet_stop_mode(fep, true);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* We have to keep ENET enabled to have MII interrupt stay working */
1184*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_ENET_MAC &&
1185*4882a593Smuzhiyun !(fep->wol_flag & FEC_WOL_FLAG_SLEEP_ON)) {
1186*4882a593Smuzhiyun writel(2, fep->hwp + FEC_ECNTRL);
1187*4882a593Smuzhiyun writel(rmii_mode, fep->hwp + FEC_R_CNTRL);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun static void
fec_timeout(struct net_device * ndev,unsigned int txqueue)1193*4882a593Smuzhiyun fec_timeout(struct net_device *ndev, unsigned int txqueue)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun fec_dump(ndev);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun ndev->stats.tx_errors++;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun schedule_work(&fep->tx_timeout_work);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
fec_enet_timeout_work(struct work_struct * work)1204*4882a593Smuzhiyun static void fec_enet_timeout_work(struct work_struct *work)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun struct fec_enet_private *fep =
1207*4882a593Smuzhiyun container_of(work, struct fec_enet_private, tx_timeout_work);
1208*4882a593Smuzhiyun struct net_device *ndev = fep->netdev;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun rtnl_lock();
1211*4882a593Smuzhiyun if (netif_device_present(ndev) || netif_running(ndev)) {
1212*4882a593Smuzhiyun napi_disable(&fep->napi);
1213*4882a593Smuzhiyun netif_tx_lock_bh(ndev);
1214*4882a593Smuzhiyun fec_restart(ndev);
1215*4882a593Smuzhiyun netif_tx_wake_all_queues(ndev);
1216*4882a593Smuzhiyun netif_tx_unlock_bh(ndev);
1217*4882a593Smuzhiyun napi_enable(&fep->napi);
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun rtnl_unlock();
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun static void
fec_enet_hwtstamp(struct fec_enet_private * fep,unsigned ts,struct skb_shared_hwtstamps * hwtstamps)1223*4882a593Smuzhiyun fec_enet_hwtstamp(struct fec_enet_private *fep, unsigned ts,
1224*4882a593Smuzhiyun struct skb_shared_hwtstamps *hwtstamps)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun unsigned long flags;
1227*4882a593Smuzhiyun u64 ns;
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun spin_lock_irqsave(&fep->tmreg_lock, flags);
1230*4882a593Smuzhiyun ns = timecounter_cyc2time(&fep->tc, ts);
1231*4882a593Smuzhiyun spin_unlock_irqrestore(&fep->tmreg_lock, flags);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun memset(hwtstamps, 0, sizeof(*hwtstamps));
1234*4882a593Smuzhiyun hwtstamps->hwtstamp = ns_to_ktime(ns);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun static void
fec_enet_tx_queue(struct net_device * ndev,u16 queue_id)1238*4882a593Smuzhiyun fec_enet_tx_queue(struct net_device *ndev, u16 queue_id)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun struct fec_enet_private *fep;
1241*4882a593Smuzhiyun struct bufdesc *bdp;
1242*4882a593Smuzhiyun unsigned short status;
1243*4882a593Smuzhiyun struct sk_buff *skb;
1244*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
1245*4882a593Smuzhiyun struct netdev_queue *nq;
1246*4882a593Smuzhiyun int index = 0;
1247*4882a593Smuzhiyun int entries_free;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun fep = netdev_priv(ndev);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun txq = fep->tx_queue[queue_id];
1252*4882a593Smuzhiyun /* get next bdp of dirty_tx */
1253*4882a593Smuzhiyun nq = netdev_get_tx_queue(ndev, queue_id);
1254*4882a593Smuzhiyun bdp = txq->dirty_tx;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /* get next bdp of dirty_tx */
1257*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun while (bdp != READ_ONCE(txq->bd.cur)) {
1260*4882a593Smuzhiyun /* Order the load of bd.cur and cbd_sc */
1261*4882a593Smuzhiyun rmb();
1262*4882a593Smuzhiyun status = fec16_to_cpu(READ_ONCE(bdp->cbd_sc));
1263*4882a593Smuzhiyun if (status & BD_ENET_TX_READY)
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun index = fec_enet_get_bd_index(bdp, &txq->bd);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun skb = txq->tx_skbuff[index];
1269*4882a593Smuzhiyun txq->tx_skbuff[index] = NULL;
1270*4882a593Smuzhiyun if (!IS_TSO_HEADER(txq, fec32_to_cpu(bdp->cbd_bufaddr)))
1271*4882a593Smuzhiyun dma_unmap_single(&fep->pdev->dev,
1272*4882a593Smuzhiyun fec32_to_cpu(bdp->cbd_bufaddr),
1273*4882a593Smuzhiyun fec16_to_cpu(bdp->cbd_datlen),
1274*4882a593Smuzhiyun DMA_TO_DEVICE);
1275*4882a593Smuzhiyun bdp->cbd_bufaddr = cpu_to_fec32(0);
1276*4882a593Smuzhiyun if (!skb)
1277*4882a593Smuzhiyun goto skb_done;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* Check for errors. */
1280*4882a593Smuzhiyun if (status & (BD_ENET_TX_HB | BD_ENET_TX_LC |
1281*4882a593Smuzhiyun BD_ENET_TX_RL | BD_ENET_TX_UN |
1282*4882a593Smuzhiyun BD_ENET_TX_CSL)) {
1283*4882a593Smuzhiyun ndev->stats.tx_errors++;
1284*4882a593Smuzhiyun if (status & BD_ENET_TX_HB) /* No heartbeat */
1285*4882a593Smuzhiyun ndev->stats.tx_heartbeat_errors++;
1286*4882a593Smuzhiyun if (status & BD_ENET_TX_LC) /* Late collision */
1287*4882a593Smuzhiyun ndev->stats.tx_window_errors++;
1288*4882a593Smuzhiyun if (status & BD_ENET_TX_RL) /* Retrans limit */
1289*4882a593Smuzhiyun ndev->stats.tx_aborted_errors++;
1290*4882a593Smuzhiyun if (status & BD_ENET_TX_UN) /* Underrun */
1291*4882a593Smuzhiyun ndev->stats.tx_fifo_errors++;
1292*4882a593Smuzhiyun if (status & BD_ENET_TX_CSL) /* Carrier lost */
1293*4882a593Smuzhiyun ndev->stats.tx_carrier_errors++;
1294*4882a593Smuzhiyun } else {
1295*4882a593Smuzhiyun ndev->stats.tx_packets++;
1296*4882a593Smuzhiyun ndev->stats.tx_bytes += skb->len;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* NOTE: SKBTX_IN_PROGRESS being set does not imply it's we who
1300*4882a593Smuzhiyun * are to time stamp the packet, so we still need to check time
1301*4882a593Smuzhiyun * stamping enabled flag.
1302*4882a593Smuzhiyun */
1303*4882a593Smuzhiyun if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS &&
1304*4882a593Smuzhiyun fep->hwts_tx_en) &&
1305*4882a593Smuzhiyun fep->bufdesc_ex) {
1306*4882a593Smuzhiyun struct skb_shared_hwtstamps shhwtstamps;
1307*4882a593Smuzhiyun struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun fec_enet_hwtstamp(fep, fec32_to_cpu(ebdp->ts), &shhwtstamps);
1310*4882a593Smuzhiyun skb_tstamp_tx(skb, &shhwtstamps);
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /* Deferred means some collisions occurred during transmit,
1314*4882a593Smuzhiyun * but we eventually sent the packet OK.
1315*4882a593Smuzhiyun */
1316*4882a593Smuzhiyun if (status & BD_ENET_TX_DEF)
1317*4882a593Smuzhiyun ndev->stats.collisions++;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /* Free the sk buffer associated with this last transmit */
1320*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1321*4882a593Smuzhiyun skb_done:
1322*4882a593Smuzhiyun /* Make sure the update to bdp and tx_skbuff are performed
1323*4882a593Smuzhiyun * before dirty_tx
1324*4882a593Smuzhiyun */
1325*4882a593Smuzhiyun wmb();
1326*4882a593Smuzhiyun txq->dirty_tx = bdp;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun /* Update pointer to next buffer descriptor to be transmitted */
1329*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* Since we have freed up a buffer, the ring is no longer full
1332*4882a593Smuzhiyun */
1333*4882a593Smuzhiyun if (netif_tx_queue_stopped(nq)) {
1334*4882a593Smuzhiyun entries_free = fec_enet_get_free_txdesc_num(txq);
1335*4882a593Smuzhiyun if (entries_free >= txq->tx_wake_threshold)
1336*4882a593Smuzhiyun netif_tx_wake_queue(nq);
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun /* ERR006358: Keep the transmitter going */
1341*4882a593Smuzhiyun if (bdp != txq->bd.cur &&
1342*4882a593Smuzhiyun readl(txq->bd.reg_desc_active) == 0)
1343*4882a593Smuzhiyun writel(0, txq->bd.reg_desc_active);
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
fec_enet_tx(struct net_device * ndev)1346*4882a593Smuzhiyun static void fec_enet_tx(struct net_device *ndev)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1349*4882a593Smuzhiyun int i;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /* Make sure that AVB queues are processed first. */
1352*4882a593Smuzhiyun for (i = fep->num_tx_queues - 1; i >= 0; i--)
1353*4882a593Smuzhiyun fec_enet_tx_queue(ndev, i);
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun static int
fec_enet_new_rxbdp(struct net_device * ndev,struct bufdesc * bdp,struct sk_buff * skb)1357*4882a593Smuzhiyun fec_enet_new_rxbdp(struct net_device *ndev, struct bufdesc *bdp, struct sk_buff *skb)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1360*4882a593Smuzhiyun int off;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun off = ((unsigned long)skb->data) & fep->rx_align;
1363*4882a593Smuzhiyun if (off)
1364*4882a593Smuzhiyun skb_reserve(skb, fep->rx_align + 1 - off);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun bdp->cbd_bufaddr = cpu_to_fec32(dma_map_single(&fep->pdev->dev, skb->data, FEC_ENET_RX_FRSIZE - fep->rx_align, DMA_FROM_DEVICE));
1367*4882a593Smuzhiyun if (dma_mapping_error(&fep->pdev->dev, fec32_to_cpu(bdp->cbd_bufaddr))) {
1368*4882a593Smuzhiyun if (net_ratelimit())
1369*4882a593Smuzhiyun netdev_err(ndev, "Rx DMA memory map failed\n");
1370*4882a593Smuzhiyun return -ENOMEM;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun return 0;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
fec_enet_copybreak(struct net_device * ndev,struct sk_buff ** skb,struct bufdesc * bdp,u32 length,bool swap)1376*4882a593Smuzhiyun static bool fec_enet_copybreak(struct net_device *ndev, struct sk_buff **skb,
1377*4882a593Smuzhiyun struct bufdesc *bdp, u32 length, bool swap)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1380*4882a593Smuzhiyun struct sk_buff *new_skb;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (length > fep->rx_copybreak)
1383*4882a593Smuzhiyun return false;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun new_skb = netdev_alloc_skb(ndev, length);
1386*4882a593Smuzhiyun if (!new_skb)
1387*4882a593Smuzhiyun return false;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun dma_sync_single_for_cpu(&fep->pdev->dev,
1390*4882a593Smuzhiyun fec32_to_cpu(bdp->cbd_bufaddr),
1391*4882a593Smuzhiyun FEC_ENET_RX_FRSIZE - fep->rx_align,
1392*4882a593Smuzhiyun DMA_FROM_DEVICE);
1393*4882a593Smuzhiyun if (!swap)
1394*4882a593Smuzhiyun memcpy(new_skb->data, (*skb)->data, length);
1395*4882a593Smuzhiyun else
1396*4882a593Smuzhiyun swap_buffer2(new_skb->data, (*skb)->data, length);
1397*4882a593Smuzhiyun *skb = new_skb;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun return true;
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* During a receive, the bd_rx.cur points to the current incoming buffer.
1403*4882a593Smuzhiyun * When we update through the ring, if the next incoming buffer has
1404*4882a593Smuzhiyun * not been given to the system, we just set the empty indicator,
1405*4882a593Smuzhiyun * effectively tossing the packet.
1406*4882a593Smuzhiyun */
1407*4882a593Smuzhiyun static int
fec_enet_rx_queue(struct net_device * ndev,int budget,u16 queue_id)1408*4882a593Smuzhiyun fec_enet_rx_queue(struct net_device *ndev, int budget, u16 queue_id)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1411*4882a593Smuzhiyun struct fec_enet_priv_rx_q *rxq;
1412*4882a593Smuzhiyun struct bufdesc *bdp;
1413*4882a593Smuzhiyun unsigned short status;
1414*4882a593Smuzhiyun struct sk_buff *skb_new = NULL;
1415*4882a593Smuzhiyun struct sk_buff *skb;
1416*4882a593Smuzhiyun ushort pkt_len;
1417*4882a593Smuzhiyun __u8 *data;
1418*4882a593Smuzhiyun int pkt_received = 0;
1419*4882a593Smuzhiyun struct bufdesc_ex *ebdp = NULL;
1420*4882a593Smuzhiyun bool vlan_packet_rcvd = false;
1421*4882a593Smuzhiyun u16 vlan_tag;
1422*4882a593Smuzhiyun int index = 0;
1423*4882a593Smuzhiyun bool is_copybreak;
1424*4882a593Smuzhiyun bool need_swap = fep->quirks & FEC_QUIRK_SWAP_FRAME;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun #ifdef CONFIG_M532x
1427*4882a593Smuzhiyun flush_cache_all();
1428*4882a593Smuzhiyun #endif
1429*4882a593Smuzhiyun rxq = fep->rx_queue[queue_id];
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* First, grab all of the stats for the incoming packet.
1432*4882a593Smuzhiyun * These get messed up if we get called due to a busy condition.
1433*4882a593Smuzhiyun */
1434*4882a593Smuzhiyun bdp = rxq->bd.cur;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun while (!((status = fec16_to_cpu(bdp->cbd_sc)) & BD_ENET_RX_EMPTY)) {
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun if (pkt_received >= budget)
1439*4882a593Smuzhiyun break;
1440*4882a593Smuzhiyun pkt_received++;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun writel(FEC_ENET_RXF_GET(queue_id), fep->hwp + FEC_IEVENT);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun /* Check for errors. */
1445*4882a593Smuzhiyun status ^= BD_ENET_RX_LAST;
1446*4882a593Smuzhiyun if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH | BD_ENET_RX_NO |
1447*4882a593Smuzhiyun BD_ENET_RX_CR | BD_ENET_RX_OV | BD_ENET_RX_LAST |
1448*4882a593Smuzhiyun BD_ENET_RX_CL)) {
1449*4882a593Smuzhiyun ndev->stats.rx_errors++;
1450*4882a593Smuzhiyun if (status & BD_ENET_RX_OV) {
1451*4882a593Smuzhiyun /* FIFO overrun */
1452*4882a593Smuzhiyun ndev->stats.rx_fifo_errors++;
1453*4882a593Smuzhiyun goto rx_processing_done;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH
1456*4882a593Smuzhiyun | BD_ENET_RX_LAST)) {
1457*4882a593Smuzhiyun /* Frame too long or too short. */
1458*4882a593Smuzhiyun ndev->stats.rx_length_errors++;
1459*4882a593Smuzhiyun if (status & BD_ENET_RX_LAST)
1460*4882a593Smuzhiyun netdev_err(ndev, "rcv is not +last\n");
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun if (status & BD_ENET_RX_CR) /* CRC Error */
1463*4882a593Smuzhiyun ndev->stats.rx_crc_errors++;
1464*4882a593Smuzhiyun /* Report late collisions as a frame error. */
1465*4882a593Smuzhiyun if (status & (BD_ENET_RX_NO | BD_ENET_RX_CL))
1466*4882a593Smuzhiyun ndev->stats.rx_frame_errors++;
1467*4882a593Smuzhiyun goto rx_processing_done;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* Process the incoming frame. */
1471*4882a593Smuzhiyun ndev->stats.rx_packets++;
1472*4882a593Smuzhiyun pkt_len = fec16_to_cpu(bdp->cbd_datlen);
1473*4882a593Smuzhiyun ndev->stats.rx_bytes += pkt_len;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun index = fec_enet_get_bd_index(bdp, &rxq->bd);
1476*4882a593Smuzhiyun skb = rxq->rx_skbuff[index];
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /* The packet length includes FCS, but we don't want to
1479*4882a593Smuzhiyun * include that when passing upstream as it messes up
1480*4882a593Smuzhiyun * bridging applications.
1481*4882a593Smuzhiyun */
1482*4882a593Smuzhiyun is_copybreak = fec_enet_copybreak(ndev, &skb, bdp, pkt_len - 4,
1483*4882a593Smuzhiyun need_swap);
1484*4882a593Smuzhiyun if (!is_copybreak) {
1485*4882a593Smuzhiyun skb_new = netdev_alloc_skb(ndev, FEC_ENET_RX_FRSIZE);
1486*4882a593Smuzhiyun if (unlikely(!skb_new)) {
1487*4882a593Smuzhiyun ndev->stats.rx_dropped++;
1488*4882a593Smuzhiyun goto rx_processing_done;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun dma_unmap_single(&fep->pdev->dev,
1491*4882a593Smuzhiyun fec32_to_cpu(bdp->cbd_bufaddr),
1492*4882a593Smuzhiyun FEC_ENET_RX_FRSIZE - fep->rx_align,
1493*4882a593Smuzhiyun DMA_FROM_DEVICE);
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun prefetch(skb->data - NET_IP_ALIGN);
1497*4882a593Smuzhiyun skb_put(skb, pkt_len - 4);
1498*4882a593Smuzhiyun data = skb->data;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (!is_copybreak && need_swap)
1501*4882a593Smuzhiyun swap_buffer(data, pkt_len);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun #if !defined(CONFIG_M5272)
1504*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_RACC)
1505*4882a593Smuzhiyun data = skb_pull_inline(skb, 2);
1506*4882a593Smuzhiyun #endif
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* Extract the enhanced buffer descriptor */
1509*4882a593Smuzhiyun ebdp = NULL;
1510*4882a593Smuzhiyun if (fep->bufdesc_ex)
1511*4882a593Smuzhiyun ebdp = (struct bufdesc_ex *)bdp;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun /* If this is a VLAN packet remove the VLAN Tag */
1514*4882a593Smuzhiyun vlan_packet_rcvd = false;
1515*4882a593Smuzhiyun if ((ndev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1516*4882a593Smuzhiyun fep->bufdesc_ex &&
1517*4882a593Smuzhiyun (ebdp->cbd_esc & cpu_to_fec32(BD_ENET_RX_VLAN))) {
1518*4882a593Smuzhiyun /* Push and remove the vlan tag */
1519*4882a593Smuzhiyun struct vlan_hdr *vlan_header =
1520*4882a593Smuzhiyun (struct vlan_hdr *) (data + ETH_HLEN);
1521*4882a593Smuzhiyun vlan_tag = ntohs(vlan_header->h_vlan_TCI);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun vlan_packet_rcvd = true;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun memmove(skb->data + VLAN_HLEN, data, ETH_ALEN * 2);
1526*4882a593Smuzhiyun skb_pull(skb, VLAN_HLEN);
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, ndev);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun /* Get receive timestamp from the skb */
1532*4882a593Smuzhiyun if (fep->hwts_rx_en && fep->bufdesc_ex)
1533*4882a593Smuzhiyun fec_enet_hwtstamp(fep, fec32_to_cpu(ebdp->ts),
1534*4882a593Smuzhiyun skb_hwtstamps(skb));
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun if (fep->bufdesc_ex &&
1537*4882a593Smuzhiyun (fep->csum_flags & FLAG_RX_CSUM_ENABLED)) {
1538*4882a593Smuzhiyun if (!(ebdp->cbd_esc & cpu_to_fec32(FLAG_RX_CSUM_ERROR))) {
1539*4882a593Smuzhiyun /* don't check it */
1540*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
1541*4882a593Smuzhiyun } else {
1542*4882a593Smuzhiyun skb_checksum_none_assert(skb);
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* Handle received VLAN packets */
1547*4882a593Smuzhiyun if (vlan_packet_rcvd)
1548*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb,
1549*4882a593Smuzhiyun htons(ETH_P_8021Q),
1550*4882a593Smuzhiyun vlan_tag);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun skb_record_rx_queue(skb, queue_id);
1553*4882a593Smuzhiyun napi_gro_receive(&fep->napi, skb);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (is_copybreak) {
1556*4882a593Smuzhiyun dma_sync_single_for_device(&fep->pdev->dev,
1557*4882a593Smuzhiyun fec32_to_cpu(bdp->cbd_bufaddr),
1558*4882a593Smuzhiyun FEC_ENET_RX_FRSIZE - fep->rx_align,
1559*4882a593Smuzhiyun DMA_FROM_DEVICE);
1560*4882a593Smuzhiyun } else {
1561*4882a593Smuzhiyun rxq->rx_skbuff[index] = skb_new;
1562*4882a593Smuzhiyun fec_enet_new_rxbdp(ndev, bdp, skb_new);
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun rx_processing_done:
1566*4882a593Smuzhiyun /* Clear the status flags for this buffer */
1567*4882a593Smuzhiyun status &= ~BD_ENET_RX_STATS;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /* Mark the buffer empty */
1570*4882a593Smuzhiyun status |= BD_ENET_RX_EMPTY;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun if (fep->bufdesc_ex) {
1573*4882a593Smuzhiyun struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun ebdp->cbd_esc = cpu_to_fec32(BD_ENET_RX_INT);
1576*4882a593Smuzhiyun ebdp->cbd_prot = 0;
1577*4882a593Smuzhiyun ebdp->cbd_bdu = 0;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun /* Make sure the updates to rest of the descriptor are
1580*4882a593Smuzhiyun * performed before transferring ownership.
1581*4882a593Smuzhiyun */
1582*4882a593Smuzhiyun wmb();
1583*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(status);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun /* Update BD pointer to next entry */
1586*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &rxq->bd);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun /* Doing this here will keep the FEC running while we process
1589*4882a593Smuzhiyun * incoming frames. On a heavily loaded network, we should be
1590*4882a593Smuzhiyun * able to keep up at the expense of system resources.
1591*4882a593Smuzhiyun */
1592*4882a593Smuzhiyun writel(0, rxq->bd.reg_desc_active);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun rxq->bd.cur = bdp;
1595*4882a593Smuzhiyun return pkt_received;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
fec_enet_rx(struct net_device * ndev,int budget)1598*4882a593Smuzhiyun static int fec_enet_rx(struct net_device *ndev, int budget)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1601*4882a593Smuzhiyun int i, done = 0;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun /* Make sure that AVB queues are processed first. */
1604*4882a593Smuzhiyun for (i = fep->num_rx_queues - 1; i >= 0; i--)
1605*4882a593Smuzhiyun done += fec_enet_rx_queue(ndev, budget - done, i);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun return done;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
fec_enet_collect_events(struct fec_enet_private * fep)1610*4882a593Smuzhiyun static bool fec_enet_collect_events(struct fec_enet_private *fep)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun uint int_events;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun int_events = readl(fep->hwp + FEC_IEVENT);
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun /* Don't clear MDIO events, we poll for those */
1617*4882a593Smuzhiyun int_events &= ~FEC_ENET_MII;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun writel(int_events, fep->hwp + FEC_IEVENT);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun return int_events != 0;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static irqreturn_t
fec_enet_interrupt(int irq,void * dev_id)1625*4882a593Smuzhiyun fec_enet_interrupt(int irq, void *dev_id)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun struct net_device *ndev = dev_id;
1628*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1629*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun if (fec_enet_collect_events(fep) && fep->link) {
1632*4882a593Smuzhiyun ret = IRQ_HANDLED;
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun if (napi_schedule_prep(&fep->napi)) {
1635*4882a593Smuzhiyun /* Disable interrupts */
1636*4882a593Smuzhiyun writel(0, fep->hwp + FEC_IMASK);
1637*4882a593Smuzhiyun __napi_schedule(&fep->napi);
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun return ret;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
fec_enet_rx_napi(struct napi_struct * napi,int budget)1644*4882a593Smuzhiyun static int fec_enet_rx_napi(struct napi_struct *napi, int budget)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun struct net_device *ndev = napi->dev;
1647*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1648*4882a593Smuzhiyun int done = 0;
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun do {
1651*4882a593Smuzhiyun done += fec_enet_rx(ndev, budget - done);
1652*4882a593Smuzhiyun fec_enet_tx(ndev);
1653*4882a593Smuzhiyun } while ((done < budget) && fec_enet_collect_events(fep));
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun if (done < budget) {
1656*4882a593Smuzhiyun napi_complete_done(napi, done);
1657*4882a593Smuzhiyun writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun return done;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
fec_get_mac(struct net_device * ndev)1664*4882a593Smuzhiyun static void fec_get_mac(struct net_device *ndev)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1667*4882a593Smuzhiyun struct fec_platform_data *pdata = dev_get_platdata(&fep->pdev->dev);
1668*4882a593Smuzhiyun unsigned char *iap, tmpaddr[ETH_ALEN];
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun /*
1671*4882a593Smuzhiyun * try to get mac address in following order:
1672*4882a593Smuzhiyun *
1673*4882a593Smuzhiyun * 1) module parameter via kernel command line in form
1674*4882a593Smuzhiyun * fec.macaddr=0x00,0x04,0x9f,0x01,0x30,0xe0
1675*4882a593Smuzhiyun */
1676*4882a593Smuzhiyun iap = macaddr;
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun /*
1679*4882a593Smuzhiyun * 2) from device tree data
1680*4882a593Smuzhiyun */
1681*4882a593Smuzhiyun if (!is_valid_ether_addr(iap)) {
1682*4882a593Smuzhiyun struct device_node *np = fep->pdev->dev.of_node;
1683*4882a593Smuzhiyun if (np) {
1684*4882a593Smuzhiyun const char *mac = of_get_mac_address(np);
1685*4882a593Smuzhiyun if (!IS_ERR(mac))
1686*4882a593Smuzhiyun iap = (unsigned char *) mac;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun /*
1691*4882a593Smuzhiyun * 3) from flash or fuse (via platform data)
1692*4882a593Smuzhiyun */
1693*4882a593Smuzhiyun if (!is_valid_ether_addr(iap)) {
1694*4882a593Smuzhiyun #ifdef CONFIG_M5272
1695*4882a593Smuzhiyun if (FEC_FLASHMAC)
1696*4882a593Smuzhiyun iap = (unsigned char *)FEC_FLASHMAC;
1697*4882a593Smuzhiyun #else
1698*4882a593Smuzhiyun if (pdata)
1699*4882a593Smuzhiyun iap = (unsigned char *)&pdata->mac;
1700*4882a593Smuzhiyun #endif
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun /*
1704*4882a593Smuzhiyun * 4) FEC mac registers set by bootloader
1705*4882a593Smuzhiyun */
1706*4882a593Smuzhiyun if (!is_valid_ether_addr(iap)) {
1707*4882a593Smuzhiyun *((__be32 *) &tmpaddr[0]) =
1708*4882a593Smuzhiyun cpu_to_be32(readl(fep->hwp + FEC_ADDR_LOW));
1709*4882a593Smuzhiyun *((__be16 *) &tmpaddr[4]) =
1710*4882a593Smuzhiyun cpu_to_be16(readl(fep->hwp + FEC_ADDR_HIGH) >> 16);
1711*4882a593Smuzhiyun iap = &tmpaddr[0];
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun /*
1715*4882a593Smuzhiyun * 5) random mac address
1716*4882a593Smuzhiyun */
1717*4882a593Smuzhiyun if (!is_valid_ether_addr(iap)) {
1718*4882a593Smuzhiyun /* Report it and use a random ethernet address instead */
1719*4882a593Smuzhiyun dev_err(&fep->pdev->dev, "Invalid MAC address: %pM\n", iap);
1720*4882a593Smuzhiyun eth_hw_addr_random(ndev);
1721*4882a593Smuzhiyun dev_info(&fep->pdev->dev, "Using random MAC address: %pM\n",
1722*4882a593Smuzhiyun ndev->dev_addr);
1723*4882a593Smuzhiyun return;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun memcpy(ndev->dev_addr, iap, ETH_ALEN);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun /* Adjust MAC if using macaddr */
1729*4882a593Smuzhiyun if (iap == macaddr)
1730*4882a593Smuzhiyun ndev->dev_addr[ETH_ALEN-1] = macaddr[ETH_ALEN-1] + fep->dev_id;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun /*
1736*4882a593Smuzhiyun * Phy section
1737*4882a593Smuzhiyun */
fec_enet_adjust_link(struct net_device * ndev)1738*4882a593Smuzhiyun static void fec_enet_adjust_link(struct net_device *ndev)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1741*4882a593Smuzhiyun struct phy_device *phy_dev = ndev->phydev;
1742*4882a593Smuzhiyun int status_change = 0;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun /*
1745*4882a593Smuzhiyun * If the netdev is down, or is going down, we're not interested
1746*4882a593Smuzhiyun * in link state events, so just mark our idea of the link as down
1747*4882a593Smuzhiyun * and ignore the event.
1748*4882a593Smuzhiyun */
1749*4882a593Smuzhiyun if (!netif_running(ndev) || !netif_device_present(ndev)) {
1750*4882a593Smuzhiyun fep->link = 0;
1751*4882a593Smuzhiyun } else if (phy_dev->link) {
1752*4882a593Smuzhiyun if (!fep->link) {
1753*4882a593Smuzhiyun fep->link = phy_dev->link;
1754*4882a593Smuzhiyun status_change = 1;
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun if (fep->full_duplex != phy_dev->duplex) {
1758*4882a593Smuzhiyun fep->full_duplex = phy_dev->duplex;
1759*4882a593Smuzhiyun status_change = 1;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun if (phy_dev->speed != fep->speed) {
1763*4882a593Smuzhiyun fep->speed = phy_dev->speed;
1764*4882a593Smuzhiyun status_change = 1;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /* if any of the above changed restart the FEC */
1768*4882a593Smuzhiyun if (status_change) {
1769*4882a593Smuzhiyun napi_disable(&fep->napi);
1770*4882a593Smuzhiyun netif_tx_lock_bh(ndev);
1771*4882a593Smuzhiyun fec_restart(ndev);
1772*4882a593Smuzhiyun netif_tx_wake_all_queues(ndev);
1773*4882a593Smuzhiyun netif_tx_unlock_bh(ndev);
1774*4882a593Smuzhiyun napi_enable(&fep->napi);
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun } else {
1777*4882a593Smuzhiyun if (fep->link) {
1778*4882a593Smuzhiyun napi_disable(&fep->napi);
1779*4882a593Smuzhiyun netif_tx_lock_bh(ndev);
1780*4882a593Smuzhiyun fec_stop(ndev);
1781*4882a593Smuzhiyun netif_tx_unlock_bh(ndev);
1782*4882a593Smuzhiyun napi_enable(&fep->napi);
1783*4882a593Smuzhiyun fep->link = phy_dev->link;
1784*4882a593Smuzhiyun status_change = 1;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun if (status_change)
1789*4882a593Smuzhiyun phy_print_status(phy_dev);
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
fec_enet_mdio_wait(struct fec_enet_private * fep)1792*4882a593Smuzhiyun static int fec_enet_mdio_wait(struct fec_enet_private *fep)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun uint ievent;
1795*4882a593Smuzhiyun int ret;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(fep->hwp + FEC_IEVENT, ievent,
1798*4882a593Smuzhiyun ievent & FEC_ENET_MII, 2, 30000);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun if (!ret)
1801*4882a593Smuzhiyun writel(FEC_ENET_MII, fep->hwp + FEC_IEVENT);
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun return ret;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun
fec_enet_mdio_read(struct mii_bus * bus,int mii_id,int regnum)1806*4882a593Smuzhiyun static int fec_enet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun struct fec_enet_private *fep = bus->priv;
1809*4882a593Smuzhiyun struct device *dev = &fep->pdev->dev;
1810*4882a593Smuzhiyun int ret = 0, frame_start, frame_addr, frame_op;
1811*4882a593Smuzhiyun bool is_c45 = !!(regnum & MII_ADDR_C45);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(dev);
1814*4882a593Smuzhiyun if (ret < 0)
1815*4882a593Smuzhiyun return ret;
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun if (is_c45) {
1818*4882a593Smuzhiyun frame_start = FEC_MMFR_ST_C45;
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun /* write address */
1821*4882a593Smuzhiyun frame_addr = (regnum >> 16);
1822*4882a593Smuzhiyun writel(frame_start | FEC_MMFR_OP_ADDR_WRITE |
1823*4882a593Smuzhiyun FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(frame_addr) |
1824*4882a593Smuzhiyun FEC_MMFR_TA | (regnum & 0xFFFF),
1825*4882a593Smuzhiyun fep->hwp + FEC_MII_DATA);
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun /* wait for end of transfer */
1828*4882a593Smuzhiyun ret = fec_enet_mdio_wait(fep);
1829*4882a593Smuzhiyun if (ret) {
1830*4882a593Smuzhiyun netdev_err(fep->netdev, "MDIO address write timeout\n");
1831*4882a593Smuzhiyun goto out;
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun frame_op = FEC_MMFR_OP_READ_C45;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun } else {
1837*4882a593Smuzhiyun /* C22 read */
1838*4882a593Smuzhiyun frame_op = FEC_MMFR_OP_READ;
1839*4882a593Smuzhiyun frame_start = FEC_MMFR_ST;
1840*4882a593Smuzhiyun frame_addr = regnum;
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun /* start a read op */
1844*4882a593Smuzhiyun writel(frame_start | frame_op |
1845*4882a593Smuzhiyun FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(frame_addr) |
1846*4882a593Smuzhiyun FEC_MMFR_TA, fep->hwp + FEC_MII_DATA);
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun /* wait for end of transfer */
1849*4882a593Smuzhiyun ret = fec_enet_mdio_wait(fep);
1850*4882a593Smuzhiyun if (ret) {
1851*4882a593Smuzhiyun netdev_err(fep->netdev, "MDIO read timeout\n");
1852*4882a593Smuzhiyun goto out;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun ret = FEC_MMFR_DATA(readl(fep->hwp + FEC_MII_DATA));
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun out:
1858*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
1859*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun return ret;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
fec_enet_mdio_write(struct mii_bus * bus,int mii_id,int regnum,u16 value)1864*4882a593Smuzhiyun static int fec_enet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
1865*4882a593Smuzhiyun u16 value)
1866*4882a593Smuzhiyun {
1867*4882a593Smuzhiyun struct fec_enet_private *fep = bus->priv;
1868*4882a593Smuzhiyun struct device *dev = &fep->pdev->dev;
1869*4882a593Smuzhiyun int ret, frame_start, frame_addr;
1870*4882a593Smuzhiyun bool is_c45 = !!(regnum & MII_ADDR_C45);
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(dev);
1873*4882a593Smuzhiyun if (ret < 0)
1874*4882a593Smuzhiyun return ret;
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun if (is_c45) {
1877*4882a593Smuzhiyun frame_start = FEC_MMFR_ST_C45;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun /* write address */
1880*4882a593Smuzhiyun frame_addr = (regnum >> 16);
1881*4882a593Smuzhiyun writel(frame_start | FEC_MMFR_OP_ADDR_WRITE |
1882*4882a593Smuzhiyun FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(frame_addr) |
1883*4882a593Smuzhiyun FEC_MMFR_TA | (regnum & 0xFFFF),
1884*4882a593Smuzhiyun fep->hwp + FEC_MII_DATA);
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun /* wait for end of transfer */
1887*4882a593Smuzhiyun ret = fec_enet_mdio_wait(fep);
1888*4882a593Smuzhiyun if (ret) {
1889*4882a593Smuzhiyun netdev_err(fep->netdev, "MDIO address write timeout\n");
1890*4882a593Smuzhiyun goto out;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun } else {
1893*4882a593Smuzhiyun /* C22 write */
1894*4882a593Smuzhiyun frame_start = FEC_MMFR_ST;
1895*4882a593Smuzhiyun frame_addr = regnum;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun /* start a write op */
1899*4882a593Smuzhiyun writel(frame_start | FEC_MMFR_OP_WRITE |
1900*4882a593Smuzhiyun FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(frame_addr) |
1901*4882a593Smuzhiyun FEC_MMFR_TA | FEC_MMFR_DATA(value),
1902*4882a593Smuzhiyun fep->hwp + FEC_MII_DATA);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun /* wait for end of transfer */
1905*4882a593Smuzhiyun ret = fec_enet_mdio_wait(fep);
1906*4882a593Smuzhiyun if (ret)
1907*4882a593Smuzhiyun netdev_err(fep->netdev, "MDIO write timeout\n");
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun out:
1910*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
1911*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun return ret;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
fec_enet_phy_reset_after_clk_enable(struct net_device * ndev)1916*4882a593Smuzhiyun static void fec_enet_phy_reset_after_clk_enable(struct net_device *ndev)
1917*4882a593Smuzhiyun {
1918*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1919*4882a593Smuzhiyun struct phy_device *phy_dev = ndev->phydev;
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun if (phy_dev) {
1922*4882a593Smuzhiyun phy_reset_after_clk_enable(phy_dev);
1923*4882a593Smuzhiyun } else if (fep->phy_node) {
1924*4882a593Smuzhiyun /*
1925*4882a593Smuzhiyun * If the PHY still is not bound to the MAC, but there is
1926*4882a593Smuzhiyun * OF PHY node and a matching PHY device instance already,
1927*4882a593Smuzhiyun * use the OF PHY node to obtain the PHY device instance,
1928*4882a593Smuzhiyun * and then use that PHY device instance when triggering
1929*4882a593Smuzhiyun * the PHY reset.
1930*4882a593Smuzhiyun */
1931*4882a593Smuzhiyun phy_dev = of_phy_find_device(fep->phy_node);
1932*4882a593Smuzhiyun phy_reset_after_clk_enable(phy_dev);
1933*4882a593Smuzhiyun put_device(&phy_dev->mdio.dev);
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
fec_enet_clk_enable(struct net_device * ndev,bool enable)1937*4882a593Smuzhiyun static int fec_enet_clk_enable(struct net_device *ndev, bool enable)
1938*4882a593Smuzhiyun {
1939*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1940*4882a593Smuzhiyun int ret;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun if (enable) {
1943*4882a593Smuzhiyun ret = clk_prepare_enable(fep->clk_enet_out);
1944*4882a593Smuzhiyun if (ret)
1945*4882a593Smuzhiyun return ret;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun if (fep->clk_ptp) {
1948*4882a593Smuzhiyun mutex_lock(&fep->ptp_clk_mutex);
1949*4882a593Smuzhiyun ret = clk_prepare_enable(fep->clk_ptp);
1950*4882a593Smuzhiyun if (ret) {
1951*4882a593Smuzhiyun mutex_unlock(&fep->ptp_clk_mutex);
1952*4882a593Smuzhiyun goto failed_clk_ptp;
1953*4882a593Smuzhiyun } else {
1954*4882a593Smuzhiyun fep->ptp_clk_on = true;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun mutex_unlock(&fep->ptp_clk_mutex);
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun ret = clk_prepare_enable(fep->clk_ref);
1960*4882a593Smuzhiyun if (ret)
1961*4882a593Smuzhiyun goto failed_clk_ref;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun fec_enet_phy_reset_after_clk_enable(ndev);
1964*4882a593Smuzhiyun } else {
1965*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_enet_out);
1966*4882a593Smuzhiyun if (fep->clk_ptp) {
1967*4882a593Smuzhiyun mutex_lock(&fep->ptp_clk_mutex);
1968*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ptp);
1969*4882a593Smuzhiyun fep->ptp_clk_on = false;
1970*4882a593Smuzhiyun mutex_unlock(&fep->ptp_clk_mutex);
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ref);
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun return 0;
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun failed_clk_ref:
1978*4882a593Smuzhiyun if (fep->clk_ptp) {
1979*4882a593Smuzhiyun mutex_lock(&fep->ptp_clk_mutex);
1980*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ptp);
1981*4882a593Smuzhiyun fep->ptp_clk_on = false;
1982*4882a593Smuzhiyun mutex_unlock(&fep->ptp_clk_mutex);
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun failed_clk_ptp:
1985*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_enet_out);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun return ret;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
fec_enet_mii_probe(struct net_device * ndev)1990*4882a593Smuzhiyun static int fec_enet_mii_probe(struct net_device *ndev)
1991*4882a593Smuzhiyun {
1992*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
1993*4882a593Smuzhiyun struct phy_device *phy_dev = NULL;
1994*4882a593Smuzhiyun char mdio_bus_id[MII_BUS_ID_SIZE];
1995*4882a593Smuzhiyun char phy_name[MII_BUS_ID_SIZE + 3];
1996*4882a593Smuzhiyun int phy_id;
1997*4882a593Smuzhiyun int dev_id = fep->dev_id;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun if (fep->phy_node) {
2000*4882a593Smuzhiyun phy_dev = of_phy_connect(ndev, fep->phy_node,
2001*4882a593Smuzhiyun &fec_enet_adjust_link, 0,
2002*4882a593Smuzhiyun fep->phy_interface);
2003*4882a593Smuzhiyun if (!phy_dev) {
2004*4882a593Smuzhiyun netdev_err(ndev, "Unable to connect to phy\n");
2005*4882a593Smuzhiyun return -ENODEV;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun } else {
2008*4882a593Smuzhiyun /* check for attached phy */
2009*4882a593Smuzhiyun for (phy_id = 0; (phy_id < PHY_MAX_ADDR); phy_id++) {
2010*4882a593Smuzhiyun if (!mdiobus_is_registered_device(fep->mii_bus, phy_id))
2011*4882a593Smuzhiyun continue;
2012*4882a593Smuzhiyun if (dev_id--)
2013*4882a593Smuzhiyun continue;
2014*4882a593Smuzhiyun strlcpy(mdio_bus_id, fep->mii_bus->id, MII_BUS_ID_SIZE);
2015*4882a593Smuzhiyun break;
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun if (phy_id >= PHY_MAX_ADDR) {
2019*4882a593Smuzhiyun netdev_info(ndev, "no PHY, assuming direct connection to switch\n");
2020*4882a593Smuzhiyun strlcpy(mdio_bus_id, "fixed-0", MII_BUS_ID_SIZE);
2021*4882a593Smuzhiyun phy_id = 0;
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun snprintf(phy_name, sizeof(phy_name),
2025*4882a593Smuzhiyun PHY_ID_FMT, mdio_bus_id, phy_id);
2026*4882a593Smuzhiyun phy_dev = phy_connect(ndev, phy_name, &fec_enet_adjust_link,
2027*4882a593Smuzhiyun fep->phy_interface);
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun if (IS_ERR(phy_dev)) {
2031*4882a593Smuzhiyun netdev_err(ndev, "could not attach to PHY\n");
2032*4882a593Smuzhiyun return PTR_ERR(phy_dev);
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun /* mask with MAC supported features */
2036*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_GBIT) {
2037*4882a593Smuzhiyun phy_set_max_speed(phy_dev, 1000);
2038*4882a593Smuzhiyun phy_remove_link_mode(phy_dev,
2039*4882a593Smuzhiyun ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
2040*4882a593Smuzhiyun #if !defined(CONFIG_M5272)
2041*4882a593Smuzhiyun phy_support_sym_pause(phy_dev);
2042*4882a593Smuzhiyun #endif
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun else
2045*4882a593Smuzhiyun phy_set_max_speed(phy_dev, 100);
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun fep->link = 0;
2048*4882a593Smuzhiyun fep->full_duplex = 0;
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun phy_attached_info(phy_dev);
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun return 0;
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun
fec_enet_mii_init(struct platform_device * pdev)2055*4882a593Smuzhiyun static int fec_enet_mii_init(struct platform_device *pdev)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun static struct mii_bus *fec0_mii_bus;
2058*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
2059*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2060*4882a593Smuzhiyun bool suppress_preamble = false;
2061*4882a593Smuzhiyun struct device_node *node;
2062*4882a593Smuzhiyun int err = -ENXIO;
2063*4882a593Smuzhiyun u32 mii_speed, holdtime;
2064*4882a593Smuzhiyun u32 bus_freq;
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun /*
2067*4882a593Smuzhiyun * The i.MX28 dual fec interfaces are not equal.
2068*4882a593Smuzhiyun * Here are the differences:
2069*4882a593Smuzhiyun *
2070*4882a593Smuzhiyun * - fec0 supports MII & RMII modes while fec1 only supports RMII
2071*4882a593Smuzhiyun * - fec0 acts as the 1588 time master while fec1 is slave
2072*4882a593Smuzhiyun * - external phys can only be configured by fec0
2073*4882a593Smuzhiyun *
2074*4882a593Smuzhiyun * That is to say fec1 can not work independently. It only works
2075*4882a593Smuzhiyun * when fec0 is working. The reason behind this design is that the
2076*4882a593Smuzhiyun * second interface is added primarily for Switch mode.
2077*4882a593Smuzhiyun *
2078*4882a593Smuzhiyun * Because of the last point above, both phys are attached on fec0
2079*4882a593Smuzhiyun * mdio interface in board design, and need to be configured by
2080*4882a593Smuzhiyun * fec0 mii_bus.
2081*4882a593Smuzhiyun */
2082*4882a593Smuzhiyun if ((fep->quirks & FEC_QUIRK_SINGLE_MDIO) && fep->dev_id > 0) {
2083*4882a593Smuzhiyun /* fec1 uses fec0 mii_bus */
2084*4882a593Smuzhiyun if (mii_cnt && fec0_mii_bus) {
2085*4882a593Smuzhiyun fep->mii_bus = fec0_mii_bus;
2086*4882a593Smuzhiyun mii_cnt++;
2087*4882a593Smuzhiyun return 0;
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun return -ENOENT;
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun bus_freq = 2500000; /* 2.5MHz by default */
2093*4882a593Smuzhiyun node = of_get_child_by_name(pdev->dev.of_node, "mdio");
2094*4882a593Smuzhiyun if (node) {
2095*4882a593Smuzhiyun of_property_read_u32(node, "clock-frequency", &bus_freq);
2096*4882a593Smuzhiyun suppress_preamble = of_property_read_bool(node,
2097*4882a593Smuzhiyun "suppress-preamble");
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun /*
2101*4882a593Smuzhiyun * Set MII speed (= clk_get_rate() / 2 * phy_speed)
2102*4882a593Smuzhiyun *
2103*4882a593Smuzhiyun * The formula for FEC MDC is 'ref_freq / (MII_SPEED x 2)' while
2104*4882a593Smuzhiyun * for ENET-MAC is 'ref_freq / ((MII_SPEED + 1) x 2)'. The i.MX28
2105*4882a593Smuzhiyun * Reference Manual has an error on this, and gets fixed on i.MX6Q
2106*4882a593Smuzhiyun * document.
2107*4882a593Smuzhiyun */
2108*4882a593Smuzhiyun mii_speed = DIV_ROUND_UP(clk_get_rate(fep->clk_ipg), bus_freq * 2);
2109*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_ENET_MAC)
2110*4882a593Smuzhiyun mii_speed--;
2111*4882a593Smuzhiyun if (mii_speed > 63) {
2112*4882a593Smuzhiyun dev_err(&pdev->dev,
2113*4882a593Smuzhiyun "fec clock (%lu) too fast to get right mii speed\n",
2114*4882a593Smuzhiyun clk_get_rate(fep->clk_ipg));
2115*4882a593Smuzhiyun err = -EINVAL;
2116*4882a593Smuzhiyun goto err_out;
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun /*
2120*4882a593Smuzhiyun * The i.MX28 and i.MX6 types have another filed in the MSCR (aka
2121*4882a593Smuzhiyun * MII_SPEED) register that defines the MDIO output hold time. Earlier
2122*4882a593Smuzhiyun * versions are RAZ there, so just ignore the difference and write the
2123*4882a593Smuzhiyun * register always.
2124*4882a593Smuzhiyun * The minimal hold time according to IEE802.3 (clause 22) is 10 ns.
2125*4882a593Smuzhiyun * HOLDTIME + 1 is the number of clk cycles the fec is holding the
2126*4882a593Smuzhiyun * output.
2127*4882a593Smuzhiyun * The HOLDTIME bitfield takes values between 0 and 7 (inclusive).
2128*4882a593Smuzhiyun * Given that ceil(clkrate / 5000000) <= 64, the calculation for
2129*4882a593Smuzhiyun * holdtime cannot result in a value greater than 3.
2130*4882a593Smuzhiyun */
2131*4882a593Smuzhiyun holdtime = DIV_ROUND_UP(clk_get_rate(fep->clk_ipg), 100000000) - 1;
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun fep->phy_speed = mii_speed << 1 | holdtime << 8;
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun if (suppress_preamble)
2136*4882a593Smuzhiyun fep->phy_speed |= BIT(7);
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_CLEAR_SETUP_MII) {
2139*4882a593Smuzhiyun /* Clear MMFR to avoid to generate MII event by writing MSCR.
2140*4882a593Smuzhiyun * MII event generation condition:
2141*4882a593Smuzhiyun * - writing MSCR:
2142*4882a593Smuzhiyun * - mmfr[31:0]_not_zero & mscr[7:0]_is_zero &
2143*4882a593Smuzhiyun * mscr_reg_data_in[7:0] != 0
2144*4882a593Smuzhiyun * - writing MMFR:
2145*4882a593Smuzhiyun * - mscr[7:0]_not_zero
2146*4882a593Smuzhiyun */
2147*4882a593Smuzhiyun writel(0, fep->hwp + FEC_MII_DATA);
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun /* Clear any pending transaction complete indication */
2153*4882a593Smuzhiyun writel(FEC_ENET_MII, fep->hwp + FEC_IEVENT);
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun fep->mii_bus = mdiobus_alloc();
2156*4882a593Smuzhiyun if (fep->mii_bus == NULL) {
2157*4882a593Smuzhiyun err = -ENOMEM;
2158*4882a593Smuzhiyun goto err_out;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun fep->mii_bus->name = "fec_enet_mii_bus";
2162*4882a593Smuzhiyun fep->mii_bus->read = fec_enet_mdio_read;
2163*4882a593Smuzhiyun fep->mii_bus->write = fec_enet_mdio_write;
2164*4882a593Smuzhiyun snprintf(fep->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
2165*4882a593Smuzhiyun pdev->name, fep->dev_id + 1);
2166*4882a593Smuzhiyun fep->mii_bus->priv = fep;
2167*4882a593Smuzhiyun fep->mii_bus->parent = &pdev->dev;
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun err = of_mdiobus_register(fep->mii_bus, node);
2170*4882a593Smuzhiyun if (err)
2171*4882a593Smuzhiyun goto err_out_free_mdiobus;
2172*4882a593Smuzhiyun of_node_put(node);
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun mii_cnt++;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun /* save fec0 mii_bus */
2177*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_SINGLE_MDIO)
2178*4882a593Smuzhiyun fec0_mii_bus = fep->mii_bus;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun return 0;
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun err_out_free_mdiobus:
2183*4882a593Smuzhiyun mdiobus_free(fep->mii_bus);
2184*4882a593Smuzhiyun err_out:
2185*4882a593Smuzhiyun of_node_put(node);
2186*4882a593Smuzhiyun return err;
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun
fec_enet_mii_remove(struct fec_enet_private * fep)2189*4882a593Smuzhiyun static void fec_enet_mii_remove(struct fec_enet_private *fep)
2190*4882a593Smuzhiyun {
2191*4882a593Smuzhiyun if (--mii_cnt == 0) {
2192*4882a593Smuzhiyun mdiobus_unregister(fep->mii_bus);
2193*4882a593Smuzhiyun mdiobus_free(fep->mii_bus);
2194*4882a593Smuzhiyun }
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun
fec_enet_get_drvinfo(struct net_device * ndev,struct ethtool_drvinfo * info)2197*4882a593Smuzhiyun static void fec_enet_get_drvinfo(struct net_device *ndev,
2198*4882a593Smuzhiyun struct ethtool_drvinfo *info)
2199*4882a593Smuzhiyun {
2200*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun strlcpy(info->driver, fep->pdev->dev.driver->name,
2203*4882a593Smuzhiyun sizeof(info->driver));
2204*4882a593Smuzhiyun strlcpy(info->bus_info, dev_name(&ndev->dev), sizeof(info->bus_info));
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun
fec_enet_get_regs_len(struct net_device * ndev)2207*4882a593Smuzhiyun static int fec_enet_get_regs_len(struct net_device *ndev)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2210*4882a593Smuzhiyun struct resource *r;
2211*4882a593Smuzhiyun int s = 0;
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun r = platform_get_resource(fep->pdev, IORESOURCE_MEM, 0);
2214*4882a593Smuzhiyun if (r)
2215*4882a593Smuzhiyun s = resource_size(r);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun return s;
2218*4882a593Smuzhiyun }
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun /* List of registers that can be safety be read to dump them with ethtool */
2221*4882a593Smuzhiyun #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
2222*4882a593Smuzhiyun defined(CONFIG_M520x) || defined(CONFIG_M532x) || defined(CONFIG_ARM) || \
2223*4882a593Smuzhiyun defined(CONFIG_ARM64) || defined(CONFIG_COMPILE_TEST)
2224*4882a593Smuzhiyun static __u32 fec_enet_register_version = 2;
2225*4882a593Smuzhiyun static u32 fec_enet_register_offset[] = {
2226*4882a593Smuzhiyun FEC_IEVENT, FEC_IMASK, FEC_R_DES_ACTIVE_0, FEC_X_DES_ACTIVE_0,
2227*4882a593Smuzhiyun FEC_ECNTRL, FEC_MII_DATA, FEC_MII_SPEED, FEC_MIB_CTRLSTAT, FEC_R_CNTRL,
2228*4882a593Smuzhiyun FEC_X_CNTRL, FEC_ADDR_LOW, FEC_ADDR_HIGH, FEC_OPD, FEC_TXIC0, FEC_TXIC1,
2229*4882a593Smuzhiyun FEC_TXIC2, FEC_RXIC0, FEC_RXIC1, FEC_RXIC2, FEC_HASH_TABLE_HIGH,
2230*4882a593Smuzhiyun FEC_HASH_TABLE_LOW, FEC_GRP_HASH_TABLE_HIGH, FEC_GRP_HASH_TABLE_LOW,
2231*4882a593Smuzhiyun FEC_X_WMRK, FEC_R_BOUND, FEC_R_FSTART, FEC_R_DES_START_1,
2232*4882a593Smuzhiyun FEC_X_DES_START_1, FEC_R_BUFF_SIZE_1, FEC_R_DES_START_2,
2233*4882a593Smuzhiyun FEC_X_DES_START_2, FEC_R_BUFF_SIZE_2, FEC_R_DES_START_0,
2234*4882a593Smuzhiyun FEC_X_DES_START_0, FEC_R_BUFF_SIZE_0, FEC_R_FIFO_RSFL, FEC_R_FIFO_RSEM,
2235*4882a593Smuzhiyun FEC_R_FIFO_RAEM, FEC_R_FIFO_RAFL, FEC_RACC, FEC_RCMR_1, FEC_RCMR_2,
2236*4882a593Smuzhiyun FEC_DMA_CFG_1, FEC_DMA_CFG_2, FEC_R_DES_ACTIVE_1, FEC_X_DES_ACTIVE_1,
2237*4882a593Smuzhiyun FEC_R_DES_ACTIVE_2, FEC_X_DES_ACTIVE_2, FEC_QOS_SCHEME,
2238*4882a593Smuzhiyun RMON_T_DROP, RMON_T_PACKETS, RMON_T_BC_PKT, RMON_T_MC_PKT,
2239*4882a593Smuzhiyun RMON_T_CRC_ALIGN, RMON_T_UNDERSIZE, RMON_T_OVERSIZE, RMON_T_FRAG,
2240*4882a593Smuzhiyun RMON_T_JAB, RMON_T_COL, RMON_T_P64, RMON_T_P65TO127, RMON_T_P128TO255,
2241*4882a593Smuzhiyun RMON_T_P256TO511, RMON_T_P512TO1023, RMON_T_P1024TO2047,
2242*4882a593Smuzhiyun RMON_T_P_GTE2048, RMON_T_OCTETS,
2243*4882a593Smuzhiyun IEEE_T_DROP, IEEE_T_FRAME_OK, IEEE_T_1COL, IEEE_T_MCOL, IEEE_T_DEF,
2244*4882a593Smuzhiyun IEEE_T_LCOL, IEEE_T_EXCOL, IEEE_T_MACERR, IEEE_T_CSERR, IEEE_T_SQE,
2245*4882a593Smuzhiyun IEEE_T_FDXFC, IEEE_T_OCTETS_OK,
2246*4882a593Smuzhiyun RMON_R_PACKETS, RMON_R_BC_PKT, RMON_R_MC_PKT, RMON_R_CRC_ALIGN,
2247*4882a593Smuzhiyun RMON_R_UNDERSIZE, RMON_R_OVERSIZE, RMON_R_FRAG, RMON_R_JAB,
2248*4882a593Smuzhiyun RMON_R_RESVD_O, RMON_R_P64, RMON_R_P65TO127, RMON_R_P128TO255,
2249*4882a593Smuzhiyun RMON_R_P256TO511, RMON_R_P512TO1023, RMON_R_P1024TO2047,
2250*4882a593Smuzhiyun RMON_R_P_GTE2048, RMON_R_OCTETS,
2251*4882a593Smuzhiyun IEEE_R_DROP, IEEE_R_FRAME_OK, IEEE_R_CRC, IEEE_R_ALIGN, IEEE_R_MACERR,
2252*4882a593Smuzhiyun IEEE_R_FDXFC, IEEE_R_OCTETS_OK
2253*4882a593Smuzhiyun };
2254*4882a593Smuzhiyun /* for i.MX6ul */
2255*4882a593Smuzhiyun static u32 fec_enet_register_offset_6ul[] = {
2256*4882a593Smuzhiyun FEC_IEVENT, FEC_IMASK, FEC_R_DES_ACTIVE_0, FEC_X_DES_ACTIVE_0,
2257*4882a593Smuzhiyun FEC_ECNTRL, FEC_MII_DATA, FEC_MII_SPEED, FEC_MIB_CTRLSTAT, FEC_R_CNTRL,
2258*4882a593Smuzhiyun FEC_X_CNTRL, FEC_ADDR_LOW, FEC_ADDR_HIGH, FEC_OPD, FEC_TXIC0, FEC_RXIC0,
2259*4882a593Smuzhiyun FEC_HASH_TABLE_HIGH, FEC_HASH_TABLE_LOW, FEC_GRP_HASH_TABLE_HIGH,
2260*4882a593Smuzhiyun FEC_GRP_HASH_TABLE_LOW, FEC_X_WMRK, FEC_R_DES_START_0,
2261*4882a593Smuzhiyun FEC_X_DES_START_0, FEC_R_BUFF_SIZE_0, FEC_R_FIFO_RSFL, FEC_R_FIFO_RSEM,
2262*4882a593Smuzhiyun FEC_R_FIFO_RAEM, FEC_R_FIFO_RAFL, FEC_RACC,
2263*4882a593Smuzhiyun RMON_T_DROP, RMON_T_PACKETS, RMON_T_BC_PKT, RMON_T_MC_PKT,
2264*4882a593Smuzhiyun RMON_T_CRC_ALIGN, RMON_T_UNDERSIZE, RMON_T_OVERSIZE, RMON_T_FRAG,
2265*4882a593Smuzhiyun RMON_T_JAB, RMON_T_COL, RMON_T_P64, RMON_T_P65TO127, RMON_T_P128TO255,
2266*4882a593Smuzhiyun RMON_T_P256TO511, RMON_T_P512TO1023, RMON_T_P1024TO2047,
2267*4882a593Smuzhiyun RMON_T_P_GTE2048, RMON_T_OCTETS,
2268*4882a593Smuzhiyun IEEE_T_DROP, IEEE_T_FRAME_OK, IEEE_T_1COL, IEEE_T_MCOL, IEEE_T_DEF,
2269*4882a593Smuzhiyun IEEE_T_LCOL, IEEE_T_EXCOL, IEEE_T_MACERR, IEEE_T_CSERR, IEEE_T_SQE,
2270*4882a593Smuzhiyun IEEE_T_FDXFC, IEEE_T_OCTETS_OK,
2271*4882a593Smuzhiyun RMON_R_PACKETS, RMON_R_BC_PKT, RMON_R_MC_PKT, RMON_R_CRC_ALIGN,
2272*4882a593Smuzhiyun RMON_R_UNDERSIZE, RMON_R_OVERSIZE, RMON_R_FRAG, RMON_R_JAB,
2273*4882a593Smuzhiyun RMON_R_RESVD_O, RMON_R_P64, RMON_R_P65TO127, RMON_R_P128TO255,
2274*4882a593Smuzhiyun RMON_R_P256TO511, RMON_R_P512TO1023, RMON_R_P1024TO2047,
2275*4882a593Smuzhiyun RMON_R_P_GTE2048, RMON_R_OCTETS,
2276*4882a593Smuzhiyun IEEE_R_DROP, IEEE_R_FRAME_OK, IEEE_R_CRC, IEEE_R_ALIGN, IEEE_R_MACERR,
2277*4882a593Smuzhiyun IEEE_R_FDXFC, IEEE_R_OCTETS_OK
2278*4882a593Smuzhiyun };
2279*4882a593Smuzhiyun #else
2280*4882a593Smuzhiyun static __u32 fec_enet_register_version = 1;
2281*4882a593Smuzhiyun static u32 fec_enet_register_offset[] = {
2282*4882a593Smuzhiyun FEC_ECNTRL, FEC_IEVENT, FEC_IMASK, FEC_IVEC, FEC_R_DES_ACTIVE_0,
2283*4882a593Smuzhiyun FEC_R_DES_ACTIVE_1, FEC_R_DES_ACTIVE_2, FEC_X_DES_ACTIVE_0,
2284*4882a593Smuzhiyun FEC_X_DES_ACTIVE_1, FEC_X_DES_ACTIVE_2, FEC_MII_DATA, FEC_MII_SPEED,
2285*4882a593Smuzhiyun FEC_R_BOUND, FEC_R_FSTART, FEC_X_WMRK, FEC_X_FSTART, FEC_R_CNTRL,
2286*4882a593Smuzhiyun FEC_MAX_FRM_LEN, FEC_X_CNTRL, FEC_ADDR_LOW, FEC_ADDR_HIGH,
2287*4882a593Smuzhiyun FEC_GRP_HASH_TABLE_HIGH, FEC_GRP_HASH_TABLE_LOW, FEC_R_DES_START_0,
2288*4882a593Smuzhiyun FEC_R_DES_START_1, FEC_R_DES_START_2, FEC_X_DES_START_0,
2289*4882a593Smuzhiyun FEC_X_DES_START_1, FEC_X_DES_START_2, FEC_R_BUFF_SIZE_0,
2290*4882a593Smuzhiyun FEC_R_BUFF_SIZE_1, FEC_R_BUFF_SIZE_2
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun #endif
2293*4882a593Smuzhiyun
fec_enet_get_regs(struct net_device * ndev,struct ethtool_regs * regs,void * regbuf)2294*4882a593Smuzhiyun static void fec_enet_get_regs(struct net_device *ndev,
2295*4882a593Smuzhiyun struct ethtool_regs *regs, void *regbuf)
2296*4882a593Smuzhiyun {
2297*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2298*4882a593Smuzhiyun u32 __iomem *theregs = (u32 __iomem *)fep->hwp;
2299*4882a593Smuzhiyun struct device *dev = &fep->pdev->dev;
2300*4882a593Smuzhiyun u32 *buf = (u32 *)regbuf;
2301*4882a593Smuzhiyun u32 i, off;
2302*4882a593Smuzhiyun int ret;
2303*4882a593Smuzhiyun #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
2304*4882a593Smuzhiyun defined(CONFIG_M520x) || defined(CONFIG_M532x) || defined(CONFIG_ARM) || \
2305*4882a593Smuzhiyun defined(CONFIG_ARM64) || defined(CONFIG_COMPILE_TEST)
2306*4882a593Smuzhiyun u32 *reg_list;
2307*4882a593Smuzhiyun u32 reg_cnt;
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun if (!of_machine_is_compatible("fsl,imx6ul")) {
2310*4882a593Smuzhiyun reg_list = fec_enet_register_offset;
2311*4882a593Smuzhiyun reg_cnt = ARRAY_SIZE(fec_enet_register_offset);
2312*4882a593Smuzhiyun } else {
2313*4882a593Smuzhiyun reg_list = fec_enet_register_offset_6ul;
2314*4882a593Smuzhiyun reg_cnt = ARRAY_SIZE(fec_enet_register_offset_6ul);
2315*4882a593Smuzhiyun }
2316*4882a593Smuzhiyun #else
2317*4882a593Smuzhiyun /* coldfire */
2318*4882a593Smuzhiyun static u32 *reg_list = fec_enet_register_offset;
2319*4882a593Smuzhiyun static const u32 reg_cnt = ARRAY_SIZE(fec_enet_register_offset);
2320*4882a593Smuzhiyun #endif
2321*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(dev);
2322*4882a593Smuzhiyun if (ret < 0)
2323*4882a593Smuzhiyun return;
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun regs->version = fec_enet_register_version;
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun memset(buf, 0, regs->len);
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun for (i = 0; i < reg_cnt; i++) {
2330*4882a593Smuzhiyun off = reg_list[i];
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun if ((off == FEC_R_BOUND || off == FEC_R_FSTART) &&
2333*4882a593Smuzhiyun !(fep->quirks & FEC_QUIRK_HAS_FRREG))
2334*4882a593Smuzhiyun continue;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun off >>= 2;
2337*4882a593Smuzhiyun buf[off] = readl(&theregs[off]);
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
2341*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun
fec_enet_get_ts_info(struct net_device * ndev,struct ethtool_ts_info * info)2344*4882a593Smuzhiyun static int fec_enet_get_ts_info(struct net_device *ndev,
2345*4882a593Smuzhiyun struct ethtool_ts_info *info)
2346*4882a593Smuzhiyun {
2347*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun if (fep->bufdesc_ex) {
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
2352*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_SOFTWARE |
2353*4882a593Smuzhiyun SOF_TIMESTAMPING_SOFTWARE |
2354*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_HARDWARE |
2355*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_HARDWARE |
2356*4882a593Smuzhiyun SOF_TIMESTAMPING_RAW_HARDWARE;
2357*4882a593Smuzhiyun if (fep->ptp_clock)
2358*4882a593Smuzhiyun info->phc_index = ptp_clock_index(fep->ptp_clock);
2359*4882a593Smuzhiyun else
2360*4882a593Smuzhiyun info->phc_index = -1;
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun info->tx_types = (1 << HWTSTAMP_TX_OFF) |
2363*4882a593Smuzhiyun (1 << HWTSTAMP_TX_ON);
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
2366*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_ALL);
2367*4882a593Smuzhiyun return 0;
2368*4882a593Smuzhiyun } else {
2369*4882a593Smuzhiyun return ethtool_op_get_ts_info(ndev, info);
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun }
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun #if !defined(CONFIG_M5272)
2374*4882a593Smuzhiyun
fec_enet_get_pauseparam(struct net_device * ndev,struct ethtool_pauseparam * pause)2375*4882a593Smuzhiyun static void fec_enet_get_pauseparam(struct net_device *ndev,
2376*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun pause->autoneg = (fep->pause_flag & FEC_PAUSE_FLAG_AUTONEG) != 0;
2381*4882a593Smuzhiyun pause->tx_pause = (fep->pause_flag & FEC_PAUSE_FLAG_ENABLE) != 0;
2382*4882a593Smuzhiyun pause->rx_pause = pause->tx_pause;
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun
fec_enet_set_pauseparam(struct net_device * ndev,struct ethtool_pauseparam * pause)2385*4882a593Smuzhiyun static int fec_enet_set_pauseparam(struct net_device *ndev,
2386*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
2387*4882a593Smuzhiyun {
2388*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun if (!ndev->phydev)
2391*4882a593Smuzhiyun return -ENODEV;
2392*4882a593Smuzhiyun
2393*4882a593Smuzhiyun if (pause->tx_pause != pause->rx_pause) {
2394*4882a593Smuzhiyun netdev_info(ndev,
2395*4882a593Smuzhiyun "hardware only support enable/disable both tx and rx");
2396*4882a593Smuzhiyun return -EINVAL;
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun fep->pause_flag = 0;
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun /* tx pause must be same as rx pause */
2402*4882a593Smuzhiyun fep->pause_flag |= pause->rx_pause ? FEC_PAUSE_FLAG_ENABLE : 0;
2403*4882a593Smuzhiyun fep->pause_flag |= pause->autoneg ? FEC_PAUSE_FLAG_AUTONEG : 0;
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun phy_set_sym_pause(ndev->phydev, pause->rx_pause, pause->tx_pause,
2406*4882a593Smuzhiyun pause->autoneg);
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun if (pause->autoneg) {
2409*4882a593Smuzhiyun if (netif_running(ndev))
2410*4882a593Smuzhiyun fec_stop(ndev);
2411*4882a593Smuzhiyun phy_start_aneg(ndev->phydev);
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun if (netif_running(ndev)) {
2414*4882a593Smuzhiyun napi_disable(&fep->napi);
2415*4882a593Smuzhiyun netif_tx_lock_bh(ndev);
2416*4882a593Smuzhiyun fec_restart(ndev);
2417*4882a593Smuzhiyun netif_tx_wake_all_queues(ndev);
2418*4882a593Smuzhiyun netif_tx_unlock_bh(ndev);
2419*4882a593Smuzhiyun napi_enable(&fep->napi);
2420*4882a593Smuzhiyun }
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun return 0;
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun static const struct fec_stat {
2426*4882a593Smuzhiyun char name[ETH_GSTRING_LEN];
2427*4882a593Smuzhiyun u16 offset;
2428*4882a593Smuzhiyun } fec_stats[] = {
2429*4882a593Smuzhiyun /* RMON TX */
2430*4882a593Smuzhiyun { "tx_dropped", RMON_T_DROP },
2431*4882a593Smuzhiyun { "tx_packets", RMON_T_PACKETS },
2432*4882a593Smuzhiyun { "tx_broadcast", RMON_T_BC_PKT },
2433*4882a593Smuzhiyun { "tx_multicast", RMON_T_MC_PKT },
2434*4882a593Smuzhiyun { "tx_crc_errors", RMON_T_CRC_ALIGN },
2435*4882a593Smuzhiyun { "tx_undersize", RMON_T_UNDERSIZE },
2436*4882a593Smuzhiyun { "tx_oversize", RMON_T_OVERSIZE },
2437*4882a593Smuzhiyun { "tx_fragment", RMON_T_FRAG },
2438*4882a593Smuzhiyun { "tx_jabber", RMON_T_JAB },
2439*4882a593Smuzhiyun { "tx_collision", RMON_T_COL },
2440*4882a593Smuzhiyun { "tx_64byte", RMON_T_P64 },
2441*4882a593Smuzhiyun { "tx_65to127byte", RMON_T_P65TO127 },
2442*4882a593Smuzhiyun { "tx_128to255byte", RMON_T_P128TO255 },
2443*4882a593Smuzhiyun { "tx_256to511byte", RMON_T_P256TO511 },
2444*4882a593Smuzhiyun { "tx_512to1023byte", RMON_T_P512TO1023 },
2445*4882a593Smuzhiyun { "tx_1024to2047byte", RMON_T_P1024TO2047 },
2446*4882a593Smuzhiyun { "tx_GTE2048byte", RMON_T_P_GTE2048 },
2447*4882a593Smuzhiyun { "tx_octets", RMON_T_OCTETS },
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun /* IEEE TX */
2450*4882a593Smuzhiyun { "IEEE_tx_drop", IEEE_T_DROP },
2451*4882a593Smuzhiyun { "IEEE_tx_frame_ok", IEEE_T_FRAME_OK },
2452*4882a593Smuzhiyun { "IEEE_tx_1col", IEEE_T_1COL },
2453*4882a593Smuzhiyun { "IEEE_tx_mcol", IEEE_T_MCOL },
2454*4882a593Smuzhiyun { "IEEE_tx_def", IEEE_T_DEF },
2455*4882a593Smuzhiyun { "IEEE_tx_lcol", IEEE_T_LCOL },
2456*4882a593Smuzhiyun { "IEEE_tx_excol", IEEE_T_EXCOL },
2457*4882a593Smuzhiyun { "IEEE_tx_macerr", IEEE_T_MACERR },
2458*4882a593Smuzhiyun { "IEEE_tx_cserr", IEEE_T_CSERR },
2459*4882a593Smuzhiyun { "IEEE_tx_sqe", IEEE_T_SQE },
2460*4882a593Smuzhiyun { "IEEE_tx_fdxfc", IEEE_T_FDXFC },
2461*4882a593Smuzhiyun { "IEEE_tx_octets_ok", IEEE_T_OCTETS_OK },
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun /* RMON RX */
2464*4882a593Smuzhiyun { "rx_packets", RMON_R_PACKETS },
2465*4882a593Smuzhiyun { "rx_broadcast", RMON_R_BC_PKT },
2466*4882a593Smuzhiyun { "rx_multicast", RMON_R_MC_PKT },
2467*4882a593Smuzhiyun { "rx_crc_errors", RMON_R_CRC_ALIGN },
2468*4882a593Smuzhiyun { "rx_undersize", RMON_R_UNDERSIZE },
2469*4882a593Smuzhiyun { "rx_oversize", RMON_R_OVERSIZE },
2470*4882a593Smuzhiyun { "rx_fragment", RMON_R_FRAG },
2471*4882a593Smuzhiyun { "rx_jabber", RMON_R_JAB },
2472*4882a593Smuzhiyun { "rx_64byte", RMON_R_P64 },
2473*4882a593Smuzhiyun { "rx_65to127byte", RMON_R_P65TO127 },
2474*4882a593Smuzhiyun { "rx_128to255byte", RMON_R_P128TO255 },
2475*4882a593Smuzhiyun { "rx_256to511byte", RMON_R_P256TO511 },
2476*4882a593Smuzhiyun { "rx_512to1023byte", RMON_R_P512TO1023 },
2477*4882a593Smuzhiyun { "rx_1024to2047byte", RMON_R_P1024TO2047 },
2478*4882a593Smuzhiyun { "rx_GTE2048byte", RMON_R_P_GTE2048 },
2479*4882a593Smuzhiyun { "rx_octets", RMON_R_OCTETS },
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun /* IEEE RX */
2482*4882a593Smuzhiyun { "IEEE_rx_drop", IEEE_R_DROP },
2483*4882a593Smuzhiyun { "IEEE_rx_frame_ok", IEEE_R_FRAME_OK },
2484*4882a593Smuzhiyun { "IEEE_rx_crc", IEEE_R_CRC },
2485*4882a593Smuzhiyun { "IEEE_rx_align", IEEE_R_ALIGN },
2486*4882a593Smuzhiyun { "IEEE_rx_macerr", IEEE_R_MACERR },
2487*4882a593Smuzhiyun { "IEEE_rx_fdxfc", IEEE_R_FDXFC },
2488*4882a593Smuzhiyun { "IEEE_rx_octets_ok", IEEE_R_OCTETS_OK },
2489*4882a593Smuzhiyun };
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun #define FEC_STATS_SIZE (ARRAY_SIZE(fec_stats) * sizeof(u64))
2492*4882a593Smuzhiyun
fec_enet_update_ethtool_stats(struct net_device * dev)2493*4882a593Smuzhiyun static void fec_enet_update_ethtool_stats(struct net_device *dev)
2494*4882a593Smuzhiyun {
2495*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(dev);
2496*4882a593Smuzhiyun int i;
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fec_stats); i++)
2499*4882a593Smuzhiyun fep->ethtool_stats[i] = readl(fep->hwp + fec_stats[i].offset);
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun
fec_enet_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)2502*4882a593Smuzhiyun static void fec_enet_get_ethtool_stats(struct net_device *dev,
2503*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
2504*4882a593Smuzhiyun {
2505*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(dev);
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun if (netif_running(dev))
2508*4882a593Smuzhiyun fec_enet_update_ethtool_stats(dev);
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun memcpy(data, fep->ethtool_stats, FEC_STATS_SIZE);
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun
fec_enet_get_strings(struct net_device * netdev,u32 stringset,u8 * data)2513*4882a593Smuzhiyun static void fec_enet_get_strings(struct net_device *netdev,
2514*4882a593Smuzhiyun u32 stringset, u8 *data)
2515*4882a593Smuzhiyun {
2516*4882a593Smuzhiyun int i;
2517*4882a593Smuzhiyun switch (stringset) {
2518*4882a593Smuzhiyun case ETH_SS_STATS:
2519*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fec_stats); i++)
2520*4882a593Smuzhiyun memcpy(data + i * ETH_GSTRING_LEN,
2521*4882a593Smuzhiyun fec_stats[i].name, ETH_GSTRING_LEN);
2522*4882a593Smuzhiyun break;
2523*4882a593Smuzhiyun }
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun
fec_enet_get_sset_count(struct net_device * dev,int sset)2526*4882a593Smuzhiyun static int fec_enet_get_sset_count(struct net_device *dev, int sset)
2527*4882a593Smuzhiyun {
2528*4882a593Smuzhiyun switch (sset) {
2529*4882a593Smuzhiyun case ETH_SS_STATS:
2530*4882a593Smuzhiyun return ARRAY_SIZE(fec_stats);
2531*4882a593Smuzhiyun default:
2532*4882a593Smuzhiyun return -EOPNOTSUPP;
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun
fec_enet_clear_ethtool_stats(struct net_device * dev)2536*4882a593Smuzhiyun static void fec_enet_clear_ethtool_stats(struct net_device *dev)
2537*4882a593Smuzhiyun {
2538*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(dev);
2539*4882a593Smuzhiyun int i;
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun /* Disable MIB statistics counters */
2542*4882a593Smuzhiyun writel(FEC_MIB_CTRLSTAT_DISABLE, fep->hwp + FEC_MIB_CTRLSTAT);
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fec_stats); i++)
2545*4882a593Smuzhiyun writel(0, fep->hwp + fec_stats[i].offset);
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun /* Don't disable MIB statistics counters */
2548*4882a593Smuzhiyun writel(0, fep->hwp + FEC_MIB_CTRLSTAT);
2549*4882a593Smuzhiyun }
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun #else /* !defined(CONFIG_M5272) */
2552*4882a593Smuzhiyun #define FEC_STATS_SIZE 0
fec_enet_update_ethtool_stats(struct net_device * dev)2553*4882a593Smuzhiyun static inline void fec_enet_update_ethtool_stats(struct net_device *dev)
2554*4882a593Smuzhiyun {
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun
fec_enet_clear_ethtool_stats(struct net_device * dev)2557*4882a593Smuzhiyun static inline void fec_enet_clear_ethtool_stats(struct net_device *dev)
2558*4882a593Smuzhiyun {
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun #endif /* !defined(CONFIG_M5272) */
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun /* ITR clock source is enet system clock (clk_ahb).
2563*4882a593Smuzhiyun * TCTT unit is cycle_ns * 64 cycle
2564*4882a593Smuzhiyun * So, the ICTT value = X us / (cycle_ns * 64)
2565*4882a593Smuzhiyun */
fec_enet_us_to_itr_clock(struct net_device * ndev,int us)2566*4882a593Smuzhiyun static int fec_enet_us_to_itr_clock(struct net_device *ndev, int us)
2567*4882a593Smuzhiyun {
2568*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun return us * (fep->itr_clk_rate / 64000) / 1000;
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun /* Set threshold for interrupt coalescing */
fec_enet_itr_coal_set(struct net_device * ndev)2574*4882a593Smuzhiyun static void fec_enet_itr_coal_set(struct net_device *ndev)
2575*4882a593Smuzhiyun {
2576*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2577*4882a593Smuzhiyun int rx_itr, tx_itr;
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun /* Must be greater than zero to avoid unpredictable behavior */
2580*4882a593Smuzhiyun if (!fep->rx_time_itr || !fep->rx_pkts_itr ||
2581*4882a593Smuzhiyun !fep->tx_time_itr || !fep->tx_pkts_itr)
2582*4882a593Smuzhiyun return;
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun /* Select enet system clock as Interrupt Coalescing
2585*4882a593Smuzhiyun * timer Clock Source
2586*4882a593Smuzhiyun */
2587*4882a593Smuzhiyun rx_itr = FEC_ITR_CLK_SEL;
2588*4882a593Smuzhiyun tx_itr = FEC_ITR_CLK_SEL;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun /* set ICFT and ICTT */
2591*4882a593Smuzhiyun rx_itr |= FEC_ITR_ICFT(fep->rx_pkts_itr);
2592*4882a593Smuzhiyun rx_itr |= FEC_ITR_ICTT(fec_enet_us_to_itr_clock(ndev, fep->rx_time_itr));
2593*4882a593Smuzhiyun tx_itr |= FEC_ITR_ICFT(fep->tx_pkts_itr);
2594*4882a593Smuzhiyun tx_itr |= FEC_ITR_ICTT(fec_enet_us_to_itr_clock(ndev, fep->tx_time_itr));
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun rx_itr |= FEC_ITR_EN;
2597*4882a593Smuzhiyun tx_itr |= FEC_ITR_EN;
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun writel(tx_itr, fep->hwp + FEC_TXIC0);
2600*4882a593Smuzhiyun writel(rx_itr, fep->hwp + FEC_RXIC0);
2601*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_AVB) {
2602*4882a593Smuzhiyun writel(tx_itr, fep->hwp + FEC_TXIC1);
2603*4882a593Smuzhiyun writel(rx_itr, fep->hwp + FEC_RXIC1);
2604*4882a593Smuzhiyun writel(tx_itr, fep->hwp + FEC_TXIC2);
2605*4882a593Smuzhiyun writel(rx_itr, fep->hwp + FEC_RXIC2);
2606*4882a593Smuzhiyun }
2607*4882a593Smuzhiyun }
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun static int
fec_enet_get_coalesce(struct net_device * ndev,struct ethtool_coalesce * ec)2610*4882a593Smuzhiyun fec_enet_get_coalesce(struct net_device *ndev, struct ethtool_coalesce *ec)
2611*4882a593Smuzhiyun {
2612*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun if (!(fep->quirks & FEC_QUIRK_HAS_COALESCE))
2615*4882a593Smuzhiyun return -EOPNOTSUPP;
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun ec->rx_coalesce_usecs = fep->rx_time_itr;
2618*4882a593Smuzhiyun ec->rx_max_coalesced_frames = fep->rx_pkts_itr;
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun ec->tx_coalesce_usecs = fep->tx_time_itr;
2621*4882a593Smuzhiyun ec->tx_max_coalesced_frames = fep->tx_pkts_itr;
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun return 0;
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun static int
fec_enet_set_coalesce(struct net_device * ndev,struct ethtool_coalesce * ec)2627*4882a593Smuzhiyun fec_enet_set_coalesce(struct net_device *ndev, struct ethtool_coalesce *ec)
2628*4882a593Smuzhiyun {
2629*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2630*4882a593Smuzhiyun struct device *dev = &fep->pdev->dev;
2631*4882a593Smuzhiyun unsigned int cycle;
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun if (!(fep->quirks & FEC_QUIRK_HAS_COALESCE))
2634*4882a593Smuzhiyun return -EOPNOTSUPP;
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun if (ec->rx_max_coalesced_frames > 255) {
2637*4882a593Smuzhiyun dev_err(dev, "Rx coalesced frames exceed hardware limitation\n");
2638*4882a593Smuzhiyun return -EINVAL;
2639*4882a593Smuzhiyun }
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun if (ec->tx_max_coalesced_frames > 255) {
2642*4882a593Smuzhiyun dev_err(dev, "Tx coalesced frame exceed hardware limitation\n");
2643*4882a593Smuzhiyun return -EINVAL;
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun cycle = fec_enet_us_to_itr_clock(ndev, ec->rx_coalesce_usecs);
2647*4882a593Smuzhiyun if (cycle > 0xFFFF) {
2648*4882a593Smuzhiyun dev_err(dev, "Rx coalesced usec exceed hardware limitation\n");
2649*4882a593Smuzhiyun return -EINVAL;
2650*4882a593Smuzhiyun }
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun cycle = fec_enet_us_to_itr_clock(ndev, ec->tx_coalesce_usecs);
2653*4882a593Smuzhiyun if (cycle > 0xFFFF) {
2654*4882a593Smuzhiyun dev_err(dev, "Tx coalesced usec exceed hardware limitation\n");
2655*4882a593Smuzhiyun return -EINVAL;
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun fep->rx_time_itr = ec->rx_coalesce_usecs;
2659*4882a593Smuzhiyun fep->rx_pkts_itr = ec->rx_max_coalesced_frames;
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun fep->tx_time_itr = ec->tx_coalesce_usecs;
2662*4882a593Smuzhiyun fep->tx_pkts_itr = ec->tx_max_coalesced_frames;
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun fec_enet_itr_coal_set(ndev);
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun return 0;
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
fec_enet_itr_coal_init(struct net_device * ndev)2669*4882a593Smuzhiyun static void fec_enet_itr_coal_init(struct net_device *ndev)
2670*4882a593Smuzhiyun {
2671*4882a593Smuzhiyun struct ethtool_coalesce ec;
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun ec.rx_coalesce_usecs = FEC_ITR_ICTT_DEFAULT;
2674*4882a593Smuzhiyun ec.rx_max_coalesced_frames = FEC_ITR_ICFT_DEFAULT;
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun ec.tx_coalesce_usecs = FEC_ITR_ICTT_DEFAULT;
2677*4882a593Smuzhiyun ec.tx_max_coalesced_frames = FEC_ITR_ICFT_DEFAULT;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun fec_enet_set_coalesce(ndev, &ec);
2680*4882a593Smuzhiyun }
2681*4882a593Smuzhiyun
fec_enet_get_tunable(struct net_device * netdev,const struct ethtool_tunable * tuna,void * data)2682*4882a593Smuzhiyun static int fec_enet_get_tunable(struct net_device *netdev,
2683*4882a593Smuzhiyun const struct ethtool_tunable *tuna,
2684*4882a593Smuzhiyun void *data)
2685*4882a593Smuzhiyun {
2686*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(netdev);
2687*4882a593Smuzhiyun int ret = 0;
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun switch (tuna->id) {
2690*4882a593Smuzhiyun case ETHTOOL_RX_COPYBREAK:
2691*4882a593Smuzhiyun *(u32 *)data = fep->rx_copybreak;
2692*4882a593Smuzhiyun break;
2693*4882a593Smuzhiyun default:
2694*4882a593Smuzhiyun ret = -EINVAL;
2695*4882a593Smuzhiyun break;
2696*4882a593Smuzhiyun }
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun return ret;
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun
fec_enet_set_tunable(struct net_device * netdev,const struct ethtool_tunable * tuna,const void * data)2701*4882a593Smuzhiyun static int fec_enet_set_tunable(struct net_device *netdev,
2702*4882a593Smuzhiyun const struct ethtool_tunable *tuna,
2703*4882a593Smuzhiyun const void *data)
2704*4882a593Smuzhiyun {
2705*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(netdev);
2706*4882a593Smuzhiyun int ret = 0;
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun switch (tuna->id) {
2709*4882a593Smuzhiyun case ETHTOOL_RX_COPYBREAK:
2710*4882a593Smuzhiyun fep->rx_copybreak = *(u32 *)data;
2711*4882a593Smuzhiyun break;
2712*4882a593Smuzhiyun default:
2713*4882a593Smuzhiyun ret = -EINVAL;
2714*4882a593Smuzhiyun break;
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun return ret;
2718*4882a593Smuzhiyun }
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun static void
fec_enet_get_wol(struct net_device * ndev,struct ethtool_wolinfo * wol)2721*4882a593Smuzhiyun fec_enet_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2722*4882a593Smuzhiyun {
2723*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun if (fep->wol_flag & FEC_WOL_HAS_MAGIC_PACKET) {
2726*4882a593Smuzhiyun wol->supported = WAKE_MAGIC;
2727*4882a593Smuzhiyun wol->wolopts = fep->wol_flag & FEC_WOL_FLAG_ENABLE ? WAKE_MAGIC : 0;
2728*4882a593Smuzhiyun } else {
2729*4882a593Smuzhiyun wol->supported = wol->wolopts = 0;
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun static int
fec_enet_set_wol(struct net_device * ndev,struct ethtool_wolinfo * wol)2734*4882a593Smuzhiyun fec_enet_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2737*4882a593Smuzhiyun
2738*4882a593Smuzhiyun if (!(fep->wol_flag & FEC_WOL_HAS_MAGIC_PACKET))
2739*4882a593Smuzhiyun return -EINVAL;
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun if (wol->wolopts & ~WAKE_MAGIC)
2742*4882a593Smuzhiyun return -EINVAL;
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun device_set_wakeup_enable(&ndev->dev, wol->wolopts & WAKE_MAGIC);
2745*4882a593Smuzhiyun if (device_may_wakeup(&ndev->dev)) {
2746*4882a593Smuzhiyun fep->wol_flag |= FEC_WOL_FLAG_ENABLE;
2747*4882a593Smuzhiyun if (fep->irq[0] > 0)
2748*4882a593Smuzhiyun enable_irq_wake(fep->irq[0]);
2749*4882a593Smuzhiyun } else {
2750*4882a593Smuzhiyun fep->wol_flag &= (~FEC_WOL_FLAG_ENABLE);
2751*4882a593Smuzhiyun if (fep->irq[0] > 0)
2752*4882a593Smuzhiyun disable_irq_wake(fep->irq[0]);
2753*4882a593Smuzhiyun }
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun return 0;
2756*4882a593Smuzhiyun }
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun static const struct ethtool_ops fec_enet_ethtool_ops = {
2759*4882a593Smuzhiyun .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
2760*4882a593Smuzhiyun ETHTOOL_COALESCE_MAX_FRAMES,
2761*4882a593Smuzhiyun .get_drvinfo = fec_enet_get_drvinfo,
2762*4882a593Smuzhiyun .get_regs_len = fec_enet_get_regs_len,
2763*4882a593Smuzhiyun .get_regs = fec_enet_get_regs,
2764*4882a593Smuzhiyun .nway_reset = phy_ethtool_nway_reset,
2765*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
2766*4882a593Smuzhiyun .get_coalesce = fec_enet_get_coalesce,
2767*4882a593Smuzhiyun .set_coalesce = fec_enet_set_coalesce,
2768*4882a593Smuzhiyun #ifndef CONFIG_M5272
2769*4882a593Smuzhiyun .get_pauseparam = fec_enet_get_pauseparam,
2770*4882a593Smuzhiyun .set_pauseparam = fec_enet_set_pauseparam,
2771*4882a593Smuzhiyun .get_strings = fec_enet_get_strings,
2772*4882a593Smuzhiyun .get_ethtool_stats = fec_enet_get_ethtool_stats,
2773*4882a593Smuzhiyun .get_sset_count = fec_enet_get_sset_count,
2774*4882a593Smuzhiyun #endif
2775*4882a593Smuzhiyun .get_ts_info = fec_enet_get_ts_info,
2776*4882a593Smuzhiyun .get_tunable = fec_enet_get_tunable,
2777*4882a593Smuzhiyun .set_tunable = fec_enet_set_tunable,
2778*4882a593Smuzhiyun .get_wol = fec_enet_get_wol,
2779*4882a593Smuzhiyun .set_wol = fec_enet_set_wol,
2780*4882a593Smuzhiyun .get_link_ksettings = phy_ethtool_get_link_ksettings,
2781*4882a593Smuzhiyun .set_link_ksettings = phy_ethtool_set_link_ksettings,
2782*4882a593Smuzhiyun };
2783*4882a593Smuzhiyun
fec_enet_ioctl(struct net_device * ndev,struct ifreq * rq,int cmd)2784*4882a593Smuzhiyun static int fec_enet_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
2785*4882a593Smuzhiyun {
2786*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2787*4882a593Smuzhiyun struct phy_device *phydev = ndev->phydev;
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun if (!netif_running(ndev))
2790*4882a593Smuzhiyun return -EINVAL;
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun if (!phydev)
2793*4882a593Smuzhiyun return -ENODEV;
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun if (fep->bufdesc_ex) {
2796*4882a593Smuzhiyun bool use_fec_hwts = !phy_has_hwtstamp(phydev);
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun if (cmd == SIOCSHWTSTAMP) {
2799*4882a593Smuzhiyun if (use_fec_hwts)
2800*4882a593Smuzhiyun return fec_ptp_set(ndev, rq);
2801*4882a593Smuzhiyun fec_ptp_disable_hwts(ndev);
2802*4882a593Smuzhiyun } else if (cmd == SIOCGHWTSTAMP) {
2803*4882a593Smuzhiyun if (use_fec_hwts)
2804*4882a593Smuzhiyun return fec_ptp_get(ndev, rq);
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun return phy_mii_ioctl(phydev, rq, cmd);
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun
fec_enet_free_buffers(struct net_device * ndev)2811*4882a593Smuzhiyun static void fec_enet_free_buffers(struct net_device *ndev)
2812*4882a593Smuzhiyun {
2813*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2814*4882a593Smuzhiyun unsigned int i;
2815*4882a593Smuzhiyun struct sk_buff *skb;
2816*4882a593Smuzhiyun struct bufdesc *bdp;
2817*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
2818*4882a593Smuzhiyun struct fec_enet_priv_rx_q *rxq;
2819*4882a593Smuzhiyun unsigned int q;
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun for (q = 0; q < fep->num_rx_queues; q++) {
2822*4882a593Smuzhiyun rxq = fep->rx_queue[q];
2823*4882a593Smuzhiyun bdp = rxq->bd.base;
2824*4882a593Smuzhiyun for (i = 0; i < rxq->bd.ring_size; i++) {
2825*4882a593Smuzhiyun skb = rxq->rx_skbuff[i];
2826*4882a593Smuzhiyun rxq->rx_skbuff[i] = NULL;
2827*4882a593Smuzhiyun if (skb) {
2828*4882a593Smuzhiyun dma_unmap_single(&fep->pdev->dev,
2829*4882a593Smuzhiyun fec32_to_cpu(bdp->cbd_bufaddr),
2830*4882a593Smuzhiyun FEC_ENET_RX_FRSIZE - fep->rx_align,
2831*4882a593Smuzhiyun DMA_FROM_DEVICE);
2832*4882a593Smuzhiyun dev_kfree_skb(skb);
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &rxq->bd);
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun for (q = 0; q < fep->num_tx_queues; q++) {
2839*4882a593Smuzhiyun txq = fep->tx_queue[q];
2840*4882a593Smuzhiyun for (i = 0; i < txq->bd.ring_size; i++) {
2841*4882a593Smuzhiyun kfree(txq->tx_bounce[i]);
2842*4882a593Smuzhiyun txq->tx_bounce[i] = NULL;
2843*4882a593Smuzhiyun skb = txq->tx_skbuff[i];
2844*4882a593Smuzhiyun txq->tx_skbuff[i] = NULL;
2845*4882a593Smuzhiyun dev_kfree_skb(skb);
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun }
2848*4882a593Smuzhiyun }
2849*4882a593Smuzhiyun
fec_enet_free_queue(struct net_device * ndev)2850*4882a593Smuzhiyun static void fec_enet_free_queue(struct net_device *ndev)
2851*4882a593Smuzhiyun {
2852*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2853*4882a593Smuzhiyun int i;
2854*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun for (i = 0; i < fep->num_tx_queues; i++)
2857*4882a593Smuzhiyun if (fep->tx_queue[i] && fep->tx_queue[i]->tso_hdrs) {
2858*4882a593Smuzhiyun txq = fep->tx_queue[i];
2859*4882a593Smuzhiyun dma_free_coherent(&fep->pdev->dev,
2860*4882a593Smuzhiyun txq->bd.ring_size * TSO_HEADER_SIZE,
2861*4882a593Smuzhiyun txq->tso_hdrs,
2862*4882a593Smuzhiyun txq->tso_hdrs_dma);
2863*4882a593Smuzhiyun }
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun for (i = 0; i < fep->num_rx_queues; i++)
2866*4882a593Smuzhiyun kfree(fep->rx_queue[i]);
2867*4882a593Smuzhiyun for (i = 0; i < fep->num_tx_queues; i++)
2868*4882a593Smuzhiyun kfree(fep->tx_queue[i]);
2869*4882a593Smuzhiyun }
2870*4882a593Smuzhiyun
fec_enet_alloc_queue(struct net_device * ndev)2871*4882a593Smuzhiyun static int fec_enet_alloc_queue(struct net_device *ndev)
2872*4882a593Smuzhiyun {
2873*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2874*4882a593Smuzhiyun int i;
2875*4882a593Smuzhiyun int ret = 0;
2876*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
2877*4882a593Smuzhiyun
2878*4882a593Smuzhiyun for (i = 0; i < fep->num_tx_queues; i++) {
2879*4882a593Smuzhiyun txq = kzalloc(sizeof(*txq), GFP_KERNEL);
2880*4882a593Smuzhiyun if (!txq) {
2881*4882a593Smuzhiyun ret = -ENOMEM;
2882*4882a593Smuzhiyun goto alloc_failed;
2883*4882a593Smuzhiyun }
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun fep->tx_queue[i] = txq;
2886*4882a593Smuzhiyun txq->bd.ring_size = TX_RING_SIZE;
2887*4882a593Smuzhiyun fep->total_tx_ring_size += fep->tx_queue[i]->bd.ring_size;
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun txq->tx_stop_threshold = FEC_MAX_SKB_DESCS;
2890*4882a593Smuzhiyun txq->tx_wake_threshold =
2891*4882a593Smuzhiyun (txq->bd.ring_size - txq->tx_stop_threshold) / 2;
2892*4882a593Smuzhiyun
2893*4882a593Smuzhiyun txq->tso_hdrs = dma_alloc_coherent(&fep->pdev->dev,
2894*4882a593Smuzhiyun txq->bd.ring_size * TSO_HEADER_SIZE,
2895*4882a593Smuzhiyun &txq->tso_hdrs_dma,
2896*4882a593Smuzhiyun GFP_KERNEL);
2897*4882a593Smuzhiyun if (!txq->tso_hdrs) {
2898*4882a593Smuzhiyun ret = -ENOMEM;
2899*4882a593Smuzhiyun goto alloc_failed;
2900*4882a593Smuzhiyun }
2901*4882a593Smuzhiyun }
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun for (i = 0; i < fep->num_rx_queues; i++) {
2904*4882a593Smuzhiyun fep->rx_queue[i] = kzalloc(sizeof(*fep->rx_queue[i]),
2905*4882a593Smuzhiyun GFP_KERNEL);
2906*4882a593Smuzhiyun if (!fep->rx_queue[i]) {
2907*4882a593Smuzhiyun ret = -ENOMEM;
2908*4882a593Smuzhiyun goto alloc_failed;
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun fep->rx_queue[i]->bd.ring_size = RX_RING_SIZE;
2912*4882a593Smuzhiyun fep->total_rx_ring_size += fep->rx_queue[i]->bd.ring_size;
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun return ret;
2915*4882a593Smuzhiyun
2916*4882a593Smuzhiyun alloc_failed:
2917*4882a593Smuzhiyun fec_enet_free_queue(ndev);
2918*4882a593Smuzhiyun return ret;
2919*4882a593Smuzhiyun }
2920*4882a593Smuzhiyun
2921*4882a593Smuzhiyun static int
fec_enet_alloc_rxq_buffers(struct net_device * ndev,unsigned int queue)2922*4882a593Smuzhiyun fec_enet_alloc_rxq_buffers(struct net_device *ndev, unsigned int queue)
2923*4882a593Smuzhiyun {
2924*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2925*4882a593Smuzhiyun unsigned int i;
2926*4882a593Smuzhiyun struct sk_buff *skb;
2927*4882a593Smuzhiyun struct bufdesc *bdp;
2928*4882a593Smuzhiyun struct fec_enet_priv_rx_q *rxq;
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun rxq = fep->rx_queue[queue];
2931*4882a593Smuzhiyun bdp = rxq->bd.base;
2932*4882a593Smuzhiyun for (i = 0; i < rxq->bd.ring_size; i++) {
2933*4882a593Smuzhiyun skb = netdev_alloc_skb(ndev, FEC_ENET_RX_FRSIZE);
2934*4882a593Smuzhiyun if (!skb)
2935*4882a593Smuzhiyun goto err_alloc;
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun if (fec_enet_new_rxbdp(ndev, bdp, skb)) {
2938*4882a593Smuzhiyun dev_kfree_skb(skb);
2939*4882a593Smuzhiyun goto err_alloc;
2940*4882a593Smuzhiyun }
2941*4882a593Smuzhiyun
2942*4882a593Smuzhiyun rxq->rx_skbuff[i] = skb;
2943*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(BD_ENET_RX_EMPTY);
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun if (fep->bufdesc_ex) {
2946*4882a593Smuzhiyun struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
2947*4882a593Smuzhiyun ebdp->cbd_esc = cpu_to_fec32(BD_ENET_RX_INT);
2948*4882a593Smuzhiyun }
2949*4882a593Smuzhiyun
2950*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &rxq->bd);
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun
2953*4882a593Smuzhiyun /* Set the last buffer to wrap. */
2954*4882a593Smuzhiyun bdp = fec_enet_get_prevdesc(bdp, &rxq->bd);
2955*4882a593Smuzhiyun bdp->cbd_sc |= cpu_to_fec16(BD_SC_WRAP);
2956*4882a593Smuzhiyun return 0;
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun err_alloc:
2959*4882a593Smuzhiyun fec_enet_free_buffers(ndev);
2960*4882a593Smuzhiyun return -ENOMEM;
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun static int
fec_enet_alloc_txq_buffers(struct net_device * ndev,unsigned int queue)2964*4882a593Smuzhiyun fec_enet_alloc_txq_buffers(struct net_device *ndev, unsigned int queue)
2965*4882a593Smuzhiyun {
2966*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
2967*4882a593Smuzhiyun unsigned int i;
2968*4882a593Smuzhiyun struct bufdesc *bdp;
2969*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq;
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun txq = fep->tx_queue[queue];
2972*4882a593Smuzhiyun bdp = txq->bd.base;
2973*4882a593Smuzhiyun for (i = 0; i < txq->bd.ring_size; i++) {
2974*4882a593Smuzhiyun txq->tx_bounce[i] = kmalloc(FEC_ENET_TX_FRSIZE, GFP_KERNEL);
2975*4882a593Smuzhiyun if (!txq->tx_bounce[i])
2976*4882a593Smuzhiyun goto err_alloc;
2977*4882a593Smuzhiyun
2978*4882a593Smuzhiyun bdp->cbd_sc = cpu_to_fec16(0);
2979*4882a593Smuzhiyun bdp->cbd_bufaddr = cpu_to_fec32(0);
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun if (fep->bufdesc_ex) {
2982*4882a593Smuzhiyun struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
2983*4882a593Smuzhiyun ebdp->cbd_esc = cpu_to_fec32(BD_ENET_TX_INT);
2984*4882a593Smuzhiyun }
2985*4882a593Smuzhiyun
2986*4882a593Smuzhiyun bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
2987*4882a593Smuzhiyun }
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun /* Set the last buffer to wrap. */
2990*4882a593Smuzhiyun bdp = fec_enet_get_prevdesc(bdp, &txq->bd);
2991*4882a593Smuzhiyun bdp->cbd_sc |= cpu_to_fec16(BD_SC_WRAP);
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun return 0;
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun err_alloc:
2996*4882a593Smuzhiyun fec_enet_free_buffers(ndev);
2997*4882a593Smuzhiyun return -ENOMEM;
2998*4882a593Smuzhiyun }
2999*4882a593Smuzhiyun
fec_enet_alloc_buffers(struct net_device * ndev)3000*4882a593Smuzhiyun static int fec_enet_alloc_buffers(struct net_device *ndev)
3001*4882a593Smuzhiyun {
3002*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3003*4882a593Smuzhiyun unsigned int i;
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun for (i = 0; i < fep->num_rx_queues; i++)
3006*4882a593Smuzhiyun if (fec_enet_alloc_rxq_buffers(ndev, i))
3007*4882a593Smuzhiyun return -ENOMEM;
3008*4882a593Smuzhiyun
3009*4882a593Smuzhiyun for (i = 0; i < fep->num_tx_queues; i++)
3010*4882a593Smuzhiyun if (fec_enet_alloc_txq_buffers(ndev, i))
3011*4882a593Smuzhiyun return -ENOMEM;
3012*4882a593Smuzhiyun return 0;
3013*4882a593Smuzhiyun }
3014*4882a593Smuzhiyun
3015*4882a593Smuzhiyun static int
fec_enet_open(struct net_device * ndev)3016*4882a593Smuzhiyun fec_enet_open(struct net_device *ndev)
3017*4882a593Smuzhiyun {
3018*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3019*4882a593Smuzhiyun int ret;
3020*4882a593Smuzhiyun bool reset_again;
3021*4882a593Smuzhiyun
3022*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(&fep->pdev->dev);
3023*4882a593Smuzhiyun if (ret < 0)
3024*4882a593Smuzhiyun return ret;
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun pinctrl_pm_select_default_state(&fep->pdev->dev);
3027*4882a593Smuzhiyun ret = fec_enet_clk_enable(ndev, true);
3028*4882a593Smuzhiyun if (ret)
3029*4882a593Smuzhiyun goto clk_enable;
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun /* During the first fec_enet_open call the PHY isn't probed at this
3032*4882a593Smuzhiyun * point. Therefore the phy_reset_after_clk_enable() call within
3033*4882a593Smuzhiyun * fec_enet_clk_enable() fails. As we need this reset in order to be
3034*4882a593Smuzhiyun * sure the PHY is working correctly we check if we need to reset again
3035*4882a593Smuzhiyun * later when the PHY is probed
3036*4882a593Smuzhiyun */
3037*4882a593Smuzhiyun if (ndev->phydev && ndev->phydev->drv)
3038*4882a593Smuzhiyun reset_again = false;
3039*4882a593Smuzhiyun else
3040*4882a593Smuzhiyun reset_again = true;
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun /* I should reset the ring buffers here, but I don't yet know
3043*4882a593Smuzhiyun * a simple way to do that.
3044*4882a593Smuzhiyun */
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun ret = fec_enet_alloc_buffers(ndev);
3047*4882a593Smuzhiyun if (ret)
3048*4882a593Smuzhiyun goto err_enet_alloc;
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun /* Init MAC prior to mii bus probe */
3051*4882a593Smuzhiyun fec_restart(ndev);
3052*4882a593Smuzhiyun
3053*4882a593Smuzhiyun /* Call phy_reset_after_clk_enable() again if it failed during
3054*4882a593Smuzhiyun * phy_reset_after_clk_enable() before because the PHY wasn't probed.
3055*4882a593Smuzhiyun */
3056*4882a593Smuzhiyun if (reset_again)
3057*4882a593Smuzhiyun fec_enet_phy_reset_after_clk_enable(ndev);
3058*4882a593Smuzhiyun
3059*4882a593Smuzhiyun /* Probe and connect to PHY when open the interface */
3060*4882a593Smuzhiyun ret = fec_enet_mii_probe(ndev);
3061*4882a593Smuzhiyun if (ret)
3062*4882a593Smuzhiyun goto err_enet_mii_probe;
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_ERR006687)
3065*4882a593Smuzhiyun imx6q_cpuidle_fec_irqs_used();
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun napi_enable(&fep->napi);
3068*4882a593Smuzhiyun phy_start(ndev->phydev);
3069*4882a593Smuzhiyun netif_tx_start_all_queues(ndev);
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun device_set_wakeup_enable(&ndev->dev, fep->wol_flag &
3072*4882a593Smuzhiyun FEC_WOL_FLAG_ENABLE);
3073*4882a593Smuzhiyun
3074*4882a593Smuzhiyun return 0;
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun err_enet_mii_probe:
3077*4882a593Smuzhiyun fec_enet_free_buffers(ndev);
3078*4882a593Smuzhiyun err_enet_alloc:
3079*4882a593Smuzhiyun fec_enet_clk_enable(ndev, false);
3080*4882a593Smuzhiyun clk_enable:
3081*4882a593Smuzhiyun pm_runtime_mark_last_busy(&fep->pdev->dev);
3082*4882a593Smuzhiyun pm_runtime_put_autosuspend(&fep->pdev->dev);
3083*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(&fep->pdev->dev);
3084*4882a593Smuzhiyun return ret;
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun static int
fec_enet_close(struct net_device * ndev)3088*4882a593Smuzhiyun fec_enet_close(struct net_device *ndev)
3089*4882a593Smuzhiyun {
3090*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun phy_stop(ndev->phydev);
3093*4882a593Smuzhiyun
3094*4882a593Smuzhiyun if (netif_device_present(ndev)) {
3095*4882a593Smuzhiyun napi_disable(&fep->napi);
3096*4882a593Smuzhiyun netif_tx_disable(ndev);
3097*4882a593Smuzhiyun fec_stop(ndev);
3098*4882a593Smuzhiyun }
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun phy_disconnect(ndev->phydev);
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_ERR006687)
3103*4882a593Smuzhiyun imx6q_cpuidle_fec_irqs_unused();
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun fec_enet_update_ethtool_stats(ndev);
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun fec_enet_clk_enable(ndev, false);
3108*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(&fep->pdev->dev);
3109*4882a593Smuzhiyun pm_runtime_mark_last_busy(&fep->pdev->dev);
3110*4882a593Smuzhiyun pm_runtime_put_autosuspend(&fep->pdev->dev);
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun fec_enet_free_buffers(ndev);
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun return 0;
3115*4882a593Smuzhiyun }
3116*4882a593Smuzhiyun
3117*4882a593Smuzhiyun /* Set or clear the multicast filter for this adaptor.
3118*4882a593Smuzhiyun * Skeleton taken from sunlance driver.
3119*4882a593Smuzhiyun * The CPM Ethernet implementation allows Multicast as well as individual
3120*4882a593Smuzhiyun * MAC address filtering. Some of the drivers check to make sure it is
3121*4882a593Smuzhiyun * a group multicast address, and discard those that are not. I guess I
3122*4882a593Smuzhiyun * will do the same for now, but just remove the test if you want
3123*4882a593Smuzhiyun * individual filtering as well (do the upper net layers want or support
3124*4882a593Smuzhiyun * this kind of feature?).
3125*4882a593Smuzhiyun */
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun #define FEC_HASH_BITS 6 /* #bits in hash */
3128*4882a593Smuzhiyun
set_multicast_list(struct net_device * ndev)3129*4882a593Smuzhiyun static void set_multicast_list(struct net_device *ndev)
3130*4882a593Smuzhiyun {
3131*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3132*4882a593Smuzhiyun struct netdev_hw_addr *ha;
3133*4882a593Smuzhiyun unsigned int crc, tmp;
3134*4882a593Smuzhiyun unsigned char hash;
3135*4882a593Smuzhiyun unsigned int hash_high = 0, hash_low = 0;
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun if (ndev->flags & IFF_PROMISC) {
3138*4882a593Smuzhiyun tmp = readl(fep->hwp + FEC_R_CNTRL);
3139*4882a593Smuzhiyun tmp |= 0x8;
3140*4882a593Smuzhiyun writel(tmp, fep->hwp + FEC_R_CNTRL);
3141*4882a593Smuzhiyun return;
3142*4882a593Smuzhiyun }
3143*4882a593Smuzhiyun
3144*4882a593Smuzhiyun tmp = readl(fep->hwp + FEC_R_CNTRL);
3145*4882a593Smuzhiyun tmp &= ~0x8;
3146*4882a593Smuzhiyun writel(tmp, fep->hwp + FEC_R_CNTRL);
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun if (ndev->flags & IFF_ALLMULTI) {
3149*4882a593Smuzhiyun /* Catch all multicast addresses, so set the
3150*4882a593Smuzhiyun * filter to all 1's
3151*4882a593Smuzhiyun */
3152*4882a593Smuzhiyun writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
3153*4882a593Smuzhiyun writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun return;
3156*4882a593Smuzhiyun }
3157*4882a593Smuzhiyun
3158*4882a593Smuzhiyun /* Add the addresses in hash register */
3159*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, ndev) {
3160*4882a593Smuzhiyun /* calculate crc32 value of mac address */
3161*4882a593Smuzhiyun crc = ether_crc_le(ndev->addr_len, ha->addr);
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun /* only upper 6 bits (FEC_HASH_BITS) are used
3164*4882a593Smuzhiyun * which point to specific bit in the hash registers
3165*4882a593Smuzhiyun */
3166*4882a593Smuzhiyun hash = (crc >> (32 - FEC_HASH_BITS)) & 0x3f;
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun if (hash > 31)
3169*4882a593Smuzhiyun hash_high |= 1 << (hash - 32);
3170*4882a593Smuzhiyun else
3171*4882a593Smuzhiyun hash_low |= 1 << hash;
3172*4882a593Smuzhiyun }
3173*4882a593Smuzhiyun
3174*4882a593Smuzhiyun writel(hash_high, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
3175*4882a593Smuzhiyun writel(hash_low, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
3176*4882a593Smuzhiyun }
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun /* Set a MAC change in hardware. */
3179*4882a593Smuzhiyun static int
fec_set_mac_address(struct net_device * ndev,void * p)3180*4882a593Smuzhiyun fec_set_mac_address(struct net_device *ndev, void *p)
3181*4882a593Smuzhiyun {
3182*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3183*4882a593Smuzhiyun struct sockaddr *addr = p;
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun if (addr) {
3186*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
3187*4882a593Smuzhiyun return -EADDRNOTAVAIL;
3188*4882a593Smuzhiyun memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3189*4882a593Smuzhiyun }
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun /* Add netif status check here to avoid system hang in below case:
3192*4882a593Smuzhiyun * ifconfig ethx down; ifconfig ethx hw ether xx:xx:xx:xx:xx:xx;
3193*4882a593Smuzhiyun * After ethx down, fec all clocks are gated off and then register
3194*4882a593Smuzhiyun * access causes system hang.
3195*4882a593Smuzhiyun */
3196*4882a593Smuzhiyun if (!netif_running(ndev))
3197*4882a593Smuzhiyun return 0;
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun writel(ndev->dev_addr[3] | (ndev->dev_addr[2] << 8) |
3200*4882a593Smuzhiyun (ndev->dev_addr[1] << 16) | (ndev->dev_addr[0] << 24),
3201*4882a593Smuzhiyun fep->hwp + FEC_ADDR_LOW);
3202*4882a593Smuzhiyun writel((ndev->dev_addr[5] << 16) | (ndev->dev_addr[4] << 24),
3203*4882a593Smuzhiyun fep->hwp + FEC_ADDR_HIGH);
3204*4882a593Smuzhiyun return 0;
3205*4882a593Smuzhiyun }
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3208*4882a593Smuzhiyun /**
3209*4882a593Smuzhiyun * fec_poll_controller - FEC Poll controller function
3210*4882a593Smuzhiyun * @dev: The FEC network adapter
3211*4882a593Smuzhiyun *
3212*4882a593Smuzhiyun * Polled functionality used by netconsole and others in non interrupt mode
3213*4882a593Smuzhiyun *
3214*4882a593Smuzhiyun */
fec_poll_controller(struct net_device * dev)3215*4882a593Smuzhiyun static void fec_poll_controller(struct net_device *dev)
3216*4882a593Smuzhiyun {
3217*4882a593Smuzhiyun int i;
3218*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(dev);
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun for (i = 0; i < FEC_IRQ_NUM; i++) {
3221*4882a593Smuzhiyun if (fep->irq[i] > 0) {
3222*4882a593Smuzhiyun disable_irq(fep->irq[i]);
3223*4882a593Smuzhiyun fec_enet_interrupt(fep->irq[i], dev);
3224*4882a593Smuzhiyun enable_irq(fep->irq[i]);
3225*4882a593Smuzhiyun }
3226*4882a593Smuzhiyun }
3227*4882a593Smuzhiyun }
3228*4882a593Smuzhiyun #endif
3229*4882a593Smuzhiyun
fec_enet_set_netdev_features(struct net_device * netdev,netdev_features_t features)3230*4882a593Smuzhiyun static inline void fec_enet_set_netdev_features(struct net_device *netdev,
3231*4882a593Smuzhiyun netdev_features_t features)
3232*4882a593Smuzhiyun {
3233*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(netdev);
3234*4882a593Smuzhiyun netdev_features_t changed = features ^ netdev->features;
3235*4882a593Smuzhiyun
3236*4882a593Smuzhiyun netdev->features = features;
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun /* Receive checksum has been changed */
3239*4882a593Smuzhiyun if (changed & NETIF_F_RXCSUM) {
3240*4882a593Smuzhiyun if (features & NETIF_F_RXCSUM)
3241*4882a593Smuzhiyun fep->csum_flags |= FLAG_RX_CSUM_ENABLED;
3242*4882a593Smuzhiyun else
3243*4882a593Smuzhiyun fep->csum_flags &= ~FLAG_RX_CSUM_ENABLED;
3244*4882a593Smuzhiyun }
3245*4882a593Smuzhiyun }
3246*4882a593Smuzhiyun
fec_set_features(struct net_device * netdev,netdev_features_t features)3247*4882a593Smuzhiyun static int fec_set_features(struct net_device *netdev,
3248*4882a593Smuzhiyun netdev_features_t features)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(netdev);
3251*4882a593Smuzhiyun netdev_features_t changed = features ^ netdev->features;
3252*4882a593Smuzhiyun
3253*4882a593Smuzhiyun if (netif_running(netdev) && changed & NETIF_F_RXCSUM) {
3254*4882a593Smuzhiyun napi_disable(&fep->napi);
3255*4882a593Smuzhiyun netif_tx_lock_bh(netdev);
3256*4882a593Smuzhiyun fec_stop(netdev);
3257*4882a593Smuzhiyun fec_enet_set_netdev_features(netdev, features);
3258*4882a593Smuzhiyun fec_restart(netdev);
3259*4882a593Smuzhiyun netif_tx_wake_all_queues(netdev);
3260*4882a593Smuzhiyun netif_tx_unlock_bh(netdev);
3261*4882a593Smuzhiyun napi_enable(&fep->napi);
3262*4882a593Smuzhiyun } else {
3263*4882a593Smuzhiyun fec_enet_set_netdev_features(netdev, features);
3264*4882a593Smuzhiyun }
3265*4882a593Smuzhiyun
3266*4882a593Smuzhiyun return 0;
3267*4882a593Smuzhiyun }
3268*4882a593Smuzhiyun
fec_enet_get_raw_vlan_tci(struct sk_buff * skb)3269*4882a593Smuzhiyun static u16 fec_enet_get_raw_vlan_tci(struct sk_buff *skb)
3270*4882a593Smuzhiyun {
3271*4882a593Smuzhiyun struct vlan_ethhdr *vhdr;
3272*4882a593Smuzhiyun unsigned short vlan_TCI = 0;
3273*4882a593Smuzhiyun
3274*4882a593Smuzhiyun if (skb->protocol == htons(ETH_P_ALL)) {
3275*4882a593Smuzhiyun vhdr = (struct vlan_ethhdr *)(skb->data);
3276*4882a593Smuzhiyun vlan_TCI = ntohs(vhdr->h_vlan_TCI);
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun
3279*4882a593Smuzhiyun return vlan_TCI;
3280*4882a593Smuzhiyun }
3281*4882a593Smuzhiyun
fec_enet_select_queue(struct net_device * ndev,struct sk_buff * skb,struct net_device * sb_dev)3282*4882a593Smuzhiyun static u16 fec_enet_select_queue(struct net_device *ndev, struct sk_buff *skb,
3283*4882a593Smuzhiyun struct net_device *sb_dev)
3284*4882a593Smuzhiyun {
3285*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3286*4882a593Smuzhiyun u16 vlan_tag;
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun if (!(fep->quirks & FEC_QUIRK_HAS_AVB))
3289*4882a593Smuzhiyun return netdev_pick_tx(ndev, skb, NULL);
3290*4882a593Smuzhiyun
3291*4882a593Smuzhiyun vlan_tag = fec_enet_get_raw_vlan_tci(skb);
3292*4882a593Smuzhiyun if (!vlan_tag)
3293*4882a593Smuzhiyun return vlan_tag;
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun return fec_enet_vlan_pri_to_queue[vlan_tag >> 13];
3296*4882a593Smuzhiyun }
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun static const struct net_device_ops fec_netdev_ops = {
3299*4882a593Smuzhiyun .ndo_open = fec_enet_open,
3300*4882a593Smuzhiyun .ndo_stop = fec_enet_close,
3301*4882a593Smuzhiyun .ndo_start_xmit = fec_enet_start_xmit,
3302*4882a593Smuzhiyun .ndo_select_queue = fec_enet_select_queue,
3303*4882a593Smuzhiyun .ndo_set_rx_mode = set_multicast_list,
3304*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
3305*4882a593Smuzhiyun .ndo_tx_timeout = fec_timeout,
3306*4882a593Smuzhiyun .ndo_set_mac_address = fec_set_mac_address,
3307*4882a593Smuzhiyun .ndo_do_ioctl = fec_enet_ioctl,
3308*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3309*4882a593Smuzhiyun .ndo_poll_controller = fec_poll_controller,
3310*4882a593Smuzhiyun #endif
3311*4882a593Smuzhiyun .ndo_set_features = fec_set_features,
3312*4882a593Smuzhiyun };
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun static const unsigned short offset_des_active_rxq[] = {
3315*4882a593Smuzhiyun FEC_R_DES_ACTIVE_0, FEC_R_DES_ACTIVE_1, FEC_R_DES_ACTIVE_2
3316*4882a593Smuzhiyun };
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun static const unsigned short offset_des_active_txq[] = {
3319*4882a593Smuzhiyun FEC_X_DES_ACTIVE_0, FEC_X_DES_ACTIVE_1, FEC_X_DES_ACTIVE_2
3320*4882a593Smuzhiyun };
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun /*
3323*4882a593Smuzhiyun * XXX: We need to clean up on failure exits here.
3324*4882a593Smuzhiyun *
3325*4882a593Smuzhiyun */
fec_enet_init(struct net_device * ndev)3326*4882a593Smuzhiyun static int fec_enet_init(struct net_device *ndev)
3327*4882a593Smuzhiyun {
3328*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3329*4882a593Smuzhiyun struct bufdesc *cbd_base;
3330*4882a593Smuzhiyun dma_addr_t bd_dma;
3331*4882a593Smuzhiyun int bd_size;
3332*4882a593Smuzhiyun unsigned int i;
3333*4882a593Smuzhiyun unsigned dsize = fep->bufdesc_ex ? sizeof(struct bufdesc_ex) :
3334*4882a593Smuzhiyun sizeof(struct bufdesc);
3335*4882a593Smuzhiyun unsigned dsize_log2 = __fls(dsize);
3336*4882a593Smuzhiyun int ret;
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun WARN_ON(dsize != (1 << dsize_log2));
3339*4882a593Smuzhiyun #if defined(CONFIG_ARM) || defined(CONFIG_ARM64)
3340*4882a593Smuzhiyun fep->rx_align = 0xf;
3341*4882a593Smuzhiyun fep->tx_align = 0xf;
3342*4882a593Smuzhiyun #else
3343*4882a593Smuzhiyun fep->rx_align = 0x3;
3344*4882a593Smuzhiyun fep->tx_align = 0x3;
3345*4882a593Smuzhiyun #endif
3346*4882a593Smuzhiyun
3347*4882a593Smuzhiyun /* Check mask of the streaming and coherent API */
3348*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(&fep->pdev->dev, DMA_BIT_MASK(32));
3349*4882a593Smuzhiyun if (ret < 0) {
3350*4882a593Smuzhiyun dev_warn(&fep->pdev->dev, "No suitable DMA available\n");
3351*4882a593Smuzhiyun return ret;
3352*4882a593Smuzhiyun }
3353*4882a593Smuzhiyun
3354*4882a593Smuzhiyun ret = fec_enet_alloc_queue(ndev);
3355*4882a593Smuzhiyun if (ret)
3356*4882a593Smuzhiyun return ret;
3357*4882a593Smuzhiyun
3358*4882a593Smuzhiyun bd_size = (fep->total_tx_ring_size + fep->total_rx_ring_size) * dsize;
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun /* Allocate memory for buffer descriptors. */
3361*4882a593Smuzhiyun cbd_base = dmam_alloc_coherent(&fep->pdev->dev, bd_size, &bd_dma,
3362*4882a593Smuzhiyun GFP_KERNEL);
3363*4882a593Smuzhiyun if (!cbd_base) {
3364*4882a593Smuzhiyun ret = -ENOMEM;
3365*4882a593Smuzhiyun goto free_queue_mem;
3366*4882a593Smuzhiyun }
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun /* Get the Ethernet address */
3369*4882a593Smuzhiyun fec_get_mac(ndev);
3370*4882a593Smuzhiyun /* make sure MAC we just acquired is programmed into the hw */
3371*4882a593Smuzhiyun fec_set_mac_address(ndev, NULL);
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun /* Set receive and transmit descriptor base. */
3374*4882a593Smuzhiyun for (i = 0; i < fep->num_rx_queues; i++) {
3375*4882a593Smuzhiyun struct fec_enet_priv_rx_q *rxq = fep->rx_queue[i];
3376*4882a593Smuzhiyun unsigned size = dsize * rxq->bd.ring_size;
3377*4882a593Smuzhiyun
3378*4882a593Smuzhiyun rxq->bd.qid = i;
3379*4882a593Smuzhiyun rxq->bd.base = cbd_base;
3380*4882a593Smuzhiyun rxq->bd.cur = cbd_base;
3381*4882a593Smuzhiyun rxq->bd.dma = bd_dma;
3382*4882a593Smuzhiyun rxq->bd.dsize = dsize;
3383*4882a593Smuzhiyun rxq->bd.dsize_log2 = dsize_log2;
3384*4882a593Smuzhiyun rxq->bd.reg_desc_active = fep->hwp + offset_des_active_rxq[i];
3385*4882a593Smuzhiyun bd_dma += size;
3386*4882a593Smuzhiyun cbd_base = (struct bufdesc *)(((void *)cbd_base) + size);
3387*4882a593Smuzhiyun rxq->bd.last = (struct bufdesc *)(((void *)cbd_base) - dsize);
3388*4882a593Smuzhiyun }
3389*4882a593Smuzhiyun
3390*4882a593Smuzhiyun for (i = 0; i < fep->num_tx_queues; i++) {
3391*4882a593Smuzhiyun struct fec_enet_priv_tx_q *txq = fep->tx_queue[i];
3392*4882a593Smuzhiyun unsigned size = dsize * txq->bd.ring_size;
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun txq->bd.qid = i;
3395*4882a593Smuzhiyun txq->bd.base = cbd_base;
3396*4882a593Smuzhiyun txq->bd.cur = cbd_base;
3397*4882a593Smuzhiyun txq->bd.dma = bd_dma;
3398*4882a593Smuzhiyun txq->bd.dsize = dsize;
3399*4882a593Smuzhiyun txq->bd.dsize_log2 = dsize_log2;
3400*4882a593Smuzhiyun txq->bd.reg_desc_active = fep->hwp + offset_des_active_txq[i];
3401*4882a593Smuzhiyun bd_dma += size;
3402*4882a593Smuzhiyun cbd_base = (struct bufdesc *)(((void *)cbd_base) + size);
3403*4882a593Smuzhiyun txq->bd.last = (struct bufdesc *)(((void *)cbd_base) - dsize);
3404*4882a593Smuzhiyun }
3405*4882a593Smuzhiyun
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun /* The FEC Ethernet specific entries in the device structure */
3408*4882a593Smuzhiyun ndev->watchdog_timeo = TX_TIMEOUT;
3409*4882a593Smuzhiyun ndev->netdev_ops = &fec_netdev_ops;
3410*4882a593Smuzhiyun ndev->ethtool_ops = &fec_enet_ethtool_ops;
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun writel(FEC_RX_DISABLED_IMASK, fep->hwp + FEC_IMASK);
3413*4882a593Smuzhiyun netif_napi_add(ndev, &fep->napi, fec_enet_rx_napi, NAPI_POLL_WEIGHT);
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_VLAN)
3416*4882a593Smuzhiyun /* enable hw VLAN support */
3417*4882a593Smuzhiyun ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_CSUM) {
3420*4882a593Smuzhiyun ndev->gso_max_segs = FEC_MAX_TSO_SEGS;
3421*4882a593Smuzhiyun
3422*4882a593Smuzhiyun /* enable hw accelerator */
3423*4882a593Smuzhiyun ndev->features |= (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM
3424*4882a593Smuzhiyun | NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_TSO);
3425*4882a593Smuzhiyun fep->csum_flags |= FLAG_RX_CSUM_ENABLED;
3426*4882a593Smuzhiyun }
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_AVB) {
3429*4882a593Smuzhiyun fep->tx_align = 0;
3430*4882a593Smuzhiyun fep->rx_align = 0x3f;
3431*4882a593Smuzhiyun }
3432*4882a593Smuzhiyun
3433*4882a593Smuzhiyun ndev->hw_features = ndev->features;
3434*4882a593Smuzhiyun
3435*4882a593Smuzhiyun fec_restart(ndev);
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_MIB_CLEAR)
3438*4882a593Smuzhiyun fec_enet_clear_ethtool_stats(ndev);
3439*4882a593Smuzhiyun else
3440*4882a593Smuzhiyun fec_enet_update_ethtool_stats(ndev);
3441*4882a593Smuzhiyun
3442*4882a593Smuzhiyun return 0;
3443*4882a593Smuzhiyun
3444*4882a593Smuzhiyun free_queue_mem:
3445*4882a593Smuzhiyun fec_enet_free_queue(ndev);
3446*4882a593Smuzhiyun return ret;
3447*4882a593Smuzhiyun }
3448*4882a593Smuzhiyun
3449*4882a593Smuzhiyun #ifdef CONFIG_OF
fec_reset_phy(struct platform_device * pdev)3450*4882a593Smuzhiyun static int fec_reset_phy(struct platform_device *pdev)
3451*4882a593Smuzhiyun {
3452*4882a593Smuzhiyun int err, phy_reset;
3453*4882a593Smuzhiyun bool active_high = false;
3454*4882a593Smuzhiyun int msec = 1, phy_post_delay = 0;
3455*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
3456*4882a593Smuzhiyun
3457*4882a593Smuzhiyun if (!np)
3458*4882a593Smuzhiyun return 0;
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun err = of_property_read_u32(np, "phy-reset-duration", &msec);
3461*4882a593Smuzhiyun /* A sane reset duration should not be longer than 1s */
3462*4882a593Smuzhiyun if (!err && msec > 1000)
3463*4882a593Smuzhiyun msec = 1;
3464*4882a593Smuzhiyun
3465*4882a593Smuzhiyun phy_reset = of_get_named_gpio(np, "phy-reset-gpios", 0);
3466*4882a593Smuzhiyun if (phy_reset == -EPROBE_DEFER)
3467*4882a593Smuzhiyun return phy_reset;
3468*4882a593Smuzhiyun else if (!gpio_is_valid(phy_reset))
3469*4882a593Smuzhiyun return 0;
3470*4882a593Smuzhiyun
3471*4882a593Smuzhiyun err = of_property_read_u32(np, "phy-reset-post-delay", &phy_post_delay);
3472*4882a593Smuzhiyun /* valid reset duration should be less than 1s */
3473*4882a593Smuzhiyun if (!err && phy_post_delay > 1000)
3474*4882a593Smuzhiyun return -EINVAL;
3475*4882a593Smuzhiyun
3476*4882a593Smuzhiyun active_high = of_property_read_bool(np, "phy-reset-active-high");
3477*4882a593Smuzhiyun
3478*4882a593Smuzhiyun err = devm_gpio_request_one(&pdev->dev, phy_reset,
3479*4882a593Smuzhiyun active_high ? GPIOF_OUT_INIT_HIGH : GPIOF_OUT_INIT_LOW,
3480*4882a593Smuzhiyun "phy-reset");
3481*4882a593Smuzhiyun if (err) {
3482*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get phy-reset-gpios: %d\n", err);
3483*4882a593Smuzhiyun return err;
3484*4882a593Smuzhiyun }
3485*4882a593Smuzhiyun
3486*4882a593Smuzhiyun if (msec > 20)
3487*4882a593Smuzhiyun msleep(msec);
3488*4882a593Smuzhiyun else
3489*4882a593Smuzhiyun usleep_range(msec * 1000, msec * 1000 + 1000);
3490*4882a593Smuzhiyun
3491*4882a593Smuzhiyun gpio_set_value_cansleep(phy_reset, !active_high);
3492*4882a593Smuzhiyun
3493*4882a593Smuzhiyun if (!phy_post_delay)
3494*4882a593Smuzhiyun return 0;
3495*4882a593Smuzhiyun
3496*4882a593Smuzhiyun if (phy_post_delay > 20)
3497*4882a593Smuzhiyun msleep(phy_post_delay);
3498*4882a593Smuzhiyun else
3499*4882a593Smuzhiyun usleep_range(phy_post_delay * 1000,
3500*4882a593Smuzhiyun phy_post_delay * 1000 + 1000);
3501*4882a593Smuzhiyun
3502*4882a593Smuzhiyun return 0;
3503*4882a593Smuzhiyun }
3504*4882a593Smuzhiyun #else /* CONFIG_OF */
fec_reset_phy(struct platform_device * pdev)3505*4882a593Smuzhiyun static int fec_reset_phy(struct platform_device *pdev)
3506*4882a593Smuzhiyun {
3507*4882a593Smuzhiyun /*
3508*4882a593Smuzhiyun * In case of platform probe, the reset has been done
3509*4882a593Smuzhiyun * by machine code.
3510*4882a593Smuzhiyun */
3511*4882a593Smuzhiyun return 0;
3512*4882a593Smuzhiyun }
3513*4882a593Smuzhiyun #endif /* CONFIG_OF */
3514*4882a593Smuzhiyun
3515*4882a593Smuzhiyun static void
fec_enet_get_queue_num(struct platform_device * pdev,int * num_tx,int * num_rx)3516*4882a593Smuzhiyun fec_enet_get_queue_num(struct platform_device *pdev, int *num_tx, int *num_rx)
3517*4882a593Smuzhiyun {
3518*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
3519*4882a593Smuzhiyun
3520*4882a593Smuzhiyun *num_tx = *num_rx = 1;
3521*4882a593Smuzhiyun
3522*4882a593Smuzhiyun if (!np || !of_device_is_available(np))
3523*4882a593Smuzhiyun return;
3524*4882a593Smuzhiyun
3525*4882a593Smuzhiyun /* parse the num of tx and rx queues */
3526*4882a593Smuzhiyun of_property_read_u32(np, "fsl,num-tx-queues", num_tx);
3527*4882a593Smuzhiyun
3528*4882a593Smuzhiyun of_property_read_u32(np, "fsl,num-rx-queues", num_rx);
3529*4882a593Smuzhiyun
3530*4882a593Smuzhiyun if (*num_tx < 1 || *num_tx > FEC_ENET_MAX_TX_QS) {
3531*4882a593Smuzhiyun dev_warn(&pdev->dev, "Invalid num_tx(=%d), fall back to 1\n",
3532*4882a593Smuzhiyun *num_tx);
3533*4882a593Smuzhiyun *num_tx = 1;
3534*4882a593Smuzhiyun return;
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun if (*num_rx < 1 || *num_rx > FEC_ENET_MAX_RX_QS) {
3538*4882a593Smuzhiyun dev_warn(&pdev->dev, "Invalid num_rx(=%d), fall back to 1\n",
3539*4882a593Smuzhiyun *num_rx);
3540*4882a593Smuzhiyun *num_rx = 1;
3541*4882a593Smuzhiyun return;
3542*4882a593Smuzhiyun }
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun }
3545*4882a593Smuzhiyun
fec_enet_get_irq_cnt(struct platform_device * pdev)3546*4882a593Smuzhiyun static int fec_enet_get_irq_cnt(struct platform_device *pdev)
3547*4882a593Smuzhiyun {
3548*4882a593Smuzhiyun int irq_cnt = platform_irq_count(pdev);
3549*4882a593Smuzhiyun
3550*4882a593Smuzhiyun if (irq_cnt > FEC_IRQ_NUM)
3551*4882a593Smuzhiyun irq_cnt = FEC_IRQ_NUM; /* last for pps */
3552*4882a593Smuzhiyun else if (irq_cnt == 2)
3553*4882a593Smuzhiyun irq_cnt = 1; /* last for pps */
3554*4882a593Smuzhiyun else if (irq_cnt <= 0)
3555*4882a593Smuzhiyun irq_cnt = 1; /* At least 1 irq is needed */
3556*4882a593Smuzhiyun return irq_cnt;
3557*4882a593Smuzhiyun }
3558*4882a593Smuzhiyun
fec_enet_init_stop_mode(struct fec_enet_private * fep,struct device_node * np)3559*4882a593Smuzhiyun static int fec_enet_init_stop_mode(struct fec_enet_private *fep,
3560*4882a593Smuzhiyun struct device_node *np)
3561*4882a593Smuzhiyun {
3562*4882a593Smuzhiyun struct device_node *gpr_np;
3563*4882a593Smuzhiyun u32 out_val[3];
3564*4882a593Smuzhiyun int ret = 0;
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun gpr_np = of_parse_phandle(np, "fsl,stop-mode", 0);
3567*4882a593Smuzhiyun if (!gpr_np)
3568*4882a593Smuzhiyun return 0;
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun ret = of_property_read_u32_array(np, "fsl,stop-mode", out_val,
3571*4882a593Smuzhiyun ARRAY_SIZE(out_val));
3572*4882a593Smuzhiyun if (ret) {
3573*4882a593Smuzhiyun dev_dbg(&fep->pdev->dev, "no stop mode property\n");
3574*4882a593Smuzhiyun goto out;
3575*4882a593Smuzhiyun }
3576*4882a593Smuzhiyun
3577*4882a593Smuzhiyun fep->stop_gpr.gpr = syscon_node_to_regmap(gpr_np);
3578*4882a593Smuzhiyun if (IS_ERR(fep->stop_gpr.gpr)) {
3579*4882a593Smuzhiyun dev_err(&fep->pdev->dev, "could not find gpr regmap\n");
3580*4882a593Smuzhiyun ret = PTR_ERR(fep->stop_gpr.gpr);
3581*4882a593Smuzhiyun fep->stop_gpr.gpr = NULL;
3582*4882a593Smuzhiyun goto out;
3583*4882a593Smuzhiyun }
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun fep->stop_gpr.reg = out_val[1];
3586*4882a593Smuzhiyun fep->stop_gpr.bit = out_val[2];
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun out:
3589*4882a593Smuzhiyun of_node_put(gpr_np);
3590*4882a593Smuzhiyun
3591*4882a593Smuzhiyun return ret;
3592*4882a593Smuzhiyun }
3593*4882a593Smuzhiyun
3594*4882a593Smuzhiyun static int
fec_probe(struct platform_device * pdev)3595*4882a593Smuzhiyun fec_probe(struct platform_device *pdev)
3596*4882a593Smuzhiyun {
3597*4882a593Smuzhiyun struct fec_enet_private *fep;
3598*4882a593Smuzhiyun struct fec_platform_data *pdata;
3599*4882a593Smuzhiyun phy_interface_t interface;
3600*4882a593Smuzhiyun struct net_device *ndev;
3601*4882a593Smuzhiyun int i, irq, ret = 0;
3602*4882a593Smuzhiyun const struct of_device_id *of_id;
3603*4882a593Smuzhiyun static int dev_id;
3604*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node, *phy_node;
3605*4882a593Smuzhiyun int num_tx_qs;
3606*4882a593Smuzhiyun int num_rx_qs;
3607*4882a593Smuzhiyun char irq_name[8];
3608*4882a593Smuzhiyun int irq_cnt;
3609*4882a593Smuzhiyun struct fec_devinfo *dev_info;
3610*4882a593Smuzhiyun
3611*4882a593Smuzhiyun fec_enet_get_queue_num(pdev, &num_tx_qs, &num_rx_qs);
3612*4882a593Smuzhiyun
3613*4882a593Smuzhiyun /* Init network device */
3614*4882a593Smuzhiyun ndev = alloc_etherdev_mqs(sizeof(struct fec_enet_private) +
3615*4882a593Smuzhiyun FEC_STATS_SIZE, num_tx_qs, num_rx_qs);
3616*4882a593Smuzhiyun if (!ndev)
3617*4882a593Smuzhiyun return -ENOMEM;
3618*4882a593Smuzhiyun
3619*4882a593Smuzhiyun SET_NETDEV_DEV(ndev, &pdev->dev);
3620*4882a593Smuzhiyun
3621*4882a593Smuzhiyun /* setup board info structure */
3622*4882a593Smuzhiyun fep = netdev_priv(ndev);
3623*4882a593Smuzhiyun
3624*4882a593Smuzhiyun of_id = of_match_device(fec_dt_ids, &pdev->dev);
3625*4882a593Smuzhiyun if (of_id)
3626*4882a593Smuzhiyun pdev->id_entry = of_id->data;
3627*4882a593Smuzhiyun dev_info = (struct fec_devinfo *)pdev->id_entry->driver_data;
3628*4882a593Smuzhiyun if (dev_info)
3629*4882a593Smuzhiyun fep->quirks = dev_info->quirks;
3630*4882a593Smuzhiyun
3631*4882a593Smuzhiyun fep->netdev = ndev;
3632*4882a593Smuzhiyun fep->num_rx_queues = num_rx_qs;
3633*4882a593Smuzhiyun fep->num_tx_queues = num_tx_qs;
3634*4882a593Smuzhiyun
3635*4882a593Smuzhiyun #if !defined(CONFIG_M5272)
3636*4882a593Smuzhiyun /* default enable pause frame auto negotiation */
3637*4882a593Smuzhiyun if (fep->quirks & FEC_QUIRK_HAS_GBIT)
3638*4882a593Smuzhiyun fep->pause_flag |= FEC_PAUSE_FLAG_AUTONEG;
3639*4882a593Smuzhiyun #endif
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun /* Select default pin state */
3642*4882a593Smuzhiyun pinctrl_pm_select_default_state(&pdev->dev);
3643*4882a593Smuzhiyun
3644*4882a593Smuzhiyun fep->hwp = devm_platform_ioremap_resource(pdev, 0);
3645*4882a593Smuzhiyun if (IS_ERR(fep->hwp)) {
3646*4882a593Smuzhiyun ret = PTR_ERR(fep->hwp);
3647*4882a593Smuzhiyun goto failed_ioremap;
3648*4882a593Smuzhiyun }
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun fep->pdev = pdev;
3651*4882a593Smuzhiyun fep->dev_id = dev_id++;
3652*4882a593Smuzhiyun
3653*4882a593Smuzhiyun platform_set_drvdata(pdev, ndev);
3654*4882a593Smuzhiyun
3655*4882a593Smuzhiyun if ((of_machine_is_compatible("fsl,imx6q") ||
3656*4882a593Smuzhiyun of_machine_is_compatible("fsl,imx6dl")) &&
3657*4882a593Smuzhiyun !of_property_read_bool(np, "fsl,err006687-workaround-present"))
3658*4882a593Smuzhiyun fep->quirks |= FEC_QUIRK_ERR006687;
3659*4882a593Smuzhiyun
3660*4882a593Smuzhiyun if (of_get_property(np, "fsl,magic-packet", NULL))
3661*4882a593Smuzhiyun fep->wol_flag |= FEC_WOL_HAS_MAGIC_PACKET;
3662*4882a593Smuzhiyun
3663*4882a593Smuzhiyun ret = fec_enet_init_stop_mode(fep, np);
3664*4882a593Smuzhiyun if (ret)
3665*4882a593Smuzhiyun goto failed_stop_mode;
3666*4882a593Smuzhiyun
3667*4882a593Smuzhiyun phy_node = of_parse_phandle(np, "phy-handle", 0);
3668*4882a593Smuzhiyun if (!phy_node && of_phy_is_fixed_link(np)) {
3669*4882a593Smuzhiyun ret = of_phy_register_fixed_link(np);
3670*4882a593Smuzhiyun if (ret < 0) {
3671*4882a593Smuzhiyun dev_err(&pdev->dev,
3672*4882a593Smuzhiyun "broken fixed-link specification\n");
3673*4882a593Smuzhiyun goto failed_phy;
3674*4882a593Smuzhiyun }
3675*4882a593Smuzhiyun phy_node = of_node_get(np);
3676*4882a593Smuzhiyun }
3677*4882a593Smuzhiyun fep->phy_node = phy_node;
3678*4882a593Smuzhiyun
3679*4882a593Smuzhiyun ret = of_get_phy_mode(pdev->dev.of_node, &interface);
3680*4882a593Smuzhiyun if (ret) {
3681*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
3682*4882a593Smuzhiyun if (pdata)
3683*4882a593Smuzhiyun fep->phy_interface = pdata->phy;
3684*4882a593Smuzhiyun else
3685*4882a593Smuzhiyun fep->phy_interface = PHY_INTERFACE_MODE_MII;
3686*4882a593Smuzhiyun } else {
3687*4882a593Smuzhiyun fep->phy_interface = interface;
3688*4882a593Smuzhiyun }
3689*4882a593Smuzhiyun
3690*4882a593Smuzhiyun fep->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
3691*4882a593Smuzhiyun if (IS_ERR(fep->clk_ipg)) {
3692*4882a593Smuzhiyun ret = PTR_ERR(fep->clk_ipg);
3693*4882a593Smuzhiyun goto failed_clk;
3694*4882a593Smuzhiyun }
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun fep->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
3697*4882a593Smuzhiyun if (IS_ERR(fep->clk_ahb)) {
3698*4882a593Smuzhiyun ret = PTR_ERR(fep->clk_ahb);
3699*4882a593Smuzhiyun goto failed_clk;
3700*4882a593Smuzhiyun }
3701*4882a593Smuzhiyun
3702*4882a593Smuzhiyun fep->itr_clk_rate = clk_get_rate(fep->clk_ahb);
3703*4882a593Smuzhiyun
3704*4882a593Smuzhiyun /* enet_out is optional, depends on board */
3705*4882a593Smuzhiyun fep->clk_enet_out = devm_clk_get(&pdev->dev, "enet_out");
3706*4882a593Smuzhiyun if (IS_ERR(fep->clk_enet_out))
3707*4882a593Smuzhiyun fep->clk_enet_out = NULL;
3708*4882a593Smuzhiyun
3709*4882a593Smuzhiyun fep->ptp_clk_on = false;
3710*4882a593Smuzhiyun mutex_init(&fep->ptp_clk_mutex);
3711*4882a593Smuzhiyun
3712*4882a593Smuzhiyun /* clk_ref is optional, depends on board */
3713*4882a593Smuzhiyun fep->clk_ref = devm_clk_get(&pdev->dev, "enet_clk_ref");
3714*4882a593Smuzhiyun if (IS_ERR(fep->clk_ref))
3715*4882a593Smuzhiyun fep->clk_ref = NULL;
3716*4882a593Smuzhiyun
3717*4882a593Smuzhiyun fep->bufdesc_ex = fep->quirks & FEC_QUIRK_HAS_BUFDESC_EX;
3718*4882a593Smuzhiyun fep->clk_ptp = devm_clk_get(&pdev->dev, "ptp");
3719*4882a593Smuzhiyun if (IS_ERR(fep->clk_ptp)) {
3720*4882a593Smuzhiyun fep->clk_ptp = NULL;
3721*4882a593Smuzhiyun fep->bufdesc_ex = false;
3722*4882a593Smuzhiyun }
3723*4882a593Smuzhiyun
3724*4882a593Smuzhiyun ret = fec_enet_clk_enable(ndev, true);
3725*4882a593Smuzhiyun if (ret)
3726*4882a593Smuzhiyun goto failed_clk;
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun ret = clk_prepare_enable(fep->clk_ipg);
3729*4882a593Smuzhiyun if (ret)
3730*4882a593Smuzhiyun goto failed_clk_ipg;
3731*4882a593Smuzhiyun ret = clk_prepare_enable(fep->clk_ahb);
3732*4882a593Smuzhiyun if (ret)
3733*4882a593Smuzhiyun goto failed_clk_ahb;
3734*4882a593Smuzhiyun
3735*4882a593Smuzhiyun fep->reg_phy = devm_regulator_get_optional(&pdev->dev, "phy");
3736*4882a593Smuzhiyun if (!IS_ERR(fep->reg_phy)) {
3737*4882a593Smuzhiyun ret = regulator_enable(fep->reg_phy);
3738*4882a593Smuzhiyun if (ret) {
3739*4882a593Smuzhiyun dev_err(&pdev->dev,
3740*4882a593Smuzhiyun "Failed to enable phy regulator: %d\n", ret);
3741*4882a593Smuzhiyun goto failed_regulator;
3742*4882a593Smuzhiyun }
3743*4882a593Smuzhiyun } else {
3744*4882a593Smuzhiyun if (PTR_ERR(fep->reg_phy) == -EPROBE_DEFER) {
3745*4882a593Smuzhiyun ret = -EPROBE_DEFER;
3746*4882a593Smuzhiyun goto failed_regulator;
3747*4882a593Smuzhiyun }
3748*4882a593Smuzhiyun fep->reg_phy = NULL;
3749*4882a593Smuzhiyun }
3750*4882a593Smuzhiyun
3751*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, FEC_MDIO_PM_TIMEOUT);
3752*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
3753*4882a593Smuzhiyun pm_runtime_get_noresume(&pdev->dev);
3754*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
3755*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun ret = fec_reset_phy(pdev);
3758*4882a593Smuzhiyun if (ret)
3759*4882a593Smuzhiyun goto failed_reset;
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun irq_cnt = fec_enet_get_irq_cnt(pdev);
3762*4882a593Smuzhiyun if (fep->bufdesc_ex)
3763*4882a593Smuzhiyun fec_ptp_init(pdev, irq_cnt);
3764*4882a593Smuzhiyun
3765*4882a593Smuzhiyun ret = fec_enet_init(ndev);
3766*4882a593Smuzhiyun if (ret)
3767*4882a593Smuzhiyun goto failed_init;
3768*4882a593Smuzhiyun
3769*4882a593Smuzhiyun for (i = 0; i < irq_cnt; i++) {
3770*4882a593Smuzhiyun snprintf(irq_name, sizeof(irq_name), "int%d", i);
3771*4882a593Smuzhiyun irq = platform_get_irq_byname_optional(pdev, irq_name);
3772*4882a593Smuzhiyun if (irq < 0)
3773*4882a593Smuzhiyun irq = platform_get_irq(pdev, i);
3774*4882a593Smuzhiyun if (irq < 0) {
3775*4882a593Smuzhiyun ret = irq;
3776*4882a593Smuzhiyun goto failed_irq;
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, fec_enet_interrupt,
3779*4882a593Smuzhiyun 0, pdev->name, ndev);
3780*4882a593Smuzhiyun if (ret)
3781*4882a593Smuzhiyun goto failed_irq;
3782*4882a593Smuzhiyun
3783*4882a593Smuzhiyun fep->irq[i] = irq;
3784*4882a593Smuzhiyun }
3785*4882a593Smuzhiyun
3786*4882a593Smuzhiyun ret = fec_enet_mii_init(pdev);
3787*4882a593Smuzhiyun if (ret)
3788*4882a593Smuzhiyun goto failed_mii_init;
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun /* Carrier starts down, phylib will bring it up */
3791*4882a593Smuzhiyun netif_carrier_off(ndev);
3792*4882a593Smuzhiyun fec_enet_clk_enable(ndev, false);
3793*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(&pdev->dev);
3794*4882a593Smuzhiyun
3795*4882a593Smuzhiyun ndev->max_mtu = PKT_MAXBUF_SIZE - ETH_HLEN - ETH_FCS_LEN;
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun ret = register_netdev(ndev);
3798*4882a593Smuzhiyun if (ret)
3799*4882a593Smuzhiyun goto failed_register;
3800*4882a593Smuzhiyun
3801*4882a593Smuzhiyun device_init_wakeup(&ndev->dev, fep->wol_flag &
3802*4882a593Smuzhiyun FEC_WOL_HAS_MAGIC_PACKET);
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun if (fep->bufdesc_ex && fep->ptp_clock)
3805*4882a593Smuzhiyun netdev_info(ndev, "registered PHC device %d\n", fep->dev_id);
3806*4882a593Smuzhiyun
3807*4882a593Smuzhiyun fep->rx_copybreak = COPYBREAK_DEFAULT;
3808*4882a593Smuzhiyun INIT_WORK(&fep->tx_timeout_work, fec_enet_timeout_work);
3809*4882a593Smuzhiyun
3810*4882a593Smuzhiyun pm_runtime_mark_last_busy(&pdev->dev);
3811*4882a593Smuzhiyun pm_runtime_put_autosuspend(&pdev->dev);
3812*4882a593Smuzhiyun
3813*4882a593Smuzhiyun return 0;
3814*4882a593Smuzhiyun
3815*4882a593Smuzhiyun failed_register:
3816*4882a593Smuzhiyun fec_enet_mii_remove(fep);
3817*4882a593Smuzhiyun failed_mii_init:
3818*4882a593Smuzhiyun failed_irq:
3819*4882a593Smuzhiyun failed_init:
3820*4882a593Smuzhiyun fec_ptp_stop(pdev);
3821*4882a593Smuzhiyun failed_reset:
3822*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
3823*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
3824*4882a593Smuzhiyun if (fep->reg_phy)
3825*4882a593Smuzhiyun regulator_disable(fep->reg_phy);
3826*4882a593Smuzhiyun failed_regulator:
3827*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ahb);
3828*4882a593Smuzhiyun failed_clk_ahb:
3829*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ipg);
3830*4882a593Smuzhiyun failed_clk_ipg:
3831*4882a593Smuzhiyun fec_enet_clk_enable(ndev, false);
3832*4882a593Smuzhiyun failed_clk:
3833*4882a593Smuzhiyun if (of_phy_is_fixed_link(np))
3834*4882a593Smuzhiyun of_phy_deregister_fixed_link(np);
3835*4882a593Smuzhiyun of_node_put(phy_node);
3836*4882a593Smuzhiyun failed_stop_mode:
3837*4882a593Smuzhiyun failed_phy:
3838*4882a593Smuzhiyun dev_id--;
3839*4882a593Smuzhiyun failed_ioremap:
3840*4882a593Smuzhiyun free_netdev(ndev);
3841*4882a593Smuzhiyun
3842*4882a593Smuzhiyun return ret;
3843*4882a593Smuzhiyun }
3844*4882a593Smuzhiyun
3845*4882a593Smuzhiyun static int
fec_drv_remove(struct platform_device * pdev)3846*4882a593Smuzhiyun fec_drv_remove(struct platform_device *pdev)
3847*4882a593Smuzhiyun {
3848*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
3849*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3850*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
3851*4882a593Smuzhiyun int ret;
3852*4882a593Smuzhiyun
3853*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(&pdev->dev);
3854*4882a593Smuzhiyun if (ret < 0)
3855*4882a593Smuzhiyun return ret;
3856*4882a593Smuzhiyun
3857*4882a593Smuzhiyun cancel_work_sync(&fep->tx_timeout_work);
3858*4882a593Smuzhiyun fec_ptp_stop(pdev);
3859*4882a593Smuzhiyun unregister_netdev(ndev);
3860*4882a593Smuzhiyun fec_enet_mii_remove(fep);
3861*4882a593Smuzhiyun if (fep->reg_phy)
3862*4882a593Smuzhiyun regulator_disable(fep->reg_phy);
3863*4882a593Smuzhiyun
3864*4882a593Smuzhiyun if (of_phy_is_fixed_link(np))
3865*4882a593Smuzhiyun of_phy_deregister_fixed_link(np);
3866*4882a593Smuzhiyun of_node_put(fep->phy_node);
3867*4882a593Smuzhiyun
3868*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ahb);
3869*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ipg);
3870*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
3871*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
3872*4882a593Smuzhiyun
3873*4882a593Smuzhiyun free_netdev(ndev);
3874*4882a593Smuzhiyun return 0;
3875*4882a593Smuzhiyun }
3876*4882a593Smuzhiyun
fec_suspend(struct device * dev)3877*4882a593Smuzhiyun static int __maybe_unused fec_suspend(struct device *dev)
3878*4882a593Smuzhiyun {
3879*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
3880*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3881*4882a593Smuzhiyun
3882*4882a593Smuzhiyun rtnl_lock();
3883*4882a593Smuzhiyun if (netif_running(ndev)) {
3884*4882a593Smuzhiyun if (fep->wol_flag & FEC_WOL_FLAG_ENABLE)
3885*4882a593Smuzhiyun fep->wol_flag |= FEC_WOL_FLAG_SLEEP_ON;
3886*4882a593Smuzhiyun phy_stop(ndev->phydev);
3887*4882a593Smuzhiyun napi_disable(&fep->napi);
3888*4882a593Smuzhiyun netif_tx_lock_bh(ndev);
3889*4882a593Smuzhiyun netif_device_detach(ndev);
3890*4882a593Smuzhiyun netif_tx_unlock_bh(ndev);
3891*4882a593Smuzhiyun fec_stop(ndev);
3892*4882a593Smuzhiyun fec_enet_clk_enable(ndev, false);
3893*4882a593Smuzhiyun if (!(fep->wol_flag & FEC_WOL_FLAG_ENABLE))
3894*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(&fep->pdev->dev);
3895*4882a593Smuzhiyun }
3896*4882a593Smuzhiyun rtnl_unlock();
3897*4882a593Smuzhiyun
3898*4882a593Smuzhiyun if (fep->reg_phy && !(fep->wol_flag & FEC_WOL_FLAG_ENABLE))
3899*4882a593Smuzhiyun regulator_disable(fep->reg_phy);
3900*4882a593Smuzhiyun
3901*4882a593Smuzhiyun /* SOC supply clock to phy, when clock is disabled, phy link down
3902*4882a593Smuzhiyun * SOC control phy regulator, when regulator is disabled, phy link down
3903*4882a593Smuzhiyun */
3904*4882a593Smuzhiyun if (fep->clk_enet_out || fep->reg_phy)
3905*4882a593Smuzhiyun fep->link = 0;
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun return 0;
3908*4882a593Smuzhiyun }
3909*4882a593Smuzhiyun
fec_resume(struct device * dev)3910*4882a593Smuzhiyun static int __maybe_unused fec_resume(struct device *dev)
3911*4882a593Smuzhiyun {
3912*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
3913*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3914*4882a593Smuzhiyun int ret;
3915*4882a593Smuzhiyun int val;
3916*4882a593Smuzhiyun
3917*4882a593Smuzhiyun if (fep->reg_phy && !(fep->wol_flag & FEC_WOL_FLAG_ENABLE)) {
3918*4882a593Smuzhiyun ret = regulator_enable(fep->reg_phy);
3919*4882a593Smuzhiyun if (ret)
3920*4882a593Smuzhiyun return ret;
3921*4882a593Smuzhiyun }
3922*4882a593Smuzhiyun
3923*4882a593Smuzhiyun rtnl_lock();
3924*4882a593Smuzhiyun if (netif_running(ndev)) {
3925*4882a593Smuzhiyun ret = fec_enet_clk_enable(ndev, true);
3926*4882a593Smuzhiyun if (ret) {
3927*4882a593Smuzhiyun rtnl_unlock();
3928*4882a593Smuzhiyun goto failed_clk;
3929*4882a593Smuzhiyun }
3930*4882a593Smuzhiyun if (fep->wol_flag & FEC_WOL_FLAG_ENABLE) {
3931*4882a593Smuzhiyun fec_enet_stop_mode(fep, false);
3932*4882a593Smuzhiyun
3933*4882a593Smuzhiyun val = readl(fep->hwp + FEC_ECNTRL);
3934*4882a593Smuzhiyun val &= ~(FEC_ECR_MAGICEN | FEC_ECR_SLEEP);
3935*4882a593Smuzhiyun writel(val, fep->hwp + FEC_ECNTRL);
3936*4882a593Smuzhiyun fep->wol_flag &= ~FEC_WOL_FLAG_SLEEP_ON;
3937*4882a593Smuzhiyun } else {
3938*4882a593Smuzhiyun pinctrl_pm_select_default_state(&fep->pdev->dev);
3939*4882a593Smuzhiyun }
3940*4882a593Smuzhiyun fec_restart(ndev);
3941*4882a593Smuzhiyun netif_tx_lock_bh(ndev);
3942*4882a593Smuzhiyun netif_device_attach(ndev);
3943*4882a593Smuzhiyun netif_tx_unlock_bh(ndev);
3944*4882a593Smuzhiyun napi_enable(&fep->napi);
3945*4882a593Smuzhiyun phy_start(ndev->phydev);
3946*4882a593Smuzhiyun }
3947*4882a593Smuzhiyun rtnl_unlock();
3948*4882a593Smuzhiyun
3949*4882a593Smuzhiyun return 0;
3950*4882a593Smuzhiyun
3951*4882a593Smuzhiyun failed_clk:
3952*4882a593Smuzhiyun if (fep->reg_phy)
3953*4882a593Smuzhiyun regulator_disable(fep->reg_phy);
3954*4882a593Smuzhiyun return ret;
3955*4882a593Smuzhiyun }
3956*4882a593Smuzhiyun
fec_runtime_suspend(struct device * dev)3957*4882a593Smuzhiyun static int __maybe_unused fec_runtime_suspend(struct device *dev)
3958*4882a593Smuzhiyun {
3959*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
3960*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3961*4882a593Smuzhiyun
3962*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ahb);
3963*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ipg);
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun return 0;
3966*4882a593Smuzhiyun }
3967*4882a593Smuzhiyun
fec_runtime_resume(struct device * dev)3968*4882a593Smuzhiyun static int __maybe_unused fec_runtime_resume(struct device *dev)
3969*4882a593Smuzhiyun {
3970*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
3971*4882a593Smuzhiyun struct fec_enet_private *fep = netdev_priv(ndev);
3972*4882a593Smuzhiyun int ret;
3973*4882a593Smuzhiyun
3974*4882a593Smuzhiyun ret = clk_prepare_enable(fep->clk_ahb);
3975*4882a593Smuzhiyun if (ret)
3976*4882a593Smuzhiyun return ret;
3977*4882a593Smuzhiyun ret = clk_prepare_enable(fep->clk_ipg);
3978*4882a593Smuzhiyun if (ret)
3979*4882a593Smuzhiyun goto failed_clk_ipg;
3980*4882a593Smuzhiyun
3981*4882a593Smuzhiyun return 0;
3982*4882a593Smuzhiyun
3983*4882a593Smuzhiyun failed_clk_ipg:
3984*4882a593Smuzhiyun clk_disable_unprepare(fep->clk_ahb);
3985*4882a593Smuzhiyun return ret;
3986*4882a593Smuzhiyun }
3987*4882a593Smuzhiyun
3988*4882a593Smuzhiyun static const struct dev_pm_ops fec_pm_ops = {
3989*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(fec_suspend, fec_resume)
3990*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(fec_runtime_suspend, fec_runtime_resume, NULL)
3991*4882a593Smuzhiyun };
3992*4882a593Smuzhiyun
3993*4882a593Smuzhiyun static struct platform_driver fec_driver = {
3994*4882a593Smuzhiyun .driver = {
3995*4882a593Smuzhiyun .name = DRIVER_NAME,
3996*4882a593Smuzhiyun .pm = &fec_pm_ops,
3997*4882a593Smuzhiyun .of_match_table = fec_dt_ids,
3998*4882a593Smuzhiyun .suppress_bind_attrs = true,
3999*4882a593Smuzhiyun },
4000*4882a593Smuzhiyun .id_table = fec_devtype,
4001*4882a593Smuzhiyun .probe = fec_probe,
4002*4882a593Smuzhiyun .remove = fec_drv_remove,
4003*4882a593Smuzhiyun };
4004*4882a593Smuzhiyun
4005*4882a593Smuzhiyun module_platform_driver(fec_driver);
4006*4882a593Smuzhiyun
4007*4882a593Smuzhiyun MODULE_ALIAS("platform:"DRIVER_NAME);
4008*4882a593Smuzhiyun MODULE_LICENSE("GPL");
4009