xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/freescale/enetc/enetc_hw.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */
2*4882a593Smuzhiyun /* Copyright 2017-2019 NXP */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/bitops.h>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun /* ENETC device IDs */
7*4882a593Smuzhiyun #define ENETC_DEV_ID_PF		0xe100
8*4882a593Smuzhiyun #define ENETC_DEV_ID_VF		0xef00
9*4882a593Smuzhiyun #define ENETC_DEV_ID_PTP	0xee02
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* ENETC register block BAR */
12*4882a593Smuzhiyun #define ENETC_BAR_REGS	0
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /** SI regs, offset: 0h */
15*4882a593Smuzhiyun #define ENETC_SIMR	0
16*4882a593Smuzhiyun #define ENETC_SIMR_EN	BIT(31)
17*4882a593Smuzhiyun #define ENETC_SIMR_RSSE	BIT(0)
18*4882a593Smuzhiyun #define ENETC_SICTR0	0x18
19*4882a593Smuzhiyun #define ENETC_SICTR1	0x1c
20*4882a593Smuzhiyun #define ENETC_SIPCAPR0	0x20
21*4882a593Smuzhiyun #define ENETC_SIPCAPR0_QBV	BIT(4)
22*4882a593Smuzhiyun #define ENETC_SIPCAPR0_PSFP	BIT(9)
23*4882a593Smuzhiyun #define ENETC_SIPCAPR0_RSS	BIT(8)
24*4882a593Smuzhiyun #define ENETC_SIPCAPR1	0x24
25*4882a593Smuzhiyun #define ENETC_SITGTGR	0x30
26*4882a593Smuzhiyun #define ENETC_SIRBGCR	0x38
27*4882a593Smuzhiyun /* cache attribute registers for transactions initiated by ENETC */
28*4882a593Smuzhiyun #define ENETC_SICAR0	0x40
29*4882a593Smuzhiyun #define ENETC_SICAR1	0x44
30*4882a593Smuzhiyun #define ENETC_SICAR2	0x48
31*4882a593Smuzhiyun /* rd snoop, no alloc
32*4882a593Smuzhiyun  * wr snoop, no alloc, partial cache line update for BDs and full cache line
33*4882a593Smuzhiyun  * update for data
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun #define ENETC_SICAR_RD_COHERENT	0x2b2b0000
36*4882a593Smuzhiyun #define ENETC_SICAR_WR_COHERENT	0x00006727
37*4882a593Smuzhiyun #define ENETC_SICAR_MSI	0x00300030 /* rd/wr device, no snoop, no alloc */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define ENETC_SIPMAR0	0x80
40*4882a593Smuzhiyun #define ENETC_SIPMAR1	0x84
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* VF-PF Message passing */
43*4882a593Smuzhiyun #define ENETC_DEFAULT_MSG_SIZE	1024	/* and max size */
44*4882a593Smuzhiyun /* msg size encoding: default and max msg value of 1024B encoded as 0 */
enetc_vsi_set_msize(u32 size)45*4882a593Smuzhiyun static inline u32 enetc_vsi_set_msize(u32 size)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	return size < ENETC_DEFAULT_MSG_SIZE ? size >> 5 : 0;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define ENETC_PSIMSGRR	0x204
51*4882a593Smuzhiyun #define ENETC_PSIMSGRR_MR_MASK	GENMASK(2, 1)
52*4882a593Smuzhiyun #define ENETC_PSIMSGRR_MR(n) BIT((n) + 1) /* n = VSI index */
53*4882a593Smuzhiyun #define ENETC_PSIVMSGRCVAR0(n)	(0x210 + (n) * 0x8) /* n = VSI index */
54*4882a593Smuzhiyun #define ENETC_PSIVMSGRCVAR1(n)	(0x214 + (n) * 0x8)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define ENETC_VSIMSGSR	0x204	/* RO */
57*4882a593Smuzhiyun #define ENETC_VSIMSGSR_MB	BIT(0)
58*4882a593Smuzhiyun #define ENETC_VSIMSGSR_MS	BIT(1)
59*4882a593Smuzhiyun #define ENETC_VSIMSGSNDAR0	0x210
60*4882a593Smuzhiyun #define ENETC_VSIMSGSNDAR1	0x214
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define ENETC_SIMSGSR_SET_MC(val) ((val) << 16)
63*4882a593Smuzhiyun #define ENETC_SIMSGSR_GET_MC(val) ((val) >> 16)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* SI statistics */
66*4882a593Smuzhiyun #define ENETC_SIROCT	0x300
67*4882a593Smuzhiyun #define ENETC_SIRFRM	0x308
68*4882a593Smuzhiyun #define ENETC_SIRUCA	0x310
69*4882a593Smuzhiyun #define ENETC_SIRMCA	0x318
70*4882a593Smuzhiyun #define ENETC_SITOCT	0x320
71*4882a593Smuzhiyun #define ENETC_SITFRM	0x328
72*4882a593Smuzhiyun #define ENETC_SITUCA	0x330
73*4882a593Smuzhiyun #define ENETC_SITMCA	0x338
74*4882a593Smuzhiyun #define ENETC_RBDCR(n)	(0x8180 + (n) * 0x200)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Control BDR regs */
77*4882a593Smuzhiyun #define ENETC_SICBDRMR		0x800
78*4882a593Smuzhiyun #define ENETC_SICBDRSR		0x804	/* RO */
79*4882a593Smuzhiyun #define ENETC_SICBDRBAR0	0x810
80*4882a593Smuzhiyun #define ENETC_SICBDRBAR1	0x814
81*4882a593Smuzhiyun #define ENETC_SICBDRPIR		0x818
82*4882a593Smuzhiyun #define ENETC_SICBDRCIR		0x81c
83*4882a593Smuzhiyun #define ENETC_SICBDRLENR	0x820
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define ENETC_SICAPR0	0x900
86*4882a593Smuzhiyun #define ENETC_SICAPR1	0x904
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define ENETC_PSIIER	0xa00
89*4882a593Smuzhiyun #define ENETC_PSIIER_MR_MASK	GENMASK(2, 1)
90*4882a593Smuzhiyun #define ENETC_PSIIDR	0xa08
91*4882a593Smuzhiyun #define ENETC_SITXIDR	0xa18
92*4882a593Smuzhiyun #define ENETC_SIRXIDR	0xa28
93*4882a593Smuzhiyun #define ENETC_SIMSIVR	0xa30
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define ENETC_SIMSITRV(n) (0xB00 + (n) * 0x4)
96*4882a593Smuzhiyun #define ENETC_SIMSIRRV(n) (0xB80 + (n) * 0x4)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define ENETC_SIUEFDCR	0xe28
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define ENETC_SIRFSCAPR	0x1200
101*4882a593Smuzhiyun #define ENETC_SIRFSCAPR_GET_NUM_RFS(val) ((val) & 0x7f)
102*4882a593Smuzhiyun #define ENETC_SIRSSCAPR	0x1600
103*4882a593Smuzhiyun #define ENETC_SIRSSCAPR_GET_NUM_RSS(val) (BIT((val) & 0xf) * 32)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /** SI BDR sub-blocks, n = 0..7 */
106*4882a593Smuzhiyun enum enetc_bdr_type {TX, RX};
107*4882a593Smuzhiyun #define ENETC_BDR_OFF(i)	((i) * 0x200)
108*4882a593Smuzhiyun #define ENETC_BDR(t, i, r)	(0x8000 + (t) * 0x100 + ENETC_BDR_OFF(i) + (r))
109*4882a593Smuzhiyun /* RX BDR reg offsets */
110*4882a593Smuzhiyun #define ENETC_RBMR	0
111*4882a593Smuzhiyun #define ENETC_RBMR_BDS	BIT(2)
112*4882a593Smuzhiyun #define ENETC_RBMR_VTE	BIT(5)
113*4882a593Smuzhiyun #define ENETC_RBMR_EN	BIT(31)
114*4882a593Smuzhiyun #define ENETC_RBSR	0x4
115*4882a593Smuzhiyun #define ENETC_RBBSR	0x8
116*4882a593Smuzhiyun #define ENETC_RBCIR	0xc
117*4882a593Smuzhiyun #define ENETC_RBBAR0	0x10
118*4882a593Smuzhiyun #define ENETC_RBBAR1	0x14
119*4882a593Smuzhiyun #define ENETC_RBPIR	0x18
120*4882a593Smuzhiyun #define ENETC_RBLENR	0x20
121*4882a593Smuzhiyun #define ENETC_RBIER	0xa0
122*4882a593Smuzhiyun #define ENETC_RBIER_RXTIE	BIT(0)
123*4882a593Smuzhiyun #define ENETC_RBIDR	0xa4
124*4882a593Smuzhiyun #define ENETC_RBICR0	0xa8
125*4882a593Smuzhiyun #define ENETC_RBICR0_ICEN		BIT(31)
126*4882a593Smuzhiyun #define ENETC_RBICR0_ICPT_MASK		0x1ff
127*4882a593Smuzhiyun #define ENETC_RBICR0_SET_ICPT(n)	((n) & ENETC_RBICR0_ICPT_MASK)
128*4882a593Smuzhiyun #define ENETC_RBICR1	0xac
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* TX BDR reg offsets */
131*4882a593Smuzhiyun #define ENETC_TBMR	0
132*4882a593Smuzhiyun #define ENETC_TBSR_BUSY	BIT(0)
133*4882a593Smuzhiyun #define ENETC_TBMR_VIH	BIT(9)
134*4882a593Smuzhiyun #define ENETC_TBMR_PRIO_MASK		GENMASK(2, 0)
135*4882a593Smuzhiyun #define ENETC_TBMR_SET_PRIO(val)	((val) & ENETC_TBMR_PRIO_MASK)
136*4882a593Smuzhiyun #define ENETC_TBMR_EN	BIT(31)
137*4882a593Smuzhiyun #define ENETC_TBSR	0x4
138*4882a593Smuzhiyun #define ENETC_TBBAR0	0x10
139*4882a593Smuzhiyun #define ENETC_TBBAR1	0x14
140*4882a593Smuzhiyun #define ENETC_TBPIR	0x18
141*4882a593Smuzhiyun #define ENETC_TBCIR	0x1c
142*4882a593Smuzhiyun #define ENETC_TBCIR_IDX_MASK	0xffff
143*4882a593Smuzhiyun #define ENETC_TBLENR	0x20
144*4882a593Smuzhiyun #define ENETC_TBIER	0xa0
145*4882a593Smuzhiyun #define ENETC_TBIER_TXTIE	BIT(0)
146*4882a593Smuzhiyun #define ENETC_TBIDR	0xa4
147*4882a593Smuzhiyun #define ENETC_TBICR0	0xa8
148*4882a593Smuzhiyun #define ENETC_TBICR0_ICEN		BIT(31)
149*4882a593Smuzhiyun #define ENETC_TBICR0_ICPT_MASK		0xf
150*4882a593Smuzhiyun #define ENETC_TBICR0_SET_ICPT(n) ((ilog2(n) + 1) & ENETC_TBICR0_ICPT_MASK)
151*4882a593Smuzhiyun #define ENETC_TBICR1	0xac
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define ENETC_RTBLENR_LEN(n)	((n) & ~0x7)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* Port regs, offset: 1_0000h */
156*4882a593Smuzhiyun #define ENETC_PORT_BASE		0x10000
157*4882a593Smuzhiyun #define ENETC_PMR		0x0000
158*4882a593Smuzhiyun #define ENETC_PMR_EN	GENMASK(18, 16)
159*4882a593Smuzhiyun #define ENETC_PMR_PSPEED_MASK GENMASK(11, 8)
160*4882a593Smuzhiyun #define ENETC_PMR_PSPEED_10M	0
161*4882a593Smuzhiyun #define ENETC_PMR_PSPEED_100M	BIT(8)
162*4882a593Smuzhiyun #define ENETC_PMR_PSPEED_1000M	BIT(9)
163*4882a593Smuzhiyun #define ENETC_PMR_PSPEED_2500M	BIT(10)
164*4882a593Smuzhiyun #define ENETC_PSR		0x0004 /* RO */
165*4882a593Smuzhiyun #define ENETC_PSIPMR		0x0018
166*4882a593Smuzhiyun #define ENETC_PSIPMR_SET_UP(n)	BIT(n) /* n = SI index */
167*4882a593Smuzhiyun #define ENETC_PSIPMR_SET_MP(n)	BIT((n) + 16)
168*4882a593Smuzhiyun #define ENETC_PSIPVMR		0x001c
169*4882a593Smuzhiyun #define ENETC_VLAN_PROMISC_MAP_ALL	0x7
170*4882a593Smuzhiyun #define ENETC_PSIPVMR_SET_VP(simap)	((simap) & 0x7)
171*4882a593Smuzhiyun #define ENETC_PSIPVMR_SET_VUTA(simap)	(((simap) & 0x7) << 16)
172*4882a593Smuzhiyun #define ENETC_PSIPMAR0(n)	(0x0100 + (n) * 0x8) /* n = SI index */
173*4882a593Smuzhiyun #define ENETC_PSIPMAR1(n)	(0x0104 + (n) * 0x8)
174*4882a593Smuzhiyun #define ENETC_PVCLCTR		0x0208
175*4882a593Smuzhiyun #define ENETC_PCVLANR1		0x0210
176*4882a593Smuzhiyun #define ENETC_PCVLANR2		0x0214
177*4882a593Smuzhiyun #define ENETC_VLAN_TYPE_C	BIT(0)
178*4882a593Smuzhiyun #define ENETC_VLAN_TYPE_S	BIT(1)
179*4882a593Smuzhiyun #define ENETC_PVCLCTR_OVTPIDL(bmp)	((bmp) & 0xff) /* VLAN_TYPE */
180*4882a593Smuzhiyun #define ENETC_PSIVLANR(n)	(0x0240 + (n) * 4) /* n = SI index */
181*4882a593Smuzhiyun #define ENETC_PSIVLAN_EN	BIT(31)
182*4882a593Smuzhiyun #define ENETC_PSIVLAN_SET_QOS(val)	((u32)(val) << 12)
183*4882a593Smuzhiyun #define ENETC_PTXMBAR		0x0608
184*4882a593Smuzhiyun #define ENETC_PCAPR0		0x0900
185*4882a593Smuzhiyun #define ENETC_PCAPR0_RXBDR(val)	((val) >> 24)
186*4882a593Smuzhiyun #define ENETC_PCAPR0_TXBDR(val)	(((val) >> 16) & 0xff)
187*4882a593Smuzhiyun #define ENETC_PCAPR1		0x0904
188*4882a593Smuzhiyun #define ENETC_PSICFGR0(n)	(0x0940 + (n) * 0xc)  /* n = SI index */
189*4882a593Smuzhiyun #define ENETC_PSICFGR0_SET_TXBDR(val)	((val) & 0xff)
190*4882a593Smuzhiyun #define ENETC_PSICFGR0_SET_RXBDR(val)	(((val) & 0xff) << 16)
191*4882a593Smuzhiyun #define ENETC_PSICFGR0_VTE	BIT(12)
192*4882a593Smuzhiyun #define ENETC_PSICFGR0_SIVIE	BIT(14)
193*4882a593Smuzhiyun #define ENETC_PSICFGR0_ASE	BIT(15)
194*4882a593Smuzhiyun #define ENETC_PSICFGR0_SIVC(bmp)	(((bmp) & 0xff) << 24) /* VLAN_TYPE */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define ENETC_PTCCBSR0(n)	(0x1110 + (n) * 8) /* n = 0 to 7*/
197*4882a593Smuzhiyun #define ENETC_CBSE		BIT(31)
198*4882a593Smuzhiyun #define ENETC_CBS_BW_MASK	GENMASK(6, 0)
199*4882a593Smuzhiyun #define ENETC_PTCCBSR1(n)	(0x1114 + (n) * 8) /* n = 0 to 7*/
200*4882a593Smuzhiyun #define ENETC_RSSHASH_KEY_SIZE	40
201*4882a593Smuzhiyun #define ENETC_PRSSCAPR		0x1404
202*4882a593Smuzhiyun #define ENETC_PRSSCAPR_GET_NUM_RSS(val)	(BIT((val) & 0xf) * 32)
203*4882a593Smuzhiyun #define ENETC_PRSSK(n)		(0x1410 + (n) * 4) /* n = [0..9] */
204*4882a593Smuzhiyun #define ENETC_PSIVLANFMR	0x1700
205*4882a593Smuzhiyun #define ENETC_PSIVLANFMR_VS	BIT(0)
206*4882a593Smuzhiyun #define ENETC_PRFSMR		0x1800
207*4882a593Smuzhiyun #define ENETC_PRFSMR_RFSE	BIT(31)
208*4882a593Smuzhiyun #define ENETC_PRFSCAPR		0x1804
209*4882a593Smuzhiyun #define ENETC_PRFSCAPR_GET_NUM_RFS(val)	((((val) & 0xf) + 1) * 16)
210*4882a593Smuzhiyun #define ENETC_PSIRFSCFGR(n)	(0x1814 + (n) * 4) /* n = SI index */
211*4882a593Smuzhiyun #define ENETC_PFPMR		0x1900
212*4882a593Smuzhiyun #define ENETC_PFPMR_PMACE	BIT(1)
213*4882a593Smuzhiyun #define ENETC_PFPMR_MWLM	BIT(0)
214*4882a593Smuzhiyun #define ENETC_EMDIO_BASE	0x1c00
215*4882a593Smuzhiyun #define ENETC_PSIUMHFR0(n, err)	(((err) ? 0x1d08 : 0x1d00) + (n) * 0x10)
216*4882a593Smuzhiyun #define ENETC_PSIUMHFR1(n)	(0x1d04 + (n) * 0x10)
217*4882a593Smuzhiyun #define ENETC_PSIMMHFR0(n, err)	(((err) ? 0x1d00 : 0x1d08) + (n) * 0x10)
218*4882a593Smuzhiyun #define ENETC_PSIMMHFR1(n)	(0x1d0c + (n) * 0x10)
219*4882a593Smuzhiyun #define ENETC_PSIVHFR0(n)	(0x1e00 + (n) * 8) /* n = SI index */
220*4882a593Smuzhiyun #define ENETC_PSIVHFR1(n)	(0x1e04 + (n) * 8) /* n = SI index */
221*4882a593Smuzhiyun #define ENETC_MMCSR		0x1f00
222*4882a593Smuzhiyun #define ENETC_MMCSR_ME		BIT(16)
223*4882a593Smuzhiyun #define ENETC_PTCMSDUR(n)	(0x2020 + (n) * 4) /* n = TC index [0..7] */
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define ENETC_PM0_CMD_CFG	0x8008
226*4882a593Smuzhiyun #define ENETC_PM1_CMD_CFG	0x9008
227*4882a593Smuzhiyun #define ENETC_PM0_TX_EN		BIT(0)
228*4882a593Smuzhiyun #define ENETC_PM0_RX_EN		BIT(1)
229*4882a593Smuzhiyun #define ENETC_PM0_PROMISC	BIT(4)
230*4882a593Smuzhiyun #define ENETC_PM0_CMD_XGLP	BIT(10)
231*4882a593Smuzhiyun #define ENETC_PM0_CMD_TXP	BIT(11)
232*4882a593Smuzhiyun #define ENETC_PM0_CMD_PHY_TX_EN	BIT(15)
233*4882a593Smuzhiyun #define ENETC_PM0_CMD_SFD	BIT(21)
234*4882a593Smuzhiyun #define ENETC_PM0_MAXFRM	0x8014
235*4882a593Smuzhiyun #define ENETC_SET_TX_MTU(val)	((val) << 16)
236*4882a593Smuzhiyun #define ENETC_SET_MAXFRM(val)	((val) & 0xffff)
237*4882a593Smuzhiyun #define ENETC_PM0_RX_FIFO	0x801c
238*4882a593Smuzhiyun #define ENETC_PM0_RX_FIFO_VAL	1
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define ENETC_PM_IMDIO_BASE	0x8030
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define ENETC_PM0_IF_MODE	0x8300
243*4882a593Smuzhiyun #define ENETC_PM0_IFM_RG	BIT(2)
244*4882a593Smuzhiyun #define ENETC_PM0_IFM_RLP	(BIT(5) | BIT(11))
245*4882a593Smuzhiyun #define ENETC_PM0_IFM_EN_AUTO	BIT(15)
246*4882a593Smuzhiyun #define ENETC_PM0_IFM_SSP_MASK	GENMASK(14, 13)
247*4882a593Smuzhiyun #define ENETC_PM0_IFM_SSP_1000	(2 << 13)
248*4882a593Smuzhiyun #define ENETC_PM0_IFM_SSP_100	(0 << 13)
249*4882a593Smuzhiyun #define ENETC_PM0_IFM_SSP_10	(1 << 13)
250*4882a593Smuzhiyun #define ENETC_PM0_IFM_FULL_DPX	BIT(12)
251*4882a593Smuzhiyun #define ENETC_PM0_IFM_IFMODE_MASK GENMASK(1, 0)
252*4882a593Smuzhiyun #define ENETC_PM0_IFM_IFMODE_XGMII 0
253*4882a593Smuzhiyun #define ENETC_PM0_IFM_IFMODE_GMII 2
254*4882a593Smuzhiyun #define ENETC_PSIDCAPR		0x1b08
255*4882a593Smuzhiyun #define ENETC_PSIDCAPR_MSK	GENMASK(15, 0)
256*4882a593Smuzhiyun #define ENETC_PSFCAPR		0x1b18
257*4882a593Smuzhiyun #define ENETC_PSFCAPR_MSK	GENMASK(15, 0)
258*4882a593Smuzhiyun #define ENETC_PSGCAPR		0x1b28
259*4882a593Smuzhiyun #define ENETC_PSGCAPR_GCL_MSK	GENMASK(18, 16)
260*4882a593Smuzhiyun #define ENETC_PSGCAPR_SGIT_MSK	GENMASK(15, 0)
261*4882a593Smuzhiyun #define ENETC_PFMCAPR		0x1b38
262*4882a593Smuzhiyun #define ENETC_PFMCAPR_MSK	GENMASK(15, 0)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* MAC counters */
265*4882a593Smuzhiyun #define ENETC_PM0_REOCT		0x8100
266*4882a593Smuzhiyun #define ENETC_PM0_RALN		0x8110
267*4882a593Smuzhiyun #define ENETC_PM0_RXPF		0x8118
268*4882a593Smuzhiyun #define ENETC_PM0_RFRM		0x8120
269*4882a593Smuzhiyun #define ENETC_PM0_RFCS		0x8128
270*4882a593Smuzhiyun #define ENETC_PM0_RVLAN		0x8130
271*4882a593Smuzhiyun #define ENETC_PM0_RERR		0x8138
272*4882a593Smuzhiyun #define ENETC_PM0_RUCA		0x8140
273*4882a593Smuzhiyun #define ENETC_PM0_RMCA		0x8148
274*4882a593Smuzhiyun #define ENETC_PM0_RBCA		0x8150
275*4882a593Smuzhiyun #define ENETC_PM0_RDRP		0x8158
276*4882a593Smuzhiyun #define ENETC_PM0_RPKT		0x8160
277*4882a593Smuzhiyun #define ENETC_PM0_RUND		0x8168
278*4882a593Smuzhiyun #define ENETC_PM0_R64		0x8170
279*4882a593Smuzhiyun #define ENETC_PM0_R127		0x8178
280*4882a593Smuzhiyun #define ENETC_PM0_R255		0x8180
281*4882a593Smuzhiyun #define ENETC_PM0_R511		0x8188
282*4882a593Smuzhiyun #define ENETC_PM0_R1023		0x8190
283*4882a593Smuzhiyun #define ENETC_PM0_R1522		0x8198
284*4882a593Smuzhiyun #define ENETC_PM0_R1523X	0x81A0
285*4882a593Smuzhiyun #define ENETC_PM0_ROVR		0x81A8
286*4882a593Smuzhiyun #define ENETC_PM0_RJBR		0x81B0
287*4882a593Smuzhiyun #define ENETC_PM0_RFRG		0x81B8
288*4882a593Smuzhiyun #define ENETC_PM0_RCNP		0x81C0
289*4882a593Smuzhiyun #define ENETC_PM0_RDRNTP	0x81C8
290*4882a593Smuzhiyun #define ENETC_PM0_TEOCT		0x8200
291*4882a593Smuzhiyun #define ENETC_PM0_TOCT		0x8208
292*4882a593Smuzhiyun #define ENETC_PM0_TCRSE		0x8210
293*4882a593Smuzhiyun #define ENETC_PM0_TXPF		0x8218
294*4882a593Smuzhiyun #define ENETC_PM0_TFRM		0x8220
295*4882a593Smuzhiyun #define ENETC_PM0_TFCS		0x8228
296*4882a593Smuzhiyun #define ENETC_PM0_TVLAN		0x8230
297*4882a593Smuzhiyun #define ENETC_PM0_TERR		0x8238
298*4882a593Smuzhiyun #define ENETC_PM0_TUCA		0x8240
299*4882a593Smuzhiyun #define ENETC_PM0_TMCA		0x8248
300*4882a593Smuzhiyun #define ENETC_PM0_TBCA		0x8250
301*4882a593Smuzhiyun #define ENETC_PM0_TPKT		0x8260
302*4882a593Smuzhiyun #define ENETC_PM0_TUND		0x8268
303*4882a593Smuzhiyun #define ENETC_PM0_T64		0x8270
304*4882a593Smuzhiyun #define ENETC_PM0_T127		0x8278
305*4882a593Smuzhiyun #define ENETC_PM0_T255		0x8280
306*4882a593Smuzhiyun #define ENETC_PM0_T511		0x8288
307*4882a593Smuzhiyun #define ENETC_PM0_T1023		0x8290
308*4882a593Smuzhiyun #define ENETC_PM0_T1522		0x8298
309*4882a593Smuzhiyun #define ENETC_PM0_T1523X	0x82A0
310*4882a593Smuzhiyun #define ENETC_PM0_TCNP		0x82C0
311*4882a593Smuzhiyun #define ENETC_PM0_TDFR		0x82D0
312*4882a593Smuzhiyun #define ENETC_PM0_TMCOL		0x82D8
313*4882a593Smuzhiyun #define ENETC_PM0_TSCOL		0x82E0
314*4882a593Smuzhiyun #define ENETC_PM0_TLCOL		0x82E8
315*4882a593Smuzhiyun #define ENETC_PM0_TECOL		0x82F0
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* Port counters */
318*4882a593Smuzhiyun #define ENETC_PICDR(n)		(0x0700 + (n) * 8) /* n = [0..3] */
319*4882a593Smuzhiyun #define ENETC_PBFDSIR		0x0810
320*4882a593Smuzhiyun #define ENETC_PFDMSAPR		0x0814
321*4882a593Smuzhiyun #define ENETC_UFDMF		0x1680
322*4882a593Smuzhiyun #define ENETC_MFDMF		0x1684
323*4882a593Smuzhiyun #define ENETC_PUFDVFR		0x1780
324*4882a593Smuzhiyun #define ENETC_PMFDVFR		0x1784
325*4882a593Smuzhiyun #define ENETC_PBFDVFR		0x1788
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /** Global regs, offset: 2_0000h */
328*4882a593Smuzhiyun #define ENETC_GLOBAL_BASE	0x20000
329*4882a593Smuzhiyun #define ENETC_G_EIPBRR0		0x0bf8
330*4882a593Smuzhiyun #define ENETC_G_EIPBRR1		0x0bfc
331*4882a593Smuzhiyun #define ENETC_G_EPFBLPR(n)	(0xd00 + 4 * (n))
332*4882a593Smuzhiyun #define ENETC_G_EPFBLPR1_XGMII	0x80000000
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* PCI device info */
335*4882a593Smuzhiyun struct enetc_hw {
336*4882a593Smuzhiyun 	/* SI registers, used by all PCI functions */
337*4882a593Smuzhiyun 	void __iomem *reg;
338*4882a593Smuzhiyun 	/* Port registers, PF only */
339*4882a593Smuzhiyun 	void __iomem *port;
340*4882a593Smuzhiyun 	/* IP global registers, PF only */
341*4882a593Smuzhiyun 	void __iomem *global;
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* ENETC register accessors */
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /* MDIO issue workaround (on LS1028A) -
347*4882a593Smuzhiyun  * Due to a hardware issue, an access to MDIO registers
348*4882a593Smuzhiyun  * that is concurrent with other ENETC register accesses
349*4882a593Smuzhiyun  * may lead to the MDIO access being dropped or corrupted.
350*4882a593Smuzhiyun  * To protect the MDIO accesses a readers-writers locking
351*4882a593Smuzhiyun  * scheme is used, where the MDIO register accesses are
352*4882a593Smuzhiyun  * protected by write locks to insure exclusivity, while
353*4882a593Smuzhiyun  * the remaining ENETC registers are accessed under read
354*4882a593Smuzhiyun  * locks since they only compete with MDIO accesses.
355*4882a593Smuzhiyun  */
356*4882a593Smuzhiyun extern rwlock_t enetc_mdio_lock;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* use this locking primitive only on the fast datapath to
359*4882a593Smuzhiyun  * group together multiple non-MDIO register accesses to
360*4882a593Smuzhiyun  * minimize the overhead of the lock
361*4882a593Smuzhiyun  */
enetc_lock_mdio(void)362*4882a593Smuzhiyun static inline void enetc_lock_mdio(void)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	read_lock(&enetc_mdio_lock);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
enetc_unlock_mdio(void)367*4882a593Smuzhiyun static inline void enetc_unlock_mdio(void)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	read_unlock(&enetc_mdio_lock);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* use these accessors only on the fast datapath under
373*4882a593Smuzhiyun  * the enetc_lock_mdio() locking primitive to minimize
374*4882a593Smuzhiyun  * the overhead of the lock
375*4882a593Smuzhiyun  */
enetc_rd_reg_hot(void __iomem * reg)376*4882a593Smuzhiyun static inline u32 enetc_rd_reg_hot(void __iomem *reg)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	lockdep_assert_held(&enetc_mdio_lock);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return ioread32(reg);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
enetc_wr_reg_hot(void __iomem * reg,u32 val)383*4882a593Smuzhiyun static inline void enetc_wr_reg_hot(void __iomem *reg, u32 val)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	lockdep_assert_held(&enetc_mdio_lock);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	iowrite32(val, reg);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /* internal helpers for the MDIO w/a */
_enetc_rd_reg_wa(void __iomem * reg)391*4882a593Smuzhiyun static inline u32 _enetc_rd_reg_wa(void __iomem *reg)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	u32 val;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	enetc_lock_mdio();
396*4882a593Smuzhiyun 	val = ioread32(reg);
397*4882a593Smuzhiyun 	enetc_unlock_mdio();
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return val;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
_enetc_wr_reg_wa(void __iomem * reg,u32 val)402*4882a593Smuzhiyun static inline void _enetc_wr_reg_wa(void __iomem *reg, u32 val)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	enetc_lock_mdio();
405*4882a593Smuzhiyun 	iowrite32(val, reg);
406*4882a593Smuzhiyun 	enetc_unlock_mdio();
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
_enetc_rd_mdio_reg_wa(void __iomem * reg)409*4882a593Smuzhiyun static inline u32 _enetc_rd_mdio_reg_wa(void __iomem *reg)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	unsigned long flags;
412*4882a593Smuzhiyun 	u32 val;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	write_lock_irqsave(&enetc_mdio_lock, flags);
415*4882a593Smuzhiyun 	val = ioread32(reg);
416*4882a593Smuzhiyun 	write_unlock_irqrestore(&enetc_mdio_lock, flags);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return val;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
_enetc_wr_mdio_reg_wa(void __iomem * reg,u32 val)421*4882a593Smuzhiyun static inline void _enetc_wr_mdio_reg_wa(void __iomem *reg, u32 val)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	unsigned long flags;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	write_lock_irqsave(&enetc_mdio_lock, flags);
426*4882a593Smuzhiyun 	iowrite32(val, reg);
427*4882a593Smuzhiyun 	write_unlock_irqrestore(&enetc_mdio_lock, flags);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun #ifdef ioread64
_enetc_rd_reg64(void __iomem * reg)431*4882a593Smuzhiyun static inline u64 _enetc_rd_reg64(void __iomem *reg)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	return ioread64(reg);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun #else
436*4882a593Smuzhiyun /* using this to read out stats on 32b systems */
_enetc_rd_reg64(void __iomem * reg)437*4882a593Smuzhiyun static inline u64 _enetc_rd_reg64(void __iomem *reg)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	u32 low, high, tmp;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	do {
442*4882a593Smuzhiyun 		high = ioread32(reg + 4);
443*4882a593Smuzhiyun 		low = ioread32(reg);
444*4882a593Smuzhiyun 		tmp = ioread32(reg + 4);
445*4882a593Smuzhiyun 	} while (high != tmp);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return le64_to_cpu((__le64)high << 32 | low);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun #endif
450*4882a593Smuzhiyun 
_enetc_rd_reg64_wa(void __iomem * reg)451*4882a593Smuzhiyun static inline u64 _enetc_rd_reg64_wa(void __iomem *reg)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	u64 val;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	enetc_lock_mdio();
456*4882a593Smuzhiyun 	val = _enetc_rd_reg64(reg);
457*4882a593Smuzhiyun 	enetc_unlock_mdio();
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	return val;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* general register accessors */
463*4882a593Smuzhiyun #define enetc_rd_reg(reg)		_enetc_rd_reg_wa((reg))
464*4882a593Smuzhiyun #define enetc_wr_reg(reg, val)		_enetc_wr_reg_wa((reg), (val))
465*4882a593Smuzhiyun #define enetc_rd(hw, off)		enetc_rd_reg((hw)->reg + (off))
466*4882a593Smuzhiyun #define enetc_wr(hw, off, val)		enetc_wr_reg((hw)->reg + (off), val)
467*4882a593Smuzhiyun #define enetc_rd_hot(hw, off)		enetc_rd_reg_hot((hw)->reg + (off))
468*4882a593Smuzhiyun #define enetc_wr_hot(hw, off, val)	enetc_wr_reg_hot((hw)->reg + (off), val)
469*4882a593Smuzhiyun #define enetc_rd64(hw, off)		_enetc_rd_reg64_wa((hw)->reg + (off))
470*4882a593Smuzhiyun /* port register accessors - PF only */
471*4882a593Smuzhiyun #define enetc_port_rd(hw, off)		enetc_rd_reg((hw)->port + (off))
472*4882a593Smuzhiyun #define enetc_port_wr(hw, off, val)	enetc_wr_reg((hw)->port + (off), val)
473*4882a593Smuzhiyun #define enetc_port_rd_mdio(hw, off)	_enetc_rd_mdio_reg_wa((hw)->port + (off))
474*4882a593Smuzhiyun #define enetc_port_wr_mdio(hw, off, val)	_enetc_wr_mdio_reg_wa(\
475*4882a593Smuzhiyun 							(hw)->port + (off), val)
476*4882a593Smuzhiyun /* global register accessors - PF only */
477*4882a593Smuzhiyun #define enetc_global_rd(hw, off)	enetc_rd_reg((hw)->global + (off))
478*4882a593Smuzhiyun #define enetc_global_wr(hw, off, val)	enetc_wr_reg((hw)->global + (off), val)
479*4882a593Smuzhiyun /* BDR register accessors, see ENETC_BDR() */
480*4882a593Smuzhiyun #define enetc_bdr_rd(hw, t, n, off) \
481*4882a593Smuzhiyun 				enetc_rd(hw, ENETC_BDR(t, n, off))
482*4882a593Smuzhiyun #define enetc_bdr_wr(hw, t, n, off, val) \
483*4882a593Smuzhiyun 				enetc_wr(hw, ENETC_BDR(t, n, off), val)
484*4882a593Smuzhiyun #define enetc_txbdr_rd(hw, n, off) enetc_bdr_rd(hw, TX, n, off)
485*4882a593Smuzhiyun #define enetc_rxbdr_rd(hw, n, off) enetc_bdr_rd(hw, RX, n, off)
486*4882a593Smuzhiyun #define enetc_txbdr_wr(hw, n, off, val) \
487*4882a593Smuzhiyun 				enetc_bdr_wr(hw, TX, n, off, val)
488*4882a593Smuzhiyun #define enetc_rxbdr_wr(hw, n, off, val) \
489*4882a593Smuzhiyun 				enetc_bdr_wr(hw, RX, n, off, val)
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun /* Buffer Descriptors (BD) */
492*4882a593Smuzhiyun union enetc_tx_bd {
493*4882a593Smuzhiyun 	struct {
494*4882a593Smuzhiyun 		__le64 addr;
495*4882a593Smuzhiyun 		__le16 buf_len;
496*4882a593Smuzhiyun 		__le16 frm_len;
497*4882a593Smuzhiyun 		union {
498*4882a593Smuzhiyun 			struct {
499*4882a593Smuzhiyun 				__le16 l3_csoff;
500*4882a593Smuzhiyun 				u8 l4_csoff;
501*4882a593Smuzhiyun 				u8 flags;
502*4882a593Smuzhiyun 			}; /* default layout */
503*4882a593Smuzhiyun 			__le32 txstart;
504*4882a593Smuzhiyun 			__le32 lstatus;
505*4882a593Smuzhiyun 		};
506*4882a593Smuzhiyun 	};
507*4882a593Smuzhiyun 	struct {
508*4882a593Smuzhiyun 		__le32 tstamp;
509*4882a593Smuzhiyun 		__le16 tpid;
510*4882a593Smuzhiyun 		__le16 vid;
511*4882a593Smuzhiyun 		u8 reserved[6];
512*4882a593Smuzhiyun 		u8 e_flags;
513*4882a593Smuzhiyun 		u8 flags;
514*4882a593Smuzhiyun 	} ext; /* Tx BD extension */
515*4882a593Smuzhiyun 	struct {
516*4882a593Smuzhiyun 		__le32 tstamp;
517*4882a593Smuzhiyun 		u8 reserved[10];
518*4882a593Smuzhiyun 		u8 status;
519*4882a593Smuzhiyun 		u8 flags;
520*4882a593Smuzhiyun 	} wb; /* writeback descriptor */
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define ENETC_TXBD_FLAGS_L4CS	BIT(0)
524*4882a593Smuzhiyun #define ENETC_TXBD_FLAGS_TSE	BIT(1)
525*4882a593Smuzhiyun #define ENETC_TXBD_FLAGS_W	BIT(2)
526*4882a593Smuzhiyun #define ENETC_TXBD_FLAGS_CSUM	BIT(3)
527*4882a593Smuzhiyun #define ENETC_TXBD_FLAGS_TXSTART BIT(4)
528*4882a593Smuzhiyun #define ENETC_TXBD_FLAGS_EX	BIT(6)
529*4882a593Smuzhiyun #define ENETC_TXBD_FLAGS_F	BIT(7)
530*4882a593Smuzhiyun #define ENETC_TXBD_TXSTART_MASK GENMASK(24, 0)
531*4882a593Smuzhiyun #define ENETC_TXBD_FLAGS_OFFSET 24
enetc_clear_tx_bd(union enetc_tx_bd * txbd)532*4882a593Smuzhiyun static inline void enetc_clear_tx_bd(union enetc_tx_bd *txbd)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	memset(txbd, 0, sizeof(*txbd));
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun /* L3 csum flags */
538*4882a593Smuzhiyun #define ENETC_TXBD_L3_IPCS	BIT(7)
539*4882a593Smuzhiyun #define ENETC_TXBD_L3_IPV6	BIT(15)
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun #define ENETC_TXBD_L3_START_MASK	GENMASK(6, 0)
542*4882a593Smuzhiyun #define ENETC_TXBD_L3_SET_HSIZE(val)	((((val) >> 2) & 0x7f) << 8)
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun /* Extension flags */
545*4882a593Smuzhiyun #define ENETC_TXBD_E_FLAGS_VLAN_INS	BIT(0)
546*4882a593Smuzhiyun #define ENETC_TXBD_E_FLAGS_TWO_STEP_PTP	BIT(2)
547*4882a593Smuzhiyun 
enetc_txbd_l3_csoff(int start,int hdr_sz,u16 l3_flags)548*4882a593Smuzhiyun static inline __le16 enetc_txbd_l3_csoff(int start, int hdr_sz, u16 l3_flags)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	return cpu_to_le16(l3_flags | ENETC_TXBD_L3_SET_HSIZE(hdr_sz) |
551*4882a593Smuzhiyun 			   (start & ENETC_TXBD_L3_START_MASK));
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /* L4 csum flags */
555*4882a593Smuzhiyun #define ENETC_TXBD_L4_UDP	BIT(5)
556*4882a593Smuzhiyun #define ENETC_TXBD_L4_TCP	BIT(6)
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun union enetc_rx_bd {
559*4882a593Smuzhiyun 	struct {
560*4882a593Smuzhiyun 		__le64 addr;
561*4882a593Smuzhiyun 		u8 reserved[8];
562*4882a593Smuzhiyun 	} w;
563*4882a593Smuzhiyun 	struct {
564*4882a593Smuzhiyun 		__le16 inet_csum;
565*4882a593Smuzhiyun 		__le16 parse_summary;
566*4882a593Smuzhiyun 		__le32 rss_hash;
567*4882a593Smuzhiyun 		__le16 buf_len;
568*4882a593Smuzhiyun 		__le16 vlan_opt;
569*4882a593Smuzhiyun 		union {
570*4882a593Smuzhiyun 			struct {
571*4882a593Smuzhiyun 				__le16 flags;
572*4882a593Smuzhiyun 				__le16 error;
573*4882a593Smuzhiyun 			};
574*4882a593Smuzhiyun 			__le32 lstatus;
575*4882a593Smuzhiyun 		};
576*4882a593Smuzhiyun 	} r;
577*4882a593Smuzhiyun 	struct {
578*4882a593Smuzhiyun 		__le32 tstamp;
579*4882a593Smuzhiyun 		u8 reserved[12];
580*4882a593Smuzhiyun 	} ext;
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun #define ENETC_RXBD_LSTATUS_R	BIT(30)
584*4882a593Smuzhiyun #define ENETC_RXBD_LSTATUS_F	BIT(31)
585*4882a593Smuzhiyun #define ENETC_RXBD_ERR_MASK	0xff
586*4882a593Smuzhiyun #define ENETC_RXBD_LSTATUS(flags)	((flags) << 16)
587*4882a593Smuzhiyun #define ENETC_RXBD_FLAG_VLAN	BIT(9)
588*4882a593Smuzhiyun #define ENETC_RXBD_FLAG_TSTMP	BIT(10)
589*4882a593Smuzhiyun #define ENETC_RXBD_FLAG_TPID	GENMASK(1, 0)
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #define ENETC_MAC_ADDR_FILT_CNT	8 /* # of supported entries per port */
592*4882a593Smuzhiyun #define EMETC_MAC_ADDR_FILT_RES	3 /* # of reserved entries at the beginning */
593*4882a593Smuzhiyun #define ENETC_MAX_NUM_VFS	2
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define ENETC_CBD_FLAGS_SF	BIT(7) /* short format */
596*4882a593Smuzhiyun #define ENETC_CBD_STATUS_MASK	0xf
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun struct enetc_cmd_rfse {
599*4882a593Smuzhiyun 	u8 smac_h[6];
600*4882a593Smuzhiyun 	u8 smac_m[6];
601*4882a593Smuzhiyun 	u8 dmac_h[6];
602*4882a593Smuzhiyun 	u8 dmac_m[6];
603*4882a593Smuzhiyun 	u32 sip_h[4];
604*4882a593Smuzhiyun 	u32 sip_m[4];
605*4882a593Smuzhiyun 	u32 dip_h[4];
606*4882a593Smuzhiyun 	u32 dip_m[4];
607*4882a593Smuzhiyun 	u16 ethtype_h;
608*4882a593Smuzhiyun 	u16 ethtype_m;
609*4882a593Smuzhiyun 	u16 ethtype4_h;
610*4882a593Smuzhiyun 	u16 ethtype4_m;
611*4882a593Smuzhiyun 	u16 sport_h;
612*4882a593Smuzhiyun 	u16 sport_m;
613*4882a593Smuzhiyun 	u16 dport_h;
614*4882a593Smuzhiyun 	u16 dport_m;
615*4882a593Smuzhiyun 	u16 vlan_h;
616*4882a593Smuzhiyun 	u16 vlan_m;
617*4882a593Smuzhiyun 	u8 proto_h;
618*4882a593Smuzhiyun 	u8 proto_m;
619*4882a593Smuzhiyun 	u16 flags;
620*4882a593Smuzhiyun 	u16 result;
621*4882a593Smuzhiyun 	u16 mode;
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun #define ENETC_RFSE_EN	BIT(15)
625*4882a593Smuzhiyun #define ENETC_RFSE_MODE_BD	2
626*4882a593Smuzhiyun 
enetc_get_primary_mac_addr(struct enetc_hw * hw,u8 * addr)627*4882a593Smuzhiyun static inline void enetc_get_primary_mac_addr(struct enetc_hw *hw, u8 *addr)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	*(u32 *)addr = __raw_readl(hw->reg + ENETC_SIPMAR0);
630*4882a593Smuzhiyun 	*(u16 *)(addr + 4) = __raw_readw(hw->reg + ENETC_SIPMAR1);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun #define ENETC_SI_INT_IDX	0
634*4882a593Smuzhiyun /* base index for Rx/Tx interrupts */
635*4882a593Smuzhiyun #define ENETC_BDR_INT_BASE_IDX	1
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun /* Messaging */
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /* Command completion status */
640*4882a593Smuzhiyun enum enetc_msg_cmd_status {
641*4882a593Smuzhiyun 	ENETC_MSG_CMD_STATUS_OK,
642*4882a593Smuzhiyun 	ENETC_MSG_CMD_STATUS_FAIL
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun /* VSI-PSI command message types */
646*4882a593Smuzhiyun enum enetc_msg_cmd_type {
647*4882a593Smuzhiyun 	ENETC_MSG_CMD_MNG_MAC = 1, /* manage MAC address */
648*4882a593Smuzhiyun 	ENETC_MSG_CMD_MNG_RX_MAC_FILTER,/* manage RX MAC table */
649*4882a593Smuzhiyun 	ENETC_MSG_CMD_MNG_RX_VLAN_FILTER /* manage RX VLAN table */
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /* VSI-PSI command action types */
653*4882a593Smuzhiyun enum enetc_msg_cmd_action_type {
654*4882a593Smuzhiyun 	ENETC_MSG_CMD_MNG_ADD = 1,
655*4882a593Smuzhiyun 	ENETC_MSG_CMD_MNG_REMOVE
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun /* PSI-VSI command header format */
659*4882a593Smuzhiyun struct enetc_msg_cmd_header {
660*4882a593Smuzhiyun 	u16 type;	/* command class type */
661*4882a593Smuzhiyun 	u16 id;		/* denotes the specific required action */
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun /* Common H/W utility functions */
665*4882a593Smuzhiyun 
enetc_bdr_enable_rxvlan(struct enetc_hw * hw,int idx,bool en)666*4882a593Smuzhiyun static inline void enetc_bdr_enable_rxvlan(struct enetc_hw *hw, int idx,
667*4882a593Smuzhiyun 					   bool en)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	u32 val = enetc_rxbdr_rd(hw, idx, ENETC_RBMR);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	val = (val & ~ENETC_RBMR_VTE) | (en ? ENETC_RBMR_VTE : 0);
672*4882a593Smuzhiyun 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, val);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
enetc_bdr_enable_txvlan(struct enetc_hw * hw,int idx,bool en)675*4882a593Smuzhiyun static inline void enetc_bdr_enable_txvlan(struct enetc_hw *hw, int idx,
676*4882a593Smuzhiyun 					   bool en)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	u32 val = enetc_txbdr_rd(hw, idx, ENETC_TBMR);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	val = (val & ~ENETC_TBMR_VIH) | (en ? ENETC_TBMR_VIH : 0);
681*4882a593Smuzhiyun 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, val);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun 
enetc_set_bdr_prio(struct enetc_hw * hw,int bdr_idx,int prio)684*4882a593Smuzhiyun static inline void enetc_set_bdr_prio(struct enetc_hw *hw, int bdr_idx,
685*4882a593Smuzhiyun 				      int prio)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	u32 val = enetc_txbdr_rd(hw, bdr_idx, ENETC_TBMR);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	val &= ~ENETC_TBMR_PRIO_MASK;
690*4882a593Smuzhiyun 	val |= ENETC_TBMR_SET_PRIO(prio);
691*4882a593Smuzhiyun 	enetc_txbdr_wr(hw, bdr_idx, ENETC_TBMR, val);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun enum bdcr_cmd_class {
695*4882a593Smuzhiyun 	BDCR_CMD_UNSPEC = 0,
696*4882a593Smuzhiyun 	BDCR_CMD_MAC_FILTER,
697*4882a593Smuzhiyun 	BDCR_CMD_VLAN_FILTER,
698*4882a593Smuzhiyun 	BDCR_CMD_RSS,
699*4882a593Smuzhiyun 	BDCR_CMD_RFS,
700*4882a593Smuzhiyun 	BDCR_CMD_PORT_GCL,
701*4882a593Smuzhiyun 	BDCR_CMD_RECV_CLASSIFIER,
702*4882a593Smuzhiyun 	BDCR_CMD_STREAM_IDENTIFY,
703*4882a593Smuzhiyun 	BDCR_CMD_STREAM_FILTER,
704*4882a593Smuzhiyun 	BDCR_CMD_STREAM_GCL,
705*4882a593Smuzhiyun 	BDCR_CMD_FLOW_METER,
706*4882a593Smuzhiyun 	__BDCR_CMD_MAX_LEN,
707*4882a593Smuzhiyun 	BDCR_CMD_MAX_LEN = __BDCR_CMD_MAX_LEN - 1,
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun /* class 5, command 0 */
711*4882a593Smuzhiyun struct tgs_gcl_conf {
712*4882a593Smuzhiyun 	u8	atc;	/* init gate value */
713*4882a593Smuzhiyun 	u8	res[7];
714*4882a593Smuzhiyun 	struct {
715*4882a593Smuzhiyun 		u8	res1[4];
716*4882a593Smuzhiyun 		__le16	acl_len;
717*4882a593Smuzhiyun 		u8	res2[2];
718*4882a593Smuzhiyun 	};
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* gate control list entry */
722*4882a593Smuzhiyun struct gce {
723*4882a593Smuzhiyun 	__le32	period;
724*4882a593Smuzhiyun 	u8	gate;
725*4882a593Smuzhiyun 	u8	res[3];
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun /* tgs_gcl_conf address point to this data space */
729*4882a593Smuzhiyun struct tgs_gcl_data {
730*4882a593Smuzhiyun 	__le32		btl;
731*4882a593Smuzhiyun 	__le32		bth;
732*4882a593Smuzhiyun 	__le32		ct;
733*4882a593Smuzhiyun 	__le32		cte;
734*4882a593Smuzhiyun 	struct gce	entry[];
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /* class 7, command 0, Stream Identity Entry Configuration */
738*4882a593Smuzhiyun struct streamid_conf {
739*4882a593Smuzhiyun 	__le32	stream_handle;	/* init gate value */
740*4882a593Smuzhiyun 	__le32	iports;
741*4882a593Smuzhiyun 		u8	id_type;
742*4882a593Smuzhiyun 		u8	oui[3];
743*4882a593Smuzhiyun 		u8	res[3];
744*4882a593Smuzhiyun 		u8	en;
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun #define ENETC_CBDR_SID_VID_MASK 0xfff
748*4882a593Smuzhiyun #define ENETC_CBDR_SID_VIDM BIT(12)
749*4882a593Smuzhiyun #define ENETC_CBDR_SID_TG_MASK 0xc000
750*4882a593Smuzhiyun /* streamid_conf address point to this data space */
751*4882a593Smuzhiyun struct streamid_data {
752*4882a593Smuzhiyun 	union {
753*4882a593Smuzhiyun 		u8 dmac[6];
754*4882a593Smuzhiyun 		u8 smac[6];
755*4882a593Smuzhiyun 	};
756*4882a593Smuzhiyun 	u16     vid_vidm_tg;
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun #define ENETC_CBDR_SFI_PRI_MASK 0x7
760*4882a593Smuzhiyun #define ENETC_CBDR_SFI_PRIM		BIT(3)
761*4882a593Smuzhiyun #define ENETC_CBDR_SFI_BLOV		BIT(4)
762*4882a593Smuzhiyun #define ENETC_CBDR_SFI_BLEN		BIT(5)
763*4882a593Smuzhiyun #define ENETC_CBDR_SFI_MSDUEN	BIT(6)
764*4882a593Smuzhiyun #define ENETC_CBDR_SFI_FMITEN	BIT(7)
765*4882a593Smuzhiyun #define ENETC_CBDR_SFI_ENABLE	BIT(7)
766*4882a593Smuzhiyun /* class 8, command 0, Stream Filter Instance, Short Format */
767*4882a593Smuzhiyun struct sfi_conf {
768*4882a593Smuzhiyun 	__le32	stream_handle;
769*4882a593Smuzhiyun 		u8	multi;
770*4882a593Smuzhiyun 		u8	res[2];
771*4882a593Smuzhiyun 		u8	sthm;
772*4882a593Smuzhiyun 	/* Max Service Data Unit or Flow Meter Instance Table index.
773*4882a593Smuzhiyun 	 * Depending on the value of FLT this represents either Max
774*4882a593Smuzhiyun 	 * Service Data Unit (max frame size) allowed by the filter
775*4882a593Smuzhiyun 	 * entry or is an index into the Flow Meter Instance table
776*4882a593Smuzhiyun 	 * index identifying the policer which will be used to police
777*4882a593Smuzhiyun 	 * it.
778*4882a593Smuzhiyun 	 */
779*4882a593Smuzhiyun 	__le16	fm_inst_table_index;
780*4882a593Smuzhiyun 	__le16	msdu;
781*4882a593Smuzhiyun 	__le16	sg_inst_table_index;
782*4882a593Smuzhiyun 		u8	res1[2];
783*4882a593Smuzhiyun 	__le32	input_ports;
784*4882a593Smuzhiyun 		u8	res2[3];
785*4882a593Smuzhiyun 		u8	en;
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /* class 8, command 2 stream Filter Instance status query short format
789*4882a593Smuzhiyun  * command no need structure define
790*4882a593Smuzhiyun  * Stream Filter Instance Query Statistics Response data
791*4882a593Smuzhiyun  */
792*4882a593Smuzhiyun struct sfi_counter_data {
793*4882a593Smuzhiyun 	u32 matchl;
794*4882a593Smuzhiyun 	u32 matchh;
795*4882a593Smuzhiyun 	u32 msdu_dropl;
796*4882a593Smuzhiyun 	u32 msdu_droph;
797*4882a593Smuzhiyun 	u32 stream_gate_dropl;
798*4882a593Smuzhiyun 	u32 stream_gate_droph;
799*4882a593Smuzhiyun 	u32 flow_meter_dropl;
800*4882a593Smuzhiyun 	u32 flow_meter_droph;
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun #define ENETC_CBDR_SGI_OIPV_MASK 0x7
804*4882a593Smuzhiyun #define ENETC_CBDR_SGI_OIPV_EN	BIT(3)
805*4882a593Smuzhiyun #define ENETC_CBDR_SGI_CGTST	BIT(6)
806*4882a593Smuzhiyun #define ENETC_CBDR_SGI_OGTST	BIT(7)
807*4882a593Smuzhiyun #define ENETC_CBDR_SGI_CFG_CHG  BIT(1)
808*4882a593Smuzhiyun #define ENETC_CBDR_SGI_CFG_PND  BIT(2)
809*4882a593Smuzhiyun #define ENETC_CBDR_SGI_OEX		BIT(4)
810*4882a593Smuzhiyun #define ENETC_CBDR_SGI_OEXEN	BIT(5)
811*4882a593Smuzhiyun #define ENETC_CBDR_SGI_IRX		BIT(6)
812*4882a593Smuzhiyun #define ENETC_CBDR_SGI_IRXEN	BIT(7)
813*4882a593Smuzhiyun #define ENETC_CBDR_SGI_ACLLEN_MASK 0x3
814*4882a593Smuzhiyun #define ENETC_CBDR_SGI_OCLLEN_MASK 0xc
815*4882a593Smuzhiyun #define	ENETC_CBDR_SGI_EN		BIT(7)
816*4882a593Smuzhiyun /* class 9, command 0, Stream Gate Instance Table, Short Format
817*4882a593Smuzhiyun  * class 9, command 2, Stream Gate Instance Table entry query write back
818*4882a593Smuzhiyun  * Short Format
819*4882a593Smuzhiyun  */
820*4882a593Smuzhiyun struct sgi_table {
821*4882a593Smuzhiyun 	u8	res[8];
822*4882a593Smuzhiyun 	u8	oipv;
823*4882a593Smuzhiyun 	u8	res0[2];
824*4882a593Smuzhiyun 	u8	ocgtst;
825*4882a593Smuzhiyun 	u8	res1[7];
826*4882a593Smuzhiyun 	u8	gset;
827*4882a593Smuzhiyun 	u8	oacl_len;
828*4882a593Smuzhiyun 	u8	res2[2];
829*4882a593Smuzhiyun 	u8	en;
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun #define ENETC_CBDR_SGI_AIPV_MASK 0x7
833*4882a593Smuzhiyun #define ENETC_CBDR_SGI_AIPV_EN	BIT(3)
834*4882a593Smuzhiyun #define ENETC_CBDR_SGI_AGTST	BIT(7)
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun /* class 9, command 1, Stream Gate Control List, Long Format */
837*4882a593Smuzhiyun struct sgcl_conf {
838*4882a593Smuzhiyun 	u8	aipv;
839*4882a593Smuzhiyun 	u8	res[2];
840*4882a593Smuzhiyun 	u8	agtst;
841*4882a593Smuzhiyun 	u8	res1[4];
842*4882a593Smuzhiyun 	union {
843*4882a593Smuzhiyun 		struct {
844*4882a593Smuzhiyun 			u8 res2[4];
845*4882a593Smuzhiyun 			u8 acl_len;
846*4882a593Smuzhiyun 			u8 res3[3];
847*4882a593Smuzhiyun 		};
848*4882a593Smuzhiyun 		u8 cct[8]; /* Config change time */
849*4882a593Smuzhiyun 	};
850*4882a593Smuzhiyun };
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun #define ENETC_CBDR_SGL_IOMEN	BIT(0)
853*4882a593Smuzhiyun #define ENETC_CBDR_SGL_IPVEN	BIT(3)
854*4882a593Smuzhiyun #define ENETC_CBDR_SGL_GTST		BIT(4)
855*4882a593Smuzhiyun #define ENETC_CBDR_SGL_IPV_MASK 0xe
856*4882a593Smuzhiyun /* Stream Gate Control List Entry */
857*4882a593Smuzhiyun struct sgce {
858*4882a593Smuzhiyun 	u32	interval;
859*4882a593Smuzhiyun 	u8	msdu[3];
860*4882a593Smuzhiyun 	u8	multi;
861*4882a593Smuzhiyun };
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun /* stream control list class 9 , cmd 1 data buffer */
864*4882a593Smuzhiyun struct sgcl_data {
865*4882a593Smuzhiyun 	u32		btl;
866*4882a593Smuzhiyun 	u32		bth;
867*4882a593Smuzhiyun 	u32		ct;
868*4882a593Smuzhiyun 	u32		cte;
869*4882a593Smuzhiyun 	struct sgce	sgcl[0];
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun #define ENETC_CBDR_FMI_MR	BIT(0)
873*4882a593Smuzhiyun #define ENETC_CBDR_FMI_MREN	BIT(1)
874*4882a593Smuzhiyun #define ENETC_CBDR_FMI_DOY	BIT(2)
875*4882a593Smuzhiyun #define	ENETC_CBDR_FMI_CM	BIT(3)
876*4882a593Smuzhiyun #define ENETC_CBDR_FMI_CF	BIT(4)
877*4882a593Smuzhiyun #define ENETC_CBDR_FMI_NDOR	BIT(5)
878*4882a593Smuzhiyun #define ENETC_CBDR_FMI_OALEN	BIT(6)
879*4882a593Smuzhiyun #define ENETC_CBDR_FMI_IRFPP_MASK GENMASK(4, 0)
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun /* class 10: command 0/1, Flow Meter Instance Set, short Format */
882*4882a593Smuzhiyun struct fmi_conf {
883*4882a593Smuzhiyun 	__le32	cir;
884*4882a593Smuzhiyun 	__le32	cbs;
885*4882a593Smuzhiyun 	__le32	eir;
886*4882a593Smuzhiyun 	__le32	ebs;
887*4882a593Smuzhiyun 		u8	conf;
888*4882a593Smuzhiyun 		u8	res1;
889*4882a593Smuzhiyun 		u8	ir_fpp;
890*4882a593Smuzhiyun 		u8	res2[4];
891*4882a593Smuzhiyun 		u8	en;
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun struct enetc_cbd {
895*4882a593Smuzhiyun 	union{
896*4882a593Smuzhiyun 		struct sfi_conf sfi_conf;
897*4882a593Smuzhiyun 		struct sgi_table sgi_table;
898*4882a593Smuzhiyun 		struct fmi_conf fmi_conf;
899*4882a593Smuzhiyun 		struct {
900*4882a593Smuzhiyun 			__le32	addr[2];
901*4882a593Smuzhiyun 			union {
902*4882a593Smuzhiyun 				__le32	opt[4];
903*4882a593Smuzhiyun 				struct tgs_gcl_conf	gcl_conf;
904*4882a593Smuzhiyun 				struct streamid_conf	sid_set;
905*4882a593Smuzhiyun 				struct sgcl_conf	sgcl_conf;
906*4882a593Smuzhiyun 			};
907*4882a593Smuzhiyun 		};	/* Long format */
908*4882a593Smuzhiyun 		__le32 data[6];
909*4882a593Smuzhiyun 	};
910*4882a593Smuzhiyun 	__le16 index;
911*4882a593Smuzhiyun 	__le16 length;
912*4882a593Smuzhiyun 	u8 cmd;
913*4882a593Smuzhiyun 	u8 cls;
914*4882a593Smuzhiyun 	u8 _res;
915*4882a593Smuzhiyun 	u8 status_flags;
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun #define ENETC_CLK  400000000ULL
enetc_cycles_to_usecs(u32 cycles)919*4882a593Smuzhiyun static inline u32 enetc_cycles_to_usecs(u32 cycles)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	return (u32)div_u64(cycles * 1000000ULL, ENETC_CLK);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
enetc_usecs_to_cycles(u32 usecs)924*4882a593Smuzhiyun static inline u32 enetc_usecs_to_cycles(u32 usecs)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	return (u32)div_u64(usecs * ENETC_CLK, 1000000ULL);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun /* port time gating control register */
930*4882a593Smuzhiyun #define ENETC_QBV_PTGCR_OFFSET		0x11a00
931*4882a593Smuzhiyun #define ENETC_QBV_TGE			BIT(31)
932*4882a593Smuzhiyun #define ENETC_QBV_TGPE			BIT(30)
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun /* Port time gating capability register */
935*4882a593Smuzhiyun #define ENETC_QBV_PTGCAPR_OFFSET	0x11a08
936*4882a593Smuzhiyun #define ENETC_QBV_MAX_GCL_LEN_MASK	GENMASK(15, 0)
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun /* Port time specific departure */
939*4882a593Smuzhiyun #define ENETC_PTCTSDR(n)	(0x1210 + 4 * (n))
940*4882a593Smuzhiyun #define ENETC_TSDE		BIT(31)
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun /* PSFP setting */
943*4882a593Smuzhiyun #define ENETC_PPSFPMR 0x11b00
944*4882a593Smuzhiyun #define ENETC_PPSFPMR_PSFPEN BIT(0)
945*4882a593Smuzhiyun #define ENETC_PPSFPMR_VS BIT(1)
946*4882a593Smuzhiyun #define ENETC_PPSFPMR_PVC BIT(2)
947*4882a593Smuzhiyun #define ENETC_PPSFPMR_PVZC BIT(3)
948