1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2*4882a593Smuzhiyun /* Copyright 2017-2019 NXP */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "enetc.h"
5*4882a593Smuzhiyun #include <linux/tcp.h>
6*4882a593Smuzhiyun #include <linux/udp.h>
7*4882a593Smuzhiyun #include <linux/vmalloc.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /* ENETC overhead: optional extension BD + 1 BD gap */
10*4882a593Smuzhiyun #define ENETC_TXBDS_NEEDED(val) ((val) + 2)
11*4882a593Smuzhiyun /* max # of chained Tx BDs is 15, including head and extension BD */
12*4882a593Smuzhiyun #define ENETC_MAX_SKB_FRAGS 13
13*4882a593Smuzhiyun #define ENETC_TXBDS_MAX_NEEDED ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1)
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
16*4882a593Smuzhiyun int active_offloads);
17*4882a593Smuzhiyun
enetc_xmit(struct sk_buff * skb,struct net_device * ndev)18*4882a593Smuzhiyun netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
21*4882a593Smuzhiyun struct enetc_bdr *tx_ring;
22*4882a593Smuzhiyun int count;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun tx_ring = priv->tx_ring[skb->queue_mapping];
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS))
27*4882a593Smuzhiyun if (unlikely(skb_linearize(skb)))
28*4882a593Smuzhiyun goto drop_packet_err;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */
31*4882a593Smuzhiyun if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) {
32*4882a593Smuzhiyun netif_stop_subqueue(ndev, tx_ring->index);
33*4882a593Smuzhiyun return NETDEV_TX_BUSY;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun enetc_lock_mdio();
37*4882a593Smuzhiyun count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads);
38*4882a593Smuzhiyun enetc_unlock_mdio();
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun if (unlikely(!count))
41*4882a593Smuzhiyun goto drop_packet_err;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED)
44*4882a593Smuzhiyun netif_stop_subqueue(ndev, tx_ring->index);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun return NETDEV_TX_OK;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun drop_packet_err:
49*4882a593Smuzhiyun dev_kfree_skb_any(skb);
50*4882a593Smuzhiyun return NETDEV_TX_OK;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
enetc_tx_csum(struct sk_buff * skb,union enetc_tx_bd * txbd)53*4882a593Smuzhiyun static bool enetc_tx_csum(struct sk_buff *skb, union enetc_tx_bd *txbd)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun int l3_start, l3_hsize;
56*4882a593Smuzhiyun u16 l3_flags, l4_flags;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (skb->ip_summed != CHECKSUM_PARTIAL)
59*4882a593Smuzhiyun return false;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun switch (skb->csum_offset) {
62*4882a593Smuzhiyun case offsetof(struct tcphdr, check):
63*4882a593Smuzhiyun l4_flags = ENETC_TXBD_L4_TCP;
64*4882a593Smuzhiyun break;
65*4882a593Smuzhiyun case offsetof(struct udphdr, check):
66*4882a593Smuzhiyun l4_flags = ENETC_TXBD_L4_UDP;
67*4882a593Smuzhiyun break;
68*4882a593Smuzhiyun default:
69*4882a593Smuzhiyun skb_checksum_help(skb);
70*4882a593Smuzhiyun return false;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun l3_start = skb_network_offset(skb);
74*4882a593Smuzhiyun l3_hsize = skb_network_header_len(skb);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun l3_flags = 0;
77*4882a593Smuzhiyun if (skb->protocol == htons(ETH_P_IPV6))
78*4882a593Smuzhiyun l3_flags = ENETC_TXBD_L3_IPV6;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* write BD fields */
81*4882a593Smuzhiyun txbd->l3_csoff = enetc_txbd_l3_csoff(l3_start, l3_hsize, l3_flags);
82*4882a593Smuzhiyun txbd->l4_csoff = l4_flags;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return true;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
enetc_unmap_tx_buff(struct enetc_bdr * tx_ring,struct enetc_tx_swbd * tx_swbd)87*4882a593Smuzhiyun static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring,
88*4882a593Smuzhiyun struct enetc_tx_swbd *tx_swbd)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun if (tx_swbd->is_dma_page)
91*4882a593Smuzhiyun dma_unmap_page(tx_ring->dev, tx_swbd->dma,
92*4882a593Smuzhiyun tx_swbd->len, DMA_TO_DEVICE);
93*4882a593Smuzhiyun else
94*4882a593Smuzhiyun dma_unmap_single(tx_ring->dev, tx_swbd->dma,
95*4882a593Smuzhiyun tx_swbd->len, DMA_TO_DEVICE);
96*4882a593Smuzhiyun tx_swbd->dma = 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
enetc_free_tx_skb(struct enetc_bdr * tx_ring,struct enetc_tx_swbd * tx_swbd)99*4882a593Smuzhiyun static void enetc_free_tx_skb(struct enetc_bdr *tx_ring,
100*4882a593Smuzhiyun struct enetc_tx_swbd *tx_swbd)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun if (tx_swbd->dma)
103*4882a593Smuzhiyun enetc_unmap_tx_buff(tx_ring, tx_swbd);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (tx_swbd->skb) {
106*4882a593Smuzhiyun dev_kfree_skb_any(tx_swbd->skb);
107*4882a593Smuzhiyun tx_swbd->skb = NULL;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
enetc_map_tx_buffs(struct enetc_bdr * tx_ring,struct sk_buff * skb,int active_offloads)111*4882a593Smuzhiyun static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
112*4882a593Smuzhiyun int active_offloads)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct enetc_tx_swbd *tx_swbd;
115*4882a593Smuzhiyun skb_frag_t *frag;
116*4882a593Smuzhiyun int len = skb_headlen(skb);
117*4882a593Smuzhiyun union enetc_tx_bd temp_bd;
118*4882a593Smuzhiyun union enetc_tx_bd *txbd;
119*4882a593Smuzhiyun bool do_vlan, do_tstamp;
120*4882a593Smuzhiyun int i, count = 0;
121*4882a593Smuzhiyun unsigned int f;
122*4882a593Smuzhiyun dma_addr_t dma;
123*4882a593Smuzhiyun u8 flags = 0;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun i = tx_ring->next_to_use;
126*4882a593Smuzhiyun txbd = ENETC_TXBD(*tx_ring, i);
127*4882a593Smuzhiyun prefetchw(txbd);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE);
130*4882a593Smuzhiyun if (unlikely(dma_mapping_error(tx_ring->dev, dma)))
131*4882a593Smuzhiyun goto dma_err;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun temp_bd.addr = cpu_to_le64(dma);
134*4882a593Smuzhiyun temp_bd.buf_len = cpu_to_le16(len);
135*4882a593Smuzhiyun temp_bd.lstatus = 0;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun tx_swbd = &tx_ring->tx_swbd[i];
138*4882a593Smuzhiyun tx_swbd->dma = dma;
139*4882a593Smuzhiyun tx_swbd->len = len;
140*4882a593Smuzhiyun tx_swbd->is_dma_page = 0;
141*4882a593Smuzhiyun count++;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun do_vlan = skb_vlan_tag_present(skb);
144*4882a593Smuzhiyun do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) &&
145*4882a593Smuzhiyun (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP);
146*4882a593Smuzhiyun tx_swbd->do_tstamp = do_tstamp;
147*4882a593Smuzhiyun tx_swbd->check_wb = tx_swbd->do_tstamp;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (do_vlan || do_tstamp)
150*4882a593Smuzhiyun flags |= ENETC_TXBD_FLAGS_EX;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (enetc_tx_csum(skb, &temp_bd))
153*4882a593Smuzhiyun flags |= ENETC_TXBD_FLAGS_CSUM | ENETC_TXBD_FLAGS_L4CS;
154*4882a593Smuzhiyun else if (tx_ring->tsd_enable)
155*4882a593Smuzhiyun flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* first BD needs frm_len and offload flags set */
158*4882a593Smuzhiyun temp_bd.frm_len = cpu_to_le16(skb->len);
159*4882a593Smuzhiyun temp_bd.flags = flags;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (flags & ENETC_TXBD_FLAGS_TSE) {
162*4882a593Smuzhiyun u32 temp;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun temp = (skb->skb_mstamp_ns >> 5 & ENETC_TXBD_TXSTART_MASK)
165*4882a593Smuzhiyun | (flags << ENETC_TXBD_FLAGS_OFFSET);
166*4882a593Smuzhiyun temp_bd.txstart = cpu_to_le32(temp);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (flags & ENETC_TXBD_FLAGS_EX) {
170*4882a593Smuzhiyun u8 e_flags = 0;
171*4882a593Smuzhiyun *txbd = temp_bd;
172*4882a593Smuzhiyun enetc_clear_tx_bd(&temp_bd);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* add extension BD for VLAN and/or timestamping */
175*4882a593Smuzhiyun flags = 0;
176*4882a593Smuzhiyun tx_swbd++;
177*4882a593Smuzhiyun txbd++;
178*4882a593Smuzhiyun i++;
179*4882a593Smuzhiyun if (unlikely(i == tx_ring->bd_count)) {
180*4882a593Smuzhiyun i = 0;
181*4882a593Smuzhiyun tx_swbd = tx_ring->tx_swbd;
182*4882a593Smuzhiyun txbd = ENETC_TXBD(*tx_ring, 0);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun prefetchw(txbd);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (do_vlan) {
187*4882a593Smuzhiyun temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb));
188*4882a593Smuzhiyun temp_bd.ext.tpid = 0; /* < C-TAG */
189*4882a593Smuzhiyun e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (do_tstamp) {
193*4882a593Smuzhiyun skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
194*4882a593Smuzhiyun e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun temp_bd.ext.e_flags = e_flags;
198*4882a593Smuzhiyun count++;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun frag = &skb_shinfo(skb)->frags[0];
202*4882a593Smuzhiyun for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) {
203*4882a593Smuzhiyun len = skb_frag_size(frag);
204*4882a593Smuzhiyun dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len,
205*4882a593Smuzhiyun DMA_TO_DEVICE);
206*4882a593Smuzhiyun if (dma_mapping_error(tx_ring->dev, dma))
207*4882a593Smuzhiyun goto dma_err;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun *txbd = temp_bd;
210*4882a593Smuzhiyun enetc_clear_tx_bd(&temp_bd);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun flags = 0;
213*4882a593Smuzhiyun tx_swbd++;
214*4882a593Smuzhiyun txbd++;
215*4882a593Smuzhiyun i++;
216*4882a593Smuzhiyun if (unlikely(i == tx_ring->bd_count)) {
217*4882a593Smuzhiyun i = 0;
218*4882a593Smuzhiyun tx_swbd = tx_ring->tx_swbd;
219*4882a593Smuzhiyun txbd = ENETC_TXBD(*tx_ring, 0);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun prefetchw(txbd);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun temp_bd.addr = cpu_to_le64(dma);
224*4882a593Smuzhiyun temp_bd.buf_len = cpu_to_le16(len);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun tx_swbd->dma = dma;
227*4882a593Smuzhiyun tx_swbd->len = len;
228*4882a593Smuzhiyun tx_swbd->is_dma_page = 1;
229*4882a593Smuzhiyun count++;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* last BD needs 'F' bit set */
233*4882a593Smuzhiyun flags |= ENETC_TXBD_FLAGS_F;
234*4882a593Smuzhiyun temp_bd.flags = flags;
235*4882a593Smuzhiyun *txbd = temp_bd;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun tx_ring->tx_swbd[i].skb = skb;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun enetc_bdr_idx_inc(tx_ring, &i);
240*4882a593Smuzhiyun tx_ring->next_to_use = i;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun skb_tx_timestamp(skb);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* let H/W know BD ring has been updated */
245*4882a593Smuzhiyun enetc_wr_reg_hot(tx_ring->tpir, i); /* includes wmb() */
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return count;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun dma_err:
250*4882a593Smuzhiyun dev_err(tx_ring->dev, "DMA map error");
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun do {
253*4882a593Smuzhiyun tx_swbd = &tx_ring->tx_swbd[i];
254*4882a593Smuzhiyun enetc_free_tx_skb(tx_ring, tx_swbd);
255*4882a593Smuzhiyun if (i == 0)
256*4882a593Smuzhiyun i = tx_ring->bd_count;
257*4882a593Smuzhiyun i--;
258*4882a593Smuzhiyun } while (count--);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
enetc_msix(int irq,void * data)263*4882a593Smuzhiyun static irqreturn_t enetc_msix(int irq, void *data)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct enetc_int_vector *v = data;
266*4882a593Smuzhiyun int i;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun enetc_lock_mdio();
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* disable interrupts */
271*4882a593Smuzhiyun enetc_wr_reg_hot(v->rbier, 0);
272*4882a593Smuzhiyun enetc_wr_reg_hot(v->ricr1, v->rx_ictt);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
275*4882a593Smuzhiyun enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun enetc_unlock_mdio();
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun napi_schedule(&v->napi);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return IRQ_HANDLED;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget);
285*4882a593Smuzhiyun static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
286*4882a593Smuzhiyun struct napi_struct *napi, int work_limit);
287*4882a593Smuzhiyun
enetc_rx_dim_work(struct work_struct * w)288*4882a593Smuzhiyun static void enetc_rx_dim_work(struct work_struct *w)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct dim *dim = container_of(w, struct dim, work);
291*4882a593Smuzhiyun struct dim_cq_moder moder =
292*4882a593Smuzhiyun net_dim_get_rx_moderation(dim->mode, dim->profile_ix);
293*4882a593Smuzhiyun struct enetc_int_vector *v =
294*4882a593Smuzhiyun container_of(dim, struct enetc_int_vector, rx_dim);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun v->rx_ictt = enetc_usecs_to_cycles(moder.usec);
297*4882a593Smuzhiyun dim->state = DIM_START_MEASURE;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
enetc_rx_net_dim(struct enetc_int_vector * v)300*4882a593Smuzhiyun static void enetc_rx_net_dim(struct enetc_int_vector *v)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct dim_sample dim_sample = {};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun v->comp_cnt++;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (!v->rx_napi_work)
307*4882a593Smuzhiyun return;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun dim_update_sample(v->comp_cnt,
310*4882a593Smuzhiyun v->rx_ring.stats.packets,
311*4882a593Smuzhiyun v->rx_ring.stats.bytes,
312*4882a593Smuzhiyun &dim_sample);
313*4882a593Smuzhiyun net_dim(&v->rx_dim, dim_sample);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
enetc_poll(struct napi_struct * napi,int budget)316*4882a593Smuzhiyun static int enetc_poll(struct napi_struct *napi, int budget)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct enetc_int_vector
319*4882a593Smuzhiyun *v = container_of(napi, struct enetc_int_vector, napi);
320*4882a593Smuzhiyun bool complete = true;
321*4882a593Smuzhiyun int work_done;
322*4882a593Smuzhiyun int i;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun enetc_lock_mdio();
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun for (i = 0; i < v->count_tx_rings; i++)
327*4882a593Smuzhiyun if (!enetc_clean_tx_ring(&v->tx_ring[i], budget))
328*4882a593Smuzhiyun complete = false;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget);
331*4882a593Smuzhiyun if (work_done == budget)
332*4882a593Smuzhiyun complete = false;
333*4882a593Smuzhiyun if (work_done)
334*4882a593Smuzhiyun v->rx_napi_work = true;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (!complete) {
337*4882a593Smuzhiyun enetc_unlock_mdio();
338*4882a593Smuzhiyun return budget;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun napi_complete_done(napi, work_done);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (likely(v->rx_dim_en))
344*4882a593Smuzhiyun enetc_rx_net_dim(v);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun v->rx_napi_work = false;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* enable interrupts */
349*4882a593Smuzhiyun enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
352*4882a593Smuzhiyun enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i),
353*4882a593Smuzhiyun ENETC_TBIER_TXTIE);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun enetc_unlock_mdio();
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return work_done;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
enetc_bd_ready_count(struct enetc_bdr * tx_ring,int ci)360*4882a593Smuzhiyun static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
enetc_get_tx_tstamp(struct enetc_hw * hw,union enetc_tx_bd * txbd,u64 * tstamp)367*4882a593Smuzhiyun static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd,
368*4882a593Smuzhiyun u64 *tstamp)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun u32 lo, hi, tstamp_lo;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun lo = enetc_rd_hot(hw, ENETC_SICTR0);
373*4882a593Smuzhiyun hi = enetc_rd_hot(hw, ENETC_SICTR1);
374*4882a593Smuzhiyun tstamp_lo = le32_to_cpu(txbd->wb.tstamp);
375*4882a593Smuzhiyun if (lo <= tstamp_lo)
376*4882a593Smuzhiyun hi -= 1;
377*4882a593Smuzhiyun *tstamp = (u64)hi << 32 | tstamp_lo;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
enetc_tstamp_tx(struct sk_buff * skb,u64 tstamp)380*4882a593Smuzhiyun static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct skb_shared_hwtstamps shhwtstamps;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) {
385*4882a593Smuzhiyun memset(&shhwtstamps, 0, sizeof(shhwtstamps));
386*4882a593Smuzhiyun shhwtstamps.hwtstamp = ns_to_ktime(tstamp);
387*4882a593Smuzhiyun /* Ensure skb_mstamp_ns, which might have been populated with
388*4882a593Smuzhiyun * the txtime, is not mistaken for a software timestamp,
389*4882a593Smuzhiyun * because this will prevent the dispatch of our hardware
390*4882a593Smuzhiyun * timestamp to the socket.
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun skb->tstamp = ktime_set(0, 0);
393*4882a593Smuzhiyun skb_tstamp_tx(skb, &shhwtstamps);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
enetc_clean_tx_ring(struct enetc_bdr * tx_ring,int napi_budget)397*4882a593Smuzhiyun static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct net_device *ndev = tx_ring->ndev;
400*4882a593Smuzhiyun int tx_frm_cnt = 0, tx_byte_cnt = 0;
401*4882a593Smuzhiyun struct enetc_tx_swbd *tx_swbd;
402*4882a593Smuzhiyun int i, bds_to_clean;
403*4882a593Smuzhiyun bool do_tstamp;
404*4882a593Smuzhiyun u64 tstamp = 0;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun i = tx_ring->next_to_clean;
407*4882a593Smuzhiyun tx_swbd = &tx_ring->tx_swbd[i];
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun bds_to_clean = enetc_bd_ready_count(tx_ring, i);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun do_tstamp = false;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) {
414*4882a593Smuzhiyun bool is_eof = !!tx_swbd->skb;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (unlikely(tx_swbd->check_wb)) {
417*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
418*4882a593Smuzhiyun union enetc_tx_bd *txbd;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun txbd = ENETC_TXBD(*tx_ring, i);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (txbd->flags & ENETC_TXBD_FLAGS_W &&
423*4882a593Smuzhiyun tx_swbd->do_tstamp) {
424*4882a593Smuzhiyun enetc_get_tx_tstamp(&priv->si->hw, txbd,
425*4882a593Smuzhiyun &tstamp);
426*4882a593Smuzhiyun do_tstamp = true;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (likely(tx_swbd->dma))
431*4882a593Smuzhiyun enetc_unmap_tx_buff(tx_ring, tx_swbd);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (is_eof) {
434*4882a593Smuzhiyun if (unlikely(do_tstamp)) {
435*4882a593Smuzhiyun enetc_tstamp_tx(tx_swbd->skb, tstamp);
436*4882a593Smuzhiyun do_tstamp = false;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun napi_consume_skb(tx_swbd->skb, napi_budget);
439*4882a593Smuzhiyun tx_swbd->skb = NULL;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun tx_byte_cnt += tx_swbd->len;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun bds_to_clean--;
445*4882a593Smuzhiyun tx_swbd++;
446*4882a593Smuzhiyun i++;
447*4882a593Smuzhiyun if (unlikely(i == tx_ring->bd_count)) {
448*4882a593Smuzhiyun i = 0;
449*4882a593Smuzhiyun tx_swbd = tx_ring->tx_swbd;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* BD iteration loop end */
453*4882a593Smuzhiyun if (is_eof) {
454*4882a593Smuzhiyun tx_frm_cnt++;
455*4882a593Smuzhiyun /* re-arm interrupt source */
456*4882a593Smuzhiyun enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) |
457*4882a593Smuzhiyun BIT(16 + tx_ring->index));
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (unlikely(!bds_to_clean))
461*4882a593Smuzhiyun bds_to_clean = enetc_bd_ready_count(tx_ring, i);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun tx_ring->next_to_clean = i;
465*4882a593Smuzhiyun tx_ring->stats.packets += tx_frm_cnt;
466*4882a593Smuzhiyun tx_ring->stats.bytes += tx_byte_cnt;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) &&
469*4882a593Smuzhiyun __netif_subqueue_stopped(ndev, tx_ring->index) &&
470*4882a593Smuzhiyun (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) {
471*4882a593Smuzhiyun netif_wake_subqueue(ndev, tx_ring->index);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return tx_frm_cnt != ENETC_DEFAULT_TX_WORK;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
enetc_new_page(struct enetc_bdr * rx_ring,struct enetc_rx_swbd * rx_swbd)477*4882a593Smuzhiyun static bool enetc_new_page(struct enetc_bdr *rx_ring,
478*4882a593Smuzhiyun struct enetc_rx_swbd *rx_swbd)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct page *page;
481*4882a593Smuzhiyun dma_addr_t addr;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun page = dev_alloc_page();
484*4882a593Smuzhiyun if (unlikely(!page))
485*4882a593Smuzhiyun return false;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
488*4882a593Smuzhiyun if (unlikely(dma_mapping_error(rx_ring->dev, addr))) {
489*4882a593Smuzhiyun __free_page(page);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun return false;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun rx_swbd->dma = addr;
495*4882a593Smuzhiyun rx_swbd->page = page;
496*4882a593Smuzhiyun rx_swbd->page_offset = ENETC_RXB_PAD;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return true;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
enetc_refill_rx_ring(struct enetc_bdr * rx_ring,const int buff_cnt)501*4882a593Smuzhiyun static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct enetc_rx_swbd *rx_swbd;
504*4882a593Smuzhiyun union enetc_rx_bd *rxbd;
505*4882a593Smuzhiyun int i, j;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun i = rx_ring->next_to_use;
508*4882a593Smuzhiyun rx_swbd = &rx_ring->rx_swbd[i];
509*4882a593Smuzhiyun rxbd = enetc_rxbd(rx_ring, i);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun for (j = 0; j < buff_cnt; j++) {
512*4882a593Smuzhiyun /* try reuse page */
513*4882a593Smuzhiyun if (unlikely(!rx_swbd->page)) {
514*4882a593Smuzhiyun if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) {
515*4882a593Smuzhiyun rx_ring->stats.rx_alloc_errs++;
516*4882a593Smuzhiyun break;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* update RxBD */
521*4882a593Smuzhiyun rxbd->w.addr = cpu_to_le64(rx_swbd->dma +
522*4882a593Smuzhiyun rx_swbd->page_offset);
523*4882a593Smuzhiyun /* clear 'R" as well */
524*4882a593Smuzhiyun rxbd->r.lstatus = 0;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
527*4882a593Smuzhiyun rx_swbd++;
528*4882a593Smuzhiyun i++;
529*4882a593Smuzhiyun if (unlikely(i == rx_ring->bd_count)) {
530*4882a593Smuzhiyun i = 0;
531*4882a593Smuzhiyun rx_swbd = rx_ring->rx_swbd;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (likely(j)) {
536*4882a593Smuzhiyun rx_ring->next_to_alloc = i; /* keep track from page reuse */
537*4882a593Smuzhiyun rx_ring->next_to_use = i;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return j;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
enetc_get_rx_tstamp(struct net_device * ndev,union enetc_rx_bd * rxbd,struct sk_buff * skb)544*4882a593Smuzhiyun static void enetc_get_rx_tstamp(struct net_device *ndev,
545*4882a593Smuzhiyun union enetc_rx_bd *rxbd,
546*4882a593Smuzhiyun struct sk_buff *skb)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
549*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
550*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
551*4882a593Smuzhiyun u32 lo, hi, tstamp_lo;
552*4882a593Smuzhiyun u64 tstamp;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) {
555*4882a593Smuzhiyun lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0);
556*4882a593Smuzhiyun hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1);
557*4882a593Smuzhiyun rxbd = enetc_rxbd_ext(rxbd);
558*4882a593Smuzhiyun tstamp_lo = le32_to_cpu(rxbd->ext.tstamp);
559*4882a593Smuzhiyun if (lo <= tstamp_lo)
560*4882a593Smuzhiyun hi -= 1;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun tstamp = (u64)hi << 32 | tstamp_lo;
563*4882a593Smuzhiyun memset(shhwtstamps, 0, sizeof(*shhwtstamps));
564*4882a593Smuzhiyun shhwtstamps->hwtstamp = ns_to_ktime(tstamp);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun
enetc_get_offloads(struct enetc_bdr * rx_ring,union enetc_rx_bd * rxbd,struct sk_buff * skb)569*4882a593Smuzhiyun static void enetc_get_offloads(struct enetc_bdr *rx_ring,
570*4882a593Smuzhiyun union enetc_rx_bd *rxbd, struct sk_buff *skb)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* TODO: hashing */
575*4882a593Smuzhiyun if (rx_ring->ndev->features & NETIF_F_RXCSUM) {
576*4882a593Smuzhiyun u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun skb->csum = csum_unfold((__force __sum16)~htons(inet_csum));
579*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_COMPLETE;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) {
583*4882a593Smuzhiyun __be16 tpid = 0;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) {
586*4882a593Smuzhiyun case 0:
587*4882a593Smuzhiyun tpid = htons(ETH_P_8021Q);
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun case 1:
590*4882a593Smuzhiyun tpid = htons(ETH_P_8021AD);
591*4882a593Smuzhiyun break;
592*4882a593Smuzhiyun case 2:
593*4882a593Smuzhiyun tpid = htons(enetc_port_rd(&priv->si->hw,
594*4882a593Smuzhiyun ENETC_PCVLANR1));
595*4882a593Smuzhiyun break;
596*4882a593Smuzhiyun case 3:
597*4882a593Smuzhiyun tpid = htons(enetc_port_rd(&priv->si->hw,
598*4882a593Smuzhiyun ENETC_PCVLANR2));
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun default:
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt));
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
608*4882a593Smuzhiyun if (priv->active_offloads & ENETC_F_RX_TSTAMP)
609*4882a593Smuzhiyun enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb);
610*4882a593Smuzhiyun #endif
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
enetc_process_skb(struct enetc_bdr * rx_ring,struct sk_buff * skb)613*4882a593Smuzhiyun static void enetc_process_skb(struct enetc_bdr *rx_ring,
614*4882a593Smuzhiyun struct sk_buff *skb)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun skb_record_rx_queue(skb, rx_ring->index);
617*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, rx_ring->ndev);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
enetc_page_reusable(struct page * page)620*4882a593Smuzhiyun static bool enetc_page_reusable(struct page *page)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
enetc_reuse_page(struct enetc_bdr * rx_ring,struct enetc_rx_swbd * old)625*4882a593Smuzhiyun static void enetc_reuse_page(struct enetc_bdr *rx_ring,
626*4882a593Smuzhiyun struct enetc_rx_swbd *old)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun struct enetc_rx_swbd *new;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun new = &rx_ring->rx_swbd[rx_ring->next_to_alloc];
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* next buf that may reuse a page */
633*4882a593Smuzhiyun enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* copy page reference */
636*4882a593Smuzhiyun *new = *old;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
enetc_get_rx_buff(struct enetc_bdr * rx_ring,int i,u16 size)639*4882a593Smuzhiyun static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring,
640*4882a593Smuzhiyun int i, u16 size)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma,
645*4882a593Smuzhiyun rx_swbd->page_offset,
646*4882a593Smuzhiyun size, DMA_FROM_DEVICE);
647*4882a593Smuzhiyun return rx_swbd;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
enetc_put_rx_buff(struct enetc_bdr * rx_ring,struct enetc_rx_swbd * rx_swbd)650*4882a593Smuzhiyun static void enetc_put_rx_buff(struct enetc_bdr *rx_ring,
651*4882a593Smuzhiyun struct enetc_rx_swbd *rx_swbd)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun if (likely(enetc_page_reusable(rx_swbd->page))) {
654*4882a593Smuzhiyun rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE;
655*4882a593Smuzhiyun page_ref_inc(rx_swbd->page);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun enetc_reuse_page(rx_ring, rx_swbd);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* sync for use by the device */
660*4882a593Smuzhiyun dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
661*4882a593Smuzhiyun rx_swbd->page_offset,
662*4882a593Smuzhiyun ENETC_RXB_DMA_SIZE,
663*4882a593Smuzhiyun DMA_FROM_DEVICE);
664*4882a593Smuzhiyun } else {
665*4882a593Smuzhiyun dma_unmap_page(rx_ring->dev, rx_swbd->dma,
666*4882a593Smuzhiyun PAGE_SIZE, DMA_FROM_DEVICE);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun rx_swbd->page = NULL;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
enetc_map_rx_buff_to_skb(struct enetc_bdr * rx_ring,int i,u16 size)672*4882a593Smuzhiyun static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring,
673*4882a593Smuzhiyun int i, u16 size)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
676*4882a593Smuzhiyun struct sk_buff *skb;
677*4882a593Smuzhiyun void *ba;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun ba = page_address(rx_swbd->page) + rx_swbd->page_offset;
680*4882a593Smuzhiyun skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE);
681*4882a593Smuzhiyun if (unlikely(!skb)) {
682*4882a593Smuzhiyun rx_ring->stats.rx_alloc_errs++;
683*4882a593Smuzhiyun return NULL;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun skb_reserve(skb, ENETC_RXB_PAD);
687*4882a593Smuzhiyun __skb_put(skb, size);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun enetc_put_rx_buff(rx_ring, rx_swbd);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return skb;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
enetc_add_rx_buff_to_skb(struct enetc_bdr * rx_ring,int i,u16 size,struct sk_buff * skb)694*4882a593Smuzhiyun static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i,
695*4882a593Smuzhiyun u16 size, struct sk_buff *skb)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page,
700*4882a593Smuzhiyun rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun enetc_put_rx_buff(rx_ring, rx_swbd);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */
706*4882a593Smuzhiyun
enetc_clean_rx_ring(struct enetc_bdr * rx_ring,struct napi_struct * napi,int work_limit)707*4882a593Smuzhiyun static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
708*4882a593Smuzhiyun struct napi_struct *napi, int work_limit)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun int rx_frm_cnt = 0, rx_byte_cnt = 0;
711*4882a593Smuzhiyun int cleaned_cnt, i;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun cleaned_cnt = enetc_bd_unused(rx_ring);
714*4882a593Smuzhiyun /* next descriptor to process */
715*4882a593Smuzhiyun i = rx_ring->next_to_clean;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun while (likely(rx_frm_cnt < work_limit)) {
718*4882a593Smuzhiyun union enetc_rx_bd *rxbd;
719*4882a593Smuzhiyun struct sk_buff *skb;
720*4882a593Smuzhiyun u32 bd_status;
721*4882a593Smuzhiyun u16 size;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (cleaned_cnt >= ENETC_RXBD_BUNDLE) {
724*4882a593Smuzhiyun int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* update ENETC's consumer index */
727*4882a593Smuzhiyun enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use);
728*4882a593Smuzhiyun cleaned_cnt -= count;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun rxbd = enetc_rxbd(rx_ring, i);
732*4882a593Smuzhiyun bd_status = le32_to_cpu(rxbd->r.lstatus);
733*4882a593Smuzhiyun if (!bd_status)
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index));
737*4882a593Smuzhiyun dma_rmb(); /* for reading other rxbd fields */
738*4882a593Smuzhiyun size = le16_to_cpu(rxbd->r.buf_len);
739*4882a593Smuzhiyun skb = enetc_map_rx_buff_to_skb(rx_ring, i, size);
740*4882a593Smuzhiyun if (!skb)
741*4882a593Smuzhiyun break;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun enetc_get_offloads(rx_ring, rxbd, skb);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun cleaned_cnt++;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
748*4882a593Smuzhiyun if (unlikely(++i == rx_ring->bd_count))
749*4882a593Smuzhiyun i = 0;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (unlikely(bd_status &
752*4882a593Smuzhiyun ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) {
753*4882a593Smuzhiyun dev_kfree_skb(skb);
754*4882a593Smuzhiyun while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
755*4882a593Smuzhiyun dma_rmb();
756*4882a593Smuzhiyun bd_status = le32_to_cpu(rxbd->r.lstatus);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
759*4882a593Smuzhiyun if (unlikely(++i == rx_ring->bd_count))
760*4882a593Smuzhiyun i = 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun rx_ring->ndev->stats.rx_dropped++;
764*4882a593Smuzhiyun rx_ring->ndev->stats.rx_errors++;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun break;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* not last BD in frame? */
770*4882a593Smuzhiyun while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
771*4882a593Smuzhiyun bd_status = le32_to_cpu(rxbd->r.lstatus);
772*4882a593Smuzhiyun size = ENETC_RXB_DMA_SIZE;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (bd_status & ENETC_RXBD_LSTATUS_F) {
775*4882a593Smuzhiyun dma_rmb();
776*4882a593Smuzhiyun size = le16_to_cpu(rxbd->r.buf_len);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun enetc_add_rx_buff_to_skb(rx_ring, i, size, skb);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun cleaned_cnt++;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
784*4882a593Smuzhiyun if (unlikely(++i == rx_ring->bd_count))
785*4882a593Smuzhiyun i = 0;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun rx_byte_cnt += skb->len;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun enetc_process_skb(rx_ring, skb);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun napi_gro_receive(napi, skb);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun rx_frm_cnt++;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun rx_ring->next_to_clean = i;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun rx_ring->stats.packets += rx_frm_cnt;
800*4882a593Smuzhiyun rx_ring->stats.bytes += rx_byte_cnt;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun return rx_frm_cnt;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Probing and Init */
806*4882a593Smuzhiyun #define ENETC_MAX_RFS_SIZE 64
enetc_get_si_caps(struct enetc_si * si)807*4882a593Smuzhiyun void enetc_get_si_caps(struct enetc_si *si)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun struct enetc_hw *hw = &si->hw;
810*4882a593Smuzhiyun u32 val;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* find out how many of various resources we have to work with */
813*4882a593Smuzhiyun val = enetc_rd(hw, ENETC_SICAPR0);
814*4882a593Smuzhiyun si->num_rx_rings = (val >> 16) & 0xff;
815*4882a593Smuzhiyun si->num_tx_rings = val & 0xff;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun val = enetc_rd(hw, ENETC_SIRFSCAPR);
818*4882a593Smuzhiyun si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val);
819*4882a593Smuzhiyun si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun si->num_rss = 0;
822*4882a593Smuzhiyun val = enetc_rd(hw, ENETC_SIPCAPR0);
823*4882a593Smuzhiyun if (val & ENETC_SIPCAPR0_RSS) {
824*4882a593Smuzhiyun u32 rss;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun rss = enetc_rd(hw, ENETC_SIRSSCAPR);
827*4882a593Smuzhiyun si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (val & ENETC_SIPCAPR0_QBV)
831*4882a593Smuzhiyun si->hw_features |= ENETC_SI_F_QBV;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun if (val & ENETC_SIPCAPR0_PSFP)
834*4882a593Smuzhiyun si->hw_features |= ENETC_SI_F_PSFP;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
enetc_dma_alloc_bdr(struct enetc_bdr * r,size_t bd_size)837*4882a593Smuzhiyun static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size,
840*4882a593Smuzhiyun &r->bd_dma_base, GFP_KERNEL);
841*4882a593Smuzhiyun if (!r->bd_base)
842*4882a593Smuzhiyun return -ENOMEM;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* h/w requires 128B alignment */
845*4882a593Smuzhiyun if (!IS_ALIGNED(r->bd_dma_base, 128)) {
846*4882a593Smuzhiyun dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base,
847*4882a593Smuzhiyun r->bd_dma_base);
848*4882a593Smuzhiyun return -EINVAL;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun return 0;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
enetc_alloc_txbdr(struct enetc_bdr * txr)854*4882a593Smuzhiyun static int enetc_alloc_txbdr(struct enetc_bdr *txr)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun int err;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd));
859*4882a593Smuzhiyun if (!txr->tx_swbd)
860*4882a593Smuzhiyun return -ENOMEM;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd));
863*4882a593Smuzhiyun if (err) {
864*4882a593Smuzhiyun vfree(txr->tx_swbd);
865*4882a593Smuzhiyun return err;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun txr->next_to_clean = 0;
869*4882a593Smuzhiyun txr->next_to_use = 0;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
enetc_free_txbdr(struct enetc_bdr * txr)874*4882a593Smuzhiyun static void enetc_free_txbdr(struct enetc_bdr *txr)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun int size, i;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun for (i = 0; i < txr->bd_count; i++)
879*4882a593Smuzhiyun enetc_free_tx_skb(txr, &txr->tx_swbd[i]);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun size = txr->bd_count * sizeof(union enetc_tx_bd);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base);
884*4882a593Smuzhiyun txr->bd_base = NULL;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun vfree(txr->tx_swbd);
887*4882a593Smuzhiyun txr->tx_swbd = NULL;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
enetc_alloc_tx_resources(struct enetc_ndev_priv * priv)890*4882a593Smuzhiyun static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun int i, err;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++) {
895*4882a593Smuzhiyun err = enetc_alloc_txbdr(priv->tx_ring[i]);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun if (err)
898*4882a593Smuzhiyun goto fail;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return 0;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun fail:
904*4882a593Smuzhiyun while (i-- > 0)
905*4882a593Smuzhiyun enetc_free_txbdr(priv->tx_ring[i]);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return err;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
enetc_free_tx_resources(struct enetc_ndev_priv * priv)910*4882a593Smuzhiyun static void enetc_free_tx_resources(struct enetc_ndev_priv *priv)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun int i;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++)
915*4882a593Smuzhiyun enetc_free_txbdr(priv->tx_ring[i]);
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
enetc_alloc_rxbdr(struct enetc_bdr * rxr,bool extended)918*4882a593Smuzhiyun static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun size_t size = sizeof(union enetc_rx_bd);
921*4882a593Smuzhiyun int err;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd));
924*4882a593Smuzhiyun if (!rxr->rx_swbd)
925*4882a593Smuzhiyun return -ENOMEM;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (extended)
928*4882a593Smuzhiyun size *= 2;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun err = enetc_dma_alloc_bdr(rxr, size);
931*4882a593Smuzhiyun if (err) {
932*4882a593Smuzhiyun vfree(rxr->rx_swbd);
933*4882a593Smuzhiyun return err;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun rxr->next_to_clean = 0;
937*4882a593Smuzhiyun rxr->next_to_use = 0;
938*4882a593Smuzhiyun rxr->next_to_alloc = 0;
939*4882a593Smuzhiyun rxr->ext_en = extended;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
enetc_free_rxbdr(struct enetc_bdr * rxr)944*4882a593Smuzhiyun static void enetc_free_rxbdr(struct enetc_bdr *rxr)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun int size;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun size = rxr->bd_count * sizeof(union enetc_rx_bd);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base);
951*4882a593Smuzhiyun rxr->bd_base = NULL;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun vfree(rxr->rx_swbd);
954*4882a593Smuzhiyun rxr->rx_swbd = NULL;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
enetc_alloc_rx_resources(struct enetc_ndev_priv * priv)957*4882a593Smuzhiyun static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP);
960*4882a593Smuzhiyun int i, err;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++) {
963*4882a593Smuzhiyun err = enetc_alloc_rxbdr(priv->rx_ring[i], extended);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if (err)
966*4882a593Smuzhiyun goto fail;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun return 0;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun fail:
972*4882a593Smuzhiyun while (i-- > 0)
973*4882a593Smuzhiyun enetc_free_rxbdr(priv->rx_ring[i]);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun return err;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
enetc_free_rx_resources(struct enetc_ndev_priv * priv)978*4882a593Smuzhiyun static void enetc_free_rx_resources(struct enetc_ndev_priv *priv)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun int i;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++)
983*4882a593Smuzhiyun enetc_free_rxbdr(priv->rx_ring[i]);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
enetc_free_tx_ring(struct enetc_bdr * tx_ring)986*4882a593Smuzhiyun static void enetc_free_tx_ring(struct enetc_bdr *tx_ring)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun int i;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (!tx_ring->tx_swbd)
991*4882a593Smuzhiyun return;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun for (i = 0; i < tx_ring->bd_count; i++) {
994*4882a593Smuzhiyun struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i];
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun enetc_free_tx_skb(tx_ring, tx_swbd);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun tx_ring->next_to_clean = 0;
1000*4882a593Smuzhiyun tx_ring->next_to_use = 0;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
enetc_free_rx_ring(struct enetc_bdr * rx_ring)1003*4882a593Smuzhiyun static void enetc_free_rx_ring(struct enetc_bdr *rx_ring)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun int i;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (!rx_ring->rx_swbd)
1008*4882a593Smuzhiyun return;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun for (i = 0; i < rx_ring->bd_count; i++) {
1011*4882a593Smuzhiyun struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (!rx_swbd->page)
1014*4882a593Smuzhiyun continue;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun dma_unmap_page(rx_ring->dev, rx_swbd->dma,
1017*4882a593Smuzhiyun PAGE_SIZE, DMA_FROM_DEVICE);
1018*4882a593Smuzhiyun __free_page(rx_swbd->page);
1019*4882a593Smuzhiyun rx_swbd->page = NULL;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun rx_ring->next_to_clean = 0;
1023*4882a593Smuzhiyun rx_ring->next_to_use = 0;
1024*4882a593Smuzhiyun rx_ring->next_to_alloc = 0;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
enetc_free_rxtx_rings(struct enetc_ndev_priv * priv)1027*4882a593Smuzhiyun static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun int i;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++)
1032*4882a593Smuzhiyun enetc_free_rx_ring(priv->rx_ring[i]);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++)
1035*4882a593Smuzhiyun enetc_free_tx_ring(priv->tx_ring[i]);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
enetc_alloc_cbdr(struct device * dev,struct enetc_cbdr * cbdr)1038*4882a593Smuzhiyun int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun int size = cbdr->bd_count * sizeof(struct enetc_cbd);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base,
1043*4882a593Smuzhiyun GFP_KERNEL);
1044*4882a593Smuzhiyun if (!cbdr->bd_base)
1045*4882a593Smuzhiyun return -ENOMEM;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* h/w requires 128B alignment */
1048*4882a593Smuzhiyun if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) {
1049*4882a593Smuzhiyun dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
1050*4882a593Smuzhiyun return -EINVAL;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun cbdr->next_to_clean = 0;
1054*4882a593Smuzhiyun cbdr->next_to_use = 0;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
enetc_free_cbdr(struct device * dev,struct enetc_cbdr * cbdr)1059*4882a593Smuzhiyun void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun int size = cbdr->bd_count * sizeof(struct enetc_cbd);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
1064*4882a593Smuzhiyun cbdr->bd_base = NULL;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
enetc_setup_cbdr(struct enetc_hw * hw,struct enetc_cbdr * cbdr)1067*4882a593Smuzhiyun void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun /* set CBDR cache attributes */
1070*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICAR2,
1071*4882a593Smuzhiyun ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base));
1074*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base));
1075*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count));
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICBDRPIR, 0);
1078*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICBDRCIR, 0);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /* enable ring */
1081*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICBDRMR, BIT(31));
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun cbdr->pir = hw->reg + ENETC_SICBDRPIR;
1084*4882a593Smuzhiyun cbdr->cir = hw->reg + ENETC_SICBDRCIR;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
enetc_clear_cbdr(struct enetc_hw * hw)1087*4882a593Smuzhiyun void enetc_clear_cbdr(struct enetc_hw *hw)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICBDRMR, 0);
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
enetc_setup_default_rss_table(struct enetc_si * si,int num_groups)1092*4882a593Smuzhiyun static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun int *rss_table;
1095*4882a593Smuzhiyun int i;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL);
1098*4882a593Smuzhiyun if (!rss_table)
1099*4882a593Smuzhiyun return -ENOMEM;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* Set up RSS table defaults */
1102*4882a593Smuzhiyun for (i = 0; i < si->num_rss; i++)
1103*4882a593Smuzhiyun rss_table[i] = i % num_groups;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun enetc_set_rss_table(si, rss_table, si->num_rss);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun kfree(rss_table);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun return 0;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
enetc_configure_si(struct enetc_ndev_priv * priv)1112*4882a593Smuzhiyun int enetc_configure_si(struct enetc_ndev_priv *priv)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun struct enetc_si *si = priv->si;
1115*4882a593Smuzhiyun struct enetc_hw *hw = &si->hw;
1116*4882a593Smuzhiyun int err;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* set SI cache attributes */
1119*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICAR0,
1120*4882a593Smuzhiyun ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1121*4882a593Smuzhiyun enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI);
1122*4882a593Smuzhiyun /* enable SI */
1123*4882a593Smuzhiyun enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun if (si->num_rss) {
1126*4882a593Smuzhiyun err = enetc_setup_default_rss_table(si, priv->num_rx_rings);
1127*4882a593Smuzhiyun if (err)
1128*4882a593Smuzhiyun return err;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun return 0;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
enetc_init_si_rings_params(struct enetc_ndev_priv * priv)1134*4882a593Smuzhiyun void enetc_init_si_rings_params(struct enetc_ndev_priv *priv)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun struct enetc_si *si = priv->si;
1137*4882a593Smuzhiyun int cpus = num_online_cpus();
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE;
1140*4882a593Smuzhiyun priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* Enable all available TX rings in order to configure as many
1143*4882a593Smuzhiyun * priorities as possible, when needed.
1144*4882a593Smuzhiyun * TODO: Make # of TX rings run-time configurable
1145*4882a593Smuzhiyun */
1146*4882a593Smuzhiyun priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings);
1147*4882a593Smuzhiyun priv->num_tx_rings = si->num_tx_rings;
1148*4882a593Smuzhiyun priv->bdr_int_num = cpus;
1149*4882a593Smuzhiyun priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL;
1150*4882a593Smuzhiyun priv->tx_ictt = ENETC_TXIC_TIMETHR;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /* SI specific */
1153*4882a593Smuzhiyun si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
enetc_alloc_si_resources(struct enetc_ndev_priv * priv)1156*4882a593Smuzhiyun int enetc_alloc_si_resources(struct enetc_ndev_priv *priv)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun struct enetc_si *si = priv->si;
1159*4882a593Smuzhiyun int err;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring);
1162*4882a593Smuzhiyun if (err)
1163*4882a593Smuzhiyun return err;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun enetc_setup_cbdr(&si->hw, &si->cbd_ring);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules),
1168*4882a593Smuzhiyun GFP_KERNEL);
1169*4882a593Smuzhiyun if (!priv->cls_rules) {
1170*4882a593Smuzhiyun err = -ENOMEM;
1171*4882a593Smuzhiyun goto err_alloc_cls;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun return 0;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun err_alloc_cls:
1177*4882a593Smuzhiyun enetc_clear_cbdr(&si->hw);
1178*4882a593Smuzhiyun enetc_free_cbdr(priv->dev, &si->cbd_ring);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun return err;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
enetc_free_si_resources(struct enetc_ndev_priv * priv)1183*4882a593Smuzhiyun void enetc_free_si_resources(struct enetc_ndev_priv *priv)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun struct enetc_si *si = priv->si;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun enetc_clear_cbdr(&si->hw);
1188*4882a593Smuzhiyun enetc_free_cbdr(priv->dev, &si->cbd_ring);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun kfree(priv->cls_rules);
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
enetc_setup_txbdr(struct enetc_hw * hw,struct enetc_bdr * tx_ring)1193*4882a593Smuzhiyun static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun int idx = tx_ring->index;
1196*4882a593Smuzhiyun u32 tbmr;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun enetc_txbdr_wr(hw, idx, ENETC_TBBAR0,
1199*4882a593Smuzhiyun lower_32_bits(tx_ring->bd_dma_base));
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun enetc_txbdr_wr(hw, idx, ENETC_TBBAR1,
1202*4882a593Smuzhiyun upper_32_bits(tx_ring->bd_dma_base));
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */
1205*4882a593Smuzhiyun enetc_txbdr_wr(hw, idx, ENETC_TBLENR,
1206*4882a593Smuzhiyun ENETC_RTBLENR_LEN(tx_ring->bd_count));
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* clearing PI/CI registers for Tx not supported, adjust sw indexes */
1209*4882a593Smuzhiyun tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR);
1210*4882a593Smuzhiyun tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* enable Tx ints by setting pkt thr to 1 */
1213*4882a593Smuzhiyun enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun tbmr = ENETC_TBMR_EN | ENETC_TBMR_SET_PRIO(tx_ring->prio);
1216*4882a593Smuzhiyun if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
1217*4882a593Smuzhiyun tbmr |= ENETC_TBMR_VIH;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* enable ring */
1220*4882a593Smuzhiyun enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR);
1223*4882a593Smuzhiyun tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR);
1224*4882a593Smuzhiyun tx_ring->idr = hw->reg + ENETC_SITXIDR;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
enetc_setup_rxbdr(struct enetc_hw * hw,struct enetc_bdr * rx_ring)1227*4882a593Smuzhiyun static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun int idx = rx_ring->index;
1230*4882a593Smuzhiyun u32 rbmr;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0,
1233*4882a593Smuzhiyun lower_32_bits(rx_ring->bd_dma_base));
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1,
1236*4882a593Smuzhiyun upper_32_bits(rx_ring->bd_dma_base));
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */
1239*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBLENR,
1240*4882a593Smuzhiyun ENETC_RTBLENR_LEN(rx_ring->bd_count));
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* Also prepare the consumer index in case page allocation never
1245*4882a593Smuzhiyun * succeeds. In that case, hardware will never advance producer index
1246*4882a593Smuzhiyun * to match consumer index, and will drop all frames.
1247*4882a593Smuzhiyun */
1248*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0);
1249*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBCIR, 1);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* enable Rx ints by setting pkt thr to 1 */
1252*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun rbmr = ENETC_RBMR_EN;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if (rx_ring->ext_en)
1257*4882a593Smuzhiyun rbmr |= ENETC_RBMR_BDS;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
1260*4882a593Smuzhiyun rbmr |= ENETC_RBMR_VTE;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR);
1263*4882a593Smuzhiyun rx_ring->idr = hw->reg + ENETC_SIRXIDR;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring));
1266*4882a593Smuzhiyun /* update ENETC's consumer index */
1267*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBCIR, rx_ring->next_to_use);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* enable ring */
1270*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
enetc_setup_bdrs(struct enetc_ndev_priv * priv)1273*4882a593Smuzhiyun static void enetc_setup_bdrs(struct enetc_ndev_priv *priv)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1276*4882a593Smuzhiyun int i;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++)
1279*4882a593Smuzhiyun enetc_setup_txbdr(hw, priv->tx_ring[i]);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++)
1282*4882a593Smuzhiyun enetc_setup_rxbdr(hw, priv->rx_ring[i]);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
enetc_clear_rxbdr(struct enetc_hw * hw,struct enetc_bdr * rx_ring)1285*4882a593Smuzhiyun static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun int idx = rx_ring->index;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun /* disable EN bit on ring */
1290*4882a593Smuzhiyun enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
enetc_clear_txbdr(struct enetc_hw * hw,struct enetc_bdr * tx_ring)1293*4882a593Smuzhiyun static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun int delay = 8, timeout = 100;
1296*4882a593Smuzhiyun int idx = tx_ring->index;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /* disable EN bit on ring */
1299*4882a593Smuzhiyun enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /* wait for busy to clear */
1302*4882a593Smuzhiyun while (delay < timeout &&
1303*4882a593Smuzhiyun enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) {
1304*4882a593Smuzhiyun msleep(delay);
1305*4882a593Smuzhiyun delay *= 2;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun if (delay >= timeout)
1309*4882a593Smuzhiyun netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n",
1310*4882a593Smuzhiyun idx);
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
enetc_clear_bdrs(struct enetc_ndev_priv * priv)1313*4882a593Smuzhiyun static void enetc_clear_bdrs(struct enetc_ndev_priv *priv)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1316*4882a593Smuzhiyun int i;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++)
1319*4882a593Smuzhiyun enetc_clear_txbdr(hw, priv->tx_ring[i]);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++)
1322*4882a593Smuzhiyun enetc_clear_rxbdr(hw, priv->rx_ring[i]);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun udelay(1);
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
enetc_setup_irqs(struct enetc_ndev_priv * priv)1327*4882a593Smuzhiyun static int enetc_setup_irqs(struct enetc_ndev_priv *priv)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun struct pci_dev *pdev = priv->si->pdev;
1330*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1331*4882a593Smuzhiyun int i, j, err;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun for (i = 0; i < priv->bdr_int_num; i++) {
1334*4882a593Smuzhiyun int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1335*4882a593Smuzhiyun struct enetc_int_vector *v = priv->int_vector[i];
1336*4882a593Smuzhiyun int entry = ENETC_BDR_INT_BASE_IDX + i;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun snprintf(v->name, sizeof(v->name), "%s-rxtx%d",
1339*4882a593Smuzhiyun priv->ndev->name, i);
1340*4882a593Smuzhiyun err = request_irq(irq, enetc_msix, 0, v->name, v);
1341*4882a593Smuzhiyun if (err) {
1342*4882a593Smuzhiyun dev_err(priv->dev, "request_irq() failed!\n");
1343*4882a593Smuzhiyun goto irq_err;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun disable_irq(irq);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER);
1348*4882a593Smuzhiyun v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER);
1349*4882a593Smuzhiyun v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun enetc_wr(hw, ENETC_SIMSIRRV(i), entry);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun for (j = 0; j < v->count_tx_rings; j++) {
1354*4882a593Smuzhiyun int idx = v->tx_ring[j].index;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun enetc_wr(hw, ENETC_SIMSITRV(idx), entry);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun irq_set_affinity_hint(irq, get_cpu_mask(i % num_online_cpus()));
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun return 0;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun irq_err:
1364*4882a593Smuzhiyun while (i--) {
1365*4882a593Smuzhiyun int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun irq_set_affinity_hint(irq, NULL);
1368*4882a593Smuzhiyun free_irq(irq, priv->int_vector[i]);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun return err;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
enetc_free_irqs(struct enetc_ndev_priv * priv)1374*4882a593Smuzhiyun static void enetc_free_irqs(struct enetc_ndev_priv *priv)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun struct pci_dev *pdev = priv->si->pdev;
1377*4882a593Smuzhiyun int i;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun for (i = 0; i < priv->bdr_int_num; i++) {
1380*4882a593Smuzhiyun int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun irq_set_affinity_hint(irq, NULL);
1383*4882a593Smuzhiyun free_irq(irq, priv->int_vector[i]);
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
enetc_setup_interrupts(struct enetc_ndev_priv * priv)1387*4882a593Smuzhiyun static void enetc_setup_interrupts(struct enetc_ndev_priv *priv)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1390*4882a593Smuzhiyun u32 icpt, ictt;
1391*4882a593Smuzhiyun int i;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /* enable Tx & Rx event indication */
1394*4882a593Smuzhiyun if (priv->ic_mode &
1395*4882a593Smuzhiyun (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) {
1396*4882a593Smuzhiyun icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR);
1397*4882a593Smuzhiyun /* init to non-0 minimum, will be adjusted later */
1398*4882a593Smuzhiyun ictt = 0x1;
1399*4882a593Smuzhiyun } else {
1400*4882a593Smuzhiyun icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */
1401*4882a593Smuzhiyun ictt = 0;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++) {
1405*4882a593Smuzhiyun enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt);
1406*4882a593Smuzhiyun enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt);
1407*4882a593Smuzhiyun enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE);
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun if (priv->ic_mode & ENETC_IC_TX_MANUAL)
1411*4882a593Smuzhiyun icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR);
1412*4882a593Smuzhiyun else
1413*4882a593Smuzhiyun icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++) {
1416*4882a593Smuzhiyun enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt);
1417*4882a593Smuzhiyun enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt);
1418*4882a593Smuzhiyun enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
enetc_clear_interrupts(struct enetc_ndev_priv * priv)1422*4882a593Smuzhiyun static void enetc_clear_interrupts(struct enetc_ndev_priv *priv)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1425*4882a593Smuzhiyun int i;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++)
1428*4882a593Smuzhiyun enetc_txbdr_wr(hw, i, ENETC_TBIER, 0);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++)
1431*4882a593Smuzhiyun enetc_rxbdr_wr(hw, i, ENETC_RBIER, 0);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
enetc_phylink_connect(struct net_device * ndev)1434*4882a593Smuzhiyun static int enetc_phylink_connect(struct net_device *ndev)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1437*4882a593Smuzhiyun struct ethtool_eee edata;
1438*4882a593Smuzhiyun int err;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun if (!priv->phylink)
1441*4882a593Smuzhiyun return 0; /* phy-less mode */
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0);
1444*4882a593Smuzhiyun if (err) {
1445*4882a593Smuzhiyun dev_err(&ndev->dev, "could not attach to PHY\n");
1446*4882a593Smuzhiyun return err;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* disable EEE autoneg, until ENETC driver supports it */
1450*4882a593Smuzhiyun memset(&edata, 0, sizeof(struct ethtool_eee));
1451*4882a593Smuzhiyun phylink_ethtool_set_eee(priv->phylink, &edata);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun return 0;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
enetc_start(struct net_device * ndev)1456*4882a593Smuzhiyun void enetc_start(struct net_device *ndev)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1459*4882a593Smuzhiyun int i;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun enetc_setup_interrupts(priv);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun for (i = 0; i < priv->bdr_int_num; i++) {
1464*4882a593Smuzhiyun int irq = pci_irq_vector(priv->si->pdev,
1465*4882a593Smuzhiyun ENETC_BDR_INT_BASE_IDX + i);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun napi_enable(&priv->int_vector[i]->napi);
1468*4882a593Smuzhiyun enable_irq(irq);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (priv->phylink)
1472*4882a593Smuzhiyun phylink_start(priv->phylink);
1473*4882a593Smuzhiyun else
1474*4882a593Smuzhiyun netif_carrier_on(ndev);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun netif_tx_start_all_queues(ndev);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
enetc_open(struct net_device * ndev)1479*4882a593Smuzhiyun int enetc_open(struct net_device *ndev)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1482*4882a593Smuzhiyun int err;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun err = enetc_setup_irqs(priv);
1485*4882a593Smuzhiyun if (err)
1486*4882a593Smuzhiyun return err;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun err = enetc_phylink_connect(ndev);
1489*4882a593Smuzhiyun if (err)
1490*4882a593Smuzhiyun goto err_phy_connect;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun err = enetc_alloc_tx_resources(priv);
1493*4882a593Smuzhiyun if (err)
1494*4882a593Smuzhiyun goto err_alloc_tx;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun err = enetc_alloc_rx_resources(priv);
1497*4882a593Smuzhiyun if (err)
1498*4882a593Smuzhiyun goto err_alloc_rx;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1501*4882a593Smuzhiyun if (err)
1502*4882a593Smuzhiyun goto err_set_queues;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings);
1505*4882a593Smuzhiyun if (err)
1506*4882a593Smuzhiyun goto err_set_queues;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun enetc_setup_bdrs(priv);
1509*4882a593Smuzhiyun enetc_start(ndev);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun return 0;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun err_set_queues:
1514*4882a593Smuzhiyun enetc_free_rx_resources(priv);
1515*4882a593Smuzhiyun err_alloc_rx:
1516*4882a593Smuzhiyun enetc_free_tx_resources(priv);
1517*4882a593Smuzhiyun err_alloc_tx:
1518*4882a593Smuzhiyun if (priv->phylink)
1519*4882a593Smuzhiyun phylink_disconnect_phy(priv->phylink);
1520*4882a593Smuzhiyun err_phy_connect:
1521*4882a593Smuzhiyun enetc_free_irqs(priv);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun return err;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
enetc_stop(struct net_device * ndev)1526*4882a593Smuzhiyun void enetc_stop(struct net_device *ndev)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1529*4882a593Smuzhiyun int i;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun netif_tx_stop_all_queues(ndev);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun for (i = 0; i < priv->bdr_int_num; i++) {
1534*4882a593Smuzhiyun int irq = pci_irq_vector(priv->si->pdev,
1535*4882a593Smuzhiyun ENETC_BDR_INT_BASE_IDX + i);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun disable_irq(irq);
1538*4882a593Smuzhiyun napi_synchronize(&priv->int_vector[i]->napi);
1539*4882a593Smuzhiyun napi_disable(&priv->int_vector[i]->napi);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun if (priv->phylink)
1543*4882a593Smuzhiyun phylink_stop(priv->phylink);
1544*4882a593Smuzhiyun else
1545*4882a593Smuzhiyun netif_carrier_off(ndev);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun enetc_clear_interrupts(priv);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
enetc_close(struct net_device * ndev)1550*4882a593Smuzhiyun int enetc_close(struct net_device *ndev)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun enetc_stop(ndev);
1555*4882a593Smuzhiyun enetc_clear_bdrs(priv);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun if (priv->phylink)
1558*4882a593Smuzhiyun phylink_disconnect_phy(priv->phylink);
1559*4882a593Smuzhiyun enetc_free_rxtx_rings(priv);
1560*4882a593Smuzhiyun enetc_free_rx_resources(priv);
1561*4882a593Smuzhiyun enetc_free_tx_resources(priv);
1562*4882a593Smuzhiyun enetc_free_irqs(priv);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun return 0;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun
enetc_setup_tc_mqprio(struct net_device * ndev,void * type_data)1567*4882a593Smuzhiyun static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1570*4882a593Smuzhiyun struct tc_mqprio_qopt *mqprio = type_data;
1571*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1572*4882a593Smuzhiyun struct enetc_bdr *tx_ring;
1573*4882a593Smuzhiyun u8 num_tc;
1574*4882a593Smuzhiyun int i;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
1577*4882a593Smuzhiyun num_tc = mqprio->num_tc;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun if (!num_tc) {
1580*4882a593Smuzhiyun netdev_reset_tc(ndev);
1581*4882a593Smuzhiyun netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun /* Reset all ring priorities to 0 */
1584*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++) {
1585*4882a593Smuzhiyun tx_ring = priv->tx_ring[i];
1586*4882a593Smuzhiyun tx_ring->prio = 0;
1587*4882a593Smuzhiyun enetc_set_bdr_prio(hw, tx_ring->index, tx_ring->prio);
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun return 0;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* Check if we have enough BD rings available to accommodate all TCs */
1594*4882a593Smuzhiyun if (num_tc > priv->num_tx_rings) {
1595*4882a593Smuzhiyun netdev_err(ndev, "Max %d traffic classes supported\n",
1596*4882a593Smuzhiyun priv->num_tx_rings);
1597*4882a593Smuzhiyun return -EINVAL;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun /* For the moment, we use only one BD ring per TC.
1601*4882a593Smuzhiyun *
1602*4882a593Smuzhiyun * Configure num_tc BD rings with increasing priorities.
1603*4882a593Smuzhiyun */
1604*4882a593Smuzhiyun for (i = 0; i < num_tc; i++) {
1605*4882a593Smuzhiyun tx_ring = priv->tx_ring[i];
1606*4882a593Smuzhiyun tx_ring->prio = i;
1607*4882a593Smuzhiyun enetc_set_bdr_prio(hw, tx_ring->index, tx_ring->prio);
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun /* Reset the number of netdev queues based on the TC count */
1611*4882a593Smuzhiyun netif_set_real_num_tx_queues(ndev, num_tc);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun netdev_set_num_tc(ndev, num_tc);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun /* Each TC is associated with one netdev queue */
1616*4882a593Smuzhiyun for (i = 0; i < num_tc; i++)
1617*4882a593Smuzhiyun netdev_set_tc_queue(ndev, i, 1, i);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun return 0;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
enetc_setup_tc(struct net_device * ndev,enum tc_setup_type type,void * type_data)1622*4882a593Smuzhiyun int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type,
1623*4882a593Smuzhiyun void *type_data)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun switch (type) {
1626*4882a593Smuzhiyun case TC_SETUP_QDISC_MQPRIO:
1627*4882a593Smuzhiyun return enetc_setup_tc_mqprio(ndev, type_data);
1628*4882a593Smuzhiyun case TC_SETUP_QDISC_TAPRIO:
1629*4882a593Smuzhiyun return enetc_setup_tc_taprio(ndev, type_data);
1630*4882a593Smuzhiyun case TC_SETUP_QDISC_CBS:
1631*4882a593Smuzhiyun return enetc_setup_tc_cbs(ndev, type_data);
1632*4882a593Smuzhiyun case TC_SETUP_QDISC_ETF:
1633*4882a593Smuzhiyun return enetc_setup_tc_txtime(ndev, type_data);
1634*4882a593Smuzhiyun case TC_SETUP_BLOCK:
1635*4882a593Smuzhiyun return enetc_setup_tc_psfp(ndev, type_data);
1636*4882a593Smuzhiyun default:
1637*4882a593Smuzhiyun return -EOPNOTSUPP;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
enetc_get_stats(struct net_device * ndev)1641*4882a593Smuzhiyun struct net_device_stats *enetc_get_stats(struct net_device *ndev)
1642*4882a593Smuzhiyun {
1643*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1644*4882a593Smuzhiyun struct net_device_stats *stats = &ndev->stats;
1645*4882a593Smuzhiyun unsigned long packets = 0, bytes = 0;
1646*4882a593Smuzhiyun int i;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++) {
1649*4882a593Smuzhiyun packets += priv->rx_ring[i]->stats.packets;
1650*4882a593Smuzhiyun bytes += priv->rx_ring[i]->stats.bytes;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun stats->rx_packets = packets;
1654*4882a593Smuzhiyun stats->rx_bytes = bytes;
1655*4882a593Smuzhiyun bytes = 0;
1656*4882a593Smuzhiyun packets = 0;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++) {
1659*4882a593Smuzhiyun packets += priv->tx_ring[i]->stats.packets;
1660*4882a593Smuzhiyun bytes += priv->tx_ring[i]->stats.bytes;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun stats->tx_packets = packets;
1664*4882a593Smuzhiyun stats->tx_bytes = bytes;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun return stats;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
enetc_set_rss(struct net_device * ndev,int en)1669*4882a593Smuzhiyun static int enetc_set_rss(struct net_device *ndev, int en)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1672*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1673*4882a593Smuzhiyun u32 reg;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings);
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun reg = enetc_rd(hw, ENETC_SIMR);
1678*4882a593Smuzhiyun reg &= ~ENETC_SIMR_RSSE;
1679*4882a593Smuzhiyun reg |= (en) ? ENETC_SIMR_RSSE : 0;
1680*4882a593Smuzhiyun enetc_wr(hw, ENETC_SIMR, reg);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun return 0;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
enetc_enable_rxvlan(struct net_device * ndev,bool en)1685*4882a593Smuzhiyun static void enetc_enable_rxvlan(struct net_device *ndev, bool en)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1688*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1689*4882a593Smuzhiyun int i;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++)
1692*4882a593Smuzhiyun enetc_bdr_enable_rxvlan(hw, i, en);
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
enetc_enable_txvlan(struct net_device * ndev,bool en)1695*4882a593Smuzhiyun static void enetc_enable_txvlan(struct net_device *ndev, bool en)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1698*4882a593Smuzhiyun struct enetc_hw *hw = &priv->si->hw;
1699*4882a593Smuzhiyun int i;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++)
1702*4882a593Smuzhiyun enetc_bdr_enable_txvlan(hw, i, en);
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
enetc_set_features(struct net_device * ndev,netdev_features_t features)1705*4882a593Smuzhiyun void enetc_set_features(struct net_device *ndev, netdev_features_t features)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun netdev_features_t changed = ndev->features ^ features;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun if (changed & NETIF_F_RXHASH)
1710*4882a593Smuzhiyun enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH));
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun if (changed & NETIF_F_HW_VLAN_CTAG_RX)
1713*4882a593Smuzhiyun enetc_enable_rxvlan(ndev,
1714*4882a593Smuzhiyun !!(features & NETIF_F_HW_VLAN_CTAG_RX));
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun if (changed & NETIF_F_HW_VLAN_CTAG_TX)
1717*4882a593Smuzhiyun enetc_enable_txvlan(ndev,
1718*4882a593Smuzhiyun !!(features & NETIF_F_HW_VLAN_CTAG_TX));
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
enetc_hwtstamp_set(struct net_device * ndev,struct ifreq * ifr)1722*4882a593Smuzhiyun static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1725*4882a593Smuzhiyun struct hwtstamp_config config;
1726*4882a593Smuzhiyun int ao;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
1729*4882a593Smuzhiyun return -EFAULT;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun switch (config.tx_type) {
1732*4882a593Smuzhiyun case HWTSTAMP_TX_OFF:
1733*4882a593Smuzhiyun priv->active_offloads &= ~ENETC_F_TX_TSTAMP;
1734*4882a593Smuzhiyun break;
1735*4882a593Smuzhiyun case HWTSTAMP_TX_ON:
1736*4882a593Smuzhiyun priv->active_offloads |= ENETC_F_TX_TSTAMP;
1737*4882a593Smuzhiyun break;
1738*4882a593Smuzhiyun default:
1739*4882a593Smuzhiyun return -ERANGE;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun ao = priv->active_offloads;
1743*4882a593Smuzhiyun switch (config.rx_filter) {
1744*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
1745*4882a593Smuzhiyun priv->active_offloads &= ~ENETC_F_RX_TSTAMP;
1746*4882a593Smuzhiyun break;
1747*4882a593Smuzhiyun default:
1748*4882a593Smuzhiyun priv->active_offloads |= ENETC_F_RX_TSTAMP;
1749*4882a593Smuzhiyun config.rx_filter = HWTSTAMP_FILTER_ALL;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun if (netif_running(ndev) && ao != priv->active_offloads) {
1753*4882a593Smuzhiyun enetc_close(ndev);
1754*4882a593Smuzhiyun enetc_open(ndev);
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1758*4882a593Smuzhiyun -EFAULT : 0;
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun
enetc_hwtstamp_get(struct net_device * ndev,struct ifreq * ifr)1761*4882a593Smuzhiyun static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1764*4882a593Smuzhiyun struct hwtstamp_config config;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun config.flags = 0;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun if (priv->active_offloads & ENETC_F_TX_TSTAMP)
1769*4882a593Smuzhiyun config.tx_type = HWTSTAMP_TX_ON;
1770*4882a593Smuzhiyun else
1771*4882a593Smuzhiyun config.tx_type = HWTSTAMP_TX_OFF;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ?
1774*4882a593Smuzhiyun HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1777*4882a593Smuzhiyun -EFAULT : 0;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun #endif
1780*4882a593Smuzhiyun
enetc_ioctl(struct net_device * ndev,struct ifreq * rq,int cmd)1781*4882a593Smuzhiyun int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun struct enetc_ndev_priv *priv = netdev_priv(ndev);
1784*4882a593Smuzhiyun #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1785*4882a593Smuzhiyun if (cmd == SIOCSHWTSTAMP)
1786*4882a593Smuzhiyun return enetc_hwtstamp_set(ndev, rq);
1787*4882a593Smuzhiyun if (cmd == SIOCGHWTSTAMP)
1788*4882a593Smuzhiyun return enetc_hwtstamp_get(ndev, rq);
1789*4882a593Smuzhiyun #endif
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun if (!priv->phylink)
1792*4882a593Smuzhiyun return -EOPNOTSUPP;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun return phylink_mii_ioctl(priv->phylink, rq, cmd);
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun
enetc_alloc_msix(struct enetc_ndev_priv * priv)1797*4882a593Smuzhiyun int enetc_alloc_msix(struct enetc_ndev_priv *priv)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun struct pci_dev *pdev = priv->si->pdev;
1800*4882a593Smuzhiyun int v_tx_rings;
1801*4882a593Smuzhiyun int i, n, err, nvec;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num;
1804*4882a593Smuzhiyun /* allocate MSIX for both messaging and Rx/Tx interrupts */
1805*4882a593Smuzhiyun n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX);
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun if (n < 0)
1808*4882a593Smuzhiyun return n;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun if (n != nvec)
1811*4882a593Smuzhiyun return -EPERM;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun /* # of tx rings per int vector */
1814*4882a593Smuzhiyun v_tx_rings = priv->num_tx_rings / priv->bdr_int_num;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun for (i = 0; i < priv->bdr_int_num; i++) {
1817*4882a593Smuzhiyun struct enetc_int_vector *v;
1818*4882a593Smuzhiyun struct enetc_bdr *bdr;
1819*4882a593Smuzhiyun int j;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL);
1822*4882a593Smuzhiyun if (!v) {
1823*4882a593Smuzhiyun err = -ENOMEM;
1824*4882a593Smuzhiyun goto fail;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun priv->int_vector[i] = v;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* init defaults for adaptive IC */
1830*4882a593Smuzhiyun if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) {
1831*4882a593Smuzhiyun v->rx_ictt = 0x1;
1832*4882a593Smuzhiyun v->rx_dim_en = true;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work);
1835*4882a593Smuzhiyun netif_napi_add(priv->ndev, &v->napi, enetc_poll,
1836*4882a593Smuzhiyun NAPI_POLL_WEIGHT);
1837*4882a593Smuzhiyun v->count_tx_rings = v_tx_rings;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun for (j = 0; j < v_tx_rings; j++) {
1840*4882a593Smuzhiyun int idx;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun /* default tx ring mapping policy */
1843*4882a593Smuzhiyun if (priv->bdr_int_num == ENETC_MAX_BDR_INT)
1844*4882a593Smuzhiyun idx = 2 * j + i; /* 2 CPUs */
1845*4882a593Smuzhiyun else
1846*4882a593Smuzhiyun idx = j + i * v_tx_rings; /* default */
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun __set_bit(idx, &v->tx_rings_map);
1849*4882a593Smuzhiyun bdr = &v->tx_ring[j];
1850*4882a593Smuzhiyun bdr->index = idx;
1851*4882a593Smuzhiyun bdr->ndev = priv->ndev;
1852*4882a593Smuzhiyun bdr->dev = priv->dev;
1853*4882a593Smuzhiyun bdr->bd_count = priv->tx_bd_count;
1854*4882a593Smuzhiyun priv->tx_ring[idx] = bdr;
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun bdr = &v->rx_ring;
1858*4882a593Smuzhiyun bdr->index = i;
1859*4882a593Smuzhiyun bdr->ndev = priv->ndev;
1860*4882a593Smuzhiyun bdr->dev = priv->dev;
1861*4882a593Smuzhiyun bdr->bd_count = priv->rx_bd_count;
1862*4882a593Smuzhiyun priv->rx_ring[i] = bdr;
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun return 0;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun fail:
1868*4882a593Smuzhiyun while (i--) {
1869*4882a593Smuzhiyun netif_napi_del(&priv->int_vector[i]->napi);
1870*4882a593Smuzhiyun cancel_work_sync(&priv->int_vector[i]->rx_dim.work);
1871*4882a593Smuzhiyun kfree(priv->int_vector[i]);
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun return err;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
enetc_free_msix(struct enetc_ndev_priv * priv)1879*4882a593Smuzhiyun void enetc_free_msix(struct enetc_ndev_priv *priv)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun int i;
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun for (i = 0; i < priv->bdr_int_num; i++) {
1884*4882a593Smuzhiyun struct enetc_int_vector *v = priv->int_vector[i];
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun netif_napi_del(&v->napi);
1887*4882a593Smuzhiyun cancel_work_sync(&v->rx_dim.work);
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_rings; i++)
1891*4882a593Smuzhiyun priv->rx_ring[i] = NULL;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun for (i = 0; i < priv->num_tx_rings; i++)
1894*4882a593Smuzhiyun priv->tx_ring[i] = NULL;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun for (i = 0; i < priv->bdr_int_num; i++) {
1897*4882a593Smuzhiyun kfree(priv->int_vector[i]);
1898*4882a593Smuzhiyun priv->int_vector[i] = NULL;
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun /* disable all MSIX for this device */
1902*4882a593Smuzhiyun pci_free_irq_vectors(priv->si->pdev);
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
enetc_kfree_si(struct enetc_si * si)1905*4882a593Smuzhiyun static void enetc_kfree_si(struct enetc_si *si)
1906*4882a593Smuzhiyun {
1907*4882a593Smuzhiyun char *p = (char *)si - si->pad;
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun kfree(p);
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
enetc_detect_errata(struct enetc_si * si)1912*4882a593Smuzhiyun static void enetc_detect_errata(struct enetc_si *si)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun if (si->pdev->revision == ENETC_REV1)
1915*4882a593Smuzhiyun si->errata = ENETC_ERR_TXCSUM | ENETC_ERR_VLAN_ISOL |
1916*4882a593Smuzhiyun ENETC_ERR_UCMCSWP;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun
enetc_pci_probe(struct pci_dev * pdev,const char * name,int sizeof_priv)1919*4882a593Smuzhiyun int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv)
1920*4882a593Smuzhiyun {
1921*4882a593Smuzhiyun struct enetc_si *si, *p;
1922*4882a593Smuzhiyun struct enetc_hw *hw;
1923*4882a593Smuzhiyun size_t alloc_size;
1924*4882a593Smuzhiyun int err, len;
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun pcie_flr(pdev);
1927*4882a593Smuzhiyun err = pci_enable_device_mem(pdev);
1928*4882a593Smuzhiyun if (err) {
1929*4882a593Smuzhiyun dev_err(&pdev->dev, "device enable failed\n");
1930*4882a593Smuzhiyun return err;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun /* set up for high or low dma */
1934*4882a593Smuzhiyun err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1935*4882a593Smuzhiyun if (err) {
1936*4882a593Smuzhiyun err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1937*4882a593Smuzhiyun if (err) {
1938*4882a593Smuzhiyun dev_err(&pdev->dev,
1939*4882a593Smuzhiyun "DMA configuration failed: 0x%x\n", err);
1940*4882a593Smuzhiyun goto err_dma;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun err = pci_request_mem_regions(pdev, name);
1945*4882a593Smuzhiyun if (err) {
1946*4882a593Smuzhiyun dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err);
1947*4882a593Smuzhiyun goto err_pci_mem_reg;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun pci_set_master(pdev);
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun alloc_size = sizeof(struct enetc_si);
1953*4882a593Smuzhiyun if (sizeof_priv) {
1954*4882a593Smuzhiyun /* align priv to 32B */
1955*4882a593Smuzhiyun alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN);
1956*4882a593Smuzhiyun alloc_size += sizeof_priv;
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun /* force 32B alignment for enetc_si */
1959*4882a593Smuzhiyun alloc_size += ENETC_SI_ALIGN - 1;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun p = kzalloc(alloc_size, GFP_KERNEL);
1962*4882a593Smuzhiyun if (!p) {
1963*4882a593Smuzhiyun err = -ENOMEM;
1964*4882a593Smuzhiyun goto err_alloc_si;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun si = PTR_ALIGN(p, ENETC_SI_ALIGN);
1968*4882a593Smuzhiyun si->pad = (char *)si - (char *)p;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun pci_set_drvdata(pdev, si);
1971*4882a593Smuzhiyun si->pdev = pdev;
1972*4882a593Smuzhiyun hw = &si->hw;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun len = pci_resource_len(pdev, ENETC_BAR_REGS);
1975*4882a593Smuzhiyun hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len);
1976*4882a593Smuzhiyun if (!hw->reg) {
1977*4882a593Smuzhiyun err = -ENXIO;
1978*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap() failed\n");
1979*4882a593Smuzhiyun goto err_ioremap;
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun if (len > ENETC_PORT_BASE)
1982*4882a593Smuzhiyun hw->port = hw->reg + ENETC_PORT_BASE;
1983*4882a593Smuzhiyun if (len > ENETC_GLOBAL_BASE)
1984*4882a593Smuzhiyun hw->global = hw->reg + ENETC_GLOBAL_BASE;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun enetc_detect_errata(si);
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun return 0;
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun err_ioremap:
1991*4882a593Smuzhiyun enetc_kfree_si(si);
1992*4882a593Smuzhiyun err_alloc_si:
1993*4882a593Smuzhiyun pci_release_mem_regions(pdev);
1994*4882a593Smuzhiyun err_pci_mem_reg:
1995*4882a593Smuzhiyun err_dma:
1996*4882a593Smuzhiyun pci_disable_device(pdev);
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun return err;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun
enetc_pci_remove(struct pci_dev * pdev)2001*4882a593Smuzhiyun void enetc_pci_remove(struct pci_dev *pdev)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun struct enetc_si *si = pci_get_drvdata(pdev);
2004*4882a593Smuzhiyun struct enetc_hw *hw = &si->hw;
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun iounmap(hw->reg);
2007*4882a593Smuzhiyun enetc_kfree_si(si);
2008*4882a593Smuzhiyun pci_release_mem_regions(pdev);
2009*4882a593Smuzhiyun pci_disable_device(pdev);
2010*4882a593Smuzhiyun }
2011