xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/freescale/dpaa2/dpaa2-eth.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */
2*4882a593Smuzhiyun /* Copyright 2014-2016 Freescale Semiconductor Inc.
3*4882a593Smuzhiyun  * Copyright 2016-2020 NXP
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __DPAA2_ETH_H
7*4882a593Smuzhiyun #define __DPAA2_ETH_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/dcbnl.h>
10*4882a593Smuzhiyun #include <linux/netdevice.h>
11*4882a593Smuzhiyun #include <linux/if_vlan.h>
12*4882a593Smuzhiyun #include <linux/fsl/mc.h>
13*4882a593Smuzhiyun #include <linux/net_tstamp.h>
14*4882a593Smuzhiyun #include <net/devlink.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <soc/fsl/dpaa2-io.h>
17*4882a593Smuzhiyun #include <soc/fsl/dpaa2-fd.h>
18*4882a593Smuzhiyun #include "dpni.h"
19*4882a593Smuzhiyun #include "dpni-cmd.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "dpaa2-eth-trace.h"
22*4882a593Smuzhiyun #include "dpaa2-eth-debugfs.h"
23*4882a593Smuzhiyun #include "dpaa2-mac.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DPAA2_WRIOP_VERSION(x, y, z) ((x) << 10 | (y) << 5 | (z) << 0)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DPAA2_ETH_STORE_SIZE		16
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Maximum number of scatter-gather entries in an ingress frame,
30*4882a593Smuzhiyun  * considering the maximum receive frame size is 64K
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define DPAA2_ETH_MAX_SG_ENTRIES	((64 * 1024) / DPAA2_ETH_RX_BUF_SIZE)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Maximum acceptable MTU value. It is in direct relation with the hardware
35*4882a593Smuzhiyun  * enforced Max Frame Length (currently 10k).
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun #define DPAA2_ETH_MFL			(10 * 1024)
38*4882a593Smuzhiyun #define DPAA2_ETH_MAX_MTU		(DPAA2_ETH_MFL - VLAN_ETH_HLEN)
39*4882a593Smuzhiyun /* Convert L3 MTU to L2 MFL */
40*4882a593Smuzhiyun #define DPAA2_ETH_L2_MAX_FRM(mtu)	((mtu) + VLAN_ETH_HLEN)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Set the taildrop threshold (in bytes) to allow the enqueue of a large
43*4882a593Smuzhiyun  * enough number of jumbo frames in the Rx queues (length of the current
44*4882a593Smuzhiyun  * frame is not taken into account when making the taildrop decision)
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define DPAA2_ETH_FQ_TAILDROP_THRESH	(1024 * 1024)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Maximum burst size value for Tx shaping */
49*4882a593Smuzhiyun #define DPAA2_ETH_MAX_BURST_SIZE	0xF7FF
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Maximum number of Tx confirmation frames to be processed
52*4882a593Smuzhiyun  * in a single NAPI call
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define DPAA2_ETH_TXCONF_PER_NAPI	256
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Buffer qouta per channel. We want to keep in check number of ingress frames
57*4882a593Smuzhiyun  * in flight: for small sized frames, congestion group taildrop may kick in
58*4882a593Smuzhiyun  * first; for large sizes, Rx FQ taildrop threshold will ensure only a
59*4882a593Smuzhiyun  * reasonable number of frames will be pending at any given time.
60*4882a593Smuzhiyun  * Ingress frame drop due to buffer pool depletion should be a corner case only
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun #define DPAA2_ETH_NUM_BUFS		1280
63*4882a593Smuzhiyun #define DPAA2_ETH_REFILL_THRESH \
64*4882a593Smuzhiyun 	(DPAA2_ETH_NUM_BUFS - DPAA2_ETH_BUFS_PER_CMD)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Congestion group taildrop threshold: number of frames allowed to accumulate
67*4882a593Smuzhiyun  * at any moment in a group of Rx queues belonging to the same traffic class.
68*4882a593Smuzhiyun  * Choose value such that we don't risk depleting the buffer pool before the
69*4882a593Smuzhiyun  * taildrop kicks in
70*4882a593Smuzhiyun  */
71*4882a593Smuzhiyun #define DPAA2_ETH_CG_TAILDROP_THRESH(priv)				\
72*4882a593Smuzhiyun 	(1024 * dpaa2_eth_queue_count(priv) / dpaa2_eth_tc_count(priv))
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Congestion group notification threshold: when this many frames accumulate
75*4882a593Smuzhiyun  * on the Rx queues belonging to the same TC, the MAC is instructed to send
76*4882a593Smuzhiyun  * PFC frames for that TC.
77*4882a593Smuzhiyun  * When number of pending frames drops below exit threshold transmission of
78*4882a593Smuzhiyun  * PFC frames is stopped.
79*4882a593Smuzhiyun  */
80*4882a593Smuzhiyun #define DPAA2_ETH_CN_THRESH_ENTRY(priv) \
81*4882a593Smuzhiyun 	(DPAA2_ETH_CG_TAILDROP_THRESH(priv) / 2)
82*4882a593Smuzhiyun #define DPAA2_ETH_CN_THRESH_EXIT(priv) \
83*4882a593Smuzhiyun 	(DPAA2_ETH_CN_THRESH_ENTRY(priv) * 3 / 4)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Maximum number of buffers that can be acquired/released through a single
86*4882a593Smuzhiyun  * QBMan command
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun #define DPAA2_ETH_BUFS_PER_CMD		7
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* Hardware requires alignment for ingress/egress buffer addresses */
91*4882a593Smuzhiyun #define DPAA2_ETH_TX_BUF_ALIGN		64
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define DPAA2_ETH_RX_BUF_RAW_SIZE	PAGE_SIZE
94*4882a593Smuzhiyun #define DPAA2_ETH_RX_BUF_TAILROOM \
95*4882a593Smuzhiyun 	SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
96*4882a593Smuzhiyun #define DPAA2_ETH_RX_BUF_SIZE \
97*4882a593Smuzhiyun 	(DPAA2_ETH_RX_BUF_RAW_SIZE - DPAA2_ETH_RX_BUF_TAILROOM)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* Hardware annotation area in RX/TX buffers */
100*4882a593Smuzhiyun #define DPAA2_ETH_RX_HWA_SIZE		64
101*4882a593Smuzhiyun #define DPAA2_ETH_TX_HWA_SIZE		128
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* PTP nominal frequency 1GHz */
104*4882a593Smuzhiyun #define DPAA2_PTP_CLK_PERIOD_NS		1
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Due to a limitation in WRIOP 1.0.0, the RX buffer data must be aligned
107*4882a593Smuzhiyun  * to 256B. For newer revisions, the requirement is only for 64B alignment
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun #define DPAA2_ETH_RX_BUF_ALIGN_REV1	256
110*4882a593Smuzhiyun #define DPAA2_ETH_RX_BUF_ALIGN		64
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* We are accommodating a skb backpointer and some S/G info
113*4882a593Smuzhiyun  * in the frame's software annotation. The hardware
114*4882a593Smuzhiyun  * options are either 0 or 64, so we choose the latter.
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun #define DPAA2_ETH_SWA_SIZE		64
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* We store different information in the software annotation area of a Tx frame
119*4882a593Smuzhiyun  * based on what type of frame it is
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun enum dpaa2_eth_swa_type {
122*4882a593Smuzhiyun 	DPAA2_ETH_SWA_SINGLE,
123*4882a593Smuzhiyun 	DPAA2_ETH_SWA_SG,
124*4882a593Smuzhiyun 	DPAA2_ETH_SWA_XDP,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* Must keep this struct smaller than DPAA2_ETH_SWA_SIZE */
128*4882a593Smuzhiyun struct dpaa2_eth_swa {
129*4882a593Smuzhiyun 	enum dpaa2_eth_swa_type type;
130*4882a593Smuzhiyun 	union {
131*4882a593Smuzhiyun 		struct {
132*4882a593Smuzhiyun 			struct sk_buff *skb;
133*4882a593Smuzhiyun 			int sgt_size;
134*4882a593Smuzhiyun 		} single;
135*4882a593Smuzhiyun 		struct {
136*4882a593Smuzhiyun 			struct sk_buff *skb;
137*4882a593Smuzhiyun 			struct scatterlist *scl;
138*4882a593Smuzhiyun 			int num_sg;
139*4882a593Smuzhiyun 			int sgt_size;
140*4882a593Smuzhiyun 		} sg;
141*4882a593Smuzhiyun 		struct {
142*4882a593Smuzhiyun 			int dma_size;
143*4882a593Smuzhiyun 			struct xdp_frame *xdpf;
144*4882a593Smuzhiyun 		} xdp;
145*4882a593Smuzhiyun 	};
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Annotation valid bits in FD FRC */
149*4882a593Smuzhiyun #define DPAA2_FD_FRC_FASV		0x8000
150*4882a593Smuzhiyun #define DPAA2_FD_FRC_FAEADV		0x4000
151*4882a593Smuzhiyun #define DPAA2_FD_FRC_FAPRV		0x2000
152*4882a593Smuzhiyun #define DPAA2_FD_FRC_FAIADV		0x1000
153*4882a593Smuzhiyun #define DPAA2_FD_FRC_FASWOV		0x0800
154*4882a593Smuzhiyun #define DPAA2_FD_FRC_FAICFDV		0x0400
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* Error bits in FD CTRL */
157*4882a593Smuzhiyun #define DPAA2_FD_RX_ERR_MASK		(FD_CTRL_SBE | FD_CTRL_FAERR)
158*4882a593Smuzhiyun #define DPAA2_FD_TX_ERR_MASK		(FD_CTRL_UFD	| \
159*4882a593Smuzhiyun 					 FD_CTRL_SBE	| \
160*4882a593Smuzhiyun 					 FD_CTRL_FSE	| \
161*4882a593Smuzhiyun 					 FD_CTRL_FAERR)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* Annotation bits in FD CTRL */
164*4882a593Smuzhiyun #define DPAA2_FD_CTRL_ASAL		0x00020000	/* ASAL = 128B */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* Frame annotation status */
167*4882a593Smuzhiyun struct dpaa2_fas {
168*4882a593Smuzhiyun 	u8 reserved;
169*4882a593Smuzhiyun 	u8 ppid;
170*4882a593Smuzhiyun 	__le16 ifpid;
171*4882a593Smuzhiyun 	__le32 status;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* Frame annotation status word is located in the first 8 bytes
175*4882a593Smuzhiyun  * of the buffer's hardware annoatation area
176*4882a593Smuzhiyun  */
177*4882a593Smuzhiyun #define DPAA2_FAS_OFFSET		0
178*4882a593Smuzhiyun #define DPAA2_FAS_SIZE			(sizeof(struct dpaa2_fas))
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* Timestamp is located in the next 8 bytes of the buffer's
181*4882a593Smuzhiyun  * hardware annotation area
182*4882a593Smuzhiyun  */
183*4882a593Smuzhiyun #define DPAA2_TS_OFFSET			0x8
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* Frame annotation parse results */
186*4882a593Smuzhiyun struct dpaa2_fapr {
187*4882a593Smuzhiyun 	/* 64-bit word 1 */
188*4882a593Smuzhiyun 	__le32 faf_lo;
189*4882a593Smuzhiyun 	__le16 faf_ext;
190*4882a593Smuzhiyun 	__le16 nxt_hdr;
191*4882a593Smuzhiyun 	/* 64-bit word 2 */
192*4882a593Smuzhiyun 	__le64 faf_hi;
193*4882a593Smuzhiyun 	/* 64-bit word 3 */
194*4882a593Smuzhiyun 	u8 last_ethertype_offset;
195*4882a593Smuzhiyun 	u8 vlan_tci_offset_n;
196*4882a593Smuzhiyun 	u8 vlan_tci_offset_1;
197*4882a593Smuzhiyun 	u8 llc_snap_offset;
198*4882a593Smuzhiyun 	u8 eth_offset;
199*4882a593Smuzhiyun 	u8 ip1_pid_offset;
200*4882a593Smuzhiyun 	u8 shim_offset_2;
201*4882a593Smuzhiyun 	u8 shim_offset_1;
202*4882a593Smuzhiyun 	/* 64-bit word 4 */
203*4882a593Smuzhiyun 	u8 l5_offset;
204*4882a593Smuzhiyun 	u8 l4_offset;
205*4882a593Smuzhiyun 	u8 gre_offset;
206*4882a593Smuzhiyun 	u8 l3_offset_n;
207*4882a593Smuzhiyun 	u8 l3_offset_1;
208*4882a593Smuzhiyun 	u8 mpls_offset_n;
209*4882a593Smuzhiyun 	u8 mpls_offset_1;
210*4882a593Smuzhiyun 	u8 pppoe_offset;
211*4882a593Smuzhiyun 	/* 64-bit word 5 */
212*4882a593Smuzhiyun 	__le16 running_sum;
213*4882a593Smuzhiyun 	__le16 gross_running_sum;
214*4882a593Smuzhiyun 	u8 ipv6_frag_offset;
215*4882a593Smuzhiyun 	u8 nxt_hdr_offset;
216*4882a593Smuzhiyun 	u8 routing_hdr_offset_2;
217*4882a593Smuzhiyun 	u8 routing_hdr_offset_1;
218*4882a593Smuzhiyun 	/* 64-bit word 6 */
219*4882a593Smuzhiyun 	u8 reserved[5]; /* Soft-parsing context */
220*4882a593Smuzhiyun 	u8 ip_proto_offset_n;
221*4882a593Smuzhiyun 	u8 nxt_hdr_frag_offset;
222*4882a593Smuzhiyun 	u8 parse_error_code;
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define DPAA2_FAPR_OFFSET		0x10
226*4882a593Smuzhiyun #define DPAA2_FAPR_SIZE			sizeof((struct dpaa2_fapr))
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* Frame annotation egress action descriptor */
229*4882a593Smuzhiyun #define DPAA2_FAEAD_OFFSET		0x58
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun struct dpaa2_faead {
232*4882a593Smuzhiyun 	__le32 conf_fqid;
233*4882a593Smuzhiyun 	__le32 ctrl;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define DPAA2_FAEAD_A2V			0x20000000
237*4882a593Smuzhiyun #define DPAA2_FAEAD_A4V			0x08000000
238*4882a593Smuzhiyun #define DPAA2_FAEAD_UPDV		0x00001000
239*4882a593Smuzhiyun #define DPAA2_FAEAD_EBDDV		0x00002000
240*4882a593Smuzhiyun #define DPAA2_FAEAD_UPD			0x00000010
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun struct ptp_tstamp {
243*4882a593Smuzhiyun 	u16 sec_msb;
244*4882a593Smuzhiyun 	u32 sec_lsb;
245*4882a593Smuzhiyun 	u32 nsec;
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
ns_to_ptp_tstamp(struct ptp_tstamp * tstamp,u64 ns)248*4882a593Smuzhiyun static inline void ns_to_ptp_tstamp(struct ptp_tstamp *tstamp, u64 ns)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	u64 sec, nsec;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	sec = ns;
253*4882a593Smuzhiyun 	nsec = do_div(sec, 1000000000);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	tstamp->sec_lsb = sec & 0xFFFFFFFF;
256*4882a593Smuzhiyun 	tstamp->sec_msb = (sec >> 32) & 0xFFFF;
257*4882a593Smuzhiyun 	tstamp->nsec = nsec;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* Accessors for the hardware annotation fields that we use */
dpaa2_get_hwa(void * buf_addr,bool swa)261*4882a593Smuzhiyun static inline void *dpaa2_get_hwa(void *buf_addr, bool swa)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	return buf_addr + (swa ? DPAA2_ETH_SWA_SIZE : 0);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
dpaa2_get_fas(void * buf_addr,bool swa)266*4882a593Smuzhiyun static inline struct dpaa2_fas *dpaa2_get_fas(void *buf_addr, bool swa)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAS_OFFSET;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
dpaa2_get_ts(void * buf_addr,bool swa)271*4882a593Smuzhiyun static inline __le64 *dpaa2_get_ts(void *buf_addr, bool swa)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_TS_OFFSET;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
dpaa2_get_fapr(void * buf_addr,bool swa)276*4882a593Smuzhiyun static inline struct dpaa2_fapr *dpaa2_get_fapr(void *buf_addr, bool swa)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAPR_OFFSET;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
dpaa2_get_faead(void * buf_addr,bool swa)281*4882a593Smuzhiyun static inline struct dpaa2_faead *dpaa2_get_faead(void *buf_addr, bool swa)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAEAD_OFFSET;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /* Error and status bits in the frame annotation status word */
287*4882a593Smuzhiyun /* Debug frame, otherwise supposed to be discarded */
288*4882a593Smuzhiyun #define DPAA2_FAS_DISC			0x80000000
289*4882a593Smuzhiyun /* MACSEC frame */
290*4882a593Smuzhiyun #define DPAA2_FAS_MS			0x40000000
291*4882a593Smuzhiyun #define DPAA2_FAS_PTP			0x08000000
292*4882a593Smuzhiyun /* Ethernet multicast frame */
293*4882a593Smuzhiyun #define DPAA2_FAS_MC			0x04000000
294*4882a593Smuzhiyun /* Ethernet broadcast frame */
295*4882a593Smuzhiyun #define DPAA2_FAS_BC			0x02000000
296*4882a593Smuzhiyun #define DPAA2_FAS_KSE			0x00040000
297*4882a593Smuzhiyun #define DPAA2_FAS_EOFHE			0x00020000
298*4882a593Smuzhiyun #define DPAA2_FAS_MNLE			0x00010000
299*4882a593Smuzhiyun #define DPAA2_FAS_TIDE			0x00008000
300*4882a593Smuzhiyun #define DPAA2_FAS_PIEE			0x00004000
301*4882a593Smuzhiyun /* Frame length error */
302*4882a593Smuzhiyun #define DPAA2_FAS_FLE			0x00002000
303*4882a593Smuzhiyun /* Frame physical error */
304*4882a593Smuzhiyun #define DPAA2_FAS_FPE			0x00001000
305*4882a593Smuzhiyun #define DPAA2_FAS_PTE			0x00000080
306*4882a593Smuzhiyun #define DPAA2_FAS_ISP			0x00000040
307*4882a593Smuzhiyun #define DPAA2_FAS_PHE			0x00000020
308*4882a593Smuzhiyun #define DPAA2_FAS_BLE			0x00000010
309*4882a593Smuzhiyun /* L3 csum validation performed */
310*4882a593Smuzhiyun #define DPAA2_FAS_L3CV			0x00000008
311*4882a593Smuzhiyun /* L3 csum error */
312*4882a593Smuzhiyun #define DPAA2_FAS_L3CE			0x00000004
313*4882a593Smuzhiyun /* L4 csum validation performed */
314*4882a593Smuzhiyun #define DPAA2_FAS_L4CV			0x00000002
315*4882a593Smuzhiyun /* L4 csum error */
316*4882a593Smuzhiyun #define DPAA2_FAS_L4CE			0x00000001
317*4882a593Smuzhiyun /* Possible errors on the ingress path */
318*4882a593Smuzhiyun #define DPAA2_FAS_RX_ERR_MASK		(DPAA2_FAS_KSE		| \
319*4882a593Smuzhiyun 					 DPAA2_FAS_EOFHE	| \
320*4882a593Smuzhiyun 					 DPAA2_FAS_MNLE		| \
321*4882a593Smuzhiyun 					 DPAA2_FAS_TIDE		| \
322*4882a593Smuzhiyun 					 DPAA2_FAS_PIEE		| \
323*4882a593Smuzhiyun 					 DPAA2_FAS_FLE		| \
324*4882a593Smuzhiyun 					 DPAA2_FAS_FPE		| \
325*4882a593Smuzhiyun 					 DPAA2_FAS_PTE		| \
326*4882a593Smuzhiyun 					 DPAA2_FAS_ISP		| \
327*4882a593Smuzhiyun 					 DPAA2_FAS_PHE		| \
328*4882a593Smuzhiyun 					 DPAA2_FAS_BLE		| \
329*4882a593Smuzhiyun 					 DPAA2_FAS_L3CE		| \
330*4882a593Smuzhiyun 					 DPAA2_FAS_L4CE)
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /* Time in milliseconds between link state updates */
333*4882a593Smuzhiyun #define DPAA2_ETH_LINK_STATE_REFRESH	1000
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /* Number of times to retry a frame enqueue before giving up.
336*4882a593Smuzhiyun  * Value determined empirically, in order to minimize the number
337*4882a593Smuzhiyun  * of frames dropped on Tx
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun #define DPAA2_ETH_ENQUEUE_RETRIES	10
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* Number of times to retry DPIO portal operations while waiting
342*4882a593Smuzhiyun  * for portal to finish executing current command and become
343*4882a593Smuzhiyun  * available. We want to avoid being stuck in a while loop in case
344*4882a593Smuzhiyun  * hardware becomes unresponsive, but not give up too easily if
345*4882a593Smuzhiyun  * the portal really is busy for valid reasons
346*4882a593Smuzhiyun  */
347*4882a593Smuzhiyun #define DPAA2_ETH_SWP_BUSY_RETRIES	1000
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* Driver statistics, other than those in struct rtnl_link_stats64.
350*4882a593Smuzhiyun  * These are usually collected per-CPU and aggregated by ethtool.
351*4882a593Smuzhiyun  */
352*4882a593Smuzhiyun struct dpaa2_eth_drv_stats {
353*4882a593Smuzhiyun 	__u64	tx_conf_frames;
354*4882a593Smuzhiyun 	__u64	tx_conf_bytes;
355*4882a593Smuzhiyun 	__u64	tx_sg_frames;
356*4882a593Smuzhiyun 	__u64	tx_sg_bytes;
357*4882a593Smuzhiyun 	__u64	rx_sg_frames;
358*4882a593Smuzhiyun 	__u64	rx_sg_bytes;
359*4882a593Smuzhiyun 	/* Linear skbs sent as a S/G FD due to insufficient headroom */
360*4882a593Smuzhiyun 	__u64	tx_converted_sg_frames;
361*4882a593Smuzhiyun 	__u64	tx_converted_sg_bytes;
362*4882a593Smuzhiyun 	/* Enqueues retried due to portal busy */
363*4882a593Smuzhiyun 	__u64	tx_portal_busy;
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* Per-FQ statistics */
367*4882a593Smuzhiyun struct dpaa2_eth_fq_stats {
368*4882a593Smuzhiyun 	/* Number of frames received on this queue */
369*4882a593Smuzhiyun 	__u64 frames;
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* Per-channel statistics */
373*4882a593Smuzhiyun struct dpaa2_eth_ch_stats {
374*4882a593Smuzhiyun 	/* Volatile dequeues retried due to portal busy */
375*4882a593Smuzhiyun 	__u64 dequeue_portal_busy;
376*4882a593Smuzhiyun 	/* Pull errors */
377*4882a593Smuzhiyun 	__u64 pull_err;
378*4882a593Smuzhiyun 	/* Number of CDANs; useful to estimate avg NAPI len */
379*4882a593Smuzhiyun 	__u64 cdan;
380*4882a593Smuzhiyun 	/* XDP counters */
381*4882a593Smuzhiyun 	__u64 xdp_drop;
382*4882a593Smuzhiyun 	__u64 xdp_tx;
383*4882a593Smuzhiyun 	__u64 xdp_tx_err;
384*4882a593Smuzhiyun 	__u64 xdp_redirect;
385*4882a593Smuzhiyun 	/* Must be last, does not show up in ethtool stats */
386*4882a593Smuzhiyun 	__u64 frames;
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* Maximum number of queues associated with a DPNI */
390*4882a593Smuzhiyun #define DPAA2_ETH_MAX_TCS		8
391*4882a593Smuzhiyun #define DPAA2_ETH_MAX_RX_QUEUES_PER_TC	16
392*4882a593Smuzhiyun #define DPAA2_ETH_MAX_RX_QUEUES		\
393*4882a593Smuzhiyun 	(DPAA2_ETH_MAX_RX_QUEUES_PER_TC * DPAA2_ETH_MAX_TCS)
394*4882a593Smuzhiyun #define DPAA2_ETH_MAX_TX_QUEUES		16
395*4882a593Smuzhiyun #define DPAA2_ETH_MAX_RX_ERR_QUEUES	1
396*4882a593Smuzhiyun #define DPAA2_ETH_MAX_QUEUES		(DPAA2_ETH_MAX_RX_QUEUES + \
397*4882a593Smuzhiyun 					DPAA2_ETH_MAX_TX_QUEUES + \
398*4882a593Smuzhiyun 					DPAA2_ETH_MAX_RX_ERR_QUEUES)
399*4882a593Smuzhiyun #define DPAA2_ETH_MAX_NETDEV_QUEUES	\
400*4882a593Smuzhiyun 	(DPAA2_ETH_MAX_TX_QUEUES * DPAA2_ETH_MAX_TCS)
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #define DPAA2_ETH_MAX_DPCONS		16
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun enum dpaa2_eth_fq_type {
405*4882a593Smuzhiyun 	DPAA2_RX_FQ = 0,
406*4882a593Smuzhiyun 	DPAA2_TX_CONF_FQ,
407*4882a593Smuzhiyun 	DPAA2_RX_ERR_FQ
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun struct dpaa2_eth_priv;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun struct dpaa2_eth_xdp_fds {
413*4882a593Smuzhiyun 	struct dpaa2_fd fds[DEV_MAP_BULK_SIZE];
414*4882a593Smuzhiyun 	ssize_t num;
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun struct dpaa2_eth_fq {
418*4882a593Smuzhiyun 	u32 fqid;
419*4882a593Smuzhiyun 	u32 tx_qdbin;
420*4882a593Smuzhiyun 	u32 tx_fqid[DPAA2_ETH_MAX_TCS];
421*4882a593Smuzhiyun 	u16 flowid;
422*4882a593Smuzhiyun 	u8 tc;
423*4882a593Smuzhiyun 	int target_cpu;
424*4882a593Smuzhiyun 	u32 dq_frames;
425*4882a593Smuzhiyun 	u32 dq_bytes;
426*4882a593Smuzhiyun 	struct dpaa2_eth_channel *channel;
427*4882a593Smuzhiyun 	enum dpaa2_eth_fq_type type;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	void (*consume)(struct dpaa2_eth_priv *priv,
430*4882a593Smuzhiyun 			struct dpaa2_eth_channel *ch,
431*4882a593Smuzhiyun 			const struct dpaa2_fd *fd,
432*4882a593Smuzhiyun 			struct dpaa2_eth_fq *fq);
433*4882a593Smuzhiyun 	struct dpaa2_eth_fq_stats stats;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	struct dpaa2_eth_xdp_fds xdp_redirect_fds;
436*4882a593Smuzhiyun 	struct dpaa2_eth_xdp_fds xdp_tx_fds;
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun struct dpaa2_eth_ch_xdp {
440*4882a593Smuzhiyun 	struct bpf_prog *prog;
441*4882a593Smuzhiyun 	u64 drop_bufs[DPAA2_ETH_BUFS_PER_CMD];
442*4882a593Smuzhiyun 	int drop_cnt;
443*4882a593Smuzhiyun 	unsigned int res;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun struct dpaa2_eth_channel {
447*4882a593Smuzhiyun 	struct dpaa2_io_notification_ctx nctx;
448*4882a593Smuzhiyun 	struct fsl_mc_device *dpcon;
449*4882a593Smuzhiyun 	int dpcon_id;
450*4882a593Smuzhiyun 	int ch_id;
451*4882a593Smuzhiyun 	struct napi_struct napi;
452*4882a593Smuzhiyun 	struct dpaa2_io *dpio;
453*4882a593Smuzhiyun 	struct dpaa2_io_store *store;
454*4882a593Smuzhiyun 	struct dpaa2_eth_priv *priv;
455*4882a593Smuzhiyun 	int buf_count;
456*4882a593Smuzhiyun 	struct dpaa2_eth_ch_stats stats;
457*4882a593Smuzhiyun 	struct dpaa2_eth_ch_xdp xdp;
458*4882a593Smuzhiyun 	struct xdp_rxq_info xdp_rxq;
459*4882a593Smuzhiyun 	struct list_head *rx_list;
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun struct dpaa2_eth_dist_fields {
463*4882a593Smuzhiyun 	u64 rxnfc_field;
464*4882a593Smuzhiyun 	enum net_prot cls_prot;
465*4882a593Smuzhiyun 	int cls_field;
466*4882a593Smuzhiyun 	int size;
467*4882a593Smuzhiyun 	u64 id;
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun struct dpaa2_eth_cls_rule {
471*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec fs;
472*4882a593Smuzhiyun 	u8 in_use;
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun #define DPAA2_ETH_SGT_CACHE_SIZE	256
476*4882a593Smuzhiyun struct dpaa2_eth_sgt_cache {
477*4882a593Smuzhiyun 	void *buf[DPAA2_ETH_SGT_CACHE_SIZE];
478*4882a593Smuzhiyun 	u16 count;
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun struct dpaa2_eth_trap_item {
482*4882a593Smuzhiyun 	void *trap_ctx;
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun struct dpaa2_eth_trap_data {
486*4882a593Smuzhiyun 	struct dpaa2_eth_trap_item *trap_items_arr;
487*4882a593Smuzhiyun 	struct dpaa2_eth_priv *priv;
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /* Driver private data */
491*4882a593Smuzhiyun struct dpaa2_eth_priv {
492*4882a593Smuzhiyun 	struct net_device *net_dev;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	u8 num_fqs;
495*4882a593Smuzhiyun 	struct dpaa2_eth_fq fq[DPAA2_ETH_MAX_QUEUES];
496*4882a593Smuzhiyun 	int (*enqueue)(struct dpaa2_eth_priv *priv,
497*4882a593Smuzhiyun 		       struct dpaa2_eth_fq *fq,
498*4882a593Smuzhiyun 		       struct dpaa2_fd *fd, u8 prio,
499*4882a593Smuzhiyun 		       u32 num_frames,
500*4882a593Smuzhiyun 		       int *frames_enqueued);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	u8 num_channels;
503*4882a593Smuzhiyun 	struct dpaa2_eth_channel *channel[DPAA2_ETH_MAX_DPCONS];
504*4882a593Smuzhiyun 	struct dpaa2_eth_sgt_cache __percpu *sgt_cache;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	struct dpni_attr dpni_attrs;
507*4882a593Smuzhiyun 	u16 dpni_ver_major;
508*4882a593Smuzhiyun 	u16 dpni_ver_minor;
509*4882a593Smuzhiyun 	u16 tx_data_offset;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	struct fsl_mc_device *dpbp_dev;
512*4882a593Smuzhiyun 	u16 rx_buf_size;
513*4882a593Smuzhiyun 	u16 bpid;
514*4882a593Smuzhiyun 	struct iommu_domain *iommu_domain;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	enum hwtstamp_tx_types tx_tstamp_type;	/* Tx timestamping type */
517*4882a593Smuzhiyun 	bool rx_tstamp;				/* Rx timestamping enabled */
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	u16 tx_qdid;
520*4882a593Smuzhiyun 	struct fsl_mc_io *mc_io;
521*4882a593Smuzhiyun 	/* Cores which have an affine DPIO/DPCON.
522*4882a593Smuzhiyun 	 * This is the cpu set on which Rx and Tx conf frames are processed
523*4882a593Smuzhiyun 	 */
524*4882a593Smuzhiyun 	struct cpumask dpio_cpumask;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* Standard statistics */
527*4882a593Smuzhiyun 	struct rtnl_link_stats64 __percpu *percpu_stats;
528*4882a593Smuzhiyun 	/* Extra stats, in addition to the ones known by the kernel */
529*4882a593Smuzhiyun 	struct dpaa2_eth_drv_stats __percpu *percpu_extras;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	u16 mc_token;
532*4882a593Smuzhiyun 	u8 rx_fqtd_enabled;
533*4882a593Smuzhiyun 	u8 rx_cgtd_enabled;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	struct dpni_link_state link_state;
536*4882a593Smuzhiyun 	bool do_link_poll;
537*4882a593Smuzhiyun 	struct task_struct *poll_thread;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* enabled ethtool hashing bits */
540*4882a593Smuzhiyun 	u64 rx_hash_fields;
541*4882a593Smuzhiyun 	u64 rx_cls_fields;
542*4882a593Smuzhiyun 	struct dpaa2_eth_cls_rule *cls_rules;
543*4882a593Smuzhiyun 	u8 rx_cls_enabled;
544*4882a593Smuzhiyun 	u8 vlan_cls_enabled;
545*4882a593Smuzhiyun 	u8 pfc_enabled;
546*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA2_ETH_DCB
547*4882a593Smuzhiyun 	u8 dcbx_mode;
548*4882a593Smuzhiyun 	struct ieee_pfc pfc;
549*4882a593Smuzhiyun #endif
550*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
551*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
552*4882a593Smuzhiyun 	struct dpaa2_debugfs dbg;
553*4882a593Smuzhiyun #endif
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	struct dpaa2_mac *mac;
556*4882a593Smuzhiyun 	struct workqueue_struct	*dpaa2_ptp_wq;
557*4882a593Smuzhiyun 	struct work_struct	tx_onestep_tstamp;
558*4882a593Smuzhiyun 	struct sk_buff_head	tx_skbs;
559*4882a593Smuzhiyun 	/* The one-step timestamping configuration on hardware
560*4882a593Smuzhiyun 	 * registers could only be done when no one-step
561*4882a593Smuzhiyun 	 * timestamping frames are in flight. So we use a mutex
562*4882a593Smuzhiyun 	 * lock here to make sure the lock is released by last
563*4882a593Smuzhiyun 	 * one-step timestamping packet through TX confirmation
564*4882a593Smuzhiyun 	 * queue before transmit current packet.
565*4882a593Smuzhiyun 	 */
566*4882a593Smuzhiyun 	struct mutex		onestep_tstamp_lock;
567*4882a593Smuzhiyun 	struct devlink *devlink;
568*4882a593Smuzhiyun 	struct dpaa2_eth_trap_data *trap_data;
569*4882a593Smuzhiyun 	struct devlink_port devlink_port;
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun struct dpaa2_eth_devlink_priv {
573*4882a593Smuzhiyun 	struct dpaa2_eth_priv *dpaa2_priv;
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun #define TX_TSTAMP		0x1
577*4882a593Smuzhiyun #define TX_TSTAMP_ONESTEP_SYNC	0x2
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #define DPAA2_RXH_SUPPORTED	(RXH_L2DA | RXH_VLAN | RXH_L3_PROTO \
580*4882a593Smuzhiyun 				| RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 \
581*4882a593Smuzhiyun 				| RXH_L4_B_2_3)
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun /* default Rx hash options, set during probing */
584*4882a593Smuzhiyun #define DPAA2_RXH_DEFAULT	(RXH_L3_PROTO | RXH_IP_SRC | RXH_IP_DST | \
585*4882a593Smuzhiyun 				 RXH_L4_B_0_1 | RXH_L4_B_2_3)
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun #define dpaa2_eth_hash_enabled(priv)	\
588*4882a593Smuzhiyun 	((priv)->dpni_attrs.num_queues > 1)
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun /* Required by struct dpni_rx_tc_dist_cfg::key_cfg_iova */
591*4882a593Smuzhiyun #define DPAA2_CLASSIFIER_DMA_SIZE 256
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun extern const struct ethtool_ops dpaa2_ethtool_ops;
594*4882a593Smuzhiyun extern int dpaa2_phc_index;
595*4882a593Smuzhiyun extern struct ptp_qoriq *dpaa2_ptp;
596*4882a593Smuzhiyun 
dpaa2_eth_cmp_dpni_ver(struct dpaa2_eth_priv * priv,u16 ver_major,u16 ver_minor)597*4882a593Smuzhiyun static inline int dpaa2_eth_cmp_dpni_ver(struct dpaa2_eth_priv *priv,
598*4882a593Smuzhiyun 					 u16 ver_major, u16 ver_minor)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	if (priv->dpni_ver_major == ver_major)
601*4882a593Smuzhiyun 		return priv->dpni_ver_minor - ver_minor;
602*4882a593Smuzhiyun 	return priv->dpni_ver_major - ver_major;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun /* Minimum firmware version that supports a more flexible API
606*4882a593Smuzhiyun  * for configuring the Rx flow hash key
607*4882a593Smuzhiyun  */
608*4882a593Smuzhiyun #define DPNI_RX_DIST_KEY_VER_MAJOR	7
609*4882a593Smuzhiyun #define DPNI_RX_DIST_KEY_VER_MINOR	5
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun #define dpaa2_eth_has_legacy_dist(priv)					\
612*4882a593Smuzhiyun 	(dpaa2_eth_cmp_dpni_ver((priv), DPNI_RX_DIST_KEY_VER_MAJOR,	\
613*4882a593Smuzhiyun 				DPNI_RX_DIST_KEY_VER_MINOR) < 0)
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun #define dpaa2_eth_fs_enabled(priv)	\
616*4882a593Smuzhiyun 	(!((priv)->dpni_attrs.options & DPNI_OPT_NO_FS))
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #define dpaa2_eth_fs_mask_enabled(priv)	\
619*4882a593Smuzhiyun 	((priv)->dpni_attrs.options & DPNI_OPT_HAS_KEY_MASKING)
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #define dpaa2_eth_fs_count(priv)        \
622*4882a593Smuzhiyun 	((priv)->dpni_attrs.fs_entries)
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun #define dpaa2_eth_tc_count(priv)	\
625*4882a593Smuzhiyun 	((priv)->dpni_attrs.num_tcs)
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun /* We have exactly one {Rx, Tx conf} queue per channel */
628*4882a593Smuzhiyun #define dpaa2_eth_queue_count(priv)     \
629*4882a593Smuzhiyun 	((priv)->num_channels)
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun enum dpaa2_eth_rx_dist {
632*4882a593Smuzhiyun 	DPAA2_ETH_RX_DIST_HASH,
633*4882a593Smuzhiyun 	DPAA2_ETH_RX_DIST_CLS
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /* Unique IDs for the supported Rx classification header fields */
637*4882a593Smuzhiyun #define DPAA2_ETH_DIST_ETHDST		BIT(0)
638*4882a593Smuzhiyun #define DPAA2_ETH_DIST_ETHSRC		BIT(1)
639*4882a593Smuzhiyun #define DPAA2_ETH_DIST_ETHTYPE		BIT(2)
640*4882a593Smuzhiyun #define DPAA2_ETH_DIST_VLAN		BIT(3)
641*4882a593Smuzhiyun #define DPAA2_ETH_DIST_IPSRC		BIT(4)
642*4882a593Smuzhiyun #define DPAA2_ETH_DIST_IPDST		BIT(5)
643*4882a593Smuzhiyun #define DPAA2_ETH_DIST_IPPROTO		BIT(6)
644*4882a593Smuzhiyun #define DPAA2_ETH_DIST_L4SRC		BIT(7)
645*4882a593Smuzhiyun #define DPAA2_ETH_DIST_L4DST		BIT(8)
646*4882a593Smuzhiyun #define DPAA2_ETH_DIST_ALL		(~0ULL)
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun #define DPNI_PAUSE_VER_MAJOR		7
649*4882a593Smuzhiyun #define DPNI_PAUSE_VER_MINOR		13
650*4882a593Smuzhiyun #define dpaa2_eth_has_pause_support(priv)			\
651*4882a593Smuzhiyun 	(dpaa2_eth_cmp_dpni_ver((priv), DPNI_PAUSE_VER_MAJOR,	\
652*4882a593Smuzhiyun 				DPNI_PAUSE_VER_MINOR) >= 0)
653*4882a593Smuzhiyun 
dpaa2_eth_tx_pause_enabled(u64 link_options)654*4882a593Smuzhiyun static inline bool dpaa2_eth_tx_pause_enabled(u64 link_options)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	return !!(link_options & DPNI_LINK_OPT_PAUSE) ^
657*4882a593Smuzhiyun 	       !!(link_options & DPNI_LINK_OPT_ASYM_PAUSE);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
dpaa2_eth_rx_pause_enabled(u64 link_options)660*4882a593Smuzhiyun static inline bool dpaa2_eth_rx_pause_enabled(u64 link_options)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	return !!(link_options & DPNI_LINK_OPT_PAUSE);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
dpaa2_eth_needed_headroom(struct sk_buff * skb)665*4882a593Smuzhiyun static inline unsigned int dpaa2_eth_needed_headroom(struct sk_buff *skb)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	unsigned int headroom = DPAA2_ETH_SWA_SIZE;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* If we don't have an skb (e.g. XDP buffer), we only need space for
670*4882a593Smuzhiyun 	 * the software annotation area
671*4882a593Smuzhiyun 	 */
672*4882a593Smuzhiyun 	if (!skb)
673*4882a593Smuzhiyun 		return headroom;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* For non-linear skbs we have no headroom requirement, as we build a
676*4882a593Smuzhiyun 	 * SG frame with a newly allocated SGT buffer
677*4882a593Smuzhiyun 	 */
678*4882a593Smuzhiyun 	if (skb_is_nonlinear(skb))
679*4882a593Smuzhiyun 		return 0;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/* If we have Tx timestamping, need 128B hardware annotation */
682*4882a593Smuzhiyun 	if (skb->cb[0])
683*4882a593Smuzhiyun 		headroom += DPAA2_ETH_TX_HWA_SIZE;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	return headroom;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun /* Extra headroom space requested to hardware, in order to make sure there's
689*4882a593Smuzhiyun  * no realloc'ing in forwarding scenarios
690*4882a593Smuzhiyun  */
dpaa2_eth_rx_head_room(struct dpaa2_eth_priv * priv)691*4882a593Smuzhiyun static inline unsigned int dpaa2_eth_rx_head_room(struct dpaa2_eth_priv *priv)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	return priv->tx_data_offset - DPAA2_ETH_RX_HWA_SIZE;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun int dpaa2_eth_set_hash(struct net_device *net_dev, u64 flags);
697*4882a593Smuzhiyun int dpaa2_eth_set_cls(struct net_device *net_dev, u64 key);
698*4882a593Smuzhiyun int dpaa2_eth_cls_key_size(u64 key);
699*4882a593Smuzhiyun int dpaa2_eth_cls_fld_off(int prot, int field);
700*4882a593Smuzhiyun void dpaa2_eth_cls_trim_rule(void *key_mem, u64 fields);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun void dpaa2_eth_set_rx_taildrop(struct dpaa2_eth_priv *priv,
703*4882a593Smuzhiyun 			       bool tx_pause, bool pfc);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun extern const struct dcbnl_rtnl_ops dpaa2_eth_dcbnl_ops;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun int dpaa2_eth_dl_register(struct dpaa2_eth_priv *priv);
708*4882a593Smuzhiyun void dpaa2_eth_dl_unregister(struct dpaa2_eth_priv *priv);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun int dpaa2_eth_dl_port_add(struct dpaa2_eth_priv *priv);
711*4882a593Smuzhiyun void dpaa2_eth_dl_port_del(struct dpaa2_eth_priv *priv);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun int dpaa2_eth_dl_traps_register(struct dpaa2_eth_priv *priv);
714*4882a593Smuzhiyun void dpaa2_eth_dl_traps_unregister(struct dpaa2_eth_priv *priv);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun struct dpaa2_eth_trap_item *dpaa2_eth_dl_get_trap(struct dpaa2_eth_priv *priv,
717*4882a593Smuzhiyun 						  struct dpaa2_fapr *fapr);
718*4882a593Smuzhiyun #endif	/* __DPAA2_H */
719