xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/faraday/ftmac100.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Faraday FTMAC100 10/100 Ethernet
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 2009-2011 Faraday Technology
6*4882a593Smuzhiyun  * Po-Yu Chuang <ratbert@faraday-tech.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __FTMAC100_H
10*4882a593Smuzhiyun #define __FTMAC100_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define	FTMAC100_OFFSET_ISR		0x00
13*4882a593Smuzhiyun #define	FTMAC100_OFFSET_IMR		0x04
14*4882a593Smuzhiyun #define	FTMAC100_OFFSET_MAC_MADR	0x08
15*4882a593Smuzhiyun #define	FTMAC100_OFFSET_MAC_LADR	0x0c
16*4882a593Smuzhiyun #define	FTMAC100_OFFSET_MAHT0		0x10
17*4882a593Smuzhiyun #define	FTMAC100_OFFSET_MAHT1		0x14
18*4882a593Smuzhiyun #define	FTMAC100_OFFSET_TXPD		0x18
19*4882a593Smuzhiyun #define	FTMAC100_OFFSET_RXPD		0x1c
20*4882a593Smuzhiyun #define	FTMAC100_OFFSET_TXR_BADR	0x20
21*4882a593Smuzhiyun #define	FTMAC100_OFFSET_RXR_BADR	0x24
22*4882a593Smuzhiyun #define	FTMAC100_OFFSET_ITC		0x28
23*4882a593Smuzhiyun #define	FTMAC100_OFFSET_APTC		0x2c
24*4882a593Smuzhiyun #define	FTMAC100_OFFSET_DBLAC		0x30
25*4882a593Smuzhiyun #define	FTMAC100_OFFSET_MACCR		0x88
26*4882a593Smuzhiyun #define	FTMAC100_OFFSET_MACSR		0x8c
27*4882a593Smuzhiyun #define	FTMAC100_OFFSET_PHYCR		0x90
28*4882a593Smuzhiyun #define	FTMAC100_OFFSET_PHYWDATA	0x94
29*4882a593Smuzhiyun #define	FTMAC100_OFFSET_FCR		0x98
30*4882a593Smuzhiyun #define	FTMAC100_OFFSET_BPR		0x9c
31*4882a593Smuzhiyun #define	FTMAC100_OFFSET_TS		0xc4
32*4882a593Smuzhiyun #define	FTMAC100_OFFSET_DMAFIFOS	0xc8
33*4882a593Smuzhiyun #define	FTMAC100_OFFSET_TM		0xcc
34*4882a593Smuzhiyun #define	FTMAC100_OFFSET_TX_MCOL_SCOL	0xd4
35*4882a593Smuzhiyun #define	FTMAC100_OFFSET_RPF_AEP		0xd8
36*4882a593Smuzhiyun #define	FTMAC100_OFFSET_XM_PG		0xdc
37*4882a593Smuzhiyun #define	FTMAC100_OFFSET_RUNT_TLCC	0xe0
38*4882a593Smuzhiyun #define	FTMAC100_OFFSET_CRCER_FTL	0xe4
39*4882a593Smuzhiyun #define	FTMAC100_OFFSET_RLC_RCC		0xe8
40*4882a593Smuzhiyun #define	FTMAC100_OFFSET_BROC		0xec
41*4882a593Smuzhiyun #define	FTMAC100_OFFSET_MULCA		0xf0
42*4882a593Smuzhiyun #define	FTMAC100_OFFSET_RP		0xf4
43*4882a593Smuzhiyun #define	FTMAC100_OFFSET_XP		0xf8
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * Interrupt status register & interrupt mask register
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun #define	FTMAC100_INT_RPKT_FINISH	(1 << 0)
49*4882a593Smuzhiyun #define	FTMAC100_INT_NORXBUF		(1 << 1)
50*4882a593Smuzhiyun #define	FTMAC100_INT_XPKT_FINISH	(1 << 2)
51*4882a593Smuzhiyun #define	FTMAC100_INT_NOTXBUF		(1 << 3)
52*4882a593Smuzhiyun #define	FTMAC100_INT_XPKT_OK		(1 << 4)
53*4882a593Smuzhiyun #define	FTMAC100_INT_XPKT_LOST		(1 << 5)
54*4882a593Smuzhiyun #define	FTMAC100_INT_RPKT_SAV		(1 << 6)
55*4882a593Smuzhiyun #define	FTMAC100_INT_RPKT_LOST		(1 << 7)
56*4882a593Smuzhiyun #define	FTMAC100_INT_AHB_ERR		(1 << 8)
57*4882a593Smuzhiyun #define	FTMAC100_INT_PHYSTS_CHG		(1 << 9)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  * Interrupt timer control register
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun #define FTMAC100_ITC_RXINT_CNT(x)	(((x) & 0xf) << 0)
63*4882a593Smuzhiyun #define FTMAC100_ITC_RXINT_THR(x)	(((x) & 0x7) << 4)
64*4882a593Smuzhiyun #define FTMAC100_ITC_RXINT_TIME_SEL	(1 << 7)
65*4882a593Smuzhiyun #define FTMAC100_ITC_TXINT_CNT(x)	(((x) & 0xf) << 8)
66*4882a593Smuzhiyun #define FTMAC100_ITC_TXINT_THR(x)	(((x) & 0x7) << 12)
67*4882a593Smuzhiyun #define FTMAC100_ITC_TXINT_TIME_SEL	(1 << 15)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun  * Automatic polling timer control register
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun #define	FTMAC100_APTC_RXPOLL_CNT(x)	(((x) & 0xf) << 0)
73*4882a593Smuzhiyun #define	FTMAC100_APTC_RXPOLL_TIME_SEL	(1 << 4)
74*4882a593Smuzhiyun #define	FTMAC100_APTC_TXPOLL_CNT(x)	(((x) & 0xf) << 8)
75*4882a593Smuzhiyun #define	FTMAC100_APTC_TXPOLL_TIME_SEL	(1 << 12)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  * DMA burst length and arbitration control register
79*4882a593Smuzhiyun  */
80*4882a593Smuzhiyun #define FTMAC100_DBLAC_INCR4_EN		(1 << 0)
81*4882a593Smuzhiyun #define FTMAC100_DBLAC_INCR8_EN		(1 << 1)
82*4882a593Smuzhiyun #define FTMAC100_DBLAC_INCR16_EN	(1 << 2)
83*4882a593Smuzhiyun #define FTMAC100_DBLAC_RXFIFO_LTHR(x)	(((x) & 0x7) << 3)
84*4882a593Smuzhiyun #define FTMAC100_DBLAC_RXFIFO_HTHR(x)	(((x) & 0x7) << 6)
85*4882a593Smuzhiyun #define FTMAC100_DBLAC_RX_THR_EN	(1 << 9)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun  * MAC control register
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun #define	FTMAC100_MACCR_XDMA_EN		(1 << 0)
91*4882a593Smuzhiyun #define	FTMAC100_MACCR_RDMA_EN		(1 << 1)
92*4882a593Smuzhiyun #define	FTMAC100_MACCR_SW_RST		(1 << 2)
93*4882a593Smuzhiyun #define	FTMAC100_MACCR_LOOP_EN		(1 << 3)
94*4882a593Smuzhiyun #define	FTMAC100_MACCR_CRC_DIS		(1 << 4)
95*4882a593Smuzhiyun #define	FTMAC100_MACCR_XMT_EN		(1 << 5)
96*4882a593Smuzhiyun #define	FTMAC100_MACCR_ENRX_IN_HALFTX	(1 << 6)
97*4882a593Smuzhiyun #define	FTMAC100_MACCR_RCV_EN		(1 << 8)
98*4882a593Smuzhiyun #define	FTMAC100_MACCR_HT_MULTI_EN	(1 << 9)
99*4882a593Smuzhiyun #define	FTMAC100_MACCR_RX_RUNT		(1 << 10)
100*4882a593Smuzhiyun #define	FTMAC100_MACCR_RX_FTL		(1 << 11)
101*4882a593Smuzhiyun #define	FTMAC100_MACCR_RCV_ALL		(1 << 12)
102*4882a593Smuzhiyun #define	FTMAC100_MACCR_CRC_APD		(1 << 14)
103*4882a593Smuzhiyun #define	FTMAC100_MACCR_FULLDUP		(1 << 15)
104*4882a593Smuzhiyun #define	FTMAC100_MACCR_RX_MULTIPKT	(1 << 16)
105*4882a593Smuzhiyun #define	FTMAC100_MACCR_RX_BROADPKT	(1 << 17)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * PHY control register
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun #define FTMAC100_PHYCR_MIIRDATA		0xffff
111*4882a593Smuzhiyun #define FTMAC100_PHYCR_PHYAD(x)		(((x) & 0x1f) << 16)
112*4882a593Smuzhiyun #define FTMAC100_PHYCR_REGAD(x)		(((x) & 0x1f) << 21)
113*4882a593Smuzhiyun #define FTMAC100_PHYCR_MIIRD		(1 << 26)
114*4882a593Smuzhiyun #define FTMAC100_PHYCR_MIIWR		(1 << 27)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun  * PHY write data register
118*4882a593Smuzhiyun  */
119*4882a593Smuzhiyun #define FTMAC100_PHYWDATA_MIIWDATA(x)	((x) & 0xffff)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * Transmit descriptor, aligned to 16 bytes
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun struct ftmac100_txdes {
125*4882a593Smuzhiyun 	unsigned int	txdes0;
126*4882a593Smuzhiyun 	unsigned int	txdes1;
127*4882a593Smuzhiyun 	unsigned int	txdes2;	/* TXBUF_BADR */
128*4882a593Smuzhiyun 	unsigned int	txdes3;	/* not used by HW */
129*4882a593Smuzhiyun } __attribute__ ((aligned(16)));
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define	FTMAC100_TXDES0_TXPKT_LATECOL	(1 << 0)
132*4882a593Smuzhiyun #define	FTMAC100_TXDES0_TXPKT_EXSCOL	(1 << 1)
133*4882a593Smuzhiyun #define	FTMAC100_TXDES0_TXDMA_OWN	(1 << 31)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define	FTMAC100_TXDES1_TXBUF_SIZE(x)	((x) & 0x7ff)
136*4882a593Smuzhiyun #define	FTMAC100_TXDES1_LTS		(1 << 27)
137*4882a593Smuzhiyun #define	FTMAC100_TXDES1_FTS		(1 << 28)
138*4882a593Smuzhiyun #define	FTMAC100_TXDES1_TX2FIC		(1 << 29)
139*4882a593Smuzhiyun #define	FTMAC100_TXDES1_TXIC		(1 << 30)
140*4882a593Smuzhiyun #define	FTMAC100_TXDES1_EDOTR		(1 << 31)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * Receive descriptor, aligned to 16 bytes
144*4882a593Smuzhiyun  */
145*4882a593Smuzhiyun struct ftmac100_rxdes {
146*4882a593Smuzhiyun 	unsigned int	rxdes0;
147*4882a593Smuzhiyun 	unsigned int	rxdes1;
148*4882a593Smuzhiyun 	unsigned int	rxdes2;	/* RXBUF_BADR */
149*4882a593Smuzhiyun 	unsigned int	rxdes3;	/* not used by HW */
150*4882a593Smuzhiyun } __attribute__ ((aligned(16)));
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define	FTMAC100_RXDES0_RFL		0x7ff
153*4882a593Smuzhiyun #define	FTMAC100_RXDES0_MULTICAST	(1 << 16)
154*4882a593Smuzhiyun #define	FTMAC100_RXDES0_BROADCAST	(1 << 17)
155*4882a593Smuzhiyun #define	FTMAC100_RXDES0_RX_ERR		(1 << 18)
156*4882a593Smuzhiyun #define	FTMAC100_RXDES0_CRC_ERR		(1 << 19)
157*4882a593Smuzhiyun #define	FTMAC100_RXDES0_FTL		(1 << 20)
158*4882a593Smuzhiyun #define	FTMAC100_RXDES0_RUNT		(1 << 21)
159*4882a593Smuzhiyun #define	FTMAC100_RXDES0_RX_ODD_NB	(1 << 22)
160*4882a593Smuzhiyun #define	FTMAC100_RXDES0_LRS		(1 << 28)
161*4882a593Smuzhiyun #define	FTMAC100_RXDES0_FRS		(1 << 29)
162*4882a593Smuzhiyun #define	FTMAC100_RXDES0_RXDMA_OWN	(1 << 31)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define	FTMAC100_RXDES1_RXBUF_SIZE(x)	((x) & 0x7ff)
165*4882a593Smuzhiyun #define	FTMAC100_RXDES1_EDORR		(1 << 31)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #endif /* __FTMAC100_H */
168