xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/faraday/ftgmac100.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Faraday FTGMAC100 Gigabit Ethernet
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 2009-2011 Faraday Technology
6*4882a593Smuzhiyun  * Po-Yu Chuang <ratbert@faraday-tech.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __FTGMAC100_H
10*4882a593Smuzhiyun #define __FTGMAC100_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define FTGMAC100_OFFSET_ISR		0x00
13*4882a593Smuzhiyun #define FTGMAC100_OFFSET_IER		0x04
14*4882a593Smuzhiyun #define FTGMAC100_OFFSET_MAC_MADR	0x08
15*4882a593Smuzhiyun #define FTGMAC100_OFFSET_MAC_LADR	0x0c
16*4882a593Smuzhiyun #define FTGMAC100_OFFSET_MAHT0		0x10
17*4882a593Smuzhiyun #define FTGMAC100_OFFSET_MAHT1		0x14
18*4882a593Smuzhiyun #define FTGMAC100_OFFSET_NPTXPD		0x18
19*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RXPD		0x1c
20*4882a593Smuzhiyun #define FTGMAC100_OFFSET_NPTXR_BADR	0x20
21*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RXR_BADR	0x24
22*4882a593Smuzhiyun #define FTGMAC100_OFFSET_HPTXPD		0x28
23*4882a593Smuzhiyun #define FTGMAC100_OFFSET_HPTXR_BADR	0x2c
24*4882a593Smuzhiyun #define FTGMAC100_OFFSET_ITC		0x30
25*4882a593Smuzhiyun #define FTGMAC100_OFFSET_APTC		0x34
26*4882a593Smuzhiyun #define FTGMAC100_OFFSET_DBLAC		0x38
27*4882a593Smuzhiyun #define FTGMAC100_OFFSET_DMAFIFOS	0x3c
28*4882a593Smuzhiyun #define FTGMAC100_OFFSET_REVR		0x40
29*4882a593Smuzhiyun #define FTGMAC100_OFFSET_FEAR		0x44
30*4882a593Smuzhiyun #define FTGMAC100_OFFSET_TPAFCR		0x48
31*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RBSR		0x4c
32*4882a593Smuzhiyun #define FTGMAC100_OFFSET_MACCR		0x50
33*4882a593Smuzhiyun #define FTGMAC100_OFFSET_MACSR		0x54
34*4882a593Smuzhiyun #define FTGMAC100_OFFSET_TM		0x58
35*4882a593Smuzhiyun #define FTGMAC100_OFFSET_PHYCR		0x60
36*4882a593Smuzhiyun #define FTGMAC100_OFFSET_PHYDATA	0x64
37*4882a593Smuzhiyun #define FTGMAC100_OFFSET_FCR		0x68
38*4882a593Smuzhiyun #define FTGMAC100_OFFSET_BPR		0x6c
39*4882a593Smuzhiyun #define FTGMAC100_OFFSET_WOLCR		0x70
40*4882a593Smuzhiyun #define FTGMAC100_OFFSET_WOLSR		0x74
41*4882a593Smuzhiyun #define FTGMAC100_OFFSET_WFCRC		0x78
42*4882a593Smuzhiyun #define FTGMAC100_OFFSET_WFBM1		0x80
43*4882a593Smuzhiyun #define FTGMAC100_OFFSET_WFBM2		0x84
44*4882a593Smuzhiyun #define FTGMAC100_OFFSET_WFBM3		0x88
45*4882a593Smuzhiyun #define FTGMAC100_OFFSET_WFBM4		0x8c
46*4882a593Smuzhiyun #define FTGMAC100_OFFSET_NPTXR_PTR	0x90
47*4882a593Smuzhiyun #define FTGMAC100_OFFSET_HPTXR_PTR	0x94
48*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RXR_PTR	0x98
49*4882a593Smuzhiyun #define FTGMAC100_OFFSET_TX		0xa0
50*4882a593Smuzhiyun #define FTGMAC100_OFFSET_TX_MCOL_SCOL	0xa4
51*4882a593Smuzhiyun #define FTGMAC100_OFFSET_TX_ECOL_FAIL	0xa8
52*4882a593Smuzhiyun #define FTGMAC100_OFFSET_TX_LCOL_UND	0xac
53*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RX		0xb0
54*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RX_BC		0xb4
55*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RX_MC		0xb8
56*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RX_PF_AEP	0xbc
57*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RX_RUNT	0xc0
58*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RX_CRCER_FTL	0xc4
59*4882a593Smuzhiyun #define FTGMAC100_OFFSET_RX_COL_LOST	0xc8
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun  * Interrupt status register & interrupt enable register
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun #define FTGMAC100_INT_RPKT_BUF		(1 << 0)
65*4882a593Smuzhiyun #define FTGMAC100_INT_RPKT_FIFO		(1 << 1)
66*4882a593Smuzhiyun #define FTGMAC100_INT_NO_RXBUF		(1 << 2)
67*4882a593Smuzhiyun #define FTGMAC100_INT_RPKT_LOST		(1 << 3)
68*4882a593Smuzhiyun #define FTGMAC100_INT_XPKT_ETH		(1 << 4)
69*4882a593Smuzhiyun #define FTGMAC100_INT_XPKT_FIFO		(1 << 5)
70*4882a593Smuzhiyun #define FTGMAC100_INT_NO_NPTXBUF	(1 << 6)
71*4882a593Smuzhiyun #define FTGMAC100_INT_XPKT_LOST		(1 << 7)
72*4882a593Smuzhiyun #define FTGMAC100_INT_AHB_ERR		(1 << 8)
73*4882a593Smuzhiyun #define FTGMAC100_INT_PHYSTS_CHG	(1 << 9)
74*4882a593Smuzhiyun #define FTGMAC100_INT_NO_HPTXBUF	(1 << 10)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Interrupts we care about in NAPI mode */
77*4882a593Smuzhiyun #define FTGMAC100_INT_BAD  (FTGMAC100_INT_RPKT_LOST | \
78*4882a593Smuzhiyun 			    FTGMAC100_INT_XPKT_LOST | \
79*4882a593Smuzhiyun 			    FTGMAC100_INT_AHB_ERR   | \
80*4882a593Smuzhiyun 			    FTGMAC100_INT_NO_RXBUF)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* Normal RX/TX interrupts, enabled when NAPI off */
83*4882a593Smuzhiyun #define FTGMAC100_INT_RXTX (FTGMAC100_INT_XPKT_ETH  | \
84*4882a593Smuzhiyun 			    FTGMAC100_INT_RPKT_BUF)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* All the interrupts we care about */
87*4882a593Smuzhiyun #define FTGMAC100_INT_ALL (FTGMAC100_INT_RPKT_BUF  |  \
88*4882a593Smuzhiyun 			   FTGMAC100_INT_BAD)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * Interrupt timer control register
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun #define FTGMAC100_ITC_RXINT_CNT(x)	(((x) & 0xf) << 0)
94*4882a593Smuzhiyun #define FTGMAC100_ITC_RXINT_THR(x)	(((x) & 0x7) << 4)
95*4882a593Smuzhiyun #define FTGMAC100_ITC_RXINT_TIME_SEL	(1 << 7)
96*4882a593Smuzhiyun #define FTGMAC100_ITC_TXINT_CNT(x)	(((x) & 0xf) << 8)
97*4882a593Smuzhiyun #define FTGMAC100_ITC_TXINT_THR(x)	(((x) & 0x7) << 12)
98*4882a593Smuzhiyun #define FTGMAC100_ITC_TXINT_TIME_SEL	(1 << 15)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun  * Automatic polling timer control register
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun #define FTGMAC100_APTC_RXPOLL_CNT(x)	(((x) & 0xf) << 0)
104*4882a593Smuzhiyun #define FTGMAC100_APTC_RXPOLL_TIME_SEL	(1 << 4)
105*4882a593Smuzhiyun #define FTGMAC100_APTC_TXPOLL_CNT(x)	(((x) & 0xf) << 8)
106*4882a593Smuzhiyun #define FTGMAC100_APTC_TXPOLL_TIME_SEL	(1 << 12)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * DMA burst length and arbitration control register
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RXFIFO_LTHR(x)	(((x) & 0x7) << 0)
112*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RXFIFO_HTHR(x)	(((x) & 0x7) << 3)
113*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RX_THR_EN	(1 << 6)
114*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RXBURST_SIZE(x)	(((x) & 0x3) << 8)
115*4882a593Smuzhiyun #define FTGMAC100_DBLAC_TXBURST_SIZE(x)	(((x) & 0x3) << 10)
116*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RXDES_SIZE(x)	(((x) & 0xf) << 12)
117*4882a593Smuzhiyun #define FTGMAC100_DBLAC_TXDES_SIZE(x)	(((x) & 0xf) << 16)
118*4882a593Smuzhiyun #define FTGMAC100_DBLAC_IFG_CNT(x)	(((x) & 0x7) << 20)
119*4882a593Smuzhiyun #define FTGMAC100_DBLAC_IFG_INC		(1 << 23)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * DMA FIFO status register
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA1_SM(dmafifos)	((dmafifos) & 0xf)
125*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA2_SM(dmafifos)	(((dmafifos) >> 4) & 0xf)
126*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA3_SM(dmafifos)	(((dmafifos) >> 8) & 0x7)
127*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA1_SM(dmafifos)	(((dmafifos) >> 12) & 0xf)
128*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA2_SM(dmafifos)	(((dmafifos) >> 16) & 0x3)
129*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA3_SM(dmafifos)	(((dmafifos) >> 18) & 0xf)
130*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXFIFO_EMPTY		(1 << 26)
131*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXFIFO_EMPTY		(1 << 27)
132*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA_GRANT		(1 << 28)
133*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA_GRANT		(1 << 29)
134*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA_REQ		(1 << 30)
135*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA_REQ		(1 << 31)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun  * Feature Register
139*4882a593Smuzhiyun  */
140*4882a593Smuzhiyun #define FTGMAC100_REVR_NEW_MDIO_INTERFACE	BIT(31)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * Receive buffer size register
144*4882a593Smuzhiyun  */
145*4882a593Smuzhiyun #define FTGMAC100_RBSR_SIZE(x)		((x) & 0x3fff)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun  * MAC control register
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun #define FTGMAC100_MACCR_TXDMA_EN	(1 << 0)
151*4882a593Smuzhiyun #define FTGMAC100_MACCR_RXDMA_EN	(1 << 1)
152*4882a593Smuzhiyun #define FTGMAC100_MACCR_TXMAC_EN	(1 << 2)
153*4882a593Smuzhiyun #define FTGMAC100_MACCR_RXMAC_EN	(1 << 3)
154*4882a593Smuzhiyun #define FTGMAC100_MACCR_RM_VLAN		(1 << 4)
155*4882a593Smuzhiyun #define FTGMAC100_MACCR_HPTXR_EN	(1 << 5)
156*4882a593Smuzhiyun #define FTGMAC100_MACCR_LOOP_EN		(1 << 6)
157*4882a593Smuzhiyun #define FTGMAC100_MACCR_ENRX_IN_HALFTX	(1 << 7)
158*4882a593Smuzhiyun #define FTGMAC100_MACCR_FULLDUP		(1 << 8)
159*4882a593Smuzhiyun #define FTGMAC100_MACCR_GIGA_MODE	(1 << 9)
160*4882a593Smuzhiyun #define FTGMAC100_MACCR_CRC_APD		(1 << 10)
161*4882a593Smuzhiyun #define FTGMAC100_MACCR_PHY_LINK_LEVEL	(1 << 11)
162*4882a593Smuzhiyun #define FTGMAC100_MACCR_RX_RUNT		(1 << 12)
163*4882a593Smuzhiyun #define FTGMAC100_MACCR_JUMBO_LF	(1 << 13)
164*4882a593Smuzhiyun #define FTGMAC100_MACCR_RX_ALL		(1 << 14)
165*4882a593Smuzhiyun #define FTGMAC100_MACCR_HT_MULTI_EN	(1 << 15)
166*4882a593Smuzhiyun #define FTGMAC100_MACCR_RX_MULTIPKT	(1 << 16)
167*4882a593Smuzhiyun #define FTGMAC100_MACCR_RX_BROADPKT	(1 << 17)
168*4882a593Smuzhiyun #define FTGMAC100_MACCR_DISCARD_CRCERR	(1 << 18)
169*4882a593Smuzhiyun #define FTGMAC100_MACCR_FAST_MODE	(1 << 19)
170*4882a593Smuzhiyun #define FTGMAC100_MACCR_SW_RST		(1 << 31)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * test mode control register
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun #define FTGMAC100_TM_RQ_TX_VALID_DIS (1 << 28)
176*4882a593Smuzhiyun #define FTGMAC100_TM_RQ_RR_IDLE_PREV (1 << 27)
177*4882a593Smuzhiyun #define FTGMAC100_TM_DEFAULT                                                   \
178*4882a593Smuzhiyun 	(FTGMAC100_TM_RQ_TX_VALID_DIS | FTGMAC100_TM_RQ_RR_IDLE_PREV)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun  * PHY control register
182*4882a593Smuzhiyun  */
183*4882a593Smuzhiyun #define FTGMAC100_PHYCR_MDC_CYCTHR_MASK	0x3f
184*4882a593Smuzhiyun #define FTGMAC100_PHYCR_MDC_CYCTHR(x)	((x) & 0x3f)
185*4882a593Smuzhiyun #define FTGMAC100_PHYCR_PHYAD(x)	(((x) & 0x1f) << 16)
186*4882a593Smuzhiyun #define FTGMAC100_PHYCR_REGAD(x)	(((x) & 0x1f) << 21)
187*4882a593Smuzhiyun #define FTGMAC100_PHYCR_MIIRD		(1 << 26)
188*4882a593Smuzhiyun #define FTGMAC100_PHYCR_MIIWR		(1 << 27)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun  * PHY data register
192*4882a593Smuzhiyun  */
193*4882a593Smuzhiyun #define FTGMAC100_PHYDATA_MIIWDATA(x)		((x) & 0xffff)
194*4882a593Smuzhiyun #define FTGMAC100_PHYDATA_MIIRDATA(phydata)	(((phydata) >> 16) & 0xffff)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * Flow control register
198*4882a593Smuzhiyun  */
199*4882a593Smuzhiyun #define FTGMAC100_FCR_FC_EN		(1 << 0)
200*4882a593Smuzhiyun #define FTGMAC100_FCR_FCTHR_EN		(1 << 2)
201*4882a593Smuzhiyun #define FTGMAC100_FCR_PAUSE_TIME(x)	(((x) & 0xffff) << 16)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * Transmit descriptor, aligned to 16 bytes
205*4882a593Smuzhiyun  */
206*4882a593Smuzhiyun struct ftgmac100_txdes {
207*4882a593Smuzhiyun 	__le32	txdes0; /* Control & status bits */
208*4882a593Smuzhiyun 	__le32	txdes1; /* Irq, checksum and vlan control */
209*4882a593Smuzhiyun 	__le32	txdes2; /* Reserved */
210*4882a593Smuzhiyun 	__le32	txdes3; /* DMA buffer address */
211*4882a593Smuzhiyun } __attribute__ ((aligned(16)));
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define FTGMAC100_TXDES0_TXBUF_SIZE(x)	((x) & 0x3fff)
214*4882a593Smuzhiyun #define FTGMAC100_TXDES0_CRC_ERR	(1 << 19)
215*4882a593Smuzhiyun #define FTGMAC100_TXDES0_LTS		(1 << 28)
216*4882a593Smuzhiyun #define FTGMAC100_TXDES0_FTS		(1 << 29)
217*4882a593Smuzhiyun #define FTGMAC100_TXDES0_TXDMA_OWN	(1 << 31)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define FTGMAC100_TXDES1_VLANTAG_CI(x)	((x) & 0xffff)
220*4882a593Smuzhiyun #define FTGMAC100_TXDES1_INS_VLANTAG	(1 << 16)
221*4882a593Smuzhiyun #define FTGMAC100_TXDES1_TCP_CHKSUM	(1 << 17)
222*4882a593Smuzhiyun #define FTGMAC100_TXDES1_UDP_CHKSUM	(1 << 18)
223*4882a593Smuzhiyun #define FTGMAC100_TXDES1_IP_CHKSUM	(1 << 19)
224*4882a593Smuzhiyun #define FTGMAC100_TXDES1_LLC		(1 << 22)
225*4882a593Smuzhiyun #define FTGMAC100_TXDES1_TX2FIC		(1 << 30)
226*4882a593Smuzhiyun #define FTGMAC100_TXDES1_TXIC		(1 << 31)
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * Receive descriptor, aligned to 16 bytes
230*4882a593Smuzhiyun  */
231*4882a593Smuzhiyun struct ftgmac100_rxdes {
232*4882a593Smuzhiyun 	__le32	rxdes0; /* Control & status bits */
233*4882a593Smuzhiyun 	__le32	rxdes1;	/* Checksum and vlan status */
234*4882a593Smuzhiyun 	__le32	rxdes2; /* length/type on AST2500 */
235*4882a593Smuzhiyun 	__le32	rxdes3;	/* DMA buffer address */
236*4882a593Smuzhiyun } __attribute__ ((aligned(16)));
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define FTGMAC100_RXDES0_VDBC		0x3fff
239*4882a593Smuzhiyun #define FTGMAC100_RXDES0_MULTICAST	(1 << 16)
240*4882a593Smuzhiyun #define FTGMAC100_RXDES0_BROADCAST	(1 << 17)
241*4882a593Smuzhiyun #define FTGMAC100_RXDES0_RX_ERR		(1 << 18)
242*4882a593Smuzhiyun #define FTGMAC100_RXDES0_CRC_ERR	(1 << 19)
243*4882a593Smuzhiyun #define FTGMAC100_RXDES0_FTL		(1 << 20)
244*4882a593Smuzhiyun #define FTGMAC100_RXDES0_RUNT		(1 << 21)
245*4882a593Smuzhiyun #define FTGMAC100_RXDES0_RX_ODD_NB	(1 << 22)
246*4882a593Smuzhiyun #define FTGMAC100_RXDES0_FIFO_FULL	(1 << 23)
247*4882a593Smuzhiyun #define FTGMAC100_RXDES0_PAUSE_OPCODE	(1 << 24)
248*4882a593Smuzhiyun #define FTGMAC100_RXDES0_PAUSE_FRAME	(1 << 25)
249*4882a593Smuzhiyun #define FTGMAC100_RXDES0_LRS		(1 << 28)
250*4882a593Smuzhiyun #define FTGMAC100_RXDES0_FRS		(1 << 29)
251*4882a593Smuzhiyun #define FTGMAC100_RXDES0_RXPKT_RDY	(1 << 31)
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* Errors we care about for dropping packets */
254*4882a593Smuzhiyun #define RXDES0_ANY_ERROR		( \
255*4882a593Smuzhiyun 	FTGMAC100_RXDES0_RX_ERR		| \
256*4882a593Smuzhiyun 	FTGMAC100_RXDES0_CRC_ERR	| \
257*4882a593Smuzhiyun 	FTGMAC100_RXDES0_FTL		| \
258*4882a593Smuzhiyun 	FTGMAC100_RXDES0_RUNT		| \
259*4882a593Smuzhiyun 	FTGMAC100_RXDES0_RX_ODD_NB)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define FTGMAC100_RXDES1_VLANTAG_CI	0xffff
262*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_MASK	(0x3 << 20)
263*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_NONIP	(0x0 << 20)
264*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_IP	(0x1 << 20)
265*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_TCPIP	(0x2 << 20)
266*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_UDPIP	(0x3 << 20)
267*4882a593Smuzhiyun #define FTGMAC100_RXDES1_LLC		(1 << 22)
268*4882a593Smuzhiyun #define FTGMAC100_RXDES1_DF		(1 << 23)
269*4882a593Smuzhiyun #define FTGMAC100_RXDES1_VLANTAG_AVAIL	(1 << 24)
270*4882a593Smuzhiyun #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR	(1 << 25)
271*4882a593Smuzhiyun #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR	(1 << 26)
272*4882a593Smuzhiyun #define FTGMAC100_RXDES1_IP_CHKSUM_ERR	(1 << 27)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #endif /* __FTGMAC100_H */
275