xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/ethoc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/drivers/net/ethernet/ethoc.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007-2008 Avionic Design Development GmbH
6*4882a593Smuzhiyun  * Copyright (C) 2008-2009 Avionic Design GmbH
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Written by Thierry Reding <thierry.reding@avionic-design.de>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/etherdevice.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/crc32.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/mii.h>
18*4882a593Smuzhiyun #include <linux/phy.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/sched.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_net.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <net/ethoc.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static int buffer_size = 0x8000; /* 32 KBytes */
28*4882a593Smuzhiyun module_param(buffer_size, int, 0);
29*4882a593Smuzhiyun MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* register offsets */
32*4882a593Smuzhiyun #define	MODER		0x00
33*4882a593Smuzhiyun #define	INT_SOURCE	0x04
34*4882a593Smuzhiyun #define	INT_MASK	0x08
35*4882a593Smuzhiyun #define	IPGT		0x0c
36*4882a593Smuzhiyun #define	IPGR1		0x10
37*4882a593Smuzhiyun #define	IPGR2		0x14
38*4882a593Smuzhiyun #define	PACKETLEN	0x18
39*4882a593Smuzhiyun #define	COLLCONF	0x1c
40*4882a593Smuzhiyun #define	TX_BD_NUM	0x20
41*4882a593Smuzhiyun #define	CTRLMODER	0x24
42*4882a593Smuzhiyun #define	MIIMODER	0x28
43*4882a593Smuzhiyun #define	MIICOMMAND	0x2c
44*4882a593Smuzhiyun #define	MIIADDRESS	0x30
45*4882a593Smuzhiyun #define	MIITX_DATA	0x34
46*4882a593Smuzhiyun #define	MIIRX_DATA	0x38
47*4882a593Smuzhiyun #define	MIISTATUS	0x3c
48*4882a593Smuzhiyun #define	MAC_ADDR0	0x40
49*4882a593Smuzhiyun #define	MAC_ADDR1	0x44
50*4882a593Smuzhiyun #define	ETH_HASH0	0x48
51*4882a593Smuzhiyun #define	ETH_HASH1	0x4c
52*4882a593Smuzhiyun #define	ETH_TXCTRL	0x50
53*4882a593Smuzhiyun #define	ETH_END		0x54
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* mode register */
56*4882a593Smuzhiyun #define	MODER_RXEN	(1 <<  0) /* receive enable */
57*4882a593Smuzhiyun #define	MODER_TXEN	(1 <<  1) /* transmit enable */
58*4882a593Smuzhiyun #define	MODER_NOPRE	(1 <<  2) /* no preamble */
59*4882a593Smuzhiyun #define	MODER_BRO	(1 <<  3) /* broadcast address */
60*4882a593Smuzhiyun #define	MODER_IAM	(1 <<  4) /* individual address mode */
61*4882a593Smuzhiyun #define	MODER_PRO	(1 <<  5) /* promiscuous mode */
62*4882a593Smuzhiyun #define	MODER_IFG	(1 <<  6) /* interframe gap for incoming frames */
63*4882a593Smuzhiyun #define	MODER_LOOP	(1 <<  7) /* loopback */
64*4882a593Smuzhiyun #define	MODER_NBO	(1 <<  8) /* no back-off */
65*4882a593Smuzhiyun #define	MODER_EDE	(1 <<  9) /* excess defer enable */
66*4882a593Smuzhiyun #define	MODER_FULLD	(1 << 10) /* full duplex */
67*4882a593Smuzhiyun #define	MODER_RESET	(1 << 11) /* FIXME: reset (undocumented) */
68*4882a593Smuzhiyun #define	MODER_DCRC	(1 << 12) /* delayed CRC enable */
69*4882a593Smuzhiyun #define	MODER_CRC	(1 << 13) /* CRC enable */
70*4882a593Smuzhiyun #define	MODER_HUGE	(1 << 14) /* huge packets enable */
71*4882a593Smuzhiyun #define	MODER_PAD	(1 << 15) /* padding enabled */
72*4882a593Smuzhiyun #define	MODER_RSM	(1 << 16) /* receive small packets */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* interrupt source and mask registers */
75*4882a593Smuzhiyun #define	INT_MASK_TXF	(1 << 0) /* transmit frame */
76*4882a593Smuzhiyun #define	INT_MASK_TXE	(1 << 1) /* transmit error */
77*4882a593Smuzhiyun #define	INT_MASK_RXF	(1 << 2) /* receive frame */
78*4882a593Smuzhiyun #define	INT_MASK_RXE	(1 << 3) /* receive error */
79*4882a593Smuzhiyun #define	INT_MASK_BUSY	(1 << 4)
80*4882a593Smuzhiyun #define	INT_MASK_TXC	(1 << 5) /* transmit control frame */
81*4882a593Smuzhiyun #define	INT_MASK_RXC	(1 << 6) /* receive control frame */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define	INT_MASK_TX	(INT_MASK_TXF | INT_MASK_TXE)
84*4882a593Smuzhiyun #define	INT_MASK_RX	(INT_MASK_RXF | INT_MASK_RXE)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define	INT_MASK_ALL ( \
87*4882a593Smuzhiyun 		INT_MASK_TXF | INT_MASK_TXE | \
88*4882a593Smuzhiyun 		INT_MASK_RXF | INT_MASK_RXE | \
89*4882a593Smuzhiyun 		INT_MASK_TXC | INT_MASK_RXC | \
90*4882a593Smuzhiyun 		INT_MASK_BUSY \
91*4882a593Smuzhiyun 	)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* packet length register */
94*4882a593Smuzhiyun #define	PACKETLEN_MIN(min)		(((min) & 0xffff) << 16)
95*4882a593Smuzhiyun #define	PACKETLEN_MAX(max)		(((max) & 0xffff) <<  0)
96*4882a593Smuzhiyun #define	PACKETLEN_MIN_MAX(min, max)	(PACKETLEN_MIN(min) | \
97*4882a593Smuzhiyun 					PACKETLEN_MAX(max))
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* transmit buffer number register */
100*4882a593Smuzhiyun #define	TX_BD_NUM_VAL(x)	(((x) <= 0x80) ? (x) : 0x80)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* control module mode register */
103*4882a593Smuzhiyun #define	CTRLMODER_PASSALL	(1 << 0) /* pass all receive frames */
104*4882a593Smuzhiyun #define	CTRLMODER_RXFLOW	(1 << 1) /* receive control flow */
105*4882a593Smuzhiyun #define	CTRLMODER_TXFLOW	(1 << 2) /* transmit control flow */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* MII mode register */
108*4882a593Smuzhiyun #define	MIIMODER_CLKDIV(x)	((x) & 0xfe) /* needs to be an even number */
109*4882a593Smuzhiyun #define	MIIMODER_NOPRE		(1 << 8) /* no preamble */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* MII command register */
112*4882a593Smuzhiyun #define	MIICOMMAND_SCAN		(1 << 0) /* scan status */
113*4882a593Smuzhiyun #define	MIICOMMAND_READ		(1 << 1) /* read status */
114*4882a593Smuzhiyun #define	MIICOMMAND_WRITE	(1 << 2) /* write control data */
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* MII address register */
117*4882a593Smuzhiyun #define	MIIADDRESS_FIAD(x)		(((x) & 0x1f) << 0)
118*4882a593Smuzhiyun #define	MIIADDRESS_RGAD(x)		(((x) & 0x1f) << 8)
119*4882a593Smuzhiyun #define	MIIADDRESS_ADDR(phy, reg)	(MIIADDRESS_FIAD(phy) | \
120*4882a593Smuzhiyun 					MIIADDRESS_RGAD(reg))
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* MII transmit data register */
123*4882a593Smuzhiyun #define	MIITX_DATA_VAL(x)	((x) & 0xffff)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* MII receive data register */
126*4882a593Smuzhiyun #define	MIIRX_DATA_VAL(x)	((x) & 0xffff)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* MII status register */
129*4882a593Smuzhiyun #define	MIISTATUS_LINKFAIL	(1 << 0)
130*4882a593Smuzhiyun #define	MIISTATUS_BUSY		(1 << 1)
131*4882a593Smuzhiyun #define	MIISTATUS_INVALID	(1 << 2)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* TX buffer descriptor */
134*4882a593Smuzhiyun #define	TX_BD_CS		(1 <<  0) /* carrier sense lost */
135*4882a593Smuzhiyun #define	TX_BD_DF		(1 <<  1) /* defer indication */
136*4882a593Smuzhiyun #define	TX_BD_LC		(1 <<  2) /* late collision */
137*4882a593Smuzhiyun #define	TX_BD_RL		(1 <<  3) /* retransmission limit */
138*4882a593Smuzhiyun #define	TX_BD_RETRY_MASK	(0x00f0)
139*4882a593Smuzhiyun #define	TX_BD_RETRY(x)		(((x) & 0x00f0) >>  4)
140*4882a593Smuzhiyun #define	TX_BD_UR		(1 <<  8) /* transmitter underrun */
141*4882a593Smuzhiyun #define	TX_BD_CRC		(1 << 11) /* TX CRC enable */
142*4882a593Smuzhiyun #define	TX_BD_PAD		(1 << 12) /* pad enable for short packets */
143*4882a593Smuzhiyun #define	TX_BD_WRAP		(1 << 13)
144*4882a593Smuzhiyun #define	TX_BD_IRQ		(1 << 14) /* interrupt request enable */
145*4882a593Smuzhiyun #define	TX_BD_READY		(1 << 15) /* TX buffer ready */
146*4882a593Smuzhiyun #define	TX_BD_LEN(x)		(((x) & 0xffff) << 16)
147*4882a593Smuzhiyun #define	TX_BD_LEN_MASK		(0xffff << 16)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define	TX_BD_STATS		(TX_BD_CS | TX_BD_DF | TX_BD_LC | \
150*4882a593Smuzhiyun 				TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* RX buffer descriptor */
153*4882a593Smuzhiyun #define	RX_BD_LC	(1 <<  0) /* late collision */
154*4882a593Smuzhiyun #define	RX_BD_CRC	(1 <<  1) /* RX CRC error */
155*4882a593Smuzhiyun #define	RX_BD_SF	(1 <<  2) /* short frame */
156*4882a593Smuzhiyun #define	RX_BD_TL	(1 <<  3) /* too long */
157*4882a593Smuzhiyun #define	RX_BD_DN	(1 <<  4) /* dribble nibble */
158*4882a593Smuzhiyun #define	RX_BD_IS	(1 <<  5) /* invalid symbol */
159*4882a593Smuzhiyun #define	RX_BD_OR	(1 <<  6) /* receiver overrun */
160*4882a593Smuzhiyun #define	RX_BD_MISS	(1 <<  7)
161*4882a593Smuzhiyun #define	RX_BD_CF	(1 <<  8) /* control frame */
162*4882a593Smuzhiyun #define	RX_BD_WRAP	(1 << 13)
163*4882a593Smuzhiyun #define	RX_BD_IRQ	(1 << 14) /* interrupt request enable */
164*4882a593Smuzhiyun #define	RX_BD_EMPTY	(1 << 15)
165*4882a593Smuzhiyun #define	RX_BD_LEN(x)	(((x) & 0xffff) << 16)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define	RX_BD_STATS	(RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
168*4882a593Smuzhiyun 			RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define	ETHOC_BUFSIZ		1536
171*4882a593Smuzhiyun #define	ETHOC_ZLEN		64
172*4882a593Smuzhiyun #define	ETHOC_BD_BASE		0x400
173*4882a593Smuzhiyun #define	ETHOC_TIMEOUT		(HZ / 2)
174*4882a593Smuzhiyun #define	ETHOC_MII_TIMEOUT	(1 + (HZ / 5))
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /**
177*4882a593Smuzhiyun  * struct ethoc - driver-private device structure
178*4882a593Smuzhiyun  * @iobase:	pointer to I/O memory region
179*4882a593Smuzhiyun  * @membase:	pointer to buffer memory region
180*4882a593Smuzhiyun  * @big_endian: just big or little (endian)
181*4882a593Smuzhiyun  * @num_bd:	number of buffer descriptors
182*4882a593Smuzhiyun  * @num_tx:	number of send buffers
183*4882a593Smuzhiyun  * @cur_tx:	last send buffer written
184*4882a593Smuzhiyun  * @dty_tx:	last buffer actually sent
185*4882a593Smuzhiyun  * @num_rx:	number of receive buffers
186*4882a593Smuzhiyun  * @cur_rx:	current receive buffer
187*4882a593Smuzhiyun  * @vma:        pointer to array of virtual memory addresses for buffers
188*4882a593Smuzhiyun  * @netdev:	pointer to network device structure
189*4882a593Smuzhiyun  * @napi:	NAPI structure
190*4882a593Smuzhiyun  * @msg_enable:	device state flags
191*4882a593Smuzhiyun  * @lock:	device lock
192*4882a593Smuzhiyun  * @mdio:	MDIO bus for PHY access
193*4882a593Smuzhiyun  * @clk:	clock
194*4882a593Smuzhiyun  * @phy_id:	address of attached PHY
195*4882a593Smuzhiyun  * @old_link:	previous link info
196*4882a593Smuzhiyun  * @old_duplex: previous duplex info
197*4882a593Smuzhiyun  */
198*4882a593Smuzhiyun struct ethoc {
199*4882a593Smuzhiyun 	void __iomem *iobase;
200*4882a593Smuzhiyun 	void __iomem *membase;
201*4882a593Smuzhiyun 	bool big_endian;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	unsigned int num_bd;
204*4882a593Smuzhiyun 	unsigned int num_tx;
205*4882a593Smuzhiyun 	unsigned int cur_tx;
206*4882a593Smuzhiyun 	unsigned int dty_tx;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	unsigned int num_rx;
209*4882a593Smuzhiyun 	unsigned int cur_rx;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	void **vma;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	struct net_device *netdev;
214*4882a593Smuzhiyun 	struct napi_struct napi;
215*4882a593Smuzhiyun 	u32 msg_enable;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	spinlock_t lock;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	struct mii_bus *mdio;
220*4882a593Smuzhiyun 	struct clk *clk;
221*4882a593Smuzhiyun 	s8 phy_id;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	int old_link;
224*4882a593Smuzhiyun 	int old_duplex;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /**
228*4882a593Smuzhiyun  * struct ethoc_bd - buffer descriptor
229*4882a593Smuzhiyun  * @stat:	buffer statistics
230*4882a593Smuzhiyun  * @addr:	physical memory address
231*4882a593Smuzhiyun  */
232*4882a593Smuzhiyun struct ethoc_bd {
233*4882a593Smuzhiyun 	u32 stat;
234*4882a593Smuzhiyun 	u32 addr;
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
ethoc_read(struct ethoc * dev,loff_t offset)237*4882a593Smuzhiyun static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	if (dev->big_endian)
240*4882a593Smuzhiyun 		return ioread32be(dev->iobase + offset);
241*4882a593Smuzhiyun 	else
242*4882a593Smuzhiyun 		return ioread32(dev->iobase + offset);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
ethoc_write(struct ethoc * dev,loff_t offset,u32 data)245*4882a593Smuzhiyun static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	if (dev->big_endian)
248*4882a593Smuzhiyun 		iowrite32be(data, dev->iobase + offset);
249*4882a593Smuzhiyun 	else
250*4882a593Smuzhiyun 		iowrite32(data, dev->iobase + offset);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
ethoc_read_bd(struct ethoc * dev,int index,struct ethoc_bd * bd)253*4882a593Smuzhiyun static inline void ethoc_read_bd(struct ethoc *dev, int index,
254*4882a593Smuzhiyun 		struct ethoc_bd *bd)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
257*4882a593Smuzhiyun 	bd->stat = ethoc_read(dev, offset + 0);
258*4882a593Smuzhiyun 	bd->addr = ethoc_read(dev, offset + 4);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
ethoc_write_bd(struct ethoc * dev,int index,const struct ethoc_bd * bd)261*4882a593Smuzhiyun static inline void ethoc_write_bd(struct ethoc *dev, int index,
262*4882a593Smuzhiyun 		const struct ethoc_bd *bd)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
265*4882a593Smuzhiyun 	ethoc_write(dev, offset + 0, bd->stat);
266*4882a593Smuzhiyun 	ethoc_write(dev, offset + 4, bd->addr);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
ethoc_enable_irq(struct ethoc * dev,u32 mask)269*4882a593Smuzhiyun static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	u32 imask = ethoc_read(dev, INT_MASK);
272*4882a593Smuzhiyun 	imask |= mask;
273*4882a593Smuzhiyun 	ethoc_write(dev, INT_MASK, imask);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
ethoc_disable_irq(struct ethoc * dev,u32 mask)276*4882a593Smuzhiyun static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	u32 imask = ethoc_read(dev, INT_MASK);
279*4882a593Smuzhiyun 	imask &= ~mask;
280*4882a593Smuzhiyun 	ethoc_write(dev, INT_MASK, imask);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
ethoc_ack_irq(struct ethoc * dev,u32 mask)283*4882a593Smuzhiyun static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	ethoc_write(dev, INT_SOURCE, mask);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
ethoc_enable_rx_and_tx(struct ethoc * dev)288*4882a593Smuzhiyun static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u32 mode = ethoc_read(dev, MODER);
291*4882a593Smuzhiyun 	mode |= MODER_RXEN | MODER_TXEN;
292*4882a593Smuzhiyun 	ethoc_write(dev, MODER, mode);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
ethoc_disable_rx_and_tx(struct ethoc * dev)295*4882a593Smuzhiyun static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	u32 mode = ethoc_read(dev, MODER);
298*4882a593Smuzhiyun 	mode &= ~(MODER_RXEN | MODER_TXEN);
299*4882a593Smuzhiyun 	ethoc_write(dev, MODER, mode);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
ethoc_init_ring(struct ethoc * dev,unsigned long mem_start)302*4882a593Smuzhiyun static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct ethoc_bd bd;
305*4882a593Smuzhiyun 	int i;
306*4882a593Smuzhiyun 	void *vma;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	dev->cur_tx = 0;
309*4882a593Smuzhiyun 	dev->dty_tx = 0;
310*4882a593Smuzhiyun 	dev->cur_rx = 0;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	ethoc_write(dev, TX_BD_NUM, dev->num_tx);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* setup transmission buffers */
315*4882a593Smuzhiyun 	bd.addr = mem_start;
316*4882a593Smuzhiyun 	bd.stat = TX_BD_IRQ | TX_BD_CRC;
317*4882a593Smuzhiyun 	vma = dev->membase;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	for (i = 0; i < dev->num_tx; i++) {
320*4882a593Smuzhiyun 		if (i == dev->num_tx - 1)
321*4882a593Smuzhiyun 			bd.stat |= TX_BD_WRAP;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		ethoc_write_bd(dev, i, &bd);
324*4882a593Smuzhiyun 		bd.addr += ETHOC_BUFSIZ;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		dev->vma[i] = vma;
327*4882a593Smuzhiyun 		vma += ETHOC_BUFSIZ;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	for (i = 0; i < dev->num_rx; i++) {
333*4882a593Smuzhiyun 		if (i == dev->num_rx - 1)
334*4882a593Smuzhiyun 			bd.stat |= RX_BD_WRAP;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 		ethoc_write_bd(dev, dev->num_tx + i, &bd);
337*4882a593Smuzhiyun 		bd.addr += ETHOC_BUFSIZ;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		dev->vma[dev->num_tx + i] = vma;
340*4882a593Smuzhiyun 		vma += ETHOC_BUFSIZ;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
ethoc_reset(struct ethoc * dev)346*4882a593Smuzhiyun static int ethoc_reset(struct ethoc *dev)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	u32 mode;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* TODO: reset controller? */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ethoc_disable_rx_and_tx(dev);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* TODO: setup registers */
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* enable FCS generation and automatic padding */
357*4882a593Smuzhiyun 	mode = ethoc_read(dev, MODER);
358*4882a593Smuzhiyun 	mode |= MODER_CRC | MODER_PAD;
359*4882a593Smuzhiyun 	ethoc_write(dev, MODER, mode);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* set full-duplex mode */
362*4882a593Smuzhiyun 	mode = ethoc_read(dev, MODER);
363*4882a593Smuzhiyun 	mode |= MODER_FULLD;
364*4882a593Smuzhiyun 	ethoc_write(dev, MODER, mode);
365*4882a593Smuzhiyun 	ethoc_write(dev, IPGT, 0x15);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	ethoc_ack_irq(dev, INT_MASK_ALL);
368*4882a593Smuzhiyun 	ethoc_enable_irq(dev, INT_MASK_ALL);
369*4882a593Smuzhiyun 	ethoc_enable_rx_and_tx(dev);
370*4882a593Smuzhiyun 	return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
ethoc_update_rx_stats(struct ethoc * dev,struct ethoc_bd * bd)373*4882a593Smuzhiyun static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
374*4882a593Smuzhiyun 		struct ethoc_bd *bd)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct net_device *netdev = dev->netdev;
377*4882a593Smuzhiyun 	unsigned int ret = 0;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (bd->stat & RX_BD_TL) {
380*4882a593Smuzhiyun 		dev_err(&netdev->dev, "RX: frame too long\n");
381*4882a593Smuzhiyun 		netdev->stats.rx_length_errors++;
382*4882a593Smuzhiyun 		ret++;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (bd->stat & RX_BD_SF) {
386*4882a593Smuzhiyun 		dev_err(&netdev->dev, "RX: frame too short\n");
387*4882a593Smuzhiyun 		netdev->stats.rx_length_errors++;
388*4882a593Smuzhiyun 		ret++;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (bd->stat & RX_BD_DN) {
392*4882a593Smuzhiyun 		dev_err(&netdev->dev, "RX: dribble nibble\n");
393*4882a593Smuzhiyun 		netdev->stats.rx_frame_errors++;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (bd->stat & RX_BD_CRC) {
397*4882a593Smuzhiyun 		dev_err(&netdev->dev, "RX: wrong CRC\n");
398*4882a593Smuzhiyun 		netdev->stats.rx_crc_errors++;
399*4882a593Smuzhiyun 		ret++;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (bd->stat & RX_BD_OR) {
403*4882a593Smuzhiyun 		dev_err(&netdev->dev, "RX: overrun\n");
404*4882a593Smuzhiyun 		netdev->stats.rx_over_errors++;
405*4882a593Smuzhiyun 		ret++;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (bd->stat & RX_BD_MISS)
409*4882a593Smuzhiyun 		netdev->stats.rx_missed_errors++;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (bd->stat & RX_BD_LC) {
412*4882a593Smuzhiyun 		dev_err(&netdev->dev, "RX: late collision\n");
413*4882a593Smuzhiyun 		netdev->stats.collisions++;
414*4882a593Smuzhiyun 		ret++;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return ret;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
ethoc_rx(struct net_device * dev,int limit)420*4882a593Smuzhiyun static int ethoc_rx(struct net_device *dev, int limit)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
423*4882a593Smuzhiyun 	int count;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	for (count = 0; count < limit; ++count) {
426*4882a593Smuzhiyun 		unsigned int entry;
427*4882a593Smuzhiyun 		struct ethoc_bd bd;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 		entry = priv->num_tx + priv->cur_rx;
430*4882a593Smuzhiyun 		ethoc_read_bd(priv, entry, &bd);
431*4882a593Smuzhiyun 		if (bd.stat & RX_BD_EMPTY) {
432*4882a593Smuzhiyun 			ethoc_ack_irq(priv, INT_MASK_RX);
433*4882a593Smuzhiyun 			/* If packet (interrupt) came in between checking
434*4882a593Smuzhiyun 			 * BD_EMTPY and clearing the interrupt source, then we
435*4882a593Smuzhiyun 			 * risk missing the packet as the RX interrupt won't
436*4882a593Smuzhiyun 			 * trigger right away when we reenable it; hence, check
437*4882a593Smuzhiyun 			 * BD_EMTPY here again to make sure there isn't such a
438*4882a593Smuzhiyun 			 * packet waiting for us...
439*4882a593Smuzhiyun 			 */
440*4882a593Smuzhiyun 			ethoc_read_bd(priv, entry, &bd);
441*4882a593Smuzhiyun 			if (bd.stat & RX_BD_EMPTY)
442*4882a593Smuzhiyun 				break;
443*4882a593Smuzhiyun 		}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		if (ethoc_update_rx_stats(priv, &bd) == 0) {
446*4882a593Smuzhiyun 			int size = bd.stat >> 16;
447*4882a593Smuzhiyun 			struct sk_buff *skb;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 			size -= 4; /* strip the CRC */
450*4882a593Smuzhiyun 			skb = netdev_alloc_skb_ip_align(dev, size);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 			if (likely(skb)) {
453*4882a593Smuzhiyun 				void *src = priv->vma[entry];
454*4882a593Smuzhiyun 				memcpy_fromio(skb_put(skb, size), src, size);
455*4882a593Smuzhiyun 				skb->protocol = eth_type_trans(skb, dev);
456*4882a593Smuzhiyun 				dev->stats.rx_packets++;
457*4882a593Smuzhiyun 				dev->stats.rx_bytes += size;
458*4882a593Smuzhiyun 				netif_receive_skb(skb);
459*4882a593Smuzhiyun 			} else {
460*4882a593Smuzhiyun 				if (net_ratelimit())
461*4882a593Smuzhiyun 					dev_warn(&dev->dev,
462*4882a593Smuzhiyun 					    "low on memory - packet dropped\n");
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 				dev->stats.rx_dropped++;
465*4882a593Smuzhiyun 				break;
466*4882a593Smuzhiyun 			}
467*4882a593Smuzhiyun 		}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		/* clear the buffer descriptor so it can be reused */
470*4882a593Smuzhiyun 		bd.stat &= ~RX_BD_STATS;
471*4882a593Smuzhiyun 		bd.stat |=  RX_BD_EMPTY;
472*4882a593Smuzhiyun 		ethoc_write_bd(priv, entry, &bd);
473*4882a593Smuzhiyun 		if (++priv->cur_rx == priv->num_rx)
474*4882a593Smuzhiyun 			priv->cur_rx = 0;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	return count;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
ethoc_update_tx_stats(struct ethoc * dev,struct ethoc_bd * bd)480*4882a593Smuzhiyun static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct net_device *netdev = dev->netdev;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	if (bd->stat & TX_BD_LC) {
485*4882a593Smuzhiyun 		dev_err(&netdev->dev, "TX: late collision\n");
486*4882a593Smuzhiyun 		netdev->stats.tx_window_errors++;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (bd->stat & TX_BD_RL) {
490*4882a593Smuzhiyun 		dev_err(&netdev->dev, "TX: retransmit limit\n");
491*4882a593Smuzhiyun 		netdev->stats.tx_aborted_errors++;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (bd->stat & TX_BD_UR) {
495*4882a593Smuzhiyun 		dev_err(&netdev->dev, "TX: underrun\n");
496*4882a593Smuzhiyun 		netdev->stats.tx_fifo_errors++;
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (bd->stat & TX_BD_CS) {
500*4882a593Smuzhiyun 		dev_err(&netdev->dev, "TX: carrier sense lost\n");
501*4882a593Smuzhiyun 		netdev->stats.tx_carrier_errors++;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (bd->stat & TX_BD_STATS)
505*4882a593Smuzhiyun 		netdev->stats.tx_errors++;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	netdev->stats.collisions += (bd->stat >> 4) & 0xf;
508*4882a593Smuzhiyun 	netdev->stats.tx_bytes += bd->stat >> 16;
509*4882a593Smuzhiyun 	netdev->stats.tx_packets++;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
ethoc_tx(struct net_device * dev,int limit)512*4882a593Smuzhiyun static int ethoc_tx(struct net_device *dev, int limit)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
515*4882a593Smuzhiyun 	int count;
516*4882a593Smuzhiyun 	struct ethoc_bd bd;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	for (count = 0; count < limit; ++count) {
519*4882a593Smuzhiyun 		unsigned int entry;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		entry = priv->dty_tx & (priv->num_tx-1);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		ethoc_read_bd(priv, entry, &bd);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
526*4882a593Smuzhiyun 			ethoc_ack_irq(priv, INT_MASK_TX);
527*4882a593Smuzhiyun 			/* If interrupt came in between reading in the BD
528*4882a593Smuzhiyun 			 * and clearing the interrupt source, then we risk
529*4882a593Smuzhiyun 			 * missing the event as the TX interrupt won't trigger
530*4882a593Smuzhiyun 			 * right away when we reenable it; hence, check
531*4882a593Smuzhiyun 			 * BD_EMPTY here again to make sure there isn't such an
532*4882a593Smuzhiyun 			 * event pending...
533*4882a593Smuzhiyun 			 */
534*4882a593Smuzhiyun 			ethoc_read_bd(priv, entry, &bd);
535*4882a593Smuzhiyun 			if (bd.stat & TX_BD_READY ||
536*4882a593Smuzhiyun 			    (priv->dty_tx == priv->cur_tx))
537*4882a593Smuzhiyun 				break;
538*4882a593Smuzhiyun 		}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 		ethoc_update_tx_stats(priv, &bd);
541*4882a593Smuzhiyun 		priv->dty_tx++;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
545*4882a593Smuzhiyun 		netif_wake_queue(dev);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return count;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
ethoc_interrupt(int irq,void * dev_id)550*4882a593Smuzhiyun static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct net_device *dev = dev_id;
553*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
554*4882a593Smuzhiyun 	u32 pending;
555*4882a593Smuzhiyun 	u32 mask;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	/* Figure out what triggered the interrupt...
558*4882a593Smuzhiyun 	 * The tricky bit here is that the interrupt source bits get
559*4882a593Smuzhiyun 	 * set in INT_SOURCE for an event regardless of whether that
560*4882a593Smuzhiyun 	 * event is masked or not.  Thus, in order to figure out what
561*4882a593Smuzhiyun 	 * triggered the interrupt, we need to remove the sources
562*4882a593Smuzhiyun 	 * for all events that are currently masked.  This behaviour
563*4882a593Smuzhiyun 	 * is not particularly well documented but reasonable...
564*4882a593Smuzhiyun 	 */
565*4882a593Smuzhiyun 	mask = ethoc_read(priv, INT_MASK);
566*4882a593Smuzhiyun 	pending = ethoc_read(priv, INT_SOURCE);
567*4882a593Smuzhiyun 	pending &= mask;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (unlikely(pending == 0))
570*4882a593Smuzhiyun 		return IRQ_NONE;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	ethoc_ack_irq(priv, pending);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* We always handle the dropped packet interrupt */
575*4882a593Smuzhiyun 	if (pending & INT_MASK_BUSY) {
576*4882a593Smuzhiyun 		dev_dbg(&dev->dev, "packet dropped\n");
577*4882a593Smuzhiyun 		dev->stats.rx_dropped++;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/* Handle receive/transmit event by switching to polling */
581*4882a593Smuzhiyun 	if (pending & (INT_MASK_TX | INT_MASK_RX)) {
582*4882a593Smuzhiyun 		ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
583*4882a593Smuzhiyun 		napi_schedule(&priv->napi);
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return IRQ_HANDLED;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
ethoc_get_mac_address(struct net_device * dev,void * addr)589*4882a593Smuzhiyun static int ethoc_get_mac_address(struct net_device *dev, void *addr)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
592*4882a593Smuzhiyun 	u8 *mac = (u8 *)addr;
593*4882a593Smuzhiyun 	u32 reg;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	reg = ethoc_read(priv, MAC_ADDR0);
596*4882a593Smuzhiyun 	mac[2] = (reg >> 24) & 0xff;
597*4882a593Smuzhiyun 	mac[3] = (reg >> 16) & 0xff;
598*4882a593Smuzhiyun 	mac[4] = (reg >>  8) & 0xff;
599*4882a593Smuzhiyun 	mac[5] = (reg >>  0) & 0xff;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	reg = ethoc_read(priv, MAC_ADDR1);
602*4882a593Smuzhiyun 	mac[0] = (reg >>  8) & 0xff;
603*4882a593Smuzhiyun 	mac[1] = (reg >>  0) & 0xff;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
ethoc_poll(struct napi_struct * napi,int budget)608*4882a593Smuzhiyun static int ethoc_poll(struct napi_struct *napi, int budget)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct ethoc *priv = container_of(napi, struct ethoc, napi);
611*4882a593Smuzhiyun 	int rx_work_done = 0;
612*4882a593Smuzhiyun 	int tx_work_done = 0;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	rx_work_done = ethoc_rx(priv->netdev, budget);
615*4882a593Smuzhiyun 	tx_work_done = ethoc_tx(priv->netdev, budget);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (rx_work_done < budget && tx_work_done < budget) {
618*4882a593Smuzhiyun 		napi_complete_done(napi, rx_work_done);
619*4882a593Smuzhiyun 		ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	return rx_work_done;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
ethoc_mdio_read(struct mii_bus * bus,int phy,int reg)625*4882a593Smuzhiyun static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	struct ethoc *priv = bus->priv;
628*4882a593Smuzhiyun 	int i;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
631*4882a593Smuzhiyun 	ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
634*4882a593Smuzhiyun 		u32 status = ethoc_read(priv, MIISTATUS);
635*4882a593Smuzhiyun 		if (!(status & MIISTATUS_BUSY)) {
636*4882a593Smuzhiyun 			u32 data = ethoc_read(priv, MIIRX_DATA);
637*4882a593Smuzhiyun 			/* reset MII command register */
638*4882a593Smuzhiyun 			ethoc_write(priv, MIICOMMAND, 0);
639*4882a593Smuzhiyun 			return data;
640*4882a593Smuzhiyun 		}
641*4882a593Smuzhiyun 		usleep_range(100, 200);
642*4882a593Smuzhiyun 	}
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return -EBUSY;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
ethoc_mdio_write(struct mii_bus * bus,int phy,int reg,u16 val)647*4882a593Smuzhiyun static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct ethoc *priv = bus->priv;
650*4882a593Smuzhiyun 	int i;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
653*4882a593Smuzhiyun 	ethoc_write(priv, MIITX_DATA, val);
654*4882a593Smuzhiyun 	ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
657*4882a593Smuzhiyun 		u32 stat = ethoc_read(priv, MIISTATUS);
658*4882a593Smuzhiyun 		if (!(stat & MIISTATUS_BUSY)) {
659*4882a593Smuzhiyun 			/* reset MII command register */
660*4882a593Smuzhiyun 			ethoc_write(priv, MIICOMMAND, 0);
661*4882a593Smuzhiyun 			return 0;
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 		usleep_range(100, 200);
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	return -EBUSY;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
ethoc_mdio_poll(struct net_device * dev)669*4882a593Smuzhiyun static void ethoc_mdio_poll(struct net_device *dev)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
672*4882a593Smuzhiyun 	struct phy_device *phydev = dev->phydev;
673*4882a593Smuzhiyun 	bool changed = false;
674*4882a593Smuzhiyun 	u32 mode;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	if (priv->old_link != phydev->link) {
677*4882a593Smuzhiyun 		changed = true;
678*4882a593Smuzhiyun 		priv->old_link = phydev->link;
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (priv->old_duplex != phydev->duplex) {
682*4882a593Smuzhiyun 		changed = true;
683*4882a593Smuzhiyun 		priv->old_duplex = phydev->duplex;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	if (!changed)
687*4882a593Smuzhiyun 		return;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	mode = ethoc_read(priv, MODER);
690*4882a593Smuzhiyun 	if (phydev->duplex == DUPLEX_FULL)
691*4882a593Smuzhiyun 		mode |= MODER_FULLD;
692*4882a593Smuzhiyun 	else
693*4882a593Smuzhiyun 		mode &= ~MODER_FULLD;
694*4882a593Smuzhiyun 	ethoc_write(priv, MODER, mode);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	phy_print_status(phydev);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
ethoc_mdio_probe(struct net_device * dev)699*4882a593Smuzhiyun static int ethoc_mdio_probe(struct net_device *dev)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
702*4882a593Smuzhiyun 	struct phy_device *phy;
703*4882a593Smuzhiyun 	int err;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (priv->phy_id != -1)
706*4882a593Smuzhiyun 		phy = mdiobus_get_phy(priv->mdio, priv->phy_id);
707*4882a593Smuzhiyun 	else
708*4882a593Smuzhiyun 		phy = phy_find_first(priv->mdio);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (!phy) {
711*4882a593Smuzhiyun 		dev_err(&dev->dev, "no PHY found\n");
712*4882a593Smuzhiyun 		return -ENXIO;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	priv->old_duplex = -1;
716*4882a593Smuzhiyun 	priv->old_link = -1;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
719*4882a593Smuzhiyun 				 PHY_INTERFACE_MODE_GMII);
720*4882a593Smuzhiyun 	if (err) {
721*4882a593Smuzhiyun 		dev_err(&dev->dev, "could not attach to PHY\n");
722*4882a593Smuzhiyun 		return err;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	phy_set_max_speed(phy, SPEED_100);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
ethoc_open(struct net_device * dev)730*4882a593Smuzhiyun static int ethoc_open(struct net_device *dev)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
733*4882a593Smuzhiyun 	int ret;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
736*4882a593Smuzhiyun 			dev->name, dev);
737*4882a593Smuzhiyun 	if (ret)
738*4882a593Smuzhiyun 		return ret;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	napi_enable(&priv->napi);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	ethoc_init_ring(priv, dev->mem_start);
743*4882a593Smuzhiyun 	ethoc_reset(priv);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (netif_queue_stopped(dev)) {
746*4882a593Smuzhiyun 		dev_dbg(&dev->dev, " resuming queue\n");
747*4882a593Smuzhiyun 		netif_wake_queue(dev);
748*4882a593Smuzhiyun 	} else {
749*4882a593Smuzhiyun 		dev_dbg(&dev->dev, " starting queue\n");
750*4882a593Smuzhiyun 		netif_start_queue(dev);
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	priv->old_link = -1;
754*4882a593Smuzhiyun 	priv->old_duplex = -1;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	phy_start(dev->phydev);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	if (netif_msg_ifup(priv)) {
759*4882a593Smuzhiyun 		dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
760*4882a593Smuzhiyun 				dev->base_addr, dev->mem_start, dev->mem_end);
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
ethoc_stop(struct net_device * dev)766*4882a593Smuzhiyun static int ethoc_stop(struct net_device *dev)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	napi_disable(&priv->napi);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (dev->phydev)
773*4882a593Smuzhiyun 		phy_stop(dev->phydev);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	ethoc_disable_rx_and_tx(priv);
776*4882a593Smuzhiyun 	free_irq(dev->irq, dev);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if (!netif_queue_stopped(dev))
779*4882a593Smuzhiyun 		netif_stop_queue(dev);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
ethoc_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)784*4882a593Smuzhiyun static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
787*4882a593Smuzhiyun 	struct mii_ioctl_data *mdio = if_mii(ifr);
788*4882a593Smuzhiyun 	struct phy_device *phy = NULL;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (!netif_running(dev))
791*4882a593Smuzhiyun 		return -EINVAL;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	if (cmd != SIOCGMIIPHY) {
794*4882a593Smuzhiyun 		if (mdio->phy_id >= PHY_MAX_ADDR)
795*4882a593Smuzhiyun 			return -ERANGE;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 		phy = mdiobus_get_phy(priv->mdio, mdio->phy_id);
798*4882a593Smuzhiyun 		if (!phy)
799*4882a593Smuzhiyun 			return -ENODEV;
800*4882a593Smuzhiyun 	} else {
801*4882a593Smuzhiyun 		phy = dev->phydev;
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return phy_mii_ioctl(phy, ifr, cmd);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
ethoc_do_set_mac_address(struct net_device * dev)807*4882a593Smuzhiyun static void ethoc_do_set_mac_address(struct net_device *dev)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
810*4882a593Smuzhiyun 	unsigned char *mac = dev->dev_addr;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
813*4882a593Smuzhiyun 				     (mac[4] <<  8) | (mac[5] <<  0));
814*4882a593Smuzhiyun 	ethoc_write(priv, MAC_ADDR1, (mac[0] <<  8) | (mac[1] <<  0));
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
ethoc_set_mac_address(struct net_device * dev,void * p)817*4882a593Smuzhiyun static int ethoc_set_mac_address(struct net_device *dev, void *p)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	const struct sockaddr *addr = p;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	if (!is_valid_ether_addr(addr->sa_data))
822*4882a593Smuzhiyun 		return -EADDRNOTAVAIL;
823*4882a593Smuzhiyun 	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
824*4882a593Smuzhiyun 	ethoc_do_set_mac_address(dev);
825*4882a593Smuzhiyun 	return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
ethoc_set_multicast_list(struct net_device * dev)828*4882a593Smuzhiyun static void ethoc_set_multicast_list(struct net_device *dev)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
831*4882a593Smuzhiyun 	u32 mode = ethoc_read(priv, MODER);
832*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
833*4882a593Smuzhiyun 	u32 hash[2] = { 0, 0 };
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/* set loopback mode if requested */
836*4882a593Smuzhiyun 	if (dev->flags & IFF_LOOPBACK)
837*4882a593Smuzhiyun 		mode |=  MODER_LOOP;
838*4882a593Smuzhiyun 	else
839*4882a593Smuzhiyun 		mode &= ~MODER_LOOP;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* receive broadcast frames if requested */
842*4882a593Smuzhiyun 	if (dev->flags & IFF_BROADCAST)
843*4882a593Smuzhiyun 		mode &= ~MODER_BRO;
844*4882a593Smuzhiyun 	else
845*4882a593Smuzhiyun 		mode |=  MODER_BRO;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	/* enable promiscuous mode if requested */
848*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC)
849*4882a593Smuzhiyun 		mode |=  MODER_PRO;
850*4882a593Smuzhiyun 	else
851*4882a593Smuzhiyun 		mode &= ~MODER_PRO;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	ethoc_write(priv, MODER, mode);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* receive multicast frames */
856*4882a593Smuzhiyun 	if (dev->flags & IFF_ALLMULTI) {
857*4882a593Smuzhiyun 		hash[0] = 0xffffffff;
858*4882a593Smuzhiyun 		hash[1] = 0xffffffff;
859*4882a593Smuzhiyun 	} else {
860*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, dev) {
861*4882a593Smuzhiyun 			u32 crc = ether_crc(ETH_ALEN, ha->addr);
862*4882a593Smuzhiyun 			int bit = (crc >> 26) & 0x3f;
863*4882a593Smuzhiyun 			hash[bit >> 5] |= 1 << (bit & 0x1f);
864*4882a593Smuzhiyun 		}
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	ethoc_write(priv, ETH_HASH0, hash[0]);
868*4882a593Smuzhiyun 	ethoc_write(priv, ETH_HASH1, hash[1]);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
ethoc_change_mtu(struct net_device * dev,int new_mtu)871*4882a593Smuzhiyun static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	return -ENOSYS;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
ethoc_tx_timeout(struct net_device * dev,unsigned int txqueue)876*4882a593Smuzhiyun static void ethoc_tx_timeout(struct net_device *dev, unsigned int txqueue)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
879*4882a593Smuzhiyun 	u32 pending = ethoc_read(priv, INT_SOURCE);
880*4882a593Smuzhiyun 	if (likely(pending))
881*4882a593Smuzhiyun 		ethoc_interrupt(dev->irq, dev);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
ethoc_start_xmit(struct sk_buff * skb,struct net_device * dev)884*4882a593Smuzhiyun static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
887*4882a593Smuzhiyun 	struct ethoc_bd bd;
888*4882a593Smuzhiyun 	unsigned int entry;
889*4882a593Smuzhiyun 	void *dest;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	if (skb_put_padto(skb, ETHOC_ZLEN)) {
892*4882a593Smuzhiyun 		dev->stats.tx_errors++;
893*4882a593Smuzhiyun 		goto out_no_free;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	if (unlikely(skb->len > ETHOC_BUFSIZ)) {
897*4882a593Smuzhiyun 		dev->stats.tx_errors++;
898*4882a593Smuzhiyun 		goto out;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	entry = priv->cur_tx % priv->num_tx;
902*4882a593Smuzhiyun 	spin_lock_irq(&priv->lock);
903*4882a593Smuzhiyun 	priv->cur_tx++;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	ethoc_read_bd(priv, entry, &bd);
906*4882a593Smuzhiyun 	if (unlikely(skb->len < ETHOC_ZLEN))
907*4882a593Smuzhiyun 		bd.stat |=  TX_BD_PAD;
908*4882a593Smuzhiyun 	else
909*4882a593Smuzhiyun 		bd.stat &= ~TX_BD_PAD;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	dest = priv->vma[entry];
912*4882a593Smuzhiyun 	memcpy_toio(dest, skb->data, skb->len);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
915*4882a593Smuzhiyun 	bd.stat |= TX_BD_LEN(skb->len);
916*4882a593Smuzhiyun 	ethoc_write_bd(priv, entry, &bd);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	bd.stat |= TX_BD_READY;
919*4882a593Smuzhiyun 	ethoc_write_bd(priv, entry, &bd);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
922*4882a593Smuzhiyun 		dev_dbg(&dev->dev, "stopping queue\n");
923*4882a593Smuzhiyun 		netif_stop_queue(dev);
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	spin_unlock_irq(&priv->lock);
927*4882a593Smuzhiyun 	skb_tx_timestamp(skb);
928*4882a593Smuzhiyun out:
929*4882a593Smuzhiyun 	dev_kfree_skb(skb);
930*4882a593Smuzhiyun out_no_free:
931*4882a593Smuzhiyun 	return NETDEV_TX_OK;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
ethoc_get_regs_len(struct net_device * netdev)934*4882a593Smuzhiyun static int ethoc_get_regs_len(struct net_device *netdev)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	return ETH_END;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
ethoc_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * p)939*4882a593Smuzhiyun static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
940*4882a593Smuzhiyun 			   void *p)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
943*4882a593Smuzhiyun 	u32 *regs_buff = p;
944*4882a593Smuzhiyun 	unsigned i;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	regs->version = 0;
947*4882a593Smuzhiyun 	for (i = 0; i < ETH_END / sizeof(u32); ++i)
948*4882a593Smuzhiyun 		regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
ethoc_get_ringparam(struct net_device * dev,struct ethtool_ringparam * ring)951*4882a593Smuzhiyun static void ethoc_get_ringparam(struct net_device *dev,
952*4882a593Smuzhiyun 				struct ethtool_ringparam *ring)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	ring->rx_max_pending = priv->num_bd - 1;
957*4882a593Smuzhiyun 	ring->rx_mini_max_pending = 0;
958*4882a593Smuzhiyun 	ring->rx_jumbo_max_pending = 0;
959*4882a593Smuzhiyun 	ring->tx_max_pending = priv->num_bd - 1;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	ring->rx_pending = priv->num_rx;
962*4882a593Smuzhiyun 	ring->rx_mini_pending = 0;
963*4882a593Smuzhiyun 	ring->rx_jumbo_pending = 0;
964*4882a593Smuzhiyun 	ring->tx_pending = priv->num_tx;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
ethoc_set_ringparam(struct net_device * dev,struct ethtool_ringparam * ring)967*4882a593Smuzhiyun static int ethoc_set_ringparam(struct net_device *dev,
968*4882a593Smuzhiyun 			       struct ethtool_ringparam *ring)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(dev);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
973*4882a593Smuzhiyun 	    ring->tx_pending + ring->rx_pending > priv->num_bd)
974*4882a593Smuzhiyun 		return -EINVAL;
975*4882a593Smuzhiyun 	if (ring->rx_mini_pending || ring->rx_jumbo_pending)
976*4882a593Smuzhiyun 		return -EINVAL;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (netif_running(dev)) {
979*4882a593Smuzhiyun 		netif_tx_disable(dev);
980*4882a593Smuzhiyun 		ethoc_disable_rx_and_tx(priv);
981*4882a593Smuzhiyun 		ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
982*4882a593Smuzhiyun 		synchronize_irq(dev->irq);
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
986*4882a593Smuzhiyun 	priv->num_rx = ring->rx_pending;
987*4882a593Smuzhiyun 	ethoc_init_ring(priv, dev->mem_start);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	if (netif_running(dev)) {
990*4882a593Smuzhiyun 		ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
991*4882a593Smuzhiyun 		ethoc_enable_rx_and_tx(priv);
992*4882a593Smuzhiyun 		netif_wake_queue(dev);
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun 	return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun static const struct ethtool_ops ethoc_ethtool_ops = {
998*4882a593Smuzhiyun 	.get_regs_len = ethoc_get_regs_len,
999*4882a593Smuzhiyun 	.get_regs = ethoc_get_regs,
1000*4882a593Smuzhiyun 	.nway_reset = phy_ethtool_nway_reset,
1001*4882a593Smuzhiyun 	.get_link = ethtool_op_get_link,
1002*4882a593Smuzhiyun 	.get_ringparam = ethoc_get_ringparam,
1003*4882a593Smuzhiyun 	.set_ringparam = ethoc_set_ringparam,
1004*4882a593Smuzhiyun 	.get_ts_info = ethtool_op_get_ts_info,
1005*4882a593Smuzhiyun 	.get_link_ksettings = phy_ethtool_get_link_ksettings,
1006*4882a593Smuzhiyun 	.set_link_ksettings = phy_ethtool_set_link_ksettings,
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun static const struct net_device_ops ethoc_netdev_ops = {
1010*4882a593Smuzhiyun 	.ndo_open = ethoc_open,
1011*4882a593Smuzhiyun 	.ndo_stop = ethoc_stop,
1012*4882a593Smuzhiyun 	.ndo_do_ioctl = ethoc_ioctl,
1013*4882a593Smuzhiyun 	.ndo_set_mac_address = ethoc_set_mac_address,
1014*4882a593Smuzhiyun 	.ndo_set_rx_mode = ethoc_set_multicast_list,
1015*4882a593Smuzhiyun 	.ndo_change_mtu = ethoc_change_mtu,
1016*4882a593Smuzhiyun 	.ndo_tx_timeout = ethoc_tx_timeout,
1017*4882a593Smuzhiyun 	.ndo_start_xmit = ethoc_start_xmit,
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun /**
1021*4882a593Smuzhiyun  * ethoc_probe - initialize OpenCores ethernet MAC
1022*4882a593Smuzhiyun  * @pdev:	platform device
1023*4882a593Smuzhiyun  */
ethoc_probe(struct platform_device * pdev)1024*4882a593Smuzhiyun static int ethoc_probe(struct platform_device *pdev)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	struct net_device *netdev = NULL;
1027*4882a593Smuzhiyun 	struct resource *res = NULL;
1028*4882a593Smuzhiyun 	struct resource *mmio = NULL;
1029*4882a593Smuzhiyun 	struct resource *mem = NULL;
1030*4882a593Smuzhiyun 	struct ethoc *priv = NULL;
1031*4882a593Smuzhiyun 	int num_bd;
1032*4882a593Smuzhiyun 	int ret = 0;
1033*4882a593Smuzhiyun 	struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
1034*4882a593Smuzhiyun 	u32 eth_clkfreq = pdata ? pdata->eth_clkfreq : 0;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* allocate networking device */
1037*4882a593Smuzhiyun 	netdev = alloc_etherdev(sizeof(struct ethoc));
1038*4882a593Smuzhiyun 	if (!netdev) {
1039*4882a593Smuzhiyun 		ret = -ENOMEM;
1040*4882a593Smuzhiyun 		goto out;
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	SET_NETDEV_DEV(netdev, &pdev->dev);
1044*4882a593Smuzhiyun 	platform_set_drvdata(pdev, netdev);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	/* obtain I/O memory space */
1047*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1048*4882a593Smuzhiyun 	if (!res) {
1049*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
1050*4882a593Smuzhiyun 		ret = -ENXIO;
1051*4882a593Smuzhiyun 		goto free;
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	mmio = devm_request_mem_region(&pdev->dev, res->start,
1055*4882a593Smuzhiyun 			resource_size(res), res->name);
1056*4882a593Smuzhiyun 	if (!mmio) {
1057*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot request I/O memory space\n");
1058*4882a593Smuzhiyun 		ret = -ENXIO;
1059*4882a593Smuzhiyun 		goto free;
1060*4882a593Smuzhiyun 	}
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	netdev->base_addr = mmio->start;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	/* obtain buffer memory space */
1065*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1066*4882a593Smuzhiyun 	if (res) {
1067*4882a593Smuzhiyun 		mem = devm_request_mem_region(&pdev->dev, res->start,
1068*4882a593Smuzhiyun 			resource_size(res), res->name);
1069*4882a593Smuzhiyun 		if (!mem) {
1070*4882a593Smuzhiyun 			dev_err(&pdev->dev, "cannot request memory space\n");
1071*4882a593Smuzhiyun 			ret = -ENXIO;
1072*4882a593Smuzhiyun 			goto free;
1073*4882a593Smuzhiyun 		}
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 		netdev->mem_start = mem->start;
1076*4882a593Smuzhiyun 		netdev->mem_end   = mem->end;
1077*4882a593Smuzhiyun 	}
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	/* obtain device IRQ number */
1081*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1082*4882a593Smuzhiyun 	if (!res) {
1083*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot obtain IRQ\n");
1084*4882a593Smuzhiyun 		ret = -ENXIO;
1085*4882a593Smuzhiyun 		goto free;
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	netdev->irq = res->start;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	/* setup driver-private data */
1091*4882a593Smuzhiyun 	priv = netdev_priv(netdev);
1092*4882a593Smuzhiyun 	priv->netdev = netdev;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	priv->iobase = devm_ioremap(&pdev->dev, netdev->base_addr,
1095*4882a593Smuzhiyun 			resource_size(mmio));
1096*4882a593Smuzhiyun 	if (!priv->iobase) {
1097*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot remap I/O memory space\n");
1098*4882a593Smuzhiyun 		ret = -ENXIO;
1099*4882a593Smuzhiyun 		goto free;
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	if (netdev->mem_end) {
1103*4882a593Smuzhiyun 		priv->membase = devm_ioremap(&pdev->dev,
1104*4882a593Smuzhiyun 			netdev->mem_start, resource_size(mem));
1105*4882a593Smuzhiyun 		if (!priv->membase) {
1106*4882a593Smuzhiyun 			dev_err(&pdev->dev, "cannot remap memory space\n");
1107*4882a593Smuzhiyun 			ret = -ENXIO;
1108*4882a593Smuzhiyun 			goto free;
1109*4882a593Smuzhiyun 		}
1110*4882a593Smuzhiyun 	} else {
1111*4882a593Smuzhiyun 		/* Allocate buffer memory */
1112*4882a593Smuzhiyun 		priv->membase = dmam_alloc_coherent(&pdev->dev,
1113*4882a593Smuzhiyun 			buffer_size, (void *)&netdev->mem_start,
1114*4882a593Smuzhiyun 			GFP_KERNEL);
1115*4882a593Smuzhiyun 		if (!priv->membase) {
1116*4882a593Smuzhiyun 			dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
1117*4882a593Smuzhiyun 				buffer_size);
1118*4882a593Smuzhiyun 			ret = -ENOMEM;
1119*4882a593Smuzhiyun 			goto free;
1120*4882a593Smuzhiyun 		}
1121*4882a593Smuzhiyun 		netdev->mem_end = netdev->mem_start + buffer_size;
1122*4882a593Smuzhiyun 	}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	priv->big_endian = pdata ? pdata->big_endian :
1125*4882a593Smuzhiyun 		of_device_is_big_endian(pdev->dev.of_node);
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	/* calculate the number of TX/RX buffers, maximum 128 supported */
1128*4882a593Smuzhiyun 	num_bd = min_t(unsigned int,
1129*4882a593Smuzhiyun 		128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
1130*4882a593Smuzhiyun 	if (num_bd < 4) {
1131*4882a593Smuzhiyun 		ret = -ENODEV;
1132*4882a593Smuzhiyun 		goto free;
1133*4882a593Smuzhiyun 	}
1134*4882a593Smuzhiyun 	priv->num_bd = num_bd;
1135*4882a593Smuzhiyun 	/* num_tx must be a power of two */
1136*4882a593Smuzhiyun 	priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
1137*4882a593Smuzhiyun 	priv->num_rx = num_bd - priv->num_tx;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
1140*4882a593Smuzhiyun 		priv->num_tx, priv->num_rx);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	priv->vma = devm_kcalloc(&pdev->dev, num_bd, sizeof(void *),
1143*4882a593Smuzhiyun 				 GFP_KERNEL);
1144*4882a593Smuzhiyun 	if (!priv->vma) {
1145*4882a593Smuzhiyun 		ret = -ENOMEM;
1146*4882a593Smuzhiyun 		goto free;
1147*4882a593Smuzhiyun 	}
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	/* Allow the platform setup code to pass in a MAC address. */
1150*4882a593Smuzhiyun 	if (pdata) {
1151*4882a593Smuzhiyun 		ether_addr_copy(netdev->dev_addr, pdata->hwaddr);
1152*4882a593Smuzhiyun 		priv->phy_id = pdata->phy_id;
1153*4882a593Smuzhiyun 	} else {
1154*4882a593Smuzhiyun 		const void *mac;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 		mac = of_get_mac_address(pdev->dev.of_node);
1157*4882a593Smuzhiyun 		if (!IS_ERR(mac))
1158*4882a593Smuzhiyun 			ether_addr_copy(netdev->dev_addr, mac);
1159*4882a593Smuzhiyun 		priv->phy_id = -1;
1160*4882a593Smuzhiyun 	}
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* Check that the given MAC address is valid. If it isn't, read the
1163*4882a593Smuzhiyun 	 * current MAC from the controller.
1164*4882a593Smuzhiyun 	 */
1165*4882a593Smuzhiyun 	if (!is_valid_ether_addr(netdev->dev_addr))
1166*4882a593Smuzhiyun 		ethoc_get_mac_address(netdev, netdev->dev_addr);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* Check the MAC again for validity, if it still isn't choose and
1169*4882a593Smuzhiyun 	 * program a random one.
1170*4882a593Smuzhiyun 	 */
1171*4882a593Smuzhiyun 	if (!is_valid_ether_addr(netdev->dev_addr))
1172*4882a593Smuzhiyun 		eth_hw_addr_random(netdev);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	ethoc_do_set_mac_address(netdev);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	/* Allow the platform setup code to adjust MII management bus clock. */
1177*4882a593Smuzhiyun 	if (!eth_clkfreq) {
1178*4882a593Smuzhiyun 		struct clk *clk = devm_clk_get(&pdev->dev, NULL);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 		if (!IS_ERR(clk)) {
1181*4882a593Smuzhiyun 			priv->clk = clk;
1182*4882a593Smuzhiyun 			clk_prepare_enable(clk);
1183*4882a593Smuzhiyun 			eth_clkfreq = clk_get_rate(clk);
1184*4882a593Smuzhiyun 		}
1185*4882a593Smuzhiyun 	}
1186*4882a593Smuzhiyun 	if (eth_clkfreq) {
1187*4882a593Smuzhiyun 		u32 clkdiv = MIIMODER_CLKDIV(eth_clkfreq / 2500000 + 1);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		if (!clkdiv)
1190*4882a593Smuzhiyun 			clkdiv = 2;
1191*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "setting MII clkdiv to %u\n", clkdiv);
1192*4882a593Smuzhiyun 		ethoc_write(priv, MIIMODER,
1193*4882a593Smuzhiyun 			    (ethoc_read(priv, MIIMODER) & MIIMODER_NOPRE) |
1194*4882a593Smuzhiyun 			    clkdiv);
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* register MII bus */
1198*4882a593Smuzhiyun 	priv->mdio = mdiobus_alloc();
1199*4882a593Smuzhiyun 	if (!priv->mdio) {
1200*4882a593Smuzhiyun 		ret = -ENOMEM;
1201*4882a593Smuzhiyun 		goto free2;
1202*4882a593Smuzhiyun 	}
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	priv->mdio->name = "ethoc-mdio";
1205*4882a593Smuzhiyun 	snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1206*4882a593Smuzhiyun 			priv->mdio->name, pdev->id);
1207*4882a593Smuzhiyun 	priv->mdio->read = ethoc_mdio_read;
1208*4882a593Smuzhiyun 	priv->mdio->write = ethoc_mdio_write;
1209*4882a593Smuzhiyun 	priv->mdio->priv = priv;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	ret = mdiobus_register(priv->mdio);
1212*4882a593Smuzhiyun 	if (ret) {
1213*4882a593Smuzhiyun 		dev_err(&netdev->dev, "failed to register MDIO bus\n");
1214*4882a593Smuzhiyun 		goto free3;
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	ret = ethoc_mdio_probe(netdev);
1218*4882a593Smuzhiyun 	if (ret) {
1219*4882a593Smuzhiyun 		dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1220*4882a593Smuzhiyun 		goto error;
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	/* setup the net_device structure */
1224*4882a593Smuzhiyun 	netdev->netdev_ops = &ethoc_netdev_ops;
1225*4882a593Smuzhiyun 	netdev->watchdog_timeo = ETHOC_TIMEOUT;
1226*4882a593Smuzhiyun 	netdev->features |= 0;
1227*4882a593Smuzhiyun 	netdev->ethtool_ops = &ethoc_ethtool_ops;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/* setup NAPI */
1230*4882a593Smuzhiyun 	netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	spin_lock_init(&priv->lock);
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	ret = register_netdev(netdev);
1235*4882a593Smuzhiyun 	if (ret < 0) {
1236*4882a593Smuzhiyun 		dev_err(&netdev->dev, "failed to register interface\n");
1237*4882a593Smuzhiyun 		goto error2;
1238*4882a593Smuzhiyun 	}
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	goto out;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun error2:
1243*4882a593Smuzhiyun 	netif_napi_del(&priv->napi);
1244*4882a593Smuzhiyun error:
1245*4882a593Smuzhiyun 	mdiobus_unregister(priv->mdio);
1246*4882a593Smuzhiyun free3:
1247*4882a593Smuzhiyun 	mdiobus_free(priv->mdio);
1248*4882a593Smuzhiyun free2:
1249*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
1250*4882a593Smuzhiyun free:
1251*4882a593Smuzhiyun 	free_netdev(netdev);
1252*4882a593Smuzhiyun out:
1253*4882a593Smuzhiyun 	return ret;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun /**
1257*4882a593Smuzhiyun  * ethoc_remove - shutdown OpenCores ethernet MAC
1258*4882a593Smuzhiyun  * @pdev:	platform device
1259*4882a593Smuzhiyun  */
ethoc_remove(struct platform_device * pdev)1260*4882a593Smuzhiyun static int ethoc_remove(struct platform_device *pdev)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun 	struct net_device *netdev = platform_get_drvdata(pdev);
1263*4882a593Smuzhiyun 	struct ethoc *priv = netdev_priv(netdev);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	if (netdev) {
1266*4882a593Smuzhiyun 		netif_napi_del(&priv->napi);
1267*4882a593Smuzhiyun 		phy_disconnect(netdev->phydev);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 		if (priv->mdio) {
1270*4882a593Smuzhiyun 			mdiobus_unregister(priv->mdio);
1271*4882a593Smuzhiyun 			mdiobus_free(priv->mdio);
1272*4882a593Smuzhiyun 		}
1273*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk);
1274*4882a593Smuzhiyun 		unregister_netdev(netdev);
1275*4882a593Smuzhiyun 		free_netdev(netdev);
1276*4882a593Smuzhiyun 	}
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	return 0;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun #ifdef CONFIG_PM
ethoc_suspend(struct platform_device * pdev,pm_message_t state)1282*4882a593Smuzhiyun static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	return -ENOSYS;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun 
ethoc_resume(struct platform_device * pdev)1287*4882a593Smuzhiyun static int ethoc_resume(struct platform_device *pdev)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun 	return -ENOSYS;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun #else
1292*4882a593Smuzhiyun # define ethoc_suspend NULL
1293*4882a593Smuzhiyun # define ethoc_resume  NULL
1294*4882a593Smuzhiyun #endif
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun static const struct of_device_id ethoc_match[] = {
1297*4882a593Smuzhiyun 	{ .compatible = "opencores,ethoc", },
1298*4882a593Smuzhiyun 	{},
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ethoc_match);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun static struct platform_driver ethoc_driver = {
1303*4882a593Smuzhiyun 	.probe   = ethoc_probe,
1304*4882a593Smuzhiyun 	.remove  = ethoc_remove,
1305*4882a593Smuzhiyun 	.suspend = ethoc_suspend,
1306*4882a593Smuzhiyun 	.resume  = ethoc_resume,
1307*4882a593Smuzhiyun 	.driver  = {
1308*4882a593Smuzhiyun 		.name = "ethoc",
1309*4882a593Smuzhiyun 		.of_match_table = ethoc_match,
1310*4882a593Smuzhiyun 	},
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun module_platform_driver(ethoc_driver);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1316*4882a593Smuzhiyun MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1317*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1318*4882a593Smuzhiyun 
1319