1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun A Davicom DM9102/DM9102A/DM9102A+DM9801/DM9102A+DM9802 NIC fast
4*4882a593Smuzhiyun ethernet driver for Linux.
5*4882a593Smuzhiyun Copyright (C) 1997 Sten Wang
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun DAVICOM Web-Site: www.davicom.com.tw
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun Author: Sten Wang, 886-3-5798797-8517, E-mail: sten_wang@davicom.com.tw
11*4882a593Smuzhiyun Maintainer: Tobias Ringstrom <tori@unhappy.mine.nu>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun (C)Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun Marcelo Tosatti <marcelo@conectiva.com.br> :
16*4882a593Smuzhiyun Made it compile in 2.3 (device to net_device)
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun Alan Cox <alan@lxorguk.ukuu.org.uk> :
19*4882a593Smuzhiyun Cleaned up for kernel merge.
20*4882a593Smuzhiyun Removed the back compatibility support
21*4882a593Smuzhiyun Reformatted, fixing spelling etc as I went
22*4882a593Smuzhiyun Removed IRQ 0-15 assumption
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun Jeff Garzik <jgarzik@pobox.com> :
25*4882a593Smuzhiyun Updated to use new PCI driver API.
26*4882a593Smuzhiyun Resource usage cleanups.
27*4882a593Smuzhiyun Report driver version to user.
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun Tobias Ringstrom <tori@unhappy.mine.nu> :
30*4882a593Smuzhiyun Cleaned up and added SMP safety. Thanks go to Jeff Garzik,
31*4882a593Smuzhiyun Andrew Morton and Frank Davis for the SMP safety fixes.
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun Vojtech Pavlik <vojtech@suse.cz> :
34*4882a593Smuzhiyun Cleaned up pointer arithmetics.
35*4882a593Smuzhiyun Fixed a lot of 64bit issues.
36*4882a593Smuzhiyun Cleaned up printk()s a bit.
37*4882a593Smuzhiyun Fixed some obvious big endian problems.
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun Tobias Ringstrom <tori@unhappy.mine.nu> :
40*4882a593Smuzhiyun Use time_after for jiffies calculation. Added ethtool
41*4882a593Smuzhiyun support. Updated PCI resource allocation. Do not
42*4882a593Smuzhiyun forget to unmap PCI mapped skbs.
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun Alan Cox <alan@lxorguk.ukuu.org.uk>
45*4882a593Smuzhiyun Added new PCI identifiers provided by Clear Zhang at ALi
46*4882a593Smuzhiyun for their 1563 ethernet device.
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun TODO
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun Check on 64 bit boxes.
51*4882a593Smuzhiyun Check and fix on big endian boxes.
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun Test and make sure PCI latency is now correct for all cases.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define DRV_NAME "dmfe"
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #include <linux/module.h>
61*4882a593Smuzhiyun #include <linux/kernel.h>
62*4882a593Smuzhiyun #include <linux/string.h>
63*4882a593Smuzhiyun #include <linux/timer.h>
64*4882a593Smuzhiyun #include <linux/ptrace.h>
65*4882a593Smuzhiyun #include <linux/errno.h>
66*4882a593Smuzhiyun #include <linux/ioport.h>
67*4882a593Smuzhiyun #include <linux/interrupt.h>
68*4882a593Smuzhiyun #include <linux/pci.h>
69*4882a593Smuzhiyun #include <linux/dma-mapping.h>
70*4882a593Smuzhiyun #include <linux/init.h>
71*4882a593Smuzhiyun #include <linux/netdevice.h>
72*4882a593Smuzhiyun #include <linux/etherdevice.h>
73*4882a593Smuzhiyun #include <linux/ethtool.h>
74*4882a593Smuzhiyun #include <linux/skbuff.h>
75*4882a593Smuzhiyun #include <linux/delay.h>
76*4882a593Smuzhiyun #include <linux/spinlock.h>
77*4882a593Smuzhiyun #include <linux/crc32.h>
78*4882a593Smuzhiyun #include <linux/bitops.h>
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #include <asm/processor.h>
81*4882a593Smuzhiyun #include <asm/io.h>
82*4882a593Smuzhiyun #include <asm/dma.h>
83*4882a593Smuzhiyun #include <linux/uaccess.h>
84*4882a593Smuzhiyun #include <asm/irq.h>
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #ifdef CONFIG_TULIP_DM910X
87*4882a593Smuzhiyun #include <linux/of.h>
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Board/System/Debug information/definition ---------------- */
92*4882a593Smuzhiyun #define PCI_DM9132_ID 0x91321282 /* Davicom DM9132 ID */
93*4882a593Smuzhiyun #define PCI_DM9102_ID 0x91021282 /* Davicom DM9102 ID */
94*4882a593Smuzhiyun #define PCI_DM9100_ID 0x91001282 /* Davicom DM9100 ID */
95*4882a593Smuzhiyun #define PCI_DM9009_ID 0x90091282 /* Davicom DM9009 ID */
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define DM9102_IO_SIZE 0x80
98*4882a593Smuzhiyun #define DM9102A_IO_SIZE 0x100
99*4882a593Smuzhiyun #define TX_MAX_SEND_CNT 0x1 /* Maximum tx packet per time */
100*4882a593Smuzhiyun #define TX_DESC_CNT 0x10 /* Allocated Tx descriptors */
101*4882a593Smuzhiyun #define RX_DESC_CNT 0x20 /* Allocated Rx descriptors */
102*4882a593Smuzhiyun #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
103*4882a593Smuzhiyun #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
104*4882a593Smuzhiyun #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
105*4882a593Smuzhiyun #define TX_BUF_ALLOC 0x600
106*4882a593Smuzhiyun #define RX_ALLOC_SIZE 0x620
107*4882a593Smuzhiyun #define DM910X_RESET 1
108*4882a593Smuzhiyun #define CR0_DEFAULT 0x00E00000 /* TX & RX burst mode */
109*4882a593Smuzhiyun #define CR6_DEFAULT 0x00080000 /* HD */
110*4882a593Smuzhiyun #define CR7_DEFAULT 0x180c1
111*4882a593Smuzhiyun #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
112*4882a593Smuzhiyun #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
113*4882a593Smuzhiyun #define MAX_PACKET_SIZE 1514
114*4882a593Smuzhiyun #define DMFE_MAX_MULTICAST 14
115*4882a593Smuzhiyun #define RX_COPY_SIZE 100
116*4882a593Smuzhiyun #define MAX_CHECK_PACKET 0x8000
117*4882a593Smuzhiyun #define DM9801_NOISE_FLOOR 8
118*4882a593Smuzhiyun #define DM9802_NOISE_FLOOR 5
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define DMFE_WOL_LINKCHANGE 0x20000000
121*4882a593Smuzhiyun #define DMFE_WOL_SAMPLEPACKET 0x10000000
122*4882a593Smuzhiyun #define DMFE_WOL_MAGICPACKET 0x08000000
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define DMFE_10MHF 0
126*4882a593Smuzhiyun #define DMFE_100MHF 1
127*4882a593Smuzhiyun #define DMFE_10MFD 4
128*4882a593Smuzhiyun #define DMFE_100MFD 5
129*4882a593Smuzhiyun #define DMFE_AUTO 8
130*4882a593Smuzhiyun #define DMFE_1M_HPNA 0x10
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define DMFE_TXTH_72 0x400000 /* TX TH 72 byte */
133*4882a593Smuzhiyun #define DMFE_TXTH_96 0x404000 /* TX TH 96 byte */
134*4882a593Smuzhiyun #define DMFE_TXTH_128 0x0000 /* TX TH 128 byte */
135*4882a593Smuzhiyun #define DMFE_TXTH_256 0x4000 /* TX TH 256 byte */
136*4882a593Smuzhiyun #define DMFE_TXTH_512 0x8000 /* TX TH 512 byte */
137*4882a593Smuzhiyun #define DMFE_TXTH_1K 0xC000 /* TX TH 1K byte */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define DMFE_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
140*4882a593Smuzhiyun #define DMFE_TX_TIMEOUT ((3*HZ)/2) /* tx packet time-out time 1.5 s" */
141*4882a593Smuzhiyun #define DMFE_TX_KICK (HZ/2) /* tx packet Kick-out time 0.5 s" */
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define dw32(reg, val) iowrite32(val, ioaddr + (reg))
144*4882a593Smuzhiyun #define dw16(reg, val) iowrite16(val, ioaddr + (reg))
145*4882a593Smuzhiyun #define dr32(reg) ioread32(ioaddr + (reg))
146*4882a593Smuzhiyun #define dr16(reg) ioread16(ioaddr + (reg))
147*4882a593Smuzhiyun #define dr8(reg) ioread8(ioaddr + (reg))
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define DMFE_DBUG(dbug_now, msg, value) \
150*4882a593Smuzhiyun do { \
151*4882a593Smuzhiyun if (dmfe_debug || (dbug_now)) \
152*4882a593Smuzhiyun pr_err("%s %lx\n", \
153*4882a593Smuzhiyun (msg), (long) (value)); \
154*4882a593Smuzhiyun } while (0)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define SHOW_MEDIA_TYPE(mode) \
157*4882a593Smuzhiyun pr_info("Change Speed to %sMhz %s duplex\n" , \
158*4882a593Smuzhiyun (mode & 1) ? "100":"10", \
159*4882a593Smuzhiyun (mode & 4) ? "full":"half");
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* CR9 definition: SROM/MII */
163*4882a593Smuzhiyun #define CR9_SROM_READ 0x4800
164*4882a593Smuzhiyun #define CR9_SRCS 0x1
165*4882a593Smuzhiyun #define CR9_SRCLK 0x2
166*4882a593Smuzhiyun #define CR9_CRDOUT 0x8
167*4882a593Smuzhiyun #define SROM_DATA_0 0x0
168*4882a593Smuzhiyun #define SROM_DATA_1 0x4
169*4882a593Smuzhiyun #define PHY_DATA_1 0x20000
170*4882a593Smuzhiyun #define PHY_DATA_0 0x00000
171*4882a593Smuzhiyun #define MDCLKH 0x10000
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define PHY_POWER_DOWN 0x800
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define SROM_V41_CODE 0x14
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define __CHK_IO_SIZE(pci_id, dev_rev) \
178*4882a593Smuzhiyun (( ((pci_id)==PCI_DM9132_ID) || ((dev_rev) >= 0x30) ) ? \
179*4882a593Smuzhiyun DM9102A_IO_SIZE: DM9102_IO_SIZE)
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define CHK_IO_SIZE(pci_dev) \
182*4882a593Smuzhiyun (__CHK_IO_SIZE(((pci_dev)->device << 16) | (pci_dev)->vendor, \
183*4882a593Smuzhiyun (pci_dev)->revision))
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Structure/enum declaration ------------------------------- */
186*4882a593Smuzhiyun struct tx_desc {
187*4882a593Smuzhiyun __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
188*4882a593Smuzhiyun char *tx_buf_ptr; /* Data for us */
189*4882a593Smuzhiyun struct tx_desc *next_tx_desc;
190*4882a593Smuzhiyun } __attribute__(( aligned(32) ));
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct rx_desc {
193*4882a593Smuzhiyun __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
194*4882a593Smuzhiyun struct sk_buff *rx_skb_ptr; /* Data for us */
195*4882a593Smuzhiyun struct rx_desc *next_rx_desc;
196*4882a593Smuzhiyun } __attribute__(( aligned(32) ));
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct dmfe_board_info {
199*4882a593Smuzhiyun u32 chip_id; /* Chip vendor/Device ID */
200*4882a593Smuzhiyun u8 chip_revision; /* Chip revision */
201*4882a593Smuzhiyun struct net_device *next_dev; /* next device */
202*4882a593Smuzhiyun struct pci_dev *pdev; /* PCI device */
203*4882a593Smuzhiyun spinlock_t lock;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun void __iomem *ioaddr; /* I/O base address */
206*4882a593Smuzhiyun u32 cr0_data;
207*4882a593Smuzhiyun u32 cr5_data;
208*4882a593Smuzhiyun u32 cr6_data;
209*4882a593Smuzhiyun u32 cr7_data;
210*4882a593Smuzhiyun u32 cr15_data;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* pointer for memory physical address */
213*4882a593Smuzhiyun dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
214*4882a593Smuzhiyun dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
215*4882a593Smuzhiyun dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
216*4882a593Smuzhiyun dma_addr_t first_tx_desc_dma;
217*4882a593Smuzhiyun dma_addr_t first_rx_desc_dma;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* descriptor pointer */
220*4882a593Smuzhiyun unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
221*4882a593Smuzhiyun unsigned char *buf_pool_start; /* Tx buffer pool align dword */
222*4882a593Smuzhiyun unsigned char *desc_pool_ptr; /* descriptor pool memory */
223*4882a593Smuzhiyun struct tx_desc *first_tx_desc;
224*4882a593Smuzhiyun struct tx_desc *tx_insert_ptr;
225*4882a593Smuzhiyun struct tx_desc *tx_remove_ptr;
226*4882a593Smuzhiyun struct rx_desc *first_rx_desc;
227*4882a593Smuzhiyun struct rx_desc *rx_insert_ptr;
228*4882a593Smuzhiyun struct rx_desc *rx_ready_ptr; /* packet come pointer */
229*4882a593Smuzhiyun unsigned long tx_packet_cnt; /* transmitted packet count */
230*4882a593Smuzhiyun unsigned long tx_queue_cnt; /* wait to send packet count */
231*4882a593Smuzhiyun unsigned long rx_avail_cnt; /* available rx descriptor count */
232*4882a593Smuzhiyun unsigned long interval_rx_cnt; /* rx packet count a callback time */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun u16 HPNA_command; /* For HPNA register 16 */
235*4882a593Smuzhiyun u16 HPNA_timer; /* For HPNA remote device check */
236*4882a593Smuzhiyun u16 dbug_cnt;
237*4882a593Smuzhiyun u16 NIC_capability; /* NIC media capability */
238*4882a593Smuzhiyun u16 PHY_reg4; /* Saved Phyxcer register 4 value */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun u8 HPNA_present; /* 0:none, 1:DM9801, 2:DM9802 */
241*4882a593Smuzhiyun u8 chip_type; /* Keep DM9102A chip type */
242*4882a593Smuzhiyun u8 media_mode; /* user specify media mode */
243*4882a593Smuzhiyun u8 op_mode; /* real work media mode */
244*4882a593Smuzhiyun u8 phy_addr;
245*4882a593Smuzhiyun u8 wait_reset; /* Hardware failed, need to reset */
246*4882a593Smuzhiyun u8 dm910x_chk_mode; /* Operating mode check */
247*4882a593Smuzhiyun u8 first_in_callback; /* Flag to record state */
248*4882a593Smuzhiyun u8 wol_mode; /* user WOL settings */
249*4882a593Smuzhiyun struct timer_list timer;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Driver defined statistic counter */
252*4882a593Smuzhiyun unsigned long tx_fifo_underrun;
253*4882a593Smuzhiyun unsigned long tx_loss_carrier;
254*4882a593Smuzhiyun unsigned long tx_no_carrier;
255*4882a593Smuzhiyun unsigned long tx_late_collision;
256*4882a593Smuzhiyun unsigned long tx_excessive_collision;
257*4882a593Smuzhiyun unsigned long tx_jabber_timeout;
258*4882a593Smuzhiyun unsigned long reset_count;
259*4882a593Smuzhiyun unsigned long reset_cr8;
260*4882a593Smuzhiyun unsigned long reset_fatal;
261*4882a593Smuzhiyun unsigned long reset_TXtimeout;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* NIC SROM data */
264*4882a593Smuzhiyun unsigned char srom[128];
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun enum dmfe_offsets {
268*4882a593Smuzhiyun DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
269*4882a593Smuzhiyun DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
270*4882a593Smuzhiyun DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
271*4882a593Smuzhiyun DCR15 = 0x78
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun enum dmfe_CR6_bits {
275*4882a593Smuzhiyun CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
276*4882a593Smuzhiyun CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
277*4882a593Smuzhiyun CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Global variable declaration ----------------------------- */
281*4882a593Smuzhiyun static int dmfe_debug;
282*4882a593Smuzhiyun static unsigned char dmfe_media_mode = DMFE_AUTO;
283*4882a593Smuzhiyun static u32 dmfe_cr6_user_set;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* For module input parameter */
286*4882a593Smuzhiyun static int debug;
287*4882a593Smuzhiyun static u32 cr6set;
288*4882a593Smuzhiyun static unsigned char mode = 8;
289*4882a593Smuzhiyun static u8 chkmode = 1;
290*4882a593Smuzhiyun static u8 HPNA_mode; /* Default: Low Power/High Speed */
291*4882a593Smuzhiyun static u8 HPNA_rx_cmd; /* Default: Disable Rx remote command */
292*4882a593Smuzhiyun static u8 HPNA_tx_cmd; /* Default: Don't issue remote command */
293*4882a593Smuzhiyun static u8 HPNA_NoiseFloor; /* Default: HPNA NoiseFloor */
294*4882a593Smuzhiyun static u8 SF_mode; /* Special Function: 1:VLAN, 2:RX Flow Control
295*4882a593Smuzhiyun 4: TX pause packet */
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* function declaration ------------------------------------- */
299*4882a593Smuzhiyun static int dmfe_open(struct net_device *);
300*4882a593Smuzhiyun static netdev_tx_t dmfe_start_xmit(struct sk_buff *, struct net_device *);
301*4882a593Smuzhiyun static int dmfe_stop(struct net_device *);
302*4882a593Smuzhiyun static void dmfe_set_filter_mode(struct net_device *);
303*4882a593Smuzhiyun static const struct ethtool_ops netdev_ethtool_ops;
304*4882a593Smuzhiyun static u16 read_srom_word(void __iomem *, int);
305*4882a593Smuzhiyun static irqreturn_t dmfe_interrupt(int , void *);
306*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
307*4882a593Smuzhiyun static void poll_dmfe (struct net_device *dev);
308*4882a593Smuzhiyun #endif
309*4882a593Smuzhiyun static void dmfe_descriptor_init(struct net_device *);
310*4882a593Smuzhiyun static void allocate_rx_buffer(struct net_device *);
311*4882a593Smuzhiyun static void update_cr6(u32, void __iomem *);
312*4882a593Smuzhiyun static void send_filter_frame(struct net_device *);
313*4882a593Smuzhiyun static void dm9132_id_table(struct net_device *);
314*4882a593Smuzhiyun static u16 dmfe_phy_read(void __iomem *, u8, u8, u32);
315*4882a593Smuzhiyun static void dmfe_phy_write(void __iomem *, u8, u8, u16, u32);
316*4882a593Smuzhiyun static void dmfe_phy_write_1bit(void __iomem *, u32);
317*4882a593Smuzhiyun static u16 dmfe_phy_read_1bit(void __iomem *);
318*4882a593Smuzhiyun static u8 dmfe_sense_speed(struct dmfe_board_info *);
319*4882a593Smuzhiyun static void dmfe_process_mode(struct dmfe_board_info *);
320*4882a593Smuzhiyun static void dmfe_timer(struct timer_list *);
321*4882a593Smuzhiyun static inline u32 cal_CRC(unsigned char *, unsigned int, u8);
322*4882a593Smuzhiyun static void dmfe_rx_packet(struct net_device *, struct dmfe_board_info *);
323*4882a593Smuzhiyun static void dmfe_free_tx_pkt(struct net_device *, struct dmfe_board_info *);
324*4882a593Smuzhiyun static void dmfe_reuse_skb(struct dmfe_board_info *, struct sk_buff *);
325*4882a593Smuzhiyun static void dmfe_dynamic_reset(struct net_device *);
326*4882a593Smuzhiyun static void dmfe_free_rxbuffer(struct dmfe_board_info *);
327*4882a593Smuzhiyun static void dmfe_init_dm910x(struct net_device *);
328*4882a593Smuzhiyun static void dmfe_parse_srom(struct dmfe_board_info *);
329*4882a593Smuzhiyun static void dmfe_program_DM9801(struct dmfe_board_info *, int);
330*4882a593Smuzhiyun static void dmfe_program_DM9802(struct dmfe_board_info *);
331*4882a593Smuzhiyun static void dmfe_HPNA_remote_cmd_chk(struct dmfe_board_info * );
332*4882a593Smuzhiyun static void dmfe_set_phyxcer(struct dmfe_board_info *);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* DM910X network board routine ---------------------------- */
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static const struct net_device_ops netdev_ops = {
337*4882a593Smuzhiyun .ndo_open = dmfe_open,
338*4882a593Smuzhiyun .ndo_stop = dmfe_stop,
339*4882a593Smuzhiyun .ndo_start_xmit = dmfe_start_xmit,
340*4882a593Smuzhiyun .ndo_set_rx_mode = dmfe_set_filter_mode,
341*4882a593Smuzhiyun .ndo_set_mac_address = eth_mac_addr,
342*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
343*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
344*4882a593Smuzhiyun .ndo_poll_controller = poll_dmfe,
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun * Search DM910X board ,allocate space and register it
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun
dmfe_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)352*4882a593Smuzhiyun static int dmfe_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct dmfe_board_info *db; /* board information structure */
355*4882a593Smuzhiyun struct net_device *dev;
356*4882a593Smuzhiyun u32 pci_pmr;
357*4882a593Smuzhiyun int i, err;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_init_one()", 0);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun * SPARC on-board DM910x chips should be handled by the main
363*4882a593Smuzhiyun * tulip driver, except for early DM9100s.
364*4882a593Smuzhiyun */
365*4882a593Smuzhiyun #ifdef CONFIG_TULIP_DM910X
366*4882a593Smuzhiyun if ((ent->driver_data == PCI_DM9100_ID && pdev->revision >= 0x30) ||
367*4882a593Smuzhiyun ent->driver_data == PCI_DM9102_ID) {
368*4882a593Smuzhiyun struct device_node *dp = pci_device_to_OF_node(pdev);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (dp && of_get_property(dp, "local-mac-address", NULL)) {
371*4882a593Smuzhiyun pr_info("skipping on-board DM910x (use tulip)\n");
372*4882a593Smuzhiyun return -ENODEV;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun #endif
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Init network device */
378*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(*db));
379*4882a593Smuzhiyun if (dev == NULL)
380*4882a593Smuzhiyun return -ENOMEM;
381*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32))) {
384*4882a593Smuzhiyun pr_warn("32-bit PCI DMA not available\n");
385*4882a593Smuzhiyun err = -ENODEV;
386*4882a593Smuzhiyun goto err_out_free;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Enable Master/IO access, Disable memory access */
390*4882a593Smuzhiyun err = pci_enable_device(pdev);
391*4882a593Smuzhiyun if (err)
392*4882a593Smuzhiyun goto err_out_free;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (!pci_resource_start(pdev, 0)) {
395*4882a593Smuzhiyun pr_err("I/O base is zero\n");
396*4882a593Smuzhiyun err = -ENODEV;
397*4882a593Smuzhiyun goto err_out_disable;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (pci_resource_len(pdev, 0) < (CHK_IO_SIZE(pdev)) ) {
401*4882a593Smuzhiyun pr_err("Allocated I/O size too small\n");
402*4882a593Smuzhiyun err = -ENODEV;
403*4882a593Smuzhiyun goto err_out_disable;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun #if 0 /* pci_{enable_device,set_master} sets minimum latency for us now */
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Set Latency Timer 80h */
409*4882a593Smuzhiyun /* FIXME: setting values > 32 breaks some SiS 559x stuff.
410*4882a593Smuzhiyun Need a PCI quirk.. */
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (pci_request_regions(pdev, DRV_NAME)) {
416*4882a593Smuzhiyun pr_err("Failed to request PCI regions\n");
417*4882a593Smuzhiyun err = -ENODEV;
418*4882a593Smuzhiyun goto err_out_disable;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Init system & device */
422*4882a593Smuzhiyun db = netdev_priv(dev);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Allocate Tx/Rx descriptor memory */
425*4882a593Smuzhiyun db->desc_pool_ptr = dma_alloc_coherent(&pdev->dev,
426*4882a593Smuzhiyun sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
427*4882a593Smuzhiyun &db->desc_pool_dma_ptr, GFP_KERNEL);
428*4882a593Smuzhiyun if (!db->desc_pool_ptr) {
429*4882a593Smuzhiyun err = -ENOMEM;
430*4882a593Smuzhiyun goto err_out_res;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun db->buf_pool_ptr = dma_alloc_coherent(&pdev->dev,
434*4882a593Smuzhiyun TX_BUF_ALLOC * TX_DESC_CNT + 4,
435*4882a593Smuzhiyun &db->buf_pool_dma_ptr, GFP_KERNEL);
436*4882a593Smuzhiyun if (!db->buf_pool_ptr) {
437*4882a593Smuzhiyun err = -ENOMEM;
438*4882a593Smuzhiyun goto err_out_free_desc;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
442*4882a593Smuzhiyun db->first_tx_desc_dma = db->desc_pool_dma_ptr;
443*4882a593Smuzhiyun db->buf_pool_start = db->buf_pool_ptr;
444*4882a593Smuzhiyun db->buf_pool_dma_start = db->buf_pool_dma_ptr;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun db->chip_id = ent->driver_data;
447*4882a593Smuzhiyun /* IO type range. */
448*4882a593Smuzhiyun db->ioaddr = pci_iomap(pdev, 0, 0);
449*4882a593Smuzhiyun if (!db->ioaddr) {
450*4882a593Smuzhiyun err = -ENOMEM;
451*4882a593Smuzhiyun goto err_out_free_buf;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun db->chip_revision = pdev->revision;
455*4882a593Smuzhiyun db->wol_mode = 0;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun db->pdev = pdev;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
460*4882a593Smuzhiyun dev->netdev_ops = &netdev_ops;
461*4882a593Smuzhiyun dev->ethtool_ops = &netdev_ethtool_ops;
462*4882a593Smuzhiyun netif_carrier_off(dev);
463*4882a593Smuzhiyun spin_lock_init(&db->lock);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x50, &pci_pmr);
466*4882a593Smuzhiyun pci_pmr &= 0x70000;
467*4882a593Smuzhiyun if ( (pci_pmr == 0x10000) && (db->chip_revision == 0x31) )
468*4882a593Smuzhiyun db->chip_type = 1; /* DM9102A E3 */
469*4882a593Smuzhiyun else
470*4882a593Smuzhiyun db->chip_type = 0;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* read 64 word srom data */
473*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
474*4882a593Smuzhiyun ((__le16 *) db->srom)[i] =
475*4882a593Smuzhiyun cpu_to_le16(read_srom_word(db->ioaddr, i));
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* Set Node address */
479*4882a593Smuzhiyun for (i = 0; i < 6; i++)
480*4882a593Smuzhiyun dev->dev_addr[i] = db->srom[20 + i];
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun err = register_netdev (dev);
483*4882a593Smuzhiyun if (err)
484*4882a593Smuzhiyun goto err_out_unmap;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun dev_info(&dev->dev, "Davicom DM%04lx at pci%s, %pM, irq %d\n",
487*4882a593Smuzhiyun ent->driver_data >> 16,
488*4882a593Smuzhiyun pci_name(pdev), dev->dev_addr, pdev->irq);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun pci_set_master(pdev);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return 0;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun err_out_unmap:
495*4882a593Smuzhiyun pci_iounmap(pdev, db->ioaddr);
496*4882a593Smuzhiyun err_out_free_buf:
497*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
498*4882a593Smuzhiyun db->buf_pool_ptr, db->buf_pool_dma_ptr);
499*4882a593Smuzhiyun err_out_free_desc:
500*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
501*4882a593Smuzhiyun sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
502*4882a593Smuzhiyun db->desc_pool_ptr, db->desc_pool_dma_ptr);
503*4882a593Smuzhiyun err_out_res:
504*4882a593Smuzhiyun pci_release_regions(pdev);
505*4882a593Smuzhiyun err_out_disable:
506*4882a593Smuzhiyun pci_disable_device(pdev);
507*4882a593Smuzhiyun err_out_free:
508*4882a593Smuzhiyun free_netdev(dev);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return err;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun
dmfe_remove_one(struct pci_dev * pdev)514*4882a593Smuzhiyun static void dmfe_remove_one(struct pci_dev *pdev)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
517*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_remove_one()", 0);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (dev) {
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun unregister_netdev(dev);
524*4882a593Smuzhiyun pci_iounmap(db->pdev, db->ioaddr);
525*4882a593Smuzhiyun dma_free_coherent(&db->pdev->dev,
526*4882a593Smuzhiyun sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
527*4882a593Smuzhiyun db->desc_pool_ptr, db->desc_pool_dma_ptr);
528*4882a593Smuzhiyun dma_free_coherent(&db->pdev->dev,
529*4882a593Smuzhiyun TX_BUF_ALLOC * TX_DESC_CNT + 4,
530*4882a593Smuzhiyun db->buf_pool_ptr, db->buf_pool_dma_ptr);
531*4882a593Smuzhiyun pci_release_regions(pdev);
532*4882a593Smuzhiyun free_netdev(dev); /* free board information */
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_remove_one() exit", 0);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun * Open the interface.
541*4882a593Smuzhiyun * The interface is opened whenever "ifconfig" actives it.
542*4882a593Smuzhiyun */
543*4882a593Smuzhiyun
dmfe_open(struct net_device * dev)544*4882a593Smuzhiyun static int dmfe_open(struct net_device *dev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
547*4882a593Smuzhiyun const int irq = db->pdev->irq;
548*4882a593Smuzhiyun int ret;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_open", 0);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun ret = request_irq(irq, dmfe_interrupt, IRQF_SHARED, dev->name, dev);
553*4882a593Smuzhiyun if (ret)
554*4882a593Smuzhiyun return ret;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* system variable init */
557*4882a593Smuzhiyun db->cr6_data = CR6_DEFAULT | dmfe_cr6_user_set;
558*4882a593Smuzhiyun db->tx_packet_cnt = 0;
559*4882a593Smuzhiyun db->tx_queue_cnt = 0;
560*4882a593Smuzhiyun db->rx_avail_cnt = 0;
561*4882a593Smuzhiyun db->wait_reset = 0;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun db->first_in_callback = 0;
564*4882a593Smuzhiyun db->NIC_capability = 0xf; /* All capability*/
565*4882a593Smuzhiyun db->PHY_reg4 = 0x1e0;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* CR6 operation mode decision */
568*4882a593Smuzhiyun if ( !chkmode || (db->chip_id == PCI_DM9132_ID) ||
569*4882a593Smuzhiyun (db->chip_revision >= 0x30) ) {
570*4882a593Smuzhiyun db->cr6_data |= DMFE_TXTH_256;
571*4882a593Smuzhiyun db->cr0_data = CR0_DEFAULT;
572*4882a593Smuzhiyun db->dm910x_chk_mode=4; /* Enter the normal mode */
573*4882a593Smuzhiyun } else {
574*4882a593Smuzhiyun db->cr6_data |= CR6_SFT; /* Store & Forward mode */
575*4882a593Smuzhiyun db->cr0_data = 0;
576*4882a593Smuzhiyun db->dm910x_chk_mode = 1; /* Enter the check mode */
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* Initialize DM910X board */
580*4882a593Smuzhiyun dmfe_init_dm910x(dev);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* Active System Interface */
583*4882a593Smuzhiyun netif_wake_queue(dev);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* set and active a timer process */
586*4882a593Smuzhiyun timer_setup(&db->timer, dmfe_timer, 0);
587*4882a593Smuzhiyun db->timer.expires = DMFE_TIMER_WUT + HZ * 2;
588*4882a593Smuzhiyun add_timer(&db->timer);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* Initialize DM910X board
595*4882a593Smuzhiyun * Reset DM910X board
596*4882a593Smuzhiyun * Initialize TX/Rx descriptor chain structure
597*4882a593Smuzhiyun * Send the set-up frame
598*4882a593Smuzhiyun * Enable Tx/Rx machine
599*4882a593Smuzhiyun */
600*4882a593Smuzhiyun
dmfe_init_dm910x(struct net_device * dev)601*4882a593Smuzhiyun static void dmfe_init_dm910x(struct net_device *dev)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
604*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_init_dm910x()", 0);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* Reset DM910x MAC controller */
609*4882a593Smuzhiyun dw32(DCR0, DM910X_RESET); /* RESET MAC */
610*4882a593Smuzhiyun udelay(100);
611*4882a593Smuzhiyun dw32(DCR0, db->cr0_data);
612*4882a593Smuzhiyun udelay(5);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* Phy addr : DM910(A)2/DM9132/9801, phy address = 1 */
615*4882a593Smuzhiyun db->phy_addr = 1;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Parser SROM and media mode */
618*4882a593Smuzhiyun dmfe_parse_srom(db);
619*4882a593Smuzhiyun db->media_mode = dmfe_media_mode;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* RESET Phyxcer Chip by GPR port bit 7 */
622*4882a593Smuzhiyun dw32(DCR12, 0x180); /* Let bit 7 output port */
623*4882a593Smuzhiyun if (db->chip_id == PCI_DM9009_ID) {
624*4882a593Smuzhiyun dw32(DCR12, 0x80); /* Issue RESET signal */
625*4882a593Smuzhiyun mdelay(300); /* Delay 300 ms */
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun dw32(DCR12, 0x0); /* Clear RESET signal */
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Process Phyxcer Media Mode */
630*4882a593Smuzhiyun if ( !(db->media_mode & 0x10) ) /* Force 1M mode */
631*4882a593Smuzhiyun dmfe_set_phyxcer(db);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Media Mode Process */
634*4882a593Smuzhiyun if ( !(db->media_mode & DMFE_AUTO) )
635*4882a593Smuzhiyun db->op_mode = db->media_mode; /* Force Mode */
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* Initialize Transmit/Receive descriptor and CR3/4 */
638*4882a593Smuzhiyun dmfe_descriptor_init(dev);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Init CR6 to program DM910x operation */
641*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Send setup frame */
644*4882a593Smuzhiyun if (db->chip_id == PCI_DM9132_ID)
645*4882a593Smuzhiyun dm9132_id_table(dev); /* DM9132 */
646*4882a593Smuzhiyun else
647*4882a593Smuzhiyun send_filter_frame(dev); /* DM9102/DM9102A */
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Init CR7, interrupt active bit */
650*4882a593Smuzhiyun db->cr7_data = CR7_DEFAULT;
651*4882a593Smuzhiyun dw32(DCR7, db->cr7_data);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Init CR15, Tx jabber and Rx watchdog timer */
654*4882a593Smuzhiyun dw32(DCR15, db->cr15_data);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* Enable DM910X Tx/Rx function */
657*4882a593Smuzhiyun db->cr6_data |= CR6_RXSC | CR6_TXSC | 0x40000;
658*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /*
663*4882a593Smuzhiyun * Hardware start transmission.
664*4882a593Smuzhiyun * Send a packet to media from the upper layer.
665*4882a593Smuzhiyun */
666*4882a593Smuzhiyun
dmfe_start_xmit(struct sk_buff * skb,struct net_device * dev)667*4882a593Smuzhiyun static netdev_tx_t dmfe_start_xmit(struct sk_buff *skb,
668*4882a593Smuzhiyun struct net_device *dev)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
671*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
672*4882a593Smuzhiyun struct tx_desc *txptr;
673*4882a593Smuzhiyun unsigned long flags;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_start_xmit", 0);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* Too large packet check */
678*4882a593Smuzhiyun if (skb->len > MAX_PACKET_SIZE) {
679*4882a593Smuzhiyun pr_err("big packet = %d\n", (u16)skb->len);
680*4882a593Smuzhiyun dev_kfree_skb_any(skb);
681*4882a593Smuzhiyun return NETDEV_TX_OK;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* Resource flag check */
685*4882a593Smuzhiyun netif_stop_queue(dev);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun spin_lock_irqsave(&db->lock, flags);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* No Tx resource check, it never happen nromally */
690*4882a593Smuzhiyun if (db->tx_queue_cnt >= TX_FREE_DESC_CNT) {
691*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
692*4882a593Smuzhiyun pr_err("No Tx resource %ld\n", db->tx_queue_cnt);
693*4882a593Smuzhiyun return NETDEV_TX_BUSY;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Disable NIC interrupt */
697*4882a593Smuzhiyun dw32(DCR7, 0);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* transmit this packet */
700*4882a593Smuzhiyun txptr = db->tx_insert_ptr;
701*4882a593Smuzhiyun skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
702*4882a593Smuzhiyun txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* Point to next transmit free descriptor */
705*4882a593Smuzhiyun db->tx_insert_ptr = txptr->next_tx_desc;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* Transmit Packet Process */
708*4882a593Smuzhiyun if ( (!db->tx_queue_cnt) && (db->tx_packet_cnt < TX_MAX_SEND_CNT) ) {
709*4882a593Smuzhiyun txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
710*4882a593Smuzhiyun db->tx_packet_cnt++; /* Ready to send */
711*4882a593Smuzhiyun dw32(DCR1, 0x1); /* Issue Tx polling */
712*4882a593Smuzhiyun netif_trans_update(dev); /* saved time stamp */
713*4882a593Smuzhiyun } else {
714*4882a593Smuzhiyun db->tx_queue_cnt++; /* queue TX packet */
715*4882a593Smuzhiyun dw32(DCR1, 0x1); /* Issue Tx polling */
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* Tx resource check */
719*4882a593Smuzhiyun if ( db->tx_queue_cnt < TX_FREE_DESC_CNT )
720*4882a593Smuzhiyun netif_wake_queue(dev);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Restore CR7 to enable interrupt */
723*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
724*4882a593Smuzhiyun dw32(DCR7, db->cr7_data);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* free this SKB */
727*4882a593Smuzhiyun dev_consume_skb_any(skb);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun return NETDEV_TX_OK;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /*
734*4882a593Smuzhiyun * Stop the interface.
735*4882a593Smuzhiyun * The interface is stopped when it is brought.
736*4882a593Smuzhiyun */
737*4882a593Smuzhiyun
dmfe_stop(struct net_device * dev)738*4882a593Smuzhiyun static int dmfe_stop(struct net_device *dev)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
741*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_stop", 0);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* disable system */
746*4882a593Smuzhiyun netif_stop_queue(dev);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* deleted timer */
749*4882a593Smuzhiyun del_timer_sync(&db->timer);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* Reset & stop DM910X board */
752*4882a593Smuzhiyun dw32(DCR0, DM910X_RESET);
753*4882a593Smuzhiyun udelay(100);
754*4882a593Smuzhiyun dmfe_phy_write(ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* free interrupt */
757*4882a593Smuzhiyun free_irq(db->pdev->irq, dev);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* free allocated rx buffer */
760*4882a593Smuzhiyun dmfe_free_rxbuffer(db);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #if 0
763*4882a593Smuzhiyun /* show statistic counter */
764*4882a593Smuzhiyun printk("FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
765*4882a593Smuzhiyun db->tx_fifo_underrun, db->tx_excessive_collision,
766*4882a593Smuzhiyun db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
767*4882a593Smuzhiyun db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
768*4882a593Smuzhiyun db->reset_fatal, db->reset_TXtimeout);
769*4882a593Smuzhiyun #endif
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /*
776*4882a593Smuzhiyun * DM9102 insterrupt handler
777*4882a593Smuzhiyun * receive the packet to upper layer, free the transmitted packet
778*4882a593Smuzhiyun */
779*4882a593Smuzhiyun
dmfe_interrupt(int irq,void * dev_id)780*4882a593Smuzhiyun static irqreturn_t dmfe_interrupt(int irq, void *dev_id)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun struct net_device *dev = dev_id;
783*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
784*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
785*4882a593Smuzhiyun unsigned long flags;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_interrupt()", 0);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun spin_lock_irqsave(&db->lock, flags);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* Got DM910X status */
792*4882a593Smuzhiyun db->cr5_data = dr32(DCR5);
793*4882a593Smuzhiyun dw32(DCR5, db->cr5_data);
794*4882a593Smuzhiyun if ( !(db->cr5_data & 0xc1) ) {
795*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
796*4882a593Smuzhiyun return IRQ_HANDLED;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* Disable all interrupt in CR7 to solve the interrupt edge problem */
800*4882a593Smuzhiyun dw32(DCR7, 0);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* Check system status */
803*4882a593Smuzhiyun if (db->cr5_data & 0x2000) {
804*4882a593Smuzhiyun /* system bus error happen */
805*4882a593Smuzhiyun DMFE_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
806*4882a593Smuzhiyun db->reset_fatal++;
807*4882a593Smuzhiyun db->wait_reset = 1; /* Need to RESET */
808*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
809*4882a593Smuzhiyun return IRQ_HANDLED;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* Received the coming packet */
813*4882a593Smuzhiyun if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
814*4882a593Smuzhiyun dmfe_rx_packet(dev, db);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* reallocate rx descriptor buffer */
817*4882a593Smuzhiyun if (db->rx_avail_cnt<RX_DESC_CNT)
818*4882a593Smuzhiyun allocate_rx_buffer(dev);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* Free the transmitted descriptor */
821*4882a593Smuzhiyun if ( db->cr5_data & 0x01)
822*4882a593Smuzhiyun dmfe_free_tx_pkt(dev, db);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /* Mode Check */
825*4882a593Smuzhiyun if (db->dm910x_chk_mode & 0x2) {
826*4882a593Smuzhiyun db->dm910x_chk_mode = 0x4;
827*4882a593Smuzhiyun db->cr6_data |= 0x100;
828*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /* Restore CR7 to enable interrupt mask */
832*4882a593Smuzhiyun dw32(DCR7, db->cr7_data);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
835*4882a593Smuzhiyun return IRQ_HANDLED;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
840*4882a593Smuzhiyun /*
841*4882a593Smuzhiyun * Polling 'interrupt' - used by things like netconsole to send skbs
842*4882a593Smuzhiyun * without having to re-enable interrupts. It's not called while
843*4882a593Smuzhiyun * the interrupt routine is executing.
844*4882a593Smuzhiyun */
845*4882a593Smuzhiyun
poll_dmfe(struct net_device * dev)846*4882a593Smuzhiyun static void poll_dmfe (struct net_device *dev)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
849*4882a593Smuzhiyun const int irq = db->pdev->irq;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* disable_irq here is not very nice, but with the lockless
852*4882a593Smuzhiyun interrupt handler we have no other choice. */
853*4882a593Smuzhiyun disable_irq(irq);
854*4882a593Smuzhiyun dmfe_interrupt (irq, dev);
855*4882a593Smuzhiyun enable_irq(irq);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun #endif
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /*
860*4882a593Smuzhiyun * Free TX resource after TX complete
861*4882a593Smuzhiyun */
862*4882a593Smuzhiyun
dmfe_free_tx_pkt(struct net_device * dev,struct dmfe_board_info * db)863*4882a593Smuzhiyun static void dmfe_free_tx_pkt(struct net_device *dev, struct dmfe_board_info *db)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct tx_desc *txptr;
866*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
867*4882a593Smuzhiyun u32 tdes0;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun txptr = db->tx_remove_ptr;
870*4882a593Smuzhiyun while(db->tx_packet_cnt) {
871*4882a593Smuzhiyun tdes0 = le32_to_cpu(txptr->tdes0);
872*4882a593Smuzhiyun if (tdes0 & 0x80000000)
873*4882a593Smuzhiyun break;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* A packet sent completed */
876*4882a593Smuzhiyun db->tx_packet_cnt--;
877*4882a593Smuzhiyun dev->stats.tx_packets++;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* Transmit statistic counter */
880*4882a593Smuzhiyun if ( tdes0 != 0x7fffffff ) {
881*4882a593Smuzhiyun dev->stats.collisions += (tdes0 >> 3) & 0xf;
882*4882a593Smuzhiyun dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
883*4882a593Smuzhiyun if (tdes0 & TDES0_ERR_MASK) {
884*4882a593Smuzhiyun dev->stats.tx_errors++;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun if (tdes0 & 0x0002) { /* UnderRun */
887*4882a593Smuzhiyun db->tx_fifo_underrun++;
888*4882a593Smuzhiyun if ( !(db->cr6_data & CR6_SFT) ) {
889*4882a593Smuzhiyun db->cr6_data = db->cr6_data | CR6_SFT;
890*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun if (tdes0 & 0x0100)
894*4882a593Smuzhiyun db->tx_excessive_collision++;
895*4882a593Smuzhiyun if (tdes0 & 0x0200)
896*4882a593Smuzhiyun db->tx_late_collision++;
897*4882a593Smuzhiyun if (tdes0 & 0x0400)
898*4882a593Smuzhiyun db->tx_no_carrier++;
899*4882a593Smuzhiyun if (tdes0 & 0x0800)
900*4882a593Smuzhiyun db->tx_loss_carrier++;
901*4882a593Smuzhiyun if (tdes0 & 0x4000)
902*4882a593Smuzhiyun db->tx_jabber_timeout++;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun txptr = txptr->next_tx_desc;
907*4882a593Smuzhiyun }/* End of while */
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* Update TX remove pointer to next */
910*4882a593Smuzhiyun db->tx_remove_ptr = txptr;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* Send the Tx packet in queue */
913*4882a593Smuzhiyun if ( (db->tx_packet_cnt < TX_MAX_SEND_CNT) && db->tx_queue_cnt ) {
914*4882a593Smuzhiyun txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
915*4882a593Smuzhiyun db->tx_packet_cnt++; /* Ready to send */
916*4882a593Smuzhiyun db->tx_queue_cnt--;
917*4882a593Smuzhiyun dw32(DCR1, 0x1); /* Issue Tx polling */
918*4882a593Smuzhiyun netif_trans_update(dev); /* saved time stamp */
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /* Resource available check */
922*4882a593Smuzhiyun if ( db->tx_queue_cnt < TX_WAKE_DESC_CNT )
923*4882a593Smuzhiyun netif_wake_queue(dev); /* Active upper layer, send again */
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /*
928*4882a593Smuzhiyun * Calculate the CRC valude of the Rx packet
929*4882a593Smuzhiyun * flag = 1 : return the reverse CRC (for the received packet CRC)
930*4882a593Smuzhiyun * 0 : return the normal CRC (for Hash Table index)
931*4882a593Smuzhiyun */
932*4882a593Smuzhiyun
cal_CRC(unsigned char * Data,unsigned int Len,u8 flag)933*4882a593Smuzhiyun static inline u32 cal_CRC(unsigned char * Data, unsigned int Len, u8 flag)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun u32 crc = crc32(~0, Data, Len);
936*4882a593Smuzhiyun if (flag) crc = ~crc;
937*4882a593Smuzhiyun return crc;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /*
942*4882a593Smuzhiyun * Receive the come packet and pass to upper layer
943*4882a593Smuzhiyun */
944*4882a593Smuzhiyun
dmfe_rx_packet(struct net_device * dev,struct dmfe_board_info * db)945*4882a593Smuzhiyun static void dmfe_rx_packet(struct net_device *dev, struct dmfe_board_info *db)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct rx_desc *rxptr;
948*4882a593Smuzhiyun struct sk_buff *skb, *newskb;
949*4882a593Smuzhiyun int rxlen;
950*4882a593Smuzhiyun u32 rdes0;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun rxptr = db->rx_ready_ptr;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun while(db->rx_avail_cnt) {
955*4882a593Smuzhiyun rdes0 = le32_to_cpu(rxptr->rdes0);
956*4882a593Smuzhiyun if (rdes0 & 0x80000000) /* packet owner check */
957*4882a593Smuzhiyun break;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun db->rx_avail_cnt--;
960*4882a593Smuzhiyun db->interval_rx_cnt++;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun dma_unmap_single(&db->pdev->dev, le32_to_cpu(rxptr->rdes2),
963*4882a593Smuzhiyun RX_ALLOC_SIZE, DMA_FROM_DEVICE);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if ( (rdes0 & 0x300) != 0x300) {
966*4882a593Smuzhiyun /* A packet without First/Last flag */
967*4882a593Smuzhiyun /* reuse this SKB */
968*4882a593Smuzhiyun DMFE_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
969*4882a593Smuzhiyun dmfe_reuse_skb(db, rxptr->rx_skb_ptr);
970*4882a593Smuzhiyun } else {
971*4882a593Smuzhiyun /* A packet with First/Last flag */
972*4882a593Smuzhiyun rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* error summary bit check */
975*4882a593Smuzhiyun if (rdes0 & 0x8000) {
976*4882a593Smuzhiyun /* This is a error packet */
977*4882a593Smuzhiyun dev->stats.rx_errors++;
978*4882a593Smuzhiyun if (rdes0 & 1)
979*4882a593Smuzhiyun dev->stats.rx_fifo_errors++;
980*4882a593Smuzhiyun if (rdes0 & 2)
981*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
982*4882a593Smuzhiyun if (rdes0 & 0x80)
983*4882a593Smuzhiyun dev->stats.rx_length_errors++;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun if ( !(rdes0 & 0x8000) ||
987*4882a593Smuzhiyun ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
988*4882a593Smuzhiyun skb = rxptr->rx_skb_ptr;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /* Received Packet CRC check need or not */
991*4882a593Smuzhiyun if ( (db->dm910x_chk_mode & 1) &&
992*4882a593Smuzhiyun (cal_CRC(skb->data, rxlen, 1) !=
993*4882a593Smuzhiyun (*(u32 *) (skb->data+rxlen) ))) { /* FIXME (?) */
994*4882a593Smuzhiyun /* Found a error received packet */
995*4882a593Smuzhiyun dmfe_reuse_skb(db, rxptr->rx_skb_ptr);
996*4882a593Smuzhiyun db->dm910x_chk_mode = 3;
997*4882a593Smuzhiyun } else {
998*4882a593Smuzhiyun /* Good packet, send to upper layer */
999*4882a593Smuzhiyun /* Shorst packet used new SKB */
1000*4882a593Smuzhiyun if ((rxlen < RX_COPY_SIZE) &&
1001*4882a593Smuzhiyun ((newskb = netdev_alloc_skb(dev, rxlen + 2))
1002*4882a593Smuzhiyun != NULL)) {
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun skb = newskb;
1005*4882a593Smuzhiyun /* size less than COPY_SIZE, allocate a rxlen SKB */
1006*4882a593Smuzhiyun skb_reserve(skb, 2); /* 16byte align */
1007*4882a593Smuzhiyun skb_copy_from_linear_data(rxptr->rx_skb_ptr,
1008*4882a593Smuzhiyun skb_put(skb, rxlen),
1009*4882a593Smuzhiyun rxlen);
1010*4882a593Smuzhiyun dmfe_reuse_skb(db, rxptr->rx_skb_ptr);
1011*4882a593Smuzhiyun } else
1012*4882a593Smuzhiyun skb_put(skb, rxlen);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
1015*4882a593Smuzhiyun netif_rx(skb);
1016*4882a593Smuzhiyun dev->stats.rx_packets++;
1017*4882a593Smuzhiyun dev->stats.rx_bytes += rxlen;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun } else {
1020*4882a593Smuzhiyun /* Reuse SKB buffer when the packet is error */
1021*4882a593Smuzhiyun DMFE_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
1022*4882a593Smuzhiyun dmfe_reuse_skb(db, rxptr->rx_skb_ptr);
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun rxptr = rxptr->next_rx_desc;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun db->rx_ready_ptr = rxptr;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /*
1033*4882a593Smuzhiyun * Set DM910X multicast address
1034*4882a593Smuzhiyun */
1035*4882a593Smuzhiyun
dmfe_set_filter_mode(struct net_device * dev)1036*4882a593Smuzhiyun static void dmfe_set_filter_mode(struct net_device *dev)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
1039*4882a593Smuzhiyun unsigned long flags;
1040*4882a593Smuzhiyun int mc_count = netdev_mc_count(dev);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_set_filter_mode()", 0);
1043*4882a593Smuzhiyun spin_lock_irqsave(&db->lock, flags);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
1046*4882a593Smuzhiyun DMFE_DBUG(0, "Enable PROM Mode", 0);
1047*4882a593Smuzhiyun db->cr6_data |= CR6_PM | CR6_PBF;
1048*4882a593Smuzhiyun update_cr6(db->cr6_data, db->ioaddr);
1049*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
1050*4882a593Smuzhiyun return;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (dev->flags & IFF_ALLMULTI || mc_count > DMFE_MAX_MULTICAST) {
1054*4882a593Smuzhiyun DMFE_DBUG(0, "Pass all multicast address", mc_count);
1055*4882a593Smuzhiyun db->cr6_data &= ~(CR6_PM | CR6_PBF);
1056*4882a593Smuzhiyun db->cr6_data |= CR6_PAM;
1057*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
1058*4882a593Smuzhiyun return;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun DMFE_DBUG(0, "Set multicast address", mc_count);
1062*4882a593Smuzhiyun if (db->chip_id == PCI_DM9132_ID)
1063*4882a593Smuzhiyun dm9132_id_table(dev); /* DM9132 */
1064*4882a593Smuzhiyun else
1065*4882a593Smuzhiyun send_filter_frame(dev); /* DM9102/DM9102A */
1066*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /*
1070*4882a593Smuzhiyun * Ethtool interace
1071*4882a593Smuzhiyun */
1072*4882a593Smuzhiyun
dmfe_ethtool_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1073*4882a593Smuzhiyun static void dmfe_ethtool_get_drvinfo(struct net_device *dev,
1074*4882a593Smuzhiyun struct ethtool_drvinfo *info)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun struct dmfe_board_info *np = netdev_priv(dev);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1079*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(np->pdev), sizeof(info->bus_info));
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
dmfe_ethtool_set_wol(struct net_device * dev,struct ethtool_wolinfo * wolinfo)1082*4882a593Smuzhiyun static int dmfe_ethtool_set_wol(struct net_device *dev,
1083*4882a593Smuzhiyun struct ethtool_wolinfo *wolinfo)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
1088*4882a593Smuzhiyun WAKE_ARP | WAKE_MAGICSECURE))
1089*4882a593Smuzhiyun return -EOPNOTSUPP;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun db->wol_mode = wolinfo->wolopts;
1092*4882a593Smuzhiyun return 0;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
dmfe_ethtool_get_wol(struct net_device * dev,struct ethtool_wolinfo * wolinfo)1095*4882a593Smuzhiyun static void dmfe_ethtool_get_wol(struct net_device *dev,
1096*4882a593Smuzhiyun struct ethtool_wolinfo *wolinfo)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun wolinfo->supported = WAKE_PHY | WAKE_MAGIC;
1101*4882a593Smuzhiyun wolinfo->wolopts = db->wol_mode;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun static const struct ethtool_ops netdev_ethtool_ops = {
1106*4882a593Smuzhiyun .get_drvinfo = dmfe_ethtool_get_drvinfo,
1107*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1108*4882a593Smuzhiyun .set_wol = dmfe_ethtool_set_wol,
1109*4882a593Smuzhiyun .get_wol = dmfe_ethtool_get_wol,
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /*
1113*4882a593Smuzhiyun * A periodic timer routine
1114*4882a593Smuzhiyun * Dynamic media sense, allocate Rx buffer...
1115*4882a593Smuzhiyun */
1116*4882a593Smuzhiyun
dmfe_timer(struct timer_list * t)1117*4882a593Smuzhiyun static void dmfe_timer(struct timer_list *t)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun struct dmfe_board_info *db = from_timer(db, t, timer);
1120*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(db->pdev);
1121*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
1122*4882a593Smuzhiyun u32 tmp_cr8;
1123*4882a593Smuzhiyun unsigned char tmp_cr12;
1124*4882a593Smuzhiyun unsigned long flags;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun int link_ok, link_ok_phy;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_timer()", 0);
1129*4882a593Smuzhiyun spin_lock_irqsave(&db->lock, flags);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* Media mode process when Link OK before enter this route */
1132*4882a593Smuzhiyun if (db->first_in_callback == 0) {
1133*4882a593Smuzhiyun db->first_in_callback = 1;
1134*4882a593Smuzhiyun if (db->chip_type && (db->chip_id==PCI_DM9102_ID)) {
1135*4882a593Smuzhiyun db->cr6_data &= ~0x40000;
1136*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
1137*4882a593Smuzhiyun dmfe_phy_write(ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
1138*4882a593Smuzhiyun db->cr6_data |= 0x40000;
1139*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
1140*4882a593Smuzhiyun db->timer.expires = DMFE_TIMER_WUT + HZ * 2;
1141*4882a593Smuzhiyun add_timer(&db->timer);
1142*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
1143*4882a593Smuzhiyun return;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* Operating Mode Check */
1149*4882a593Smuzhiyun if ( (db->dm910x_chk_mode & 0x1) &&
1150*4882a593Smuzhiyun (dev->stats.rx_packets > MAX_CHECK_PACKET) )
1151*4882a593Smuzhiyun db->dm910x_chk_mode = 0x4;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* Dynamic reset DM910X : system error or transmit time-out */
1154*4882a593Smuzhiyun tmp_cr8 = dr32(DCR8);
1155*4882a593Smuzhiyun if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
1156*4882a593Smuzhiyun db->reset_cr8++;
1157*4882a593Smuzhiyun db->wait_reset = 1;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun db->interval_rx_cnt = 0;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* TX polling kick monitor */
1162*4882a593Smuzhiyun if ( db->tx_packet_cnt &&
1163*4882a593Smuzhiyun time_after(jiffies, dev_trans_start(dev) + DMFE_TX_KICK) ) {
1164*4882a593Smuzhiyun dw32(DCR1, 0x1); /* Tx polling again */
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* TX Timeout */
1167*4882a593Smuzhiyun if (time_after(jiffies, dev_trans_start(dev) + DMFE_TX_TIMEOUT) ) {
1168*4882a593Smuzhiyun db->reset_TXtimeout++;
1169*4882a593Smuzhiyun db->wait_reset = 1;
1170*4882a593Smuzhiyun dev_warn(&dev->dev, "Tx timeout - resetting\n");
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun if (db->wait_reset) {
1175*4882a593Smuzhiyun DMFE_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
1176*4882a593Smuzhiyun db->reset_count++;
1177*4882a593Smuzhiyun dmfe_dynamic_reset(dev);
1178*4882a593Smuzhiyun db->first_in_callback = 0;
1179*4882a593Smuzhiyun db->timer.expires = DMFE_TIMER_WUT;
1180*4882a593Smuzhiyun add_timer(&db->timer);
1181*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
1182*4882a593Smuzhiyun return;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* Link status check, Dynamic media type change */
1186*4882a593Smuzhiyun if (db->chip_id == PCI_DM9132_ID)
1187*4882a593Smuzhiyun tmp_cr12 = dr8(DCR9 + 3); /* DM9132 */
1188*4882a593Smuzhiyun else
1189*4882a593Smuzhiyun tmp_cr12 = dr8(DCR12); /* DM9102/DM9102A */
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if ( ((db->chip_id == PCI_DM9102_ID) &&
1192*4882a593Smuzhiyun (db->chip_revision == 0x30)) ||
1193*4882a593Smuzhiyun ((db->chip_id == PCI_DM9132_ID) &&
1194*4882a593Smuzhiyun (db->chip_revision == 0x10)) ) {
1195*4882a593Smuzhiyun /* DM9102A Chip */
1196*4882a593Smuzhiyun if (tmp_cr12 & 2)
1197*4882a593Smuzhiyun link_ok = 0;
1198*4882a593Smuzhiyun else
1199*4882a593Smuzhiyun link_ok = 1;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun else
1202*4882a593Smuzhiyun /*0x43 is used instead of 0x3 because bit 6 should represent
1203*4882a593Smuzhiyun link status of external PHY */
1204*4882a593Smuzhiyun link_ok = (tmp_cr12 & 0x43) ? 1 : 0;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /* If chip reports that link is failed it could be because external
1208*4882a593Smuzhiyun PHY link status pin is not connected correctly to chip
1209*4882a593Smuzhiyun To be sure ask PHY too.
1210*4882a593Smuzhiyun */
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* need a dummy read because of PHY's register latch*/
1213*4882a593Smuzhiyun dmfe_phy_read (db->ioaddr, db->phy_addr, 1, db->chip_id);
1214*4882a593Smuzhiyun link_ok_phy = (dmfe_phy_read (db->ioaddr,
1215*4882a593Smuzhiyun db->phy_addr, 1, db->chip_id) & 0x4) ? 1 : 0;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun if (link_ok_phy != link_ok) {
1218*4882a593Smuzhiyun DMFE_DBUG (0, "PHY and chip report different link status", 0);
1219*4882a593Smuzhiyun link_ok = link_ok | link_ok_phy;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if ( !link_ok && netif_carrier_ok(dev)) {
1223*4882a593Smuzhiyun /* Link Failed */
1224*4882a593Smuzhiyun DMFE_DBUG(0, "Link Failed", tmp_cr12);
1225*4882a593Smuzhiyun netif_carrier_off(dev);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
1228*4882a593Smuzhiyun /* AUTO or force 1M Homerun/Longrun don't need */
1229*4882a593Smuzhiyun if ( !(db->media_mode & 0x38) )
1230*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr,
1231*4882a593Smuzhiyun 0, 0x1000, db->chip_id);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* AUTO mode, if INT phyxcer link failed, select EXT device */
1234*4882a593Smuzhiyun if (db->media_mode & DMFE_AUTO) {
1235*4882a593Smuzhiyun /* 10/100M link failed, used 1M Home-Net */
1236*4882a593Smuzhiyun db->cr6_data|=0x00040000; /* bit18=1, MII */
1237*4882a593Smuzhiyun db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
1238*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun } else if (!netif_carrier_ok(dev)) {
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun DMFE_DBUG(0, "Link link OK", tmp_cr12);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* Auto Sense Speed */
1245*4882a593Smuzhiyun if ( !(db->media_mode & DMFE_AUTO) || !dmfe_sense_speed(db)) {
1246*4882a593Smuzhiyun netif_carrier_on(dev);
1247*4882a593Smuzhiyun SHOW_MEDIA_TYPE(db->op_mode);
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun dmfe_process_mode(db);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* HPNA remote command check */
1254*4882a593Smuzhiyun if (db->HPNA_command & 0xf00) {
1255*4882a593Smuzhiyun db->HPNA_timer--;
1256*4882a593Smuzhiyun if (!db->HPNA_timer)
1257*4882a593Smuzhiyun dmfe_HPNA_remote_cmd_chk(db);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /* Timer active again */
1261*4882a593Smuzhiyun db->timer.expires = DMFE_TIMER_WUT;
1262*4882a593Smuzhiyun add_timer(&db->timer);
1263*4882a593Smuzhiyun spin_unlock_irqrestore(&db->lock, flags);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun /*
1268*4882a593Smuzhiyun * Dynamic reset the DM910X board
1269*4882a593Smuzhiyun * Stop DM910X board
1270*4882a593Smuzhiyun * Free Tx/Rx allocated memory
1271*4882a593Smuzhiyun * Reset DM910X board
1272*4882a593Smuzhiyun * Re-initialize DM910X board
1273*4882a593Smuzhiyun */
1274*4882a593Smuzhiyun
dmfe_dynamic_reset(struct net_device * dev)1275*4882a593Smuzhiyun static void dmfe_dynamic_reset(struct net_device *dev)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
1278*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_dynamic_reset()", 0);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun /* Sopt MAC controller */
1283*4882a593Smuzhiyun db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
1284*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
1285*4882a593Smuzhiyun dw32(DCR7, 0); /* Disable Interrupt */
1286*4882a593Smuzhiyun dw32(DCR5, dr32(DCR5));
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* Disable upper layer interface */
1289*4882a593Smuzhiyun netif_stop_queue(dev);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun /* Free Rx Allocate buffer */
1292*4882a593Smuzhiyun dmfe_free_rxbuffer(db);
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* system variable init */
1295*4882a593Smuzhiyun db->tx_packet_cnt = 0;
1296*4882a593Smuzhiyun db->tx_queue_cnt = 0;
1297*4882a593Smuzhiyun db->rx_avail_cnt = 0;
1298*4882a593Smuzhiyun netif_carrier_off(dev);
1299*4882a593Smuzhiyun db->wait_reset = 0;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /* Re-initialize DM910X board */
1302*4882a593Smuzhiyun dmfe_init_dm910x(dev);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* Restart upper layer interface */
1305*4882a593Smuzhiyun netif_wake_queue(dev);
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /*
1310*4882a593Smuzhiyun * free all allocated rx buffer
1311*4882a593Smuzhiyun */
1312*4882a593Smuzhiyun
dmfe_free_rxbuffer(struct dmfe_board_info * db)1313*4882a593Smuzhiyun static void dmfe_free_rxbuffer(struct dmfe_board_info * db)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_free_rxbuffer()", 0);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* free allocated rx buffer */
1318*4882a593Smuzhiyun while (db->rx_avail_cnt) {
1319*4882a593Smuzhiyun dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
1320*4882a593Smuzhiyun db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
1321*4882a593Smuzhiyun db->rx_avail_cnt--;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /*
1327*4882a593Smuzhiyun * Reuse the SK buffer
1328*4882a593Smuzhiyun */
1329*4882a593Smuzhiyun
dmfe_reuse_skb(struct dmfe_board_info * db,struct sk_buff * skb)1330*4882a593Smuzhiyun static void dmfe_reuse_skb(struct dmfe_board_info *db, struct sk_buff * skb)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun struct rx_desc *rxptr = db->rx_insert_ptr;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
1335*4882a593Smuzhiyun rxptr->rx_skb_ptr = skb;
1336*4882a593Smuzhiyun rxptr->rdes2 = cpu_to_le32(dma_map_single(&db->pdev->dev, skb->data,
1337*4882a593Smuzhiyun RX_ALLOC_SIZE, DMA_FROM_DEVICE));
1338*4882a593Smuzhiyun wmb();
1339*4882a593Smuzhiyun rxptr->rdes0 = cpu_to_le32(0x80000000);
1340*4882a593Smuzhiyun db->rx_avail_cnt++;
1341*4882a593Smuzhiyun db->rx_insert_ptr = rxptr->next_rx_desc;
1342*4882a593Smuzhiyun } else
1343*4882a593Smuzhiyun DMFE_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /*
1348*4882a593Smuzhiyun * Initialize transmit/Receive descriptor
1349*4882a593Smuzhiyun * Using Chain structure, and allocate Tx/Rx buffer
1350*4882a593Smuzhiyun */
1351*4882a593Smuzhiyun
dmfe_descriptor_init(struct net_device * dev)1352*4882a593Smuzhiyun static void dmfe_descriptor_init(struct net_device *dev)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
1355*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
1356*4882a593Smuzhiyun struct tx_desc *tmp_tx;
1357*4882a593Smuzhiyun struct rx_desc *tmp_rx;
1358*4882a593Smuzhiyun unsigned char *tmp_buf;
1359*4882a593Smuzhiyun dma_addr_t tmp_tx_dma, tmp_rx_dma;
1360*4882a593Smuzhiyun dma_addr_t tmp_buf_dma;
1361*4882a593Smuzhiyun int i;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_descriptor_init()", 0);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* tx descriptor start pointer */
1366*4882a593Smuzhiyun db->tx_insert_ptr = db->first_tx_desc;
1367*4882a593Smuzhiyun db->tx_remove_ptr = db->first_tx_desc;
1368*4882a593Smuzhiyun dw32(DCR4, db->first_tx_desc_dma); /* TX DESC address */
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* rx descriptor start pointer */
1371*4882a593Smuzhiyun db->first_rx_desc = (void *)db->first_tx_desc +
1372*4882a593Smuzhiyun sizeof(struct tx_desc) * TX_DESC_CNT;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun db->first_rx_desc_dma = db->first_tx_desc_dma +
1375*4882a593Smuzhiyun sizeof(struct tx_desc) * TX_DESC_CNT;
1376*4882a593Smuzhiyun db->rx_insert_ptr = db->first_rx_desc;
1377*4882a593Smuzhiyun db->rx_ready_ptr = db->first_rx_desc;
1378*4882a593Smuzhiyun dw32(DCR3, db->first_rx_desc_dma); /* RX DESC address */
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun /* Init Transmit chain */
1381*4882a593Smuzhiyun tmp_buf = db->buf_pool_start;
1382*4882a593Smuzhiyun tmp_buf_dma = db->buf_pool_dma_start;
1383*4882a593Smuzhiyun tmp_tx_dma = db->first_tx_desc_dma;
1384*4882a593Smuzhiyun for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
1385*4882a593Smuzhiyun tmp_tx->tx_buf_ptr = tmp_buf;
1386*4882a593Smuzhiyun tmp_tx->tdes0 = cpu_to_le32(0);
1387*4882a593Smuzhiyun tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
1388*4882a593Smuzhiyun tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
1389*4882a593Smuzhiyun tmp_tx_dma += sizeof(struct tx_desc);
1390*4882a593Smuzhiyun tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
1391*4882a593Smuzhiyun tmp_tx->next_tx_desc = tmp_tx + 1;
1392*4882a593Smuzhiyun tmp_buf = tmp_buf + TX_BUF_ALLOC;
1393*4882a593Smuzhiyun tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
1396*4882a593Smuzhiyun tmp_tx->next_tx_desc = db->first_tx_desc;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* Init Receive descriptor chain */
1399*4882a593Smuzhiyun tmp_rx_dma=db->first_rx_desc_dma;
1400*4882a593Smuzhiyun for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
1401*4882a593Smuzhiyun tmp_rx->rdes0 = cpu_to_le32(0);
1402*4882a593Smuzhiyun tmp_rx->rdes1 = cpu_to_le32(0x01000600);
1403*4882a593Smuzhiyun tmp_rx_dma += sizeof(struct rx_desc);
1404*4882a593Smuzhiyun tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
1405*4882a593Smuzhiyun tmp_rx->next_rx_desc = tmp_rx + 1;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
1408*4882a593Smuzhiyun tmp_rx->next_rx_desc = db->first_rx_desc;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /* pre-allocate Rx buffer */
1411*4882a593Smuzhiyun allocate_rx_buffer(dev);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /*
1416*4882a593Smuzhiyun * Update CR6 value
1417*4882a593Smuzhiyun * Firstly stop DM910X , then written value and start
1418*4882a593Smuzhiyun */
1419*4882a593Smuzhiyun
update_cr6(u32 cr6_data,void __iomem * ioaddr)1420*4882a593Smuzhiyun static void update_cr6(u32 cr6_data, void __iomem *ioaddr)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun u32 cr6_tmp;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun cr6_tmp = cr6_data & ~0x2002; /* stop Tx/Rx */
1425*4882a593Smuzhiyun dw32(DCR6, cr6_tmp);
1426*4882a593Smuzhiyun udelay(5);
1427*4882a593Smuzhiyun dw32(DCR6, cr6_data);
1428*4882a593Smuzhiyun udelay(5);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /*
1433*4882a593Smuzhiyun * Send a setup frame for DM9132
1434*4882a593Smuzhiyun * This setup frame initialize DM910X address filter mode
1435*4882a593Smuzhiyun */
1436*4882a593Smuzhiyun
dm9132_id_table(struct net_device * dev)1437*4882a593Smuzhiyun static void dm9132_id_table(struct net_device *dev)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
1440*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr + 0xc0;
1441*4882a593Smuzhiyun u16 *addrptr = (u16 *)dev->dev_addr;
1442*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1443*4882a593Smuzhiyun u16 i, hash_table[4];
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun /* Node address */
1446*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1447*4882a593Smuzhiyun dw16(0, addrptr[i]);
1448*4882a593Smuzhiyun ioaddr += 4;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* Clear Hash Table */
1452*4882a593Smuzhiyun memset(hash_table, 0, sizeof(hash_table));
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* broadcast address */
1455*4882a593Smuzhiyun hash_table[3] = 0x8000;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /* the multicast address in Hash Table : 64 bits */
1458*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1459*4882a593Smuzhiyun u32 hash_val = cal_CRC((char *)ha->addr, 6, 0) & 0x3f;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun hash_table[hash_val / 16] |= (u16) 1 << (hash_val % 16);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* Write the hash table to MAC MD table */
1465*4882a593Smuzhiyun for (i = 0; i < 4; i++, ioaddr += 4)
1466*4882a593Smuzhiyun dw16(0, hash_table[i]);
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /*
1471*4882a593Smuzhiyun * Send a setup frame for DM9102/DM9102A
1472*4882a593Smuzhiyun * This setup frame initialize DM910X address filter mode
1473*4882a593Smuzhiyun */
1474*4882a593Smuzhiyun
send_filter_frame(struct net_device * dev)1475*4882a593Smuzhiyun static void send_filter_frame(struct net_device *dev)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
1478*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1479*4882a593Smuzhiyun struct tx_desc *txptr;
1480*4882a593Smuzhiyun u16 * addrptr;
1481*4882a593Smuzhiyun u32 * suptr;
1482*4882a593Smuzhiyun int i;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun DMFE_DBUG(0, "send_filter_frame()", 0);
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun txptr = db->tx_insert_ptr;
1487*4882a593Smuzhiyun suptr = (u32 *) txptr->tx_buf_ptr;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* Node address */
1490*4882a593Smuzhiyun addrptr = (u16 *) dev->dev_addr;
1491*4882a593Smuzhiyun *suptr++ = addrptr[0];
1492*4882a593Smuzhiyun *suptr++ = addrptr[1];
1493*4882a593Smuzhiyun *suptr++ = addrptr[2];
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /* broadcast address */
1496*4882a593Smuzhiyun *suptr++ = 0xffff;
1497*4882a593Smuzhiyun *suptr++ = 0xffff;
1498*4882a593Smuzhiyun *suptr++ = 0xffff;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /* fit the multicast address */
1501*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1502*4882a593Smuzhiyun addrptr = (u16 *) ha->addr;
1503*4882a593Smuzhiyun *suptr++ = addrptr[0];
1504*4882a593Smuzhiyun *suptr++ = addrptr[1];
1505*4882a593Smuzhiyun *suptr++ = addrptr[2];
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun for (i = netdev_mc_count(dev); i < 14; i++) {
1509*4882a593Smuzhiyun *suptr++ = 0xffff;
1510*4882a593Smuzhiyun *suptr++ = 0xffff;
1511*4882a593Smuzhiyun *suptr++ = 0xffff;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* prepare the setup frame */
1515*4882a593Smuzhiyun db->tx_insert_ptr = txptr->next_tx_desc;
1516*4882a593Smuzhiyun txptr->tdes1 = cpu_to_le32(0x890000c0);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* Resource Check and Send the setup packet */
1519*4882a593Smuzhiyun if (!db->tx_packet_cnt) {
1520*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* Resource Empty */
1523*4882a593Smuzhiyun db->tx_packet_cnt++;
1524*4882a593Smuzhiyun txptr->tdes0 = cpu_to_le32(0x80000000);
1525*4882a593Smuzhiyun update_cr6(db->cr6_data | 0x2000, ioaddr);
1526*4882a593Smuzhiyun dw32(DCR1, 0x1); /* Issue Tx polling */
1527*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
1528*4882a593Smuzhiyun netif_trans_update(dev);
1529*4882a593Smuzhiyun } else
1530*4882a593Smuzhiyun db->tx_queue_cnt++; /* Put in TX queue */
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /*
1535*4882a593Smuzhiyun * Allocate rx buffer,
1536*4882a593Smuzhiyun * As possible as allocate maxiumn Rx buffer
1537*4882a593Smuzhiyun */
1538*4882a593Smuzhiyun
allocate_rx_buffer(struct net_device * dev)1539*4882a593Smuzhiyun static void allocate_rx_buffer(struct net_device *dev)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
1542*4882a593Smuzhiyun struct rx_desc *rxptr;
1543*4882a593Smuzhiyun struct sk_buff *skb;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun rxptr = db->rx_insert_ptr;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun while(db->rx_avail_cnt < RX_DESC_CNT) {
1548*4882a593Smuzhiyun if ( ( skb = netdev_alloc_skb(dev, RX_ALLOC_SIZE) ) == NULL )
1549*4882a593Smuzhiyun break;
1550*4882a593Smuzhiyun rxptr->rx_skb_ptr = skb; /* FIXME (?) */
1551*4882a593Smuzhiyun rxptr->rdes2 = cpu_to_le32(dma_map_single(&db->pdev->dev, skb->data,
1552*4882a593Smuzhiyun RX_ALLOC_SIZE, DMA_FROM_DEVICE));
1553*4882a593Smuzhiyun wmb();
1554*4882a593Smuzhiyun rxptr->rdes0 = cpu_to_le32(0x80000000);
1555*4882a593Smuzhiyun rxptr = rxptr->next_rx_desc;
1556*4882a593Smuzhiyun db->rx_avail_cnt++;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun db->rx_insert_ptr = rxptr;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
srom_clk_write(void __iomem * ioaddr,u32 data)1562*4882a593Smuzhiyun static void srom_clk_write(void __iomem *ioaddr, u32 data)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun static const u32 cmd[] = {
1565*4882a593Smuzhiyun CR9_SROM_READ | CR9_SRCS,
1566*4882a593Smuzhiyun CR9_SROM_READ | CR9_SRCS | CR9_SRCLK,
1567*4882a593Smuzhiyun CR9_SROM_READ | CR9_SRCS
1568*4882a593Smuzhiyun };
1569*4882a593Smuzhiyun int i;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cmd); i++) {
1572*4882a593Smuzhiyun dw32(DCR9, data | cmd[i]);
1573*4882a593Smuzhiyun udelay(5);
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun /*
1578*4882a593Smuzhiyun * Read one word data from the serial ROM
1579*4882a593Smuzhiyun */
read_srom_word(void __iomem * ioaddr,int offset)1580*4882a593Smuzhiyun static u16 read_srom_word(void __iomem *ioaddr, int offset)
1581*4882a593Smuzhiyun {
1582*4882a593Smuzhiyun u16 srom_data;
1583*4882a593Smuzhiyun int i;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun dw32(DCR9, CR9_SROM_READ);
1586*4882a593Smuzhiyun udelay(5);
1587*4882a593Smuzhiyun dw32(DCR9, CR9_SROM_READ | CR9_SRCS);
1588*4882a593Smuzhiyun udelay(5);
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun /* Send the Read Command 110b */
1591*4882a593Smuzhiyun srom_clk_write(ioaddr, SROM_DATA_1);
1592*4882a593Smuzhiyun srom_clk_write(ioaddr, SROM_DATA_1);
1593*4882a593Smuzhiyun srom_clk_write(ioaddr, SROM_DATA_0);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /* Send the offset */
1596*4882a593Smuzhiyun for (i = 5; i >= 0; i--) {
1597*4882a593Smuzhiyun srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
1598*4882a593Smuzhiyun srom_clk_write(ioaddr, srom_data);
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun dw32(DCR9, CR9_SROM_READ | CR9_SRCS);
1602*4882a593Smuzhiyun udelay(5);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun for (i = 16; i > 0; i--) {
1605*4882a593Smuzhiyun dw32(DCR9, CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
1606*4882a593Smuzhiyun udelay(5);
1607*4882a593Smuzhiyun srom_data = (srom_data << 1) |
1608*4882a593Smuzhiyun ((dr32(DCR9) & CR9_CRDOUT) ? 1 : 0);
1609*4882a593Smuzhiyun dw32(DCR9, CR9_SROM_READ | CR9_SRCS);
1610*4882a593Smuzhiyun udelay(5);
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun dw32(DCR9, CR9_SROM_READ);
1614*4882a593Smuzhiyun udelay(5);
1615*4882a593Smuzhiyun return srom_data;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun /*
1620*4882a593Smuzhiyun * Auto sense the media mode
1621*4882a593Smuzhiyun */
1622*4882a593Smuzhiyun
dmfe_sense_speed(struct dmfe_board_info * db)1623*4882a593Smuzhiyun static u8 dmfe_sense_speed(struct dmfe_board_info *db)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
1626*4882a593Smuzhiyun u8 ErrFlag = 0;
1627*4882a593Smuzhiyun u16 phy_mode;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun /* CR6 bit18=0, select 10/100M */
1630*4882a593Smuzhiyun update_cr6(db->cr6_data & ~0x40000, ioaddr);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun phy_mode = dmfe_phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
1633*4882a593Smuzhiyun phy_mode = dmfe_phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun if ( (phy_mode & 0x24) == 0x24 ) {
1636*4882a593Smuzhiyun if (db->chip_id == PCI_DM9132_ID) /* DM9132 */
1637*4882a593Smuzhiyun phy_mode = dmfe_phy_read(db->ioaddr,
1638*4882a593Smuzhiyun db->phy_addr, 7, db->chip_id) & 0xf000;
1639*4882a593Smuzhiyun else /* DM9102/DM9102A */
1640*4882a593Smuzhiyun phy_mode = dmfe_phy_read(db->ioaddr,
1641*4882a593Smuzhiyun db->phy_addr, 17, db->chip_id) & 0xf000;
1642*4882a593Smuzhiyun switch (phy_mode) {
1643*4882a593Smuzhiyun case 0x1000: db->op_mode = DMFE_10MHF; break;
1644*4882a593Smuzhiyun case 0x2000: db->op_mode = DMFE_10MFD; break;
1645*4882a593Smuzhiyun case 0x4000: db->op_mode = DMFE_100MHF; break;
1646*4882a593Smuzhiyun case 0x8000: db->op_mode = DMFE_100MFD; break;
1647*4882a593Smuzhiyun default: db->op_mode = DMFE_10MHF;
1648*4882a593Smuzhiyun ErrFlag = 1;
1649*4882a593Smuzhiyun break;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun } else {
1652*4882a593Smuzhiyun db->op_mode = DMFE_10MHF;
1653*4882a593Smuzhiyun DMFE_DBUG(0, "Link Failed :", phy_mode);
1654*4882a593Smuzhiyun ErrFlag = 1;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun return ErrFlag;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun /*
1662*4882a593Smuzhiyun * Set 10/100 phyxcer capability
1663*4882a593Smuzhiyun * AUTO mode : phyxcer register4 is NIC capability
1664*4882a593Smuzhiyun * Force mode: phyxcer register4 is the force media
1665*4882a593Smuzhiyun */
1666*4882a593Smuzhiyun
dmfe_set_phyxcer(struct dmfe_board_info * db)1667*4882a593Smuzhiyun static void dmfe_set_phyxcer(struct dmfe_board_info *db)
1668*4882a593Smuzhiyun {
1669*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
1670*4882a593Smuzhiyun u16 phy_reg;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /* Select 10/100M phyxcer */
1673*4882a593Smuzhiyun db->cr6_data &= ~0x40000;
1674*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun /* DM9009 Chip: Phyxcer reg18 bit12=0 */
1677*4882a593Smuzhiyun if (db->chip_id == PCI_DM9009_ID) {
1678*4882a593Smuzhiyun phy_reg = dmfe_phy_read(db->ioaddr,
1679*4882a593Smuzhiyun db->phy_addr, 18, db->chip_id) & ~0x1000;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr,
1682*4882a593Smuzhiyun db->phy_addr, 18, phy_reg, db->chip_id);
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun /* Phyxcer capability setting */
1686*4882a593Smuzhiyun phy_reg = dmfe_phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun if (db->media_mode & DMFE_AUTO) {
1689*4882a593Smuzhiyun /* AUTO Mode */
1690*4882a593Smuzhiyun phy_reg |= db->PHY_reg4;
1691*4882a593Smuzhiyun } else {
1692*4882a593Smuzhiyun /* Force Mode */
1693*4882a593Smuzhiyun switch(db->media_mode) {
1694*4882a593Smuzhiyun case DMFE_10MHF: phy_reg |= 0x20; break;
1695*4882a593Smuzhiyun case DMFE_10MFD: phy_reg |= 0x40; break;
1696*4882a593Smuzhiyun case DMFE_100MHF: phy_reg |= 0x80; break;
1697*4882a593Smuzhiyun case DMFE_100MFD: phy_reg |= 0x100; break;
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun if (db->chip_id == PCI_DM9009_ID) phy_reg &= 0x61;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun /* Write new capability to Phyxcer Reg4 */
1703*4882a593Smuzhiyun if ( !(phy_reg & 0x01e0)) {
1704*4882a593Smuzhiyun phy_reg|=db->PHY_reg4;
1705*4882a593Smuzhiyun db->media_mode|=DMFE_AUTO;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /* Restart Auto-Negotiation */
1710*4882a593Smuzhiyun if ( db->chip_type && (db->chip_id == PCI_DM9102_ID) )
1711*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 0, 0x1800, db->chip_id);
1712*4882a593Smuzhiyun if ( !db->chip_type )
1713*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun /*
1718*4882a593Smuzhiyun * Process op-mode
1719*4882a593Smuzhiyun * AUTO mode : PHY controller in Auto-negotiation Mode
1720*4882a593Smuzhiyun * Force mode: PHY controller in force mode with HUB
1721*4882a593Smuzhiyun * N-way force capability with SWITCH
1722*4882a593Smuzhiyun */
1723*4882a593Smuzhiyun
dmfe_process_mode(struct dmfe_board_info * db)1724*4882a593Smuzhiyun static void dmfe_process_mode(struct dmfe_board_info *db)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun u16 phy_reg;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun /* Full Duplex Mode Check */
1729*4882a593Smuzhiyun if (db->op_mode & 0x4)
1730*4882a593Smuzhiyun db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
1731*4882a593Smuzhiyun else
1732*4882a593Smuzhiyun db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun /* Transciver Selection */
1735*4882a593Smuzhiyun if (db->op_mode & 0x10) /* 1M HomePNA */
1736*4882a593Smuzhiyun db->cr6_data |= 0x40000;/* External MII select */
1737*4882a593Smuzhiyun else
1738*4882a593Smuzhiyun db->cr6_data &= ~0x40000;/* Internal 10/100 transciver */
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun update_cr6(db->cr6_data, db->ioaddr);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun /* 10/100M phyxcer force mode need */
1743*4882a593Smuzhiyun if ( !(db->media_mode & 0x18)) {
1744*4882a593Smuzhiyun /* Forece Mode */
1745*4882a593Smuzhiyun phy_reg = dmfe_phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
1746*4882a593Smuzhiyun if ( !(phy_reg & 0x1) ) {
1747*4882a593Smuzhiyun /* parter without N-Way capability */
1748*4882a593Smuzhiyun phy_reg = 0x0;
1749*4882a593Smuzhiyun switch(db->op_mode) {
1750*4882a593Smuzhiyun case DMFE_10MHF: phy_reg = 0x0; break;
1751*4882a593Smuzhiyun case DMFE_10MFD: phy_reg = 0x100; break;
1752*4882a593Smuzhiyun case DMFE_100MHF: phy_reg = 0x2000; break;
1753*4882a593Smuzhiyun case DMFE_100MFD: phy_reg = 0x2100; break;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr,
1756*4882a593Smuzhiyun db->phy_addr, 0, phy_reg, db->chip_id);
1757*4882a593Smuzhiyun if ( db->chip_type && (db->chip_id == PCI_DM9102_ID) )
1758*4882a593Smuzhiyun mdelay(20);
1759*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr,
1760*4882a593Smuzhiyun db->phy_addr, 0, phy_reg, db->chip_id);
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /*
1767*4882a593Smuzhiyun * Write a word to Phy register
1768*4882a593Smuzhiyun */
1769*4882a593Smuzhiyun
dmfe_phy_write(void __iomem * ioaddr,u8 phy_addr,u8 offset,u16 phy_data,u32 chip_id)1770*4882a593Smuzhiyun static void dmfe_phy_write(void __iomem *ioaddr, u8 phy_addr, u8 offset,
1771*4882a593Smuzhiyun u16 phy_data, u32 chip_id)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun u16 i;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun if (chip_id == PCI_DM9132_ID) {
1776*4882a593Smuzhiyun dw16(0x80 + offset * 4, phy_data);
1777*4882a593Smuzhiyun } else {
1778*4882a593Smuzhiyun /* DM9102/DM9102A Chip */
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun /* Send 33 synchronization clock to Phy controller */
1781*4882a593Smuzhiyun for (i = 0; i < 35; i++)
1782*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_1);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun /* Send start command(01) to Phy */
1785*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_0);
1786*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_1);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* Send write command(01) to Phy */
1789*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_0);
1790*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_1);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun /* Send Phy address */
1793*4882a593Smuzhiyun for (i = 0x10; i > 0; i = i >> 1)
1794*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr,
1795*4882a593Smuzhiyun phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun /* Send register address */
1798*4882a593Smuzhiyun for (i = 0x10; i > 0; i = i >> 1)
1799*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr,
1800*4882a593Smuzhiyun offset & i ? PHY_DATA_1 : PHY_DATA_0);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /* written trasnition */
1803*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_1);
1804*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_0);
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun /* Write a word data to PHY controller */
1807*4882a593Smuzhiyun for ( i = 0x8000; i > 0; i >>= 1)
1808*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr,
1809*4882a593Smuzhiyun phy_data & i ? PHY_DATA_1 : PHY_DATA_0);
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /*
1815*4882a593Smuzhiyun * Read a word data from phy register
1816*4882a593Smuzhiyun */
1817*4882a593Smuzhiyun
dmfe_phy_read(void __iomem * ioaddr,u8 phy_addr,u8 offset,u32 chip_id)1818*4882a593Smuzhiyun static u16 dmfe_phy_read(void __iomem *ioaddr, u8 phy_addr, u8 offset, u32 chip_id)
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun int i;
1821*4882a593Smuzhiyun u16 phy_data;
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun if (chip_id == PCI_DM9132_ID) {
1824*4882a593Smuzhiyun /* DM9132 Chip */
1825*4882a593Smuzhiyun phy_data = dr16(0x80 + offset * 4);
1826*4882a593Smuzhiyun } else {
1827*4882a593Smuzhiyun /* DM9102/DM9102A Chip */
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* Send 33 synchronization clock to Phy controller */
1830*4882a593Smuzhiyun for (i = 0; i < 35; i++)
1831*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_1);
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun /* Send start command(01) to Phy */
1834*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_0);
1835*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_1);
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun /* Send read command(10) to Phy */
1838*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_1);
1839*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr, PHY_DATA_0);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /* Send Phy address */
1842*4882a593Smuzhiyun for (i = 0x10; i > 0; i = i >> 1)
1843*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr,
1844*4882a593Smuzhiyun phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /* Send register address */
1847*4882a593Smuzhiyun for (i = 0x10; i > 0; i = i >> 1)
1848*4882a593Smuzhiyun dmfe_phy_write_1bit(ioaddr,
1849*4882a593Smuzhiyun offset & i ? PHY_DATA_1 : PHY_DATA_0);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun /* Skip transition state */
1852*4882a593Smuzhiyun dmfe_phy_read_1bit(ioaddr);
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun /* read 16bit data */
1855*4882a593Smuzhiyun for (phy_data = 0, i = 0; i < 16; i++) {
1856*4882a593Smuzhiyun phy_data <<= 1;
1857*4882a593Smuzhiyun phy_data |= dmfe_phy_read_1bit(ioaddr);
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun return phy_data;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun /*
1866*4882a593Smuzhiyun * Write one bit data to Phy Controller
1867*4882a593Smuzhiyun */
1868*4882a593Smuzhiyun
dmfe_phy_write_1bit(void __iomem * ioaddr,u32 phy_data)1869*4882a593Smuzhiyun static void dmfe_phy_write_1bit(void __iomem *ioaddr, u32 phy_data)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun dw32(DCR9, phy_data); /* MII Clock Low */
1872*4882a593Smuzhiyun udelay(1);
1873*4882a593Smuzhiyun dw32(DCR9, phy_data | MDCLKH); /* MII Clock High */
1874*4882a593Smuzhiyun udelay(1);
1875*4882a593Smuzhiyun dw32(DCR9, phy_data); /* MII Clock Low */
1876*4882a593Smuzhiyun udelay(1);
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun /*
1881*4882a593Smuzhiyun * Read one bit phy data from PHY controller
1882*4882a593Smuzhiyun */
1883*4882a593Smuzhiyun
dmfe_phy_read_1bit(void __iomem * ioaddr)1884*4882a593Smuzhiyun static u16 dmfe_phy_read_1bit(void __iomem *ioaddr)
1885*4882a593Smuzhiyun {
1886*4882a593Smuzhiyun u16 phy_data;
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun dw32(DCR9, 0x50000);
1889*4882a593Smuzhiyun udelay(1);
1890*4882a593Smuzhiyun phy_data = (dr32(DCR9) >> 19) & 0x1;
1891*4882a593Smuzhiyun dw32(DCR9, 0x40000);
1892*4882a593Smuzhiyun udelay(1);
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun return phy_data;
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun /*
1899*4882a593Smuzhiyun * Parser SROM and media mode
1900*4882a593Smuzhiyun */
1901*4882a593Smuzhiyun
dmfe_parse_srom(struct dmfe_board_info * db)1902*4882a593Smuzhiyun static void dmfe_parse_srom(struct dmfe_board_info * db)
1903*4882a593Smuzhiyun {
1904*4882a593Smuzhiyun char * srom = db->srom;
1905*4882a593Smuzhiyun int dmfe_mode, tmp_reg;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_parse_srom() ", 0);
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun /* Init CR15 */
1910*4882a593Smuzhiyun db->cr15_data = CR15_DEFAULT;
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun /* Check SROM Version */
1913*4882a593Smuzhiyun if ( ( (int) srom[18] & 0xff) == SROM_V41_CODE) {
1914*4882a593Smuzhiyun /* SROM V4.01 */
1915*4882a593Smuzhiyun /* Get NIC support media mode */
1916*4882a593Smuzhiyun db->NIC_capability = le16_to_cpup((__le16 *) (srom + 34));
1917*4882a593Smuzhiyun db->PHY_reg4 = 0;
1918*4882a593Smuzhiyun for (tmp_reg = 1; tmp_reg < 0x10; tmp_reg <<= 1) {
1919*4882a593Smuzhiyun switch( db->NIC_capability & tmp_reg ) {
1920*4882a593Smuzhiyun case 0x1: db->PHY_reg4 |= 0x0020; break;
1921*4882a593Smuzhiyun case 0x2: db->PHY_reg4 |= 0x0040; break;
1922*4882a593Smuzhiyun case 0x4: db->PHY_reg4 |= 0x0080; break;
1923*4882a593Smuzhiyun case 0x8: db->PHY_reg4 |= 0x0100; break;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun /* Media Mode Force or not check */
1928*4882a593Smuzhiyun dmfe_mode = (le32_to_cpup((__le32 *) (srom + 34)) &
1929*4882a593Smuzhiyun le32_to_cpup((__le32 *) (srom + 36)));
1930*4882a593Smuzhiyun switch(dmfe_mode) {
1931*4882a593Smuzhiyun case 0x4: dmfe_media_mode = DMFE_100MHF; break; /* 100MHF */
1932*4882a593Smuzhiyun case 0x2: dmfe_media_mode = DMFE_10MFD; break; /* 10MFD */
1933*4882a593Smuzhiyun case 0x8: dmfe_media_mode = DMFE_100MFD; break; /* 100MFD */
1934*4882a593Smuzhiyun case 0x100:
1935*4882a593Smuzhiyun case 0x200: dmfe_media_mode = DMFE_1M_HPNA; break;/* HomePNA */
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun /* Special Function setting */
1939*4882a593Smuzhiyun /* VLAN function */
1940*4882a593Smuzhiyun if ( (SF_mode & 0x1) || (srom[43] & 0x80) )
1941*4882a593Smuzhiyun db->cr15_data |= 0x40;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun /* Flow Control */
1944*4882a593Smuzhiyun if ( (SF_mode & 0x2) || (srom[40] & 0x1) )
1945*4882a593Smuzhiyun db->cr15_data |= 0x400;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /* TX pause packet */
1948*4882a593Smuzhiyun if ( (SF_mode & 0x4) || (srom[40] & 0xe) )
1949*4882a593Smuzhiyun db->cr15_data |= 0x9800;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun /* Parse HPNA parameter */
1953*4882a593Smuzhiyun db->HPNA_command = 1;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun /* Accept remote command or not */
1956*4882a593Smuzhiyun if (HPNA_rx_cmd == 0)
1957*4882a593Smuzhiyun db->HPNA_command |= 0x8000;
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun /* Issue remote command & operation mode */
1960*4882a593Smuzhiyun if (HPNA_tx_cmd == 1)
1961*4882a593Smuzhiyun switch(HPNA_mode) { /* Issue Remote Command */
1962*4882a593Smuzhiyun case 0: db->HPNA_command |= 0x0904; break;
1963*4882a593Smuzhiyun case 1: db->HPNA_command |= 0x0a00; break;
1964*4882a593Smuzhiyun case 2: db->HPNA_command |= 0x0506; break;
1965*4882a593Smuzhiyun case 3: db->HPNA_command |= 0x0602; break;
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun else
1968*4882a593Smuzhiyun switch(HPNA_mode) { /* Don't Issue */
1969*4882a593Smuzhiyun case 0: db->HPNA_command |= 0x0004; break;
1970*4882a593Smuzhiyun case 1: db->HPNA_command |= 0x0000; break;
1971*4882a593Smuzhiyun case 2: db->HPNA_command |= 0x0006; break;
1972*4882a593Smuzhiyun case 3: db->HPNA_command |= 0x0002; break;
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun /* Check DM9801 or DM9802 present or not */
1976*4882a593Smuzhiyun db->HPNA_present = 0;
1977*4882a593Smuzhiyun update_cr6(db->cr6_data | 0x40000, db->ioaddr);
1978*4882a593Smuzhiyun tmp_reg = dmfe_phy_read(db->ioaddr, db->phy_addr, 3, db->chip_id);
1979*4882a593Smuzhiyun if ( ( tmp_reg & 0xfff0 ) == 0xb900 ) {
1980*4882a593Smuzhiyun /* DM9801 or DM9802 present */
1981*4882a593Smuzhiyun db->HPNA_timer = 8;
1982*4882a593Smuzhiyun if ( dmfe_phy_read(db->ioaddr, db->phy_addr, 31, db->chip_id) == 0x4404) {
1983*4882a593Smuzhiyun /* DM9801 HomeRun */
1984*4882a593Smuzhiyun db->HPNA_present = 1;
1985*4882a593Smuzhiyun dmfe_program_DM9801(db, tmp_reg);
1986*4882a593Smuzhiyun } else {
1987*4882a593Smuzhiyun /* DM9802 LongRun */
1988*4882a593Smuzhiyun db->HPNA_present = 2;
1989*4882a593Smuzhiyun dmfe_program_DM9802(db);
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun /*
1997*4882a593Smuzhiyun * Init HomeRun DM9801
1998*4882a593Smuzhiyun */
1999*4882a593Smuzhiyun
dmfe_program_DM9801(struct dmfe_board_info * db,int HPNA_rev)2000*4882a593Smuzhiyun static void dmfe_program_DM9801(struct dmfe_board_info * db, int HPNA_rev)
2001*4882a593Smuzhiyun {
2002*4882a593Smuzhiyun uint reg17, reg25;
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun if ( !HPNA_NoiseFloor ) HPNA_NoiseFloor = DM9801_NOISE_FLOOR;
2005*4882a593Smuzhiyun switch(HPNA_rev) {
2006*4882a593Smuzhiyun case 0xb900: /* DM9801 E3 */
2007*4882a593Smuzhiyun db->HPNA_command |= 0x1000;
2008*4882a593Smuzhiyun reg25 = dmfe_phy_read(db->ioaddr, db->phy_addr, 24, db->chip_id);
2009*4882a593Smuzhiyun reg25 = ( (reg25 + HPNA_NoiseFloor) & 0xff) | 0xf000;
2010*4882a593Smuzhiyun reg17 = dmfe_phy_read(db->ioaddr, db->phy_addr, 17, db->chip_id);
2011*4882a593Smuzhiyun break;
2012*4882a593Smuzhiyun case 0xb901: /* DM9801 E4 */
2013*4882a593Smuzhiyun reg25 = dmfe_phy_read(db->ioaddr, db->phy_addr, 25, db->chip_id);
2014*4882a593Smuzhiyun reg25 = (reg25 & 0xff00) + HPNA_NoiseFloor;
2015*4882a593Smuzhiyun reg17 = dmfe_phy_read(db->ioaddr, db->phy_addr, 17, db->chip_id);
2016*4882a593Smuzhiyun reg17 = (reg17 & 0xfff0) + HPNA_NoiseFloor + 3;
2017*4882a593Smuzhiyun break;
2018*4882a593Smuzhiyun case 0xb902: /* DM9801 E5 */
2019*4882a593Smuzhiyun case 0xb903: /* DM9801 E6 */
2020*4882a593Smuzhiyun default:
2021*4882a593Smuzhiyun db->HPNA_command |= 0x1000;
2022*4882a593Smuzhiyun reg25 = dmfe_phy_read(db->ioaddr, db->phy_addr, 25, db->chip_id);
2023*4882a593Smuzhiyun reg25 = (reg25 & 0xff00) + HPNA_NoiseFloor - 5;
2024*4882a593Smuzhiyun reg17 = dmfe_phy_read(db->ioaddr, db->phy_addr, 17, db->chip_id);
2025*4882a593Smuzhiyun reg17 = (reg17 & 0xfff0) + HPNA_NoiseFloor;
2026*4882a593Smuzhiyun break;
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 16, db->HPNA_command, db->chip_id);
2029*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 17, reg17, db->chip_id);
2030*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 25, reg25, db->chip_id);
2031*4882a593Smuzhiyun }
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun /*
2035*4882a593Smuzhiyun * Init HomeRun DM9802
2036*4882a593Smuzhiyun */
2037*4882a593Smuzhiyun
dmfe_program_DM9802(struct dmfe_board_info * db)2038*4882a593Smuzhiyun static void dmfe_program_DM9802(struct dmfe_board_info * db)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun uint phy_reg;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun if ( !HPNA_NoiseFloor ) HPNA_NoiseFloor = DM9802_NOISE_FLOOR;
2043*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 16, db->HPNA_command, db->chip_id);
2044*4882a593Smuzhiyun phy_reg = dmfe_phy_read(db->ioaddr, db->phy_addr, 25, db->chip_id);
2045*4882a593Smuzhiyun phy_reg = ( phy_reg & 0xff00) + HPNA_NoiseFloor;
2046*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 25, phy_reg, db->chip_id);
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun /*
2051*4882a593Smuzhiyun * Check remote HPNA power and speed status. If not correct,
2052*4882a593Smuzhiyun * issue command again.
2053*4882a593Smuzhiyun */
2054*4882a593Smuzhiyun
dmfe_HPNA_remote_cmd_chk(struct dmfe_board_info * db)2055*4882a593Smuzhiyun static void dmfe_HPNA_remote_cmd_chk(struct dmfe_board_info * db)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun uint phy_reg;
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun /* Got remote device status */
2060*4882a593Smuzhiyun phy_reg = dmfe_phy_read(db->ioaddr, db->phy_addr, 17, db->chip_id) & 0x60;
2061*4882a593Smuzhiyun switch(phy_reg) {
2062*4882a593Smuzhiyun case 0x00: phy_reg = 0x0a00;break; /* LP/LS */
2063*4882a593Smuzhiyun case 0x20: phy_reg = 0x0900;break; /* LP/HS */
2064*4882a593Smuzhiyun case 0x40: phy_reg = 0x0600;break; /* HP/LS */
2065*4882a593Smuzhiyun case 0x60: phy_reg = 0x0500;break; /* HP/HS */
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun /* Check remote device status match our setting ot not */
2069*4882a593Smuzhiyun if ( phy_reg != (db->HPNA_command & 0x0f00) ) {
2070*4882a593Smuzhiyun dmfe_phy_write(db->ioaddr, db->phy_addr, 16, db->HPNA_command,
2071*4882a593Smuzhiyun db->chip_id);
2072*4882a593Smuzhiyun db->HPNA_timer=8;
2073*4882a593Smuzhiyun } else
2074*4882a593Smuzhiyun db->HPNA_timer=600; /* Match, every 10 minutes, check */
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun static const struct pci_device_id dmfe_pci_tbl[] = {
2080*4882a593Smuzhiyun { 0x1282, 0x9132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_DM9132_ID },
2081*4882a593Smuzhiyun { 0x1282, 0x9102, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_DM9102_ID },
2082*4882a593Smuzhiyun { 0x1282, 0x9100, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_DM9100_ID },
2083*4882a593Smuzhiyun { 0x1282, 0x9009, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_DM9009_ID },
2084*4882a593Smuzhiyun { 0, }
2085*4882a593Smuzhiyun };
2086*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, dmfe_pci_tbl);
2087*4882a593Smuzhiyun
dmfe_suspend(struct device * dev_d)2088*4882a593Smuzhiyun static int __maybe_unused dmfe_suspend(struct device *dev_d)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(dev_d);
2091*4882a593Smuzhiyun struct dmfe_board_info *db = netdev_priv(dev);
2092*4882a593Smuzhiyun void __iomem *ioaddr = db->ioaddr;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun /* Disable upper layer interface */
2095*4882a593Smuzhiyun netif_device_detach(dev);
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun /* Disable Tx/Rx */
2098*4882a593Smuzhiyun db->cr6_data &= ~(CR6_RXSC | CR6_TXSC);
2099*4882a593Smuzhiyun update_cr6(db->cr6_data, ioaddr);
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun /* Disable Interrupt */
2102*4882a593Smuzhiyun dw32(DCR7, 0);
2103*4882a593Smuzhiyun dw32(DCR5, dr32(DCR5));
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun /* Fre RX buffers */
2106*4882a593Smuzhiyun dmfe_free_rxbuffer(db);
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun /* Enable WOL */
2109*4882a593Smuzhiyun device_wakeup_enable(dev_d);
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun return 0;
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun
dmfe_resume(struct device * dev_d)2114*4882a593Smuzhiyun static int __maybe_unused dmfe_resume(struct device *dev_d)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(dev_d);
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun /* Re-initialize DM910X board */
2119*4882a593Smuzhiyun dmfe_init_dm910x(dev);
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun /* Disable WOL */
2122*4882a593Smuzhiyun device_wakeup_disable(dev_d);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun /* Restart upper layer interface */
2125*4882a593Smuzhiyun netif_device_attach(dev);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun return 0;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(dmfe_pm_ops, dmfe_suspend, dmfe_resume);
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun static struct pci_driver dmfe_driver = {
2133*4882a593Smuzhiyun .name = "dmfe",
2134*4882a593Smuzhiyun .id_table = dmfe_pci_tbl,
2135*4882a593Smuzhiyun .probe = dmfe_init_one,
2136*4882a593Smuzhiyun .remove = dmfe_remove_one,
2137*4882a593Smuzhiyun .driver.pm = &dmfe_pm_ops,
2138*4882a593Smuzhiyun };
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun MODULE_AUTHOR("Sten Wang, sten_wang@davicom.com.tw");
2141*4882a593Smuzhiyun MODULE_DESCRIPTION("Davicom DM910X fast ethernet driver");
2142*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun module_param(debug, int, 0);
2145*4882a593Smuzhiyun module_param(mode, byte, 0);
2146*4882a593Smuzhiyun module_param(cr6set, int, 0);
2147*4882a593Smuzhiyun module_param(chkmode, byte, 0);
2148*4882a593Smuzhiyun module_param(HPNA_mode, byte, 0);
2149*4882a593Smuzhiyun module_param(HPNA_rx_cmd, byte, 0);
2150*4882a593Smuzhiyun module_param(HPNA_tx_cmd, byte, 0);
2151*4882a593Smuzhiyun module_param(HPNA_NoiseFloor, byte, 0);
2152*4882a593Smuzhiyun module_param(SF_mode, byte, 0);
2153*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Davicom DM9xxx enable debugging (0-1)");
2154*4882a593Smuzhiyun MODULE_PARM_DESC(mode, "Davicom DM9xxx: "
2155*4882a593Smuzhiyun "Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun MODULE_PARM_DESC(SF_mode, "Davicom DM9xxx special function "
2158*4882a593Smuzhiyun "(bit 0: VLAN, bit 1 Flow Control, bit 2: TX pause packet)");
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun /* Description:
2161*4882a593Smuzhiyun * when user used insmod to add module, system invoked init_module()
2162*4882a593Smuzhiyun * to initialize and register.
2163*4882a593Smuzhiyun */
2164*4882a593Smuzhiyun
dmfe_init_module(void)2165*4882a593Smuzhiyun static int __init dmfe_init_module(void)
2166*4882a593Smuzhiyun {
2167*4882a593Smuzhiyun int rc;
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun DMFE_DBUG(0, "init_module() ", debug);
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun if (debug)
2172*4882a593Smuzhiyun dmfe_debug = debug; /* set debug flag */
2173*4882a593Smuzhiyun if (cr6set)
2174*4882a593Smuzhiyun dmfe_cr6_user_set = cr6set;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun switch (mode) {
2177*4882a593Smuzhiyun case DMFE_10MHF:
2178*4882a593Smuzhiyun case DMFE_100MHF:
2179*4882a593Smuzhiyun case DMFE_10MFD:
2180*4882a593Smuzhiyun case DMFE_100MFD:
2181*4882a593Smuzhiyun case DMFE_1M_HPNA:
2182*4882a593Smuzhiyun dmfe_media_mode = mode;
2183*4882a593Smuzhiyun break;
2184*4882a593Smuzhiyun default:
2185*4882a593Smuzhiyun dmfe_media_mode = DMFE_AUTO;
2186*4882a593Smuzhiyun break;
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun if (HPNA_mode > 4)
2190*4882a593Smuzhiyun HPNA_mode = 0; /* Default: LP/HS */
2191*4882a593Smuzhiyun if (HPNA_rx_cmd > 1)
2192*4882a593Smuzhiyun HPNA_rx_cmd = 0; /* Default: Ignored remote cmd */
2193*4882a593Smuzhiyun if (HPNA_tx_cmd > 1)
2194*4882a593Smuzhiyun HPNA_tx_cmd = 0; /* Default: Don't issue remote cmd */
2195*4882a593Smuzhiyun if (HPNA_NoiseFloor > 15)
2196*4882a593Smuzhiyun HPNA_NoiseFloor = 0;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun rc = pci_register_driver(&dmfe_driver);
2199*4882a593Smuzhiyun if (rc < 0)
2200*4882a593Smuzhiyun return rc;
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun return 0;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun /*
2207*4882a593Smuzhiyun * Description:
2208*4882a593Smuzhiyun * when user used rmmod to delete module, system invoked clean_module()
2209*4882a593Smuzhiyun * to un-register all registered services.
2210*4882a593Smuzhiyun */
2211*4882a593Smuzhiyun
dmfe_cleanup_module(void)2212*4882a593Smuzhiyun static void __exit dmfe_cleanup_module(void)
2213*4882a593Smuzhiyun {
2214*4882a593Smuzhiyun DMFE_DBUG(0, "dmfe_cleanup_module() ", debug);
2215*4882a593Smuzhiyun pci_unregister_driver(&dmfe_driver);
2216*4882a593Smuzhiyun }
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun module_init(dmfe_init_module);
2219*4882a593Smuzhiyun module_exit(dmfe_cleanup_module);
2220